blob: 242efe9f702af475fd37cea47ebce5756fe426f8 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinen80c39712009-11-12 11:41:42 +020040#include <plat/clock.h>
41
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053045#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053046#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
48/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000049#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
52 DISPC_IRQ_OCP_ERR | \
53 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
54 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
55 DISPC_IRQ_SYNC_LOST | \
56 DISPC_IRQ_SYNC_LOST_DIGIT)
57
58#define DISPC_MAX_NR_ISRS 8
59
60struct omap_dispc_isr_data {
61 omap_dispc_isr_t isr;
62 void *arg;
63 u32 mask;
64};
65
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030066enum omap_burst_size {
67 BURST_SIZE_X2 = 0,
68 BURST_SIZE_X4 = 1,
69 BURST_SIZE_X8 = 2,
70};
71
Tomi Valkeinen80c39712009-11-12 11:41:42 +020072#define REG_GET(idx, start, end) \
73 FLD_GET(dispc_read_reg(idx), start, end)
74
75#define REG_FLD_MOD(idx, val, start, end) \
76 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
77
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020078struct dispc_irq_stats {
79 unsigned long last_reset;
80 unsigned irq_count;
81 unsigned irqs[32];
82};
83
Tomi Valkeinen80c39712009-11-12 11:41:42 +020084static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000085 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020086 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087
88 int ctx_loss_cnt;
89
archit tanejaaffe3602011-02-23 08:41:03 +000090 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030091 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020092
Archit Tanejae13a1382011-08-05 19:06:04 +053093 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094
95 spinlock_t irq_lock;
96 u32 irq_error_mask;
97 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
98 u32 error_irqs;
99 struct work_struct error_work;
100
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300101 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200103
104#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
105 spinlock_t irq_stats_lock;
106 struct dispc_irq_stats irq_stats;
107#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108} dispc;
109
Amber Jain0d66cbb2011-05-19 19:47:54 +0530110enum omap_color_component {
111 /* used for all color formats for OMAP3 and earlier
112 * and for RGB and Y color component on OMAP4
113 */
114 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
115 /* used for UV component for
116 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
117 * color formats on OMAP4
118 */
119 DISPC_COLOR_COMPONENT_UV = 1 << 1,
120};
121
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200122static void _omap_dispc_set_irqs(void);
123
Archit Taneja55978cc2011-05-06 11:45:51 +0530124static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125{
Archit Taneja55978cc2011-05-06 11:45:51 +0530126 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127}
128
Archit Taneja55978cc2011-05-06 11:45:51 +0530129static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200130{
Archit Taneja55978cc2011-05-06 11:45:51 +0530131 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200132}
133
134#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530135 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200136#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530137 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300139static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200140{
Archit Tanejac6104b82011-08-05 19:06:02 +0530141 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300143 DSSDBG("dispc_save_context\n");
144
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200145 SR(IRQENABLE);
146 SR(CONTROL);
147 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200148 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530149 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
150 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300151 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000152 if (dss_has_feature(FEAT_MGR_LCD2)) {
153 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000154 SR(CONFIG2);
155 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200156
Archit Tanejac6104b82011-08-05 19:06:02 +0530157 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
158 SR(DEFAULT_COLOR(i));
159 SR(TRANS_COLOR(i));
160 SR(SIZE_MGR(i));
161 if (i == OMAP_DSS_CHANNEL_DIGIT)
162 continue;
163 SR(TIMING_H(i));
164 SR(TIMING_V(i));
165 SR(POL_FREQ(i));
166 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200167
Archit Tanejac6104b82011-08-05 19:06:02 +0530168 SR(DATA_CYCLE1(i));
169 SR(DATA_CYCLE2(i));
170 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200171
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300172 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530173 SR(CPR_COEF_R(i));
174 SR(CPR_COEF_G(i));
175 SR(CPR_COEF_B(i));
176 }
177 }
178
179 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
180 SR(OVL_BA0(i));
181 SR(OVL_BA1(i));
182 SR(OVL_POSITION(i));
183 SR(OVL_SIZE(i));
184 SR(OVL_ATTRIBUTES(i));
185 SR(OVL_FIFO_THRESHOLD(i));
186 SR(OVL_ROW_INC(i));
187 SR(OVL_PIXEL_INC(i));
188 if (dss_has_feature(FEAT_PRELOAD))
189 SR(OVL_PRELOAD(i));
190 if (i == OMAP_DSS_GFX) {
191 SR(OVL_WINDOW_SKIP(i));
192 SR(OVL_TABLE_BA(i));
193 continue;
194 }
195 SR(OVL_FIR(i));
196 SR(OVL_PICTURE_SIZE(i));
197 SR(OVL_ACCU0(i));
198 SR(OVL_ACCU1(i));
199
200 for (j = 0; j < 8; j++)
201 SR(OVL_FIR_COEF_H(i, j));
202
203 for (j = 0; j < 8; j++)
204 SR(OVL_FIR_COEF_HV(i, j));
205
206 for (j = 0; j < 5; j++)
207 SR(OVL_CONV_COEF(i, j));
208
209 if (dss_has_feature(FEAT_FIR_COEF_V)) {
210 for (j = 0; j < 8; j++)
211 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300212 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000213
Archit Tanejac6104b82011-08-05 19:06:02 +0530214 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
215 SR(OVL_BA0_UV(i));
216 SR(OVL_BA1_UV(i));
217 SR(OVL_FIR2(i));
218 SR(OVL_ACCU2_0(i));
219 SR(OVL_ACCU2_1(i));
220
221 for (j = 0; j < 8; j++)
222 SR(OVL_FIR_COEF_H2(i, j));
223
224 for (j = 0; j < 8; j++)
225 SR(OVL_FIR_COEF_HV2(i, j));
226
227 for (j = 0; j < 8; j++)
228 SR(OVL_FIR_COEF_V2(i, j));
229 }
230 if (dss_has_feature(FEAT_ATTR2))
231 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000232 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200233
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600234 if (dss_has_feature(FEAT_CORE_CLK_DIV))
235 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300236
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200237 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300238 dispc.ctx_valid = true;
239
240 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200241}
242
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300243static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244{
Archit Tanejac6104b82011-08-05 19:06:02 +0530245 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300246
247 DSSDBG("dispc_restore_context\n");
248
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300249 if (!dispc.ctx_valid)
250 return;
251
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200252 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300253
254 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
255 return;
256
257 DSSDBG("ctx_loss_count: saved %d, current %d\n",
258 dispc.ctx_loss_cnt, ctx);
259
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200260 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200261 /*RR(CONTROL);*/
262 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530264 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
265 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300266 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530267 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000268 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Archit Tanejac6104b82011-08-05 19:06:02 +0530270 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
271 RR(DEFAULT_COLOR(i));
272 RR(TRANS_COLOR(i));
273 RR(SIZE_MGR(i));
274 if (i == OMAP_DSS_CHANNEL_DIGIT)
275 continue;
276 RR(TIMING_H(i));
277 RR(TIMING_V(i));
278 RR(POL_FREQ(i));
279 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530280
Archit Tanejac6104b82011-08-05 19:06:02 +0530281 RR(DATA_CYCLE1(i));
282 RR(DATA_CYCLE2(i));
283 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000284
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300285 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530286 RR(CPR_COEF_R(i));
287 RR(CPR_COEF_G(i));
288 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300289 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291
Archit Tanejac6104b82011-08-05 19:06:02 +0530292 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
293 RR(OVL_BA0(i));
294 RR(OVL_BA1(i));
295 RR(OVL_POSITION(i));
296 RR(OVL_SIZE(i));
297 RR(OVL_ATTRIBUTES(i));
298 RR(OVL_FIFO_THRESHOLD(i));
299 RR(OVL_ROW_INC(i));
300 RR(OVL_PIXEL_INC(i));
301 if (dss_has_feature(FEAT_PRELOAD))
302 RR(OVL_PRELOAD(i));
303 if (i == OMAP_DSS_GFX) {
304 RR(OVL_WINDOW_SKIP(i));
305 RR(OVL_TABLE_BA(i));
306 continue;
307 }
308 RR(OVL_FIR(i));
309 RR(OVL_PICTURE_SIZE(i));
310 RR(OVL_ACCU0(i));
311 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200312
Archit Tanejac6104b82011-08-05 19:06:02 +0530313 for (j = 0; j < 8; j++)
314 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200315
Archit Tanejac6104b82011-08-05 19:06:02 +0530316 for (j = 0; j < 8; j++)
317 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200318
Archit Tanejac6104b82011-08-05 19:06:02 +0530319 for (j = 0; j < 5; j++)
320 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200321
Archit Tanejac6104b82011-08-05 19:06:02 +0530322 if (dss_has_feature(FEAT_FIR_COEF_V)) {
323 for (j = 0; j < 8; j++)
324 RR(OVL_FIR_COEF_V(i, j));
325 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200326
Archit Tanejac6104b82011-08-05 19:06:02 +0530327 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
328 RR(OVL_BA0_UV(i));
329 RR(OVL_BA1_UV(i));
330 RR(OVL_FIR2(i));
331 RR(OVL_ACCU2_0(i));
332 RR(OVL_ACCU2_1(i));
333
334 for (j = 0; j < 8; j++)
335 RR(OVL_FIR_COEF_H2(i, j));
336
337 for (j = 0; j < 8; j++)
338 RR(OVL_FIR_COEF_HV2(i, j));
339
340 for (j = 0; j < 8; j++)
341 RR(OVL_FIR_COEF_V2(i, j));
342 }
343 if (dss_has_feature(FEAT_ATTR2))
344 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300345 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600347 if (dss_has_feature(FEAT_CORE_CLK_DIV))
348 RR(DIVISOR);
349
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200350 /* enable last, because LCD & DIGIT enable are here */
351 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000352 if (dss_has_feature(FEAT_MGR_LCD2))
353 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200354 /* clear spurious SYNC_LOST_DIGIT interrupts */
355 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
356
357 /*
358 * enable last so IRQs won't trigger before
359 * the context is fully restored
360 */
361 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300362
363 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200364}
365
366#undef SR
367#undef RR
368
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300369int dispc_runtime_get(void)
370{
371 int r;
372
373 DSSDBG("dispc_runtime_get\n");
374
375 r = pm_runtime_get_sync(&dispc.pdev->dev);
376 WARN_ON(r < 0);
377 return r < 0 ? r : 0;
378}
379
380void dispc_runtime_put(void)
381{
382 int r;
383
384 DSSDBG("dispc_runtime_put\n");
385
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200386 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387 WARN_ON(r < 0);
388}
389
Archit Tanejadac57a02011-09-08 12:30:19 +0530390static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
391{
392 if (channel == OMAP_DSS_CHANNEL_LCD ||
393 channel == OMAP_DSS_CHANNEL_LCD2)
394 return true;
395 else
396 return false;
397}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300398
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200399u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
400{
401 switch (channel) {
402 case OMAP_DSS_CHANNEL_LCD:
403 return DISPC_IRQ_VSYNC;
404 case OMAP_DSS_CHANNEL_LCD2:
405 return DISPC_IRQ_VSYNC2;
406 case OMAP_DSS_CHANNEL_DIGIT:
407 return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
408 default:
409 BUG();
410 }
411}
412
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200413u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
414{
415 switch (channel) {
416 case OMAP_DSS_CHANNEL_LCD:
417 return DISPC_IRQ_FRAMEDONE;
418 case OMAP_DSS_CHANNEL_LCD2:
419 return DISPC_IRQ_FRAMEDONE2;
420 case OMAP_DSS_CHANNEL_DIGIT:
421 return 0;
422 default:
423 BUG();
424 }
425}
426
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300427bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428{
429 int bit;
430
Archit Tanejadac57a02011-09-08 12:30:19 +0530431 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200432 bit = 5; /* GOLCD */
433 else
434 bit = 6; /* GODIGIT */
435
Sumit Semwal2a205f32010-12-02 11:27:12 +0000436 if (channel == OMAP_DSS_CHANNEL_LCD2)
437 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
438 else
439 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200440}
441
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300442void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200443{
444 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000445 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200446
Archit Tanejadac57a02011-09-08 12:30:19 +0530447 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200448 bit = 0; /* LCDENABLE */
449 else
450 bit = 1; /* DIGITALENABLE */
451
452 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000453 if (channel == OMAP_DSS_CHANNEL_LCD2)
454 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
455 else
456 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
457
458 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300459 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejadac57a02011-09-08 12:30:19 +0530461 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462 bit = 5; /* GOLCD */
463 else
464 bit = 6; /* GODIGIT */
465
Sumit Semwal2a205f32010-12-02 11:27:12 +0000466 if (channel == OMAP_DSS_CHANNEL_LCD2)
467 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
468 else
469 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
470
471 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300473 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474 }
475
Sumit Semwal2a205f32010-12-02 11:27:12 +0000476 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
477 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200478
Sumit Semwal2a205f32010-12-02 11:27:12 +0000479 if (channel == OMAP_DSS_CHANNEL_LCD2)
480 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
481 else
482 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483}
484
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300485static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486{
Archit Taneja9b372c22011-05-06 11:45:49 +0530487 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488}
489
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300490static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200491{
Archit Taneja9b372c22011-05-06 11:45:49 +0530492 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200493}
494
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300495static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200496{
Archit Taneja9b372c22011-05-06 11:45:49 +0530497 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200498}
499
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300500static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530501{
502 BUG_ON(plane == OMAP_DSS_GFX);
503
504 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
505}
506
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300507static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
508 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530509{
510 BUG_ON(plane == OMAP_DSS_GFX);
511
512 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
513}
514
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300515static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530516{
517 BUG_ON(plane == OMAP_DSS_GFX);
518
519 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
520}
521
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530522static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
523 int fir_vinc, int five_taps,
524 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200525{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530526 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200527 int i;
528
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530529 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
530 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200531
532 for (i = 0; i < 8; i++) {
533 u32 h, hv;
534
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530535 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
536 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
537 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
538 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
539 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
540 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
541 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
542 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200543
Amber Jain0d66cbb2011-05-19 19:47:54 +0530544 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300545 dispc_ovl_write_firh_reg(plane, i, h);
546 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530547 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300548 dispc_ovl_write_firh2_reg(plane, i, h);
549 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530550 }
551
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552 }
553
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200554 if (five_taps) {
555 for (i = 0; i < 8; i++) {
556 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530557 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
558 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530559 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300560 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530561 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300562 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200563 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564 }
565}
566
567static void _dispc_setup_color_conv_coef(void)
568{
Archit Tanejaac01c292011-08-05 19:06:03 +0530569 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200570 const struct color_conv_coef {
571 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
572 int full_range;
573 } ctbl_bt601_5 = {
574 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
575 };
576
577 const struct color_conv_coef *ct;
578
579#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
580
581 ct = &ctbl_bt601_5;
582
Archit Tanejaac01c292011-08-05 19:06:03 +0530583 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
584 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
585 CVAL(ct->rcr, ct->ry));
586 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
587 CVAL(ct->gy, ct->rcb));
588 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
589 CVAL(ct->gcb, ct->gcr));
590 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
591 CVAL(ct->bcr, ct->by));
592 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
593 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200594
Archit Tanejaac01c292011-08-05 19:06:03 +0530595 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
596 11, 11);
597 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200598
599#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200600}
601
602
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300603static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200604{
Archit Taneja9b372c22011-05-06 11:45:49 +0530605 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606}
607
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200609{
Archit Taneja9b372c22011-05-06 11:45:49 +0530610 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611}
612
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300613static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530614{
615 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
616}
617
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300618static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530619{
620 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
621}
622
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300623static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530626
627 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200628}
629
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300630static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200631{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200632 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530633
634 if (plane == OMAP_DSS_GFX)
635 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
636 else
637 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200638}
639
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200641{
642 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530647
648 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200649}
650
Archit Taneja54128702011-09-08 11:29:17 +0530651static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
652{
653 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
654
655 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
656 return;
657
658 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
659}
660
661static void dispc_ovl_enable_zorder_planes(void)
662{
663 int i;
664
665 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
666 return;
667
668 for (i = 0; i < dss_feat_get_num_ovls(); i++)
669 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
670}
671
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100673{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300674 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100675
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300676 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100677 return;
678
Archit Taneja9b372c22011-05-06 11:45:49 +0530679 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100680}
681
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300682static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530684 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300685 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300686 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300687
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300688 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100689 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530690
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300691 shift = shifts[plane];
692 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200693}
694
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300695static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696{
Archit Taneja9b372c22011-05-06 11:45:49 +0530697 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698}
699
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300700static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701{
Archit Taneja9b372c22011-05-06 11:45:49 +0530702 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703}
704
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300705static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200706 enum omap_color_mode color_mode)
707{
708 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530709 if (plane != OMAP_DSS_GFX) {
710 switch (color_mode) {
711 case OMAP_DSS_COLOR_NV12:
712 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530713 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530714 m = 0x1; break;
715 case OMAP_DSS_COLOR_RGBA16:
716 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530717 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530718 m = 0x4; break;
719 case OMAP_DSS_COLOR_ARGB16:
720 m = 0x5; break;
721 case OMAP_DSS_COLOR_RGB16:
722 m = 0x6; break;
723 case OMAP_DSS_COLOR_ARGB16_1555:
724 m = 0x7; break;
725 case OMAP_DSS_COLOR_RGB24U:
726 m = 0x8; break;
727 case OMAP_DSS_COLOR_RGB24P:
728 m = 0x9; break;
729 case OMAP_DSS_COLOR_YUV2:
730 m = 0xa; break;
731 case OMAP_DSS_COLOR_UYVY:
732 m = 0xb; break;
733 case OMAP_DSS_COLOR_ARGB32:
734 m = 0xc; break;
735 case OMAP_DSS_COLOR_RGBA32:
736 m = 0xd; break;
737 case OMAP_DSS_COLOR_RGBX32:
738 m = 0xe; break;
739 case OMAP_DSS_COLOR_XRGB16_1555:
740 m = 0xf; break;
741 default:
742 BUG(); break;
743 }
744 } else {
745 switch (color_mode) {
746 case OMAP_DSS_COLOR_CLUT1:
747 m = 0x0; break;
748 case OMAP_DSS_COLOR_CLUT2:
749 m = 0x1; break;
750 case OMAP_DSS_COLOR_CLUT4:
751 m = 0x2; break;
752 case OMAP_DSS_COLOR_CLUT8:
753 m = 0x3; break;
754 case OMAP_DSS_COLOR_RGB12U:
755 m = 0x4; break;
756 case OMAP_DSS_COLOR_ARGB16:
757 m = 0x5; break;
758 case OMAP_DSS_COLOR_RGB16:
759 m = 0x6; break;
760 case OMAP_DSS_COLOR_ARGB16_1555:
761 m = 0x7; break;
762 case OMAP_DSS_COLOR_RGB24U:
763 m = 0x8; break;
764 case OMAP_DSS_COLOR_RGB24P:
765 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530766 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530767 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530768 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530769 m = 0xb; break;
770 case OMAP_DSS_COLOR_ARGB32:
771 m = 0xc; break;
772 case OMAP_DSS_COLOR_RGBA32:
773 m = 0xd; break;
774 case OMAP_DSS_COLOR_RGBX32:
775 m = 0xe; break;
776 case OMAP_DSS_COLOR_XRGB16_1555:
777 m = 0xf; break;
778 default:
779 BUG(); break;
780 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200781 }
782
Archit Taneja9b372c22011-05-06 11:45:49 +0530783 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200784}
785
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300786void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200787{
788 int shift;
789 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000790 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200791
792 switch (plane) {
793 case OMAP_DSS_GFX:
794 shift = 8;
795 break;
796 case OMAP_DSS_VIDEO1:
797 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530798 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200799 shift = 16;
800 break;
801 default:
802 BUG();
803 return;
804 }
805
Archit Taneja9b372c22011-05-06 11:45:49 +0530806 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000807 if (dss_has_feature(FEAT_MGR_LCD2)) {
808 switch (channel) {
809 case OMAP_DSS_CHANNEL_LCD:
810 chan = 0;
811 chan2 = 0;
812 break;
813 case OMAP_DSS_CHANNEL_DIGIT:
814 chan = 1;
815 chan2 = 0;
816 break;
817 case OMAP_DSS_CHANNEL_LCD2:
818 chan = 0;
819 chan2 = 1;
820 break;
821 default:
822 BUG();
823 }
824
825 val = FLD_MOD(val, chan, shift, shift);
826 val = FLD_MOD(val, chan2, 31, 30);
827 } else {
828 val = FLD_MOD(val, channel, shift, shift);
829 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530830 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831}
832
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200833static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
834{
835 int shift;
836 u32 val;
837 enum omap_channel channel;
838
839 switch (plane) {
840 case OMAP_DSS_GFX:
841 shift = 8;
842 break;
843 case OMAP_DSS_VIDEO1:
844 case OMAP_DSS_VIDEO2:
845 case OMAP_DSS_VIDEO3:
846 shift = 16;
847 break;
848 default:
849 BUG();
850 }
851
852 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
853
854 if (dss_has_feature(FEAT_MGR_LCD2)) {
855 if (FLD_GET(val, 31, 30) == 0)
856 channel = FLD_GET(val, shift, shift);
857 else
858 channel = OMAP_DSS_CHANNEL_LCD2;
859 } else {
860 channel = FLD_GET(val, shift, shift);
861 }
862
863 return channel;
864}
865
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300866static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200867 enum omap_burst_size burst_size)
868{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530869 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200870 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200871
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300872 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300873 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200874}
875
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300876static void dispc_configure_burst_sizes(void)
877{
878 int i;
879 const int burst_size = BURST_SIZE_X8;
880
881 /* Configure burst size always to maximum size */
882 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300883 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300884}
885
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200886static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300887{
888 unsigned unit = dss_feat_get_burst_size_unit();
889 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
890 return unit * 8;
891}
892
Mythri P Kd3862612011-03-11 18:02:49 +0530893void dispc_enable_gamma_table(bool enable)
894{
895 /*
896 * This is partially implemented to support only disabling of
897 * the gamma table.
898 */
899 if (enable) {
900 DSSWARN("Gamma table enabling for TV not yet supported");
901 return;
902 }
903
904 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
905}
906
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200907static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300908{
909 u16 reg;
910
911 if (channel == OMAP_DSS_CHANNEL_LCD)
912 reg = DISPC_CONFIG;
913 else if (channel == OMAP_DSS_CHANNEL_LCD2)
914 reg = DISPC_CONFIG2;
915 else
916 return;
917
918 REG_FLD_MOD(reg, enable, 15, 15);
919}
920
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200921static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300922 struct omap_dss_cpr_coefs *coefs)
923{
924 u32 coef_r, coef_g, coef_b;
925
Archit Tanejadac57a02011-09-08 12:30:19 +0530926 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300927 return;
928
929 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
930 FLD_VAL(coefs->rb, 9, 0);
931 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
932 FLD_VAL(coefs->gb, 9, 0);
933 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
934 FLD_VAL(coefs->bb, 9, 0);
935
936 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
937 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
938 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
939}
940
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300941static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200942{
943 u32 val;
944
945 BUG_ON(plane == OMAP_DSS_GFX);
946
Archit Taneja9b372c22011-05-06 11:45:49 +0530947 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200948 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530949 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200950}
951
Archit Tanejac3d925292011-09-14 11:52:54 +0530952static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200953{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530954 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300955 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200956
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300957 shift = shifts[plane];
958 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200959}
960
Archit Taneja8f366162012-04-16 12:53:44 +0530961static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +0530962 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200963{
964 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +0530965
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200966 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530967 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200968}
969
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200970static void dispc_read_plane_fifo_sizes(void)
971{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200972 u32 size;
973 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530974 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300975 u32 unit;
976
977 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200978
Archit Tanejaa0acb552010-09-15 19:20:00 +0530979 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200980
Archit Tanejae13a1382011-08-05 19:06:04 +0530981 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300982 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
983 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984 dispc.fifo_size[plane] = size;
985 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200986}
987
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200988static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200989{
990 return dispc.fifo_size[plane];
991}
992
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200993void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994{
Archit Tanejaa0acb552010-09-15 19:20:00 +0530995 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300996 u32 unit;
997
998 unit = dss_feat_get_buffer_size_unit();
999
1000 WARN_ON(low % unit != 0);
1001 WARN_ON(high % unit != 0);
1002
1003 low /= unit;
1004 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301005
Archit Taneja9b372c22011-05-06 11:45:49 +05301006 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1007 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1008
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001009 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301011 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001012 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301013 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001014 hi_start, hi_end) * unit,
1015 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001016
Archit Taneja9b372c22011-05-06 11:45:49 +05301017 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301018 FLD_VAL(high, hi_start, hi_end) |
1019 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001020}
1021
1022void dispc_enable_fifomerge(bool enable)
1023{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001024 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1025 WARN_ON(enable);
1026 return;
1027 }
1028
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001029 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1030 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001031}
1032
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001033void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1034 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge)
1035{
1036 /*
1037 * All sizes are in bytes. Both the buffer and burst are made of
1038 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1039 */
1040
1041 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001042 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1043 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001044
1045 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001046 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001047
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001048 if (use_fifomerge) {
1049 total_fifo_size = 0;
1050 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1051 total_fifo_size += dispc_ovl_get_fifo_size(i);
1052 } else {
1053 total_fifo_size = ovl_fifo_size;
1054 }
1055
1056 /*
1057 * We use the same low threshold for both fifomerge and non-fifomerge
1058 * cases, but for fifomerge we calculate the high threshold using the
1059 * combined fifo size
1060 */
1061
1062 if (dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1063 *fifo_low = ovl_fifo_size - burst_size * 2;
1064 *fifo_high = total_fifo_size - burst_size;
1065 } else {
1066 *fifo_low = ovl_fifo_size - burst_size;
1067 *fifo_high = total_fifo_size - buf_unit;
1068 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001069}
1070
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001071static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301072 int hinc, int vinc,
1073 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001074{
1075 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001076
Amber Jain0d66cbb2011-05-19 19:47:54 +05301077 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1078 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301079
Amber Jain0d66cbb2011-05-19 19:47:54 +05301080 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1081 &hinc_start, &hinc_end);
1082 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1083 &vinc_start, &vinc_end);
1084 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1085 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301086
Amber Jain0d66cbb2011-05-19 19:47:54 +05301087 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1088 } else {
1089 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1090 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1091 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092}
1093
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001094static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001095{
1096 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301097 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001098
Archit Taneja87a74842011-03-02 11:19:50 +05301099 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1100 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1101
1102 val = FLD_VAL(vaccu, vert_start, vert_end) |
1103 FLD_VAL(haccu, hor_start, hor_end);
1104
Archit Taneja9b372c22011-05-06 11:45:49 +05301105 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001106}
1107
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001108static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109{
1110 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301111 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112
Archit Taneja87a74842011-03-02 11:19:50 +05301113 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1114 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1115
1116 val = FLD_VAL(vaccu, vert_start, vert_end) |
1117 FLD_VAL(haccu, hor_start, hor_end);
1118
Archit Taneja9b372c22011-05-06 11:45:49 +05301119 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120}
1121
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001122static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1123 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301124{
1125 u32 val;
1126
1127 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1128 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1129}
1130
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001131static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1132 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301133{
1134 u32 val;
1135
1136 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1137 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1138}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001140static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001141 u16 orig_width, u16 orig_height,
1142 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301143 bool five_taps, u8 rotation,
1144 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301146 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001147
Amber Jained14a3c2011-05-19 19:47:51 +05301148 fir_hinc = 1024 * orig_width / out_width;
1149 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301151 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1152 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001153 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301154}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001155
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001156static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301157 u16 orig_width, u16 orig_height,
1158 u16 out_width, u16 out_height,
1159 bool ilace, bool five_taps,
1160 bool fieldmode, enum omap_color_mode color_mode,
1161 u8 rotation)
1162{
1163 int accu0 = 0;
1164 int accu1 = 0;
1165 u32 l;
1166
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001167 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301168 out_width, out_height, five_taps,
1169 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301170 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171
Archit Taneja87a74842011-03-02 11:19:50 +05301172 /* RESIZEENABLE and VERTICALTAPS */
1173 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301174 l |= (orig_width != out_width) ? (1 << 5) : 0;
1175 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001176 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301177
1178 /* VRESIZECONF and HRESIZECONF */
1179 if (dss_has_feature(FEAT_RESIZECONF)) {
1180 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301181 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1182 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301183 }
1184
1185 /* LINEBUFFERSPLIT */
1186 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1187 l &= ~(0x1 << 22);
1188 l |= five_taps ? (1 << 22) : 0;
1189 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001190
Archit Taneja9b372c22011-05-06 11:45:49 +05301191 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001192
1193 /*
1194 * field 0 = even field = bottom field
1195 * field 1 = odd field = top field
1196 */
1197 if (ilace && !fieldmode) {
1198 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301199 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001200 if (accu0 >= 1024/2) {
1201 accu1 = 1024/2;
1202 accu0 -= accu1;
1203 }
1204 }
1205
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001206 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1207 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001210static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301211 u16 orig_width, u16 orig_height,
1212 u16 out_width, u16 out_height,
1213 bool ilace, bool five_taps,
1214 bool fieldmode, enum omap_color_mode color_mode,
1215 u8 rotation)
1216{
1217 int scale_x = out_width != orig_width;
1218 int scale_y = out_height != orig_height;
1219
1220 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1221 return;
1222 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1223 color_mode != OMAP_DSS_COLOR_UYVY &&
1224 color_mode != OMAP_DSS_COLOR_NV12)) {
1225 /* reset chroma resampling for RGB formats */
1226 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1227 return;
1228 }
1229 switch (color_mode) {
1230 case OMAP_DSS_COLOR_NV12:
1231 /* UV is subsampled by 2 vertically*/
1232 orig_height >>= 1;
1233 /* UV is subsampled by 2 horz.*/
1234 orig_width >>= 1;
1235 break;
1236 case OMAP_DSS_COLOR_YUV2:
1237 case OMAP_DSS_COLOR_UYVY:
1238 /*For YUV422 with 90/270 rotation,
1239 *we don't upsample chroma
1240 */
1241 if (rotation == OMAP_DSS_ROT_0 ||
1242 rotation == OMAP_DSS_ROT_180)
1243 /* UV is subsampled by 2 hrz*/
1244 orig_width >>= 1;
1245 /* must use FIR for YUV422 if rotated */
1246 if (rotation != OMAP_DSS_ROT_0)
1247 scale_x = scale_y = true;
1248 break;
1249 default:
1250 BUG();
1251 }
1252
1253 if (out_width != orig_width)
1254 scale_x = true;
1255 if (out_height != orig_height)
1256 scale_y = true;
1257
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001258 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301259 out_width, out_height, five_taps,
1260 rotation, DISPC_COLOR_COMPONENT_UV);
1261
1262 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1263 (scale_x || scale_y) ? 1 : 0, 8, 8);
1264 /* set H scaling */
1265 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1266 /* set V scaling */
1267 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1268
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001269 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1270 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301271}
1272
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001273static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301274 u16 orig_width, u16 orig_height,
1275 u16 out_width, u16 out_height,
1276 bool ilace, bool five_taps,
1277 bool fieldmode, enum omap_color_mode color_mode,
1278 u8 rotation)
1279{
1280 BUG_ON(plane == OMAP_DSS_GFX);
1281
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001282 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301283 orig_width, orig_height,
1284 out_width, out_height,
1285 ilace, five_taps,
1286 fieldmode, color_mode,
1287 rotation);
1288
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001289 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301290 orig_width, orig_height,
1291 out_width, out_height,
1292 ilace, five_taps,
1293 fieldmode, color_mode,
1294 rotation);
1295}
1296
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001297static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001298 bool mirroring, enum omap_color_mode color_mode)
1299{
Archit Taneja87a74842011-03-02 11:19:50 +05301300 bool row_repeat = false;
1301 int vidrot = 0;
1302
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1304 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001305
1306 if (mirroring) {
1307 switch (rotation) {
1308 case OMAP_DSS_ROT_0:
1309 vidrot = 2;
1310 break;
1311 case OMAP_DSS_ROT_90:
1312 vidrot = 1;
1313 break;
1314 case OMAP_DSS_ROT_180:
1315 vidrot = 0;
1316 break;
1317 case OMAP_DSS_ROT_270:
1318 vidrot = 3;
1319 break;
1320 }
1321 } else {
1322 switch (rotation) {
1323 case OMAP_DSS_ROT_0:
1324 vidrot = 0;
1325 break;
1326 case OMAP_DSS_ROT_90:
1327 vidrot = 1;
1328 break;
1329 case OMAP_DSS_ROT_180:
1330 vidrot = 2;
1331 break;
1332 case OMAP_DSS_ROT_270:
1333 vidrot = 3;
1334 break;
1335 }
1336 }
1337
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001338 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301339 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001340 else
Archit Taneja87a74842011-03-02 11:19:50 +05301341 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001342 }
Archit Taneja87a74842011-03-02 11:19:50 +05301343
Archit Taneja9b372c22011-05-06 11:45:49 +05301344 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301345 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301346 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1347 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001348}
1349
1350static int color_mode_to_bpp(enum omap_color_mode color_mode)
1351{
1352 switch (color_mode) {
1353 case OMAP_DSS_COLOR_CLUT1:
1354 return 1;
1355 case OMAP_DSS_COLOR_CLUT2:
1356 return 2;
1357 case OMAP_DSS_COLOR_CLUT4:
1358 return 4;
1359 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301360 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001361 return 8;
1362 case OMAP_DSS_COLOR_RGB12U:
1363 case OMAP_DSS_COLOR_RGB16:
1364 case OMAP_DSS_COLOR_ARGB16:
1365 case OMAP_DSS_COLOR_YUV2:
1366 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301367 case OMAP_DSS_COLOR_RGBA16:
1368 case OMAP_DSS_COLOR_RGBX16:
1369 case OMAP_DSS_COLOR_ARGB16_1555:
1370 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001371 return 16;
1372 case OMAP_DSS_COLOR_RGB24P:
1373 return 24;
1374 case OMAP_DSS_COLOR_RGB24U:
1375 case OMAP_DSS_COLOR_ARGB32:
1376 case OMAP_DSS_COLOR_RGBA32:
1377 case OMAP_DSS_COLOR_RGBX32:
1378 return 32;
1379 default:
1380 BUG();
1381 }
1382}
1383
1384static s32 pixinc(int pixels, u8 ps)
1385{
1386 if (pixels == 1)
1387 return 1;
1388 else if (pixels > 1)
1389 return 1 + (pixels - 1) * ps;
1390 else if (pixels < 0)
1391 return 1 - (-pixels + 1) * ps;
1392 else
1393 BUG();
1394}
1395
1396static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1397 u16 screen_width,
1398 u16 width, u16 height,
1399 enum omap_color_mode color_mode, bool fieldmode,
1400 unsigned int field_offset,
1401 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301402 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001403{
1404 u8 ps;
1405
1406 /* FIXME CLUT formats */
1407 switch (color_mode) {
1408 case OMAP_DSS_COLOR_CLUT1:
1409 case OMAP_DSS_COLOR_CLUT2:
1410 case OMAP_DSS_COLOR_CLUT4:
1411 case OMAP_DSS_COLOR_CLUT8:
1412 BUG();
1413 return;
1414 case OMAP_DSS_COLOR_YUV2:
1415 case OMAP_DSS_COLOR_UYVY:
1416 ps = 4;
1417 break;
1418 default:
1419 ps = color_mode_to_bpp(color_mode) / 8;
1420 break;
1421 }
1422
1423 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1424 width, height);
1425
1426 /*
1427 * field 0 = even field = bottom field
1428 * field 1 = odd field = top field
1429 */
1430 switch (rotation + mirror * 4) {
1431 case OMAP_DSS_ROT_0:
1432 case OMAP_DSS_ROT_180:
1433 /*
1434 * If the pixel format is YUV or UYVY divide the width
1435 * of the image by 2 for 0 and 180 degree rotation.
1436 */
1437 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1438 color_mode == OMAP_DSS_COLOR_UYVY)
1439 width = width >> 1;
1440 case OMAP_DSS_ROT_90:
1441 case OMAP_DSS_ROT_270:
1442 *offset1 = 0;
1443 if (field_offset)
1444 *offset0 = field_offset * screen_width * ps;
1445 else
1446 *offset0 = 0;
1447
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301448 *row_inc = pixinc(1 +
1449 (y_predecim * screen_width - x_predecim * width) +
1450 (fieldmode ? screen_width : 0), ps);
1451 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001452 break;
1453
1454 case OMAP_DSS_ROT_0 + 4:
1455 case OMAP_DSS_ROT_180 + 4:
1456 /* If the pixel format is YUV or UYVY divide the width
1457 * of the image by 2 for 0 degree and 180 degree
1458 */
1459 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1460 color_mode == OMAP_DSS_COLOR_UYVY)
1461 width = width >> 1;
1462 case OMAP_DSS_ROT_90 + 4:
1463 case OMAP_DSS_ROT_270 + 4:
1464 *offset1 = 0;
1465 if (field_offset)
1466 *offset0 = field_offset * screen_width * ps;
1467 else
1468 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301469 *row_inc = pixinc(1 -
1470 (y_predecim * screen_width + x_predecim * width) -
1471 (fieldmode ? screen_width : 0), ps);
1472 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001473 break;
1474
1475 default:
1476 BUG();
1477 }
1478}
1479
1480static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1481 u16 screen_width,
1482 u16 width, u16 height,
1483 enum omap_color_mode color_mode, bool fieldmode,
1484 unsigned int field_offset,
1485 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301486 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001487{
1488 u8 ps;
1489 u16 fbw, fbh;
1490
1491 /* FIXME CLUT formats */
1492 switch (color_mode) {
1493 case OMAP_DSS_COLOR_CLUT1:
1494 case OMAP_DSS_COLOR_CLUT2:
1495 case OMAP_DSS_COLOR_CLUT4:
1496 case OMAP_DSS_COLOR_CLUT8:
1497 BUG();
1498 return;
1499 default:
1500 ps = color_mode_to_bpp(color_mode) / 8;
1501 break;
1502 }
1503
1504 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1505 width, height);
1506
1507 /* width & height are overlay sizes, convert to fb sizes */
1508
1509 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1510 fbw = width;
1511 fbh = height;
1512 } else {
1513 fbw = height;
1514 fbh = width;
1515 }
1516
1517 /*
1518 * field 0 = even field = bottom field
1519 * field 1 = odd field = top field
1520 */
1521 switch (rotation + mirror * 4) {
1522 case OMAP_DSS_ROT_0:
1523 *offset1 = 0;
1524 if (field_offset)
1525 *offset0 = *offset1 + field_offset * screen_width * ps;
1526 else
1527 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301528 *row_inc = pixinc(1 +
1529 (y_predecim * screen_width - fbw * x_predecim) +
1530 (fieldmode ? screen_width : 0), ps);
1531 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1532 color_mode == OMAP_DSS_COLOR_UYVY)
1533 *pix_inc = pixinc(x_predecim, 2 * ps);
1534 else
1535 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001536 break;
1537 case OMAP_DSS_ROT_90:
1538 *offset1 = screen_width * (fbh - 1) * ps;
1539 if (field_offset)
1540 *offset0 = *offset1 + field_offset * ps;
1541 else
1542 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301543 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1544 y_predecim + (fieldmode ? 1 : 0), ps);
1545 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001546 break;
1547 case OMAP_DSS_ROT_180:
1548 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1549 if (field_offset)
1550 *offset0 = *offset1 - field_offset * screen_width * ps;
1551 else
1552 *offset0 = *offset1;
1553 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301554 (y_predecim * screen_width - fbw * x_predecim) -
1555 (fieldmode ? screen_width : 0), ps);
1556 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1557 color_mode == OMAP_DSS_COLOR_UYVY)
1558 *pix_inc = pixinc(-x_predecim, 2 * ps);
1559 else
1560 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001561 break;
1562 case OMAP_DSS_ROT_270:
1563 *offset1 = (fbw - 1) * ps;
1564 if (field_offset)
1565 *offset0 = *offset1 - field_offset * ps;
1566 else
1567 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301568 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1569 y_predecim - (fieldmode ? 1 : 0), ps);
1570 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001571 break;
1572
1573 /* mirroring */
1574 case OMAP_DSS_ROT_0 + 4:
1575 *offset1 = (fbw - 1) * ps;
1576 if (field_offset)
1577 *offset0 = *offset1 + field_offset * screen_width * ps;
1578 else
1579 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301580 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001581 (fieldmode ? screen_width : 0),
1582 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301583 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1584 color_mode == OMAP_DSS_COLOR_UYVY)
1585 *pix_inc = pixinc(-x_predecim, 2 * ps);
1586 else
1587 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001588 break;
1589
1590 case OMAP_DSS_ROT_90 + 4:
1591 *offset1 = 0;
1592 if (field_offset)
1593 *offset0 = *offset1 + field_offset * ps;
1594 else
1595 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301596 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1597 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001598 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301599 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001600 break;
1601
1602 case OMAP_DSS_ROT_180 + 4:
1603 *offset1 = screen_width * (fbh - 1) * ps;
1604 if (field_offset)
1605 *offset0 = *offset1 - field_offset * screen_width * ps;
1606 else
1607 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301608 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001609 (fieldmode ? screen_width : 0),
1610 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301611 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1612 color_mode == OMAP_DSS_COLOR_UYVY)
1613 *pix_inc = pixinc(x_predecim, 2 * ps);
1614 else
1615 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001616 break;
1617
1618 case OMAP_DSS_ROT_270 + 4:
1619 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1620 if (field_offset)
1621 *offset0 = *offset1 - field_offset * ps;
1622 else
1623 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301624 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1625 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001626 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301627 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001628 break;
1629
1630 default:
1631 BUG();
1632 }
1633}
1634
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301635/*
1636 * This function is used to avoid synclosts in OMAP3, because of some
1637 * undocumented horizontal position and timing related limitations.
1638 */
Archit Taneja81ab95b2012-05-08 15:53:20 +05301639static int check_horiz_timing_omap3(enum omap_channel channel,
1640 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301641 u16 width, u16 height, u16 out_width, u16 out_height)
1642{
1643 int DS = DIV_ROUND_UP(height, out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301644 unsigned long nonactive, lclk, pclk;
1645 static const u8 limits[3] = { 8, 10, 20 };
1646 u64 val, blank;
1647 int i;
1648
Archit Taneja81ab95b2012-05-08 15:53:20 +05301649 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301650 pclk = dispc_mgr_pclk_rate(channel);
1651 if (dispc_mgr_is_lcd(channel))
1652 lclk = dispc_mgr_lclk_rate(channel);
1653 else
1654 lclk = dispc_fclk_rate();
1655
1656 i = 0;
1657 if (out_height < height)
1658 i++;
1659 if (out_width < width)
1660 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301661 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301662 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1663 if (blank <= limits[i])
1664 return -EINVAL;
1665
1666 /*
1667 * Pixel data should be prepared before visible display point starts.
1668 * So, atleast DS-2 lines must have already been fetched by DISPC
1669 * during nonactive - pos_x period.
1670 */
1671 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1672 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1673 val, max(0, DS - 2) * width);
1674 if (val < max(0, DS - 2) * width)
1675 return -EINVAL;
1676
1677 /*
1678 * All lines need to be refilled during the nonactive period of which
1679 * only one line can be loaded during the active period. So, atleast
1680 * DS - 1 lines should be loaded during nonactive period.
1681 */
1682 val = div_u64((u64)nonactive * lclk, pclk);
1683 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1684 val, max(0, DS - 1) * width);
1685 if (val < max(0, DS - 1) * width)
1686 return -EINVAL;
1687
1688 return 0;
1689}
1690
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301691static unsigned long calc_core_clk_five_taps(enum omap_channel channel,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301692 const struct omap_video_timings *mgr_timings, u16 width,
1693 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001694 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001695{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301696 u32 core_clk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001697 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001698
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301699 if (height <= out_height && width <= out_width)
1700 return (unsigned long) pclk;
1701
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001702 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05301703 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001704
1705 tmp = pclk * height * out_width;
1706 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301707 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001708
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001709 if (height > 2 * out_height) {
1710 if (ppl == out_width)
1711 return 0;
1712
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001713 tmp = pclk * (height - 2 * out_height) * out_width;
1714 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301715 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001716 }
1717 }
1718
1719 if (width > out_width) {
1720 tmp = pclk * width;
1721 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301722 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001723
1724 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301725 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001726 }
1727
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301728 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001729}
1730
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301731static unsigned long calc_core_clk(enum omap_channel channel, u16 width,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001732 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001733{
1734 unsigned int hf, vf;
Archit Taneja79ee89c2012-01-30 10:54:17 +05301735 unsigned long pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001736
1737 /*
1738 * FIXME how to determine the 'A' factor
1739 * for the no downscaling case ?
1740 */
1741
1742 if (width > 3 * out_width)
1743 hf = 4;
1744 else if (width > 2 * out_width)
1745 hf = 3;
1746 else if (width > out_width)
1747 hf = 2;
1748 else
1749 hf = 1;
1750
1751 if (height > out_height)
1752 vf = 2;
1753 else
1754 vf = 1;
1755
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301756 if (cpu_is_omap24xx()) {
1757 if (vf > 1 && hf > 1)
Archit Taneja79ee89c2012-01-30 10:54:17 +05301758 return pclk * 4;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301759 else
Archit Taneja79ee89c2012-01-30 10:54:17 +05301760 return pclk * 2;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301761 } else if (cpu_is_omap34xx()) {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301762 return pclk * vf * hf;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301763 } else {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301764 if (hf > 1)
1765 return DIV_ROUND_UP(pclk, out_width) * width;
1766 else
1767 return pclk;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301768 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001769}
1770
Archit Taneja79ad75f2011-09-08 13:15:11 +05301771static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301772 enum omap_channel channel,
1773 const struct omap_video_timings *mgr_timings,
1774 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301775 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301776 int *x_predecim, int *y_predecim, u16 pos_x)
Archit Taneja79ad75f2011-09-08 13:15:11 +05301777{
1778 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301779 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301780 const int maxsinglelinewidth =
1781 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301782 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301783 unsigned long core_clk = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301784 int decim_x, decim_y, error, min_factor;
1785 u16 in_width, in_height, in_width_max = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301786
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001787 if (width == out_width && height == out_height)
1788 return 0;
1789
1790 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1791 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301792
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301793 *x_predecim = max_decim_limit;
1794 *y_predecim = max_decim_limit;
1795
1796 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
1797 color_mode == OMAP_DSS_COLOR_CLUT2 ||
1798 color_mode == OMAP_DSS_COLOR_CLUT4 ||
1799 color_mode == OMAP_DSS_COLOR_CLUT8) {
1800 *x_predecim = 1;
1801 *y_predecim = 1;
1802 *five_taps = false;
1803 return 0;
1804 }
1805
1806 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
1807 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
1808
1809 min_factor = min(decim_x, decim_y);
1810
1811 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05301812 return -EINVAL;
1813
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301814 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05301815 return -EINVAL;
1816
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301817 if (cpu_is_omap24xx()) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301818 *five_taps = false;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301819
1820 do {
1821 in_height = DIV_ROUND_UP(height, decim_y);
1822 in_width = DIV_ROUND_UP(width, decim_x);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301823 core_clk = calc_core_clk(channel, in_width, in_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301824 out_width, out_height);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301825 error = (in_width > maxsinglelinewidth || !core_clk ||
1826 core_clk > dispc_core_clk_rate());
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301827 if (error) {
1828 if (decim_x == decim_y) {
1829 decim_x = min_factor;
1830 decim_y++;
1831 } else {
1832 swap(decim_x, decim_y);
1833 if (decim_x < decim_y)
1834 decim_x++;
1835 }
1836 }
1837 } while (decim_x <= *x_predecim && decim_y <= *y_predecim &&
1838 error);
1839
1840 if (in_width > maxsinglelinewidth) {
1841 DSSERR("Cannot scale max input width exceeded");
1842 return -EINVAL;
1843 }
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301844 } else if (cpu_is_omap34xx()) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301845
1846 do {
1847 in_height = DIV_ROUND_UP(height, decim_y);
1848 in_width = DIV_ROUND_UP(width, decim_x);
Archit Taneja81ab95b2012-05-08 15:53:20 +05301849 core_clk = calc_core_clk_five_taps(channel, mgr_timings,
1850 in_width, in_height, out_width, out_height,
1851 color_mode);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301852
Archit Taneja81ab95b2012-05-08 15:53:20 +05301853 error = check_horiz_timing_omap3(channel, mgr_timings,
1854 pos_x, in_width, in_height, out_width,
1855 out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301856
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301857 if (in_width > maxsinglelinewidth)
1858 if (in_height > out_height &&
1859 in_height < out_height * 2)
1860 *five_taps = false;
1861 if (!*five_taps)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301862 core_clk = calc_core_clk(channel, in_width,
1863 in_height, out_width, out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301864 error = (error || in_width > maxsinglelinewidth * 2 ||
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301865 (in_width > maxsinglelinewidth && *five_taps) ||
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301866 !core_clk || core_clk > dispc_core_clk_rate());
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301867 if (error) {
1868 if (decim_x == decim_y) {
1869 decim_x = min_factor;
1870 decim_y++;
1871 } else {
1872 swap(decim_x, decim_y);
1873 if (decim_x < decim_y)
1874 decim_x++;
1875 }
1876 }
1877 } while (decim_x <= *x_predecim && decim_y <= *y_predecim
1878 && error);
1879
Archit Taneja81ab95b2012-05-08 15:53:20 +05301880 if (check_horiz_timing_omap3(channel, mgr_timings, pos_x, width,
1881 height, out_width, out_height)){
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301882 DSSERR("horizontal timing too tight\n");
1883 return -EINVAL;
1884 }
1885
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301886 if (in_width > (maxsinglelinewidth * 2)) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301887 DSSERR("Cannot setup scaling");
1888 DSSERR("width exceeds maximum width possible");
1889 return -EINVAL;
1890 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301891
1892 if (in_width > maxsinglelinewidth && *five_taps) {
1893 DSSERR("cannot setup scaling with five taps");
1894 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301895 }
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301896 } else {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301897 int decim_x_min = decim_x;
1898 in_height = DIV_ROUND_UP(height, decim_y);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301899 in_width_max = dispc_core_clk_rate() /
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301900 DIV_ROUND_UP(dispc_mgr_pclk_rate(channel),
1901 out_width);
1902 decim_x = DIV_ROUND_UP(width, in_width_max);
1903
1904 decim_x = decim_x > decim_x_min ? decim_x : decim_x_min;
1905 if (decim_x > *x_predecim)
1906 return -EINVAL;
1907
1908 do {
1909 in_width = DIV_ROUND_UP(width, decim_x);
1910 } while (decim_x <= *x_predecim &&
1911 in_width > maxsinglelinewidth && decim_x++);
1912
1913 if (in_width > maxsinglelinewidth) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301914 DSSERR("Cannot scale width exceeds max line width");
1915 return -EINVAL;
1916 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301917
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301918 core_clk = calc_core_clk(channel, in_width, in_height,
1919 out_width, out_height);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301920 }
1921
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301922 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
1923 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05301924
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301925 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05301926 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301927 "required core clk rate = %lu Hz, "
1928 "current core clk rate = %lu Hz\n",
1929 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05301930 return -EINVAL;
1931 }
1932
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301933 *x_predecim = decim_x;
1934 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301935 return 0;
1936}
1937
Archit Tanejaa4273b72011-09-14 11:10:10 +05301938int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301939 bool ilace, bool replication,
1940 const struct omap_video_timings *mgr_timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301942 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301943 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001944 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301945 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001946 unsigned offset0, offset1;
1947 s32 row_inc;
1948 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301949 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001950 unsigned int field_offset = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301951 u16 in_height = oi->height;
1952 u16 in_width = oi->width;
1953 u16 out_width, out_height;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001954 enum omap_channel channel;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301955 int x_predecim = 1, y_predecim = 1;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001956
1957 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001958
Archit Tanejaa4273b72011-09-14 11:10:10 +05301959 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001960 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
1961 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05301962 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1963 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001964 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001965
Archit Tanejaa4273b72011-09-14 11:10:10 +05301966 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001967 return -EINVAL;
1968
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301969 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
1970 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001971
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301972 if (ilace && oi->height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001973 fieldmode = 1;
1974
1975 if (ilace) {
1976 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301977 in_height /= 2;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301978 oi->pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301979 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001980
1981 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1982 "out_height %d\n",
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301983 in_height, oi->pos_y, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001984 }
1985
Archit Tanejaa4273b72011-09-14 11:10:10 +05301986 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301987 return -EINVAL;
1988
Archit Taneja81ab95b2012-05-08 15:53:20 +05301989 r = dispc_ovl_calc_scaling(plane, channel, mgr_timings, in_width,
1990 in_height, out_width, out_height, oi->color_mode,
1991 &five_taps, &x_predecim, &y_predecim, oi->pos_x);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301992 if (r)
1993 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001994
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301995 in_width = DIV_ROUND_UP(in_width, x_predecim);
1996 in_height = DIV_ROUND_UP(in_height, y_predecim);
1997
Archit Taneja79ad75f2011-09-08 13:15:11 +05301998 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1999 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
2000 oi->color_mode == OMAP_DSS_COLOR_NV12)
2001 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002002
2003 if (ilace && !fieldmode) {
2004 /*
2005 * when downscaling the bottom field may have to start several
2006 * source lines below the top field. Unfortunately ACCUI
2007 * registers will only hold the fractional part of the offset
2008 * so the integer part must be added to the base address of the
2009 * bottom field.
2010 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302011 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012 field_offset = 0;
2013 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302014 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002015 }
2016
2017 /* Fields are independent but interleaved in memory. */
2018 if (fieldmode)
2019 field_offset = 1;
2020
Archit Tanejaa4273b72011-09-14 11:10:10 +05302021 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
2022 calc_dma_rotation_offset(oi->rotation, oi->mirror,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302023 oi->screen_width, in_width, frame_height,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302024 oi->color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302025 &offset0, &offset1, &row_inc, &pix_inc,
2026 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002027 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05302028 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302029 oi->screen_width, in_width, frame_height,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302030 oi->color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302031 &offset0, &offset1, &row_inc, &pix_inc,
2032 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002033
2034 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2035 offset0, offset1, row_inc, pix_inc);
2036
Archit Tanejaa4273b72011-09-14 11:10:10 +05302037 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002038
Archit Tanejaa4273b72011-09-14 11:10:10 +05302039 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
2040 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002041
Archit Tanejaa4273b72011-09-14 11:10:10 +05302042 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
2043 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
2044 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302045 }
2046
2047
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002048 dispc_ovl_set_row_inc(plane, row_inc);
2049 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002050
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302051 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, in_width,
2052 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002053
Archit Tanejaa4273b72011-09-14 11:10:10 +05302054 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302056 dispc_ovl_set_pic_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057
Archit Taneja79ad75f2011-09-08 13:15:11 +05302058 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302059 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2060 out_height, ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302061 oi->color_mode, oi->rotation);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302062 dispc_ovl_set_vid_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002063 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064 }
2065
Archit Tanejaa4273b72011-09-14 11:10:10 +05302066 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
2067 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002068
Archit Taneja54128702011-09-08 11:29:17 +05302069 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05302070 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
2071 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002072
Archit Tanejac3d925292011-09-14 11:52:54 +05302073 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302074
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002075 return 0;
2076}
2077
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002078int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002079{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002080 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2081
Archit Taneja9b372c22011-05-06 11:45:49 +05302082 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002083
2084 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002085}
2086
2087static void dispc_disable_isr(void *data, u32 mask)
2088{
2089 struct completion *compl = data;
2090 complete(compl);
2091}
2092
Sumit Semwal2a205f32010-12-02 11:27:12 +00002093static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002094{
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002095 if (channel == OMAP_DSS_CHANNEL_LCD2) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00002096 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002097 /* flush posted write */
2098 dispc_read_reg(DISPC_CONTROL2);
2099 } else {
Sumit Semwal2a205f32010-12-02 11:27:12 +00002100 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002101 dispc_read_reg(DISPC_CONTROL);
2102 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002103}
2104
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002105static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002106{
2107 struct completion frame_done_completion;
2108 bool is_on;
2109 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002110 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002111
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002112 /* When we disable LCD output, we need to wait until frame is done.
2113 * Otherwise the DSS is still working, and turning off the clocks
2114 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00002115 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
2116 REG_GET(DISPC_CONTROL2, 0, 0) :
2117 REG_GET(DISPC_CONTROL, 0, 0);
2118
2119 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
2120 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002121
2122 if (!enable && is_on) {
2123 init_completion(&frame_done_completion);
2124
2125 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002126 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002127
2128 if (r)
2129 DSSERR("failed to register FRAMEDONE isr\n");
2130 }
2131
Sumit Semwal2a205f32010-12-02 11:27:12 +00002132 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002133
2134 if (!enable && is_on) {
2135 if (!wait_for_completion_timeout(&frame_done_completion,
2136 msecs_to_jiffies(100)))
2137 DSSERR("timeout waiting for FRAME DONE\n");
2138
2139 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002140 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002141
2142 if (r)
2143 DSSERR("failed to unregister FRAMEDONE isr\n");
2144 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002145}
2146
2147static void _enable_digit_out(bool enable)
2148{
2149 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002150 /* flush posted write */
2151 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002152}
2153
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002154static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002155{
2156 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002157 enum dss_hdmi_venc_clk_source_select src;
2158 int r, i;
2159 u32 irq_mask;
2160 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002161
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002162 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002163 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002165 src = dss_get_hdmi_venc_clk_source();
2166
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002167 if (enable) {
2168 unsigned long flags;
2169 /* When we enable digit output, we'll get an extra digit
2170 * sync lost interrupt, that we need to ignore */
2171 spin_lock_irqsave(&dispc.irq_lock, flags);
2172 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2173 _omap_dispc_set_irqs();
2174 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2175 }
2176
2177 /* When we disable digit output, we need to wait until fields are done.
2178 * Otherwise the DSS is still working, and turning off the clocks
2179 * prevents DSS from going to OFF mode. And when enabling, we need to
2180 * wait for the extra sync losts */
2181 init_completion(&frame_done_completion);
2182
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002183 if (src == DSS_HDMI_M_PCLK && enable == false) {
2184 irq_mask = DISPC_IRQ_FRAMEDONETV;
2185 num_irqs = 1;
2186 } else {
2187 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2188 /* XXX I understand from TRM that we should only wait for the
2189 * current field to complete. But it seems we have to wait for
2190 * both fields */
2191 num_irqs = 2;
2192 }
2193
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002194 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002195 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002196 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002197 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002198
2199 _enable_digit_out(enable);
2200
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002201 for (i = 0; i < num_irqs; ++i) {
2202 if (!wait_for_completion_timeout(&frame_done_completion,
2203 msecs_to_jiffies(100)))
2204 DSSERR("timeout waiting for digit out to %s\n",
2205 enable ? "start" : "stop");
2206 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002207
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002208 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2209 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002210 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002211 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002212
2213 if (enable) {
2214 unsigned long flags;
2215 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002216 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002217 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2218 _omap_dispc_set_irqs();
2219 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2220 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002221}
2222
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002223bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002224{
2225 if (channel == OMAP_DSS_CHANNEL_LCD)
2226 return !!REG_GET(DISPC_CONTROL, 0, 0);
2227 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2228 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002229 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2230 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002231 else
2232 BUG();
2233}
2234
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002235void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002236{
Archit Tanejadac57a02011-09-08 12:30:19 +05302237 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002238 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002239 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002240 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002241 else
2242 BUG();
2243}
2244
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002245void dispc_lcd_enable_signal_polarity(bool act_high)
2246{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002247 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2248 return;
2249
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002250 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002251}
2252
2253void dispc_lcd_enable_signal(bool enable)
2254{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002255 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2256 return;
2257
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002258 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002259}
2260
2261void dispc_pck_free_enable(bool enable)
2262{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002263 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2264 return;
2265
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002266 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002267}
2268
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002269void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002270{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002271 if (channel == OMAP_DSS_CHANNEL_LCD2)
2272 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2273 else
2274 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002275}
2276
2277
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002278void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002279 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002280{
2281 int mode;
2282
2283 switch (type) {
2284 case OMAP_DSS_LCD_DISPLAY_STN:
2285 mode = 0;
2286 break;
2287
2288 case OMAP_DSS_LCD_DISPLAY_TFT:
2289 mode = 1;
2290 break;
2291
2292 default:
2293 BUG();
2294 return;
2295 }
2296
Sumit Semwal2a205f32010-12-02 11:27:12 +00002297 if (channel == OMAP_DSS_CHANNEL_LCD2)
2298 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2299 else
2300 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002301}
2302
2303void dispc_set_loadmode(enum omap_dss_load_mode mode)
2304{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002305 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002306}
2307
2308
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002309static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002310{
Sumit Semwal8613b002010-12-02 11:27:09 +00002311 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002312}
2313
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002314static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002315 enum omap_dss_trans_key_type type,
2316 u32 trans_key)
2317{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002318 if (ch == OMAP_DSS_CHANNEL_LCD)
2319 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002320 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002321 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002322 else /* OMAP_DSS_CHANNEL_LCD2 */
2323 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002324
Sumit Semwal8613b002010-12-02 11:27:09 +00002325 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002326}
2327
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002328static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002329{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002330 if (ch == OMAP_DSS_CHANNEL_LCD)
2331 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002332 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002333 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002334 else /* OMAP_DSS_CHANNEL_LCD2 */
2335 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002336}
Archit Taneja11354dd2011-09-26 11:47:29 +05302337
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002338static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2339 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002340{
Archit Taneja11354dd2011-09-26 11:47:29 +05302341 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002342 return;
2343
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002344 if (ch == OMAP_DSS_CHANNEL_LCD)
2345 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002346 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002347 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002348}
Archit Taneja11354dd2011-09-26 11:47:29 +05302349
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002350void dispc_mgr_setup(enum omap_channel channel,
2351 struct omap_overlay_manager_info *info)
2352{
2353 dispc_mgr_set_default_color(channel, info->default_color);
2354 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2355 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2356 dispc_mgr_enable_alpha_fixed_zorder(channel,
2357 info->partial_alpha_enabled);
2358 if (dss_has_feature(FEAT_CPR)) {
2359 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2360 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2361 }
2362}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002363
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002364void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002365{
2366 int code;
2367
2368 switch (data_lines) {
2369 case 12:
2370 code = 0;
2371 break;
2372 case 16:
2373 code = 1;
2374 break;
2375 case 18:
2376 code = 2;
2377 break;
2378 case 24:
2379 code = 3;
2380 break;
2381 default:
2382 BUG();
2383 return;
2384 }
2385
Sumit Semwal2a205f32010-12-02 11:27:12 +00002386 if (channel == OMAP_DSS_CHANNEL_LCD2)
2387 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2388 else
2389 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002390}
2391
Archit Taneja569969d2011-08-22 17:41:57 +05302392void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002393{
2394 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302395 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002396
2397 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302398 case DSS_IO_PAD_MODE_RESET:
2399 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002400 gpout1 = 0;
2401 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302402 case DSS_IO_PAD_MODE_RFBI:
2403 gpout0 = 1;
2404 gpout1 = 0;
2405 break;
2406 case DSS_IO_PAD_MODE_BYPASS:
2407 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002408 gpout1 = 1;
2409 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002410 default:
2411 BUG();
2412 return;
2413 }
2414
Archit Taneja569969d2011-08-22 17:41:57 +05302415 l = dispc_read_reg(DISPC_CONTROL);
2416 l = FLD_MOD(l, gpout0, 15, 15);
2417 l = FLD_MOD(l, gpout1, 16, 16);
2418 dispc_write_reg(DISPC_CONTROL, l);
2419}
2420
2421void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2422{
2423 if (channel == OMAP_DSS_CHANNEL_LCD2)
2424 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2425 else
2426 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427}
2428
Archit Taneja8f366162012-04-16 12:53:44 +05302429static bool _dispc_mgr_size_ok(u16 width, u16 height)
2430{
2431 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2432 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2433}
2434
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002435static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2436 int vsw, int vfp, int vbp)
2437{
2438 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2439 if (hsw < 1 || hsw > 64 ||
2440 hfp < 1 || hfp > 256 ||
2441 hbp < 1 || hbp > 256 ||
2442 vsw < 1 || vsw > 64 ||
2443 vfp < 0 || vfp > 255 ||
2444 vbp < 0 || vbp > 255)
2445 return false;
2446 } else {
2447 if (hsw < 1 || hsw > 256 ||
2448 hfp < 1 || hfp > 4096 ||
2449 hbp < 1 || hbp > 4096 ||
2450 vsw < 1 || vsw > 256 ||
2451 vfp < 0 || vfp > 4095 ||
2452 vbp < 0 || vbp > 4095)
2453 return false;
2454 }
2455
2456 return true;
2457}
2458
Archit Taneja8f366162012-04-16 12:53:44 +05302459bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302460 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461{
Archit Taneja8f366162012-04-16 12:53:44 +05302462 bool timings_ok;
2463
2464 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2465
2466 if (dispc_mgr_is_lcd(channel))
2467 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2468 timings->hfp, timings->hbp,
2469 timings->vsw, timings->vfp,
2470 timings->vbp);
2471
2472 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002473}
2474
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002475static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002476 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477{
2478 u32 timing_h, timing_v;
2479
2480 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2481 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2482 FLD_VAL(hbp-1, 27, 20);
2483
2484 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2485 FLD_VAL(vbp, 27, 20);
2486 } else {
2487 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2488 FLD_VAL(hbp-1, 31, 20);
2489
2490 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2491 FLD_VAL(vbp, 31, 20);
2492 }
2493
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002494 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2495 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002496}
2497
2498/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302499void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002500 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002501{
2502 unsigned xtot, ytot;
2503 unsigned long ht, vt;
2504
Sumit Semwal2a205f32010-12-02 11:27:12 +00002505 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2506 timings->y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302507
Archit Taneja8f366162012-04-16 12:53:44 +05302508 if (!dispc_mgr_timings_ok(channel, timings))
2509 BUG();
Archit Tanejac51d9212012-04-16 12:53:43 +05302510
Archit Taneja8f366162012-04-16 12:53:44 +05302511 if (dispc_mgr_is_lcd(channel)) {
Archit Tanejac51d9212012-04-16 12:53:43 +05302512 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
2513 timings->hbp, timings->vsw, timings->vfp,
2514 timings->vbp);
2515
Archit Tanejac51d9212012-04-16 12:53:43 +05302516 xtot = timings->x_res + timings->hfp + timings->hsw +
2517 timings->hbp;
2518 ytot = timings->y_res + timings->vfp + timings->vsw +
2519 timings->vbp;
2520
2521 ht = (timings->pixel_clock * 1000) / xtot;
2522 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2523
2524 DSSDBG("pck %u\n", timings->pixel_clock);
2525 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526 timings->hsw, timings->hfp, timings->hbp,
2527 timings->vsw, timings->vfp, timings->vbp);
2528
Archit Tanejac51d9212012-04-16 12:53:43 +05302529 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Tanejac51d9212012-04-16 12:53:43 +05302530 }
Archit Taneja8f366162012-04-16 12:53:44 +05302531
2532 dispc_mgr_set_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533}
2534
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002535static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002536 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002537{
2538 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002539 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002540
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002541 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002542 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543}
2544
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002545static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002546 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002547{
2548 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002549 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002550 *lck_div = FLD_GET(l, 23, 16);
2551 *pck_div = FLD_GET(l, 7, 0);
2552}
2553
2554unsigned long dispc_fclk_rate(void)
2555{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002557 unsigned long r = 0;
2558
Taneja, Archit66534e82011-03-08 05:50:34 -06002559 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302560 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002561 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002562 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302563 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302564 dsidev = dsi_get_dsidev_from_id(0);
2565 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002566 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302567 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2568 dsidev = dsi_get_dsidev_from_id(1);
2569 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2570 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002571 default:
2572 BUG();
2573 }
2574
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002575 return r;
2576}
2577
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002578unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002579{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002581 int lcd;
2582 unsigned long r;
2583 u32 l;
2584
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002585 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002586
2587 lcd = FLD_GET(l, 23, 16);
2588
Taneja, Architea751592011-03-08 05:50:35 -06002589 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302590 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002591 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002592 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302593 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594 dsidev = dsi_get_dsidev_from_id(0);
2595 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002596 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302597 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2598 dsidev = dsi_get_dsidev_from_id(1);
2599 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2600 break;
Taneja, Architea751592011-03-08 05:50:35 -06002601 default:
2602 BUG();
2603 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002604
2605 return r / lcd;
2606}
2607
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002608unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002609{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302612 if (dispc_mgr_is_lcd(channel)) {
2613 int pcd;
2614 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002615
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302616 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002617
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302618 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002619
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302620 r = dispc_mgr_lclk_rate(channel);
2621
2622 return r / pcd;
2623 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302624 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302625
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302626 source = dss_get_hdmi_venc_clk_source();
2627
2628 switch (source) {
2629 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302630 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302631 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302632 return hdmi_get_pixel_clock();
2633 default:
2634 BUG();
2635 }
2636 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002637}
2638
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302639unsigned long dispc_core_clk_rate(void)
2640{
2641 int lcd;
2642 unsigned long fclk = dispc_fclk_rate();
2643
2644 if (dss_has_feature(FEAT_CORE_CLK_DIV))
2645 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
2646 else
2647 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
2648
2649 return fclk / lcd;
2650}
2651
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652void dispc_dump_clocks(struct seq_file *s)
2653{
2654 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002655 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302656 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2657 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002659 if (dispc_runtime_get())
2660 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002661
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002662 seq_printf(s, "- DISPC -\n");
2663
Archit Taneja067a57e2011-03-02 11:57:25 +05302664 seq_printf(s, "dispc fclk source = %s (%s)\n",
2665 dss_get_generic_clk_source_name(dispc_clk_src),
2666 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667
2668 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002669
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002670 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2671 seq_printf(s, "- DISPC-CORE-CLK -\n");
2672 l = dispc_read_reg(DISPC_DIVISOR);
2673 lcd = FLD_GET(l, 23, 16);
2674
2675 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2676 (dispc_fclk_rate()/lcd), lcd);
2677 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002678 seq_printf(s, "- LCD1 -\n");
2679
Taneja, Architea751592011-03-08 05:50:35 -06002680 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2681
2682 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2683 dss_get_generic_clk_source_name(lcd_clk_src),
2684 dss_feat_get_clk_source_name(lcd_clk_src));
2685
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002686 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002687
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002688 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002689 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002690 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002691 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002692 if (dss_has_feature(FEAT_MGR_LCD2)) {
2693 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002694
Taneja, Architea751592011-03-08 05:50:35 -06002695 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2696
2697 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2698 dss_get_generic_clk_source_name(lcd_clk_src),
2699 dss_feat_get_clk_source_name(lcd_clk_src));
2700
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002701 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002702
2703 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002704 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002705 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002706 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002707 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002708
2709 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002710}
2711
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002712#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2713void dispc_dump_irqs(struct seq_file *s)
2714{
2715 unsigned long flags;
2716 struct dispc_irq_stats stats;
2717
2718 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2719
2720 stats = dispc.irq_stats;
2721 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2722 dispc.irq_stats.last_reset = jiffies;
2723
2724 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2725
2726 seq_printf(s, "period %u ms\n",
2727 jiffies_to_msecs(jiffies - stats.last_reset));
2728
2729 seq_printf(s, "irqs %d\n", stats.irq_count);
2730#define PIS(x) \
2731 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2732
2733 PIS(FRAMEDONE);
2734 PIS(VSYNC);
2735 PIS(EVSYNC_EVEN);
2736 PIS(EVSYNC_ODD);
2737 PIS(ACBIAS_COUNT_STAT);
2738 PIS(PROG_LINE_NUM);
2739 PIS(GFX_FIFO_UNDERFLOW);
2740 PIS(GFX_END_WIN);
2741 PIS(PAL_GAMMA_MASK);
2742 PIS(OCP_ERR);
2743 PIS(VID1_FIFO_UNDERFLOW);
2744 PIS(VID1_END_WIN);
2745 PIS(VID2_FIFO_UNDERFLOW);
2746 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302747 if (dss_feat_get_num_ovls() > 3) {
2748 PIS(VID3_FIFO_UNDERFLOW);
2749 PIS(VID3_END_WIN);
2750 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002751 PIS(SYNC_LOST);
2752 PIS(SYNC_LOST_DIGIT);
2753 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002754 if (dss_has_feature(FEAT_MGR_LCD2)) {
2755 PIS(FRAMEDONE2);
2756 PIS(VSYNC2);
2757 PIS(ACBIAS_COUNT_STAT2);
2758 PIS(SYNC_LOST2);
2759 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002760#undef PIS
2761}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002762#endif
2763
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764void dispc_dump_regs(struct seq_file *s)
2765{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302766 int i, j;
2767 const char *mgr_names[] = {
2768 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2769 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2770 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2771 };
2772 const char *ovl_names[] = {
2773 [OMAP_DSS_GFX] = "GFX",
2774 [OMAP_DSS_VIDEO1] = "VID1",
2775 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302776 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302777 };
2778 const char **p_names;
2779
Archit Taneja9b372c22011-05-06 11:45:49 +05302780#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002781
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002782 if (dispc_runtime_get())
2783 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784
Archit Taneja5010be82011-08-05 19:06:00 +05302785 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786 DUMPREG(DISPC_REVISION);
2787 DUMPREG(DISPC_SYSCONFIG);
2788 DUMPREG(DISPC_SYSSTATUS);
2789 DUMPREG(DISPC_IRQSTATUS);
2790 DUMPREG(DISPC_IRQENABLE);
2791 DUMPREG(DISPC_CONTROL);
2792 DUMPREG(DISPC_CONFIG);
2793 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002794 DUMPREG(DISPC_LINE_STATUS);
2795 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302796 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2797 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002798 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002799 if (dss_has_feature(FEAT_MGR_LCD2)) {
2800 DUMPREG(DISPC_CONTROL2);
2801 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002802 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002803
Archit Taneja5010be82011-08-05 19:06:00 +05302804#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002805
Archit Taneja5010be82011-08-05 19:06:00 +05302806#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302807#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2808 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302809 dispc_read_reg(DISPC_REG(i, r)))
2810
Archit Taneja4dd2da12011-08-05 19:06:01 +05302811 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302812
Archit Taneja4dd2da12011-08-05 19:06:01 +05302813 /* DISPC channel specific registers */
2814 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2815 DUMPREG(i, DISPC_DEFAULT_COLOR);
2816 DUMPREG(i, DISPC_TRANS_COLOR);
2817 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002818
Archit Taneja4dd2da12011-08-05 19:06:01 +05302819 if (i == OMAP_DSS_CHANNEL_DIGIT)
2820 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302821
Archit Taneja4dd2da12011-08-05 19:06:01 +05302822 DUMPREG(i, DISPC_DEFAULT_COLOR);
2823 DUMPREG(i, DISPC_TRANS_COLOR);
2824 DUMPREG(i, DISPC_TIMING_H);
2825 DUMPREG(i, DISPC_TIMING_V);
2826 DUMPREG(i, DISPC_POL_FREQ);
2827 DUMPREG(i, DISPC_DIVISORo);
2828 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302829
Archit Taneja4dd2da12011-08-05 19:06:01 +05302830 DUMPREG(i, DISPC_DATA_CYCLE1);
2831 DUMPREG(i, DISPC_DATA_CYCLE2);
2832 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002833
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002834 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302835 DUMPREG(i, DISPC_CPR_COEF_R);
2836 DUMPREG(i, DISPC_CPR_COEF_G);
2837 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002838 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002839 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840
Archit Taneja4dd2da12011-08-05 19:06:01 +05302841 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002842
Archit Taneja4dd2da12011-08-05 19:06:01 +05302843 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2844 DUMPREG(i, DISPC_OVL_BA0);
2845 DUMPREG(i, DISPC_OVL_BA1);
2846 DUMPREG(i, DISPC_OVL_POSITION);
2847 DUMPREG(i, DISPC_OVL_SIZE);
2848 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2849 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2850 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2851 DUMPREG(i, DISPC_OVL_ROW_INC);
2852 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2853 if (dss_has_feature(FEAT_PRELOAD))
2854 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002855
Archit Taneja4dd2da12011-08-05 19:06:01 +05302856 if (i == OMAP_DSS_GFX) {
2857 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2858 DUMPREG(i, DISPC_OVL_TABLE_BA);
2859 continue;
2860 }
2861
2862 DUMPREG(i, DISPC_OVL_FIR);
2863 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2864 DUMPREG(i, DISPC_OVL_ACCU0);
2865 DUMPREG(i, DISPC_OVL_ACCU1);
2866 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2867 DUMPREG(i, DISPC_OVL_BA0_UV);
2868 DUMPREG(i, DISPC_OVL_BA1_UV);
2869 DUMPREG(i, DISPC_OVL_FIR2);
2870 DUMPREG(i, DISPC_OVL_ACCU2_0);
2871 DUMPREG(i, DISPC_OVL_ACCU2_1);
2872 }
2873 if (dss_has_feature(FEAT_ATTR2))
2874 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2875 if (dss_has_feature(FEAT_PRELOAD))
2876 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302877 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878
Archit Taneja5010be82011-08-05 19:06:00 +05302879#undef DISPC_REG
2880#undef DUMPREG
2881
2882#define DISPC_REG(plane, name, i) name(plane, i)
2883#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302884 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2885 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302886 dispc_read_reg(DISPC_REG(plane, name, i)))
2887
Archit Taneja4dd2da12011-08-05 19:06:01 +05302888 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302889
Archit Taneja4dd2da12011-08-05 19:06:01 +05302890 /* start from OMAP_DSS_VIDEO1 */
2891 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2892 for (j = 0; j < 8; j++)
2893 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302894
Archit Taneja4dd2da12011-08-05 19:06:01 +05302895 for (j = 0; j < 8; j++)
2896 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302897
Archit Taneja4dd2da12011-08-05 19:06:01 +05302898 for (j = 0; j < 5; j++)
2899 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002900
Archit Taneja4dd2da12011-08-05 19:06:01 +05302901 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2902 for (j = 0; j < 8; j++)
2903 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2904 }
Amber Jainab5ca072011-05-19 19:47:53 +05302905
Archit Taneja4dd2da12011-08-05 19:06:01 +05302906 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2907 for (j = 0; j < 8; j++)
2908 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302909
Archit Taneja4dd2da12011-08-05 19:06:01 +05302910 for (j = 0; j < 8; j++)
2911 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302912
Archit Taneja4dd2da12011-08-05 19:06:01 +05302913 for (j = 0; j < 8; j++)
2914 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2915 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002916 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002918 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302919
2920#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921#undef DUMPREG
2922}
2923
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002924static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2925 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2926 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002927{
2928 u32 l = 0;
2929
2930 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2931 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2932
2933 l |= FLD_VAL(onoff, 17, 17);
2934 l |= FLD_VAL(rf, 16, 16);
2935 l |= FLD_VAL(ieo, 15, 15);
2936 l |= FLD_VAL(ipc, 14, 14);
2937 l |= FLD_VAL(ihs, 13, 13);
2938 l |= FLD_VAL(ivs, 12, 12);
2939 l |= FLD_VAL(acbi, 11, 8);
2940 l |= FLD_VAL(acb, 7, 0);
2941
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002942 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943}
2944
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002945void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002946 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002947{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002948 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949 (config & OMAP_DSS_LCD_RF) != 0,
2950 (config & OMAP_DSS_LCD_IEO) != 0,
2951 (config & OMAP_DSS_LCD_IPC) != 0,
2952 (config & OMAP_DSS_LCD_IHS) != 0,
2953 (config & OMAP_DSS_LCD_IVS) != 0,
2954 acbi, acb);
2955}
2956
2957/* with fck as input clock rate, find dispc dividers that produce req_pck */
2958void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2959 struct dispc_clock_info *cinfo)
2960{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002961 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002962 unsigned long best_pck;
2963 u16 best_ld, cur_ld;
2964 u16 best_pd, cur_pd;
2965
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002966 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2967 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2968
2969 if (!is_tft)
2970 pcd_min = 3;
2971
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972 best_pck = 0;
2973 best_ld = 0;
2974 best_pd = 0;
2975
2976 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2977 unsigned long lck = fck / cur_ld;
2978
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002979 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980 unsigned long pck = lck / cur_pd;
2981 long old_delta = abs(best_pck - req_pck);
2982 long new_delta = abs(pck - req_pck);
2983
2984 if (best_pck == 0 || new_delta < old_delta) {
2985 best_pck = pck;
2986 best_ld = cur_ld;
2987 best_pd = cur_pd;
2988
2989 if (pck == req_pck)
2990 goto found;
2991 }
2992
2993 if (pck < req_pck)
2994 break;
2995 }
2996
2997 if (lck / pcd_min < req_pck)
2998 break;
2999 }
3000
3001found:
3002 cinfo->lck_div = best_ld;
3003 cinfo->pck_div = best_pd;
3004 cinfo->lck = fck / cinfo->lck_div;
3005 cinfo->pck = cinfo->lck / cinfo->pck_div;
3006}
3007
3008/* calculate clock rates using dividers in cinfo */
3009int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3010 struct dispc_clock_info *cinfo)
3011{
3012 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3013 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003014 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003015 return -EINVAL;
3016
3017 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3018 cinfo->pck = cinfo->lck / cinfo->pck_div;
3019
3020 return 0;
3021}
3022
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003023int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003024 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003025{
3026 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3027 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3028
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003029 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003030
3031 return 0;
3032}
3033
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003034int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003035 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003036{
3037 unsigned long fck;
3038
3039 fck = dispc_fclk_rate();
3040
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003041 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3042 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003043
3044 cinfo->lck = fck / cinfo->lck_div;
3045 cinfo->pck = cinfo->lck / cinfo->pck_div;
3046
3047 return 0;
3048}
3049
3050/* dispc.irq_lock has to be locked by the caller */
3051static void _omap_dispc_set_irqs(void)
3052{
3053 u32 mask;
3054 u32 old_mask;
3055 int i;
3056 struct omap_dispc_isr_data *isr_data;
3057
3058 mask = dispc.irq_error_mask;
3059
3060 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3061 isr_data = &dispc.registered_isr[i];
3062
3063 if (isr_data->isr == NULL)
3064 continue;
3065
3066 mask |= isr_data->mask;
3067 }
3068
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003069 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3070 /* clear the irqstatus for newly enabled irqs */
3071 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3072
3073 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003074}
3075
3076int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3077{
3078 int i;
3079 int ret;
3080 unsigned long flags;
3081 struct omap_dispc_isr_data *isr_data;
3082
3083 if (isr == NULL)
3084 return -EINVAL;
3085
3086 spin_lock_irqsave(&dispc.irq_lock, flags);
3087
3088 /* check for duplicate entry */
3089 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3090 isr_data = &dispc.registered_isr[i];
3091 if (isr_data->isr == isr && isr_data->arg == arg &&
3092 isr_data->mask == mask) {
3093 ret = -EINVAL;
3094 goto err;
3095 }
3096 }
3097
3098 isr_data = NULL;
3099 ret = -EBUSY;
3100
3101 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3102 isr_data = &dispc.registered_isr[i];
3103
3104 if (isr_data->isr != NULL)
3105 continue;
3106
3107 isr_data->isr = isr;
3108 isr_data->arg = arg;
3109 isr_data->mask = mask;
3110 ret = 0;
3111
3112 break;
3113 }
3114
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003115 if (ret)
3116 goto err;
3117
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003118 _omap_dispc_set_irqs();
3119
3120 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3121
3122 return 0;
3123err:
3124 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3125
3126 return ret;
3127}
3128EXPORT_SYMBOL(omap_dispc_register_isr);
3129
3130int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3131{
3132 int i;
3133 unsigned long flags;
3134 int ret = -EINVAL;
3135 struct omap_dispc_isr_data *isr_data;
3136
3137 spin_lock_irqsave(&dispc.irq_lock, flags);
3138
3139 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3140 isr_data = &dispc.registered_isr[i];
3141 if (isr_data->isr != isr || isr_data->arg != arg ||
3142 isr_data->mask != mask)
3143 continue;
3144
3145 /* found the correct isr */
3146
3147 isr_data->isr = NULL;
3148 isr_data->arg = NULL;
3149 isr_data->mask = 0;
3150
3151 ret = 0;
3152 break;
3153 }
3154
3155 if (ret == 0)
3156 _omap_dispc_set_irqs();
3157
3158 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3159
3160 return ret;
3161}
3162EXPORT_SYMBOL(omap_dispc_unregister_isr);
3163
3164#ifdef DEBUG
3165static void print_irq_status(u32 status)
3166{
3167 if ((status & dispc.irq_error_mask) == 0)
3168 return;
3169
3170 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3171
3172#define PIS(x) \
3173 if (status & DISPC_IRQ_##x) \
3174 printk(#x " ");
3175 PIS(GFX_FIFO_UNDERFLOW);
3176 PIS(OCP_ERR);
3177 PIS(VID1_FIFO_UNDERFLOW);
3178 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303179 if (dss_feat_get_num_ovls() > 3)
3180 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003181 PIS(SYNC_LOST);
3182 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003183 if (dss_has_feature(FEAT_MGR_LCD2))
3184 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003185#undef PIS
3186
3187 printk("\n");
3188}
3189#endif
3190
3191/* Called from dss.c. Note that we don't touch clocks here,
3192 * but we presume they are on because we got an IRQ. However,
3193 * an irq handler may turn the clocks off, so we may not have
3194 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003195static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196{
3197 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003198 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003199 u32 handledirqs = 0;
3200 u32 unhandled_errors;
3201 struct omap_dispc_isr_data *isr_data;
3202 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3203
3204 spin_lock(&dispc.irq_lock);
3205
3206 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003207 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3208
3209 /* IRQ is not for us */
3210 if (!(irqstatus & irqenable)) {
3211 spin_unlock(&dispc.irq_lock);
3212 return IRQ_NONE;
3213 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003214
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003215#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3216 spin_lock(&dispc.irq_stats_lock);
3217 dispc.irq_stats.irq_count++;
3218 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3219 spin_unlock(&dispc.irq_stats_lock);
3220#endif
3221
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003222#ifdef DEBUG
3223 if (dss_debug)
3224 print_irq_status(irqstatus);
3225#endif
3226 /* Ack the interrupt. Do it here before clocks are possibly turned
3227 * off */
3228 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3229 /* flush posted write */
3230 dispc_read_reg(DISPC_IRQSTATUS);
3231
3232 /* make a copy and unlock, so that isrs can unregister
3233 * themselves */
3234 memcpy(registered_isr, dispc.registered_isr,
3235 sizeof(registered_isr));
3236
3237 spin_unlock(&dispc.irq_lock);
3238
3239 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3240 isr_data = &registered_isr[i];
3241
3242 if (!isr_data->isr)
3243 continue;
3244
3245 if (isr_data->mask & irqstatus) {
3246 isr_data->isr(isr_data->arg, irqstatus);
3247 handledirqs |= isr_data->mask;
3248 }
3249 }
3250
3251 spin_lock(&dispc.irq_lock);
3252
3253 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3254
3255 if (unhandled_errors) {
3256 dispc.error_irqs |= unhandled_errors;
3257
3258 dispc.irq_error_mask &= ~unhandled_errors;
3259 _omap_dispc_set_irqs();
3260
3261 schedule_work(&dispc.error_work);
3262 }
3263
3264 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003265
3266 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003267}
3268
3269static void dispc_error_worker(struct work_struct *work)
3270{
3271 int i;
3272 u32 errors;
3273 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003274 static const unsigned fifo_underflow_bits[] = {
3275 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3276 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3277 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303278 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003279 };
3280
3281 static const unsigned sync_lost_bits[] = {
3282 DISPC_IRQ_SYNC_LOST,
3283 DISPC_IRQ_SYNC_LOST_DIGIT,
3284 DISPC_IRQ_SYNC_LOST2,
3285 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003286
3287 spin_lock_irqsave(&dispc.irq_lock, flags);
3288 errors = dispc.error_irqs;
3289 dispc.error_irqs = 0;
3290 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3291
Dima Zavin13eae1f2011-06-27 10:31:05 -07003292 dispc_runtime_get();
3293
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003294 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3295 struct omap_overlay *ovl;
3296 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003297
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003298 ovl = omap_dss_get_overlay(i);
3299 bit = fifo_underflow_bits[i];
3300
3301 if (bit & errors) {
3302 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3303 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003304 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003305 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003306 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003307 }
3308 }
3309
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003310 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3311 struct omap_overlay_manager *mgr;
3312 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003313
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003314 mgr = omap_dss_get_overlay_manager(i);
3315 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003316
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003317 if (bit & errors) {
3318 struct omap_dss_device *dssdev = mgr->device;
3319 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003321 DSSERR("SYNC_LOST on channel %s, restarting the output "
3322 "with video overlays disabled\n",
3323 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003324
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003325 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3326 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003327
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3329 struct omap_overlay *ovl;
3330 ovl = omap_dss_get_overlay(i);
3331
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003332 if (ovl->id != OMAP_DSS_GFX &&
3333 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003334 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003335 }
3336
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003337 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003338 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003339
Sumit Semwal2a205f32010-12-02 11:27:12 +00003340 if (enable)
3341 dssdev->driver->enable(dssdev);
3342 }
3343 }
3344
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003345 if (errors & DISPC_IRQ_OCP_ERR) {
3346 DSSERR("OCP_ERR\n");
3347 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3348 struct omap_overlay_manager *mgr;
3349 mgr = omap_dss_get_overlay_manager(i);
Rob Clark00f17e42011-12-11 14:02:27 -06003350 if (mgr->device && mgr->device->driver)
3351 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352 }
3353 }
3354
3355 spin_lock_irqsave(&dispc.irq_lock, flags);
3356 dispc.irq_error_mask |= errors;
3357 _omap_dispc_set_irqs();
3358 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003359
3360 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003361}
3362
3363int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3364{
3365 void dispc_irq_wait_handler(void *data, u32 mask)
3366 {
3367 complete((struct completion *)data);
3368 }
3369
3370 int r;
3371 DECLARE_COMPLETION_ONSTACK(completion);
3372
3373 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3374 irqmask);
3375
3376 if (r)
3377 return r;
3378
3379 timeout = wait_for_completion_timeout(&completion, timeout);
3380
3381 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3382
3383 if (timeout == 0)
3384 return -ETIMEDOUT;
3385
3386 if (timeout == -ERESTARTSYS)
3387 return -ERESTARTSYS;
3388
3389 return 0;
3390}
3391
3392int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3393 unsigned long timeout)
3394{
3395 void dispc_irq_wait_handler(void *data, u32 mask)
3396 {
3397 complete((struct completion *)data);
3398 }
3399
3400 int r;
3401 DECLARE_COMPLETION_ONSTACK(completion);
3402
3403 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3404 irqmask);
3405
3406 if (r)
3407 return r;
3408
3409 timeout = wait_for_completion_interruptible_timeout(&completion,
3410 timeout);
3411
3412 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3413
3414 if (timeout == 0)
3415 return -ETIMEDOUT;
3416
3417 if (timeout == -ERESTARTSYS)
3418 return -ERESTARTSYS;
3419
3420 return 0;
3421}
3422
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003423static void _omap_dispc_initialize_irq(void)
3424{
3425 unsigned long flags;
3426
3427 spin_lock_irqsave(&dispc.irq_lock, flags);
3428
3429 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3430
3431 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003432 if (dss_has_feature(FEAT_MGR_LCD2))
3433 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303434 if (dss_feat_get_num_ovls() > 3)
3435 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003436
3437 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3438 * so clear it */
3439 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3440
3441 _omap_dispc_set_irqs();
3442
3443 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3444}
3445
3446void dispc_enable_sidle(void)
3447{
3448 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3449}
3450
3451void dispc_disable_sidle(void)
3452{
3453 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3454}
3455
3456static void _omap_dispc_initial_config(void)
3457{
3458 u32 l;
3459
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003460 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3461 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3462 l = dispc_read_reg(DISPC_DIVISOR);
3463 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3464 l = FLD_MOD(l, 1, 0, 0);
3465 l = FLD_MOD(l, 1, 23, 16);
3466 dispc_write_reg(DISPC_DIVISOR, l);
3467 }
3468
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003469 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003470 if (dss_has_feature(FEAT_FUNCGATED))
3471 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003472
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003473 _dispc_setup_color_conv_coef();
3474
3475 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3476
3477 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003478
3479 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303480
3481 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003482}
3483
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003484/* DISPC HW IP initialisation */
3485static int omap_dispchw_probe(struct platform_device *pdev)
3486{
3487 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003488 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003489 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003490 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003491
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003492 dispc.pdev = pdev;
3493
3494 spin_lock_init(&dispc.irq_lock);
3495
3496#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3497 spin_lock_init(&dispc.irq_stats_lock);
3498 dispc.irq_stats.last_reset = jiffies;
3499#endif
3500
3501 INIT_WORK(&dispc.error_work, dispc_error_worker);
3502
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003503 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3504 if (!dispc_mem) {
3505 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003506 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003507 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003508
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003509 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3510 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003511 if (!dispc.base) {
3512 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003513 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003514 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003515
archit tanejaaffe3602011-02-23 08:41:03 +00003516 dispc.irq = platform_get_irq(dispc.pdev, 0);
3517 if (dispc.irq < 0) {
3518 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003519 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003520 }
3521
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003522 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3523 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003524 if (r < 0) {
3525 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003526 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003527 }
3528
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003529 clk = clk_get(&pdev->dev, "fck");
3530 if (IS_ERR(clk)) {
3531 DSSERR("can't get fck\n");
3532 r = PTR_ERR(clk);
3533 return r;
3534 }
3535
3536 dispc.dss_clk = clk;
3537
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003538 pm_runtime_enable(&pdev->dev);
3539
3540 r = dispc_runtime_get();
3541 if (r)
3542 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003543
3544 _omap_dispc_initial_config();
3545
3546 _omap_dispc_initialize_irq();
3547
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003548 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003549 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003550 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3551
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003552 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003553
3554 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003555
3556err_runtime_get:
3557 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003558 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00003559 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003560}
3561
3562static int omap_dispchw_remove(struct platform_device *pdev)
3563{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003564 pm_runtime_disable(&pdev->dev);
3565
3566 clk_put(dispc.dss_clk);
3567
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003568 return 0;
3569}
3570
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003571static int dispc_runtime_suspend(struct device *dev)
3572{
3573 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003574 dss_runtime_put();
3575
3576 return 0;
3577}
3578
3579static int dispc_runtime_resume(struct device *dev)
3580{
3581 int r;
3582
3583 r = dss_runtime_get();
3584 if (r < 0)
3585 return r;
3586
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003587 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003588
3589 return 0;
3590}
3591
3592static const struct dev_pm_ops dispc_pm_ops = {
3593 .runtime_suspend = dispc_runtime_suspend,
3594 .runtime_resume = dispc_runtime_resume,
3595};
3596
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003597static struct platform_driver omap_dispchw_driver = {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003598 .remove = omap_dispchw_remove,
3599 .driver = {
3600 .name = "omapdss_dispc",
3601 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003602 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003603 },
3604};
3605
3606int dispc_init_platform_driver(void)
3607{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003608 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003609}
3610
3611void dispc_uninit_platform_driver(void)
3612{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003613 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003614}