blob: 9c6dd1451136a22d3279497a13b96f276ea8793e [file] [log] [blame]
Pankaj Dubey45523862014-07-08 07:54:13 +09001 /*
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09002 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09004 *
5 * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
6 *
7 * Copyright (C) 2002 ARM Ltd.
8 * All Rights Reserved
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13*/
14
15#include <linux/init.h>
16#include <linux/errno.h>
17#include <linux/delay.h>
18#include <linux/device.h>
19#include <linux/jiffies.h>
20#include <linux/smp.h>
21#include <linux/io.h>
Sachin Kamatb3205de2014-05-13 07:13:44 +090022#include <linux/of_address.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090023
24#include <asm/cacheflush.h>
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +090025#include <asm/cp15.h>
Will Deaconeb504392012-01-20 12:01:12 +010026#include <asm/smp_plat.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090027#include <asm/smp_scu.h>
Tomasz Figabeddf632012-12-11 13:58:43 +090028#include <asm/firmware.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090029
Pankaj Dubey2e94ac42014-07-19 03:43:22 +090030#include <mach/map.h>
31
Marc Zyngier06853ae2011-09-08 13:15:22 +010032#include "common.h"
Kukjin Kim65c9a852013-12-19 04:06:56 +090033#include "regs-pmu.h"
Marc Zyngier06853ae2011-09-08 13:15:22 +010034
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090035extern void exynos4_secondary_startup(void);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090036
Krzysztof Kozlowski13cfa6c2014-09-14 02:49:32 +090037/*
38 * Set or clear the USE_DELAYED_RESET_ASSERTION option, set on Exynos4 SoCs
39 * during hot-(un)plugging CPUx.
40 *
41 * The feature can be cleared safely during first boot of secondary CPU.
42 *
43 * Exynos4 SoCs require setting USE_DELAYED_RESET_ASSERTION during powering
44 * down a CPU so the CPU idle clock down feature could properly detect global
45 * idle state when CPUx is off.
46 */
47static void exynos_set_delayed_reset_assertion(u32 core_id, bool enable)
48{
49 if (soc_is_exynos4()) {
50 unsigned int tmp;
51
52 tmp = pmu_raw_readl(EXYNOS_ARM_CORE_OPTION(core_id));
53 if (enable)
54 tmp |= S5P_USE_DELAYED_RESET_ASSERTION;
55 else
56 tmp &= ~(S5P_USE_DELAYED_RESET_ASSERTION);
57 pmu_raw_writel(tmp, EXYNOS_ARM_CORE_OPTION(core_id));
58 }
59}
60
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +090061#ifdef CONFIG_HOTPLUG_CPU
Krzysztof Kozlowski13cfa6c2014-09-14 02:49:32 +090062static inline void cpu_leave_lowpower(u32 core_id)
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +090063{
64 unsigned int v;
65
66 asm volatile(
67 "mrc p15, 0, %0, c1, c0, 0\n"
68 " orr %0, %0, %1\n"
69 " mcr p15, 0, %0, c1, c0, 0\n"
70 " mrc p15, 0, %0, c1, c0, 1\n"
71 " orr %0, %0, %2\n"
72 " mcr p15, 0, %0, c1, c0, 1\n"
73 : "=&r" (v)
74 : "Ir" (CR_C), "Ir" (0x40)
75 : "cc");
Krzysztof Kozlowski13cfa6c2014-09-14 02:49:32 +090076
77 exynos_set_delayed_reset_assertion(core_id, false);
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +090078}
79
80static inline void platform_do_lowpower(unsigned int cpu, int *spurious)
81{
82 u32 mpidr = cpu_logical_map(cpu);
83 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
84
85 for (;;) {
86
87 /* Turn the CPU off on next WFI instruction. */
88 exynos_cpu_power_down(core_id);
89
Krzysztof Kozlowski13cfa6c2014-09-14 02:49:32 +090090 /*
91 * Exynos4 SoCs require setting
92 * USE_DELAYED_RESET_ASSERTION so the CPU idle
93 * clock down feature could properly detect
94 * global idle state when CPUx is off.
95 */
96 exynos_set_delayed_reset_assertion(core_id, true);
97
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +090098 wfi();
99
100 if (pen_release == core_id) {
101 /*
102 * OK, proper wakeup, we're done
103 */
104 break;
105 }
106
107 /*
108 * Getting here, means that we have come out of WFI without
109 * having been woken up - this shouldn't happen
110 *
111 * Just note it happening - when we're woken, we can report
112 * its occurrence.
113 */
114 (*spurious)++;
115 }
116}
117#endif /* CONFIG_HOTPLUG_CPU */
118
Krzysztof Kozlowski7310d992014-07-19 04:45:02 +0900119/**
120 * exynos_core_power_down : power down the specified cpu
121 * @cpu : the cpu to power down
122 *
123 * Power down the specified cpu. The sequence must be finished by a
124 * call to cpu_do_idle()
125 *
126 */
127void exynos_cpu_power_down(int cpu)
128{
Arnd Bergmann944483d2014-07-26 17:54:21 +0200129 pmu_raw_writel(0, EXYNOS_ARM_CORE_CONFIGURATION(cpu));
Krzysztof Kozlowski7310d992014-07-19 04:45:02 +0900130}
131
132/**
133 * exynos_cpu_power_up : power up the specified cpu
134 * @cpu : the cpu to power up
135 *
136 * Power up the specified cpu
137 */
138void exynos_cpu_power_up(int cpu)
139{
Arnd Bergmann944483d2014-07-26 17:54:21 +0200140 pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
141 EXYNOS_ARM_CORE_CONFIGURATION(cpu));
Krzysztof Kozlowski7310d992014-07-19 04:45:02 +0900142}
143
144/**
145 * exynos_cpu_power_state : returns the power state of the cpu
146 * @cpu : the cpu to retrieve the power state from
147 *
148 */
149int exynos_cpu_power_state(int cpu)
150{
Arnd Bergmann944483d2014-07-26 17:54:21 +0200151 return (pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) &
Krzysztof Kozlowski7310d992014-07-19 04:45:02 +0900152 S5P_CORE_LOCAL_PWR_EN);
153}
154
155/**
156 * exynos_cluster_power_down : power down the specified cluster
157 * @cluster : the cluster to power down
158 */
159void exynos_cluster_power_down(int cluster)
160{
Arnd Bergmann944483d2014-07-26 17:54:21 +0200161 pmu_raw_writel(0, EXYNOS_COMMON_CONFIGURATION(cluster));
Krzysztof Kozlowski7310d992014-07-19 04:45:02 +0900162}
163
164/**
165 * exynos_cluster_power_up : power up the specified cluster
166 * @cluster : the cluster to power up
167 */
168void exynos_cluster_power_up(int cluster)
169{
Arnd Bergmann944483d2014-07-26 17:54:21 +0200170 pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
171 EXYNOS_COMMON_CONFIGURATION(cluster));
Krzysztof Kozlowski7310d992014-07-19 04:45:02 +0900172}
173
174/**
175 * exynos_cluster_power_state : returns the power state of the cluster
176 * @cluster : the cluster to retrieve the power state from
177 *
178 */
179int exynos_cluster_power_state(int cluster)
180{
Arnd Bergmann944483d2014-07-26 17:54:21 +0200181 return (pmu_raw_readl(EXYNOS_COMMON_STATUS(cluster)) &
182 S5P_CORE_LOCAL_PWR_EN);
Krzysztof Kozlowski7310d992014-07-19 04:45:02 +0900183}
184
Tomasz Figa1f054f52012-11-24 11:13:48 +0900185static inline void __iomem *cpu_boot_reg_base(void)
186{
187 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
Pankaj Dubey2e94ac42014-07-19 03:43:22 +0900188 return pmu_base_addr + S5P_INFORM5;
Sachin Kamatb3205de2014-05-13 07:13:44 +0900189 return sysram_base_addr;
Tomasz Figa1f054f52012-11-24 11:13:48 +0900190}
191
192static inline void __iomem *cpu_boot_reg(int cpu)
193{
194 void __iomem *boot_reg;
195
196 boot_reg = cpu_boot_reg_base();
Sachin Kamatb3205de2014-05-13 07:13:44 +0900197 if (!boot_reg)
198 return ERR_PTR(-ENODEV);
Tomasz Figa1f054f52012-11-24 11:13:48 +0900199 if (soc_is_exynos4412())
200 boot_reg += 4*cpu;
Arun Kumar K86c6f142014-05-26 04:16:11 +0900201 else if (soc_is_exynos5420() || soc_is_exynos5800())
Chander Kashyap1580be32013-06-19 00:29:35 +0900202 boot_reg += 4;
Tomasz Figa1f054f52012-11-24 11:13:48 +0900203 return boot_reg;
204}
JungHi Min911c29b2011-07-16 13:39:09 +0900205
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900206/*
Russell King3705ff62010-12-18 10:53:12 +0000207 * Write pen_release in a way that is guaranteed to be visible to all
208 * observers, irrespective of whether they're taking part in coherency
209 * or not. This is necessary for the hotplug code to work reliably.
210 */
211static void write_pen_release(int val)
212{
213 pen_release = val;
214 smp_wmb();
Nicolas Pitref45913f2013-12-05 14:26:16 -0500215 sync_cache_w(&pen_release);
Russell King3705ff62010-12-18 10:53:12 +0000216}
217
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900218static void __iomem *scu_base_addr(void)
219{
220 return (void __iomem *)(S5P_VA_SCU);
221}
222
223static DEFINE_SPINLOCK(boot_lock);
224
Paul Gortmaker8bd26e32013-06-17 15:43:14 -0400225static void exynos_secondary_init(unsigned int cpu)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900226{
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900227 /*
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900228 * let the primary processor know we're out of the
229 * pen, then head off into the C entry point
230 */
Russell King3705ff62010-12-18 10:53:12 +0000231 write_pen_release(-1);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900232
233 /*
234 * Synchronise with the boot thread.
235 */
236 spin_lock(&boot_lock);
237 spin_unlock(&boot_lock);
238}
239
Paul Gortmaker8bd26e32013-06-17 15:43:14 -0400240static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900241{
242 unsigned long timeout;
Tomasz Figa9637f302014-07-16 02:59:18 +0900243 u32 mpidr = cpu_logical_map(cpu);
244 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Sachin Kamatb3205de2014-05-13 07:13:44 +0900245 int ret = -ENOSYS;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900246
247 /*
248 * Set synchronisation state between this boot processor
249 * and the secondary one
250 */
251 spin_lock(&boot_lock);
252
253 /*
254 * The secondary processor is waiting to be released from
255 * the holding pen - release it, then wait for it to flag
256 * that it has been released by resetting pen_release.
257 *
Tomasz Figa9637f302014-07-16 02:59:18 +0900258 * Note that "pen_release" is the hardware CPU core ID, whereas
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900259 * "cpu" is Linux's internal ID.
260 */
Tomasz Figa9637f302014-07-16 02:59:18 +0900261 write_pen_release(core_id);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900262
Tomasz Figa9637f302014-07-16 02:59:18 +0900263 if (!exynos_cpu_power_state(core_id)) {
264 exynos_cpu_power_up(core_id);
JungHi Min911c29b2011-07-16 13:39:09 +0900265 timeout = 10;
266
267 /* wait max 10 ms until cpu1 is on */
Tomasz Figa9637f302014-07-16 02:59:18 +0900268 while (exynos_cpu_power_state(core_id)
269 != S5P_CORE_LOCAL_PWR_EN) {
JungHi Min911c29b2011-07-16 13:39:09 +0900270 if (timeout-- == 0)
271 break;
272
273 mdelay(1);
274 }
275
276 if (timeout == 0) {
277 printk(KERN_ERR "cpu1 power enable failed");
278 spin_unlock(&boot_lock);
279 return -ETIMEDOUT;
280 }
281 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900282 /*
283 * Send the secondary CPU a soft interrupt, thereby causing
284 * the boot monitor to read the system wide flags register,
285 * and branch to the address found there.
286 */
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900287
288 timeout = jiffies + (1 * HZ);
289 while (time_before(jiffies, timeout)) {
Tomasz Figabeddf632012-12-11 13:58:43 +0900290 unsigned long boot_addr;
291
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900292 smp_rmb();
JungHi Min911c29b2011-07-16 13:39:09 +0900293
Tomasz Figabeddf632012-12-11 13:58:43 +0900294 boot_addr = virt_to_phys(exynos4_secondary_startup);
295
296 /*
297 * Try to set boot address using firmware first
298 * and fall back to boot register if it fails.
299 */
Tomasz Figa9637f302014-07-16 02:59:18 +0900300 ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
Sachin Kamatb3205de2014-05-13 07:13:44 +0900301 if (ret && ret != -ENOSYS)
302 goto fail;
303 if (ret == -ENOSYS) {
Tomasz Figa9637f302014-07-16 02:59:18 +0900304 void __iomem *boot_reg = cpu_boot_reg(core_id);
Sachin Kamatb3205de2014-05-13 07:13:44 +0900305
306 if (IS_ERR(boot_reg)) {
307 ret = PTR_ERR(boot_reg);
308 goto fail;
309 }
Krzysztof Kozlowski68ba9472014-09-14 02:31:19 +0900310 __raw_writel(boot_addr, boot_reg);
Sachin Kamatb3205de2014-05-13 07:13:44 +0900311 }
Tomasz Figabeddf632012-12-11 13:58:43 +0900312
Tomasz Figa9637f302014-07-16 02:59:18 +0900313 call_firmware_op(cpu_boot, core_id);
Tomasz Figabeddf632012-12-11 13:58:43 +0900314
Rob Herringb1cffeb2012-11-26 15:05:48 -0600315 arch_send_wakeup_ipi_mask(cpumask_of(cpu));
JungHi Min911c29b2011-07-16 13:39:09 +0900316
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900317 if (pen_release == -1)
318 break;
319
320 udelay(10);
321 }
322
Krzysztof Kozlowski13cfa6c2014-09-14 02:49:32 +0900323 /* No harm if this is called during first boot of secondary CPU */
324 exynos_set_delayed_reset_assertion(core_id, false);
325
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900326 /*
327 * now the secondary core is starting up let it run its
328 * calibrations, then wait for it to finish
329 */
Sachin Kamatb3205de2014-05-13 07:13:44 +0900330fail:
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900331 spin_unlock(&boot_lock);
332
Sachin Kamatb3205de2014-05-13 07:13:44 +0900333 return pen_release != -1 ? ret : 0;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900334}
335
336/*
337 * Initialise the CPU possible map early - this describes the CPUs
338 * which may be present or become present in the system.
339 */
340
Marc Zyngier06853ae2011-09-08 13:15:22 +0100341static void __init exynos_smp_init_cpus(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900342{
343 void __iomem *scu_base = scu_base_addr();
344 unsigned int i, ncores;
345
Russell Kingaf040ff2014-06-24 19:43:15 +0100346 if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
Kukjin Kime9bba612012-01-25 15:35:57 +0900347 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
Chander Kashyap1897d2f2013-06-19 00:29:34 +0900348 else
349 /*
350 * CPU Nodes are passed thru DT and set_cpu_possible
351 * is set by "arm_dt_init_cpu_maps".
352 */
353 return;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900354
355 /* sanity check */
Russell Kinga06f9162011-10-20 22:04:18 +0100356 if (ncores > nr_cpu_ids) {
357 pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
358 ncores, nr_cpu_ids);
359 ncores = nr_cpu_ids;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900360 }
361
362 for (i = 0; i < ncores; i++)
363 set_cpu_possible(i, true);
364}
365
Marc Zyngier06853ae2011-09-08 13:15:22 +0100366static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900367{
Tomasz Figa1f054f52012-11-24 11:13:48 +0900368 int i;
369
Olof Johansson1754c422014-06-02 21:47:46 -0700370 exynos_sysram_init();
371
Russell Kingaf040ff2014-06-24 19:43:15 +0100372 if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
Kukjin Kime9bba612012-01-25 15:35:57 +0900373 scu_enable(scu_base_addr());
Russell King05c74a62010-12-03 11:09:48 +0000374
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900375 /*
Russell King05c74a62010-12-03 11:09:48 +0000376 * Write the address of secondary startup into the
377 * system-wide flags register. The boot monitor waits
378 * until it receives a soft interrupt, and then the
379 * secondary CPU branches to this address.
Tomasz Figabeddf632012-12-11 13:58:43 +0900380 *
381 * Try using firmware operation first and fall back to
382 * boot register if it fails.
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900383 */
Tomasz Figabeddf632012-12-11 13:58:43 +0900384 for (i = 1; i < max_cpus; ++i) {
Tomasz Figabeddf632012-12-11 13:58:43 +0900385 unsigned long boot_addr;
Tomasz Figa9637f302014-07-16 02:59:18 +0900386 u32 mpidr;
387 u32 core_id;
Sachin Kamatb3205de2014-05-13 07:13:44 +0900388 int ret;
Tomasz Figabeddf632012-12-11 13:58:43 +0900389
Tomasz Figa9637f302014-07-16 02:59:18 +0900390 mpidr = cpu_logical_map(i);
391 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Tomasz Figabeddf632012-12-11 13:58:43 +0900392 boot_addr = virt_to_phys(exynos4_secondary_startup);
393
Tomasz Figa9637f302014-07-16 02:59:18 +0900394 ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
Sachin Kamatb3205de2014-05-13 07:13:44 +0900395 if (ret && ret != -ENOSYS)
396 break;
397 if (ret == -ENOSYS) {
Tomasz Figa9637f302014-07-16 02:59:18 +0900398 void __iomem *boot_reg = cpu_boot_reg(core_id);
Sachin Kamatb3205de2014-05-13 07:13:44 +0900399
400 if (IS_ERR(boot_reg))
401 break;
Krzysztof Kozlowski68ba9472014-09-14 02:31:19 +0900402 __raw_writel(boot_addr, boot_reg);
Sachin Kamatb3205de2014-05-13 07:13:44 +0900403 }
Tomasz Figabeddf632012-12-11 13:58:43 +0900404 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900405}
Marc Zyngier06853ae2011-09-08 13:15:22 +0100406
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +0900407#ifdef CONFIG_HOTPLUG_CPU
408/*
409 * platform-specific code to shutdown a CPU
410 *
411 * Called with IRQs disabled
412 */
Krzysztof Kozlowski27b9ee82014-09-14 02:49:32 +0900413static void exynos_cpu_die(unsigned int cpu)
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +0900414{
415 int spurious = 0;
Krzysztof Kozlowski13cfa6c2014-09-14 02:49:32 +0900416 u32 mpidr = cpu_logical_map(cpu);
417 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +0900418
419 v7_exit_coherency_flush(louis);
420
421 platform_do_lowpower(cpu, &spurious);
422
423 /*
424 * bring this CPU back into the world of cache
425 * coherency, and then restore interrupts
426 */
Krzysztof Kozlowski13cfa6c2014-09-14 02:49:32 +0900427 cpu_leave_lowpower(core_id);
Krzysztof Kozlowski6f0b7c02014-09-14 02:49:31 +0900428
429 if (spurious)
430 pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious);
431}
432#endif /* CONFIG_HOTPLUG_CPU */
433
Marc Zyngier06853ae2011-09-08 13:15:22 +0100434struct smp_operations exynos_smp_ops __initdata = {
435 .smp_init_cpus = exynos_smp_init_cpus,
436 .smp_prepare_cpus = exynos_smp_prepare_cpus,
437 .smp_secondary_init = exynos_secondary_init,
438 .smp_boot_secondary = exynos_boot_secondary,
439#ifdef CONFIG_HOTPLUG_CPU
440 .cpu_die = exynos_cpu_die,
441#endif
442};