blob: 6bbe61397b7c96eabf1662639d7811e12a637049 [file] [log] [blame]
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001/*
2 * Driver for sunxi SD/MMC host controllers
3 * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd.
4 * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com>
5 * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch>
6 * (C) Copyright 2013-2014 David Lanzend�rfer <david.lanzendoerfer@o2s.ch>
7 * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 */
14
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/io.h>
18#include <linux/device.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
21#include <linux/err.h>
22
23#include <linux/clk.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020024#include <linux/gpio.h>
25#include <linux/platform_device.h>
26#include <linux/spinlock.h>
27#include <linux/scatterlist.h>
28#include <linux/dma-mapping.h>
29#include <linux/slab.h>
30#include <linux/reset.h>
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +080031#include <linux/regulator/consumer.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020032
33#include <linux/of_address.h>
34#include <linux/of_gpio.h>
35#include <linux/of_platform.h>
36
37#include <linux/mmc/host.h>
38#include <linux/mmc/sd.h>
39#include <linux/mmc/sdio.h>
40#include <linux/mmc/mmc.h>
41#include <linux/mmc/core.h>
42#include <linux/mmc/card.h>
43#include <linux/mmc/slot-gpio.h>
44
45/* register offset definitions */
46#define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */
47#define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */
48#define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */
49#define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */
50#define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */
51#define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */
52#define SDXC_REG_CMDR (0x18) /* SMC Command Register */
53#define SDXC_REG_CARG (0x1C) /* SMC Argument Register */
54#define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */
55#define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */
56#define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */
57#define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */
58#define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */
59#define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */
60#define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */
61#define SDXC_REG_STAS (0x3C) /* SMC Status Register */
62#define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */
63#define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */
64#define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */
65#define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */
66#define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */
67#define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */
68#define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */
69#define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */
70#define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */
71#define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */
72#define SDXC_REG_CHDA (0x90)
73#define SDXC_REG_CBDA (0x94)
74
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +020075/* New registers introduced in A64 */
76#define SDXC_REG_A12A 0x058 /* SMC Auto Command 12 Register */
77#define SDXC_REG_SD_NTSR 0x05C /* SMC New Timing Set Register */
78#define SDXC_REG_DRV_DL 0x140 /* Drive Delay Control Register */
79#define SDXC_REG_SAMP_DL_REG 0x144 /* SMC sample delay control */
80#define SDXC_REG_DS_DL_REG 0x148 /* SMC data strobe delay control */
81
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020082#define mmc_readl(host, reg) \
83 readl((host)->reg_base + SDXC_##reg)
84#define mmc_writel(host, reg, value) \
85 writel((value), (host)->reg_base + SDXC_##reg)
86
87/* global control register bits */
88#define SDXC_SOFT_RESET BIT(0)
89#define SDXC_FIFO_RESET BIT(1)
90#define SDXC_DMA_RESET BIT(2)
91#define SDXC_INTERRUPT_ENABLE_BIT BIT(4)
92#define SDXC_DMA_ENABLE_BIT BIT(5)
93#define SDXC_DEBOUNCE_ENABLE_BIT BIT(8)
94#define SDXC_POSEDGE_LATCH_DATA BIT(9)
95#define SDXC_DDR_MODE BIT(10)
96#define SDXC_MEMORY_ACCESS_DONE BIT(29)
97#define SDXC_ACCESS_DONE_DIRECT BIT(30)
98#define SDXC_ACCESS_BY_AHB BIT(31)
99#define SDXC_ACCESS_BY_DMA (0 << 31)
100#define SDXC_HARDWARE_RESET \
101 (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET)
102
103/* clock control bits */
Maxime Ripard16e821e2017-01-27 22:38:37 +0100104#define SDXC_MASK_DATA0 BIT(31)
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200105#define SDXC_CARD_CLOCK_ON BIT(16)
106#define SDXC_LOW_POWER_ON BIT(17)
107
108/* bus width */
109#define SDXC_WIDTH1 0
110#define SDXC_WIDTH4 1
111#define SDXC_WIDTH8 2
112
113/* smc command bits */
114#define SDXC_RESP_EXPIRE BIT(6)
115#define SDXC_LONG_RESPONSE BIT(7)
116#define SDXC_CHECK_RESPONSE_CRC BIT(8)
117#define SDXC_DATA_EXPIRE BIT(9)
118#define SDXC_WRITE BIT(10)
119#define SDXC_SEQUENCE_MODE BIT(11)
120#define SDXC_SEND_AUTO_STOP BIT(12)
121#define SDXC_WAIT_PRE_OVER BIT(13)
122#define SDXC_STOP_ABORT_CMD BIT(14)
123#define SDXC_SEND_INIT_SEQUENCE BIT(15)
124#define SDXC_UPCLK_ONLY BIT(21)
125#define SDXC_READ_CEATA_DEV BIT(22)
126#define SDXC_CCS_EXPIRE BIT(23)
127#define SDXC_ENABLE_BIT_BOOT BIT(24)
128#define SDXC_ALT_BOOT_OPTIONS BIT(25)
129#define SDXC_BOOT_ACK_EXPIRE BIT(26)
130#define SDXC_BOOT_ABORT BIT(27)
131#define SDXC_VOLTAGE_SWITCH BIT(28)
132#define SDXC_USE_HOLD_REGISTER BIT(29)
133#define SDXC_START BIT(31)
134
135/* interrupt bits */
136#define SDXC_RESP_ERROR BIT(1)
137#define SDXC_COMMAND_DONE BIT(2)
138#define SDXC_DATA_OVER BIT(3)
139#define SDXC_TX_DATA_REQUEST BIT(4)
140#define SDXC_RX_DATA_REQUEST BIT(5)
141#define SDXC_RESP_CRC_ERROR BIT(6)
142#define SDXC_DATA_CRC_ERROR BIT(7)
143#define SDXC_RESP_TIMEOUT BIT(8)
144#define SDXC_DATA_TIMEOUT BIT(9)
145#define SDXC_VOLTAGE_CHANGE_DONE BIT(10)
146#define SDXC_FIFO_RUN_ERROR BIT(11)
147#define SDXC_HARD_WARE_LOCKED BIT(12)
148#define SDXC_START_BIT_ERROR BIT(13)
149#define SDXC_AUTO_COMMAND_DONE BIT(14)
150#define SDXC_END_BIT_ERROR BIT(15)
151#define SDXC_SDIO_INTERRUPT BIT(16)
152#define SDXC_CARD_INSERT BIT(30)
153#define SDXC_CARD_REMOVE BIT(31)
154#define SDXC_INTERRUPT_ERROR_BIT \
155 (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \
156 SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \
157 SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR)
158#define SDXC_INTERRUPT_DONE_BIT \
159 (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \
160 SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE)
161
162/* status */
163#define SDXC_RXWL_FLAG BIT(0)
164#define SDXC_TXWL_FLAG BIT(1)
165#define SDXC_FIFO_EMPTY BIT(2)
166#define SDXC_FIFO_FULL BIT(3)
167#define SDXC_CARD_PRESENT BIT(8)
168#define SDXC_CARD_DATA_BUSY BIT(9)
169#define SDXC_DATA_FSM_BUSY BIT(10)
170#define SDXC_DMA_REQUEST BIT(31)
171#define SDXC_FIFO_SIZE 16
172
173/* Function select */
174#define SDXC_CEATA_ON (0xceaa << 16)
175#define SDXC_SEND_IRQ_RESPONSE BIT(0)
176#define SDXC_SDIO_READ_WAIT BIT(1)
177#define SDXC_ABORT_READ_DATA BIT(2)
178#define SDXC_SEND_CCSD BIT(8)
179#define SDXC_SEND_AUTO_STOPCCSD BIT(9)
180#define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10)
181
182/* IDMA controller bus mod bit field */
183#define SDXC_IDMAC_SOFT_RESET BIT(0)
184#define SDXC_IDMAC_FIX_BURST BIT(1)
185#define SDXC_IDMAC_IDMA_ON BIT(7)
186#define SDXC_IDMAC_REFETCH_DES BIT(31)
187
188/* IDMA status bit field */
189#define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0)
190#define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1)
191#define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2)
192#define SDXC_IDMAC_DESTINATION_INVALID BIT(4)
193#define SDXC_IDMAC_CARD_ERROR_SUM BIT(5)
194#define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8)
195#define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9)
196#define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10)
197#define SDXC_IDMAC_IDLE (0 << 13)
198#define SDXC_IDMAC_SUSPEND (1 << 13)
199#define SDXC_IDMAC_DESC_READ (2 << 13)
200#define SDXC_IDMAC_DESC_CHECK (3 << 13)
201#define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13)
202#define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13)
203#define SDXC_IDMAC_READ (6 << 13)
204#define SDXC_IDMAC_WRITE (7 << 13)
205#define SDXC_IDMAC_DESC_CLOSE (8 << 13)
206
207/*
208* If the idma-des-size-bits of property is ie 13, bufsize bits are:
209* Bits 0-12: buf1 size
210* Bits 13-25: buf2 size
211* Bits 26-31: not used
212* Since we only ever set buf1 size, we can simply store it directly.
213*/
214#define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */
215#define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */
216#define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */
217#define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */
218#define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */
219#define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */
220#define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */
221
Hans de Goede51424b22015-09-23 22:06:48 +0200222#define SDXC_CLK_400K 0
223#define SDXC_CLK_25M 1
224#define SDXC_CLK_50M 2
225#define SDXC_CLK_50M_DDR 3
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800226#define SDXC_CLK_50M_DDR_8BIT 4
Hans de Goede51424b22015-09-23 22:06:48 +0200227
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200228#define SDXC_2X_TIMING_MODE BIT(31)
229
230#define SDXC_CAL_START BIT(15)
231#define SDXC_CAL_DONE BIT(14)
232#define SDXC_CAL_DL_SHIFT 8
233#define SDXC_CAL_DL_SW_EN BIT(7)
234#define SDXC_CAL_DL_SW_SHIFT 0
235#define SDXC_CAL_DL_MASK 0x3f
236
237#define SDXC_CAL_TIMEOUT 3 /* in seconds, 3s is enough*/
238
Hans de Goede51424b22015-09-23 22:06:48 +0200239struct sunxi_mmc_clk_delay {
240 u32 output;
241 u32 sample;
242};
243
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200244struct sunxi_idma_des {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200245 __le32 config;
246 __le32 buf_size;
247 __le32 buf_addr_ptr1;
248 __le32 buf_addr_ptr2;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200249};
250
Hans de Goede86a93312016-07-30 16:25:45 +0200251struct sunxi_mmc_cfg {
252 u32 idma_des_size_bits;
253 const struct sunxi_mmc_clk_delay *clk_delays;
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200254
255 /* does the IP block support autocalibration? */
256 bool can_calibrate;
Maxime Ripard9a37e532017-01-27 22:38:36 +0100257
Maxime Ripard16e821e2017-01-27 22:38:37 +0100258 /* Does DATA0 needs to be masked while the clock is updated */
259 bool mask_data0;
260
Maxime Ripard9a37e532017-01-27 22:38:36 +0100261 bool needs_new_timings;
Hans de Goede86a93312016-07-30 16:25:45 +0200262};
263
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200264struct sunxi_mmc_host {
265 struct mmc_host *mmc;
266 struct reset_control *reset;
Hans de Goede86a93312016-07-30 16:25:45 +0200267 const struct sunxi_mmc_cfg *cfg;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200268
269 /* IO mapping base */
270 void __iomem *reg_base;
271
272 /* clock management */
273 struct clk *clk_ahb;
274 struct clk *clk_mmc;
Maxime Ripard6c09bb82014-07-12 12:01:33 +0200275 struct clk *clk_sample;
276 struct clk *clk_output;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200277
278 /* irq */
279 spinlock_t lock;
280 int irq;
281 u32 int_sum;
282 u32 sdio_imask;
283
284 /* dma */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200285 dma_addr_t sg_dma;
286 void *sg_cpu;
287 bool wait_dma;
288
289 struct mmc_request *mrq;
290 struct mmc_request *manual_stop_mrq;
291 int ferror;
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800292
293 /* vqmmc */
294 bool vqmmc_enabled;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200295};
296
297static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host)
298{
299 unsigned long expire = jiffies + msecs_to_jiffies(250);
300 u32 rval;
301
David Lanzendörfer0f0fcd32014-12-16 15:11:10 +0100302 mmc_writel(host, REG_GCTRL, SDXC_HARDWARE_RESET);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200303 do {
304 rval = mmc_readl(host, REG_GCTRL);
305 } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET));
306
307 if (rval & SDXC_HARDWARE_RESET) {
308 dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n");
309 return -EIO;
310 }
311
312 return 0;
313}
314
315static int sunxi_mmc_init_host(struct mmc_host *mmc)
316{
317 u32 rval;
318 struct sunxi_mmc_host *host = mmc_priv(mmc);
319
320 if (sunxi_mmc_reset_host(host))
321 return -EIO;
322
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800323 /*
324 * Burst 8 transfers, RX trigger level: 7, TX trigger level: 8
325 *
326 * TODO: sun9i has a larger FIFO and supports higher trigger values
327 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200328 mmc_writel(host, REG_FTRGL, 0x20070008);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800329 /* Maximum timeout value */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200330 mmc_writel(host, REG_TMOUT, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800331 /* Unmask SDIO interrupt if needed */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200332 mmc_writel(host, REG_IMASK, host->sdio_imask);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800333 /* Clear all pending interrupts */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200334 mmc_writel(host, REG_RINTR, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800335 /* Debug register? undocumented */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200336 mmc_writel(host, REG_DBGC, 0xdeb);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800337 /* Enable CEATA support */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200338 mmc_writel(host, REG_FUNS, SDXC_CEATA_ON);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800339 /* Set DMA descriptor list base address */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200340 mmc_writel(host, REG_DLBA, host->sg_dma);
341
342 rval = mmc_readl(host, REG_GCTRL);
343 rval |= SDXC_INTERRUPT_ENABLE_BIT;
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800344 /* Undocumented, but found in Allwinner code */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200345 rval &= ~SDXC_ACCESS_DONE_DIRECT;
346 mmc_writel(host, REG_GCTRL, rval);
347
348 return 0;
349}
350
351static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host,
352 struct mmc_data *data)
353{
354 struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu;
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100355 dma_addr_t next_desc = host->sg_dma;
Hans de Goede86a93312016-07-30 16:25:45 +0200356 int i, max_len = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200357
358 for (i = 0; i < data->sg_len; i++) {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200359 pdes[i].config = cpu_to_le32(SDXC_IDMAC_DES0_CH |
360 SDXC_IDMAC_DES0_OWN |
361 SDXC_IDMAC_DES0_DIC);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200362
363 if (data->sg[i].length == max_len)
364 pdes[i].buf_size = 0; /* 0 == max_len */
365 else
Michael Weiser2dd110b2016-08-22 18:42:18 +0200366 pdes[i].buf_size = cpu_to_le32(data->sg[i].length);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200367
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100368 next_desc += sizeof(struct sunxi_idma_des);
Michael Weiser2dd110b2016-08-22 18:42:18 +0200369 pdes[i].buf_addr_ptr1 =
370 cpu_to_le32(sg_dma_address(&data->sg[i]));
371 pdes[i].buf_addr_ptr2 = cpu_to_le32((u32)next_desc);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200372 }
373
Michael Weiser2dd110b2016-08-22 18:42:18 +0200374 pdes[0].config |= cpu_to_le32(SDXC_IDMAC_DES0_FD);
375 pdes[i - 1].config |= cpu_to_le32(SDXC_IDMAC_DES0_LD |
376 SDXC_IDMAC_DES0_ER);
377 pdes[i - 1].config &= cpu_to_le32(~SDXC_IDMAC_DES0_DIC);
Hans de Goedee8a59042014-12-16 15:10:59 +0100378 pdes[i - 1].buf_addr_ptr2 = 0;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200379
380 /*
381 * Avoid the io-store starting the idmac hitting io-mem before the
382 * descriptors hit the main-mem.
383 */
384 wmb();
385}
386
387static enum dma_data_direction sunxi_mmc_get_dma_dir(struct mmc_data *data)
388{
389 if (data->flags & MMC_DATA_WRITE)
390 return DMA_TO_DEVICE;
391 else
392 return DMA_FROM_DEVICE;
393}
394
395static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host,
396 struct mmc_data *data)
397{
398 u32 i, dma_len;
399 struct scatterlist *sg;
400
401 dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
402 sunxi_mmc_get_dma_dir(data));
403 if (dma_len == 0) {
404 dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
405 return -ENOMEM;
406 }
407
408 for_each_sg(data->sg, sg, data->sg_len, i) {
409 if (sg->offset & 3 || sg->length & 3) {
410 dev_err(mmc_dev(host->mmc),
411 "unaligned scatterlist: os %x length %d\n",
412 sg->offset, sg->length);
413 return -EINVAL;
414 }
415 }
416
417 return 0;
418}
419
420static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host,
421 struct mmc_data *data)
422{
423 u32 rval;
424
425 sunxi_mmc_init_idma_des(host, data);
426
427 rval = mmc_readl(host, REG_GCTRL);
428 rval |= SDXC_DMA_ENABLE_BIT;
429 mmc_writel(host, REG_GCTRL, rval);
430 rval |= SDXC_DMA_RESET;
431 mmc_writel(host, REG_GCTRL, rval);
432
433 mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET);
434
435 if (!(data->flags & MMC_DATA_WRITE))
436 mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT);
437
438 mmc_writel(host, REG_DMAC,
439 SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON);
440}
441
442static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host,
443 struct mmc_request *req)
444{
445 u32 arg, cmd_val, ri;
446 unsigned long expire = jiffies + msecs_to_jiffies(1000);
447
448 cmd_val = SDXC_START | SDXC_RESP_EXPIRE |
449 SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC;
450
451 if (req->cmd->opcode == SD_IO_RW_EXTENDED) {
452 cmd_val |= SD_IO_RW_DIRECT;
453 arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
454 ((req->cmd->arg >> 28) & 0x7);
455 } else {
456 cmd_val |= MMC_STOP_TRANSMISSION;
457 arg = 0;
458 }
459
460 mmc_writel(host, REG_CARG, arg);
461 mmc_writel(host, REG_CMDR, cmd_val);
462
463 do {
464 ri = mmc_readl(host, REG_RINTR);
465 } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) &&
466 time_before(jiffies, expire));
467
468 if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) {
469 dev_err(mmc_dev(host->mmc), "send stop command failed\n");
470 if (req->stop)
471 req->stop->resp[0] = -ETIMEDOUT;
472 } else {
473 if (req->stop)
474 req->stop->resp[0] = mmc_readl(host, REG_RESP0);
475 }
476
477 mmc_writel(host, REG_RINTR, 0xffff);
478}
479
480static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host)
481{
482 struct mmc_command *cmd = host->mrq->cmd;
483 struct mmc_data *data = host->mrq->data;
484
485 /* For some cmds timeout is normal with sd/mmc cards */
486 if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) ==
487 SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND ||
488 cmd->opcode == SD_IO_RW_DIRECT))
489 return;
490
491 dev_err(mmc_dev(host->mmc),
492 "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n",
493 host->mmc->index, cmd->opcode,
494 data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "",
495 host->int_sum & SDXC_RESP_ERROR ? " RE" : "",
496 host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "",
497 host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "",
498 host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "",
499 host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "",
500 host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "",
501 host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "",
502 host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "",
503 host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : ""
504 );
505}
506
507/* Called in interrupt context! */
508static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host)
509{
510 struct mmc_request *mrq = host->mrq;
511 struct mmc_data *data = mrq->data;
512 u32 rval;
513
514 mmc_writel(host, REG_IMASK, host->sdio_imask);
515 mmc_writel(host, REG_IDIE, 0);
516
517 if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) {
518 sunxi_mmc_dump_errinfo(host);
519 mrq->cmd->error = -ETIMEDOUT;
520
521 if (data) {
522 data->error = -ETIMEDOUT;
523 host->manual_stop_mrq = mrq;
524 }
525
526 if (mrq->stop)
527 mrq->stop->error = -ETIMEDOUT;
528 } else {
529 if (mrq->cmd->flags & MMC_RSP_136) {
530 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3);
531 mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2);
532 mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1);
533 mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0);
534 } else {
535 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0);
536 }
537
538 if (data)
539 data->bytes_xfered = data->blocks * data->blksz;
540 }
541
542 if (data) {
543 mmc_writel(host, REG_IDST, 0x337);
544 mmc_writel(host, REG_DMAC, 0);
545 rval = mmc_readl(host, REG_GCTRL);
546 rval |= SDXC_DMA_RESET;
547 mmc_writel(host, REG_GCTRL, rval);
548 rval &= ~SDXC_DMA_ENABLE_BIT;
549 mmc_writel(host, REG_GCTRL, rval);
550 rval |= SDXC_FIFO_RESET;
551 mmc_writel(host, REG_GCTRL, rval);
552 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
553 sunxi_mmc_get_dma_dir(data));
554 }
555
556 mmc_writel(host, REG_RINTR, 0xffff);
557
558 host->mrq = NULL;
559 host->int_sum = 0;
560 host->wait_dma = false;
561
562 return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED;
563}
564
565static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id)
566{
567 struct sunxi_mmc_host *host = dev_id;
568 struct mmc_request *mrq;
569 u32 msk_int, idma_int;
570 bool finalize = false;
571 bool sdio_int = false;
572 irqreturn_t ret = IRQ_HANDLED;
573
574 spin_lock(&host->lock);
575
576 idma_int = mmc_readl(host, REG_IDST);
577 msk_int = mmc_readl(host, REG_MISTA);
578
579 dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n",
580 host->mrq, msk_int, idma_int);
581
582 mrq = host->mrq;
583 if (mrq) {
584 if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT)
585 host->wait_dma = false;
586
587 host->int_sum |= msk_int;
588
589 /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */
590 if ((host->int_sum & SDXC_RESP_TIMEOUT) &&
591 !(host->int_sum & SDXC_COMMAND_DONE))
592 mmc_writel(host, REG_IMASK,
593 host->sdio_imask | SDXC_COMMAND_DONE);
594 /* Don't wait for dma on error */
595 else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT)
596 finalize = true;
597 else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) &&
598 !host->wait_dma)
599 finalize = true;
600 }
601
602 if (msk_int & SDXC_SDIO_INTERRUPT)
603 sdio_int = true;
604
605 mmc_writel(host, REG_RINTR, msk_int);
606 mmc_writel(host, REG_IDST, idma_int);
607
608 if (finalize)
609 ret = sunxi_mmc_finalize_request(host);
610
611 spin_unlock(&host->lock);
612
613 if (finalize && ret == IRQ_HANDLED)
614 mmc_request_done(host->mmc, mrq);
615
616 if (sdio_int)
617 mmc_signal_sdio_irq(host->mmc);
618
619 return ret;
620}
621
622static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id)
623{
624 struct sunxi_mmc_host *host = dev_id;
625 struct mmc_request *mrq;
626 unsigned long iflags;
627
628 spin_lock_irqsave(&host->lock, iflags);
629 mrq = host->manual_stop_mrq;
630 spin_unlock_irqrestore(&host->lock, iflags);
631
632 if (!mrq) {
633 dev_err(mmc_dev(host->mmc), "no request for manual stop\n");
634 return IRQ_HANDLED;
635 }
636
637 dev_err(mmc_dev(host->mmc), "data error, sending stop command\n");
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100638
639 /*
640 * We will never have more than one outstanding request,
641 * and we do not complete the request until after
642 * we've cleared host->manual_stop_mrq so we do not need to
643 * spin lock this function.
644 * Additionally we have wait states within this function
645 * so having it in a lock is a very bad idea.
646 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200647 sunxi_mmc_send_manual_stop(host, mrq);
648
649 spin_lock_irqsave(&host->lock, iflags);
650 host->manual_stop_mrq = NULL;
651 spin_unlock_irqrestore(&host->lock, iflags);
652
653 mmc_request_done(host->mmc, mrq);
654
655 return IRQ_HANDLED;
656}
657
658static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en)
659{
Michal Suchanek7bb9c242015-08-12 15:29:31 +0200660 unsigned long expire = jiffies + msecs_to_jiffies(750);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200661 u32 rval;
662
663 rval = mmc_readl(host, REG_CLKCR);
Maxime Ripard16e821e2017-01-27 22:38:37 +0100664 rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON | SDXC_MASK_DATA0);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200665
666 if (oclk_en)
667 rval |= SDXC_CARD_CLOCK_ON;
Maxime Ripard16e821e2017-01-27 22:38:37 +0100668 if (host->cfg->mask_data0)
669 rval |= SDXC_MASK_DATA0;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200670
671 mmc_writel(host, REG_CLKCR, rval);
672
673 rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER;
674 mmc_writel(host, REG_CMDR, rval);
675
676 do {
677 rval = mmc_readl(host, REG_CMDR);
678 } while (time_before(jiffies, expire) && (rval & SDXC_START));
679
680 /* clear irq status bits set by the command */
681 mmc_writel(host, REG_RINTR,
682 mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT);
683
684 if (rval & SDXC_START) {
685 dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n");
686 return -EIO;
687 }
688
Maxime Ripard16e821e2017-01-27 22:38:37 +0100689 if (host->cfg->mask_data0) {
690 rval = mmc_readl(host, REG_CLKCR);
691 mmc_writel(host, REG_CLKCR, rval & ~SDXC_MASK_DATA0);
692 }
693
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200694 return 0;
695}
696
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200697static int sunxi_mmc_calibrate(struct sunxi_mmc_host *host, int reg_off)
698{
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200699 if (!host->cfg->can_calibrate)
700 return 0;
701
Maxime Ripard860fdf82017-01-27 22:38:35 +0100702 /*
703 * FIXME:
704 * This is not clear how the calibration is supposed to work
705 * yet. The best rate have been obtained by simply setting the
706 * delay to 0, as Allwinner does in its BSP.
707 *
708 * The only mode that doesn't have such a delay is HS400, that
709 * is in itself a TODO.
710 */
711 writel(SDXC_CAL_DL_SW_EN, host->reg_base + reg_off);
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200712
713 return 0;
714}
715
Hans de Goedef2cecb72016-07-30 16:25:46 +0200716static int sunxi_mmc_clk_set_phase(struct sunxi_mmc_host *host,
717 struct mmc_ios *ios, u32 rate)
718{
719 int index;
720
Hans de Goedeb4656462016-07-30 16:25:47 +0200721 if (!host->cfg->clk_delays)
722 return 0;
723
Hans de Goedef2cecb72016-07-30 16:25:46 +0200724 /* determine delays */
725 if (rate <= 400000) {
726 index = SDXC_CLK_400K;
727 } else if (rate <= 25000000) {
728 index = SDXC_CLK_25M;
729 } else if (rate <= 52000000) {
730 if (ios->timing != MMC_TIMING_UHS_DDR50 &&
731 ios->timing != MMC_TIMING_MMC_DDR52) {
732 index = SDXC_CLK_50M;
733 } else if (ios->bus_width == MMC_BUS_WIDTH_8) {
734 index = SDXC_CLK_50M_DDR_8BIT;
735 } else {
736 index = SDXC_CLK_50M_DDR;
737 }
738 } else {
739 return -EINVAL;
740 }
741
742 clk_set_phase(host->clk_sample, host->cfg->clk_delays[index].sample);
743 clk_set_phase(host->clk_output, host->cfg->clk_delays[index].output);
744
745 return 0;
746}
747
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200748static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host,
749 struct mmc_ios *ios)
750{
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200751 long rate;
752 u32 rval, clock = ios->clock;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200753 int ret;
754
Maxime Ripard39cc2812017-01-27 22:38:33 +0100755 ret = sunxi_mmc_oclk_onoff(host, 0);
756 if (ret)
757 return ret;
758
Maxime Ripard94790742017-01-27 22:38:34 +0100759 if (!ios->clock)
760 return 0;
761
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800762 /* 8 bit DDR requires a higher module clock */
763 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
764 ios->bus_width == MMC_BUS_WIDTH_8)
765 clock <<= 1;
766
767 rate = clk_round_rate(host->clk_mmc, clock);
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200768 if (rate < 0) {
769 dev_err(mmc_dev(host->mmc), "error rounding clk to %d: %ld\n",
770 clock, rate);
771 return rate;
772 }
773 dev_dbg(mmc_dev(host->mmc), "setting clk to %d, rounded %ld\n",
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800774 clock, rate);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200775
776 /* setting clock rate */
777 ret = clk_set_rate(host->clk_mmc, rate);
778 if (ret) {
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200779 dev_err(mmc_dev(host->mmc), "error setting clk to %ld: %d\n",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200780 rate, ret);
781 return ret;
782 }
783
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200784 /* clear internal divider */
785 rval = mmc_readl(host, REG_CLKCR);
786 rval &= ~0xff;
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800787 /* set internal divider for 8 bit eMMC DDR, so card clock is right */
788 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
789 ios->bus_width == MMC_BUS_WIDTH_8) {
790 rval |= 1;
791 rate >>= 1;
792 }
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200793 mmc_writel(host, REG_CLKCR, rval);
794
Maxime Ripard9a37e532017-01-27 22:38:36 +0100795 if (host->cfg->needs_new_timings)
796 mmc_writel(host, REG_SD_NTSR, SDXC_2X_TIMING_MODE);
797
Hans de Goedef2cecb72016-07-30 16:25:46 +0200798 ret = sunxi_mmc_clk_set_phase(host, ios, rate);
799 if (ret)
800 return ret;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200801
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200802 ret = sunxi_mmc_calibrate(host, SDXC_REG_SAMP_DL_REG);
803 if (ret)
804 return ret;
805
Maxime Ripard860fdf82017-01-27 22:38:35 +0100806 /*
807 * FIXME:
808 *
809 * In HS400 we'll also need to calibrate the data strobe
810 * signal. This should only happen on the MMC2 controller (at
811 * least on the A64).
812 */
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200813
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200814 return sunxi_mmc_oclk_onoff(host, 1);
815}
816
817static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
818{
819 struct sunxi_mmc_host *host = mmc_priv(mmc);
820 u32 rval;
821
822 /* Set the power state */
823 switch (ios->power_mode) {
824 case MMC_POWER_ON:
825 break;
826
827 case MMC_POWER_UP:
Maxime Ripard424feb52016-10-19 15:33:04 +0200828 if (!IS_ERR(mmc->supply.vmmc)) {
829 host->ferror = mmc_regulator_set_ocr(mmc,
830 mmc->supply.vmmc,
831 ios->vdd);
832 if (host->ferror)
833 return;
834 }
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200835
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800836 if (!IS_ERR(mmc->supply.vqmmc)) {
837 host->ferror = regulator_enable(mmc->supply.vqmmc);
838 if (host->ferror) {
839 dev_err(mmc_dev(mmc),
840 "failed to enable vqmmc\n");
841 return;
842 }
843 host->vqmmc_enabled = true;
844 }
845
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200846 host->ferror = sunxi_mmc_init_host(mmc);
847 if (host->ferror)
848 return;
849
850 dev_dbg(mmc_dev(mmc), "power on!\n");
851 break;
852
853 case MMC_POWER_OFF:
854 dev_dbg(mmc_dev(mmc), "power off!\n");
855 sunxi_mmc_reset_host(host);
Maxime Ripard424feb52016-10-19 15:33:04 +0200856 if (!IS_ERR(mmc->supply.vmmc))
857 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
858
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800859 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled)
860 regulator_disable(mmc->supply.vqmmc);
861 host->vqmmc_enabled = false;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200862 break;
863 }
864
865 /* set bus width */
866 switch (ios->bus_width) {
867 case MMC_BUS_WIDTH_1:
868 mmc_writel(host, REG_WIDTH, SDXC_WIDTH1);
869 break;
870 case MMC_BUS_WIDTH_4:
871 mmc_writel(host, REG_WIDTH, SDXC_WIDTH4);
872 break;
873 case MMC_BUS_WIDTH_8:
874 mmc_writel(host, REG_WIDTH, SDXC_WIDTH8);
875 break;
876 }
877
878 /* set ddr mode */
879 rval = mmc_readl(host, REG_GCTRL);
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +0800880 if (ios->timing == MMC_TIMING_UHS_DDR50 ||
881 ios->timing == MMC_TIMING_MMC_DDR52)
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200882 rval |= SDXC_DDR_MODE;
883 else
884 rval &= ~SDXC_DDR_MODE;
885 mmc_writel(host, REG_GCTRL, rval);
886
887 /* set up clock */
Maxime Ripard94790742017-01-27 22:38:34 +0100888 if (ios->power_mode) {
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200889 host->ferror = sunxi_mmc_clk_set_rate(host, ios);
890 /* Android code had a usleep_range(50000, 55000); here */
891 }
892}
893
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800894static int sunxi_mmc_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
895{
896 /* vqmmc regulator is available */
897 if (!IS_ERR(mmc->supply.vqmmc))
898 return mmc_regulator_set_vqmmc(mmc, ios);
899
900 /* no vqmmc regulator, assume fixed regulator at 3/3.3V */
901 if (mmc->ios.signal_voltage == MMC_SIGNAL_VOLTAGE_330)
902 return 0;
903
904 return -EINVAL;
905}
906
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200907static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
908{
909 struct sunxi_mmc_host *host = mmc_priv(mmc);
910 unsigned long flags;
911 u32 imask;
912
913 spin_lock_irqsave(&host->lock, flags);
914
915 imask = mmc_readl(host, REG_IMASK);
916 if (enable) {
917 host->sdio_imask = SDXC_SDIO_INTERRUPT;
918 imask |= SDXC_SDIO_INTERRUPT;
919 } else {
920 host->sdio_imask = 0;
921 imask &= ~SDXC_SDIO_INTERRUPT;
922 }
923 mmc_writel(host, REG_IMASK, imask);
924 spin_unlock_irqrestore(&host->lock, flags);
925}
926
927static void sunxi_mmc_hw_reset(struct mmc_host *mmc)
928{
929 struct sunxi_mmc_host *host = mmc_priv(mmc);
930 mmc_writel(host, REG_HWRST, 0);
931 udelay(10);
932 mmc_writel(host, REG_HWRST, 1);
933 udelay(300);
934}
935
936static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
937{
938 struct sunxi_mmc_host *host = mmc_priv(mmc);
939 struct mmc_command *cmd = mrq->cmd;
940 struct mmc_data *data = mrq->data;
941 unsigned long iflags;
942 u32 imask = SDXC_INTERRUPT_ERROR_BIT;
943 u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f);
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100944 bool wait_dma = host->wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200945 int ret;
946
947 /* Check for set_ios errors (should never happen) */
948 if (host->ferror) {
949 mrq->cmd->error = host->ferror;
950 mmc_request_done(mmc, mrq);
951 return;
952 }
953
954 if (data) {
955 ret = sunxi_mmc_map_dma(host, data);
956 if (ret < 0) {
957 dev_err(mmc_dev(mmc), "map DMA failed\n");
958 cmd->error = ret;
959 data->error = ret;
960 mmc_request_done(mmc, mrq);
961 return;
962 }
963 }
964
965 if (cmd->opcode == MMC_GO_IDLE_STATE) {
966 cmd_val |= SDXC_SEND_INIT_SEQUENCE;
967 imask |= SDXC_COMMAND_DONE;
968 }
969
970 if (cmd->flags & MMC_RSP_PRESENT) {
971 cmd_val |= SDXC_RESP_EXPIRE;
972 if (cmd->flags & MMC_RSP_136)
973 cmd_val |= SDXC_LONG_RESPONSE;
974 if (cmd->flags & MMC_RSP_CRC)
975 cmd_val |= SDXC_CHECK_RESPONSE_CRC;
976
977 if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) {
978 cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200979
980 if (cmd->data->stop) {
981 imask |= SDXC_AUTO_COMMAND_DONE;
982 cmd_val |= SDXC_SEND_AUTO_STOP;
983 } else {
984 imask |= SDXC_DATA_OVER;
985 }
986
987 if (cmd->data->flags & MMC_DATA_WRITE)
988 cmd_val |= SDXC_WRITE;
989 else
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100990 wait_dma = true;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200991 } else {
992 imask |= SDXC_COMMAND_DONE;
993 }
994 } else {
995 imask |= SDXC_COMMAND_DONE;
996 }
997
998 dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n",
999 cmd_val & 0x3f, cmd_val, cmd->arg, imask,
1000 mrq->data ? mrq->data->blksz * mrq->data->blocks : 0);
1001
1002 spin_lock_irqsave(&host->lock, iflags);
1003
1004 if (host->mrq || host->manual_stop_mrq) {
1005 spin_unlock_irqrestore(&host->lock, iflags);
1006
1007 if (data)
1008 dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
1009 sunxi_mmc_get_dma_dir(data));
1010
1011 dev_err(mmc_dev(mmc), "request already pending\n");
1012 mrq->cmd->error = -EBUSY;
1013 mmc_request_done(mmc, mrq);
1014 return;
1015 }
1016
1017 if (data) {
1018 mmc_writel(host, REG_BLKSZ, data->blksz);
1019 mmc_writel(host, REG_BCNTR, data->blksz * data->blocks);
1020 sunxi_mmc_start_dma(host, data);
1021 }
1022
1023 host->mrq = mrq;
David Lanzendörferdd9b3802014-12-16 15:11:04 +01001024 host->wait_dma = wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001025 mmc_writel(host, REG_IMASK, host->sdio_imask | imask);
1026 mmc_writel(host, REG_CARG, cmd->arg);
1027 mmc_writel(host, REG_CMDR, cmd_val);
1028
1029 spin_unlock_irqrestore(&host->lock, iflags);
1030}
1031
Hans de Goedec1590dd2015-09-22 17:30:26 +02001032static int sunxi_mmc_card_busy(struct mmc_host *mmc)
1033{
1034 struct sunxi_mmc_host *host = mmc_priv(mmc);
1035
1036 return !!(mmc_readl(host, REG_STAS) & SDXC_CARD_DATA_BUSY);
1037}
1038
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001039static struct mmc_host_ops sunxi_mmc_ops = {
1040 .request = sunxi_mmc_request,
1041 .set_ios = sunxi_mmc_set_ios,
1042 .get_ro = mmc_gpio_get_ro,
1043 .get_cd = mmc_gpio_get_cd,
1044 .enable_sdio_irq = sunxi_mmc_enable_sdio_irq,
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +08001045 .start_signal_voltage_switch = sunxi_mmc_volt_switch,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001046 .hw_reset = sunxi_mmc_hw_reset,
Hans de Goedec1590dd2015-09-22 17:30:26 +02001047 .card_busy = sunxi_mmc_card_busy,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001048};
1049
Hans de Goede51424b22015-09-23 22:06:48 +02001050static const struct sunxi_mmc_clk_delay sunxi_mmc_clk_delays[] = {
1051 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1052 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1053 [SDXC_CLK_50M] = { .output = 90, .sample = 120 },
1054 [SDXC_CLK_50M_DDR] = { .output = 60, .sample = 120 },
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +08001055 /* Value from A83T "new timing mode". Works but might not be right. */
1056 [SDXC_CLK_50M_DDR_8BIT] = { .output = 90, .sample = 180 },
Hans de Goede51424b22015-09-23 22:06:48 +02001057};
1058
1059static const struct sunxi_mmc_clk_delay sun9i_mmc_clk_delays[] = {
1060 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1061 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1062 [SDXC_CLK_50M] = { .output = 150, .sample = 120 },
Chen-Yu Tsai01752492016-05-29 15:04:43 +08001063 [SDXC_CLK_50M_DDR] = { .output = 54, .sample = 36 },
1064 [SDXC_CLK_50M_DDR_8BIT] = { .output = 72, .sample = 72 },
Hans de Goede51424b22015-09-23 22:06:48 +02001065};
1066
Hans de Goede86a93312016-07-30 16:25:45 +02001067static const struct sunxi_mmc_cfg sun4i_a10_cfg = {
1068 .idma_des_size_bits = 13,
Hans de Goedeb4656462016-07-30 16:25:47 +02001069 .clk_delays = NULL,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001070 .can_calibrate = false,
Hans de Goede86a93312016-07-30 16:25:45 +02001071};
1072
1073static const struct sunxi_mmc_cfg sun5i_a13_cfg = {
1074 .idma_des_size_bits = 16,
Hans de Goedeb4656462016-07-30 16:25:47 +02001075 .clk_delays = NULL,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001076 .can_calibrate = false,
Hans de Goedeb4656462016-07-30 16:25:47 +02001077};
1078
1079static const struct sunxi_mmc_cfg sun7i_a20_cfg = {
1080 .idma_des_size_bits = 16,
Hans de Goede86a93312016-07-30 16:25:45 +02001081 .clk_delays = sunxi_mmc_clk_delays,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001082 .can_calibrate = false,
Hans de Goede86a93312016-07-30 16:25:45 +02001083};
1084
1085static const struct sunxi_mmc_cfg sun9i_a80_cfg = {
1086 .idma_des_size_bits = 16,
1087 .clk_delays = sun9i_mmc_clk_delays,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001088 .can_calibrate = false,
1089};
1090
1091static const struct sunxi_mmc_cfg sun50i_a64_cfg = {
1092 .idma_des_size_bits = 16,
1093 .clk_delays = NULL,
1094 .can_calibrate = true,
Maxime Ripard16e821e2017-01-27 22:38:37 +01001095 .mask_data0 = true,
Maxime Ripard9a37e532017-01-27 22:38:36 +01001096 .needs_new_timings = true,
Hans de Goede86a93312016-07-30 16:25:45 +02001097};
1098
1099static const struct of_device_id sunxi_mmc_of_match[] = {
1100 { .compatible = "allwinner,sun4i-a10-mmc", .data = &sun4i_a10_cfg },
1101 { .compatible = "allwinner,sun5i-a13-mmc", .data = &sun5i_a13_cfg },
Hans de Goedeb4656462016-07-30 16:25:47 +02001102 { .compatible = "allwinner,sun7i-a20-mmc", .data = &sun7i_a20_cfg },
Hans de Goede86a93312016-07-30 16:25:45 +02001103 { .compatible = "allwinner,sun9i-a80-mmc", .data = &sun9i_a80_cfg },
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001104 { .compatible = "allwinner,sun50i-a64-mmc", .data = &sun50i_a64_cfg },
Hans de Goede86a93312016-07-30 16:25:45 +02001105 { /* sentinel */ }
1106};
1107MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match);
1108
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001109static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host,
1110 struct platform_device *pdev)
1111{
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001112 int ret;
1113
Hans de Goede86a93312016-07-30 16:25:45 +02001114 host->cfg = of_device_get_match_data(&pdev->dev);
1115 if (!host->cfg)
1116 return -EINVAL;
Hans de Goede51424b22015-09-23 22:06:48 +02001117
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001118 ret = mmc_regulator_get_supply(host->mmc);
1119 if (ret) {
1120 if (ret != -EPROBE_DEFER)
1121 dev_err(&pdev->dev, "Could not get vmmc supply\n");
1122 return ret;
1123 }
1124
1125 host->reg_base = devm_ioremap_resource(&pdev->dev,
1126 platform_get_resource(pdev, IORESOURCE_MEM, 0));
1127 if (IS_ERR(host->reg_base))
1128 return PTR_ERR(host->reg_base);
1129
1130 host->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1131 if (IS_ERR(host->clk_ahb)) {
1132 dev_err(&pdev->dev, "Could not get ahb clock\n");
1133 return PTR_ERR(host->clk_ahb);
1134 }
1135
1136 host->clk_mmc = devm_clk_get(&pdev->dev, "mmc");
1137 if (IS_ERR(host->clk_mmc)) {
1138 dev_err(&pdev->dev, "Could not get mmc clock\n");
1139 return PTR_ERR(host->clk_mmc);
1140 }
1141
Hans de Goedeb4656462016-07-30 16:25:47 +02001142 if (host->cfg->clk_delays) {
1143 host->clk_output = devm_clk_get(&pdev->dev, "output");
1144 if (IS_ERR(host->clk_output)) {
1145 dev_err(&pdev->dev, "Could not get output clock\n");
1146 return PTR_ERR(host->clk_output);
1147 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001148
Hans de Goedeb4656462016-07-30 16:25:47 +02001149 host->clk_sample = devm_clk_get(&pdev->dev, "sample");
1150 if (IS_ERR(host->clk_sample)) {
1151 dev_err(&pdev->dev, "Could not get sample clock\n");
1152 return PTR_ERR(host->clk_sample);
1153 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001154 }
1155
Chen-Yu Tsai9e71c5892015-03-03 09:44:40 +08001156 host->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
1157 if (PTR_ERR(host->reset) == -EPROBE_DEFER)
1158 return PTR_ERR(host->reset);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001159
1160 ret = clk_prepare_enable(host->clk_ahb);
1161 if (ret) {
1162 dev_err(&pdev->dev, "Enable ahb clk err %d\n", ret);
1163 return ret;
1164 }
1165
1166 ret = clk_prepare_enable(host->clk_mmc);
1167 if (ret) {
1168 dev_err(&pdev->dev, "Enable mmc clk err %d\n", ret);
1169 goto error_disable_clk_ahb;
1170 }
1171
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001172 ret = clk_prepare_enable(host->clk_output);
1173 if (ret) {
1174 dev_err(&pdev->dev, "Enable output clk err %d\n", ret);
1175 goto error_disable_clk_mmc;
1176 }
1177
1178 ret = clk_prepare_enable(host->clk_sample);
1179 if (ret) {
1180 dev_err(&pdev->dev, "Enable sample clk err %d\n", ret);
1181 goto error_disable_clk_output;
1182 }
1183
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001184 if (!IS_ERR(host->reset)) {
1185 ret = reset_control_deassert(host->reset);
1186 if (ret) {
1187 dev_err(&pdev->dev, "reset err %d\n", ret);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001188 goto error_disable_clk_sample;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001189 }
1190 }
1191
1192 /*
1193 * Sometimes the controller asserts the irq on boot for some reason,
1194 * make sure the controller is in a sane state before enabling irqs.
1195 */
1196 ret = sunxi_mmc_reset_host(host);
1197 if (ret)
1198 goto error_assert_reset;
1199
1200 host->irq = platform_get_irq(pdev, 0);
1201 return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq,
1202 sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host);
1203
1204error_assert_reset:
1205 if (!IS_ERR(host->reset))
1206 reset_control_assert(host->reset);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001207error_disable_clk_sample:
1208 clk_disable_unprepare(host->clk_sample);
1209error_disable_clk_output:
1210 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001211error_disable_clk_mmc:
1212 clk_disable_unprepare(host->clk_mmc);
1213error_disable_clk_ahb:
1214 clk_disable_unprepare(host->clk_ahb);
1215 return ret;
1216}
1217
1218static int sunxi_mmc_probe(struct platform_device *pdev)
1219{
1220 struct sunxi_mmc_host *host;
1221 struct mmc_host *mmc;
1222 int ret;
1223
1224 mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev);
1225 if (!mmc) {
1226 dev_err(&pdev->dev, "mmc alloc host failed\n");
1227 return -ENOMEM;
1228 }
1229
1230 host = mmc_priv(mmc);
1231 host->mmc = mmc;
1232 spin_lock_init(&host->lock);
1233
1234 ret = sunxi_mmc_resource_request(host, pdev);
1235 if (ret)
1236 goto error_free_host;
1237
1238 host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1239 &host->sg_dma, GFP_KERNEL);
1240 if (!host->sg_cpu) {
1241 dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n");
1242 ret = -ENOMEM;
1243 goto error_free_host;
1244 }
1245
1246 mmc->ops = &sunxi_mmc_ops;
1247 mmc->max_blk_count = 8192;
1248 mmc->max_blk_size = 4096;
1249 mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des);
Hans de Goede86a93312016-07-30 16:25:45 +02001250 mmc->max_seg_size = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001251 mmc->max_req_size = mmc->max_seg_size * mmc->max_segs;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001252 /* 400kHz ~ 52MHz */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001253 mmc->f_min = 400000;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001254 mmc->f_max = 52000000;
Chen-Yu Tsai3df01a92014-08-20 21:39:20 +08001255 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Hans de Goedea4101dc2015-03-10 16:36:36 +01001256 MMC_CAP_ERASE | MMC_CAP_SDIO_IRQ;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001257
Hans de Goedeb4656462016-07-30 16:25:47 +02001258 if (host->cfg->clk_delays)
1259 mmc->caps |= MMC_CAP_1_8V_DDR;
1260
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001261 ret = mmc_of_parse(mmc);
1262 if (ret)
1263 goto error_free_dma;
1264
1265 ret = mmc_add_host(mmc);
1266 if (ret)
1267 goto error_free_dma;
1268
1269 dev_info(&pdev->dev, "base:0x%p irq:%u\n", host->reg_base, host->irq);
1270 platform_set_drvdata(pdev, mmc);
1271 return 0;
1272
1273error_free_dma:
1274 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1275error_free_host:
1276 mmc_free_host(mmc);
1277 return ret;
1278}
1279
1280static int sunxi_mmc_remove(struct platform_device *pdev)
1281{
1282 struct mmc_host *mmc = platform_get_drvdata(pdev);
1283 struct sunxi_mmc_host *host = mmc_priv(mmc);
1284
1285 mmc_remove_host(mmc);
1286 disable_irq(host->irq);
1287 sunxi_mmc_reset_host(host);
1288
1289 if (!IS_ERR(host->reset))
1290 reset_control_assert(host->reset);
1291
Hans de Goede4c5f4bf2016-07-30 16:25:44 +02001292 clk_disable_unprepare(host->clk_sample);
1293 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001294 clk_disable_unprepare(host->clk_mmc);
1295 clk_disable_unprepare(host->clk_ahb);
1296
1297 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1298 mmc_free_host(mmc);
1299
1300 return 0;
1301}
1302
1303static struct platform_driver sunxi_mmc_driver = {
1304 .driver = {
1305 .name = "sunxi-mmc",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001306 .of_match_table = of_match_ptr(sunxi_mmc_of_match),
1307 },
1308 .probe = sunxi_mmc_probe,
1309 .remove = sunxi_mmc_remove,
1310};
1311module_platform_driver(sunxi_mmc_driver);
1312
1313MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver");
1314MODULE_LICENSE("GPL v2");
1315MODULE_AUTHOR("David Lanzend�rfer <david.lanzendoerfer@o2s.ch>");
1316MODULE_ALIAS("platform:sunxi-mmc");