blob: 20a83712329b2478c3668b6cb30cc22d12ddb673 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Uwe Kleine-König58362d52015-12-13 11:30:03 +010047#include "serial_mctrl_gpio.h"
48
Sascha Hauerff4bfb22007-04-26 08:26:13 +010049/* Register definitions */
50#define URXD0 0x0 /* Receiver Register */
51#define URTX0 0x40 /* Transmitter Register */
52#define UCR1 0x80 /* Control Register 1 */
53#define UCR2 0x84 /* Control Register 2 */
54#define UCR3 0x88 /* Control Register 3 */
55#define UCR4 0x8c /* Control Register 4 */
56#define UFCR 0x90 /* FIFO Control Register */
57#define USR1 0x94 /* Status Register 1 */
58#define USR2 0x98 /* Status Register 2 */
59#define UESC 0x9c /* Escape Character Register */
60#define UTIM 0xa0 /* Escape Timer Register */
61#define UBIR 0xa4 /* BRM Incremental Register */
62#define UBMR 0xa8 /* BRM Modulator Register */
63#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080064#define IMX21_ONEMS 0xb0 /* One Millisecond register */
65#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010067
68/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090069#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053070#define URXD_CHARRDY (1<<15)
71#define URXD_ERR (1<<14)
72#define URXD_OVRRUN (1<<13)
73#define URXD_FRMERR (1<<12)
74#define URXD_BRK (1<<11)
75#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010076#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
78#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
79#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
80#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
83#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
84#define UCR1_IREN (1<<7) /* Infrared interface enable */
85#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
86#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
87#define UCR1_SNDBRK (1<<4) /* Send break */
88#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
89#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080090#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053091#define UCR1_DOZE (1<<1) /* Doze */
92#define UCR1_UARTEN (1<<0) /* UART enabled */
93#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
94#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
95#define UCR2_CTSC (1<<13) /* CTS pin control */
96#define UCR2_CTS (1<<12) /* Clear to send */
97#define UCR2_ESCEN (1<<11) /* Escape enable */
98#define UCR2_PREN (1<<8) /* Parity enable */
99#define UCR2_PROE (1<<7) /* Parity odd/even */
100#define UCR2_STPB (1<<6) /* Stop */
101#define UCR2_WS (1<<5) /* Word size */
102#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
103#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
104#define UCR2_TXEN (1<<2) /* Transmitter enabled */
105#define UCR2_RXEN (1<<1) /* Receiver enabled */
106#define UCR2_SRST (1<<0) /* SW reset */
107#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108#define UCR3_PARERREN (1<<12) /* Parity enable */
109#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110#define UCR3_DSR (1<<10) /* Data set ready */
111#define UCR3_DCD (1<<9) /* Data carrier detect */
112#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300113#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530114#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100117#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530118#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
119#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
120#define UCR3_BPEN (1<<0) /* Preset registers enable */
121#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
122#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
123#define UCR4_INVR (1<<9) /* Inverted infrared reception */
124#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
125#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
126#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800127#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530128#define UCR4_IRSC (1<<5) /* IR special case */
129#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
130#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
131#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
132#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
133#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
134#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
135#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
136#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
137#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
138#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
139#define USR1_RTSS (1<<14) /* RTS pin status */
140#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
141#define USR1_RTSD (1<<12) /* RTS delta */
142#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
143#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
144#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200145#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100146#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
148#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
149#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
150#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
151#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
152#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
153#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200154#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
155#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530156#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
157#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200158#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530159#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
160#define USR2_TXDC (1<<3) /* Transmitter complete */
161#define USR2_BRCD (1<<2) /* Break condition */
162#define USR2_ORE (1<<1) /* Overrun error */
163#define USR2_RDR (1<<0) /* Recv data ready */
164#define UTS_FRCPERR (1<<13) /* Force parity error */
165#define UTS_LOOP (1<<12) /* Loop tx and rx */
166#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
167#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
168#define UTS_TXFULL (1<<4) /* TxFIFO full */
169#define UTS_RXFULL (1<<3) /* RxFIFO full */
170#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530173#define SERIAL_IMX_MAJOR 207
174#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200175#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * This determines how often we check the modem status signals
179 * for any change. They generally aren't connected to an IRQ
180 * so we have to poll them. We also check immediately before
181 * filling the TX fifo incase CTS has been dropped.
182 */
183#define MCTRL_TIMEOUT (250*HZ/1000)
184
185#define DRIVER_NAME "IMX-uart"
186
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200187#define UART_NR 8
188
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100189/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800190enum imx_uart_type {
191 IMX1_UART,
192 IMX21_UART,
Martyn Welch1c06bde62016-09-01 11:30:46 +0200193 IMX53_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800194 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800195};
196
197/* device type dependent stuff */
198struct imx_uart_data {
199 unsigned uts_reg;
200 enum imx_uart_type devtype;
201};
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203struct imx_port {
204 struct uart_port port;
205 struct timer_list timer;
206 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100207 unsigned int have_rtscts:1;
Fabio Estevam7b7e8e82017-01-07 19:29:13 -0200208 unsigned int have_rtsgpio:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800209 unsigned int dte_mode:1;
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100210 struct clk *clk_ipg;
211 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200212 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800213
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100214 struct mctrl_gpios *gpios;
215
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800216 /* DMA fields */
217 unsigned int dma_is_inited:1;
218 unsigned int dma_is_enabled:1;
219 unsigned int dma_is_rxing:1;
220 unsigned int dma_is_txing:1;
221 struct dma_chan *dma_chan_rx, *dma_chan_tx;
222 struct scatterlist rx_sgl, tx_sgl[2];
223 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300224 struct circ_buf rx_ring;
225 unsigned int rx_periods;
226 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800227 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800228 unsigned int dma_tx_nents;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500229 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700230 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231};
232
Dirk Behme0ad5a812011-12-22 09:57:52 +0100233struct imx_port_ucrs {
234 unsigned int ucr1;
235 unsigned int ucr2;
236 unsigned int ucr3;
237};
238
Shawn Guofe6b5402011-06-25 02:04:33 +0800239static struct imx_uart_data imx_uart_devdata[] = {
240 [IMX1_UART] = {
241 .uts_reg = IMX1_UTS,
242 .devtype = IMX1_UART,
243 },
244 [IMX21_UART] = {
245 .uts_reg = IMX21_UTS,
246 .devtype = IMX21_UART,
247 },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200248 [IMX53_UART] = {
249 .uts_reg = IMX21_UTS,
250 .devtype = IMX53_UART,
251 },
Huang Shijiea496e622013-07-08 17:14:17 +0800252 [IMX6Q_UART] = {
253 .uts_reg = IMX21_UTS,
254 .devtype = IMX6Q_UART,
255 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800256};
257
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900258static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800259 {
260 .name = "imx1-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
262 }, {
263 .name = "imx21-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
265 }, {
Martyn Welch1c06bde62016-09-01 11:30:46 +0200266 .name = "imx53-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
268 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800269 .name = "imx6q-uart",
270 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
271 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800272 /* sentinel */
273 }
274};
275MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
276
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530277static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800278 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200279 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800280 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
281 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
282 { /* sentinel */ }
283};
284MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
285
Shawn Guofe6b5402011-06-25 02:04:33 +0800286static inline unsigned uts_reg(struct imx_port *sport)
287{
288 return sport->devdata->uts_reg;
289}
290
291static inline int is_imx1_uart(struct imx_port *sport)
292{
293 return sport->devdata->devtype == IMX1_UART;
294}
295
296static inline int is_imx21_uart(struct imx_port *sport)
297{
298 return sport->devdata->devtype == IMX21_UART;
299}
300
Martyn Welch1c06bde62016-09-01 11:30:46 +0200301static inline int is_imx53_uart(struct imx_port *sport)
302{
303 return sport->devdata->devtype == IMX53_UART;
304}
305
Huang Shijiea496e622013-07-08 17:14:17 +0800306static inline int is_imx6q_uart(struct imx_port *sport)
307{
308 return sport->devdata->devtype == IMX6Q_UART;
309}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200311 * Save and restore functions for UCR1, UCR2 and UCR3 registers
312 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200313#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200314static void imx_port_ucrs_save(struct uart_port *port,
315 struct imx_port_ucrs *ucr)
316{
317 /* save control registers */
318 ucr->ucr1 = readl(port->membase + UCR1);
319 ucr->ucr2 = readl(port->membase + UCR2);
320 ucr->ucr3 = readl(port->membase + UCR3);
321}
322
323static void imx_port_ucrs_restore(struct uart_port *port,
324 struct imx_port_ucrs *ucr)
325{
326 /* restore control registers */
327 writel(ucr->ucr1, port->membase + UCR1);
328 writel(ucr->ucr2, port->membase + UCR2);
329 writel(ucr->ucr3, port->membase + UCR3);
330}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300331#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200332
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100333static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
334{
Fabio Estevambc2be232017-01-30 09:12:12 -0200335 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100336
Ian Jamisona0983c72017-09-21 10:13:12 +0200337 sport->port.mctrl |= TIOCM_RTS;
338 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100339}
340
341static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
342{
Fabio Estevambc2be232017-01-30 09:12:12 -0200343 *ucr2 &= ~UCR2_CTSC;
344 *ucr2 |= UCR2_CTS;
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100345
Ian Jamisona0983c72017-09-21 10:13:12 +0200346 sport->port.mctrl &= ~TIOCM_RTS;
347 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100348}
349
350static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
351{
352 *ucr2 |= UCR2_CTSC;
353}
354
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200355/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 * interrupts disabled on entry
357 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100358static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100361 unsigned long temp;
362
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700363 /*
364 * We are maybe in the SMP context, so if the DMA TX thread is running
365 * on other cpu, we have to wait for it to finish.
366 */
367 if (sport->dma_is_enabled && sport->dma_is_txing)
368 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800369
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100370 temp = readl(port->membase + UCR1);
371 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
372
373 /* in rs485 mode disable transmitter if shifter is empty */
374 if (port->rs485.flags & SER_RS485_ENABLED &&
375 readl(port->membase + USR2) & USR2_TXDC) {
376 temp = readl(port->membase + UCR2);
377 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100378 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200379 else
380 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200381 temp |= UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100382 writel(temp, port->membase + UCR2);
383
384 temp = readl(port->membase + UCR4);
385 temp &= ~UCR4_TCEN;
386 writel(temp, port->membase + UCR4);
387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
390/*
391 * interrupts disabled on entry
392 */
393static void imx_stop_rx(struct uart_port *port)
394{
395 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100396 unsigned long temp;
397
Huang Shijie45564a62014-09-19 15:33:12 +0800398 if (sport->dma_is_enabled && sport->dma_is_rxing) {
399 if (sport->port.suspended) {
400 dmaengine_terminate_all(sport->dma_chan_rx);
401 sport->dma_is_rxing = 0;
402 } else {
403 return;
404 }
405 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800406
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100407 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530408 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800409
410 /* disable the `Receiver Ready Interrrupt` */
411 temp = readl(sport->port.membase + UCR1);
412 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
415/*
416 * Set the modem control timer to fire immediately.
417 */
418static void imx_enable_ms(struct uart_port *port)
419{
420 struct imx_port *sport = (struct imx_port *)port;
421
422 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100423
424 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425}
426
Jiada Wang91a1a902014-12-09 18:11:36 +0900427static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428static inline void imx_transmit_buffer(struct imx_port *sport)
429{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700430 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900431 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400433 if (sport->port.x_char) {
434 /* Send next char */
435 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900436 sport->port.icount.tx++;
437 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400438 return;
439 }
440
441 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
442 imx_stop_tx(&sport->port);
443 return;
444 }
445
Jiada Wang91a1a902014-12-09 18:11:36 +0900446 if (sport->dma_is_enabled) {
447 /*
448 * We've just sent a X-char Ensure the TX DMA is enabled
449 * and the TX IRQ is disabled.
450 **/
451 temp = readl(sport->port.membase + UCR1);
452 temp &= ~UCR1_TXMPTYEN;
453 if (sport->dma_is_txing) {
454 temp |= UCR1_TDMAEN;
455 writel(temp, sport->port.membase + UCR1);
456 } else {
457 writel(temp, sport->port.membase + UCR1);
458 imx_dma_tx(sport);
459 }
460 }
461
Ian Jamison5aabd3b2017-08-28 09:02:29 +0100462 if (sport->dma_is_txing)
463 return;
464
465 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400466 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 /* send xmit->buf[xmit->tail]
468 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100469 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100470 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800472 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Fabian Godehardt977757312009-06-11 14:37:19 +0100474 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
475 uart_write_wakeup(&sport->port);
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100478 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800481static void dma_tx_callback(void *data)
482{
483 struct imx_port *sport = data;
484 struct scatterlist *sgl = &sport->tx_sgl[0];
485 struct circ_buf *xmit = &sport->port.state->xmit;
486 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900487 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800488
Dirk Behme42f752b2014-12-09 18:11:28 +0900489 spin_lock_irqsave(&sport->port.lock, flags);
490
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800491 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
492
Dirk Behmea2c718c2014-12-09 18:11:31 +0900493 temp = readl(sport->port.membase + UCR1);
494 temp &= ~UCR1_TDMAEN;
495 writel(temp, sport->port.membase + UCR1);
496
Dirk Behme42f752b2014-12-09 18:11:28 +0900497 /* update the stat */
498 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
499 sport->port.icount.tx += sport->tx_bytes;
500
501 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
502
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800503 sport->dma_is_txing = 0;
504
Jiada Wangd64b8602014-12-09 18:11:29 +0900505 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
506 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700507
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900508 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
509 imx_dma_tx(sport);
Uwe Kleine-König64432a82017-07-18 14:01:52 +0200510
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900511 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800512}
513
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800514static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800515{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800516 struct circ_buf *xmit = &sport->port.state->xmit;
517 struct scatterlist *sgl = sport->tx_sgl;
518 struct dma_async_tx_descriptor *desc;
519 struct dma_chan *chan = sport->dma_chan_tx;
520 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900521 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800522 int ret;
523
Dirk Behme42f752b2014-12-09 18:11:28 +0900524 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800525 return;
526
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800527 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800528
Dirk Behme7942f852014-12-09 18:11:25 +0900529 if (xmit->tail < xmit->head) {
530 sport->dma_tx_nents = 1;
531 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
532 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800533 sport->dma_tx_nents = 2;
534 sg_init_table(sgl, 2);
535 sg_set_buf(sgl, xmit->buf + xmit->tail,
536 UART_XMIT_SIZE - xmit->tail);
537 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800538 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800539
540 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
541 if (ret == 0) {
542 dev_err(dev, "DMA mapping error for TX.\n");
543 return;
544 }
545 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
546 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
547 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900548 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
549 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800550 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
551 return;
552 }
553 desc->callback = dma_tx_callback;
554 desc->callback_param = sport;
555
556 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
557 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900558
559 temp = readl(sport->port.membase + UCR1);
560 temp |= UCR1_TDMAEN;
561 writel(temp, sport->port.membase + UCR1);
562
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800563 /* fire it */
564 sport->dma_is_txing = 1;
565 dmaengine_submit(desc);
566 dma_async_issue_pending(chan);
567 return;
568}
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570/*
571 * interrupts disabled on entry
572 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100573static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
575 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100576 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100578 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100579 temp = readl(port->membase + UCR2);
580 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100581 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200582 else
583 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200584 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
585 temp &= ~UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100586 writel(temp, port->membase + UCR2);
587
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100588 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100589 temp = readl(port->membase + UCR4);
590 temp |= UCR4_TCEN;
591 writel(temp, port->membase + UCR4);
592 }
593
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800594 if (!sport->dma_is_enabled) {
595 temp = readl(sport->port.membase + UCR1);
596 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
597 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800599 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900600 if (sport->port.x_char) {
601 /* We have X-char to send, so enable TX IRQ and
602 * disable TX DMA to let TX interrupt to send X-char */
603 temp = readl(sport->port.membase + UCR1);
604 temp &= ~UCR1_TDMAEN;
605 temp |= UCR1_TXMPTYEN;
606 writel(temp, sport->port.membase + UCR1);
607 return;
608 }
609
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400610 if (!uart_circ_empty(&port->state->xmit) &&
611 !uart_tx_stopped(port))
612 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800613 return;
614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615}
616
David Howells7d12e782006-10-05 14:55:46 +0100617static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100618{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800619 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200620 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100621 unsigned long flags;
622
623 spin_lock_irqsave(&sport->port.lock, flags);
624
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100625 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200626 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100627 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700628 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100629
630 spin_unlock_irqrestore(&sport->port.lock, flags);
631 return IRQ_HANDLED;
632}
633
David Howells7d12e782006-10-05 14:55:46 +0100634static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800636 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 unsigned long flags;
638
Sachin Kamat82313e62013-01-07 10:25:02 +0530639 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530641 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return IRQ_HANDLED;
643}
644
David Howells7d12e782006-10-05 14:55:46 +0100645static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
647 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530648 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100649 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100650 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Sachin Kamat82313e62013-01-07 10:25:02 +0530652 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100654 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 flg = TTY_NORMAL;
656 sport->port.icount.rx++;
657
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100658 rx = readl(sport->port.membase + URXD0);
659
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100660 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100661 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100662 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100663 if (uart_handle_break(&sport->port))
664 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 }
666
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100667 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100668 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Hui Wang019dc9e2011-08-24 17:41:47 +0800670 if (unlikely(rx & URXD_ERR)) {
671 if (rx & URXD_BRK)
672 sport->port.icount.brk++;
673 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100674 sport->port.icount.parity++;
675 else if (rx & URXD_FRMERR)
676 sport->port.icount.frame++;
677 if (rx & URXD_OVRRUN)
678 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Sascha Hauer864eeed2008-04-17 08:39:22 +0100680 if (rx & sport->port.ignore_status_mask) {
681 if (++ignored > 100)
682 goto out;
683 continue;
684 }
685
Eric Nelson8d267fd2014-12-18 12:37:13 -0700686 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100687
Hui Wang019dc9e2011-08-24 17:41:47 +0800688 if (rx & URXD_BRK)
689 flg = TTY_BREAK;
690 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100691 flg = TTY_PARITY;
692 else if (rx & URXD_FRMERR)
693 flg = TTY_FRAME;
694 if (rx & URXD_OVRRUN)
695 flg = TTY_OVERRUN;
696
697#ifdef SUPPORT_SYSRQ
698 sport->port.sysrq = 0;
699#endif
700 }
701
Jiada Wang55d86932014-12-09 18:11:22 +0900702 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
703 goto out;
704
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200705 if (tty_insert_flip_char(port, rx, flg) == 0)
706 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530710 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100711 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
Peter Senna Tschudin18a42082017-04-07 11:45:24 +0200715static void imx_disable_rx_int(struct imx_port *sport)
716{
717 unsigned long temp;
718
719 sport->dma_is_rxing = 1;
720
721 /* disable the receiver ready and aging timer interrupts */
722 temp = readl(sport->port.membase + UCR1);
723 temp &= ~(UCR1_RRDYEN);
724 writel(temp, sport->port.membase + UCR1);
725
726 temp = readl(sport->port.membase + UCR2);
727 temp &= ~(UCR2_ATEN);
728 writel(temp, sport->port.membase + UCR2);
729
730 /* disable the rx errors interrupts */
731 temp = readl(sport->port.membase + UCR4);
732 temp &= ~UCR4_OREN;
733 writel(temp, sport->port.membase + UCR4);
734}
735
Nandor Han41d98b52016-08-08 15:38:28 +0300736static void clear_rx_errors(struct imx_port *sport);
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800737static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800738/*
739 * If the RXFIFO is filled with some data, and then we
740 * arise a DMA operation to receive them.
741 */
742static void imx_dma_rxint(struct imx_port *sport)
743{
744 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900745 unsigned long flags;
746
747 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800748
749 temp = readl(sport->port.membase + USR2);
750 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800751
Peter Senna Tschudin18a42082017-04-07 11:45:24 +0200752 imx_disable_rx_int(sport);
Nandor Han41d98b52016-08-08 15:38:28 +0300753
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800754 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800755 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800756 }
Jiada Wang73631812014-12-09 18:11:23 +0900757
758 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800759}
760
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100761/*
762 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
763 */
764static unsigned int imx_get_hwmctrl(struct imx_port *sport)
765{
766 unsigned int tmp = TIOCM_DSR;
767 unsigned usr1 = readl(sport->port.membase + USR1);
Sascha Hauer4b75f802016-09-26 15:55:31 +0200768 unsigned usr2 = readl(sport->port.membase + USR2);
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100769
770 if (usr1 & USR1_RTSS)
771 tmp |= TIOCM_CTS;
772
773 /* in DCE mode DCDIN is always 0 */
Sascha Hauer4b75f802016-09-26 15:55:31 +0200774 if (!(usr2 & USR2_DCDIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100775 tmp |= TIOCM_CAR;
776
777 if (sport->dte_mode)
778 if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
779 tmp |= TIOCM_RI;
780
781 return tmp;
782}
783
784/*
785 * Handle any change of modem status signal since we were last called.
786 */
787static void imx_mctrl_check(struct imx_port *sport)
788{
789 unsigned int status, changed;
790
791 status = imx_get_hwmctrl(sport);
792 changed = status ^ sport->old_status;
793
794 if (changed == 0)
795 return;
796
797 sport->old_status = status;
798
799 if (changed & TIOCM_RI && status & TIOCM_RI)
800 sport->port.icount.rng++;
801 if (changed & TIOCM_DSR)
802 sport->port.icount.dsr++;
803 if (changed & TIOCM_CAR)
804 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
805 if (changed & TIOCM_CTS)
806 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
807
808 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
809}
810
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200811static irqreturn_t imx_int(int irq, void *dev_id)
812{
813 struct imx_port *sport = dev_id;
814 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200815 unsigned int sts2;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100816 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200817
818 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100819 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200820
Lucas Stach86a04ba2015-09-04 17:52:38 +0200821 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800822 if (sport->dma_is_enabled)
823 imx_dma_rxint(sport);
824 else
825 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100826 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800827 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200828
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100829 if ((sts & USR1_TRDY &&
830 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
831 (sts2 & USR2_TXDC &&
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100832 readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200833 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100834 ret = IRQ_HANDLED;
835 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200836
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100837 if (sts & USR1_DTRD) {
838 unsigned long flags;
839
840 if (sts & USR1_DTRD)
841 writel(USR1_DTRD, sport->port.membase + USR1);
842
843 spin_lock_irqsave(&sport->port.lock, flags);
844 imx_mctrl_check(sport);
845 spin_unlock_irqrestore(&sport->port.lock, flags);
846
847 ret = IRQ_HANDLED;
848 }
849
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100850 if (sts & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200851 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100852 ret = IRQ_HANDLED;
853 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200854
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100855 if (sts & USR1_AWAKE) {
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200856 writel(USR1_AWAKE, sport->port.membase + USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100857 ret = IRQ_HANDLED;
858 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200859
Alexander Steinf1f836e2013-05-14 17:06:07 +0200860 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200861 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100862 writel(USR2_ORE, sport->port.membase + USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100863 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200864 }
865
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100866 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200867}
868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869/*
870 * Return TIOCSER_TEMT when transmitter is not busy.
871 */
872static unsigned int imx_tx_empty(struct uart_port *port)
873{
874 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800875 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
Huang Shijie1ce43e52013-10-11 18:30:59 +0800877 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
878
879 /* If the TX DMA is working, return 0. */
880 if (sport->dma_is_enabled && sport->dma_is_txing)
881 ret = 0;
882
883 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884}
885
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100886static unsigned int imx_get_mctrl(struct uart_port *port)
887{
888 struct imx_port *sport = (struct imx_port *)port;
889 unsigned int ret = imx_get_hwmctrl(sport);
890
891 mctrl_gpio_get(sport->gpios, &ret);
892
893 return ret;
894}
895
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
897{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100898 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100899 unsigned long temp;
900
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100901 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
902 temp = readl(sport->port.membase + UCR2);
903 temp &= ~(UCR2_CTS | UCR2_CTSC);
904 if (mctrl & TIOCM_RTS)
905 temp |= UCR2_CTS | UCR2_CTSC;
906 writel(temp, sport->port.membase + UCR2);
907 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800908
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200909 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
910 if (!(mctrl & TIOCM_DTR))
911 temp |= UCR3_DSR;
912 writel(temp, sport->port.membase + UCR3);
913
Huang Shijie6b471a92013-11-29 17:29:24 +0800914 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
915 if (mctrl & TIOCM_LOOP)
916 temp |= UTS_LOOP;
917 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100918
919 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920}
921
922/*
923 * Interrupts always disabled.
924 */
925static void imx_break_ctl(struct uart_port *port, int break_state)
926{
927 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100928 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
930 spin_lock_irqsave(&sport->port.lock, flags);
931
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100932 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
933
Sachin Kamat82313e62013-01-07 10:25:02 +0530934 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100935 temp |= UCR1_SNDBRK;
936
937 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
939 spin_unlock_irqrestore(&sport->port.lock, flags);
940}
941
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200942/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200943 * This is our per-port timeout handler, for checking the
944 * modem status signals.
945 */
946static void imx_timeout(unsigned long data)
947{
948 struct imx_port *sport = (struct imx_port *)data;
949 unsigned long flags;
950
951 if (sport->port.state) {
952 spin_lock_irqsave(&sport->port.lock, flags);
953 imx_mctrl_check(sport);
954 spin_unlock_irqrestore(&sport->port.lock, flags);
955
956 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
957 }
958}
959
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +0200960#define RX_BUF_SIZE (PAGE_SIZE)
961
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800962/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200963 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800964 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200965 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800966 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200967 * Condition [2] is triggered when a character has been sitting in the FIFO
968 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800969 */
970static void dma_rx_callback(void *data)
971{
972 struct imx_port *sport = data;
973 struct dma_chan *chan = sport->dma_chan_rx;
974 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800975 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800976 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +0300977 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800978 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +0300979 unsigned int w_bytes = 0;
980 unsigned int r_bytes;
981 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800982
Huang Shijief0ef8832013-10-11 18:31:01 +0800983 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bcee2015-05-19 10:54:09 +0200984
Nandor Han9d297232016-08-08 15:38:27 +0300985 if (status == DMA_ERROR) {
986 dev_err(sport->port.dev, "DMA transaction error.\n");
Nandor Han41d98b52016-08-08 15:38:28 +0300987 clear_rx_errors(sport);
Nandor Han9d297232016-08-08 15:38:27 +0300988 return;
Robin Gongee5e7c12014-12-09 18:11:33 +0900989 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200990
Nandor Han9d297232016-08-08 15:38:27 +0300991 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
992
993 /*
994 * The state-residue variable represents the empty space
995 * relative to the entire buffer. Taking this in consideration
996 * the head is always calculated base on the buffer total
997 * length - DMA transaction residue. The UART script from the
998 * SDMA firmware will jump to the next buffer descriptor,
999 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
1000 * Taking this in consideration the tail is always at the
1001 * beginning of the buffer descriptor that contains the head.
1002 */
1003
1004 /* Calculate the head */
1005 rx_ring->head = sg_dma_len(sgl) - state.residue;
1006
1007 /* Calculate the tail. */
1008 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1009 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1010
1011 if (rx_ring->head <= sg_dma_len(sgl) &&
1012 rx_ring->head > rx_ring->tail) {
1013
1014 /* Move data from tail to head */
1015 r_bytes = rx_ring->head - rx_ring->tail;
1016
1017 /* CPU claims ownership of RX DMA buffer */
1018 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1019 DMA_FROM_DEVICE);
1020
1021 w_bytes = tty_insert_flip_string(port,
1022 sport->rx_buf + rx_ring->tail, r_bytes);
1023
1024 /* UART retrieves ownership of RX DMA buffer */
1025 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1026 DMA_FROM_DEVICE);
1027
1028 if (w_bytes != r_bytes)
1029 sport->port.icount.buf_overrun++;
1030
1031 sport->port.icount.rx += w_bytes;
1032 } else {
1033 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1034 WARN_ON(rx_ring->head <= rx_ring->tail);
1035 }
1036 }
1037
1038 if (w_bytes) {
1039 tty_flip_buffer_push(port);
1040 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1041 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001042}
1043
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001044/* RX DMA buffer periods */
1045#define RX_DMA_PERIODS 4
1046
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001047static int start_rx_dma(struct imx_port *sport)
1048{
1049 struct scatterlist *sgl = &sport->rx_sgl;
1050 struct dma_chan *chan = sport->dma_chan_rx;
1051 struct device *dev = sport->port.dev;
1052 struct dma_async_tx_descriptor *desc;
1053 int ret;
1054
Nandor Han9d297232016-08-08 15:38:27 +03001055 sport->rx_ring.head = 0;
1056 sport->rx_ring.tail = 0;
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001057 sport->rx_periods = RX_DMA_PERIODS;
Nandor Han9d297232016-08-08 15:38:27 +03001058
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001059 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001060 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1061 if (ret == 0) {
1062 dev_err(dev, "DMA mapping error for RX.\n");
1063 return -EINVAL;
1064 }
Nandor Han9d297232016-08-08 15:38:27 +03001065
1066 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1067 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1068 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1069
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001070 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001071 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001072 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1073 return -EINVAL;
1074 }
1075 desc->callback = dma_rx_callback;
1076 desc->callback_param = sport;
1077
1078 dev_dbg(dev, "RX: prepare for the DMA.\n");
Nandor Han9d297232016-08-08 15:38:27 +03001079 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001080 dma_async_issue_pending(chan);
1081 return 0;
1082}
1083
Nandor Han41d98b52016-08-08 15:38:28 +03001084static void clear_rx_errors(struct imx_port *sport)
1085{
1086 unsigned int status_usr1, status_usr2;
1087
1088 status_usr1 = readl(sport->port.membase + USR1);
1089 status_usr2 = readl(sport->port.membase + USR2);
1090
1091 if (status_usr2 & USR2_BRCD) {
1092 sport->port.icount.brk++;
1093 writel(USR2_BRCD, sport->port.membase + USR2);
1094 } else if (status_usr1 & USR1_FRAMERR) {
1095 sport->port.icount.frame++;
1096 writel(USR1_FRAMERR, sport->port.membase + USR1);
1097 } else if (status_usr1 & USR1_PARITYERR) {
1098 sport->port.icount.parity++;
1099 writel(USR1_PARITYERR, sport->port.membase + USR1);
1100 }
1101
1102 if (status_usr2 & USR2_ORE) {
1103 sport->port.icount.overrun++;
1104 writel(USR2_ORE, sport->port.membase + USR2);
1105 }
1106
1107}
1108
Lucas Stachcc323822015-09-04 17:52:37 +02001109#define TXTL_DEFAULT 2 /* reset default */
1110#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001111#define TXTL_DMA 8 /* DMA burst setting */
1112#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001113
1114static void imx_setup_ufcr(struct imx_port *sport,
1115 unsigned char txwl, unsigned char rxwl)
1116{
1117 unsigned int val;
1118
1119 /* set receiver / transmitter trigger level */
1120 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1121 val |= txwl << UFCR_TXTL_SHF | rxwl;
1122 writel(val, sport->port.membase + UFCR);
1123}
1124
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001125static void imx_uart_dma_exit(struct imx_port *sport)
1126{
1127 if (sport->dma_chan_rx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001128 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001129 dma_release_channel(sport->dma_chan_rx);
1130 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001131 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001132 kfree(sport->rx_buf);
1133 sport->rx_buf = NULL;
1134 }
1135
1136 if (sport->dma_chan_tx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001137 dmaengine_terminate_sync(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001138 dma_release_channel(sport->dma_chan_tx);
1139 sport->dma_chan_tx = NULL;
1140 }
1141
1142 sport->dma_is_inited = 0;
1143}
1144
1145static int imx_uart_dma_init(struct imx_port *sport)
1146{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001147 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001148 struct device *dev = sport->port.dev;
1149 int ret;
1150
1151 /* Prepare for RX : */
1152 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1153 if (!sport->dma_chan_rx) {
1154 dev_dbg(dev, "cannot get the DMA channel.\n");
1155 ret = -EINVAL;
1156 goto err;
1157 }
1158
1159 slave_config.direction = DMA_DEV_TO_MEM;
1160 slave_config.src_addr = sport->port.mapbase + URXD0;
1161 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001162 /* one byte less than the watermark level to enable the aging timer */
1163 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001164 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1165 if (ret) {
1166 dev_err(dev, "error in RX dma configuration.\n");
1167 goto err;
1168 }
1169
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001170 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001171 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001172 ret = -ENOMEM;
1173 goto err;
1174 }
Nandor Han9d297232016-08-08 15:38:27 +03001175 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001176
1177 /* Prepare for TX : */
1178 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1179 if (!sport->dma_chan_tx) {
1180 dev_err(dev, "cannot get the TX DMA channel!\n");
1181 ret = -EINVAL;
1182 goto err;
1183 }
1184
1185 slave_config.direction = DMA_MEM_TO_DEV;
1186 slave_config.dst_addr = sport->port.mapbase + URTX0;
1187 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001188 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001189 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1190 if (ret) {
1191 dev_err(dev, "error in TX dma configuration.");
1192 goto err;
1193 }
1194
1195 sport->dma_is_inited = 1;
1196
1197 return 0;
1198err:
1199 imx_uart_dma_exit(sport);
1200 return ret;
1201}
1202
1203static void imx_enable_dma(struct imx_port *sport)
1204{
1205 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001206
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001207 /* set UCR1 */
1208 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001209 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001210 writel(temp, sport->port.membase + UCR1);
1211
Lucas Stach86a04ba2015-09-04 17:52:38 +02001212 temp = readl(sport->port.membase + UCR2);
1213 temp |= UCR2_ATEN;
1214 writel(temp, sport->port.membase + UCR2);
1215
Lucas Stach184bd702015-09-04 17:52:40 +02001216 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1217
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001218 sport->dma_is_enabled = 1;
1219}
1220
1221static void imx_disable_dma(struct imx_port *sport)
1222{
1223 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001224
1225 /* clear UCR1 */
1226 temp = readl(sport->port.membase + UCR1);
1227 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1228 writel(temp, sport->port.membase + UCR1);
1229
1230 /* clear UCR2 */
1231 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001232 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001233 writel(temp, sport->port.membase + UCR2);
1234
Lucas Stach184bd702015-09-04 17:52:40 +02001235 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1236
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001237 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001238}
1239
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001240/* half the RX buffer size */
1241#define CTSTL 16
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243static int imx_startup(struct uart_port *port)
1244{
1245 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001246 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001247 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
Huang Shijie1cf93e02013-06-28 13:39:42 +08001249 retval = clk_prepare_enable(sport->clk_per);
1250 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001251 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001252 retval = clk_prepare_enable(sport->clk_ipg);
1253 if (retval) {
1254 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001255 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001256 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001257
Lucas Stachcc323822015-09-04 17:52:37 +02001258 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260 /* disable the DREN bit (Data Ready interrupt enable) before
1261 * requesting IRQs
1262 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001263 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001264
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001265 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301266 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1267 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001268
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001269 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Lucas Stach7e115772015-09-04 17:52:42 +02001271 /* Can we enable the DMA support? */
Martyn Welch1c06bde62016-09-01 11:30:46 +02001272 if (!uart_console(port) && !sport->dma_is_inited)
Lucas Stach7e115772015-09-04 17:52:42 +02001273 imx_uart_dma_init(sport);
1274
Jiada Wang53794182015-04-13 18:31:43 +09001275 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001276 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001277 i = 100;
1278
1279 temp = readl(sport->port.membase + UCR2);
1280 temp &= ~UCR2_SRST;
1281 writel(temp, sport->port.membase + UCR2);
1282
1283 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1284 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 /*
1287 * Finally, clear and enable interrupts
1288 */
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001289 writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001290 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
Lucas Stach7e115772015-09-04 17:52:42 +02001292 if (sport->dma_is_inited && !sport->dma_is_enabled)
1293 imx_enable_dma(sport);
1294
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001295 temp = readl(sport->port.membase + UCR1);
Nandor Han6376cd32017-06-28 15:59:36 +02001296 temp |= UCR1_RRDYEN | UCR1_UARTEN;
1297 if (sport->have_rtscts)
1298 temp |= UCR1_RTSDEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001299
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001300 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001302 temp = readl(sport->port.membase + UCR4);
1303 temp |= UCR4_OREN;
1304 writel(temp, sport->port.membase + UCR4);
1305
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001306 temp = readl(sport->port.membase + UCR2);
1307 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001308 if (!sport->have_rtscts)
1309 temp |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001310 /*
1311 * make sure the edge sensitive RTS-irq is disabled,
1312 * we're using RTSD instead.
1313 */
1314 if (!is_imx1_uart(sport))
1315 temp &= ~UCR2_RTSEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001316 writel(temp, sport->port.membase + UCR2);
1317
Huang Shijiea496e622013-07-08 17:14:17 +08001318 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001319 temp = readl(sport->port.membase + UCR3);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001320
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001321 temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001322
1323 if (sport->dte_mode)
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001324 /* disable broken interrupts */
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001325 temp &= ~(UCR3_RI | UCR3_DCD);
1326
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001327 writel(temp, sport->port.membase + UCR3);
1328 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001329
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 /*
1331 * Enable modem status interrupts
1332 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 imx_enable_ms(&sport->port);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001334
1335 /*
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001336 * Start RX DMA immediately instead of waiting for RX FIFO interrupts.
1337 * In our iMX53 the average delay for the first reception dropped from
1338 * approximately 35000 microseconds to 1000 microseconds.
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001339 */
1340 if (sport->dma_is_enabled) {
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001341 imx_disable_rx_int(sport);
1342 start_rx_dma(sport);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001343 }
1344
Sachin Kamat82313e62013-01-07 10:25:02 +05301345 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
1347 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348}
1349
1350static void imx_shutdown(struct uart_port *port)
1351{
1352 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001353 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001354 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001356 if (sport->dma_is_enabled) {
Nandor Han9d297232016-08-08 15:38:27 +03001357 sport->dma_is_rxing = 0;
1358 sport->dma_is_txing = 0;
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001359 dmaengine_terminate_sync(sport->dma_chan_tx);
1360 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001361
Jiada Wang73631812014-12-09 18:11:23 +09001362 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001363 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001364 imx_stop_rx(port);
1365 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001366 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001367 imx_uart_dma_exit(sport);
1368 }
1369
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001370 mctrl_gpio_disable_ms(sport->gpios);
1371
Xinyu Chen9ec18822012-08-27 09:36:51 +02001372 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001373 temp = readl(sport->port.membase + UCR2);
1374 temp &= ~(UCR2_TXEN);
1375 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001376 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001377
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 /*
1379 * Stop our timer.
1380 */
1381 del_timer_sync(&sport->timer);
1382
1383 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 * Disable all interrupts, port and break condition.
1385 */
1386
Xinyu Chen9ec18822012-08-27 09:36:51 +02001387 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001388 temp = readl(sport->port.membase + UCR1);
1389 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001390
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001391 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001392 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001393
Huang Shijie1cf93e02013-06-28 13:39:42 +08001394 clk_disable_unprepare(sport->clk_per);
1395 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396}
1397
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001398static void imx_flush_buffer(struct uart_port *port)
1399{
1400 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001401 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001402 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001403 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001404
Dirk Behme82e86ae2014-12-09 18:11:27 +09001405 if (!sport->dma_chan_tx)
1406 return;
1407
1408 sport->tx_bytes = 0;
1409 dmaengine_terminate_all(sport->dma_chan_tx);
1410 if (sport->dma_is_txing) {
1411 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1412 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001413 temp = readl(sport->port.membase + UCR1);
1414 temp &= ~UCR1_TDMAEN;
1415 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001416 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001417 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001418
1419 /*
1420 * According to the Reference Manual description of the UART SRST bit:
1421 * "Reset the transmit and receive state machines,
1422 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1423 * and UTS[6-3]". As we don't need to restore the old values from
1424 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1425 */
1426 ubir = readl(sport->port.membase + UBIR);
1427 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001428 uts = readl(sport->port.membase + IMX21_UTS);
1429
1430 temp = readl(sport->port.membase + UCR2);
1431 temp &= ~UCR2_SRST;
1432 writel(temp, sport->port.membase + UCR2);
1433
1434 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1435 udelay(1);
1436
1437 /* Restore the registers */
1438 writel(ubir, sport->port.membase + UBIR);
1439 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001440 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001441}
1442
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443static void
Alan Cox606d0992006-12-08 02:38:45 -08001444imx_set_termios(struct uart_port *port, struct ktermios *termios,
1445 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446{
1447 struct imx_port *sport = (struct imx_port *)port;
1448 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001449 unsigned long ucr2, old_ucr1, old_ucr2;
1450 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001452 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001453 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001454 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
1456 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 * We only support CS7 and CS8.
1458 */
1459 while ((termios->c_cflag & CSIZE) != CS7 &&
1460 (termios->c_cflag & CSIZE) != CS8) {
1461 termios->c_cflag &= ~CSIZE;
1462 termios->c_cflag |= old_csize;
1463 old_csize = CS8;
1464 }
1465
1466 if ((termios->c_cflag & CSIZE) == CS8)
1467 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1468 else
1469 ucr2 = UCR2_SRST | UCR2_IRTS;
1470
1471 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301472 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001473 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001474
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001475 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001476 /*
1477 * RTS is mandatory for rs485 operation, so keep
1478 * it under manual control and keep transmitter
1479 * disabled.
1480 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001481 if (port->rs485.flags &
1482 SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001483 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001484 else
1485 imx_port_rts_inactive(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001486 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001487 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001488 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001489 } else {
1490 termios->c_cflag &= ~CRTSCTS;
1491 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001492 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001493 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001494 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001495 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001496 else
1497 imx_port_rts_inactive(sport, &ucr2);
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001498 }
1499
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
1501 if (termios->c_cflag & CSTOPB)
1502 ucr2 |= UCR2_STPB;
1503 if (termios->c_cflag & PARENB) {
1504 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001505 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 ucr2 |= UCR2_PROE;
1507 }
1508
Eric Miao995234d2011-12-23 05:39:27 +08001509 del_timer_sync(&sport->timer);
1510
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 /*
1512 * Ask the core to calculate the divisor for us.
1513 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001514 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 quot = uart_get_divisor(port, baud);
1516
1517 spin_lock_irqsave(&sport->port.lock, flags);
1518
1519 sport->port.read_status_mask = 0;
1520 if (termios->c_iflag & INPCK)
1521 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1522 if (termios->c_iflag & (BRKINT | PARMRK))
1523 sport->port.read_status_mask |= URXD_BRK;
1524
1525 /*
1526 * Characters to ignore
1527 */
1528 sport->port.ignore_status_mask = 0;
1529 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001530 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 if (termios->c_iflag & IGNBRK) {
1532 sport->port.ignore_status_mask |= URXD_BRK;
1533 /*
1534 * If we're ignoring parity and break indicators,
1535 * ignore overruns too (for real raw support).
1536 */
1537 if (termios->c_iflag & IGNPAR)
1538 sport->port.ignore_status_mask |= URXD_OVRRUN;
1539 }
1540
Jiada Wang55d86932014-12-09 18:11:22 +09001541 if ((termios->c_cflag & CREAD) == 0)
1542 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1543
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 /*
1545 * Update the per-port timeout.
1546 */
1547 uart_update_timeout(port, termios->c_cflag, baud);
1548
1549 /*
1550 * disable interrupts and drain transmitter
1551 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001552 old_ucr1 = readl(sport->port.membase + UCR1);
1553 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1554 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
Sachin Kamat82313e62013-01-07 10:25:02 +05301556 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 barrier();
1558
1559 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001560 old_ucr2 = readl(sport->port.membase + UCR2);
1561 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001562 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001563 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001565 /* custom-baudrate handling */
1566 div = sport->port.uartclk / (baud * 16);
1567 if (baud == 38400 && quot != div)
1568 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001569
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001570 div = sport->port.uartclk / (baud * 16);
1571 if (div > 7)
1572 div = 7;
1573 if (!div)
1574 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001575
Oskar Schirmer534fca02009-06-11 14:52:23 +01001576 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1577 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001578
Alan Coxeab4f5a2010-06-01 22:52:52 +02001579 tdiv64 = sport->port.uartclk;
1580 tdiv64 *= num;
1581 do_div(tdiv64, denom * 16 * div);
1582 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001583 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001584
Oskar Schirmer534fca02009-06-11 14:52:23 +01001585 num -= 1;
1586 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001587
1588 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001589 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Sascha Hauer036bb152008-07-05 10:02:44 +02001590 writel(ufcr, sport->port.membase + UFCR);
1591
Oskar Schirmer534fca02009-06-11 14:52:23 +01001592 writel(num, sport->port.membase + UBIR);
1593 writel(denom, sport->port.membase + UBMR);
1594
Huang Shijiea496e622013-07-08 17:14:17 +08001595 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001596 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001597 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001599 writel(old_ucr1, sport->port.membase + UCR1);
1600
1601 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001602 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
1604 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1605 imx_enable_ms(&sport->port);
1606
1607 spin_unlock_irqrestore(&sport->port.lock, flags);
1608}
1609
1610static const char *imx_type(struct uart_port *port)
1611{
1612 struct imx_port *sport = (struct imx_port *)port;
1613
1614 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1615}
1616
1617/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 * Configure/autoconfigure the port.
1619 */
1620static void imx_config_port(struct uart_port *port, int flags)
1621{
1622 struct imx_port *sport = (struct imx_port *)port;
1623
Alexander Shiyanda82f992014-02-22 16:01:33 +04001624 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 sport->port.type = PORT_IMX;
1626}
1627
1628/*
1629 * Verify the new serial_struct (for TIOCSSERIAL).
1630 * The only change we allow are to the flags and type, and
1631 * even then only between PORT_IMX and PORT_UNKNOWN
1632 */
1633static int
1634imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1635{
1636 struct imx_port *sport = (struct imx_port *)port;
1637 int ret = 0;
1638
1639 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1640 ret = -EINVAL;
1641 if (sport->port.irq != ser->irq)
1642 ret = -EINVAL;
1643 if (ser->io_type != UPIO_MEM)
1644 ret = -EINVAL;
1645 if (sport->port.uartclk / 16 != ser->baud_base)
1646 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001647 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 ret = -EINVAL;
1649 if (sport->port.iobase != ser->port)
1650 ret = -EINVAL;
1651 if (ser->hub6 != 0)
1652 ret = -EINVAL;
1653 return ret;
1654}
1655
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001656#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001657
1658static int imx_poll_init(struct uart_port *port)
1659{
1660 struct imx_port *sport = (struct imx_port *)port;
1661 unsigned long flags;
1662 unsigned long temp;
1663 int retval;
1664
1665 retval = clk_prepare_enable(sport->clk_ipg);
1666 if (retval)
1667 return retval;
1668 retval = clk_prepare_enable(sport->clk_per);
1669 if (retval)
1670 clk_disable_unprepare(sport->clk_ipg);
1671
Lucas Stachcc323822015-09-04 17:52:37 +02001672 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001673
1674 spin_lock_irqsave(&sport->port.lock, flags);
1675
1676 temp = readl(sport->port.membase + UCR1);
1677 if (is_imx1_uart(sport))
1678 temp |= IMX1_UCR1_UARTCLKEN;
1679 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1680 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1681 writel(temp, sport->port.membase + UCR1);
1682
1683 temp = readl(sport->port.membase + UCR2);
1684 temp |= UCR2_RXEN;
1685 writel(temp, sport->port.membase + UCR2);
1686
1687 spin_unlock_irqrestore(&sport->port.lock, flags);
1688
1689 return 0;
1690}
1691
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001692static int imx_poll_get_char(struct uart_port *port)
1693{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001694 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001695 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001696
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001697 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001698}
1699
1700static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1701{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001702 unsigned int status;
1703
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001704 /* drain */
1705 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001706 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001707 } while (~status & USR1_TRDY);
1708
1709 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001710 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001711
1712 /* flush */
1713 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001714 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001715 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001716}
1717#endif
1718
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001719static int imx_rs485_config(struct uart_port *port,
1720 struct serial_rs485 *rs485conf)
1721{
1722 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001723 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001724
1725 /* unimplemented */
1726 rs485conf->delay_rts_before_send = 0;
1727 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001728
1729 /* RTS is required to control the transmitter */
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02001730 if (!sport->have_rtscts && !sport->have_rtsgpio)
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001731 rs485conf->flags &= ~SER_RS485_ENABLED;
1732
1733 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001734 /* disable transmitter */
1735 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001736 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001737 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -02001738 else
1739 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001740 writel(temp, sport->port.membase + UCR2);
1741 }
1742
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001743 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1744 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1745 rs485conf->flags & SER_RS485_RX_DURING_TX) {
1746 temp = readl(sport->port.membase + UCR2);
1747 temp |= UCR2_RXEN;
1748 writel(temp, sport->port.membase + UCR2);
1749 }
1750
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001751 port->rs485 = *rs485conf;
1752
1753 return 0;
1754}
1755
Julia Lawall069a47e2016-09-01 19:51:35 +02001756static const struct uart_ops imx_pops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 .tx_empty = imx_tx_empty,
1758 .set_mctrl = imx_set_mctrl,
1759 .get_mctrl = imx_get_mctrl,
1760 .stop_tx = imx_stop_tx,
1761 .start_tx = imx_start_tx,
1762 .stop_rx = imx_stop_rx,
1763 .enable_ms = imx_enable_ms,
1764 .break_ctl = imx_break_ctl,
1765 .startup = imx_startup,
1766 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001767 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 .set_termios = imx_set_termios,
1769 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 .config_port = imx_config_port,
1771 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001772#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001773 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001774 .poll_get_char = imx_poll_get_char,
1775 .poll_put_char = imx_poll_put_char,
1776#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777};
1778
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001779static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780
1781#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001782static void imx_console_putchar(struct uart_port *port, int ch)
1783{
1784 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001785
Shawn Guofe6b5402011-06-25 02:04:33 +08001786 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001787 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001788
1789 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001790}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
1792/*
1793 * Interrupts are disabled on entering
1794 */
1795static void
1796imx_console_write(struct console *co, const char *s, unsigned int count)
1797{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001798 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001799 struct imx_port_ucrs old_ucr;
1800 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001801 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001802 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001803 int retval;
1804
Fabio Estevam0c727a42015-08-18 12:43:12 -03001805 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001806 if (retval)
1807 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001808 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001809 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001810 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001811 return;
1812 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001813
Thomas Gleixner677fe552013-02-14 21:01:06 +01001814 if (sport->port.sysrq)
1815 locked = 0;
1816 else if (oops_in_progress)
1817 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1818 else
1819 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
1821 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001822 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001824 imx_port_ucrs_save(&sport->port, &old_ucr);
1825 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
Shawn Guofe6b5402011-06-25 02:04:33 +08001827 if (is_imx1_uart(sport))
1828 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001829 ucr1 |= UCR1_UARTEN;
1830 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1831
1832 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001833
Dirk Behme0ad5a812011-12-22 09:57:52 +01001834 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835
Russell Kingd3587882006-03-20 20:00:09 +00001836 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
1838 /*
1839 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001840 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001842 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
Dirk Behme0ad5a812011-12-22 09:57:52 +01001844 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001845
Thomas Gleixner677fe552013-02-14 21:01:06 +01001846 if (locked)
1847 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001848
Fabio Estevam0c727a42015-08-18 12:43:12 -03001849 clk_disable(sport->clk_ipg);
1850 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851}
1852
1853/*
1854 * If the port was already initialised (eg, by a boot loader),
1855 * try to determine the current setup.
1856 */
1857static void __init
1858imx_console_get_options(struct imx_port *sport, int *baud,
1859 int *parity, int *bits)
1860{
Sascha Hauer587897f2005-04-29 22:46:40 +01001861
Roel Kluin2e2eb502009-12-09 12:31:36 -08001862 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301864 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001865 unsigned int baud_raw;
1866 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001868 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
1870 *parity = 'n';
1871 if (ucr2 & UCR2_PREN) {
1872 if (ucr2 & UCR2_PROE)
1873 *parity = 'o';
1874 else
1875 *parity = 'e';
1876 }
1877
1878 if (ucr2 & UCR2_WS)
1879 *bits = 8;
1880 else
1881 *bits = 7;
1882
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001883 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1884 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001886 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001887 if (ucfr_rfdiv == 6)
1888 ucfr_rfdiv = 7;
1889 else
1890 ucfr_rfdiv = 6 - ucfr_rfdiv;
1891
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001892 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001893 uartclk /= ucfr_rfdiv;
1894
1895 { /*
1896 * The next code provides exact computation of
1897 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1898 * without need of float support or long long division,
1899 * which would be required to prevent 32bit arithmetic overflow
1900 */
1901 unsigned int mul = ubir + 1;
1902 unsigned int div = 16 * (ubmr + 1);
1903 unsigned int rem = uartclk % div;
1904
1905 baud_raw = (uartclk / div) * mul;
1906 baud_raw += (rem * mul + div / 2) / div;
1907 *baud = (baud_raw + 50) / 100 * 100;
1908 }
1909
Sachin Kamat82313e62013-01-07 10:25:02 +05301910 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301911 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001912 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 }
1914}
1915
1916static int __init
1917imx_console_setup(struct console *co, char *options)
1918{
1919 struct imx_port *sport;
1920 int baud = 9600;
1921 int bits = 8;
1922 int parity = 'n';
1923 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001924 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 /*
1927 * Check whether an invalid uart number has been specified, and
1928 * if so, search for the first available port that does have
1929 * console support.
1930 */
1931 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1932 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001933 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301934 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001935 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
Huang Shijie1cf93e02013-06-28 13:39:42 +08001937 /* For setting the registers, we only need to enable the ipg clock. */
1938 retval = clk_prepare_enable(sport->clk_ipg);
1939 if (retval)
1940 goto error_console;
1941
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 if (options)
1943 uart_parse_options(options, &baud, &parity, &bits, &flow);
1944 else
1945 imx_console_get_options(sport, &baud, &parity, &bits);
1946
Lucas Stachcc323822015-09-04 17:52:37 +02001947 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001948
Huang Shijie1cf93e02013-06-28 13:39:42 +08001949 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1950
Fabio Estevam0c727a42015-08-18 12:43:12 -03001951 clk_disable(sport->clk_ipg);
1952 if (retval) {
1953 clk_unprepare(sport->clk_ipg);
1954 goto error_console;
1955 }
1956
1957 retval = clk_prepare(sport->clk_per);
1958 if (retval)
1959 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001960
1961error_console:
1962 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963}
1964
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001965static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001967 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968 .write = imx_console_write,
1969 .device = uart_console_device,
1970 .setup = imx_console_setup,
1971 .flags = CON_PRINTBUFFER,
1972 .index = -1,
1973 .data = &imx_reg,
1974};
1975
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001977
1978#ifdef CONFIG_OF
1979static void imx_console_early_putchar(struct uart_port *port, int ch)
1980{
1981 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1982 cpu_relax();
1983
1984 writel_relaxed(ch, port->membase + URTX0);
1985}
1986
1987static void imx_console_early_write(struct console *con, const char *s,
1988 unsigned count)
1989{
1990 struct earlycon_device *dev = con->data;
1991
1992 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1993}
1994
1995static int __init
1996imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1997{
1998 if (!dev->port.membase)
1999 return -ENODEV;
2000
2001 dev->con->write = imx_console_early_write;
2002
2003 return 0;
2004}
2005OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
2006OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
2007#endif
2008
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009#else
2010#define IMX_CONSOLE NULL
2011#endif
2012
2013static struct uart_driver imx_reg = {
2014 .owner = THIS_MODULE,
2015 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002016 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 .major = SERIAL_IMX_MAJOR,
2018 .minor = MINOR_START,
2019 .nr = ARRAY_SIZE(imx_ports),
2020 .cons = IMX_CONSOLE,
2021};
2022
Shawn Guo22698aa2011-06-25 02:04:34 +08002023#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002024/*
2025 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2026 * could successfully get all information from dt or a negative errno.
2027 */
Shawn Guo22698aa2011-06-25 02:04:34 +08002028static int serial_imx_probe_dt(struct imx_port *sport,
2029 struct platform_device *pdev)
2030{
2031 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08002032 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002033
LABBE Corentin5f8b9042015-11-24 15:36:57 +01002034 sport->devdata = of_device_get_match_data(&pdev->dev);
2035 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002036 /* no device tree device */
2037 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002038
Shawn Guoff059672011-09-22 14:48:13 +08002039 ret = of_alias_get_id(np, "serial");
2040 if (ret < 0) {
2041 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01002042 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08002043 }
2044 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002045
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02002046 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2047 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08002048 sport->have_rtscts = 1;
2049
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002050 if (of_get_property(np, "fsl,dte-mode", NULL))
2051 sport->dte_mode = 1;
2052
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02002053 if (of_get_property(np, "rts-gpios", NULL))
2054 sport->have_rtsgpio = 1;
2055
Sascha Hauer8b25deb2017-09-21 10:13:11 +02002056 of_get_rs485_mode(np, &sport->port.rs485);
2057
Shawn Guo22698aa2011-06-25 02:04:34 +08002058 return 0;
2059}
2060#else
2061static inline int serial_imx_probe_dt(struct imx_port *sport,
2062 struct platform_device *pdev)
2063{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002064 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002065}
2066#endif
2067
2068static void serial_imx_probe_pdata(struct imx_port *sport,
2069 struct platform_device *pdev)
2070{
Jingoo Han574de552013-07-30 17:06:57 +09002071 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002072
2073 sport->port.line = pdev->id;
2074 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2075
2076 if (!pdata)
2077 return;
2078
2079 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2080 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002081}
2082
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002083static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002085 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002086 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002087 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002088 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002089 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002090
Sachin Kamat42d34192013-01-07 10:25:06 +05302091 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002092 if (!sport)
2093 return -ENOMEM;
2094
Shawn Guo22698aa2011-06-25 02:04:34 +08002095 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002096 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08002097 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002098 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302099 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002100
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002101 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002102 base = devm_ioremap_resource(&pdev->dev, res);
2103 if (IS_ERR(base))
2104 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002105
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002106 rxirq = platform_get_irq(pdev, 0);
2107 txirq = platform_get_irq(pdev, 1);
2108 rtsirq = platform_get_irq(pdev, 2);
2109
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002110 sport->port.dev = &pdev->dev;
2111 sport->port.mapbase = res->start;
2112 sport->port.membase = base;
2113 sport->port.type = PORT_IMX,
2114 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002115 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002116 sport->port.fifosize = 32;
2117 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002118 sport->port.rs485_config = imx_rs485_config;
Sascha Hauer8b25deb2017-09-21 10:13:11 +02002119 sport->port.rs485.flags |= SER_RS485_RTS_ON_SEND;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002120 sport->port.flags = UPF_BOOT_AUTOCONF;
Allen Pais177b5082017-09-22 13:56:44 +05302121 setup_timer(&sport->timer, imx_timeout, (unsigned long)sport);
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002122
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002123 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2124 if (IS_ERR(sport->gpios))
2125 return PTR_ERR(sport->gpios);
2126
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002127 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2128 if (IS_ERR(sport->clk_ipg)) {
2129 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002130 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302131 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002132 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002133
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002134 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2135 if (IS_ERR(sport->clk_per)) {
2136 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002137 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302138 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002139 }
2140
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002141 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002142
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002143 /* For register access, we only need to enable the ipg clock. */
2144 ret = clk_prepare_enable(sport->clk_ipg);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002145 if (ret) {
2146 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002147 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002148 }
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002149
2150 /* Disable interrupts before requesting them */
2151 reg = readl_relaxed(sport->port.membase + UCR1);
2152 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2153 UCR1_TXMPTYEN | UCR1_RTSDEN);
2154 writel_relaxed(reg, sport->port.membase + UCR1);
2155
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002156 if (!is_imx1_uart(sport) && sport->dte_mode) {
2157 /*
2158 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2159 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2160 * and DCD (when they are outputs) or enables the respective
2161 * irqs. So set this bit early, i.e. before requesting irqs.
2162 */
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002163 reg = readl(sport->port.membase + UFCR);
2164 if (!(reg & UFCR_DCEDTE))
2165 writel(reg | UFCR_DCEDTE, sport->port.membase + UFCR);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002166
2167 /*
2168 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2169 * enabled later because they cannot be cleared
2170 * (confirmed on i.MX25) which makes them unusable.
2171 */
2172 writel(IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2173 sport->port.membase + UCR3);
2174
2175 } else {
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002176 unsigned long ucr3 = UCR3_DSR;
2177
2178 reg = readl(sport->port.membase + UFCR);
2179 if (reg & UFCR_DCEDTE)
2180 writel(reg & ~UFCR_DCEDTE, sport->port.membase + UFCR);
2181
2182 if (!is_imx1_uart(sport))
2183 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2184 writel(ucr3, sport->port.membase + UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002185 }
2186
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002187 clk_disable_unprepare(sport->clk_ipg);
2188
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002189 /*
2190 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2191 * chips only have one interrupt.
2192 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002193 if (txirq > 0) {
2194 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002195 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002196 if (ret) {
2197 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2198 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002199 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002200 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002201
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002202 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002203 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002204 if (ret) {
2205 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2206 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002207 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002208 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002209 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002210 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002211 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002212 if (ret) {
2213 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002214 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002215 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002216 }
2217
Shawn Guo22698aa2011-06-25 02:04:34 +08002218 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002219
Richard Zhao0a86a862012-09-18 16:14:58 +08002220 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002221
Alexander Shiyan45af7802014-02-22 16:01:35 +04002222 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223}
2224
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002225static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002227 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
Alexander Shiyan45af7802014-02-22 16:01:35 +04002229 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230}
2231
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002232static void serial_imx_restore_context(struct imx_port *sport)
2233{
2234 if (!sport->context_saved)
2235 return;
2236
2237 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2238 writel(sport->saved_reg[5], sport->port.membase + UESC);
2239 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2240 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2241 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2242 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2243 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2244 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2245 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2246 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2247 sport->context_saved = false;
2248}
2249
2250static void serial_imx_save_context(struct imx_port *sport)
2251{
2252 /* Save necessary regs */
2253 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2254 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2255 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2256 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2257 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2258 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2259 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2260 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2261 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2262 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2263 sport->context_saved = true;
2264}
2265
Eduardo Valentin189550b2015-08-11 10:21:21 -07002266static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2267{
2268 unsigned int val;
2269
2270 val = readl(sport->port.membase + UCR3);
2271 if (on)
2272 val |= UCR3_AWAKEN;
2273 else
2274 val &= ~UCR3_AWAKEN;
2275 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002276
2277 val = readl(sport->port.membase + UCR1);
2278 if (on)
2279 val |= UCR1_RTSDEN;
2280 else
2281 val &= ~UCR1_RTSDEN;
2282 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002283}
2284
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002285static int imx_serial_port_suspend_noirq(struct device *dev)
2286{
2287 struct platform_device *pdev = to_platform_device(dev);
2288 struct imx_port *sport = platform_get_drvdata(pdev);
2289 int ret;
2290
2291 ret = clk_enable(sport->clk_ipg);
2292 if (ret)
2293 return ret;
2294
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002295 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002296
2297 clk_disable(sport->clk_ipg);
2298
2299 return 0;
2300}
2301
2302static int imx_serial_port_resume_noirq(struct device *dev)
2303{
2304 struct platform_device *pdev = to_platform_device(dev);
2305 struct imx_port *sport = platform_get_drvdata(pdev);
2306 int ret;
2307
2308 ret = clk_enable(sport->clk_ipg);
2309 if (ret)
2310 return ret;
2311
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002312 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002313
2314 clk_disable(sport->clk_ipg);
2315
2316 return 0;
2317}
2318
2319static int imx_serial_port_suspend(struct device *dev)
2320{
2321 struct platform_device *pdev = to_platform_device(dev);
2322 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002323
2324 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002325 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002326
2327 uart_suspend_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002328 disable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002329
Martin Fuzzey29add682016-01-05 16:53:31 +01002330 /* Needed to enable clock in suspend_noirq */
2331 return clk_prepare(sport->clk_ipg);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002332}
2333
2334static int imx_serial_port_resume(struct device *dev)
2335{
2336 struct platform_device *pdev = to_platform_device(dev);
2337 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002338
2339 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002340 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002341
2342 uart_resume_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002343 enable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002344
Martin Fuzzey29add682016-01-05 16:53:31 +01002345 clk_unprepare(sport->clk_ipg);
2346
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002347 return 0;
2348}
2349
2350static const struct dev_pm_ops imx_serial_port_pm_ops = {
2351 .suspend_noirq = imx_serial_port_suspend_noirq,
2352 .resume_noirq = imx_serial_port_resume_noirq,
2353 .suspend = imx_serial_port_suspend,
2354 .resume = imx_serial_port_resume,
2355};
2356
Russell King3ae5eae2005-11-09 22:32:44 +00002357static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002358 .probe = serial_imx_probe,
2359 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
Shawn Guofe6b5402011-06-25 02:04:33 +08002361 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002362 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002363 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002364 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002365 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002366 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367};
2368
2369static int __init imx_serial_init(void)
2370{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002371 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 if (ret)
2374 return ret;
2375
Russell King3ae5eae2005-11-09 22:32:44 +00002376 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 if (ret != 0)
2378 uart_unregister_driver(&imx_reg);
2379
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002380 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381}
2382
2383static void __exit imx_serial_exit(void)
2384{
Russell Kingc889b892005-11-21 17:05:21 +00002385 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002386 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387}
2388
2389module_init(imx_serial_init);
2390module_exit(imx_serial_exit);
2391
2392MODULE_AUTHOR("Sascha Hauer");
2393MODULE_DESCRIPTION("IMX generic serial port driver");
2394MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002395MODULE_ALIAS("platform:imx-uart");