blob: 61729d6b4eccf3418f9a532b70d905ac6363f8c4 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilsond98c52c2016-04-13 17:35:05 +0100108 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return 0;
110
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100124 } else {
125 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100131 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300166 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300197 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 vaddr += PAGE_SIZE;
199 }
200
Chris Wilsonc0336662016-05-06 15:40:21 +0100201 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100231 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100242 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 struct page *page;
248 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100249
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100261 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300262 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100263 vaddr += PAGE_SIZE;
264 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100266 }
267
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 sg_free_table(obj->pages);
269 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100380 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100386 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100405 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000444 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000445}
446
Daniel Vetter8c599672011-12-14 13:57:31 +0100447static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
473static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
Brad Volkin4c914c02014-02-18 10:15:45 -0800499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700538static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100558 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559}
560
Daniel Vetter23c18c72012-03-25 19:47:42 +0200561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200565 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
Daniel Vetterd174bd62012-03-25 19:47:40 +0200583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200610}
611
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100639 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
Eric Anholteb014592009-03-10 11:44:52 -0700748static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700753{
Daniel Vetter8461d222011-12-14 13:57:32 +0100754 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700755 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100756 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100757 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200759 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200760 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200761 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700762
Chris Wilson6eae0052016-06-20 15:05:52 +0100763 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530764 return -ENODEV;
765
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300766 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700767 remain = args->size;
768
Daniel Vetter8461d222011-12-14 13:57:32 +0100769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700770
Brad Volkin4c914c02014-02-18 10:15:45 -0800771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100772 if (ret)
773 return ret;
774
Eric Anholteb014592009-03-10 11:44:52 -0700775 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100776
Imre Deak67d5a502013-02-18 19:28:02 +0200777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200779 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100780
781 if (remain <= 0)
782 break;
783
Eric Anholteb014592009-03-10 11:44:52 -0700784 /* Operation in this page
785 *
Eric Anholteb014592009-03-10 11:44:52 -0700786 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700787 * page_length = bytes to copy for this page
788 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100789 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700793
Daniel Vetter8461d222011-12-14 13:57:32 +0100794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700802
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200803 mutex_unlock(&dev->struct_mutex);
804
Jani Nikulad330a952014-01-21 11:24:25 +0200805 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200806 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700818
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100820
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100821 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100822 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100823
Chris Wilson17793c92014-03-07 08:30:36 +0000824next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700825 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700827 offset += page_length;
828 }
829
Chris Wilson4f27b752010-10-14 15:26:45 +0100830out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100831 i915_gem_object_unpin_pages(obj);
832
Eric Anholteb014592009-03-10 11:44:52 -0700833 return ret;
834}
835
Eric Anholt673a3942008-07-30 12:06:12 -0700836/**
837 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100850 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
Chris Wilson51311d02010-11-17 09:10:42 +0000852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300856 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000857 args->size))
858 return -EFAULT;
859
Chris Wilson4f27b752010-10-14 15:26:45 +0100860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100861 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = -ENOENT;
867 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson7dcd2492010-09-26 20:21:44 +0100870 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100873 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100874 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100875 }
876
Chris Wilsondb53a302011-02-03 11:57:46 +0000877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200879 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
Chris Wilson35b62a82010-09-26 20:23:38 +0100886out:
Chris Wilson05394f32010-11-08 19:18:58 +0000887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100888unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100889 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700890 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700891}
892
Keith Packard0839ccb2008-10-30 19:38:48 -0700893/* This is the fast write path which cannot handle
894 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700895 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700896
Keith Packard0839ccb2008-10-30 19:38:48 -0700897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
902{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700903 void __iomem *vaddr_atomic;
904 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700905 unsigned long unwritten;
906
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700911 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700912 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700914}
915
Eric Anholt3de09aa2009-03-09 09:42:23 -0700916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +0200919 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700923 */
Eric Anholt673a3942008-07-30 12:06:12 -0700924static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700929{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530930 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530932 struct drm_mm_node node;
933 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700934 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530960 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530967 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200968
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530969 user_data = u64_to_user_ptr(args->data_ptr);
970 offset = args->offset;
971 remain = args->size;
972 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /* Operation in this page
974 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700992 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700997 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300998 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200999 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001012 }
Eric Anholt673a3942008-07-30 12:06:12 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001017 }
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001019out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
Rodrigo Vivide152b62015-07-07 16:28:51 -07001033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001034out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001046 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001047}
1048
Daniel Vetterd174bd62012-03-25 19:47:40 +02001049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001053static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001059{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001061 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001062
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001063 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001064 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vetterd174bd62012-03-25 19:47:40 +02001066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Chris Wilson755d2212012-09-04 21:02:55 +01001077 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001078}
1079
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001082static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001088{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 char *vaddr;
1090 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001091
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001099 user_data,
1100 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110
Chris Wilson755d2212012-09-04 21:02:55 +01001111 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001112}
1113
Eric Anholt40123c12009-03-09 13:42:30 -07001114static int
Daniel Vettere244a442012-03-25 19:47:28 +02001115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001119{
Eric Anholt40123c12009-03-09 13:42:30 -07001120 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001121 loff_t offset;
1122 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001123 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001125 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001128 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001129
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001130 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 remain = args->size;
1132
Daniel Vetter8c599672011-12-14 13:57:31 +01001133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001134
Daniel Vetter58642882012-03-25 19:47:37 +02001135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001140 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -07001141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +02001144 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001150
Chris Wilson755d2212012-09-04 21:02:55 +01001151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001156
Chris Wilson755d2212012-09-04 21:02:55 +01001157 i915_gem_object_pin_pages(obj);
1158
Eric Anholt40123c12009-03-09 13:42:30 -07001159 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001161
Imre Deak67d5a502013-02-18 19:28:02 +02001162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001164 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001165 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 if (remain <= 0)
1168 break;
1169
Eric Anholt40123c12009-03-09 13:42:30 -07001170 /* Operation in this page
1171 *
Eric Anholt40123c12009-03-09 13:42:30 -07001172 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001173 * page_length = bytes to copy for this page
1174 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001175 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001180
Daniel Vetter58642882012-03-25 19:47:37 +02001181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
Daniel Vetter8c599672011-12-14 13:57:31 +01001188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001197
Daniel Vettere244a442012-03-25 19:47:28 +02001198 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001199 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vettere244a442012-03-25 19:47:28 +02001205 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001206
Chris Wilson755d2212012-09-04 21:02:55 +01001207 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001208 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001209
Chris Wilson17793c92014-03-07 08:30:36 +00001210next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001211 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001213 offset += page_length;
1214 }
1215
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001216out:
Chris Wilson755d2212012-09-04 21:02:55 +01001217 i915_gem_object_unpin_pages(obj);
1218
Daniel Vettere244a442012-03-25 19:47:28 +02001219 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001227 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001228 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001229 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001230 }
Eric Anholt40123c12009-03-09 13:42:30 -07001231
Daniel Vetter58642882012-03-25 19:47:37 +02001232 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001234 else
1235 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001236
Rodrigo Vivide152b62015-07-07 16:28:51 -07001237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001251 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001253 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001254 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001262 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001263 args->size))
1264 return -EFAULT;
1265
Jani Nikulad330a952014-01-21 11:24:25 +02001266 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Imre Deak5d77d9c2014-11-12 16:40:35 +02001273 intel_runtime_pm_get(dev_priv);
1274
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = i915_mutex_lock_interruptible(dev);
1276 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001280 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 ret = -ENOENT;
1282 goto unlock;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Chris Wilson7dcd2492010-09-26 20:21:44 +01001285 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001288 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001289 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001290 }
1291
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
Daniel Vetter935aaa62012-03-25 19:47:35 +02001294 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001301 if (!i915_gem_object_has_struct_page(obj) ||
1302 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301303 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304 /* Note that the gtt paths might fail with non-page-backed user
1305 * pointers (e.g. gtt mappings when moving data between
1306 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001307 }
Eric Anholt673a3942008-07-30 12:06:12 -07001308
Chris Wilsond1054ee2016-07-16 18:42:36 +01001309 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001310 if (obj->phys_handle)
1311 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001312 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001313 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301314 else
1315 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001316 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001317
Chris Wilson35b62a82010-09-26 20:23:38 +01001318out:
Chris Wilson05394f32010-11-08 19:18:58 +00001319 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001321 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001322put_rpm:
1323 intel_runtime_pm_put(dev_priv);
1324
Eric Anholt673a3942008-07-30 12:06:12 -07001325 return ret;
1326}
1327
Chris Wilsonb3612372012-08-24 09:35:08 +01001328/**
1329 * Ensures that all rendering to the object has completed and the object is
1330 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001331 * @obj: i915 gem object
1332 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001333 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001334int
Chris Wilsonb3612372012-08-24 09:35:08 +01001335i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1336 bool readonly)
1337{
Chris Wilsonb4716182015-04-27 13:41:17 +01001338 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001339
Chris Wilsonb4716182015-04-27 13:41:17 +01001340 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 return 0;
1342
Chris Wilsonb4716182015-04-27 13:41:17 +01001343 if (readonly) {
1344 if (obj->last_write_req != NULL) {
1345 ret = i915_wait_request(obj->last_write_req);
1346 if (ret)
1347 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001348
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001349 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001350 if (obj->last_read_req[i] == obj->last_write_req)
1351 i915_gem_object_retire__read(obj, i);
1352 else
1353 i915_gem_object_retire__write(obj);
1354 }
1355 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001356 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001357 if (obj->last_read_req[i] == NULL)
1358 continue;
1359
1360 ret = i915_wait_request(obj->last_read_req[i]);
1361 if (ret)
1362 return ret;
1363
1364 i915_gem_object_retire__read(obj, i);
1365 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001366 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001367 }
1368
1369 return 0;
1370}
1371
1372static void
1373i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1374 struct drm_i915_gem_request *req)
1375{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001376 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001377
1378 if (obj->last_read_req[ring] == req)
1379 i915_gem_object_retire__read(obj, ring);
1380 else if (obj->last_write_req == req)
1381 i915_gem_object_retire__write(obj);
1382
Chris Wilson0c5eed62016-06-29 15:51:14 +01001383 if (!i915_reset_in_progress(&req->i915->gpu_error))
Chris Wilson05235c52016-07-20 09:21:08 +01001384 i915_gem_request_retire_upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001385}
1386
Chris Wilson3236f572012-08-24 09:35:09 +01001387/* A nonblocking variant of the above wait. This is a highly dangerous routine
1388 * as the object state may change during this call.
1389 */
1390static __must_check int
1391i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001392 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001393 bool readonly)
1394{
1395 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001396 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001397 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001398 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001399
1400 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1401 BUG_ON(!dev_priv->mm.interruptible);
1402
Chris Wilsonb4716182015-04-27 13:41:17 +01001403 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001404 return 0;
1405
Chris Wilsonb4716182015-04-27 13:41:17 +01001406 if (readonly) {
1407 struct drm_i915_gem_request *req;
1408
1409 req = obj->last_write_req;
1410 if (req == NULL)
1411 return 0;
1412
Chris Wilsonb4716182015-04-27 13:41:17 +01001413 requests[n++] = i915_gem_request_reference(req);
1414 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001415 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001416 struct drm_i915_gem_request *req;
1417
1418 req = obj->last_read_req[i];
1419 if (req == NULL)
1420 continue;
1421
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 requests[n++] = i915_gem_request_reference(req);
1423 }
1424 }
1425
1426 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001427 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001428 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001429 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001430 mutex_lock(&dev->struct_mutex);
1431
Chris Wilsonb4716182015-04-27 13:41:17 +01001432 for (i = 0; i < n; i++) {
1433 if (ret == 0)
1434 i915_gem_object_retire_request(obj, requests[i]);
1435 i915_gem_request_unreference(requests[i]);
1436 }
1437
1438 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001439}
1440
Chris Wilson2e1b8732015-04-27 13:41:22 +01001441static struct intel_rps_client *to_rps_client(struct drm_file *file)
1442{
1443 struct drm_i915_file_private *fpriv = file->driver_priv;
1444 return &fpriv->rps;
1445}
1446
Chris Wilsonaeecc962016-06-17 14:46:39 -03001447static enum fb_op_origin
1448write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1449{
1450 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1451 ORIGIN_GTT : ORIGIN_CPU;
1452}
1453
Eric Anholt673a3942008-07-30 12:06:12 -07001454/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001455 * Called when user space prepares to use an object with the CPU, either
1456 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001457 * @dev: drm device
1458 * @data: ioctl data blob
1459 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001460 */
1461int
1462i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001463 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001464{
1465 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001466 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001467 uint32_t read_domains = args->read_domains;
1468 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001469 int ret;
1470
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001471 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001472 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001473 return -EINVAL;
1474
Chris Wilson21d509e2009-06-06 09:46:02 +01001475 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001476 return -EINVAL;
1477
1478 /* Having something in the write domain implies it's in the read
1479 * domain, and only that read domain. Enforce that in the request.
1480 */
1481 if (write_domain != 0 && read_domains != write_domain)
1482 return -EINVAL;
1483
Chris Wilson76c1dec2010-09-25 11:22:51 +01001484 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001485 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001487
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001488 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001489 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001490 ret = -ENOENT;
1491 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001492 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001493
Chris Wilson3236f572012-08-24 09:35:09 +01001494 /* Try to flush the object off the GPU without holding the lock.
1495 * We will repeat the flush holding the lock in the normal manner
1496 * to catch cases where we are gazumped.
1497 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001498 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001499 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001500 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001501 if (ret)
1502 goto unref;
1503
Chris Wilson43566de2015-01-02 16:29:29 +05301504 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001505 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301506 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001507 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001508
Daniel Vetter031b6982015-06-26 19:35:16 +02001509 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001510 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001511
Chris Wilson3236f572012-08-24 09:35:09 +01001512unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001513 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001515 mutex_unlock(&dev->struct_mutex);
1516 return ret;
1517}
1518
1519/**
1520 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001521 * @dev: drm device
1522 * @data: ioctl data blob
1523 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001524 */
1525int
1526i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001527 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001528{
1529 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001530 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001531 int ret = 0;
1532
Chris Wilson76c1dec2010-09-25 11:22:51 +01001533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001534 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001535 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001536
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001537 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001539 ret = -ENOENT;
1540 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001541 }
1542
Eric Anholt673a3942008-07-30 12:06:12 -07001543 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001544 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001545 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001546
Chris Wilson05394f32010-11-08 19:18:58 +00001547 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001548unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001549 mutex_unlock(&dev->struct_mutex);
1550 return ret;
1551}
1552
1553/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001554 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1555 * it is mapped to.
1556 * @dev: drm device
1557 * @data: ioctl data blob
1558 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001559 *
1560 * While the mapping holds a reference on the contents of the object, it doesn't
1561 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001562 *
1563 * IMPORTANT:
1564 *
1565 * DRM driver writers who look a this function as an example for how to do GEM
1566 * mmap support, please don't implement mmap support like here. The modern way
1567 * to implement DRM mmap support is with an mmap offset ioctl (like
1568 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1569 * That way debug tooling like valgrind will understand what's going on, hiding
1570 * the mmap call in a driver private ioctl will break that. The i915 driver only
1571 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001572 */
1573int
1574i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001575 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001576{
1577 struct drm_i915_gem_mmap *args = data;
1578 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001579 unsigned long addr;
1580
Akash Goel1816f922015-01-02 16:29:30 +05301581 if (args->flags & ~(I915_MMAP_WC))
1582 return -EINVAL;
1583
Borislav Petkov568a58e2016-03-29 17:42:01 +02001584 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301585 return -ENODEV;
1586
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001587 obj = drm_gem_object_lookup(file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001588 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001589 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001590
Daniel Vetter1286ff72012-05-10 15:25:09 +02001591 /* prime objects have no backing filp to GEM mmap
1592 * pages from.
1593 */
1594 if (!obj->filp) {
1595 drm_gem_object_unreference_unlocked(obj);
1596 return -EINVAL;
1597 }
1598
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001599 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001600 PROT_READ | PROT_WRITE, MAP_SHARED,
1601 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301602 if (args->flags & I915_MMAP_WC) {
1603 struct mm_struct *mm = current->mm;
1604 struct vm_area_struct *vma;
1605
Michal Hocko80a89a52016-05-23 16:26:11 -07001606 if (down_write_killable(&mm->mmap_sem)) {
1607 drm_gem_object_unreference_unlocked(obj);
1608 return -EINTR;
1609 }
Akash Goel1816f922015-01-02 16:29:30 +05301610 vma = find_vma(mm, addr);
1611 if (vma)
1612 vma->vm_page_prot =
1613 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1614 else
1615 addr = -ENOMEM;
1616 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001617
1618 /* This may race, but that's ok, it only gets set */
1619 WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301620 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001621 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001622 if (IS_ERR((void *)addr))
1623 return addr;
1624
1625 args->addr_ptr = (uint64_t) addr;
1626
1627 return 0;
1628}
1629
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630/**
1631 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001632 * @vma: VMA in question
1633 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634 *
1635 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1636 * from userspace. The fault handler takes care of binding the object to
1637 * the GTT (if needed), allocating and programming a fence register (again,
1638 * only if needed based on whether the old reg is still valid or the object
1639 * is tiled) and inserting a new PTE into the faulting process.
1640 *
1641 * Note that the faulting process may involve evicting existing objects
1642 * from the GTT and/or fence registers to make room. So performance may
1643 * suffer if the GTT working set is large or there are few fence registers
1644 * left.
1645 */
1646int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1647{
Chris Wilson05394f32010-11-08 19:18:58 +00001648 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1649 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001650 struct drm_i915_private *dev_priv = to_i915(dev);
1651 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001652 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001653 pgoff_t page_offset;
1654 unsigned long pfn;
1655 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001656 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001657
Paulo Zanonif65c9162013-11-27 18:20:34 -02001658 intel_runtime_pm_get(dev_priv);
1659
Jesse Barnesde151cf2008-11-12 10:03:55 -08001660 /* We don't use vmf->pgoff since that has the fake offset */
1661 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1662 PAGE_SHIFT;
1663
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001664 ret = i915_mutex_lock_interruptible(dev);
1665 if (ret)
1666 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001667
Chris Wilsondb53a302011-02-03 11:57:46 +00001668 trace_i915_gem_object_fault(obj, page_offset, true, write);
1669
Chris Wilson6e4930f2014-02-07 18:37:06 -02001670 /* Try to flush the object off the GPU first without holding the lock.
1671 * Upon reacquiring the lock, we will perform our sanity checks and then
1672 * repeat the flush holding the lock in the normal manner to catch cases
1673 * where we are gazumped.
1674 */
1675 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1676 if (ret)
1677 goto unlock;
1678
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001679 /* Access to snoopable pages through the GTT is incoherent. */
1680 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001681 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001682 goto unlock;
1683 }
1684
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001685 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001686 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001687 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001688 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001689
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001690 memset(&view, 0, sizeof(view));
1691 view.type = I915_GGTT_VIEW_PARTIAL;
1692 view.params.partial.offset = rounddown(page_offset, chunk_size);
1693 view.params.partial.size =
1694 min_t(unsigned int,
1695 chunk_size,
1696 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1697 view.params.partial.offset);
1698 }
1699
1700 /* Now pin it into the GTT if needed */
1701 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001702 if (ret)
1703 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001704
Chris Wilsonc9839302012-11-20 10:45:17 +00001705 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1706 if (ret)
1707 goto unpin;
1708
1709 ret = i915_gem_object_get_fence(obj);
1710 if (ret)
1711 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001712
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001713 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001714 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001715 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001716 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001717
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001718 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1719 /* Overriding existing pages in partial view does not cause
1720 * us any trouble as TLBs are still valid because the fault
1721 * is due to userspace losing part of the mapping or never
1722 * having accessed it before (at this partials' range).
1723 */
1724 unsigned long base = vma->vm_start +
1725 (view.params.partial.offset << PAGE_SHIFT);
1726 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001727
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001728 for (i = 0; i < view.params.partial.size; i++) {
1729 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001730 if (ret)
1731 break;
1732 }
1733
1734 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001735 } else {
1736 if (!obj->fault_mappable) {
1737 unsigned long size = min_t(unsigned long,
1738 vma->vm_end - vma->vm_start,
1739 obj->base.size);
1740 int i;
1741
1742 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1743 ret = vm_insert_pfn(vma,
1744 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1745 pfn + i);
1746 if (ret)
1747 break;
1748 }
1749
1750 obj->fault_mappable = true;
1751 } else
1752 ret = vm_insert_pfn(vma,
1753 (unsigned long)vmf->virtual_address,
1754 pfn + page_offset);
1755 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001756unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001757 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001758unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001759 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001760out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001762 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001763 /*
1764 * We eat errors when the gpu is terminally wedged to avoid
1765 * userspace unduly crashing (gl has no provisions for mmaps to
1766 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1767 * and so needs to be reported.
1768 */
1769 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001770 ret = VM_FAULT_SIGBUS;
1771 break;
1772 }
Chris Wilson045e7692010-11-07 09:18:22 +00001773 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001774 /*
1775 * EAGAIN means the gpu is hung and we'll wait for the error
1776 * handler to reset everything when re-faulting in
1777 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001778 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001779 case 0:
1780 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001781 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001782 case -EBUSY:
1783 /*
1784 * EBUSY is ok: this just means that another thread
1785 * already did the job.
1786 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001787 ret = VM_FAULT_NOPAGE;
1788 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001789 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001790 ret = VM_FAULT_OOM;
1791 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001792 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001793 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001794 ret = VM_FAULT_SIGBUS;
1795 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001797 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001798 ret = VM_FAULT_SIGBUS;
1799 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001801
1802 intel_runtime_pm_put(dev_priv);
1803 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001804}
1805
1806/**
Chris Wilson901782b2009-07-10 08:18:50 +01001807 * i915_gem_release_mmap - remove physical page mappings
1808 * @obj: obj in question
1809 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001810 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001811 * relinquish ownership of the pages back to the system.
1812 *
1813 * It is vital that we remove the page mapping if we have mapped a tiled
1814 * object through the GTT and then lose the fence register due to
1815 * resource pressure. Similarly if the object has been moved out of the
1816 * aperture, than pages mapped into userspace must be revoked. Removing the
1817 * mapping will then trigger a page fault on the next user access, allowing
1818 * fixup by i915_gem_fault().
1819 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001820void
Chris Wilson05394f32010-11-08 19:18:58 +00001821i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001822{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001823 /* Serialisation between user GTT access and our code depends upon
1824 * revoking the CPU's PTE whilst the mutex is held. The next user
1825 * pagefault then has to wait until we release the mutex.
1826 */
1827 lockdep_assert_held(&obj->base.dev->struct_mutex);
1828
Chris Wilson6299f992010-11-24 12:23:44 +00001829 if (!obj->fault_mappable)
1830 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001831
David Herrmann6796cb12014-01-03 14:24:19 +01001832 drm_vma_node_unmap(&obj->base.vma_node,
1833 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001834
1835 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1836 * memory transactions from userspace before we return. The TLB
1837 * flushing implied above by changing the PTE above *should* be
1838 * sufficient, an extra barrier here just provides us with a bit
1839 * of paranoid documentation about our requirement to serialise
1840 * memory writes before touching registers / GSM.
1841 */
1842 wmb();
1843
Chris Wilson6299f992010-11-24 12:23:44 +00001844 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001845}
1846
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001847void
1848i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1849{
1850 struct drm_i915_gem_object *obj;
1851
1852 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1853 i915_gem_release_mmap(obj);
1854}
1855
Imre Deak0fa87792013-01-07 21:47:35 +02001856uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001857i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001858{
Chris Wilsone28f8712011-07-18 13:11:49 -07001859 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001860
1861 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001862 tiling_mode == I915_TILING_NONE)
1863 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001864
1865 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001866 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07001867 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001868 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001869 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001870
Chris Wilsone28f8712011-07-18 13:11:49 -07001871 while (gtt_size < size)
1872 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001873
Chris Wilsone28f8712011-07-18 13:11:49 -07001874 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001875}
1876
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877/**
1878 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001879 * @dev: drm device
1880 * @size: object size
1881 * @tiling_mode: tiling mode
1882 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 *
1884 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001885 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001886 */
Imre Deakd865110c2013-01-07 21:47:33 +02001887uint32_t
1888i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1889 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891 /*
1892 * Minimum alignment is 4k (GTT page size), but might be greater
1893 * if a fence register is needed for the object.
1894 */
Imre Deakd865110c2013-01-07 21:47:33 +02001895 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001896 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001897 return 4096;
1898
1899 /*
1900 * Previous chips need to be aligned to the size of the smallest
1901 * fence register that can contain the object.
1902 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001903 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001904}
1905
Chris Wilsond8cb5082012-08-11 15:41:03 +01001906static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1907{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001908 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001909 int ret;
1910
Daniel Vetterda494d72012-12-20 15:11:16 +01001911 dev_priv->mm.shrinker_no_lock_stealing = true;
1912
Chris Wilsond8cb5082012-08-11 15:41:03 +01001913 ret = drm_gem_create_mmap_offset(&obj->base);
1914 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001915 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001916
1917 /* Badly fragmented mmap space? The only way we can recover
1918 * space is by destroying unwanted objects. We can't randomly release
1919 * mmap_offsets as userspace expects them to be persistent for the
1920 * lifetime of the objects. The closest we can is to release the
1921 * offsets on purgeable objects by truncating it and marking it purged,
1922 * which prevents userspace from ever using that object again.
1923 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001924 i915_gem_shrink(dev_priv,
1925 obj->base.size >> PAGE_SHIFT,
1926 I915_SHRINK_BOUND |
1927 I915_SHRINK_UNBOUND |
1928 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001929 ret = drm_gem_create_mmap_offset(&obj->base);
1930 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001931 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001932
1933 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001934 ret = drm_gem_create_mmap_offset(&obj->base);
1935out:
1936 dev_priv->mm.shrinker_no_lock_stealing = false;
1937
1938 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001939}
1940
1941static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1942{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001943 drm_gem_free_mmap_offset(&obj->base);
1944}
1945
Dave Airlieda6b51d2014-12-24 13:11:17 +10001946int
Dave Airlieff72145b2011-02-07 12:16:14 +10001947i915_gem_mmap_gtt(struct drm_file *file,
1948 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001949 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001950 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001951{
Chris Wilson05394f32010-11-08 19:18:58 +00001952 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001953 int ret;
1954
Chris Wilson76c1dec2010-09-25 11:22:51 +01001955 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001956 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001957 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001959 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001960 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001961 ret = -ENOENT;
1962 goto unlock;
1963 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001964
Chris Wilson05394f32010-11-08 19:18:58 +00001965 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001966 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001967 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001968 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001969 }
1970
Chris Wilsond8cb5082012-08-11 15:41:03 +01001971 ret = i915_gem_object_create_mmap_offset(obj);
1972 if (ret)
1973 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001974
David Herrmann0de23972013-07-24 21:07:52 +02001975 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001976
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001977out:
Chris Wilson05394f32010-11-08 19:18:58 +00001978 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001979unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001980 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001981 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001982}
1983
Dave Airlieff72145b2011-02-07 12:16:14 +10001984/**
1985 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1986 * @dev: DRM device
1987 * @data: GTT mapping ioctl data
1988 * @file: GEM object info
1989 *
1990 * Simply returns the fake offset to userspace so it can mmap it.
1991 * The mmap call will end up in drm_gem_mmap(), which will set things
1992 * up so we can get faults in the handler above.
1993 *
1994 * The fault handler will take care of binding the object into the GTT
1995 * (since it may have been evicted to make room for something), allocating
1996 * a fence register, and mapping the appropriate aperture address into
1997 * userspace.
1998 */
1999int
2000i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file)
2002{
2003 struct drm_i915_gem_mmap_gtt *args = data;
2004
Dave Airlieda6b51d2014-12-24 13:11:17 +10002005 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002006}
2007
Daniel Vetter225067e2012-08-20 10:23:20 +02002008/* Immediately discard the backing storage */
2009static void
2010i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002011{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002012 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002013
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002014 if (obj->base.filp == NULL)
2015 return;
2016
Daniel Vetter225067e2012-08-20 10:23:20 +02002017 /* Our goal here is to return as much of the memory as
2018 * is possible back to the system as we are called from OOM.
2019 * To do this we must instruct the shmfs to drop all of its
2020 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002021 */
Chris Wilson55372522014-03-25 13:23:06 +00002022 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002023 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002024}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002025
Chris Wilson55372522014-03-25 13:23:06 +00002026/* Try to discard unwanted pages */
2027static void
2028i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002029{
Chris Wilson55372522014-03-25 13:23:06 +00002030 struct address_space *mapping;
2031
2032 switch (obj->madv) {
2033 case I915_MADV_DONTNEED:
2034 i915_gem_object_truncate(obj);
2035 case __I915_MADV_PURGED:
2036 return;
2037 }
2038
2039 if (obj->base.filp == NULL)
2040 return;
2041
2042 mapping = file_inode(obj->base.filp)->i_mapping,
2043 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002044}
2045
Chris Wilson5cdf5882010-09-27 15:51:07 +01002046static void
Chris Wilson05394f32010-11-08 19:18:58 +00002047i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002048{
Dave Gordon85d12252016-05-20 11:54:06 +01002049 struct sgt_iter sgt_iter;
2050 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002051 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002052
Chris Wilson05394f32010-11-08 19:18:58 +00002053 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002054
Chris Wilson6c085a72012-08-20 11:40:46 +02002055 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002056 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002057 /* In the event of a disaster, abandon all caches and
2058 * hope for the best.
2059 */
Chris Wilson2c225692013-08-09 12:26:45 +01002060 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002061 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2062 }
2063
Imre Deake2273302015-07-09 12:59:05 +03002064 i915_gem_gtt_finish_object(obj);
2065
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002066 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002067 i915_gem_object_save_bit_17_swizzle(obj);
2068
Chris Wilson05394f32010-11-08 19:18:58 +00002069 if (obj->madv == I915_MADV_DONTNEED)
2070 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002071
Dave Gordon85d12252016-05-20 11:54:06 +01002072 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002073 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002074 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002075
Chris Wilson05394f32010-11-08 19:18:58 +00002076 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002077 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002078
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002079 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002080 }
Chris Wilson05394f32010-11-08 19:18:58 +00002081 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002082
Chris Wilson9da3da62012-06-01 15:20:22 +01002083 sg_free_table(obj->pages);
2084 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002085}
2086
Chris Wilsondd624af2013-01-15 12:39:35 +00002087int
Chris Wilson37e680a2012-06-07 15:38:42 +01002088i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2089{
2090 const struct drm_i915_gem_object_ops *ops = obj->ops;
2091
Chris Wilson2f745ad2012-09-04 21:02:58 +01002092 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002093 return 0;
2094
Chris Wilsona5570172012-09-04 21:02:54 +01002095 if (obj->pages_pin_count)
2096 return -EBUSY;
2097
Ben Widawsky98438772013-07-31 17:00:12 -07002098 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002099
Chris Wilsona2165e32012-12-03 11:49:00 +00002100 /* ->put_pages might need to allocate memory for the bit17 swizzle
2101 * array, hence protect them from being reaped by removing them from gtt
2102 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002103 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002104
Chris Wilson0a798eb2016-04-08 12:11:11 +01002105 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002106 if (is_vmalloc_addr(obj->mapping))
2107 vunmap(obj->mapping);
2108 else
2109 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002110 obj->mapping = NULL;
2111 }
2112
Chris Wilson37e680a2012-06-07 15:38:42 +01002113 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002114 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002115
Chris Wilson55372522014-03-25 13:23:06 +00002116 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002117
2118 return 0;
2119}
2120
Chris Wilson37e680a2012-06-07 15:38:42 +01002121static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002122i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002123{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002124 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002125 int page_count, i;
2126 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002127 struct sg_table *st;
2128 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002129 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002130 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002131 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002132 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002133 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002134
Chris Wilson6c085a72012-08-20 11:40:46 +02002135 /* Assert that the object is not currently in any GPU domain. As it
2136 * wasn't in the GTT, there shouldn't be any way it could have been in
2137 * a GPU cache
2138 */
2139 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2140 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2141
Chris Wilson9da3da62012-06-01 15:20:22 +01002142 st = kmalloc(sizeof(*st), GFP_KERNEL);
2143 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002144 return -ENOMEM;
2145
Chris Wilson9da3da62012-06-01 15:20:22 +01002146 page_count = obj->base.size / PAGE_SIZE;
2147 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002148 kfree(st);
2149 return -ENOMEM;
2150 }
2151
2152 /* Get the list of pages out of our struct file. They'll be pinned
2153 * at this point until we release them.
2154 *
2155 * Fail silently without starting the shrinker
2156 */
Al Viro496ad9a2013-01-23 17:07:38 -05002157 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002158 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002159 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002160 sg = st->sgl;
2161 st->nents = 0;
2162 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002163 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2164 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002165 i915_gem_shrink(dev_priv,
2166 page_count,
2167 I915_SHRINK_BOUND |
2168 I915_SHRINK_UNBOUND |
2169 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002170 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2171 }
2172 if (IS_ERR(page)) {
2173 /* We've tried hard to allocate the memory by reaping
2174 * our own buffer, now let the real VM do its job and
2175 * go down in flames if truly OOM.
2176 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002177 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002178 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002179 if (IS_ERR(page)) {
2180 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002181 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002182 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002183 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002184#ifdef CONFIG_SWIOTLB
2185 if (swiotlb_nr_tbl()) {
2186 st->nents++;
2187 sg_set_page(sg, page, PAGE_SIZE, 0);
2188 sg = sg_next(sg);
2189 continue;
2190 }
2191#endif
Imre Deak90797e62013-02-18 19:28:03 +02002192 if (!i || page_to_pfn(page) != last_pfn + 1) {
2193 if (i)
2194 sg = sg_next(sg);
2195 st->nents++;
2196 sg_set_page(sg, page, PAGE_SIZE, 0);
2197 } else {
2198 sg->length += PAGE_SIZE;
2199 }
2200 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002201
2202 /* Check that the i965g/gm workaround works. */
2203 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002204 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002205#ifdef CONFIG_SWIOTLB
2206 if (!swiotlb_nr_tbl())
2207#endif
2208 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002209 obj->pages = st;
2210
Imre Deake2273302015-07-09 12:59:05 +03002211 ret = i915_gem_gtt_prepare_object(obj);
2212 if (ret)
2213 goto err_pages;
2214
Eric Anholt673a3942008-07-30 12:06:12 -07002215 if (i915_gem_object_needs_bit17_swizzle(obj))
2216 i915_gem_object_do_bit_17_swizzle(obj);
2217
Daniel Vetter656bfa32014-11-20 09:26:30 +01002218 if (obj->tiling_mode != I915_TILING_NONE &&
2219 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2220 i915_gem_object_pin_pages(obj);
2221
Eric Anholt673a3942008-07-30 12:06:12 -07002222 return 0;
2223
2224err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002225 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002226 for_each_sgt_page(page, sgt_iter, st)
2227 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002228 sg_free_table(st);
2229 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002230
2231 /* shmemfs first checks if there is enough memory to allocate the page
2232 * and reports ENOSPC should there be insufficient, along with the usual
2233 * ENOMEM for a genuine allocation failure.
2234 *
2235 * We use ENOSPC in our driver to mean that we have run out of aperture
2236 * space and so want to translate the error from shmemfs back to our
2237 * usual understanding of ENOMEM.
2238 */
Imre Deake2273302015-07-09 12:59:05 +03002239 if (ret == -ENOSPC)
2240 ret = -ENOMEM;
2241
2242 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002243}
2244
Chris Wilson37e680a2012-06-07 15:38:42 +01002245/* Ensure that the associated pages are gathered from the backing storage
2246 * and pinned into our object. i915_gem_object_get_pages() may be called
2247 * multiple times before they are released by a single call to
2248 * i915_gem_object_put_pages() - once the pages are no longer referenced
2249 * either as a result of memory pressure (reaping pages under the shrinker)
2250 * or as the object is itself released.
2251 */
2252int
2253i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2254{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002255 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002256 const struct drm_i915_gem_object_ops *ops = obj->ops;
2257 int ret;
2258
Chris Wilson2f745ad2012-09-04 21:02:58 +01002259 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002260 return 0;
2261
Chris Wilson43e28f02013-01-08 10:53:09 +00002262 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002263 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002264 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002265 }
2266
Chris Wilsona5570172012-09-04 21:02:54 +01002267 BUG_ON(obj->pages_pin_count);
2268
Chris Wilson37e680a2012-06-07 15:38:42 +01002269 ret = ops->get_pages(obj);
2270 if (ret)
2271 return ret;
2272
Ben Widawsky35c20a62013-05-31 11:28:48 -07002273 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002274
2275 obj->get_page.sg = obj->pages->sgl;
2276 obj->get_page.last = 0;
2277
Chris Wilson37e680a2012-06-07 15:38:42 +01002278 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002279}
2280
Dave Gordondd6034c2016-05-20 11:54:04 +01002281/* The 'mapping' part of i915_gem_object_pin_map() below */
2282static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2283{
2284 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2285 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002286 struct sgt_iter sgt_iter;
2287 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002288 struct page *stack_pages[32];
2289 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002290 unsigned long i = 0;
2291 void *addr;
2292
2293 /* A single page can always be kmapped */
2294 if (n_pages == 1)
2295 return kmap(sg_page(sgt->sgl));
2296
Dave Gordonb338fa42016-05-20 11:54:05 +01002297 if (n_pages > ARRAY_SIZE(stack_pages)) {
2298 /* Too big for stack -- allocate temporary array instead */
2299 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2300 if (!pages)
2301 return NULL;
2302 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002303
Dave Gordon85d12252016-05-20 11:54:06 +01002304 for_each_sgt_page(page, sgt_iter, sgt)
2305 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002306
2307 /* Check that we have the expected number of pages */
2308 GEM_BUG_ON(i != n_pages);
2309
2310 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2311
Dave Gordonb338fa42016-05-20 11:54:05 +01002312 if (pages != stack_pages)
2313 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002314
2315 return addr;
2316}
2317
2318/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002319void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2320{
2321 int ret;
2322
2323 lockdep_assert_held(&obj->base.dev->struct_mutex);
2324
2325 ret = i915_gem_object_get_pages(obj);
2326 if (ret)
2327 return ERR_PTR(ret);
2328
2329 i915_gem_object_pin_pages(obj);
2330
Dave Gordondd6034c2016-05-20 11:54:04 +01002331 if (!obj->mapping) {
2332 obj->mapping = i915_gem_object_map(obj);
2333 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002334 i915_gem_object_unpin_pages(obj);
2335 return ERR_PTR(-ENOMEM);
2336 }
2337 }
2338
2339 return obj->mapping;
2340}
2341
Ben Widawskye2d05a82013-09-24 09:57:58 -07002342void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002343 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002344{
Chris Wilsonb4716182015-04-27 13:41:17 +01002345 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002346 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002347
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002348 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002349
2350 /* Add a reference if we're newly entering the active list. */
2351 if (obj->active == 0)
2352 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002353 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002354
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002355 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002356 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002357
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002358 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002359}
2360
Chris Wilsoncaea7472010-11-12 13:53:37 +00002361static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002362i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2363{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002364 GEM_BUG_ON(obj->last_write_req == NULL);
2365 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002366
2367 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002368 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002369}
2370
2371static void
2372i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002373{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002374 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002375
Chris Wilsond501b1d2016-04-13 17:35:02 +01002376 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2377 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002378
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002379 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002380 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2381
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002382 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002383 i915_gem_object_retire__write(obj);
2384
2385 obj->active &= ~(1 << ring);
2386 if (obj->active)
2387 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002388
Chris Wilson6c246952015-07-27 10:26:26 +01002389 /* Bump our place on the bound list to keep it roughly in LRU order
2390 * so that we don't steal from recently used but inactive objects
2391 * (unless we are forced to ofc!)
2392 */
2393 list_move_tail(&obj->global_list,
2394 &to_i915(obj->base.dev)->mm.bound_list);
2395
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002396 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2397 if (!list_empty(&vma->vm_link))
2398 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002399 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002400
John Harrison97b2a6a2014-11-24 18:49:26 +00002401 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002402 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002403}
2404
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002405static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002406{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002407 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002408
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002409 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002410 return true;
2411
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002412 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002413 if (ctx->hang_stats.ban_period_seconds &&
2414 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002415 DRM_DEBUG("context hanging too fast, banning!\n");
2416 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002417 }
2418
2419 return false;
2420}
2421
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002422static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002423 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002424{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002425 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002426
2427 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002428 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002429 hs->batch_active++;
2430 hs->guilty_ts = get_seconds();
2431 } else {
2432 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002433 }
2434}
2435
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002436struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002437i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002438{
Chris Wilson4db080f2013-12-04 11:37:09 +00002439 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002440
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002441 /* We are called by the error capture and reset at a random
2442 * point in time. In particular, note that neither is crucially
2443 * ordered with an interrupt. After a hang, the GPU is dead and we
2444 * assume that no more writes can happen (we waited long enough for
2445 * all writes that were in transaction to be flushed) - adding an
2446 * extra delay for a recent interrupt is pointless. Hence, we do
2447 * not need an engine->irq_seqno_barrier() before the seqno reads.
2448 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002449 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002450 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002451 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002452
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002453 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002454 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002455
2456 return NULL;
2457}
2458
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002459static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002460{
2461 struct drm_i915_gem_request *request;
2462 bool ring_hung;
2463
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002464 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002465 if (request == NULL)
2466 return;
2467
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002468 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002469
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002470 i915_set_reset_status(request->ctx, ring_hung);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002471 list_for_each_entry_continue(request, &engine->request_list, list)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002472 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002473}
2474
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002475static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002476{
Chris Wilson608c1a52015-09-03 13:01:40 +01002477 struct intel_ringbuffer *buffer;
2478
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002479 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002480 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002481
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002482 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002483 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002484 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002485
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002486 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002487 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002488
Chris Wilsonc4b09302016-07-20 09:21:10 +01002489 /* Mark all pending requests as complete so that any concurrent
2490 * (lockless) lookup doesn't try and wait upon the request as we
2491 * reset it.
2492 */
2493 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
2494
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002495 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002496 * Clear the execlists queue up before freeing the requests, as those
2497 * are the ones that keep the context and ringbuffer backing objects
2498 * pinned in place.
2499 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002500
Tomas Elf7de1691a2015-10-19 16:32:32 +01002501 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002502 /* Ensure irq handler finishes or is cancelled. */
2503 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002504
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002505 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002506 }
2507
2508 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002509 * We must free the requests after all the corresponding objects have
2510 * been moved off active lists. Which is the same order as the normal
2511 * retire_requests function does. This is important if object hold
2512 * implicit references on things like e.g. ppgtt address spaces through
2513 * the request.
2514 */
Chris Wilson05235c52016-07-20 09:21:08 +01002515 if (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002516 struct drm_i915_gem_request *request;
2517
Chris Wilson05235c52016-07-20 09:21:08 +01002518 request = list_last_entry(&engine->request_list,
2519 struct drm_i915_gem_request,
2520 list);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002521
Chris Wilson05235c52016-07-20 09:21:08 +01002522 i915_gem_request_retire_upto(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002523 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002524
2525 /* Having flushed all requests from all queues, we know that all
2526 * ringbuffers must now be empty. However, since we do not reclaim
2527 * all space when retiring the request (to prevent HEADs colliding
2528 * with rapid ringbuffer wraparound) the amount of available space
2529 * upon reset is less than when we start. Do one more pass over
2530 * all the ringbuffers to reset last_retired_head.
2531 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002532 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002533 buffer->last_retired_head = buffer->tail;
2534 intel_ring_update_space(buffer);
2535 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002536
Chris Wilsonb913b332016-07-13 09:10:31 +01002537 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002538}
2539
Chris Wilson069efc12010-09-30 16:53:18 +01002540void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002541{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002542 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002543 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002544
Chris Wilson4db080f2013-12-04 11:37:09 +00002545 /*
2546 * Before we free the objects from the requests, we need to inspect
2547 * them for finding the guilty party. As the requests only borrow
2548 * their reference to the objects, the inspection must be done first.
2549 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002550 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002551 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002552
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002553 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002554 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002555 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002556
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002557 i915_gem_context_reset(dev);
2558
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002559 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002560
2561 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002562}
2563
2564/**
2565 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002566 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07002567 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002568void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002569i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002570{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002571 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002572
Chris Wilson832a3aa2015-03-18 18:19:22 +00002573 /* Retire requests first as we use it above for the early return.
2574 * If we retire requests last, we may use a later seqno and so clear
2575 * the requests lists without clearing the active list, leading to
2576 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002577 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002578 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002579 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002580
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002581 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002582 struct drm_i915_gem_request,
2583 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002584
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002585 if (!i915_gem_request_completed(request))
Eric Anholt673a3942008-07-30 12:06:12 -07002586 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002587
Chris Wilson05235c52016-07-20 09:21:08 +01002588 i915_gem_request_retire_upto(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002589 }
2590
Chris Wilson832a3aa2015-03-18 18:19:22 +00002591 /* Move any buffers on the active list that are no longer referenced
2592 * by the ringbuffer to the flushing/inactive lists as appropriate,
2593 * before we free the context associated with the requests.
2594 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002595 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002596 struct drm_i915_gem_object *obj;
2597
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002598 obj = list_first_entry(&engine->active_list,
2599 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002600 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002601
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002602 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002603 break;
2604
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002605 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002606 }
2607
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002608 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002609}
2610
Chris Wilson67d97da2016-07-04 08:08:31 +01002611void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002612{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002613 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002614
Chris Wilson91c8a322016-07-05 10:40:23 +01002615 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson67d97da2016-07-04 08:08:31 +01002616
2617 if (dev_priv->gt.active_engines == 0)
2618 return;
2619
2620 GEM_BUG_ON(!dev_priv->gt.awake);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002621
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002622 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002623 i915_gem_retire_requests_ring(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002624 if (list_empty(&engine->request_list))
2625 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002626 }
2627
Chris Wilson67d97da2016-07-04 08:08:31 +01002628 if (dev_priv->gt.active_engines == 0)
Chris Wilson1b51bce2016-07-04 08:08:32 +01002629 queue_delayed_work(dev_priv->wq,
2630 &dev_priv->gt.idle_work,
2631 msecs_to_jiffies(100));
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002632}
2633
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002634static void
Eric Anholt673a3942008-07-30 12:06:12 -07002635i915_gem_retire_work_handler(struct work_struct *work)
2636{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002637 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002638 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002639 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002640
Chris Wilson891b48c2010-09-29 12:26:37 +01002641 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002642 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002643 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002644 mutex_unlock(&dev->struct_mutex);
2645 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002646
2647 /* Keep the retire handler running until we are finally idle.
2648 * We do not need to do this test under locking as in the worst-case
2649 * we queue the retire worker once too often.
2650 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002651 if (READ_ONCE(dev_priv->gt.awake)) {
2652 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002653 queue_delayed_work(dev_priv->wq,
2654 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002655 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002656 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002657}
Chris Wilson891b48c2010-09-29 12:26:37 +01002658
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002659static void
2660i915_gem_idle_work_handler(struct work_struct *work)
2661{
2662 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002663 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002664 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002665 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002666 unsigned int stuck_engines;
2667 bool rearm_hangcheck;
2668
2669 if (!READ_ONCE(dev_priv->gt.awake))
2670 return;
2671
2672 if (READ_ONCE(dev_priv->gt.active_engines))
2673 return;
2674
2675 rearm_hangcheck =
2676 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2677
2678 if (!mutex_trylock(&dev->struct_mutex)) {
2679 /* Currently busy, come back later */
2680 mod_delayed_work(dev_priv->wq,
2681 &dev_priv->gt.idle_work,
2682 msecs_to_jiffies(50));
2683 goto out_rearm;
2684 }
2685
2686 if (dev_priv->gt.active_engines)
2687 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002688
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002689 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002690 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002691
Chris Wilson67d97da2016-07-04 08:08:31 +01002692 GEM_BUG_ON(!dev_priv->gt.awake);
2693 dev_priv->gt.awake = false;
2694 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002695
Chris Wilson67d97da2016-07-04 08:08:31 +01002696 stuck_engines = intel_kick_waiters(dev_priv);
2697 if (unlikely(stuck_engines)) {
2698 DRM_DEBUG_DRIVER("kicked stuck waiters...missed irq\n");
2699 dev_priv->gpu_error.missed_irq_rings |= stuck_engines;
2700 }
Chris Wilson35c94182015-04-07 16:20:37 +01002701
Chris Wilson67d97da2016-07-04 08:08:31 +01002702 if (INTEL_GEN(dev_priv) >= 6)
2703 gen6_rps_idle(dev_priv);
2704 intel_runtime_pm_put(dev_priv);
2705out_unlock:
2706 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002707
Chris Wilson67d97da2016-07-04 08:08:31 +01002708out_rearm:
2709 if (rearm_hangcheck) {
2710 GEM_BUG_ON(!dev_priv->gt.awake);
2711 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002712 }
Eric Anholt673a3942008-07-30 12:06:12 -07002713}
2714
Ben Widawsky5816d642012-04-11 11:18:19 -07002715/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002716 * Ensures that an object will eventually get non-busy by flushing any required
2717 * write domains, emitting any outstanding lazy request and retiring and
2718 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002719 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002720 */
2721static int
2722i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2723{
John Harrisona5ac0f92015-05-29 17:44:15 +01002724 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002725
Chris Wilsonb4716182015-04-27 13:41:17 +01002726 if (!obj->active)
2727 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002728
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002729 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002730 struct drm_i915_gem_request *req;
2731
2732 req = obj->last_read_req[i];
2733 if (req == NULL)
2734 continue;
2735
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002736 if (i915_gem_request_completed(req))
Chris Wilsonb4716182015-04-27 13:41:17 +01002737 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002738 }
2739
2740 return 0;
2741}
2742
2743/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002744 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002745 * @dev: drm device pointer
2746 * @data: ioctl data blob
2747 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002748 *
2749 * Returns 0 if successful, else an error is returned with the remaining time in
2750 * the timeout parameter.
2751 * -ETIME: object is still busy after timeout
2752 * -ERESTARTSYS: signal interrupted the wait
2753 * -ENONENT: object doesn't exist
2754 * Also possible, but rare:
2755 * -EAGAIN: GPU wedged
2756 * -ENOMEM: damn
2757 * -ENODEV: Internal IRQ fail
2758 * -E?: The add request failed
2759 *
2760 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2761 * non-zero timeout parameter the wait ioctl will wait for the given number of
2762 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2763 * without holding struct_mutex the object may become re-busied before this
2764 * function completes. A similar but shorter * race condition exists in the busy
2765 * ioctl
2766 */
2767int
2768i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2769{
2770 struct drm_i915_gem_wait *args = data;
2771 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002772 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002773 int i, n = 0;
2774 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002775
Daniel Vetter11b5d512014-09-29 15:31:26 +02002776 if (args->flags != 0)
2777 return -EINVAL;
2778
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002779 ret = i915_mutex_lock_interruptible(dev);
2780 if (ret)
2781 return ret;
2782
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01002783 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002784 if (&obj->base == NULL) {
2785 mutex_unlock(&dev->struct_mutex);
2786 return -ENOENT;
2787 }
2788
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002789 /* Need to make sure the object gets inactive eventually. */
2790 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002791 if (ret)
2792 goto out;
2793
Chris Wilsonb4716182015-04-27 13:41:17 +01002794 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00002795 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002796
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002797 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00002798 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002799 */
Chris Wilson762e4582015-03-04 18:09:26 +00002800 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002801 ret = -ETIME;
2802 goto out;
2803 }
2804
2805 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01002806
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002807 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002808 if (obj->last_read_req[i] == NULL)
2809 continue;
2810
2811 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
2812 }
2813
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002814 mutex_unlock(&dev->struct_mutex);
2815
Chris Wilsonb4716182015-04-27 13:41:17 +01002816 for (i = 0; i < n; i++) {
2817 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01002818 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01002819 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00002820 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01002821 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002822 }
John Harrisonff865882014-11-24 18:49:28 +00002823 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002824
2825out:
2826 drm_gem_object_unreference(&obj->base);
2827 mutex_unlock(&dev->struct_mutex);
2828 return ret;
2829}
2830
Chris Wilsonb4716182015-04-27 13:41:17 +01002831static int
2832__i915_gem_object_sync(struct drm_i915_gem_object *obj,
2833 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01002834 struct drm_i915_gem_request *from_req,
2835 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01002836{
2837 struct intel_engine_cs *from;
2838 int ret;
2839
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002840 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002841 if (to == from)
2842 return 0;
2843
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002844 if (i915_gem_request_completed(from_req))
Chris Wilsonb4716182015-04-27 13:41:17 +01002845 return 0;
2846
Chris Wilsonc0336662016-05-06 15:40:21 +01002847 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01002848 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01002849 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01002850 i915->mm.interruptible,
2851 NULL,
2852 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01002853 if (ret)
2854 return ret;
2855
John Harrison91af1272015-06-18 13:14:56 +01002856 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002857 } else {
2858 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01002859 u32 seqno = i915_gem_request_get_seqno(from_req);
2860
2861 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002862
2863 if (seqno <= from->semaphore.sync_seqno[idx])
2864 return 0;
2865
John Harrison91af1272015-06-18 13:14:56 +01002866 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00002867 struct drm_i915_gem_request *req;
2868
2869 req = i915_gem_request_alloc(to, NULL);
2870 if (IS_ERR(req))
2871 return PTR_ERR(req);
2872
2873 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01002874 }
2875
John Harrison599d9242015-05-29 17:44:04 +01002876 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
2877 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01002878 if (ret)
2879 return ret;
2880
2881 /* We use last_read_req because sync_to()
2882 * might have just caused seqno wrap under
2883 * the radar.
2884 */
2885 from->semaphore.sync_seqno[idx] =
2886 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
2887 }
2888
2889 return 0;
2890}
2891
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002892/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002893 * i915_gem_object_sync - sync an object to a ring.
2894 *
2895 * @obj: object which may be in use on another ring.
2896 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01002897 * @to_req: request we wish to use the object for. See below.
2898 * This will be allocated and returned if a request is
2899 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07002900 *
2901 * This code is meant to abstract object synchronization with the GPU.
2902 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01002903 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01002904 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01002905 * into a buffer at any time, but multiple readers. To ensure each has
2906 * a coherent view of memory, we must:
2907 *
2908 * - If there is an outstanding write request to the object, the new
2909 * request must wait for it to complete (either CPU or in hw, requests
2910 * on the same ring will be naturally ordered).
2911 *
2912 * - If we are a write request (pending_write_domain is set), the new
2913 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002914 *
John Harrison91af1272015-06-18 13:14:56 +01002915 * For CPU synchronisation (NULL to) no request is required. For syncing with
2916 * rings to_req must be non-NULL. However, a request does not have to be
2917 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
2918 * request will be allocated automatically and returned through *to_req. Note
2919 * that it is not guaranteed that commands will be emitted (because the system
2920 * might already be idle). Hence there is no need to create a request that
2921 * might never have any work submitted. Note further that if a request is
2922 * returned in *to_req, it is the responsibility of the caller to submit
2923 * that request (after potentially adding more work to it).
2924 *
Ben Widawsky5816d642012-04-11 11:18:19 -07002925 * Returns 0 if successful, else propagates up the lower layer error.
2926 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002927int
2928i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002929 struct intel_engine_cs *to,
2930 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07002931{
Chris Wilsonb4716182015-04-27 13:41:17 +01002932 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002933 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002934 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07002935
Chris Wilsonb4716182015-04-27 13:41:17 +01002936 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07002937 return 0;
2938
Chris Wilsonb4716182015-04-27 13:41:17 +01002939 if (to == NULL)
2940 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07002941
Chris Wilsonb4716182015-04-27 13:41:17 +01002942 n = 0;
2943 if (readonly) {
2944 if (obj->last_write_req)
2945 req[n++] = obj->last_write_req;
2946 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002947 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01002948 if (obj->last_read_req[i])
2949 req[n++] = obj->last_read_req[i];
2950 }
2951 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01002952 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002953 if (ret)
2954 return ret;
2955 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002956
Chris Wilsonb4716182015-04-27 13:41:17 +01002957 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002958}
2959
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002960static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2961{
2962 u32 old_write_domain, old_read_domains;
2963
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002964 /* Force a pagefault for domain tracking on next user access */
2965 i915_gem_release_mmap(obj);
2966
Keith Packardb97c3d92011-06-24 21:02:59 -07002967 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2968 return;
2969
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002970 old_read_domains = obj->base.read_domains;
2971 old_write_domain = obj->base.write_domain;
2972
2973 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2974 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2975
2976 trace_i915_gem_object_change_domain(obj,
2977 old_read_domains,
2978 old_write_domain);
2979}
2980
Chris Wilson8ef85612016-04-28 09:56:39 +01002981static void __i915_vma_iounmap(struct i915_vma *vma)
2982{
2983 GEM_BUG_ON(vma->pin_count);
2984
2985 if (vma->iomap == NULL)
2986 return;
2987
2988 io_mapping_unmap(vma->iomap);
2989 vma->iomap = NULL;
2990}
2991
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002992static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07002993{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002994 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002995 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson43e28f02013-01-08 10:53:09 +00002996 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002997
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002998 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002999 return 0;
3000
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003001 if (!drm_mm_node_allocated(&vma->node)) {
3002 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003003 return 0;
3004 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003005
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003006 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003007 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003008
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003009 BUG_ON(obj->pages == NULL);
3010
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003011 if (wait) {
3012 ret = i915_gem_object_wait_rendering(obj, false);
3013 if (ret)
3014 return ret;
3015 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003016
Chris Wilson596c5922016-02-26 11:03:20 +00003017 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003018 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003019
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003020 /* release the fence reg _after_ flushing */
3021 ret = i915_gem_object_put_fence(obj);
3022 if (ret)
3023 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003024
3025 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003026 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003027
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003028 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003029
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003030 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003031 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003032
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003033 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003034 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003035 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3036 obj->map_and_fenceable = false;
3037 } else if (vma->ggtt_view.pages) {
3038 sg_free_table(vma->ggtt_view.pages);
3039 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003040 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003041 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003042 }
Eric Anholt673a3942008-07-30 12:06:12 -07003043
Ben Widawsky2f633152013-07-17 12:19:03 -07003044 drm_mm_remove_node(&vma->node);
3045 i915_gem_vma_destroy(vma);
3046
3047 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003048 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003049 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003050 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003051
Chris Wilson70903c32013-12-04 09:59:09 +00003052 /* And finally now the object is completely decoupled from this vma,
3053 * we can drop its hold on the backing storage and allow it to be
3054 * reaped by the shrinker.
3055 */
3056 i915_gem_object_unpin_pages(obj);
3057
Chris Wilson88241782011-01-07 17:09:48 +00003058 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003059}
3060
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003061int i915_vma_unbind(struct i915_vma *vma)
3062{
3063 return __i915_vma_unbind(vma, true);
3064}
3065
3066int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3067{
3068 return __i915_vma_unbind(vma, false);
3069}
3070
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003071int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003072{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003073 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003074 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003075
Chris Wilson91c8a322016-07-05 10:40:23 +01003076 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003077
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003078 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003079 if (engine->last_context == NULL)
3080 continue;
3081
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003082 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003083 if (ret)
3084 return ret;
3085 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003086
Chris Wilsonb4716182015-04-27 13:41:17 +01003087 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003088 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003089}
3090
Chris Wilson4144f9b2014-09-11 08:43:48 +01003091static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003092 unsigned long cache_level)
3093{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003094 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003095 struct drm_mm_node *other;
3096
Chris Wilson4144f9b2014-09-11 08:43:48 +01003097 /*
3098 * On some machines we have to be careful when putting differing types
3099 * of snoopable memory together to avoid the prefetcher crossing memory
3100 * domains and dying. During vm initialisation, we decide whether or not
3101 * these constraints apply and set the drm_mm.color_adjust
3102 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003103 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003104 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003105 return true;
3106
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003107 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003108 return true;
3109
3110 if (list_empty(&gtt_space->node_list))
3111 return true;
3112
3113 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3114 if (other->allocated && !other->hole_follows && other->color != cache_level)
3115 return false;
3116
3117 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3118 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3119 return false;
3120
3121 return true;
3122}
3123
Jesse Barnesde151cf2008-11-12 10:03:55 -08003124/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003125 * Finds free space in the GTT aperture and binds the object or a view of it
3126 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003127 * @obj: object to bind
3128 * @vm: address space to bind into
3129 * @ggtt_view: global gtt view if applicable
3130 * @alignment: requested alignment
3131 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003132 */
Daniel Vetter262de142014-02-14 14:01:20 +01003133static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003134i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3135 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003136 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003137 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003138 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003139{
Chris Wilson05394f32010-11-08 19:18:58 +00003140 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003141 struct drm_i915_private *dev_priv = to_i915(dev);
3142 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003143 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003144 u32 search_flag, alloc_flag;
3145 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003146 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003147 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003148 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003149
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003150 if (i915_is_ggtt(vm)) {
3151 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003152
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003153 if (WARN_ON(!ggtt_view))
3154 return ERR_PTR(-EINVAL);
3155
3156 view_size = i915_ggtt_view_size(obj, ggtt_view);
3157
3158 fence_size = i915_gem_get_gtt_size(dev,
3159 view_size,
3160 obj->tiling_mode);
3161 fence_alignment = i915_gem_get_gtt_alignment(dev,
3162 view_size,
3163 obj->tiling_mode,
3164 true);
3165 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3166 view_size,
3167 obj->tiling_mode,
3168 false);
3169 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3170 } else {
3171 fence_size = i915_gem_get_gtt_size(dev,
3172 obj->base.size,
3173 obj->tiling_mode);
3174 fence_alignment = i915_gem_get_gtt_alignment(dev,
3175 obj->base.size,
3176 obj->tiling_mode,
3177 true);
3178 unfenced_alignment =
3179 i915_gem_get_gtt_alignment(dev,
3180 obj->base.size,
3181 obj->tiling_mode,
3182 false);
3183 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3184 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003185
Michel Thierry101b5062015-10-01 13:33:57 +01003186 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3187 end = vm->total;
3188 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003189 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003190 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003191 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003192
Eric Anholt673a3942008-07-30 12:06:12 -07003193 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003194 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003195 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003196 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003197 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3198 ggtt_view ? ggtt_view->type : 0,
3199 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003200 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003201 }
3202
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003203 /* If binding the object/GGTT view requires more space than the entire
3204 * aperture has, reject it early before evicting everything in a vain
3205 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003206 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003207 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003208 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003209 ggtt_view ? ggtt_view->type : 0,
3210 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003211 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003212 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003213 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003214 }
3215
Chris Wilson37e680a2012-06-07 15:38:42 +01003216 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003217 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003218 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003219
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003220 i915_gem_object_pin_pages(obj);
3221
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003222 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3223 i915_gem_obj_lookup_or_create_vma(obj, vm);
3224
Daniel Vetter262de142014-02-14 14:01:20 +01003225 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003226 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003227
Chris Wilson506a8e82015-12-08 11:55:07 +00003228 if (flags & PIN_OFFSET_FIXED) {
3229 uint64_t offset = flags & PIN_OFFSET_MASK;
3230
3231 if (offset & (alignment - 1) || offset + size > end) {
3232 ret = -EINVAL;
3233 goto err_free_vma;
3234 }
3235 vma->node.start = offset;
3236 vma->node.size = size;
3237 vma->node.color = obj->cache_level;
3238 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3239 if (ret) {
3240 ret = i915_gem_evict_for_vma(vma);
3241 if (ret == 0)
3242 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3243 }
3244 if (ret)
3245 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003246 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003247 if (flags & PIN_HIGH) {
3248 search_flag = DRM_MM_SEARCH_BELOW;
3249 alloc_flag = DRM_MM_CREATE_TOP;
3250 } else {
3251 search_flag = DRM_MM_SEARCH_DEFAULT;
3252 alloc_flag = DRM_MM_CREATE_DEFAULT;
3253 }
Michel Thierry101b5062015-10-01 13:33:57 +01003254
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003255search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003256 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3257 size, alignment,
3258 obj->cache_level,
3259 start, end,
3260 search_flag,
3261 alloc_flag);
3262 if (ret) {
3263 ret = i915_gem_evict_something(dev, vm, size, alignment,
3264 obj->cache_level,
3265 start, end,
3266 flags);
3267 if (ret == 0)
3268 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003269
Chris Wilson506a8e82015-12-08 11:55:07 +00003270 goto err_free_vma;
3271 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003272 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003273 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003274 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003275 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003276 }
3277
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003278 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003279 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003280 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003281 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003282
Ben Widawsky35c20a62013-05-31 11:28:48 -07003283 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003284 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003285
Daniel Vetter262de142014-02-14 14:01:20 +01003286 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003287
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003288err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003289 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003290err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003291 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003292 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003293err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003294 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003295 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003296}
3297
Chris Wilson000433b2013-08-08 14:41:09 +01003298bool
Chris Wilson2c225692013-08-09 12:26:45 +01003299i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3300 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003301{
Eric Anholt673a3942008-07-30 12:06:12 -07003302 /* If we don't have a page list set up, then we're not pinned
3303 * to GPU, and we can ignore the cache flush because it'll happen
3304 * again at bind time.
3305 */
Chris Wilson05394f32010-11-08 19:18:58 +00003306 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003307 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003308
Imre Deak769ce462013-02-13 21:56:05 +02003309 /*
3310 * Stolen memory is always coherent with the GPU as it is explicitly
3311 * marked as wc by the system, or the system is cache-coherent.
3312 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003313 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003314 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003315
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003316 /* If the GPU is snooping the contents of the CPU cache,
3317 * we do not need to manually clear the CPU cache lines. However,
3318 * the caches are only snooped when the render cache is
3319 * flushed/invalidated. As we always have to emit invalidations
3320 * and flushes when moving into and out of the RENDER domain, correct
3321 * snooping behaviour occurs naturally as the result of our domain
3322 * tracking.
3323 */
Chris Wilson0f719792015-01-13 13:32:52 +00003324 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3325 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003326 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003327 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003328
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003329 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003330 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003331 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003332
3333 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003334}
3335
3336/** Flushes the GTT write domain for the object if it's dirty. */
3337static void
Chris Wilson05394f32010-11-08 19:18:58 +00003338i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003339{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003340 uint32_t old_write_domain;
3341
Chris Wilson05394f32010-11-08 19:18:58 +00003342 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003343 return;
3344
Chris Wilson63256ec2011-01-04 18:42:07 +00003345 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003346 * to it immediately go to main memory as far as we know, so there's
3347 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003348 *
3349 * However, we do have to enforce the order so that all writes through
3350 * the GTT land before any writes to the device, such as updates to
3351 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003352 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003353 wmb();
3354
Chris Wilson05394f32010-11-08 19:18:58 +00003355 old_write_domain = obj->base.write_domain;
3356 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003357
Rodrigo Vivide152b62015-07-07 16:28:51 -07003358 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003359
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003360 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003361 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003362 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003363}
3364
3365/** Flushes the CPU write domain for the object if it's dirty. */
3366static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003367i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003368{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003369 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003370
Chris Wilson05394f32010-11-08 19:18:58 +00003371 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003372 return;
3373
Daniel Vettere62b59e2015-01-21 14:53:48 +01003374 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003375 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003376
Chris Wilson05394f32010-11-08 19:18:58 +00003377 old_write_domain = obj->base.write_domain;
3378 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003379
Rodrigo Vivide152b62015-07-07 16:28:51 -07003380 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003381
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003382 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003383 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003384 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003385}
3386
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003387/**
3388 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003389 * @obj: object to act on
3390 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003391 *
3392 * This function returns when the move is complete, including waiting on
3393 * flushes to occur.
3394 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003395int
Chris Wilson20217462010-11-23 15:26:33 +00003396i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003397{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003398 struct drm_device *dev = obj->base.dev;
3399 struct drm_i915_private *dev_priv = to_i915(dev);
3400 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003401 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303402 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003403 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003404
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003405 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3406 return 0;
3407
Chris Wilson0201f1e2012-07-20 12:41:01 +01003408 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003409 if (ret)
3410 return ret;
3411
Chris Wilson43566de2015-01-02 16:29:29 +05303412 /* Flush and acquire obj->pages so that we are coherent through
3413 * direct access in memory with previous cached writes through
3414 * shmemfs and that our cache domain tracking remains valid.
3415 * For example, if the obj->filp was moved to swap without us
3416 * being notified and releasing the pages, we would mistakenly
3417 * continue to assume that the obj remained out of the CPU cached
3418 * domain.
3419 */
3420 ret = i915_gem_object_get_pages(obj);
3421 if (ret)
3422 return ret;
3423
Daniel Vettere62b59e2015-01-21 14:53:48 +01003424 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003425
Chris Wilsond0a57782012-10-09 19:24:37 +01003426 /* Serialise direct access to this object with the barriers for
3427 * coherent writes from the GPU, by effectively invalidating the
3428 * GTT domain upon first access.
3429 */
3430 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3431 mb();
3432
Chris Wilson05394f32010-11-08 19:18:58 +00003433 old_write_domain = obj->base.write_domain;
3434 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003435
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003436 /* It should now be out of any other write domains, and we can update
3437 * the domain values for our changes.
3438 */
Chris Wilson05394f32010-11-08 19:18:58 +00003439 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3440 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003441 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003442 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3443 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3444 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003445 }
3446
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003447 trace_i915_gem_object_change_domain(obj,
3448 old_read_domains,
3449 old_write_domain);
3450
Chris Wilson8325a092012-04-24 15:52:35 +01003451 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303452 vma = i915_gem_obj_to_ggtt(obj);
3453 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003454 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003455 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003456
Eric Anholte47c68e2008-11-14 13:35:19 -08003457 return 0;
3458}
3459
Chris Wilsonef55f922015-10-09 14:11:27 +01003460/**
3461 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003462 * @obj: object to act on
3463 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003464 *
3465 * After this function returns, the object will be in the new cache-level
3466 * across all GTT and the contents of the backing storage will be coherent,
3467 * with respect to the new cache-level. In order to keep the backing storage
3468 * coherent for all users, we only allow a single cache level to be set
3469 * globally on the object and prevent it from being changed whilst the
3470 * hardware is reading from the object. That is if the object is currently
3471 * on the scanout it will be set to uncached (or equivalent display
3472 * cache coherency) and all non-MOCS GPU access will also be uncached so
3473 * that all direct access to the scanout remains coherent.
3474 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003475int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3476 enum i915_cache_level cache_level)
3477{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003478 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003479 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003480 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003481 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003482
3483 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003484 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003485
Chris Wilsonef55f922015-10-09 14:11:27 +01003486 /* Inspect the list of currently bound VMA and unbind any that would
3487 * be invalid given the new cache-level. This is principally to
3488 * catch the issue of the CS prefetch crossing page boundaries and
3489 * reading an invalid PTE on older architectures.
3490 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003491 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003492 if (!drm_mm_node_allocated(&vma->node))
3493 continue;
3494
3495 if (vma->pin_count) {
3496 DRM_DEBUG("can not change the cache level of pinned objects\n");
3497 return -EBUSY;
3498 }
3499
Chris Wilson4144f9b2014-09-11 08:43:48 +01003500 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003501 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003502 if (ret)
3503 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003504 } else
3505 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003506 }
3507
Chris Wilsonef55f922015-10-09 14:11:27 +01003508 /* We can reuse the existing drm_mm nodes but need to change the
3509 * cache-level on the PTE. We could simply unbind them all and
3510 * rebind with the correct cache-level on next use. However since
3511 * we already have a valid slot, dma mapping, pages etc, we may as
3512 * rewrite the PTE in the belief that doing so tramples upon less
3513 * state and so involves less work.
3514 */
3515 if (bound) {
3516 /* Before we change the PTE, the GPU must not be accessing it.
3517 * If we wait upon the object, we know that all the bound
3518 * VMA are no longer active.
3519 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003520 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003521 if (ret)
3522 return ret;
3523
Chris Wilsonef55f922015-10-09 14:11:27 +01003524 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3525 /* Access to snoopable pages through the GTT is
3526 * incoherent and on some machines causes a hard
3527 * lockup. Relinquish the CPU mmaping to force
3528 * userspace to refault in the pages and we can
3529 * then double check if the GTT mapping is still
3530 * valid for that pointer access.
3531 */
3532 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003533
Chris Wilsonef55f922015-10-09 14:11:27 +01003534 /* As we no longer need a fence for GTT access,
3535 * we can relinquish it now (and so prevent having
3536 * to steal a fence from someone else on the next
3537 * fence request). Note GPU activity would have
3538 * dropped the fence as all snoopable access is
3539 * supposed to be linear.
3540 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003541 ret = i915_gem_object_put_fence(obj);
3542 if (ret)
3543 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003544 } else {
3545 /* We either have incoherent backing store and
3546 * so no GTT access or the architecture is fully
3547 * coherent. In such cases, existing GTT mmaps
3548 * ignore the cache bit in the PTE and we can
3549 * rewrite it without confusing the GPU or having
3550 * to force userspace to fault back in its mmaps.
3551 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003552 }
3553
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003554 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003555 if (!drm_mm_node_allocated(&vma->node))
3556 continue;
3557
3558 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3559 if (ret)
3560 return ret;
3561 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003562 }
3563
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003564 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003565 vma->node.color = cache_level;
3566 obj->cache_level = cache_level;
3567
Ville Syrjäläed75a552015-08-11 19:47:10 +03003568out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003569 /* Flush the dirty CPU caches to the backing storage so that the
3570 * object is now coherent at its new cache level (with respect
3571 * to the access domain).
3572 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303573 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003574 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003575 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003576 }
3577
Chris Wilsone4ffd172011-04-04 09:44:39 +01003578 return 0;
3579}
3580
Ben Widawsky199adf42012-09-21 17:01:20 -07003581int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3582 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003583{
Ben Widawsky199adf42012-09-21 17:01:20 -07003584 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003585 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003586
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003587 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003588 if (&obj->base == NULL)
3589 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003590
Chris Wilson651d7942013-08-08 14:41:10 +01003591 switch (obj->cache_level) {
3592 case I915_CACHE_LLC:
3593 case I915_CACHE_L3_LLC:
3594 args->caching = I915_CACHING_CACHED;
3595 break;
3596
Chris Wilson4257d3b2013-08-08 14:41:11 +01003597 case I915_CACHE_WT:
3598 args->caching = I915_CACHING_DISPLAY;
3599 break;
3600
Chris Wilson651d7942013-08-08 14:41:10 +01003601 default:
3602 args->caching = I915_CACHING_NONE;
3603 break;
3604 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003605
Chris Wilson432be692015-05-07 12:14:55 +01003606 drm_gem_object_unreference_unlocked(&obj->base);
3607 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003608}
3609
Ben Widawsky199adf42012-09-21 17:01:20 -07003610int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3611 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003612{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003613 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003614 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003615 struct drm_i915_gem_object *obj;
3616 enum i915_cache_level level;
3617 int ret;
3618
Ben Widawsky199adf42012-09-21 17:01:20 -07003619 switch (args->caching) {
3620 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003621 level = I915_CACHE_NONE;
3622 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003623 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003624 /*
3625 * Due to a HW issue on BXT A stepping, GPU stores via a
3626 * snooped mapping may leave stale data in a corresponding CPU
3627 * cacheline, whereas normally such cachelines would get
3628 * invalidated.
3629 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003630 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003631 return -ENODEV;
3632
Chris Wilsone6994ae2012-07-10 10:27:08 +01003633 level = I915_CACHE_LLC;
3634 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003635 case I915_CACHING_DISPLAY:
3636 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3637 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003638 default:
3639 return -EINVAL;
3640 }
3641
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003642 intel_runtime_pm_get(dev_priv);
3643
Ben Widawsky3bc29132012-09-26 16:15:20 -07003644 ret = i915_mutex_lock_interruptible(dev);
3645 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003646 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003647
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003648 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsone6994ae2012-07-10 10:27:08 +01003649 if (&obj->base == NULL) {
3650 ret = -ENOENT;
3651 goto unlock;
3652 }
3653
3654 ret = i915_gem_object_set_cache_level(obj, level);
3655
3656 drm_gem_object_unreference(&obj->base);
3657unlock:
3658 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003659rpm_put:
3660 intel_runtime_pm_put(dev_priv);
3661
Chris Wilsone6994ae2012-07-10 10:27:08 +01003662 return ret;
3663}
3664
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003665/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003666 * Prepare buffer for display plane (scanout, cursors, etc).
3667 * Can be called from an uninterruptible phase (modesetting) and allows
3668 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003669 */
3670int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003671i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3672 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003673 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003674{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003675 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003676 int ret;
3677
Chris Wilsoncc98b412013-08-09 12:25:09 +01003678 /* Mark the pin_display early so that we account for the
3679 * display coherency whilst setting up the cache domains.
3680 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003681 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003682
Eric Anholta7ef0642011-03-29 16:59:54 -07003683 /* The display engine is not coherent with the LLC cache on gen6. As
3684 * a result, we make sure that the pinning that is about to occur is
3685 * done with uncached PTEs. This is lowest common denominator for all
3686 * chipsets.
3687 *
3688 * However for gen6+, we could do better by using the GFDT bit instead
3689 * of uncaching, which would allow us to flush all the LLC-cached data
3690 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3691 */
Chris Wilson651d7942013-08-08 14:41:10 +01003692 ret = i915_gem_object_set_cache_level(obj,
3693 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003694 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003695 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003696
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003697 /* As the user may map the buffer once pinned in the display plane
3698 * (e.g. libkms for the bootup splash), we have to ensure that we
3699 * always use map_and_fenceable for all scanout buffers.
3700 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003701 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3702 view->type == I915_GGTT_VIEW_NORMAL ?
3703 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003704 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003705 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003706
Daniel Vettere62b59e2015-01-21 14:53:48 +01003707 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003708
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003709 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003710 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003711
3712 /* It should now be out of any other write domains, and we can update
3713 * the domain values for our changes.
3714 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003715 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003716 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003717
3718 trace_i915_gem_object_change_domain(obj,
3719 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003720 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003721
3722 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003723
3724err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003725 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003726 return ret;
3727}
3728
3729void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003730i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3731 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003732{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003733 if (WARN_ON(obj->pin_display == 0))
3734 return;
3735
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003736 i915_gem_object_ggtt_unpin_view(obj, view);
3737
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003738 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003739}
3740
Eric Anholte47c68e2008-11-14 13:35:19 -08003741/**
3742 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003743 * @obj: object to act on
3744 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003745 *
3746 * This function returns when the move is complete, including waiting on
3747 * flushes to occur.
3748 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003749int
Chris Wilson919926a2010-11-12 13:42:53 +00003750i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003751{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003752 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003753 int ret;
3754
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003755 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3756 return 0;
3757
Chris Wilson0201f1e2012-07-20 12:41:01 +01003758 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003759 if (ret)
3760 return ret;
3761
Eric Anholte47c68e2008-11-14 13:35:19 -08003762 i915_gem_object_flush_gtt_write_domain(obj);
3763
Chris Wilson05394f32010-11-08 19:18:58 +00003764 old_write_domain = obj->base.write_domain;
3765 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003766
Eric Anholte47c68e2008-11-14 13:35:19 -08003767 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003768 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003769 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003770
Chris Wilson05394f32010-11-08 19:18:58 +00003771 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003772 }
3773
3774 /* It should now be out of any other write domains, and we can update
3775 * the domain values for our changes.
3776 */
Chris Wilson05394f32010-11-08 19:18:58 +00003777 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003778
3779 /* If we're writing through the CPU, then the GPU read domains will
3780 * need to be invalidated at next use.
3781 */
3782 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003783 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3784 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003785 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003786
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003787 trace_i915_gem_object_change_domain(obj,
3788 old_read_domains,
3789 old_write_domain);
3790
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003791 return 0;
3792}
3793
Eric Anholt673a3942008-07-30 12:06:12 -07003794/* Throttle our rendering by waiting until the ring has completed our requests
3795 * emitted over 20 msec ago.
3796 *
Eric Anholtb9624422009-06-03 07:27:35 +00003797 * Note that if we were to use the current jiffies each time around the loop,
3798 * we wouldn't escape the function with any frames outstanding if the time to
3799 * render a frame was over 20ms.
3800 *
Eric Anholt673a3942008-07-30 12:06:12 -07003801 * This should get us reasonable parallelism between CPU and GPU but also
3802 * relatively low latency when blocking on a particular request to finish.
3803 */
3804static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003805i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003806{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003807 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003808 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003809 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003810 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003811 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003812
Daniel Vetter308887a2012-11-14 17:14:06 +01003813 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3814 if (ret)
3815 return ret;
3816
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003817 /* ABI: return -EIO if already wedged */
3818 if (i915_terminally_wedged(&dev_priv->gpu_error))
3819 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003820
Chris Wilson1c255952010-09-26 11:03:27 +01003821 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003822 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003823 if (time_after_eq(request->emitted_jiffies, recent_enough))
3824 break;
3825
John Harrisonfcfa423c2015-05-29 17:44:12 +01003826 /*
3827 * Note that the request might not have been submitted yet.
3828 * In which case emitted_jiffies will be zero.
3829 */
3830 if (!request->emitted_jiffies)
3831 continue;
3832
John Harrison54fb2412014-11-24 18:49:27 +00003833 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003834 }
John Harrisonff865882014-11-24 18:49:28 +00003835 if (target)
3836 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003837 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003838
John Harrison54fb2412014-11-24 18:49:27 +00003839 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003840 return 0;
3841
Chris Wilson299259a2016-04-13 17:35:06 +01003842 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilson73db04c2016-04-28 09:56:55 +01003843 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00003844
Eric Anholt673a3942008-07-30 12:06:12 -07003845 return ret;
3846}
3847
Chris Wilsond23db882014-05-23 08:48:08 +02003848static bool
3849i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
3850{
3851 struct drm_i915_gem_object *obj = vma->obj;
3852
3853 if (alignment &&
3854 vma->node.start & (alignment - 1))
3855 return true;
3856
3857 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3858 return true;
3859
3860 if (flags & PIN_OFFSET_BIAS &&
3861 vma->node.start < (flags & PIN_OFFSET_MASK))
3862 return true;
3863
Chris Wilson506a8e82015-12-08 11:55:07 +00003864 if (flags & PIN_OFFSET_FIXED &&
3865 vma->node.start != (flags & PIN_OFFSET_MASK))
3866 return true;
3867
Chris Wilsond23db882014-05-23 08:48:08 +02003868 return false;
3869}
3870
Chris Wilsond0710ab2015-11-20 14:16:39 +00003871void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3872{
3873 struct drm_i915_gem_object *obj = vma->obj;
3874 bool mappable, fenceable;
3875 u32 fence_size, fence_alignment;
3876
3877 fence_size = i915_gem_get_gtt_size(obj->base.dev,
3878 obj->base.size,
3879 obj->tiling_mode);
3880 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
3881 obj->base.size,
3882 obj->tiling_mode,
3883 true);
3884
3885 fenceable = (vma->node.size == fence_size &&
3886 (vma->node.start & (fence_alignment - 1)) == 0);
3887
3888 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003889 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003890
3891 obj->map_and_fenceable = mappable && fenceable;
3892}
3893
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003894static int
3895i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
3896 struct i915_address_space *vm,
3897 const struct i915_ggtt_view *ggtt_view,
3898 uint32_t alignment,
3899 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003900{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003901 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003902 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00003903 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07003904 int ret;
3905
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003906 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
3907 return -ENODEV;
3908
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003909 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003910 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003911
Chris Wilsonc826c442014-10-31 13:53:53 +00003912 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
3913 return -EINVAL;
3914
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003915 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3916 return -EINVAL;
3917
3918 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
3919 i915_gem_obj_to_vma(obj, vm);
3920
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003921 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003922 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3923 return -EBUSY;
3924
Chris Wilsond23db882014-05-23 08:48:08 +02003925 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003926 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003927 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01003928 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003929 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003930 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01003931 upper_32_bits(vma->node.start),
3932 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003933 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003934 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00003935 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003936 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003937 if (ret)
3938 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003939
3940 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003941 }
3942 }
3943
Chris Wilsonef79e172014-10-31 13:53:52 +00003944 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003945 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003946 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
3947 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01003948 if (IS_ERR(vma))
3949 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07003950 } else {
3951 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003952 if (ret)
3953 return ret;
3954 }
Daniel Vetter74898d72012-02-15 23:50:22 +01003955
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003956 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
3957 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00003958 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003959 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3960 }
Chris Wilsonef79e172014-10-31 13:53:52 +00003961
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003962 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07003963 return 0;
3964}
3965
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003966int
3967i915_gem_object_pin(struct drm_i915_gem_object *obj,
3968 struct i915_address_space *vm,
3969 uint32_t alignment,
3970 uint64_t flags)
3971{
3972 return i915_gem_object_do_pin(obj, vm,
3973 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
3974 alignment, flags);
3975}
3976
3977int
3978i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3979 const struct i915_ggtt_view *view,
3980 uint32_t alignment,
3981 uint64_t flags)
3982{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003983 struct drm_device *dev = obj->base.dev;
3984 struct drm_i915_private *dev_priv = to_i915(dev);
3985 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3986
Matthew Auldade7daa2016-03-24 15:54:20 +00003987 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003988
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003989 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00003990 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003991}
3992
Eric Anholt673a3942008-07-30 12:06:12 -07003993void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003994i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3995 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003996{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003997 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07003998
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003999 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004000 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004001
Chris Wilson30154652015-04-07 17:28:24 +01004002 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004003}
4004
4005int
Eric Anholt673a3942008-07-30 12:06:12 -07004006i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004007 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004008{
4009 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004010 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004011 int ret;
4012
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004013 ret = i915_mutex_lock_interruptible(dev);
4014 if (ret)
4015 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004016
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004017 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004018 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004019 ret = -ENOENT;
4020 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004021 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004022
Chris Wilson0be555b2010-08-04 15:36:30 +01004023 /* Count all active objects as busy, even if they are currently not used
4024 * by the gpu. Users of this interface expect objects to eventually
4025 * become non-busy without any further actions, therefore emit any
4026 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004027 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004028 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004029 if (ret)
4030 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004031
Chris Wilson426960b2016-01-15 16:51:46 +00004032 args->busy = 0;
4033 if (obj->active) {
4034 int i;
4035
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004036 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004037 struct drm_i915_gem_request *req;
4038
4039 req = obj->last_read_req[i];
4040 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004041 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004042 }
4043 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004044 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004045 }
Eric Anholt673a3942008-07-30 12:06:12 -07004046
Chris Wilsonb4716182015-04-27 13:41:17 +01004047unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004048 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004049unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004050 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004051 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004052}
4053
4054int
4055i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4056 struct drm_file *file_priv)
4057{
Akshay Joshi0206e352011-08-16 15:34:10 -04004058 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004059}
4060
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061int
4062i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4063 struct drm_file *file_priv)
4064{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004065 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004066 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004067 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004068 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004069
4070 switch (args->madv) {
4071 case I915_MADV_DONTNEED:
4072 case I915_MADV_WILLNEED:
4073 break;
4074 default:
4075 return -EINVAL;
4076 }
4077
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004078 ret = i915_mutex_lock_interruptible(dev);
4079 if (ret)
4080 return ret;
4081
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004082 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004083 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004084 ret = -ENOENT;
4085 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004086 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004087
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004088 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004089 ret = -EINVAL;
4090 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004091 }
4092
Daniel Vetter656bfa32014-11-20 09:26:30 +01004093 if (obj->pages &&
4094 obj->tiling_mode != I915_TILING_NONE &&
4095 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4096 if (obj->madv == I915_MADV_WILLNEED)
4097 i915_gem_object_unpin_pages(obj);
4098 if (args->madv == I915_MADV_WILLNEED)
4099 i915_gem_object_pin_pages(obj);
4100 }
4101
Chris Wilson05394f32010-11-08 19:18:58 +00004102 if (obj->madv != __I915_MADV_PURGED)
4103 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004104
Chris Wilson6c085a72012-08-20 11:40:46 +02004105 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004106 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004107 i915_gem_object_truncate(obj);
4108
Chris Wilson05394f32010-11-08 19:18:58 +00004109 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004110
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004111out:
Chris Wilson05394f32010-11-08 19:18:58 +00004112 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004113unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004114 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004115 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004116}
4117
Chris Wilson37e680a2012-06-07 15:38:42 +01004118void i915_gem_object_init(struct drm_i915_gem_object *obj,
4119 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004120{
Chris Wilsonb4716182015-04-27 13:41:17 +01004121 int i;
4122
Ben Widawsky35c20a62013-05-31 11:28:48 -07004123 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004124 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004125 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004126 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004127 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004128 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004129
Chris Wilson37e680a2012-06-07 15:38:42 +01004130 obj->ops = ops;
4131
Chris Wilson0327d6b2012-08-11 15:41:06 +01004132 obj->fence_reg = I915_FENCE_REG_NONE;
4133 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004134
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004135 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004136}
4137
Chris Wilson37e680a2012-06-07 15:38:42 +01004138static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004139 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004140 .get_pages = i915_gem_object_get_pages_gtt,
4141 .put_pages = i915_gem_object_put_pages_gtt,
4142};
4143
Dave Gordond37cd8a2016-04-22 19:14:32 +01004144struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004145 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004146{
Daniel Vetterc397b902010-04-09 19:05:07 +00004147 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004148 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004149 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004150 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004151
Chris Wilson42dcedd2012-11-15 11:32:30 +00004152 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004153 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004154 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004155
Chris Wilsonfe3db792016-04-25 13:32:13 +01004156 ret = drm_gem_object_init(dev, &obj->base, size);
4157 if (ret)
4158 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004159
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004160 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4161 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4162 /* 965gm cannot relocate objects above 4GiB. */
4163 mask &= ~__GFP_HIGHMEM;
4164 mask |= __GFP_DMA32;
4165 }
4166
Al Viro496ad9a2013-01-23 17:07:38 -05004167 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004168 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004169
Chris Wilson37e680a2012-06-07 15:38:42 +01004170 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004171
Daniel Vetterc397b902010-04-09 19:05:07 +00004172 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4173 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4174
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004175 if (HAS_LLC(dev)) {
4176 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004177 * cache) for about a 10% performance improvement
4178 * compared to uncached. Graphics requests other than
4179 * display scanout are coherent with the CPU in
4180 * accessing this cache. This means in this mode we
4181 * don't need to clflush on the CPU side, and on the
4182 * GPU side we only need to flush internal caches to
4183 * get data visible to the CPU.
4184 *
4185 * However, we maintain the display planes as UC, and so
4186 * need to rebind when first used as such.
4187 */
4188 obj->cache_level = I915_CACHE_LLC;
4189 } else
4190 obj->cache_level = I915_CACHE_NONE;
4191
Daniel Vetterd861e332013-07-24 23:25:03 +02004192 trace_i915_gem_object_create(obj);
4193
Chris Wilson05394f32010-11-08 19:18:58 +00004194 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004195
4196fail:
4197 i915_gem_object_free(obj);
4198
4199 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004200}
4201
Chris Wilson340fbd82014-05-22 09:16:52 +01004202static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4203{
4204 /* If we are the last user of the backing storage (be it shmemfs
4205 * pages or stolen etc), we know that the pages are going to be
4206 * immediately released. In this case, we can then skip copying
4207 * back the contents from the GPU.
4208 */
4209
4210 if (obj->madv != I915_MADV_WILLNEED)
4211 return false;
4212
4213 if (obj->base.filp == NULL)
4214 return true;
4215
4216 /* At first glance, this looks racy, but then again so would be
4217 * userspace racing mmap against close. However, the first external
4218 * reference to the filp can only be obtained through the
4219 * i915_gem_mmap_ioctl() which safeguards us against the user
4220 * acquiring such a reference whilst we are in the middle of
4221 * freeing the object.
4222 */
4223 return atomic_long_read(&obj->base.filp->f_count) == 1;
4224}
4225
Chris Wilson1488fc02012-04-24 15:47:31 +01004226void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004227{
Chris Wilson1488fc02012-04-24 15:47:31 +01004228 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004229 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004230 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004231 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004232
Paulo Zanonif65c9162013-11-27 18:20:34 -02004233 intel_runtime_pm_get(dev_priv);
4234
Chris Wilson26e12f82011-03-20 11:20:19 +00004235 trace_i915_gem_object_destroy(obj);
4236
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004237 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004238 int ret;
4239
4240 vma->pin_count = 0;
4241 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004242 if (WARN_ON(ret == -ERESTARTSYS)) {
4243 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004244
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004245 was_interruptible = dev_priv->mm.interruptible;
4246 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004247
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004248 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004249
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004250 dev_priv->mm.interruptible = was_interruptible;
4251 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004252 }
4253
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004254 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4255 * before progressing. */
4256 if (obj->stolen)
4257 i915_gem_object_unpin_pages(obj);
4258
Daniel Vettera071fa02014-06-18 23:28:09 +02004259 WARN_ON(obj->frontbuffer_bits);
4260
Daniel Vetter656bfa32014-11-20 09:26:30 +01004261 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4262 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4263 obj->tiling_mode != I915_TILING_NONE)
4264 i915_gem_object_unpin_pages(obj);
4265
Ben Widawsky401c29f2013-05-31 11:28:47 -07004266 if (WARN_ON(obj->pages_pin_count))
4267 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004268 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004269 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004270 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004271
Chris Wilson9da3da62012-06-01 15:20:22 +01004272 BUG_ON(obj->pages);
4273
Chris Wilson2f745ad2012-09-04 21:02:58 +01004274 if (obj->base.import_attach)
4275 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004276
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004277 if (obj->ops->release)
4278 obj->ops->release(obj);
4279
Chris Wilson05394f32010-11-08 19:18:58 +00004280 drm_gem_object_release(&obj->base);
4281 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004282
Chris Wilson05394f32010-11-08 19:18:58 +00004283 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004284 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004285
4286 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004287}
4288
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004289struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4290 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004291{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004292 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004293 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004294 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4295 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004296 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004297 }
4298 return NULL;
4299}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004300
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004301struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4302 const struct i915_ggtt_view *view)
4303{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004304 struct i915_vma *vma;
4305
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004306 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004307
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004308 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004309 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004310 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004311 return NULL;
4312}
4313
Ben Widawsky2f633152013-07-17 12:19:03 -07004314void i915_gem_vma_destroy(struct i915_vma *vma)
4315{
4316 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004317
4318 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4319 if (!list_empty(&vma->exec_list))
4320 return;
4321
Chris Wilson596c5922016-02-26 11:03:20 +00004322 if (!vma->is_ggtt)
4323 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004324
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004325 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004326
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004327 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004328}
4329
Chris Wilsone3efda42014-04-09 09:19:41 +01004330static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004331i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004332{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004333 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004334 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004335
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004336 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004337 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004338}
4339
Jesse Barnes5669fca2009-02-17 15:13:31 -08004340int
Chris Wilson45c5f202013-10-16 11:50:01 +01004341i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004342{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004343 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004344 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004345
Chris Wilsonb7137e02016-07-13 09:10:37 +01004346 intel_suspend_gt_powersave(dev_priv);
4347
Chris Wilson45c5f202013-10-16 11:50:01 +01004348 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004349
4350 /* We have to flush all the executing contexts to main memory so
4351 * that they can saved in the hibernation image. To ensure the last
4352 * context image is coherent, we have to switch away from it. That
4353 * leaves the dev_priv->kernel_context still active when
4354 * we actually suspend, and its image in memory may not match the GPU
4355 * state. Fortunately, the kernel_context is disposable and we do
4356 * not rely on its state.
4357 */
4358 ret = i915_gem_switch_to_kernel_context(dev_priv);
4359 if (ret)
4360 goto err;
4361
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004362 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004363 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004364 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004365
Chris Wilsonc0336662016-05-06 15:40:21 +01004366 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004367
Chris Wilson5ab57c72016-07-15 14:56:20 +01004368 /* Note that rather than stopping the engines, all we have to do
4369 * is assert that every RING_HEAD == RING_TAIL (all execution complete)
4370 * and similar for all logical context images (to ensure they are
4371 * all ready for hibernation).
4372 */
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004373 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004374 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004375 mutex_unlock(&dev->struct_mutex);
4376
Chris Wilson737b1502015-01-26 18:03:03 +02004377 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004378 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4379 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004380
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004381 /* Assert that we sucessfully flushed all the work and
4382 * reset the GPU back to its idle, low power state.
4383 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004384 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004385
Eric Anholt673a3942008-07-30 12:06:12 -07004386 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004387
4388err:
4389 mutex_unlock(&dev->struct_mutex);
4390 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004391}
4392
Chris Wilson5ab57c72016-07-15 14:56:20 +01004393void i915_gem_resume(struct drm_device *dev)
4394{
4395 struct drm_i915_private *dev_priv = to_i915(dev);
4396
4397 mutex_lock(&dev->struct_mutex);
4398 i915_gem_restore_gtt_mappings(dev);
4399
4400 /* As we didn't flush the kernel context before suspend, we cannot
4401 * guarantee that the context image is complete. So let's just reset
4402 * it and start again.
4403 */
4404 if (i915.enable_execlists)
4405 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4406
4407 mutex_unlock(&dev->struct_mutex);
4408}
4409
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004410void i915_gem_init_swizzling(struct drm_device *dev)
4411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004412 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004413
Daniel Vetter11782b02012-01-31 16:47:55 +01004414 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004415 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4416 return;
4417
4418 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4419 DISP_TILE_SURFACE_SWIZZLING);
4420
Daniel Vetter11782b02012-01-31 16:47:55 +01004421 if (IS_GEN5(dev))
4422 return;
4423
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004424 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4425 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004426 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004427 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004428 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004429 else if (IS_GEN8(dev))
4430 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004431 else
4432 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004433}
Daniel Vettere21af882012-02-09 20:53:27 +01004434
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004435static void init_unused_ring(struct drm_device *dev, u32 base)
4436{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004437 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004438
4439 I915_WRITE(RING_CTL(base), 0);
4440 I915_WRITE(RING_HEAD(base), 0);
4441 I915_WRITE(RING_TAIL(base), 0);
4442 I915_WRITE(RING_START(base), 0);
4443}
4444
4445static void init_unused_rings(struct drm_device *dev)
4446{
4447 if (IS_I830(dev)) {
4448 init_unused_ring(dev, PRB1_BASE);
4449 init_unused_ring(dev, SRB0_BASE);
4450 init_unused_ring(dev, SRB1_BASE);
4451 init_unused_ring(dev, SRB2_BASE);
4452 init_unused_ring(dev, SRB3_BASE);
4453 } else if (IS_GEN2(dev)) {
4454 init_unused_ring(dev, SRB0_BASE);
4455 init_unused_ring(dev, SRB1_BASE);
4456 } else if (IS_GEN3(dev)) {
4457 init_unused_ring(dev, PRB1_BASE);
4458 init_unused_ring(dev, PRB2_BASE);
4459 }
4460}
4461
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004462int
4463i915_gem_init_hw(struct drm_device *dev)
4464{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004465 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004466 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004467 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004468
Chris Wilson5e4f5182015-02-13 14:35:59 +00004469 /* Double layer security blanket, see i915_gem_init() */
4470 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4471
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004472 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004473 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004474
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004475 if (IS_HASWELL(dev))
4476 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4477 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004478
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004479 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004480 if (IS_IVYBRIDGE(dev)) {
4481 u32 temp = I915_READ(GEN7_MSG_CTL);
4482 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4483 I915_WRITE(GEN7_MSG_CTL, temp);
4484 } else if (INTEL_INFO(dev)->gen >= 7) {
4485 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4486 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4487 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4488 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004489 }
4490
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004491 i915_gem_init_swizzling(dev);
4492
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004493 /*
4494 * At least 830 can leave some of the unused rings
4495 * "active" (ie. head != tail) after resume which
4496 * will prevent c3 entry. Makes sure all unused rings
4497 * are totally idle.
4498 */
4499 init_unused_rings(dev);
4500
Dave Gordoned54c1a2016-01-19 19:02:54 +00004501 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004502
John Harrison4ad2fd82015-06-18 13:11:20 +01004503 ret = i915_ppgtt_init_hw(dev);
4504 if (ret) {
4505 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4506 goto out;
4507 }
4508
4509 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004510 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004511 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004512 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004513 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004514 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004515
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004516 intel_mocs_init_l3cc_table(dev);
4517
Alex Dai33a732f2015-08-12 15:43:36 +01004518 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004519 ret = intel_guc_setup(dev);
4520 if (ret)
4521 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004522
Chris Wilson5e4f5182015-02-13 14:35:59 +00004523out:
4524 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004525 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004526}
4527
Chris Wilson1070a422012-04-24 15:47:41 +01004528int i915_gem_init(struct drm_device *dev)
4529{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004530 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004531 int ret;
4532
Chris Wilson1070a422012-04-24 15:47:41 +01004533 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004534
Oscar Mateoa83014d2014-07-24 17:04:21 +01004535 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004536 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004537 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
4538 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004539 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004540 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004541 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4542 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004543 }
4544
Chris Wilson5e4f5182015-02-13 14:35:59 +00004545 /* This is just a security blanket to placate dragons.
4546 * On some systems, we very sporadically observe that the first TLBs
4547 * used by the CS may be stale, despite us poking the TLB reset. If
4548 * we hold the forcewake during initialisation these problems
4549 * just magically go away.
4550 */
4551 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4552
Chris Wilson72778cb2016-05-19 16:17:16 +01004553 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02004554 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004555
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004556 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004557 if (ret)
4558 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004559
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004560 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004561 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004562 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004563
4564 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004565 if (ret == -EIO) {
4566 /* Allow ring initialisation to fail by marking the GPU as
4567 * wedged. But we only want to do this where the GPU is angry,
4568 * for all other failure, such as an allocation failure, bail.
4569 */
4570 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004571 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004572 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004573 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004574
4575out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004576 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004577 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004578
Chris Wilson60990322014-04-09 09:19:42 +01004579 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004580}
4581
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004582void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004583i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004585 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004586 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004587
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004588 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004589 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004590}
4591
Chris Wilson64193402010-10-24 12:38:05 +01004592static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004593init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004594{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004595 INIT_LIST_HEAD(&engine->active_list);
4596 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004597}
4598
Eric Anholt673a3942008-07-30 12:06:12 -07004599void
Imre Deak40ae4e12016-03-16 14:54:03 +02004600i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4601{
Chris Wilson91c8a322016-07-05 10:40:23 +01004602 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004603
4604 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4605 !IS_CHERRYVIEW(dev_priv))
4606 dev_priv->num_fence_regs = 32;
4607 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4608 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4609 dev_priv->num_fence_regs = 16;
4610 else
4611 dev_priv->num_fence_regs = 8;
4612
Chris Wilsonc0336662016-05-06 15:40:21 +01004613 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004614 dev_priv->num_fence_regs =
4615 I915_READ(vgtif_reg(avail_rs.fence_num));
4616
4617 /* Initialize fence registers to zero */
4618 i915_gem_restore_fences(dev);
4619
4620 i915_gem_detect_bit_6_swizzle(dev);
4621}
4622
4623void
Imre Deakd64aa092016-01-19 15:26:29 +02004624i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004625{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004626 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004627 int i;
4628
Chris Wilsonefab6d82015-04-07 16:20:57 +01004629 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004630 kmem_cache_create("i915_gem_object",
4631 sizeof(struct drm_i915_gem_object), 0,
4632 SLAB_HWCACHE_ALIGN,
4633 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004634 dev_priv->vmas =
4635 kmem_cache_create("i915_gem_vma",
4636 sizeof(struct i915_vma), 0,
4637 SLAB_HWCACHE_ALIGN,
4638 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004639 dev_priv->requests =
4640 kmem_cache_create("i915_gem_request",
4641 sizeof(struct drm_i915_gem_request), 0,
4642 SLAB_HWCACHE_ALIGN,
4643 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004644
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004645 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07004646 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004647 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4648 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004649 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004650 for (i = 0; i < I915_NUM_ENGINES; i++)
4651 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004652 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004653 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004654 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004655 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004656 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004657 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004658 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004659 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004660
Chris Wilson72bfa192010-12-19 11:42:05 +00004661 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4662
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004663 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004664
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004665 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004666
Chris Wilsonce453d82011-02-21 14:43:56 +00004667 dev_priv->mm.interruptible = true;
4668
Daniel Vetterf99d7062014-06-19 16:01:59 +02004669 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004670}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004671
Imre Deakd64aa092016-01-19 15:26:29 +02004672void i915_gem_load_cleanup(struct drm_device *dev)
4673{
4674 struct drm_i915_private *dev_priv = to_i915(dev);
4675
4676 kmem_cache_destroy(dev_priv->requests);
4677 kmem_cache_destroy(dev_priv->vmas);
4678 kmem_cache_destroy(dev_priv->objects);
4679}
4680
Chris Wilson461fb992016-05-14 07:26:33 +01004681int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4682{
4683 struct drm_i915_gem_object *obj;
4684
4685 /* Called just before we write the hibernation image.
4686 *
4687 * We need to update the domain tracking to reflect that the CPU
4688 * will be accessing all the pages to create and restore from the
4689 * hibernation, and so upon restoration those pages will be in the
4690 * CPU domain.
4691 *
4692 * To make sure the hibernation image contains the latest state,
4693 * we update that state just before writing out the image.
4694 */
4695
4696 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4697 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4698 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4699 }
4700
4701 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4702 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4703 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4704 }
4705
4706 return 0;
4707}
4708
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004709void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004710{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004711 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004712
4713 /* Clean up our request list when the client is going away, so that
4714 * later retire_requests won't dereference our soon-to-be-gone
4715 * file_priv.
4716 */
Chris Wilson1c255952010-09-26 11:03:27 +01004717 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004718 while (!list_empty(&file_priv->mm.request_list)) {
4719 struct drm_i915_gem_request *request;
4720
4721 request = list_first_entry(&file_priv->mm.request_list,
4722 struct drm_i915_gem_request,
4723 client_list);
4724 list_del(&request->client_list);
4725 request->file_priv = NULL;
4726 }
Chris Wilson1c255952010-09-26 11:03:27 +01004727 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004728
Chris Wilson2e1b8732015-04-27 13:41:22 +01004729 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004730 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004731 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004732 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004733 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004734}
4735
4736int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4737{
4738 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004739 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004740
4741 DRM_DEBUG_DRIVER("\n");
4742
4743 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4744 if (!file_priv)
4745 return -ENOMEM;
4746
4747 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004748 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004749 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004750 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004751
4752 spin_lock_init(&file_priv->mm.lock);
4753 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004754
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004755 file_priv->bsd_ring = -1;
4756
Ben Widawskye422b882013-12-06 14:10:58 -08004757 ret = i915_gem_context_open(dev, file);
4758 if (ret)
4759 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004760
Ben Widawskye422b882013-12-06 14:10:58 -08004761 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004762}
4763
Daniel Vetterb680c372014-09-19 18:27:27 +02004764/**
4765 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004766 * @old: current GEM buffer for the frontbuffer slots
4767 * @new: new GEM buffer for the frontbuffer slots
4768 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004769 *
4770 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4771 * from @old and setting them in @new. Both @old and @new can be NULL.
4772 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004773void i915_gem_track_fb(struct drm_i915_gem_object *old,
4774 struct drm_i915_gem_object *new,
4775 unsigned frontbuffer_bits)
4776{
4777 if (old) {
4778 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
4779 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
4780 old->frontbuffer_bits &= ~frontbuffer_bits;
4781 }
4782
4783 if (new) {
4784 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
4785 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
4786 new->frontbuffer_bits |= frontbuffer_bits;
4787 }
4788}
4789
Ben Widawskya70a3142013-07-31 16:59:56 -07004790/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004791u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4792 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004793{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004794 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004795 struct i915_vma *vma;
4796
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004797 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004798
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004799 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004800 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004801 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4802 continue;
4803 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004804 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004805 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004806
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004807 WARN(1, "%s vma for this object not found.\n",
4808 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004809 return -1;
4810}
4811
Michel Thierry088e0df2015-08-07 17:40:17 +01004812u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4813 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004814{
4815 struct i915_vma *vma;
4816
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004817 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01004818 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004819 return vma->node.start;
4820
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004821 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004822 return -1;
4823}
4824
4825bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4826 struct i915_address_space *vm)
4827{
4828 struct i915_vma *vma;
4829
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004830 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004831 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004832 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4833 continue;
4834 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4835 return true;
4836 }
4837
4838 return false;
4839}
4840
4841bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004842 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004843{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004844 struct i915_vma *vma;
4845
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004846 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01004847 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004848 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004849 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004850 return true;
4851
4852 return false;
4853}
4854
4855bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4856{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004857 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004858
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004859 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004860 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004861 return true;
4862
4863 return false;
4864}
4865
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004866unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004867{
Ben Widawskya70a3142013-07-31 16:59:56 -07004868 struct i915_vma *vma;
4869
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004870 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004871
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004872 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004873 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004874 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004875 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004876 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004877
Ben Widawskya70a3142013-07-31 16:59:56 -07004878 return 0;
4879}
4880
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004881bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004882{
4883 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004884 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004885 if (vma->pin_count > 0)
4886 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004887
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004888 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004889}
Dave Gordonea702992015-07-09 19:29:02 +01004890
Dave Gordon033908a2015-12-10 18:51:23 +00004891/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4892struct page *
4893i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4894{
4895 struct page *page;
4896
4897 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004898 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004899 return NULL;
4900
4901 page = i915_gem_object_get_page(obj, n);
4902 set_page_dirty(page);
4903 return page;
4904}
4905
Dave Gordonea702992015-07-09 19:29:02 +01004906/* Allocate a new GEM object and fill it with the supplied data */
4907struct drm_i915_gem_object *
4908i915_gem_object_create_from_data(struct drm_device *dev,
4909 const void *data, size_t size)
4910{
4911 struct drm_i915_gem_object *obj;
4912 struct sg_table *sg;
4913 size_t bytes;
4914 int ret;
4915
Dave Gordond37cd8a2016-04-22 19:14:32 +01004916 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004917 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004918 return obj;
4919
4920 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4921 if (ret)
4922 goto fail;
4923
4924 ret = i915_gem_object_get_pages(obj);
4925 if (ret)
4926 goto fail;
4927
4928 i915_gem_object_pin_pages(obj);
4929 sg = obj->pages;
4930 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004931 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004932 i915_gem_object_unpin_pages(obj);
4933
4934 if (WARN_ON(bytes != size)) {
4935 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4936 ret = -EFAULT;
4937 goto fail;
4938 }
4939
4940 return obj;
4941
4942fail:
4943 drm_gem_object_unreference(&obj->base);
4944 return ERR_PTR(ret);
4945}