blob: 78057fafd4bc36f8f0988735733bcc3ef4efc8b6 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilsond98c52c2016-04-13 17:35:05 +0100108 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return 0;
110
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100124 } else {
125 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300166 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300197 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 vaddr += PAGE_SIZE;
199 }
200
Chris Wilsonc0336662016-05-06 15:40:21 +0100201 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100231 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100242 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 struct page *page;
248 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100249
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100261 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300262 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100263 vaddr += PAGE_SIZE;
264 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100266 }
267
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 sg_free_table(obj->pages);
269 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100405 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000444 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000445}
446
Daniel Vetter8c599672011-12-14 13:57:31 +0100447static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
473static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
Brad Volkin4c914c02014-02-18 10:15:45 -0800499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700538static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100558 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559}
560
Daniel Vetter23c18c72012-03-25 19:47:42 +0200561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200565 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
Daniel Vetterd174bd62012-03-25 19:47:40 +0200583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200610}
611
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
Eric Anholteb014592009-03-10 11:44:52 -0700748static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700753{
Daniel Vetter8461d222011-12-14 13:57:32 +0100754 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700755 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100756 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100757 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200759 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200760 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200761 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700762
Chris Wilson6eae0052016-06-20 15:05:52 +0100763 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530764 return -ENODEV;
765
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300766 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700767 remain = args->size;
768
Daniel Vetter8461d222011-12-14 13:57:32 +0100769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700770
Brad Volkin4c914c02014-02-18 10:15:45 -0800771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100772 if (ret)
773 return ret;
774
Eric Anholteb014592009-03-10 11:44:52 -0700775 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100776
Imre Deak67d5a502013-02-18 19:28:02 +0200777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200779 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100780
781 if (remain <= 0)
782 break;
783
Eric Anholteb014592009-03-10 11:44:52 -0700784 /* Operation in this page
785 *
Eric Anholteb014592009-03-10 11:44:52 -0700786 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700787 * page_length = bytes to copy for this page
788 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100789 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700793
Daniel Vetter8461d222011-12-14 13:57:32 +0100794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700802
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200803 mutex_unlock(&dev->struct_mutex);
804
Jani Nikulad330a952014-01-21 11:24:25 +0200805 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200806 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700818
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100820
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100821 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100822 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100823
Chris Wilson17793c92014-03-07 08:30:36 +0000824next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700825 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700827 offset += page_length;
828 }
829
Chris Wilson4f27b752010-10-14 15:26:45 +0100830out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100831 i915_gem_object_unpin_pages(obj);
832
Eric Anholteb014592009-03-10 11:44:52 -0700833 return ret;
834}
835
Eric Anholt673a3942008-07-30 12:06:12 -0700836/**
837 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100850 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
Chris Wilson51311d02010-11-17 09:10:42 +0000852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300856 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000857 args->size))
858 return -EFAULT;
859
Chris Wilson4f27b752010-10-14 15:26:45 +0100860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100861 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = -ENOENT;
867 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson7dcd2492010-09-26 20:21:44 +0100870 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100873 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100874 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100875 }
876
Chris Wilsondb53a302011-02-03 11:57:46 +0000877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200879 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
Chris Wilson35b62a82010-09-26 20:23:38 +0100886out:
Chris Wilson05394f32010-11-08 19:18:58 +0000887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100888unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100889 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700890 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700891}
892
Keith Packard0839ccb2008-10-30 19:38:48 -0700893/* This is the fast write path which cannot handle
894 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700895 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700896
Keith Packard0839ccb2008-10-30 19:38:48 -0700897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
902{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700903 void __iomem *vaddr_atomic;
904 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700905 unsigned long unwritten;
906
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700911 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700912 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700914}
915
Eric Anholt3de09aa2009-03-09 09:42:23 -0700916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100919 * @dev: drm device pointer
920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700923 */
Eric Anholt673a3942008-07-30 12:06:12 -0700924static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700929{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530930 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530932 struct drm_mm_node node;
933 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700934 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530960 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530967 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200968
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530969 user_data = u64_to_user_ptr(args->data_ptr);
970 offset = args->offset;
971 remain = args->size;
972 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /* Operation in this page
974 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700992 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700997 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300998 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200999 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001012 }
Eric Anholt673a3942008-07-30 12:06:12 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001017 }
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001019out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
Rodrigo Vivide152b62015-07-07 16:28:51 -07001033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001034out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001046 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001047}
1048
Daniel Vetterd174bd62012-03-25 19:47:40 +02001049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001053static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001059{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001061 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001062
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001063 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001064 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vetterd174bd62012-03-25 19:47:40 +02001066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Chris Wilson755d2212012-09-04 21:02:55 +01001077 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001078}
1079
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001082static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001088{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 char *vaddr;
1090 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001091
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001099 user_data,
1100 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110
Chris Wilson755d2212012-09-04 21:02:55 +01001111 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001112}
1113
Eric Anholt40123c12009-03-09 13:42:30 -07001114static int
Daniel Vettere244a442012-03-25 19:47:28 +02001115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001119{
Eric Anholt40123c12009-03-09 13:42:30 -07001120 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001121 loff_t offset;
1122 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001123 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001125 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001128 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001129
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001130 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 remain = args->size;
1132
Daniel Vetter8c599672011-12-14 13:57:31 +01001133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001134
Daniel Vetter58642882012-03-25 19:47:37 +02001135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001140 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -07001141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +02001144 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001150
Chris Wilson755d2212012-09-04 21:02:55 +01001151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001156
Chris Wilson755d2212012-09-04 21:02:55 +01001157 i915_gem_object_pin_pages(obj);
1158
Eric Anholt40123c12009-03-09 13:42:30 -07001159 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001161
Imre Deak67d5a502013-02-18 19:28:02 +02001162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001164 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001165 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 if (remain <= 0)
1168 break;
1169
Eric Anholt40123c12009-03-09 13:42:30 -07001170 /* Operation in this page
1171 *
Eric Anholt40123c12009-03-09 13:42:30 -07001172 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001173 * page_length = bytes to copy for this page
1174 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001175 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001180
Daniel Vetter58642882012-03-25 19:47:37 +02001181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
Daniel Vetter8c599672011-12-14 13:57:31 +01001188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001197
Daniel Vettere244a442012-03-25 19:47:28 +02001198 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001199 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vettere244a442012-03-25 19:47:28 +02001205 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001206
Chris Wilson755d2212012-09-04 21:02:55 +01001207 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001208 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001209
Chris Wilson17793c92014-03-07 08:30:36 +00001210next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001211 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001213 offset += page_length;
1214 }
1215
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001216out:
Chris Wilson755d2212012-09-04 21:02:55 +01001217 i915_gem_object_unpin_pages(obj);
1218
Daniel Vettere244a442012-03-25 19:47:28 +02001219 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001227 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001228 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001229 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001230 }
Eric Anholt40123c12009-03-09 13:42:30 -07001231
Daniel Vetter58642882012-03-25 19:47:37 +02001232 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001234 else
1235 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001236
Rodrigo Vivide152b62015-07-07 16:28:51 -07001237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001251 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001253 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001254 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001262 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001263 args->size))
1264 return -EFAULT;
1265
Jani Nikulad330a952014-01-21 11:24:25 +02001266 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Imre Deak5d77d9c2014-11-12 16:40:35 +02001273 intel_runtime_pm_get(dev_priv);
1274
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = i915_mutex_lock_interruptible(dev);
1276 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001280 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 ret = -ENOENT;
1282 goto unlock;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Chris Wilson7dcd2492010-09-26 20:21:44 +01001285 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001288 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001289 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001290 }
1291
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
Daniel Vetter935aaa62012-03-25 19:47:35 +02001294 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001301 if (!i915_gem_object_has_struct_page(obj) ||
1302 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301303 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304 /* Note that the gtt paths might fail with non-page-backed user
1305 * pointers (e.g. gtt mappings when moving data between
1306 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001307 }
Eric Anholt673a3942008-07-30 12:06:12 -07001308
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301309 if (ret == -EFAULT) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001310 if (obj->phys_handle)
1311 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001312 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001313 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301314 else
1315 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001316 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001317
Chris Wilson35b62a82010-09-26 20:23:38 +01001318out:
Chris Wilson05394f32010-11-08 19:18:58 +00001319 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001321 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001322put_rpm:
1323 intel_runtime_pm_put(dev_priv);
1324
Eric Anholt673a3942008-07-30 12:06:12 -07001325 return ret;
1326}
1327
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001328static int
1329i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001330{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001331 if (__i915_terminally_wedged(reset_counter))
1332 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001333
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001334 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 /* Non-interruptible callers can't handle -EAGAIN, hence return
1336 * -EIO unconditionally for these. */
1337 if (!interruptible)
1338 return -EIO;
1339
Chris Wilsond98c52c2016-04-13 17:35:05 +01001340 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 }
1342
1343 return 0;
1344}
1345
Chris Wilsonca5b7212015-12-11 11:32:58 +00001346static unsigned long local_clock_us(unsigned *cpu)
1347{
1348 unsigned long t;
1349
1350 /* Cheaply and approximately convert from nanoseconds to microseconds.
1351 * The result and subsequent calculations are also defined in the same
1352 * approximate microseconds units. The principal source of timing
1353 * error here is from the simple truncation.
1354 *
1355 * Note that local_clock() is only defined wrt to the current CPU;
1356 * the comparisons are no longer valid if we switch CPUs. Instead of
1357 * blocking preemption for the entire busywait, we can detect the CPU
1358 * switch and use that as indicator of system load and a reason to
1359 * stop busywaiting, see busywait_stop().
1360 */
1361 *cpu = get_cpu();
1362 t = local_clock() >> 10;
1363 put_cpu();
1364
1365 return t;
1366}
1367
1368static bool busywait_stop(unsigned long timeout, unsigned cpu)
1369{
1370 unsigned this_cpu;
1371
1372 if (time_after(local_clock_us(&this_cpu), timeout))
1373 return true;
1374
1375 return this_cpu != cpu;
1376}
1377
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001378bool __i915_spin_request(const struct drm_i915_gem_request *req,
1379 int state, unsigned long timeout_us)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001380{
Chris Wilsonca5b7212015-12-11 11:32:58 +00001381 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001382
Chris Wilsonca5b7212015-12-11 11:32:58 +00001383 /* When waiting for high frequency requests, e.g. during synchronous
1384 * rendering split between the CPU and GPU, the finite amount of time
1385 * required to set up the irq and wait upon it limits the response
1386 * rate. By busywaiting on the request completion for a short while we
1387 * can service the high frequency waits as quick as possible. However,
1388 * if it is a slow request, we want to sleep as quickly as possible.
1389 * The tradeoff between waiting and sleeping is roughly the time it
1390 * takes to sleep on a request, on the order of a microsecond.
1391 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001392
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001393 timeout_us += local_clock_us(&cpu);
Chris Wilson688e6c72016-07-01 17:23:15 +01001394 do {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001395 if (i915_gem_request_completed(req))
Chris Wilson688e6c72016-07-01 17:23:15 +01001396 return true;
Chris Wilson2def4ad2015-04-07 16:20:41 +01001397
Chris Wilson91b0c352015-12-11 11:32:57 +00001398 if (signal_pending_state(state, current))
1399 break;
1400
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001401 if (busywait_stop(timeout_us, cpu))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001402 break;
1403
1404 cpu_relax_lowlatency();
Chris Wilson688e6c72016-07-01 17:23:15 +01001405 } while (!need_resched());
Chris Wilson821485d2015-12-11 11:32:59 +00001406
Chris Wilson688e6c72016-07-01 17:23:15 +01001407 return false;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001408}
1409
Chris Wilsonb3612372012-08-24 09:35:08 +01001410/**
John Harrison9c654812014-11-24 18:49:35 +00001411 * __i915_wait_request - wait until execution of request has finished
1412 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001413 * @interruptible: do an interruptible wait (normally yes)
1414 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001415 * @rps: RPS client
Chris Wilsonb3612372012-08-24 09:35:08 +01001416 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001417 * Note: It is of utmost importance that the passed in seqno and reset_counter
1418 * values have been read by the caller in an smp safe manner. Where read-side
1419 * locks are involved, it is sufficient to read the reset_counter before
1420 * unlocking the lock that protects the seqno. For lockless tricks, the
1421 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1422 * inserted.
1423 *
John Harrison9c654812014-11-24 18:49:35 +00001424 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001425 * errno with remaining time filled in timeout argument.
1426 */
John Harrison9c654812014-11-24 18:49:35 +00001427int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001428 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001429 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001430 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001431{
Chris Wilson91b0c352015-12-11 11:32:57 +00001432 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson1f15b762016-07-01 17:23:14 +01001433 DEFINE_WAIT(reset);
Chris Wilson688e6c72016-07-01 17:23:15 +01001434 struct intel_wait wait;
1435 unsigned long timeout_remain;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001436 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001437 int ret = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001438
Chris Wilson688e6c72016-07-01 17:23:15 +01001439 might_sleep();
Paulo Zanonic67a4702013-08-19 13:18:09 -03001440
Chris Wilsonb4716182015-04-27 13:41:17 +01001441 if (list_empty(&req->list))
1442 return 0;
1443
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001444 if (i915_gem_request_completed(req))
Chris Wilsonb3612372012-08-24 09:35:08 +01001445 return 0;
1446
Chris Wilson688e6c72016-07-01 17:23:15 +01001447 timeout_remain = MAX_SCHEDULE_TIMEOUT;
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001448 if (timeout) {
1449 if (WARN_ON(*timeout < 0))
1450 return -EINVAL;
1451
1452 if (*timeout == 0)
1453 return -ETIME;
1454
Chris Wilson688e6c72016-07-01 17:23:15 +01001455 timeout_remain = nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001456
1457 /*
1458 * Record current time in case interrupted by signal, or wedged.
1459 */
1460 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001461 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001462
John Harrison74328ee2014-11-24 18:49:38 +00001463 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001464
Chris Wilson688e6c72016-07-01 17:23:15 +01001465 if (INTEL_INFO(req->i915)->gen >= 6)
1466 gen6_rps_boost(req->i915, rps, req->emitted_jiffies);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001467
Chris Wilson688e6c72016-07-01 17:23:15 +01001468 /* Optimistic spin for the next ~jiffie before touching IRQs */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001469 if (i915_spin_request(req, state, 5))
Chris Wilson688e6c72016-07-01 17:23:15 +01001470 goto complete;
Chris Wilson2def4ad2015-04-07 16:20:41 +01001471
Chris Wilson688e6c72016-07-01 17:23:15 +01001472 set_current_state(state);
1473 add_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
Chris Wilsonb3612372012-08-24 09:35:08 +01001474
Chris Wilson688e6c72016-07-01 17:23:15 +01001475 intel_wait_init(&wait, req->seqno);
1476 if (intel_engine_add_wait(req->engine, &wait))
1477 /* In order to check that we haven't missed the interrupt
1478 * as we enabled it, we need to kick ourselves to do a
1479 * coherent check on the seqno before we sleep.
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001480 */
Chris Wilson688e6c72016-07-01 17:23:15 +01001481 goto wakeup;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001482
Chris Wilson688e6c72016-07-01 17:23:15 +01001483 for (;;) {
Chris Wilson91b0c352015-12-11 11:32:57 +00001484 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001485 ret = -ERESTARTSYS;
1486 break;
1487 }
1488
Chris Wilson05535722016-07-01 17:23:11 +01001489 /* Ensure that even if the GPU hangs, we get woken up.
1490 *
1491 * However, note that if no one is waiting, we never notice
1492 * a gpu hang. Eventually, we will have to wait for a resource
1493 * held by the GPU and so trigger a hangcheck. In the most
1494 * pathological case, this will be upon memory starvation!
1495 */
Chris Wilson688e6c72016-07-01 17:23:15 +01001496 i915_queue_hangcheck(req->i915);
Chris Wilson05535722016-07-01 17:23:11 +01001497
Chris Wilson688e6c72016-07-01 17:23:15 +01001498 timeout_remain = io_schedule_timeout(timeout_remain);
1499 if (timeout_remain == 0) {
1500 ret = -ETIME;
1501 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001502 }
1503
Chris Wilson688e6c72016-07-01 17:23:15 +01001504 if (intel_wait_complete(&wait))
1505 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001506
Chris Wilson688e6c72016-07-01 17:23:15 +01001507 set_current_state(state);
1508
1509wakeup:
1510 /* Carefully check if the request is complete, giving time
1511 * for the seqno to be visible following the interrupt.
1512 * We also have to check in case we are kicked by the GPU
1513 * reset in order to drop the struct_mutex.
1514 */
1515 if (__i915_request_irq_complete(req))
1516 break;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001517
1518 /* Only spin if we know the GPU is processing this request */
1519 if (i915_spin_request(req, state, 2))
1520 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001521 }
Chris Wilson688e6c72016-07-01 17:23:15 +01001522 remove_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
Chris Wilson1f15b762016-07-01 17:23:14 +01001523
Chris Wilson688e6c72016-07-01 17:23:15 +01001524 intel_engine_remove_wait(req->engine, &wait);
1525 __set_current_state(TASK_RUNNING);
1526complete:
Chris Wilson2def4ad2015-04-07 16:20:41 +01001527 trace_i915_gem_request_wait_end(req);
1528
Chris Wilsonb3612372012-08-24 09:35:08 +01001529 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001530 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001531
1532 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001533
1534 /*
1535 * Apparently ktime isn't accurate enough and occasionally has a
1536 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1537 * things up to make the test happy. We allow up to 1 jiffy.
1538 *
1539 * This is a regrssion from the timespec->ktime conversion.
1540 */
1541 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1542 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001543 }
1544
Chris Wilson094f9a52013-09-25 17:34:55 +01001545 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001546}
1547
John Harrisonfcfa423c2015-05-29 17:44:12 +01001548int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1549 struct drm_file *file)
1550{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001551 struct drm_i915_file_private *file_priv;
1552
1553 WARN_ON(!req || !file || req->file_priv);
1554
1555 if (!req || !file)
1556 return -EINVAL;
1557
1558 if (req->file_priv)
1559 return -EINVAL;
1560
John Harrisonfcfa423c2015-05-29 17:44:12 +01001561 file_priv = file->driver_priv;
1562
1563 spin_lock(&file_priv->mm.lock);
1564 req->file_priv = file_priv;
1565 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1566 spin_unlock(&file_priv->mm.lock);
1567
1568 req->pid = get_pid(task_pid(current));
1569
1570 return 0;
1571}
1572
Chris Wilsonb4716182015-04-27 13:41:17 +01001573static inline void
1574i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1575{
1576 struct drm_i915_file_private *file_priv = request->file_priv;
1577
1578 if (!file_priv)
1579 return;
1580
1581 spin_lock(&file_priv->mm.lock);
1582 list_del(&request->client_list);
1583 request->file_priv = NULL;
1584 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001585
1586 put_pid(request->pid);
1587 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001588}
1589
1590static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1591{
1592 trace_i915_gem_request_retire(request);
1593
1594 /* We know the GPU must have read the request to have
1595 * sent us the seqno + interrupt, so use the position
1596 * of tail of the request to update the last known position
1597 * of the GPU head.
1598 *
1599 * Note this requires that we are always called in request
1600 * completion order.
1601 */
1602 request->ringbuf->last_retired_head = request->postfix;
1603
1604 list_del_init(&request->list);
1605 i915_gem_request_remove_from_client(request);
1606
Chris Wilsona16a4052016-04-28 09:56:56 +01001607 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001608 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001609 intel_lr_context_unpin(request->previous_context,
1610 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001611 }
1612
Chris Wilsona16a4052016-04-28 09:56:56 +01001613 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001614 i915_gem_request_unreference(request);
1615}
1616
1617static void
1618__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1619{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001620 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001621 struct drm_i915_gem_request *tmp;
1622
Chris Wilsonc0336662016-05-06 15:40:21 +01001623 lockdep_assert_held(&engine->i915->dev->struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001624
1625 if (list_empty(&req->list))
1626 return;
1627
1628 do {
1629 tmp = list_first_entry(&engine->request_list,
1630 typeof(*tmp), list);
1631
1632 i915_gem_request_retire(tmp);
1633 } while (tmp != req);
1634
1635 WARN_ON(i915_verify_lists(engine->dev));
1636}
1637
Chris Wilsonb3612372012-08-24 09:35:08 +01001638/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001639 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001640 * request and object lists appropriately for that event.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001641 * @req: request to wait on
Chris Wilsonb3612372012-08-24 09:35:08 +01001642 */
1643int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001644i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001645{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001646 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001647 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001648 int ret;
1649
Daniel Vettera4b3a572014-11-26 14:17:05 +01001650 interruptible = dev_priv->mm.interruptible;
1651
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001652 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001653
Chris Wilson299259a2016-04-13 17:35:06 +01001654 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001655 if (ret)
1656 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001657
Chris Wilsone075a322016-05-13 11:57:22 +01001658 /* If the GPU hung, we want to keep the requests to find the guilty. */
Chris Wilson0c5eed62016-06-29 15:51:14 +01001659 if (!i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilsone075a322016-05-13 11:57:22 +01001660 __i915_gem_request_retire__upto(req);
1661
Chris Wilsond26e3af2013-06-29 22:05:26 +01001662 return 0;
1663}
1664
Chris Wilsonb3612372012-08-24 09:35:08 +01001665/**
1666 * Ensures that all rendering to the object has completed and the object is
1667 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001668 * @obj: i915 gem object
1669 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001670 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001671int
Chris Wilsonb3612372012-08-24 09:35:08 +01001672i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1673 bool readonly)
1674{
Chris Wilsonb4716182015-04-27 13:41:17 +01001675 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001676
Chris Wilsonb4716182015-04-27 13:41:17 +01001677 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001678 return 0;
1679
Chris Wilsonb4716182015-04-27 13:41:17 +01001680 if (readonly) {
1681 if (obj->last_write_req != NULL) {
1682 ret = i915_wait_request(obj->last_write_req);
1683 if (ret)
1684 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001685
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001686 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001687 if (obj->last_read_req[i] == obj->last_write_req)
1688 i915_gem_object_retire__read(obj, i);
1689 else
1690 i915_gem_object_retire__write(obj);
1691 }
1692 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001693 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001694 if (obj->last_read_req[i] == NULL)
1695 continue;
1696
1697 ret = i915_wait_request(obj->last_read_req[i]);
1698 if (ret)
1699 return ret;
1700
1701 i915_gem_object_retire__read(obj, i);
1702 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001703 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001704 }
1705
1706 return 0;
1707}
1708
1709static void
1710i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1711 struct drm_i915_gem_request *req)
1712{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001713 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001714
1715 if (obj->last_read_req[ring] == req)
1716 i915_gem_object_retire__read(obj, ring);
1717 else if (obj->last_write_req == req)
1718 i915_gem_object_retire__write(obj);
1719
Chris Wilson0c5eed62016-06-29 15:51:14 +01001720 if (!i915_reset_in_progress(&req->i915->gpu_error))
Chris Wilsone075a322016-05-13 11:57:22 +01001721 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001722}
1723
Chris Wilson3236f572012-08-24 09:35:09 +01001724/* A nonblocking variant of the above wait. This is a highly dangerous routine
1725 * as the object state may change during this call.
1726 */
1727static __must_check int
1728i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001729 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001730 bool readonly)
1731{
1732 struct drm_device *dev = obj->base.dev;
1733 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001734 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001735 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001736
1737 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1738 BUG_ON(!dev_priv->mm.interruptible);
1739
Chris Wilsonb4716182015-04-27 13:41:17 +01001740 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001741 return 0;
1742
Chris Wilsonb4716182015-04-27 13:41:17 +01001743 if (readonly) {
1744 struct drm_i915_gem_request *req;
1745
1746 req = obj->last_write_req;
1747 if (req == NULL)
1748 return 0;
1749
Chris Wilsonb4716182015-04-27 13:41:17 +01001750 requests[n++] = i915_gem_request_reference(req);
1751 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001752 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001753 struct drm_i915_gem_request *req;
1754
1755 req = obj->last_read_req[i];
1756 if (req == NULL)
1757 continue;
1758
Chris Wilsonb4716182015-04-27 13:41:17 +01001759 requests[n++] = i915_gem_request_reference(req);
1760 }
1761 }
1762
1763 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001764 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001765 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001766 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001767 mutex_lock(&dev->struct_mutex);
1768
Chris Wilsonb4716182015-04-27 13:41:17 +01001769 for (i = 0; i < n; i++) {
1770 if (ret == 0)
1771 i915_gem_object_retire_request(obj, requests[i]);
1772 i915_gem_request_unreference(requests[i]);
1773 }
1774
1775 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001776}
1777
Chris Wilson2e1b8732015-04-27 13:41:22 +01001778static struct intel_rps_client *to_rps_client(struct drm_file *file)
1779{
1780 struct drm_i915_file_private *fpriv = file->driver_priv;
1781 return &fpriv->rps;
1782}
1783
Chris Wilsonaeecc962016-06-17 14:46:39 -03001784static enum fb_op_origin
1785write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1786{
1787 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1788 ORIGIN_GTT : ORIGIN_CPU;
1789}
1790
Eric Anholt673a3942008-07-30 12:06:12 -07001791/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001792 * Called when user space prepares to use an object with the CPU, either
1793 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001794 * @dev: drm device
1795 * @data: ioctl data blob
1796 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001797 */
1798int
1799i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001800 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001801{
1802 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001803 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001804 uint32_t read_domains = args->read_domains;
1805 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001806 int ret;
1807
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001808 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001809 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001810 return -EINVAL;
1811
Chris Wilson21d509e2009-06-06 09:46:02 +01001812 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001813 return -EINVAL;
1814
1815 /* Having something in the write domain implies it's in the read
1816 * domain, and only that read domain. Enforce that in the request.
1817 */
1818 if (write_domain != 0 && read_domains != write_domain)
1819 return -EINVAL;
1820
Chris Wilson76c1dec2010-09-25 11:22:51 +01001821 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001822 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001823 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001824
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001825 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001826 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001827 ret = -ENOENT;
1828 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001829 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001830
Chris Wilson3236f572012-08-24 09:35:09 +01001831 /* Try to flush the object off the GPU without holding the lock.
1832 * We will repeat the flush holding the lock in the normal manner
1833 * to catch cases where we are gazumped.
1834 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001835 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001836 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001837 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001838 if (ret)
1839 goto unref;
1840
Chris Wilson43566de2015-01-02 16:29:29 +05301841 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001842 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301843 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001844 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001845
Daniel Vetter031b6982015-06-26 19:35:16 +02001846 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001847 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001848
Chris Wilson3236f572012-08-24 09:35:09 +01001849unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001850 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001851unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001852 mutex_unlock(&dev->struct_mutex);
1853 return ret;
1854}
1855
1856/**
1857 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001858 * @dev: drm device
1859 * @data: ioctl data blob
1860 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001861 */
1862int
1863i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001864 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001865{
1866 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001867 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001868 int ret = 0;
1869
Chris Wilson76c1dec2010-09-25 11:22:51 +01001870 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001871 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001872 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001873
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001874 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001875 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001876 ret = -ENOENT;
1877 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001878 }
1879
Eric Anholt673a3942008-07-30 12:06:12 -07001880 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001881 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001882 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001883
Chris Wilson05394f32010-11-08 19:18:58 +00001884 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001885unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001886 mutex_unlock(&dev->struct_mutex);
1887 return ret;
1888}
1889
1890/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001891 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1892 * it is mapped to.
1893 * @dev: drm device
1894 * @data: ioctl data blob
1895 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001896 *
1897 * While the mapping holds a reference on the contents of the object, it doesn't
1898 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001899 *
1900 * IMPORTANT:
1901 *
1902 * DRM driver writers who look a this function as an example for how to do GEM
1903 * mmap support, please don't implement mmap support like here. The modern way
1904 * to implement DRM mmap support is with an mmap offset ioctl (like
1905 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1906 * That way debug tooling like valgrind will understand what's going on, hiding
1907 * the mmap call in a driver private ioctl will break that. The i915 driver only
1908 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001909 */
1910int
1911i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001912 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001913{
1914 struct drm_i915_gem_mmap *args = data;
1915 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001916 unsigned long addr;
1917
Akash Goel1816f922015-01-02 16:29:30 +05301918 if (args->flags & ~(I915_MMAP_WC))
1919 return -EINVAL;
1920
Borislav Petkov568a58e2016-03-29 17:42:01 +02001921 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301922 return -ENODEV;
1923
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001924 obj = drm_gem_object_lookup(file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001925 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001926 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001927
Daniel Vetter1286ff72012-05-10 15:25:09 +02001928 /* prime objects have no backing filp to GEM mmap
1929 * pages from.
1930 */
1931 if (!obj->filp) {
1932 drm_gem_object_unreference_unlocked(obj);
1933 return -EINVAL;
1934 }
1935
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001936 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001937 PROT_READ | PROT_WRITE, MAP_SHARED,
1938 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301939 if (args->flags & I915_MMAP_WC) {
1940 struct mm_struct *mm = current->mm;
1941 struct vm_area_struct *vma;
1942
Michal Hocko80a89a52016-05-23 16:26:11 -07001943 if (down_write_killable(&mm->mmap_sem)) {
1944 drm_gem_object_unreference_unlocked(obj);
1945 return -EINTR;
1946 }
Akash Goel1816f922015-01-02 16:29:30 +05301947 vma = find_vma(mm, addr);
1948 if (vma)
1949 vma->vm_page_prot =
1950 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1951 else
1952 addr = -ENOMEM;
1953 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001954
1955 /* This may race, but that's ok, it only gets set */
1956 WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301957 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001958 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001959 if (IS_ERR((void *)addr))
1960 return addr;
1961
1962 args->addr_ptr = (uint64_t) addr;
1963
1964 return 0;
1965}
1966
Jesse Barnesde151cf2008-11-12 10:03:55 -08001967/**
1968 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001969 * @vma: VMA in question
1970 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001971 *
1972 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1973 * from userspace. The fault handler takes care of binding the object to
1974 * the GTT (if needed), allocating and programming a fence register (again,
1975 * only if needed based on whether the old reg is still valid or the object
1976 * is tiled) and inserting a new PTE into the faulting process.
1977 *
1978 * Note that the faulting process may involve evicting existing objects
1979 * from the GTT and/or fence registers to make room. So performance may
1980 * suffer if the GTT working set is large or there are few fence registers
1981 * left.
1982 */
1983int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1984{
Chris Wilson05394f32010-11-08 19:18:58 +00001985 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1986 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001987 struct drm_i915_private *dev_priv = to_i915(dev);
1988 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001989 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001990 pgoff_t page_offset;
1991 unsigned long pfn;
1992 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001993 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001994
Paulo Zanonif65c9162013-11-27 18:20:34 -02001995 intel_runtime_pm_get(dev_priv);
1996
Jesse Barnesde151cf2008-11-12 10:03:55 -08001997 /* We don't use vmf->pgoff since that has the fake offset */
1998 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1999 PAGE_SHIFT;
2000
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002001 ret = i915_mutex_lock_interruptible(dev);
2002 if (ret)
2003 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002004
Chris Wilsondb53a302011-02-03 11:57:46 +00002005 trace_i915_gem_object_fault(obj, page_offset, true, write);
2006
Chris Wilson6e4930f2014-02-07 18:37:06 -02002007 /* Try to flush the object off the GPU first without holding the lock.
2008 * Upon reacquiring the lock, we will perform our sanity checks and then
2009 * repeat the flush holding the lock in the normal manner to catch cases
2010 * where we are gazumped.
2011 */
2012 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
2013 if (ret)
2014 goto unlock;
2015
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002016 /* Access to snoopable pages through the GTT is incoherent. */
2017 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01002018 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002019 goto unlock;
2020 }
2021
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002022 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002023 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002024 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002025 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002026
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002027 memset(&view, 0, sizeof(view));
2028 view.type = I915_GGTT_VIEW_PARTIAL;
2029 view.params.partial.offset = rounddown(page_offset, chunk_size);
2030 view.params.partial.size =
2031 min_t(unsigned int,
2032 chunk_size,
2033 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
2034 view.params.partial.offset);
2035 }
2036
2037 /* Now pin it into the GTT if needed */
2038 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002039 if (ret)
2040 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002041
Chris Wilsonc9839302012-11-20 10:45:17 +00002042 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2043 if (ret)
2044 goto unpin;
2045
2046 ret = i915_gem_object_get_fence(obj);
2047 if (ret)
2048 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01002049
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002050 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002051 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002052 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002053 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002054
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002055 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
2056 /* Overriding existing pages in partial view does not cause
2057 * us any trouble as TLBs are still valid because the fault
2058 * is due to userspace losing part of the mapping or never
2059 * having accessed it before (at this partials' range).
2060 */
2061 unsigned long base = vma->vm_start +
2062 (view.params.partial.offset << PAGE_SHIFT);
2063 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002064
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002065 for (i = 0; i < view.params.partial.size; i++) {
2066 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002067 if (ret)
2068 break;
2069 }
2070
2071 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002072 } else {
2073 if (!obj->fault_mappable) {
2074 unsigned long size = min_t(unsigned long,
2075 vma->vm_end - vma->vm_start,
2076 obj->base.size);
2077 int i;
2078
2079 for (i = 0; i < size >> PAGE_SHIFT; i++) {
2080 ret = vm_insert_pfn(vma,
2081 (unsigned long)vma->vm_start + i * PAGE_SIZE,
2082 pfn + i);
2083 if (ret)
2084 break;
2085 }
2086
2087 obj->fault_mappable = true;
2088 } else
2089 ret = vm_insert_pfn(vma,
2090 (unsigned long)vmf->virtual_address,
2091 pfn + page_offset);
2092 }
Chris Wilsonc9839302012-11-20 10:45:17 +00002093unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002094 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01002095unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002096 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002097out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002098 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002099 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02002100 /*
2101 * We eat errors when the gpu is terminally wedged to avoid
2102 * userspace unduly crashing (gl has no provisions for mmaps to
2103 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2104 * and so needs to be reported.
2105 */
2106 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02002107 ret = VM_FAULT_SIGBUS;
2108 break;
2109 }
Chris Wilson045e7692010-11-07 09:18:22 +00002110 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002111 /*
2112 * EAGAIN means the gpu is hung and we'll wait for the error
2113 * handler to reset everything when re-faulting in
2114 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002115 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002116 case 0:
2117 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002118 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002119 case -EBUSY:
2120 /*
2121 * EBUSY is ok: this just means that another thread
2122 * already did the job.
2123 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002124 ret = VM_FAULT_NOPAGE;
2125 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002126 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002127 ret = VM_FAULT_OOM;
2128 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002129 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002130 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002131 ret = VM_FAULT_SIGBUS;
2132 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002133 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002134 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002135 ret = VM_FAULT_SIGBUS;
2136 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002137 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002138
2139 intel_runtime_pm_put(dev_priv);
2140 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002141}
2142
2143/**
Chris Wilson901782b2009-07-10 08:18:50 +01002144 * i915_gem_release_mmap - remove physical page mappings
2145 * @obj: obj in question
2146 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002147 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002148 * relinquish ownership of the pages back to the system.
2149 *
2150 * It is vital that we remove the page mapping if we have mapped a tiled
2151 * object through the GTT and then lose the fence register due to
2152 * resource pressure. Similarly if the object has been moved out of the
2153 * aperture, than pages mapped into userspace must be revoked. Removing the
2154 * mapping will then trigger a page fault on the next user access, allowing
2155 * fixup by i915_gem_fault().
2156 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002157void
Chris Wilson05394f32010-11-08 19:18:58 +00002158i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002159{
Chris Wilson349f2cc2016-04-13 17:35:12 +01002160 /* Serialisation between user GTT access and our code depends upon
2161 * revoking the CPU's PTE whilst the mutex is held. The next user
2162 * pagefault then has to wait until we release the mutex.
2163 */
2164 lockdep_assert_held(&obj->base.dev->struct_mutex);
2165
Chris Wilson6299f992010-11-24 12:23:44 +00002166 if (!obj->fault_mappable)
2167 return;
Chris Wilson901782b2009-07-10 08:18:50 +01002168
David Herrmann6796cb12014-01-03 14:24:19 +01002169 drm_vma_node_unmap(&obj->base.vma_node,
2170 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002171
2172 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2173 * memory transactions from userspace before we return. The TLB
2174 * flushing implied above by changing the PTE above *should* be
2175 * sufficient, an extra barrier here just provides us with a bit
2176 * of paranoid documentation about our requirement to serialise
2177 * memory writes before touching registers / GSM.
2178 */
2179 wmb();
2180
Chris Wilson6299f992010-11-24 12:23:44 +00002181 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01002182}
2183
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002184void
2185i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
2186{
2187 struct drm_i915_gem_object *obj;
2188
2189 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
2190 i915_gem_release_mmap(obj);
2191}
2192
Imre Deak0fa87792013-01-07 21:47:35 +02002193uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07002194i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002195{
Chris Wilsone28f8712011-07-18 13:11:49 -07002196 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002197
2198 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002199 tiling_mode == I915_TILING_NONE)
2200 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002201
2202 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002203 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07002204 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002205 else
Chris Wilsone28f8712011-07-18 13:11:49 -07002206 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002207
Chris Wilsone28f8712011-07-18 13:11:49 -07002208 while (gtt_size < size)
2209 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002210
Chris Wilsone28f8712011-07-18 13:11:49 -07002211 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002212}
2213
Jesse Barnesde151cf2008-11-12 10:03:55 -08002214/**
2215 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002216 * @dev: drm device
2217 * @size: object size
2218 * @tiling_mode: tiling mode
2219 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002220 *
2221 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002222 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002223 */
Imre Deakd865110c2013-01-07 21:47:33 +02002224uint32_t
2225i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2226 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002227{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002228 /*
2229 * Minimum alignment is 4k (GTT page size), but might be greater
2230 * if a fence register is needed for the object.
2231 */
Imre Deakd865110c2013-01-07 21:47:33 +02002232 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002233 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002234 return 4096;
2235
2236 /*
2237 * Previous chips need to be aligned to the size of the smallest
2238 * fence register that can contain the object.
2239 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002240 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002241}
2242
Chris Wilsond8cb5082012-08-11 15:41:03 +01002243static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2244{
2245 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2246 int ret;
2247
Daniel Vetterda494d72012-12-20 15:11:16 +01002248 dev_priv->mm.shrinker_no_lock_stealing = true;
2249
Chris Wilsond8cb5082012-08-11 15:41:03 +01002250 ret = drm_gem_create_mmap_offset(&obj->base);
2251 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002252 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002253
2254 /* Badly fragmented mmap space? The only way we can recover
2255 * space is by destroying unwanted objects. We can't randomly release
2256 * mmap_offsets as userspace expects them to be persistent for the
2257 * lifetime of the objects. The closest we can is to release the
2258 * offsets on purgeable objects by truncating it and marking it purged,
2259 * which prevents userspace from ever using that object again.
2260 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002261 i915_gem_shrink(dev_priv,
2262 obj->base.size >> PAGE_SHIFT,
2263 I915_SHRINK_BOUND |
2264 I915_SHRINK_UNBOUND |
2265 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002266 ret = drm_gem_create_mmap_offset(&obj->base);
2267 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002268 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002269
2270 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002271 ret = drm_gem_create_mmap_offset(&obj->base);
2272out:
2273 dev_priv->mm.shrinker_no_lock_stealing = false;
2274
2275 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002276}
2277
2278static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2279{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002280 drm_gem_free_mmap_offset(&obj->base);
2281}
2282
Dave Airlieda6b51d2014-12-24 13:11:17 +10002283int
Dave Airlieff72145b2011-02-07 12:16:14 +10002284i915_gem_mmap_gtt(struct drm_file *file,
2285 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002286 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002287 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002288{
Chris Wilson05394f32010-11-08 19:18:58 +00002289 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002290 int ret;
2291
Chris Wilson76c1dec2010-09-25 11:22:51 +01002292 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002293 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002294 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002295
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01002296 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002297 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002298 ret = -ENOENT;
2299 goto unlock;
2300 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002301
Chris Wilson05394f32010-11-08 19:18:58 +00002302 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002303 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002304 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002305 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002306 }
2307
Chris Wilsond8cb5082012-08-11 15:41:03 +01002308 ret = i915_gem_object_create_mmap_offset(obj);
2309 if (ret)
2310 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002311
David Herrmann0de23972013-07-24 21:07:52 +02002312 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002313
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002314out:
Chris Wilson05394f32010-11-08 19:18:58 +00002315 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002316unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002318 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002319}
2320
Dave Airlieff72145b2011-02-07 12:16:14 +10002321/**
2322 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2323 * @dev: DRM device
2324 * @data: GTT mapping ioctl data
2325 * @file: GEM object info
2326 *
2327 * Simply returns the fake offset to userspace so it can mmap it.
2328 * The mmap call will end up in drm_gem_mmap(), which will set things
2329 * up so we can get faults in the handler above.
2330 *
2331 * The fault handler will take care of binding the object into the GTT
2332 * (since it may have been evicted to make room for something), allocating
2333 * a fence register, and mapping the appropriate aperture address into
2334 * userspace.
2335 */
2336int
2337i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2338 struct drm_file *file)
2339{
2340 struct drm_i915_gem_mmap_gtt *args = data;
2341
Dave Airlieda6b51d2014-12-24 13:11:17 +10002342 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002343}
2344
Daniel Vetter225067e2012-08-20 10:23:20 +02002345/* Immediately discard the backing storage */
2346static void
2347i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002348{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002349 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002350
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002351 if (obj->base.filp == NULL)
2352 return;
2353
Daniel Vetter225067e2012-08-20 10:23:20 +02002354 /* Our goal here is to return as much of the memory as
2355 * is possible back to the system as we are called from OOM.
2356 * To do this we must instruct the shmfs to drop all of its
2357 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002358 */
Chris Wilson55372522014-03-25 13:23:06 +00002359 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002360 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002361}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002362
Chris Wilson55372522014-03-25 13:23:06 +00002363/* Try to discard unwanted pages */
2364static void
2365i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002366{
Chris Wilson55372522014-03-25 13:23:06 +00002367 struct address_space *mapping;
2368
2369 switch (obj->madv) {
2370 case I915_MADV_DONTNEED:
2371 i915_gem_object_truncate(obj);
2372 case __I915_MADV_PURGED:
2373 return;
2374 }
2375
2376 if (obj->base.filp == NULL)
2377 return;
2378
2379 mapping = file_inode(obj->base.filp)->i_mapping,
2380 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002381}
2382
Chris Wilson5cdf5882010-09-27 15:51:07 +01002383static void
Chris Wilson05394f32010-11-08 19:18:58 +00002384i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002385{
Dave Gordon85d12252016-05-20 11:54:06 +01002386 struct sgt_iter sgt_iter;
2387 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002388 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002389
Chris Wilson05394f32010-11-08 19:18:58 +00002390 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002391
Chris Wilson6c085a72012-08-20 11:40:46 +02002392 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002393 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002394 /* In the event of a disaster, abandon all caches and
2395 * hope for the best.
2396 */
Chris Wilson2c225692013-08-09 12:26:45 +01002397 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002398 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2399 }
2400
Imre Deake2273302015-07-09 12:59:05 +03002401 i915_gem_gtt_finish_object(obj);
2402
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002403 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002404 i915_gem_object_save_bit_17_swizzle(obj);
2405
Chris Wilson05394f32010-11-08 19:18:58 +00002406 if (obj->madv == I915_MADV_DONTNEED)
2407 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002408
Dave Gordon85d12252016-05-20 11:54:06 +01002409 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002410 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002411 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002412
Chris Wilson05394f32010-11-08 19:18:58 +00002413 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002414 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002415
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002416 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002417 }
Chris Wilson05394f32010-11-08 19:18:58 +00002418 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002419
Chris Wilson9da3da62012-06-01 15:20:22 +01002420 sg_free_table(obj->pages);
2421 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002422}
2423
Chris Wilsondd624af2013-01-15 12:39:35 +00002424int
Chris Wilson37e680a2012-06-07 15:38:42 +01002425i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2426{
2427 const struct drm_i915_gem_object_ops *ops = obj->ops;
2428
Chris Wilson2f745ad2012-09-04 21:02:58 +01002429 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002430 return 0;
2431
Chris Wilsona5570172012-09-04 21:02:54 +01002432 if (obj->pages_pin_count)
2433 return -EBUSY;
2434
Ben Widawsky98438772013-07-31 17:00:12 -07002435 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002436
Chris Wilsona2165e32012-12-03 11:49:00 +00002437 /* ->put_pages might need to allocate memory for the bit17 swizzle
2438 * array, hence protect them from being reaped by removing them from gtt
2439 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002440 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002441
Chris Wilson0a798eb2016-04-08 12:11:11 +01002442 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002443 if (is_vmalloc_addr(obj->mapping))
2444 vunmap(obj->mapping);
2445 else
2446 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002447 obj->mapping = NULL;
2448 }
2449
Chris Wilson37e680a2012-06-07 15:38:42 +01002450 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002451 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002452
Chris Wilson55372522014-03-25 13:23:06 +00002453 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002454
2455 return 0;
2456}
2457
Chris Wilson37e680a2012-06-07 15:38:42 +01002458static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002459i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002460{
Chris Wilson6c085a72012-08-20 11:40:46 +02002461 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002462 int page_count, i;
2463 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002464 struct sg_table *st;
2465 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002466 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002467 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002468 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002469 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002470 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002471
Chris Wilson6c085a72012-08-20 11:40:46 +02002472 /* Assert that the object is not currently in any GPU domain. As it
2473 * wasn't in the GTT, there shouldn't be any way it could have been in
2474 * a GPU cache
2475 */
2476 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2477 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2478
Chris Wilson9da3da62012-06-01 15:20:22 +01002479 st = kmalloc(sizeof(*st), GFP_KERNEL);
2480 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002481 return -ENOMEM;
2482
Chris Wilson9da3da62012-06-01 15:20:22 +01002483 page_count = obj->base.size / PAGE_SIZE;
2484 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002485 kfree(st);
2486 return -ENOMEM;
2487 }
2488
2489 /* Get the list of pages out of our struct file. They'll be pinned
2490 * at this point until we release them.
2491 *
2492 * Fail silently without starting the shrinker
2493 */
Al Viro496ad9a2013-01-23 17:07:38 -05002494 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002495 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002496 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002497 sg = st->sgl;
2498 st->nents = 0;
2499 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002500 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2501 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002502 i915_gem_shrink(dev_priv,
2503 page_count,
2504 I915_SHRINK_BOUND |
2505 I915_SHRINK_UNBOUND |
2506 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002507 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2508 }
2509 if (IS_ERR(page)) {
2510 /* We've tried hard to allocate the memory by reaping
2511 * our own buffer, now let the real VM do its job and
2512 * go down in flames if truly OOM.
2513 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002514 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002515 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002516 if (IS_ERR(page)) {
2517 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002518 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002519 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002520 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002521#ifdef CONFIG_SWIOTLB
2522 if (swiotlb_nr_tbl()) {
2523 st->nents++;
2524 sg_set_page(sg, page, PAGE_SIZE, 0);
2525 sg = sg_next(sg);
2526 continue;
2527 }
2528#endif
Imre Deak90797e62013-02-18 19:28:03 +02002529 if (!i || page_to_pfn(page) != last_pfn + 1) {
2530 if (i)
2531 sg = sg_next(sg);
2532 st->nents++;
2533 sg_set_page(sg, page, PAGE_SIZE, 0);
2534 } else {
2535 sg->length += PAGE_SIZE;
2536 }
2537 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002538
2539 /* Check that the i965g/gm workaround works. */
2540 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002541 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002542#ifdef CONFIG_SWIOTLB
2543 if (!swiotlb_nr_tbl())
2544#endif
2545 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002546 obj->pages = st;
2547
Imre Deake2273302015-07-09 12:59:05 +03002548 ret = i915_gem_gtt_prepare_object(obj);
2549 if (ret)
2550 goto err_pages;
2551
Eric Anholt673a3942008-07-30 12:06:12 -07002552 if (i915_gem_object_needs_bit17_swizzle(obj))
2553 i915_gem_object_do_bit_17_swizzle(obj);
2554
Daniel Vetter656bfa32014-11-20 09:26:30 +01002555 if (obj->tiling_mode != I915_TILING_NONE &&
2556 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2557 i915_gem_object_pin_pages(obj);
2558
Eric Anholt673a3942008-07-30 12:06:12 -07002559 return 0;
2560
2561err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002562 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002563 for_each_sgt_page(page, sgt_iter, st)
2564 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002565 sg_free_table(st);
2566 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002567
2568 /* shmemfs first checks if there is enough memory to allocate the page
2569 * and reports ENOSPC should there be insufficient, along with the usual
2570 * ENOMEM for a genuine allocation failure.
2571 *
2572 * We use ENOSPC in our driver to mean that we have run out of aperture
2573 * space and so want to translate the error from shmemfs back to our
2574 * usual understanding of ENOMEM.
2575 */
Imre Deake2273302015-07-09 12:59:05 +03002576 if (ret == -ENOSPC)
2577 ret = -ENOMEM;
2578
2579 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002580}
2581
Chris Wilson37e680a2012-06-07 15:38:42 +01002582/* Ensure that the associated pages are gathered from the backing storage
2583 * and pinned into our object. i915_gem_object_get_pages() may be called
2584 * multiple times before they are released by a single call to
2585 * i915_gem_object_put_pages() - once the pages are no longer referenced
2586 * either as a result of memory pressure (reaping pages under the shrinker)
2587 * or as the object is itself released.
2588 */
2589int
2590i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2591{
2592 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2593 const struct drm_i915_gem_object_ops *ops = obj->ops;
2594 int ret;
2595
Chris Wilson2f745ad2012-09-04 21:02:58 +01002596 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002597 return 0;
2598
Chris Wilson43e28f02013-01-08 10:53:09 +00002599 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002600 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002601 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002602 }
2603
Chris Wilsona5570172012-09-04 21:02:54 +01002604 BUG_ON(obj->pages_pin_count);
2605
Chris Wilson37e680a2012-06-07 15:38:42 +01002606 ret = ops->get_pages(obj);
2607 if (ret)
2608 return ret;
2609
Ben Widawsky35c20a62013-05-31 11:28:48 -07002610 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002611
2612 obj->get_page.sg = obj->pages->sgl;
2613 obj->get_page.last = 0;
2614
Chris Wilson37e680a2012-06-07 15:38:42 +01002615 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002616}
2617
Dave Gordondd6034c2016-05-20 11:54:04 +01002618/* The 'mapping' part of i915_gem_object_pin_map() below */
2619static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2620{
2621 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2622 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002623 struct sgt_iter sgt_iter;
2624 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002625 struct page *stack_pages[32];
2626 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002627 unsigned long i = 0;
2628 void *addr;
2629
2630 /* A single page can always be kmapped */
2631 if (n_pages == 1)
2632 return kmap(sg_page(sgt->sgl));
2633
Dave Gordonb338fa42016-05-20 11:54:05 +01002634 if (n_pages > ARRAY_SIZE(stack_pages)) {
2635 /* Too big for stack -- allocate temporary array instead */
2636 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2637 if (!pages)
2638 return NULL;
2639 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002640
Dave Gordon85d12252016-05-20 11:54:06 +01002641 for_each_sgt_page(page, sgt_iter, sgt)
2642 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002643
2644 /* Check that we have the expected number of pages */
2645 GEM_BUG_ON(i != n_pages);
2646
2647 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2648
Dave Gordonb338fa42016-05-20 11:54:05 +01002649 if (pages != stack_pages)
2650 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002651
2652 return addr;
2653}
2654
2655/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002656void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2657{
2658 int ret;
2659
2660 lockdep_assert_held(&obj->base.dev->struct_mutex);
2661
2662 ret = i915_gem_object_get_pages(obj);
2663 if (ret)
2664 return ERR_PTR(ret);
2665
2666 i915_gem_object_pin_pages(obj);
2667
Dave Gordondd6034c2016-05-20 11:54:04 +01002668 if (!obj->mapping) {
2669 obj->mapping = i915_gem_object_map(obj);
2670 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002671 i915_gem_object_unpin_pages(obj);
2672 return ERR_PTR(-ENOMEM);
2673 }
2674 }
2675
2676 return obj->mapping;
2677}
2678
Ben Widawskye2d05a82013-09-24 09:57:58 -07002679void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002680 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002681{
Chris Wilsonb4716182015-04-27 13:41:17 +01002682 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002683 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002684
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002685 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002686
2687 /* Add a reference if we're newly entering the active list. */
2688 if (obj->active == 0)
2689 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002690 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002691
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002692 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002693 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002694
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002695 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002696}
2697
Chris Wilsoncaea7472010-11-12 13:53:37 +00002698static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002699i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2700{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002701 GEM_BUG_ON(obj->last_write_req == NULL);
2702 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002703
2704 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002705 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002706}
2707
2708static void
2709i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002710{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002711 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002712
Chris Wilsond501b1d2016-04-13 17:35:02 +01002713 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2714 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002715
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002716 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002717 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2718
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002719 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002720 i915_gem_object_retire__write(obj);
2721
2722 obj->active &= ~(1 << ring);
2723 if (obj->active)
2724 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002725
Chris Wilson6c246952015-07-27 10:26:26 +01002726 /* Bump our place on the bound list to keep it roughly in LRU order
2727 * so that we don't steal from recently used but inactive objects
2728 * (unless we are forced to ofc!)
2729 */
2730 list_move_tail(&obj->global_list,
2731 &to_i915(obj->base.dev)->mm.bound_list);
2732
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002733 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2734 if (!list_empty(&vma->vm_link))
2735 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002736 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002737
John Harrison97b2a6a2014-11-24 18:49:26 +00002738 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002739 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002740}
2741
Chris Wilson9d7730912012-11-27 16:22:52 +00002742static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002743i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002744{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002745 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002746 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002747
Chris Wilson107f27a52012-12-10 13:56:17 +02002748 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002749 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002750 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002751 if (ret)
2752 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002753 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002754 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002755
Chris Wilson688e6c72016-07-01 17:23:15 +01002756 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
2757 if (!i915_seqno_passed(seqno, dev_priv->next_seqno)) {
Chris Wilsonc81d4612016-07-01 17:23:25 +01002758 while (intel_kick_waiters(dev_priv) ||
2759 intel_kick_signalers(dev_priv))
Chris Wilson688e6c72016-07-01 17:23:15 +01002760 yield();
2761 }
2762
Chris Wilson107f27a52012-12-10 13:56:17 +02002763 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002764 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002765 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002766
Chris Wilson9d7730912012-11-27 16:22:52 +00002767 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002768}
2769
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002770int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2771{
2772 struct drm_i915_private *dev_priv = dev->dev_private;
2773 int ret;
2774
2775 if (seqno == 0)
2776 return -EINVAL;
2777
2778 /* HWS page needs to be set less than what we
2779 * will inject to ring
2780 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002781 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002782 if (ret)
2783 return ret;
2784
2785 /* Carefully set the last_seqno value so that wrap
2786 * detection still works
2787 */
2788 dev_priv->next_seqno = seqno;
2789 dev_priv->last_seqno = seqno - 1;
2790 if (dev_priv->last_seqno == 0)
2791 dev_priv->last_seqno--;
2792
2793 return 0;
2794}
2795
Chris Wilson9d7730912012-11-27 16:22:52 +00002796int
Chris Wilsonc0336662016-05-06 15:40:21 +01002797i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002798{
Chris Wilson9d7730912012-11-27 16:22:52 +00002799 /* reserve 0 for non-seqno */
2800 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002801 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002802 if (ret)
2803 return ret;
2804
2805 dev_priv->next_seqno = 1;
2806 }
2807
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002808 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002809 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002810}
2811
Chris Wilson67d97da2016-07-04 08:08:31 +01002812static void i915_gem_mark_busy(const struct intel_engine_cs *engine)
2813{
2814 struct drm_i915_private *dev_priv = engine->i915;
2815
2816 dev_priv->gt.active_engines |= intel_engine_flag(engine);
2817 if (dev_priv->gt.awake)
2818 return;
2819
2820 intel_runtime_pm_get_noresume(dev_priv);
2821 dev_priv->gt.awake = true;
2822
2823 i915_update_gfx_val(dev_priv);
2824 if (INTEL_GEN(dev_priv) >= 6)
2825 gen6_rps_busy(dev_priv);
2826
2827 queue_delayed_work(dev_priv->wq,
2828 &dev_priv->gt.retire_work,
2829 round_jiffies_up_relative(HZ));
2830}
2831
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002832/*
2833 * NB: This function is not allowed to fail. Doing so would mean the the
2834 * request is not being tracked for completion but the work itself is
2835 * going to happen on the hardware. This would be a Bad Thing(tm).
2836 */
John Harrison75289872015-05-29 17:43:49 +01002837void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002838 struct drm_i915_gem_object *obj,
2839 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002840{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002841 struct intel_engine_cs *engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002842 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002843 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002844 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002845 int ret;
2846
Oscar Mateo48e29f52014-07-24 17:04:29 +01002847 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002848 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002849
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002850 engine = request->engine;
John Harrison75289872015-05-29 17:43:49 +01002851 ringbuf = request->ringbuf;
2852
John Harrison29b1b412015-06-18 13:10:09 +01002853 /*
2854 * To ensure that this call will not fail, space for its emissions
2855 * should already have been reserved in the ring buffer. Let the ring
2856 * know that it is time to use that space up.
2857 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002858 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002859 reserved_tail = request->reserved_space;
2860 request->reserved_space = 0;
2861
Daniel Vettercc889e02012-06-13 20:45:19 +02002862 /*
2863 * Emit any outstanding flushes - execbuf can fail to emit the flush
2864 * after having emitted the batchbuffer command. Hence we need to fix
2865 * things up similar to emitting the lazy request. The difference here
2866 * is that the flush _must_ happen before the next request, no matter
2867 * what.
2868 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002869 if (flush_caches) {
2870 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002871 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002872 else
John Harrison4866d722015-05-29 17:43:55 +01002873 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002874 /* Not allowed to fail! */
2875 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2876 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002877
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002878 trace_i915_gem_request_add(request);
2879
2880 request->head = request_start;
2881
2882 /* Whilst this request exists, batch_obj will be on the
2883 * active_list, and so will hold the active reference. Only when this
2884 * request is retired will the the batch_obj be moved onto the
2885 * inactive_list and lose its active reference. Hence we do not need
2886 * to explicitly hold another reference here.
2887 */
2888 request->batch_obj = obj;
2889
2890 /* Seal the request and mark it as pending execution. Note that
2891 * we may inspect this state, without holding any locks, during
2892 * hangcheck. Hence we apply the barrier to ensure that we do not
2893 * see a more recent value in the hws than we are tracking.
2894 */
2895 request->emitted_jiffies = jiffies;
2896 request->previous_seqno = engine->last_submitted_seqno;
2897 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2898 list_add_tail(&request->list, &engine->request_list);
2899
Chris Wilsona71d8d92012-02-15 11:25:36 +00002900 /* Record the position of the start of the request so that
2901 * should we detect the updated seqno part-way through the
2902 * GPU processing the request, we never over-estimate the
2903 * position of the head.
2904 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002905 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002906
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002907 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002908 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002909 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002910 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002911
2912 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002913 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002914 /* Not allowed to fail! */
2915 WARN(ret, "emit|add_request failed: %d!\n", ret);
John Harrison29b1b412015-06-18 13:10:09 +01002916 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002917 ret = intel_ring_get_tail(ringbuf) - request_start;
2918 if (ret < 0)
2919 ret += ringbuf->size;
2920 WARN_ONCE(ret > reserved_tail,
2921 "Not enough space reserved (%d bytes) "
2922 "for adding the request (%d bytes)\n",
2923 reserved_tail, ret);
Chris Wilson67d97da2016-07-04 08:08:31 +01002924
2925 i915_gem_mark_busy(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002926}
2927
Mika Kuoppala939fd762014-01-30 19:04:44 +02002928static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002929 const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002930{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002931 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002932
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002933 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2934
2935 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002936 return true;
2937
Chris Wilson676fa572014-12-24 08:13:39 -08002938 if (ctx->hang_stats.ban_period_seconds &&
2939 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002940 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002941 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002942 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002943 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2944 if (i915_stop_ring_allow_warn(dev_priv))
2945 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002946 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002947 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002948 }
2949
2950 return false;
2951}
2952
Mika Kuoppala939fd762014-01-30 19:04:44 +02002953static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002954 struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002955 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002956{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002957 struct i915_ctx_hang_stats *hs;
2958
2959 if (WARN_ON(!ctx))
2960 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002961
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002962 hs = &ctx->hang_stats;
2963
2964 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002965 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002966 hs->batch_active++;
2967 hs->guilty_ts = get_seconds();
2968 } else {
2969 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002970 }
2971}
2972
John Harrisonabfe2622014-11-24 18:49:24 +00002973void i915_gem_request_free(struct kref *req_ref)
2974{
2975 struct drm_i915_gem_request *req = container_of(req_ref,
2976 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002977 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002978}
2979
Dave Gordon26827082016-01-19 19:02:53 +00002980static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002981__i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002982 struct i915_gem_context *ctx,
Dave Gordon26827082016-01-19 19:02:53 +00002983 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002984{
Chris Wilsonc0336662016-05-06 15:40:21 +01002985 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01002986 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02002987 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002988 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002989
John Harrison217e46b2015-05-29 17:43:29 +01002990 if (!req_out)
2991 return -EINVAL;
2992
John Harrisonbccca492015-05-29 17:44:11 +01002993 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002994
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002995 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
2996 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
2997 * and restart.
2998 */
2999 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01003000 if (ret)
3001 return ret;
3002
Daniel Vettereed29a52015-05-21 14:21:25 +02003003 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
3004 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00003005 return -ENOMEM;
3006
Chris Wilsonc0336662016-05-06 15:40:21 +01003007 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003008 if (ret)
3009 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00003010
John Harrison40e895c2015-05-29 17:43:26 +01003011 kref_init(&req->ref);
3012 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003013 req->engine = engine;
John Harrison40e895c2015-05-29 17:43:26 +01003014 req->ctx = ctx;
3015 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00003016
John Harrison29b1b412015-06-18 13:10:09 +01003017 /*
3018 * Reserve space in the ring buffer for all the commands required to
3019 * eventually emit this request. This is to guarantee that the
3020 * i915_add_request() call can't fail. Note that the reserve may need
3021 * to be redone if the request is not actually submitted straight
3022 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01003023 */
Chris Wilson0251a962016-04-28 09:56:47 +01003024 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01003025
3026 if (i915.enable_execlists)
3027 ret = intel_logical_ring_alloc_request_extras(req);
3028 else
3029 ret = intel_ring_alloc_request_extras(req);
3030 if (ret)
3031 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01003032
John Harrisonbccca492015-05-29 17:44:11 +01003033 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00003034 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003035
Chris Wilsonbfa01202016-04-28 09:56:48 +01003036err_ctx:
3037 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003038err:
3039 kmem_cache_free(dev_priv->requests, req);
3040 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003041}
3042
Dave Gordon26827082016-01-19 19:02:53 +00003043/**
3044 * i915_gem_request_alloc - allocate a request structure
3045 *
3046 * @engine: engine that we wish to issue the request on.
3047 * @ctx: context that the request will be associated with.
3048 * This can be NULL if the request is not directly related to
3049 * any specific user context, in which case this function will
3050 * choose an appropriate context to use.
3051 *
3052 * Returns a pointer to the allocated request if successful,
3053 * or an error code if not.
3054 */
3055struct drm_i915_gem_request *
3056i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01003057 struct i915_gem_context *ctx)
Dave Gordon26827082016-01-19 19:02:53 +00003058{
3059 struct drm_i915_gem_request *req;
3060 int err;
3061
3062 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01003063 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00003064 err = __i915_gem_request_alloc(engine, ctx, &req);
3065 return err ? ERR_PTR(err) : req;
3066}
3067
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003068struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003069i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01003070{
Chris Wilson4db080f2013-12-04 11:37:09 +00003071 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003072
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003073 /* We are called by the error capture and reset at a random
3074 * point in time. In particular, note that neither is crucially
3075 * ordered with an interrupt. After a hang, the GPU is dead and we
3076 * assume that no more writes can happen (we waited long enough for
3077 * all writes that were in transaction to be flushed) - adding an
3078 * extra delay for a recent interrupt is pointless. Hence, we do
3079 * not need an engine->irq_seqno_barrier() before the seqno reads.
3080 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003081 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003082 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00003083 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003084
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003085 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00003086 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003087
3088 return NULL;
3089}
3090
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003091static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003092 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003093{
3094 struct drm_i915_gem_request *request;
3095 bool ring_hung;
3096
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003097 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003098
3099 if (request == NULL)
3100 return;
3101
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003102 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003103
Mika Kuoppala939fd762014-01-30 19:04:44 +02003104 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003105
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003106 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02003107 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00003108}
3109
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003110static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003111 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00003112{
Chris Wilson608c1a52015-09-03 13:01:40 +01003113 struct intel_ringbuffer *buffer;
3114
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003115 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00003116 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003117
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003118 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00003119 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003120 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07003121
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003122 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07003123 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003124
3125 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003126 * Clear the execlists queue up before freeing the requests, as those
3127 * are the ones that keep the context and ringbuffer backing objects
3128 * pinned in place.
3129 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003130
Tomas Elf7de1691a2015-10-19 16:32:32 +01003131 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003132 /* Ensure irq handler finishes or is cancelled. */
3133 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02003134
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01003135 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003136 }
3137
3138 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003139 * We must free the requests after all the corresponding objects have
3140 * been moved off active lists. Which is the same order as the normal
3141 * retire_requests function does. This is important if object hold
3142 * implicit references on things like e.g. ppgtt address spaces through
3143 * the request.
3144 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003145 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003146 struct drm_i915_gem_request *request;
3147
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003148 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003149 struct drm_i915_gem_request,
3150 list);
3151
Chris Wilsonb4716182015-04-27 13:41:17 +01003152 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003153 }
Chris Wilson608c1a52015-09-03 13:01:40 +01003154
3155 /* Having flushed all requests from all queues, we know that all
3156 * ringbuffers must now be empty. However, since we do not reclaim
3157 * all space when retiring the request (to prevent HEADs colliding
3158 * with rapid ringbuffer wraparound) the amount of available space
3159 * upon reset is less than when we start. Do one more pass over
3160 * all the ringbuffers to reset last_retired_head.
3161 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003162 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01003163 buffer->last_retired_head = buffer->tail;
3164 intel_ring_update_space(buffer);
3165 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01003166
3167 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07003168}
3169
Chris Wilson069efc12010-09-30 16:53:18 +01003170void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07003171{
Chris Wilsondfaae392010-09-22 10:31:52 +01003172 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003173 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07003174
Chris Wilson4db080f2013-12-04 11:37:09 +00003175 /*
3176 * Before we free the objects from the requests, we need to inspect
3177 * them for finding the guilty party. As the requests only borrow
3178 * their reference to the objects, the inspection must be done first.
3179 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003180 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003181 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00003182
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003183 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003184 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01003185
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003186 i915_gem_context_reset(dev);
3187
Chris Wilson19b2dbd2013-06-12 10:15:12 +01003188 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003189
3190 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003191}
3192
3193/**
3194 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003195 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07003196 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01003197void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003198i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07003199{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003200 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003201
Chris Wilson832a3aa2015-03-18 18:19:22 +00003202 /* Retire requests first as we use it above for the early return.
3203 * If we retire requests last, we may use a later seqno and so clear
3204 * the requests lists without clearing the active list, leading to
3205 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00003206 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003207 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003208 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07003209
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003210 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003211 struct drm_i915_gem_request,
3212 list);
Eric Anholt673a3942008-07-30 12:06:12 -07003213
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003214 if (!i915_gem_request_completed(request))
Eric Anholt673a3942008-07-30 12:06:12 -07003215 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003216
Chris Wilsonb4716182015-04-27 13:41:17 +01003217 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003218 }
3219
Chris Wilson832a3aa2015-03-18 18:19:22 +00003220 /* Move any buffers on the active list that are no longer referenced
3221 * by the ringbuffer to the flushing/inactive lists as appropriate,
3222 * before we free the context associated with the requests.
3223 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003224 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00003225 struct drm_i915_gem_object *obj;
3226
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003227 obj = list_first_entry(&engine->active_list,
3228 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003229 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003230
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003231 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00003232 break;
3233
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003234 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003235 }
3236
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003237 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003238}
3239
Chris Wilson67d97da2016-07-04 08:08:31 +01003240void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003241{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003242 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01003243
3244 lockdep_assert_held(&dev_priv->dev->struct_mutex);
3245
3246 if (dev_priv->gt.active_engines == 0)
3247 return;
3248
3249 GEM_BUG_ON(!dev_priv->gt.awake);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003250
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003251 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003252 i915_gem_retire_requests_ring(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01003253 if (list_empty(&engine->request_list))
3254 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003255 }
3256
Chris Wilson67d97da2016-07-04 08:08:31 +01003257 if (dev_priv->gt.active_engines == 0)
Chris Wilson1b51bce2016-07-04 08:08:32 +01003258 queue_delayed_work(dev_priv->wq,
3259 &dev_priv->gt.idle_work,
3260 msecs_to_jiffies(100));
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003261}
3262
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003263static void
Eric Anholt673a3942008-07-30 12:06:12 -07003264i915_gem_retire_work_handler(struct work_struct *work)
3265{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003266 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003267 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003268 struct drm_device *dev = dev_priv->dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003269
Chris Wilson891b48c2010-09-29 12:26:37 +01003270 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003271 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003272 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003273 mutex_unlock(&dev->struct_mutex);
3274 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003275
3276 /* Keep the retire handler running until we are finally idle.
3277 * We do not need to do this test under locking as in the worst-case
3278 * we queue the retire worker once too often.
3279 */
3280 if (lockless_dereference(dev_priv->gt.awake))
3281 queue_delayed_work(dev_priv->wq,
3282 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003283 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003284}
Chris Wilson891b48c2010-09-29 12:26:37 +01003285
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003286static void
3287i915_gem_idle_work_handler(struct work_struct *work)
3288{
3289 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003290 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003291 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003292 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01003293 unsigned int stuck_engines;
3294 bool rearm_hangcheck;
3295
3296 if (!READ_ONCE(dev_priv->gt.awake))
3297 return;
3298
3299 if (READ_ONCE(dev_priv->gt.active_engines))
3300 return;
3301
3302 rearm_hangcheck =
3303 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3304
3305 if (!mutex_trylock(&dev->struct_mutex)) {
3306 /* Currently busy, come back later */
3307 mod_delayed_work(dev_priv->wq,
3308 &dev_priv->gt.idle_work,
3309 msecs_to_jiffies(50));
3310 goto out_rearm;
3311 }
3312
3313 if (dev_priv->gt.active_engines)
3314 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003315
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003316 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01003317 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08003318
Chris Wilson67d97da2016-07-04 08:08:31 +01003319 GEM_BUG_ON(!dev_priv->gt.awake);
3320 dev_priv->gt.awake = false;
3321 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003322
Chris Wilson67d97da2016-07-04 08:08:31 +01003323 stuck_engines = intel_kick_waiters(dev_priv);
3324 if (unlikely(stuck_engines)) {
3325 DRM_DEBUG_DRIVER("kicked stuck waiters...missed irq\n");
3326 dev_priv->gpu_error.missed_irq_rings |= stuck_engines;
3327 }
Chris Wilson35c94182015-04-07 16:20:37 +01003328
Chris Wilson67d97da2016-07-04 08:08:31 +01003329 if (INTEL_GEN(dev_priv) >= 6)
3330 gen6_rps_idle(dev_priv);
3331 intel_runtime_pm_put(dev_priv);
3332out_unlock:
3333 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003334
Chris Wilson67d97da2016-07-04 08:08:31 +01003335out_rearm:
3336 if (rearm_hangcheck) {
3337 GEM_BUG_ON(!dev_priv->gt.awake);
3338 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003339 }
Eric Anholt673a3942008-07-30 12:06:12 -07003340}
3341
Ben Widawsky5816d642012-04-11 11:18:19 -07003342/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003343 * Ensures that an object will eventually get non-busy by flushing any required
3344 * write domains, emitting any outstanding lazy request and retiring and
3345 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003346 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003347 */
3348static int
3349i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3350{
John Harrisona5ac0f92015-05-29 17:44:15 +01003351 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003352
Chris Wilsonb4716182015-04-27 13:41:17 +01003353 if (!obj->active)
3354 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003355
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003356 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003357 struct drm_i915_gem_request *req;
3358
3359 req = obj->last_read_req[i];
3360 if (req == NULL)
3361 continue;
3362
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003363 if (i915_gem_request_completed(req))
Chris Wilsonb4716182015-04-27 13:41:17 +01003364 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003365 }
3366
3367 return 0;
3368}
3369
3370/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003371 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003372 * @dev: drm device pointer
3373 * @data: ioctl data blob
3374 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003375 *
3376 * Returns 0 if successful, else an error is returned with the remaining time in
3377 * the timeout parameter.
3378 * -ETIME: object is still busy after timeout
3379 * -ERESTARTSYS: signal interrupted the wait
3380 * -ENONENT: object doesn't exist
3381 * Also possible, but rare:
3382 * -EAGAIN: GPU wedged
3383 * -ENOMEM: damn
3384 * -ENODEV: Internal IRQ fail
3385 * -E?: The add request failed
3386 *
3387 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3388 * non-zero timeout parameter the wait ioctl will wait for the given number of
3389 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3390 * without holding struct_mutex the object may become re-busied before this
3391 * function completes. A similar but shorter * race condition exists in the busy
3392 * ioctl
3393 */
3394int
3395i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3396{
3397 struct drm_i915_gem_wait *args = data;
3398 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003399 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003400 int i, n = 0;
3401 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003402
Daniel Vetter11b5d512014-09-29 15:31:26 +02003403 if (args->flags != 0)
3404 return -EINVAL;
3405
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003406 ret = i915_mutex_lock_interruptible(dev);
3407 if (ret)
3408 return ret;
3409
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003410 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003411 if (&obj->base == NULL) {
3412 mutex_unlock(&dev->struct_mutex);
3413 return -ENOENT;
3414 }
3415
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003416 /* Need to make sure the object gets inactive eventually. */
3417 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003418 if (ret)
3419 goto out;
3420
Chris Wilsonb4716182015-04-27 13:41:17 +01003421 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003422 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003423
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003424 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003425 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003426 */
Chris Wilson762e4582015-03-04 18:09:26 +00003427 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003428 ret = -ETIME;
3429 goto out;
3430 }
3431
3432 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003433
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003434 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003435 if (obj->last_read_req[i] == NULL)
3436 continue;
3437
3438 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3439 }
3440
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003441 mutex_unlock(&dev->struct_mutex);
3442
Chris Wilsonb4716182015-04-27 13:41:17 +01003443 for (i = 0; i < n; i++) {
3444 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003445 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003446 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003447 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003448 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003449 }
John Harrisonff865882014-11-24 18:49:28 +00003450 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003451
3452out:
3453 drm_gem_object_unreference(&obj->base);
3454 mutex_unlock(&dev->struct_mutex);
3455 return ret;
3456}
3457
Chris Wilsonb4716182015-04-27 13:41:17 +01003458static int
3459__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3460 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003461 struct drm_i915_gem_request *from_req,
3462 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003463{
3464 struct intel_engine_cs *from;
3465 int ret;
3466
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003467 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003468 if (to == from)
3469 return 0;
3470
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003471 if (i915_gem_request_completed(from_req))
Chris Wilsonb4716182015-04-27 13:41:17 +01003472 return 0;
3473
Chris Wilsonc0336662016-05-06 15:40:21 +01003474 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003475 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003476 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003477 i915->mm.interruptible,
3478 NULL,
3479 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003480 if (ret)
3481 return ret;
3482
John Harrison91af1272015-06-18 13:14:56 +01003483 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003484 } else {
3485 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003486 u32 seqno = i915_gem_request_get_seqno(from_req);
3487
3488 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003489
3490 if (seqno <= from->semaphore.sync_seqno[idx])
3491 return 0;
3492
John Harrison91af1272015-06-18 13:14:56 +01003493 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003494 struct drm_i915_gem_request *req;
3495
3496 req = i915_gem_request_alloc(to, NULL);
3497 if (IS_ERR(req))
3498 return PTR_ERR(req);
3499
3500 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003501 }
3502
John Harrison599d9242015-05-29 17:44:04 +01003503 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3504 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003505 if (ret)
3506 return ret;
3507
3508 /* We use last_read_req because sync_to()
3509 * might have just caused seqno wrap under
3510 * the radar.
3511 */
3512 from->semaphore.sync_seqno[idx] =
3513 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3514 }
3515
3516 return 0;
3517}
3518
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003519/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003520 * i915_gem_object_sync - sync an object to a ring.
3521 *
3522 * @obj: object which may be in use on another ring.
3523 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003524 * @to_req: request we wish to use the object for. See below.
3525 * This will be allocated and returned if a request is
3526 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003527 *
3528 * This code is meant to abstract object synchronization with the GPU.
3529 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003530 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003531 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003532 * into a buffer at any time, but multiple readers. To ensure each has
3533 * a coherent view of memory, we must:
3534 *
3535 * - If there is an outstanding write request to the object, the new
3536 * request must wait for it to complete (either CPU or in hw, requests
3537 * on the same ring will be naturally ordered).
3538 *
3539 * - If we are a write request (pending_write_domain is set), the new
3540 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003541 *
John Harrison91af1272015-06-18 13:14:56 +01003542 * For CPU synchronisation (NULL to) no request is required. For syncing with
3543 * rings to_req must be non-NULL. However, a request does not have to be
3544 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3545 * request will be allocated automatically and returned through *to_req. Note
3546 * that it is not guaranteed that commands will be emitted (because the system
3547 * might already be idle). Hence there is no need to create a request that
3548 * might never have any work submitted. Note further that if a request is
3549 * returned in *to_req, it is the responsibility of the caller to submit
3550 * that request (after potentially adding more work to it).
3551 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003552 * Returns 0 if successful, else propagates up the lower layer error.
3553 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003554int
3555i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003556 struct intel_engine_cs *to,
3557 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003558{
Chris Wilsonb4716182015-04-27 13:41:17 +01003559 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003560 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003561 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003562
Chris Wilsonb4716182015-04-27 13:41:17 +01003563 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003564 return 0;
3565
Chris Wilsonb4716182015-04-27 13:41:17 +01003566 if (to == NULL)
3567 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003568
Chris Wilsonb4716182015-04-27 13:41:17 +01003569 n = 0;
3570 if (readonly) {
3571 if (obj->last_write_req)
3572 req[n++] = obj->last_write_req;
3573 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003574 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003575 if (obj->last_read_req[i])
3576 req[n++] = obj->last_read_req[i];
3577 }
3578 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003579 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003580 if (ret)
3581 return ret;
3582 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003583
Chris Wilsonb4716182015-04-27 13:41:17 +01003584 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003585}
3586
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003587static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3588{
3589 u32 old_write_domain, old_read_domains;
3590
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003591 /* Force a pagefault for domain tracking on next user access */
3592 i915_gem_release_mmap(obj);
3593
Keith Packardb97c3d92011-06-24 21:02:59 -07003594 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3595 return;
3596
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003597 old_read_domains = obj->base.read_domains;
3598 old_write_domain = obj->base.write_domain;
3599
3600 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3601 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3602
3603 trace_i915_gem_object_change_domain(obj,
3604 old_read_domains,
3605 old_write_domain);
3606}
3607
Chris Wilson8ef85612016-04-28 09:56:39 +01003608static void __i915_vma_iounmap(struct i915_vma *vma)
3609{
3610 GEM_BUG_ON(vma->pin_count);
3611
3612 if (vma->iomap == NULL)
3613 return;
3614
3615 io_mapping_unmap(vma->iomap);
3616 vma->iomap = NULL;
3617}
3618
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003619static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003620{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003621 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003622 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003623 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003624
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003625 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003626 return 0;
3627
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003628 if (!drm_mm_node_allocated(&vma->node)) {
3629 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003630 return 0;
3631 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003632
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003633 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003634 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003635
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003636 BUG_ON(obj->pages == NULL);
3637
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003638 if (wait) {
3639 ret = i915_gem_object_wait_rendering(obj, false);
3640 if (ret)
3641 return ret;
3642 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003643
Chris Wilson596c5922016-02-26 11:03:20 +00003644 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003645 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003646
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003647 /* release the fence reg _after_ flushing */
3648 ret = i915_gem_object_put_fence(obj);
3649 if (ret)
3650 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003651
3652 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003653 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003654
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003655 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003656
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003657 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003658 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003659
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003660 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003661 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003662 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3663 obj->map_and_fenceable = false;
3664 } else if (vma->ggtt_view.pages) {
3665 sg_free_table(vma->ggtt_view.pages);
3666 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003667 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003668 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003669 }
Eric Anholt673a3942008-07-30 12:06:12 -07003670
Ben Widawsky2f633152013-07-17 12:19:03 -07003671 drm_mm_remove_node(&vma->node);
3672 i915_gem_vma_destroy(vma);
3673
3674 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003675 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003676 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003677 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003678
Chris Wilson70903c32013-12-04 09:59:09 +00003679 /* And finally now the object is completely decoupled from this vma,
3680 * we can drop its hold on the backing storage and allow it to be
3681 * reaped by the shrinker.
3682 */
3683 i915_gem_object_unpin_pages(obj);
3684
Chris Wilson88241782011-01-07 17:09:48 +00003685 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003686}
3687
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003688int i915_vma_unbind(struct i915_vma *vma)
3689{
3690 return __i915_vma_unbind(vma, true);
3691}
3692
3693int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3694{
3695 return __i915_vma_unbind(vma, false);
3696}
3697
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003698int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003699{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003700 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003701 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003702
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003703 lockdep_assert_held(&dev_priv->dev->struct_mutex);
3704
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003705 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003706 if (engine->last_context == NULL)
3707 continue;
3708
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003709 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003710 if (ret)
3711 return ret;
3712 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003713
Chris Wilsonb4716182015-04-27 13:41:17 +01003714 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003715 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003716}
3717
Chris Wilson4144f9b2014-09-11 08:43:48 +01003718static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003719 unsigned long cache_level)
3720{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003721 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003722 struct drm_mm_node *other;
3723
Chris Wilson4144f9b2014-09-11 08:43:48 +01003724 /*
3725 * On some machines we have to be careful when putting differing types
3726 * of snoopable memory together to avoid the prefetcher crossing memory
3727 * domains and dying. During vm initialisation, we decide whether or not
3728 * these constraints apply and set the drm_mm.color_adjust
3729 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003730 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003731 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003732 return true;
3733
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003734 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003735 return true;
3736
3737 if (list_empty(&gtt_space->node_list))
3738 return true;
3739
3740 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3741 if (other->allocated && !other->hole_follows && other->color != cache_level)
3742 return false;
3743
3744 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3745 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3746 return false;
3747
3748 return true;
3749}
3750
Jesse Barnesde151cf2008-11-12 10:03:55 -08003751/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003752 * Finds free space in the GTT aperture and binds the object or a view of it
3753 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003754 * @obj: object to bind
3755 * @vm: address space to bind into
3756 * @ggtt_view: global gtt view if applicable
3757 * @alignment: requested alignment
3758 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003759 */
Daniel Vetter262de142014-02-14 14:01:20 +01003760static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003761i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3762 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003763 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003764 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003765 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003766{
Chris Wilson05394f32010-11-08 19:18:58 +00003767 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003768 struct drm_i915_private *dev_priv = to_i915(dev);
3769 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003770 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003771 u32 search_flag, alloc_flag;
3772 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003773 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003774 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003775 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003776
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003777 if (i915_is_ggtt(vm)) {
3778 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003779
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003780 if (WARN_ON(!ggtt_view))
3781 return ERR_PTR(-EINVAL);
3782
3783 view_size = i915_ggtt_view_size(obj, ggtt_view);
3784
3785 fence_size = i915_gem_get_gtt_size(dev,
3786 view_size,
3787 obj->tiling_mode);
3788 fence_alignment = i915_gem_get_gtt_alignment(dev,
3789 view_size,
3790 obj->tiling_mode,
3791 true);
3792 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3793 view_size,
3794 obj->tiling_mode,
3795 false);
3796 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3797 } else {
3798 fence_size = i915_gem_get_gtt_size(dev,
3799 obj->base.size,
3800 obj->tiling_mode);
3801 fence_alignment = i915_gem_get_gtt_alignment(dev,
3802 obj->base.size,
3803 obj->tiling_mode,
3804 true);
3805 unfenced_alignment =
3806 i915_gem_get_gtt_alignment(dev,
3807 obj->base.size,
3808 obj->tiling_mode,
3809 false);
3810 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3811 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003812
Michel Thierry101b5062015-10-01 13:33:57 +01003813 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3814 end = vm->total;
3815 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003816 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003817 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003818 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003819
Eric Anholt673a3942008-07-30 12:06:12 -07003820 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003821 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003822 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003823 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003824 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3825 ggtt_view ? ggtt_view->type : 0,
3826 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003827 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003828 }
3829
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003830 /* If binding the object/GGTT view requires more space than the entire
3831 * aperture has, reject it early before evicting everything in a vain
3832 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003833 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003834 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003835 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003836 ggtt_view ? ggtt_view->type : 0,
3837 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003838 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003839 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003840 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003841 }
3842
Chris Wilson37e680a2012-06-07 15:38:42 +01003843 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003844 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003845 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003846
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003847 i915_gem_object_pin_pages(obj);
3848
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003849 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3850 i915_gem_obj_lookup_or_create_vma(obj, vm);
3851
Daniel Vetter262de142014-02-14 14:01:20 +01003852 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003853 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003854
Chris Wilson506a8e82015-12-08 11:55:07 +00003855 if (flags & PIN_OFFSET_FIXED) {
3856 uint64_t offset = flags & PIN_OFFSET_MASK;
3857
3858 if (offset & (alignment - 1) || offset + size > end) {
3859 ret = -EINVAL;
3860 goto err_free_vma;
3861 }
3862 vma->node.start = offset;
3863 vma->node.size = size;
3864 vma->node.color = obj->cache_level;
3865 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3866 if (ret) {
3867 ret = i915_gem_evict_for_vma(vma);
3868 if (ret == 0)
3869 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3870 }
3871 if (ret)
3872 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003873 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003874 if (flags & PIN_HIGH) {
3875 search_flag = DRM_MM_SEARCH_BELOW;
3876 alloc_flag = DRM_MM_CREATE_TOP;
3877 } else {
3878 search_flag = DRM_MM_SEARCH_DEFAULT;
3879 alloc_flag = DRM_MM_CREATE_DEFAULT;
3880 }
Michel Thierry101b5062015-10-01 13:33:57 +01003881
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003882search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003883 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3884 size, alignment,
3885 obj->cache_level,
3886 start, end,
3887 search_flag,
3888 alloc_flag);
3889 if (ret) {
3890 ret = i915_gem_evict_something(dev, vm, size, alignment,
3891 obj->cache_level,
3892 start, end,
3893 flags);
3894 if (ret == 0)
3895 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003896
Chris Wilson506a8e82015-12-08 11:55:07 +00003897 goto err_free_vma;
3898 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003899 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003900 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003901 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003902 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003903 }
3904
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003905 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003906 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003907 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003908 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003909
Ben Widawsky35c20a62013-05-31 11:28:48 -07003910 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003911 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003912
Daniel Vetter262de142014-02-14 14:01:20 +01003913 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003914
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003915err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003916 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003917err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003918 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003919 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003920err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003921 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003922 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003923}
3924
Chris Wilson000433b2013-08-08 14:41:09 +01003925bool
Chris Wilson2c225692013-08-09 12:26:45 +01003926i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3927 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003928{
Eric Anholt673a3942008-07-30 12:06:12 -07003929 /* If we don't have a page list set up, then we're not pinned
3930 * to GPU, and we can ignore the cache flush because it'll happen
3931 * again at bind time.
3932 */
Chris Wilson05394f32010-11-08 19:18:58 +00003933 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003934 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003935
Imre Deak769ce462013-02-13 21:56:05 +02003936 /*
3937 * Stolen memory is always coherent with the GPU as it is explicitly
3938 * marked as wc by the system, or the system is cache-coherent.
3939 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003940 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003941 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003942
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003943 /* If the GPU is snooping the contents of the CPU cache,
3944 * we do not need to manually clear the CPU cache lines. However,
3945 * the caches are only snooped when the render cache is
3946 * flushed/invalidated. As we always have to emit invalidations
3947 * and flushes when moving into and out of the RENDER domain, correct
3948 * snooping behaviour occurs naturally as the result of our domain
3949 * tracking.
3950 */
Chris Wilson0f719792015-01-13 13:32:52 +00003951 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3952 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003953 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003954 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003955
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003956 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003957 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003958 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003959
3960 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003961}
3962
3963/** Flushes the GTT write domain for the object if it's dirty. */
3964static void
Chris Wilson05394f32010-11-08 19:18:58 +00003965i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003966{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003967 uint32_t old_write_domain;
3968
Chris Wilson05394f32010-11-08 19:18:58 +00003969 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003970 return;
3971
Chris Wilson63256ec2011-01-04 18:42:07 +00003972 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003973 * to it immediately go to main memory as far as we know, so there's
3974 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003975 *
3976 * However, we do have to enforce the order so that all writes through
3977 * the GTT land before any writes to the device, such as updates to
3978 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003979 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003980 wmb();
3981
Chris Wilson05394f32010-11-08 19:18:58 +00003982 old_write_domain = obj->base.write_domain;
3983 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003984
Rodrigo Vivide152b62015-07-07 16:28:51 -07003985 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003986
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003987 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003988 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003989 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003990}
3991
3992/** Flushes the CPU write domain for the object if it's dirty. */
3993static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003994i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003995{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003996 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003997
Chris Wilson05394f32010-11-08 19:18:58 +00003998 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003999 return;
4000
Daniel Vettere62b59e2015-01-21 14:53:48 +01004001 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01004002 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01004003
Chris Wilson05394f32010-11-08 19:18:58 +00004004 old_write_domain = obj->base.write_domain;
4005 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004006
Rodrigo Vivide152b62015-07-07 16:28:51 -07004007 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004008
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004009 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00004010 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004011 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08004012}
4013
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004014/**
4015 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004016 * @obj: object to act on
4017 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004018 *
4019 * This function returns when the move is complete, including waiting on
4020 * flushes to occur.
4021 */
Jesse Barnes79e53942008-11-07 14:24:08 -08004022int
Chris Wilson20217462010-11-23 15:26:33 +00004023i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004024{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004025 struct drm_device *dev = obj->base.dev;
4026 struct drm_i915_private *dev_priv = to_i915(dev);
4027 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004028 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05304029 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08004030 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004031
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004032 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
4033 return 0;
4034
Chris Wilson0201f1e2012-07-20 12:41:01 +01004035 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004036 if (ret)
4037 return ret;
4038
Chris Wilson43566de2015-01-02 16:29:29 +05304039 /* Flush and acquire obj->pages so that we are coherent through
4040 * direct access in memory with previous cached writes through
4041 * shmemfs and that our cache domain tracking remains valid.
4042 * For example, if the obj->filp was moved to swap without us
4043 * being notified and releasing the pages, we would mistakenly
4044 * continue to assume that the obj remained out of the CPU cached
4045 * domain.
4046 */
4047 ret = i915_gem_object_get_pages(obj);
4048 if (ret)
4049 return ret;
4050
Daniel Vettere62b59e2015-01-21 14:53:48 +01004051 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004052
Chris Wilsond0a57782012-10-09 19:24:37 +01004053 /* Serialise direct access to this object with the barriers for
4054 * coherent writes from the GPU, by effectively invalidating the
4055 * GTT domain upon first access.
4056 */
4057 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4058 mb();
4059
Chris Wilson05394f32010-11-08 19:18:58 +00004060 old_write_domain = obj->base.write_domain;
4061 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004062
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004063 /* It should now be out of any other write domains, and we can update
4064 * the domain values for our changes.
4065 */
Chris Wilson05394f32010-11-08 19:18:58 +00004066 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4067 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004068 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004069 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4070 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4071 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004072 }
4073
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004074 trace_i915_gem_object_change_domain(obj,
4075 old_read_domains,
4076 old_write_domain);
4077
Chris Wilson8325a092012-04-24 15:52:35 +01004078 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304079 vma = i915_gem_obj_to_ggtt(obj);
4080 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004081 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004082 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004083
Eric Anholte47c68e2008-11-14 13:35:19 -08004084 return 0;
4085}
4086
Chris Wilsonef55f922015-10-09 14:11:27 +01004087/**
4088 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004089 * @obj: object to act on
4090 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01004091 *
4092 * After this function returns, the object will be in the new cache-level
4093 * across all GTT and the contents of the backing storage will be coherent,
4094 * with respect to the new cache-level. In order to keep the backing storage
4095 * coherent for all users, we only allow a single cache level to be set
4096 * globally on the object and prevent it from being changed whilst the
4097 * hardware is reading from the object. That is if the object is currently
4098 * on the scanout it will be set to uncached (or equivalent display
4099 * cache coherency) and all non-MOCS GPU access will also be uncached so
4100 * that all direct access to the scanout remains coherent.
4101 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004102int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4103 enum i915_cache_level cache_level)
4104{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004105 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004106 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01004107 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03004108 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004109
4110 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03004111 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004112
Chris Wilsonef55f922015-10-09 14:11:27 +01004113 /* Inspect the list of currently bound VMA and unbind any that would
4114 * be invalid given the new cache-level. This is principally to
4115 * catch the issue of the CS prefetch crossing page boundaries and
4116 * reading an invalid PTE on older architectures.
4117 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004118 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004119 if (!drm_mm_node_allocated(&vma->node))
4120 continue;
4121
4122 if (vma->pin_count) {
4123 DRM_DEBUG("can not change the cache level of pinned objects\n");
4124 return -EBUSY;
4125 }
4126
Chris Wilson4144f9b2014-09-11 08:43:48 +01004127 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004128 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004129 if (ret)
4130 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004131 } else
4132 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01004133 }
4134
Chris Wilsonef55f922015-10-09 14:11:27 +01004135 /* We can reuse the existing drm_mm nodes but need to change the
4136 * cache-level on the PTE. We could simply unbind them all and
4137 * rebind with the correct cache-level on next use. However since
4138 * we already have a valid slot, dma mapping, pages etc, we may as
4139 * rewrite the PTE in the belief that doing so tramples upon less
4140 * state and so involves less work.
4141 */
4142 if (bound) {
4143 /* Before we change the PTE, the GPU must not be accessing it.
4144 * If we wait upon the object, we know that all the bound
4145 * VMA are no longer active.
4146 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01004147 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004148 if (ret)
4149 return ret;
4150
Chris Wilsonef55f922015-10-09 14:11:27 +01004151 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
4152 /* Access to snoopable pages through the GTT is
4153 * incoherent and on some machines causes a hard
4154 * lockup. Relinquish the CPU mmaping to force
4155 * userspace to refault in the pages and we can
4156 * then double check if the GTT mapping is still
4157 * valid for that pointer access.
4158 */
4159 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004160
Chris Wilsonef55f922015-10-09 14:11:27 +01004161 /* As we no longer need a fence for GTT access,
4162 * we can relinquish it now (and so prevent having
4163 * to steal a fence from someone else on the next
4164 * fence request). Note GPU activity would have
4165 * dropped the fence as all snoopable access is
4166 * supposed to be linear.
4167 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004168 ret = i915_gem_object_put_fence(obj);
4169 if (ret)
4170 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004171 } else {
4172 /* We either have incoherent backing store and
4173 * so no GTT access or the architecture is fully
4174 * coherent. In such cases, existing GTT mmaps
4175 * ignore the cache bit in the PTE and we can
4176 * rewrite it without confusing the GPU or having
4177 * to force userspace to fault back in its mmaps.
4178 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004179 }
4180
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004181 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004182 if (!drm_mm_node_allocated(&vma->node))
4183 continue;
4184
4185 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4186 if (ret)
4187 return ret;
4188 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004189 }
4190
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004191 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01004192 vma->node.color = cache_level;
4193 obj->cache_level = cache_level;
4194
Ville Syrjäläed75a552015-08-11 19:47:10 +03004195out:
Chris Wilsonef55f922015-10-09 14:11:27 +01004196 /* Flush the dirty CPU caches to the backing storage so that the
4197 * object is now coherent at its new cache level (with respect
4198 * to the access domain).
4199 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05304200 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00004201 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01004202 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01004203 }
4204
Chris Wilsone4ffd172011-04-04 09:44:39 +01004205 return 0;
4206}
4207
Ben Widawsky199adf42012-09-21 17:01:20 -07004208int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4209 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004210{
Ben Widawsky199adf42012-09-21 17:01:20 -07004211 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004212 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004213
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004214 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004215 if (&obj->base == NULL)
4216 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004217
Chris Wilson651d7942013-08-08 14:41:10 +01004218 switch (obj->cache_level) {
4219 case I915_CACHE_LLC:
4220 case I915_CACHE_L3_LLC:
4221 args->caching = I915_CACHING_CACHED;
4222 break;
4223
Chris Wilson4257d3b2013-08-08 14:41:11 +01004224 case I915_CACHE_WT:
4225 args->caching = I915_CACHING_DISPLAY;
4226 break;
4227
Chris Wilson651d7942013-08-08 14:41:10 +01004228 default:
4229 args->caching = I915_CACHING_NONE;
4230 break;
4231 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004232
Chris Wilson432be692015-05-07 12:14:55 +01004233 drm_gem_object_unreference_unlocked(&obj->base);
4234 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004235}
4236
Ben Widawsky199adf42012-09-21 17:01:20 -07004237int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4238 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004239{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004240 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07004241 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004242 struct drm_i915_gem_object *obj;
4243 enum i915_cache_level level;
4244 int ret;
4245
Ben Widawsky199adf42012-09-21 17:01:20 -07004246 switch (args->caching) {
4247 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004248 level = I915_CACHE_NONE;
4249 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004250 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03004251 /*
4252 * Due to a HW issue on BXT A stepping, GPU stores via a
4253 * snooped mapping may leave stale data in a corresponding CPU
4254 * cacheline, whereas normally such cachelines would get
4255 * invalidated.
4256 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00004257 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03004258 return -ENODEV;
4259
Chris Wilsone6994ae2012-07-10 10:27:08 +01004260 level = I915_CACHE_LLC;
4261 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004262 case I915_CACHING_DISPLAY:
4263 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4264 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004265 default:
4266 return -EINVAL;
4267 }
4268
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004269 intel_runtime_pm_get(dev_priv);
4270
Ben Widawsky3bc29132012-09-26 16:15:20 -07004271 ret = i915_mutex_lock_interruptible(dev);
4272 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004273 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004274
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004275 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsone6994ae2012-07-10 10:27:08 +01004276 if (&obj->base == NULL) {
4277 ret = -ENOENT;
4278 goto unlock;
4279 }
4280
4281 ret = i915_gem_object_set_cache_level(obj, level);
4282
4283 drm_gem_object_unreference(&obj->base);
4284unlock:
4285 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004286rpm_put:
4287 intel_runtime_pm_put(dev_priv);
4288
Chris Wilsone6994ae2012-07-10 10:27:08 +01004289 return ret;
4290}
4291
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004292/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004293 * Prepare buffer for display plane (scanout, cursors, etc).
4294 * Can be called from an uninterruptible phase (modesetting) and allows
4295 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004296 */
4297int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004298i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4299 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004300 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004301{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004302 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004303 int ret;
4304
Chris Wilsoncc98b412013-08-09 12:25:09 +01004305 /* Mark the pin_display early so that we account for the
4306 * display coherency whilst setting up the cache domains.
4307 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004308 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004309
Eric Anholta7ef0642011-03-29 16:59:54 -07004310 /* The display engine is not coherent with the LLC cache on gen6. As
4311 * a result, we make sure that the pinning that is about to occur is
4312 * done with uncached PTEs. This is lowest common denominator for all
4313 * chipsets.
4314 *
4315 * However for gen6+, we could do better by using the GFDT bit instead
4316 * of uncaching, which would allow us to flush all the LLC-cached data
4317 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4318 */
Chris Wilson651d7942013-08-08 14:41:10 +01004319 ret = i915_gem_object_set_cache_level(obj,
4320 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004321 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004322 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004323
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004324 /* As the user may map the buffer once pinned in the display plane
4325 * (e.g. libkms for the bootup splash), we have to ensure that we
4326 * always use map_and_fenceable for all scanout buffers.
4327 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004328 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4329 view->type == I915_GGTT_VIEW_NORMAL ?
4330 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004331 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004332 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004333
Daniel Vettere62b59e2015-01-21 14:53:48 +01004334 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004335
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004336 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004337 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004338
4339 /* It should now be out of any other write domains, and we can update
4340 * the domain values for our changes.
4341 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004342 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004343 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004344
4345 trace_i915_gem_object_change_domain(obj,
4346 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004347 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004348
4349 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004350
4351err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004352 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004353 return ret;
4354}
4355
4356void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004357i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4358 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004359{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004360 if (WARN_ON(obj->pin_display == 0))
4361 return;
4362
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004363 i915_gem_object_ggtt_unpin_view(obj, view);
4364
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004365 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004366}
4367
Eric Anholte47c68e2008-11-14 13:35:19 -08004368/**
4369 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004370 * @obj: object to act on
4371 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004372 *
4373 * This function returns when the move is complete, including waiting on
4374 * flushes to occur.
4375 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004376int
Chris Wilson919926a2010-11-12 13:42:53 +00004377i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004378{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004379 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004380 int ret;
4381
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004382 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4383 return 0;
4384
Chris Wilson0201f1e2012-07-20 12:41:01 +01004385 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004386 if (ret)
4387 return ret;
4388
Eric Anholte47c68e2008-11-14 13:35:19 -08004389 i915_gem_object_flush_gtt_write_domain(obj);
4390
Chris Wilson05394f32010-11-08 19:18:58 +00004391 old_write_domain = obj->base.write_domain;
4392 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004393
Eric Anholte47c68e2008-11-14 13:35:19 -08004394 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004395 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004396 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004397
Chris Wilson05394f32010-11-08 19:18:58 +00004398 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004399 }
4400
4401 /* It should now be out of any other write domains, and we can update
4402 * the domain values for our changes.
4403 */
Chris Wilson05394f32010-11-08 19:18:58 +00004404 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004405
4406 /* If we're writing through the CPU, then the GPU read domains will
4407 * need to be invalidated at next use.
4408 */
4409 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004410 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4411 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004412 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004413
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004414 trace_i915_gem_object_change_domain(obj,
4415 old_read_domains,
4416 old_write_domain);
4417
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004418 return 0;
4419}
4420
Eric Anholt673a3942008-07-30 12:06:12 -07004421/* Throttle our rendering by waiting until the ring has completed our requests
4422 * emitted over 20 msec ago.
4423 *
Eric Anholtb9624422009-06-03 07:27:35 +00004424 * Note that if we were to use the current jiffies each time around the loop,
4425 * we wouldn't escape the function with any frames outstanding if the time to
4426 * render a frame was over 20ms.
4427 *
Eric Anholt673a3942008-07-30 12:06:12 -07004428 * This should get us reasonable parallelism between CPU and GPU but also
4429 * relatively low latency when blocking on a particular request to finish.
4430 */
4431static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004432i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004433{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004434 struct drm_i915_private *dev_priv = dev->dev_private;
4435 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004436 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004437 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004438 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004439
Daniel Vetter308887a2012-11-14 17:14:06 +01004440 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4441 if (ret)
4442 return ret;
4443
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004444 /* ABI: return -EIO if already wedged */
4445 if (i915_terminally_wedged(&dev_priv->gpu_error))
4446 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004447
Chris Wilson1c255952010-09-26 11:03:27 +01004448 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004449 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004450 if (time_after_eq(request->emitted_jiffies, recent_enough))
4451 break;
4452
John Harrisonfcfa423c2015-05-29 17:44:12 +01004453 /*
4454 * Note that the request might not have been submitted yet.
4455 * In which case emitted_jiffies will be zero.
4456 */
4457 if (!request->emitted_jiffies)
4458 continue;
4459
John Harrison54fb2412014-11-24 18:49:27 +00004460 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004461 }
John Harrisonff865882014-11-24 18:49:28 +00004462 if (target)
4463 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004464 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004465
John Harrison54fb2412014-11-24 18:49:27 +00004466 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004467 return 0;
4468
Chris Wilson299259a2016-04-13 17:35:06 +01004469 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004470 if (ret == 0)
Chris Wilson67d97da2016-07-04 08:08:31 +01004471 queue_delayed_work(dev_priv->wq, &dev_priv->gt.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004472
Chris Wilson73db04c2016-04-28 09:56:55 +01004473 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004474
Eric Anholt673a3942008-07-30 12:06:12 -07004475 return ret;
4476}
4477
Chris Wilsond23db882014-05-23 08:48:08 +02004478static bool
4479i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4480{
4481 struct drm_i915_gem_object *obj = vma->obj;
4482
4483 if (alignment &&
4484 vma->node.start & (alignment - 1))
4485 return true;
4486
4487 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4488 return true;
4489
4490 if (flags & PIN_OFFSET_BIAS &&
4491 vma->node.start < (flags & PIN_OFFSET_MASK))
4492 return true;
4493
Chris Wilson506a8e82015-12-08 11:55:07 +00004494 if (flags & PIN_OFFSET_FIXED &&
4495 vma->node.start != (flags & PIN_OFFSET_MASK))
4496 return true;
4497
Chris Wilsond23db882014-05-23 08:48:08 +02004498 return false;
4499}
4500
Chris Wilsond0710ab2015-11-20 14:16:39 +00004501void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4502{
4503 struct drm_i915_gem_object *obj = vma->obj;
4504 bool mappable, fenceable;
4505 u32 fence_size, fence_alignment;
4506
4507 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4508 obj->base.size,
4509 obj->tiling_mode);
4510 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4511 obj->base.size,
4512 obj->tiling_mode,
4513 true);
4514
4515 fenceable = (vma->node.size == fence_size &&
4516 (vma->node.start & (fence_alignment - 1)) == 0);
4517
4518 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004519 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004520
4521 obj->map_and_fenceable = mappable && fenceable;
4522}
4523
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004524static int
4525i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4526 struct i915_address_space *vm,
4527 const struct i915_ggtt_view *ggtt_view,
4528 uint32_t alignment,
4529 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004530{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004531 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004532 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004533 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004534 int ret;
4535
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004536 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4537 return -ENODEV;
4538
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004539 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004540 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004541
Chris Wilsonc826c442014-10-31 13:53:53 +00004542 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4543 return -EINVAL;
4544
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004545 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4546 return -EINVAL;
4547
4548 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4549 i915_gem_obj_to_vma(obj, vm);
4550
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004551 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004552 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4553 return -EBUSY;
4554
Chris Wilsond23db882014-05-23 08:48:08 +02004555 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004556 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004557 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004558 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004559 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004560 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004561 upper_32_bits(vma->node.start),
4562 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004563 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004564 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004565 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004566 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004567 if (ret)
4568 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004569
4570 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004571 }
4572 }
4573
Chris Wilsonef79e172014-10-31 13:53:52 +00004574 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004575 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004576 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4577 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004578 if (IS_ERR(vma))
4579 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004580 } else {
4581 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004582 if (ret)
4583 return ret;
4584 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004585
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004586 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4587 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004588 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004589 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4590 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004591
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004592 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004593 return 0;
4594}
4595
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004596int
4597i915_gem_object_pin(struct drm_i915_gem_object *obj,
4598 struct i915_address_space *vm,
4599 uint32_t alignment,
4600 uint64_t flags)
4601{
4602 return i915_gem_object_do_pin(obj, vm,
4603 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4604 alignment, flags);
4605}
4606
4607int
4608i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4609 const struct i915_ggtt_view *view,
4610 uint32_t alignment,
4611 uint64_t flags)
4612{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004613 struct drm_device *dev = obj->base.dev;
4614 struct drm_i915_private *dev_priv = to_i915(dev);
4615 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4616
Matthew Auldade7daa2016-03-24 15:54:20 +00004617 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004618
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004619 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004620 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004621}
4622
Eric Anholt673a3942008-07-30 12:06:12 -07004623void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004624i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4625 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004626{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004627 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004628
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004629 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004630 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004631
Chris Wilson30154652015-04-07 17:28:24 +01004632 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004633}
4634
4635int
Eric Anholt673a3942008-07-30 12:06:12 -07004636i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004637 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004638{
4639 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004640 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004641 int ret;
4642
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004643 ret = i915_mutex_lock_interruptible(dev);
4644 if (ret)
4645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004646
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004647 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004648 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004649 ret = -ENOENT;
4650 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004651 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004652
Chris Wilson0be555b2010-08-04 15:36:30 +01004653 /* Count all active objects as busy, even if they are currently not used
4654 * by the gpu. Users of this interface expect objects to eventually
4655 * become non-busy without any further actions, therefore emit any
4656 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004657 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004658 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004659 if (ret)
4660 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004661
Chris Wilson426960b2016-01-15 16:51:46 +00004662 args->busy = 0;
4663 if (obj->active) {
4664 int i;
4665
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004666 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004667 struct drm_i915_gem_request *req;
4668
4669 req = obj->last_read_req[i];
4670 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004671 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004672 }
4673 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004674 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004675 }
Eric Anholt673a3942008-07-30 12:06:12 -07004676
Chris Wilsonb4716182015-04-27 13:41:17 +01004677unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004678 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004679unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004680 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004681 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004682}
4683
4684int
4685i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4686 struct drm_file *file_priv)
4687{
Akshay Joshi0206e352011-08-16 15:34:10 -04004688 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004689}
4690
Chris Wilson3ef94da2009-09-14 16:50:29 +01004691int
4692i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4693 struct drm_file *file_priv)
4694{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004695 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004696 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004697 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004698 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004699
4700 switch (args->madv) {
4701 case I915_MADV_DONTNEED:
4702 case I915_MADV_WILLNEED:
4703 break;
4704 default:
4705 return -EINVAL;
4706 }
4707
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004708 ret = i915_mutex_lock_interruptible(dev);
4709 if (ret)
4710 return ret;
4711
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004712 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004713 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004714 ret = -ENOENT;
4715 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004716 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004717
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004718 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004719 ret = -EINVAL;
4720 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004721 }
4722
Daniel Vetter656bfa32014-11-20 09:26:30 +01004723 if (obj->pages &&
4724 obj->tiling_mode != I915_TILING_NONE &&
4725 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4726 if (obj->madv == I915_MADV_WILLNEED)
4727 i915_gem_object_unpin_pages(obj);
4728 if (args->madv == I915_MADV_WILLNEED)
4729 i915_gem_object_pin_pages(obj);
4730 }
4731
Chris Wilson05394f32010-11-08 19:18:58 +00004732 if (obj->madv != __I915_MADV_PURGED)
4733 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004734
Chris Wilson6c085a72012-08-20 11:40:46 +02004735 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004736 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004737 i915_gem_object_truncate(obj);
4738
Chris Wilson05394f32010-11-08 19:18:58 +00004739 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004740
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004741out:
Chris Wilson05394f32010-11-08 19:18:58 +00004742 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004743unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004744 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004745 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004746}
4747
Chris Wilson37e680a2012-06-07 15:38:42 +01004748void i915_gem_object_init(struct drm_i915_gem_object *obj,
4749 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004750{
Chris Wilsonb4716182015-04-27 13:41:17 +01004751 int i;
4752
Ben Widawsky35c20a62013-05-31 11:28:48 -07004753 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004754 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004755 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004756 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004757 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004758 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004759
Chris Wilson37e680a2012-06-07 15:38:42 +01004760 obj->ops = ops;
4761
Chris Wilson0327d6b2012-08-11 15:41:06 +01004762 obj->fence_reg = I915_FENCE_REG_NONE;
4763 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004764
4765 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4766}
4767
Chris Wilson37e680a2012-06-07 15:38:42 +01004768static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004769 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004770 .get_pages = i915_gem_object_get_pages_gtt,
4771 .put_pages = i915_gem_object_put_pages_gtt,
4772};
4773
Dave Gordond37cd8a2016-04-22 19:14:32 +01004774struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004775 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004776{
Daniel Vetterc397b902010-04-09 19:05:07 +00004777 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004778 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004779 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004780 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004781
Chris Wilson42dcedd2012-11-15 11:32:30 +00004782 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004783 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004784 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004785
Chris Wilsonfe3db792016-04-25 13:32:13 +01004786 ret = drm_gem_object_init(dev, &obj->base, size);
4787 if (ret)
4788 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004789
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004790 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4791 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4792 /* 965gm cannot relocate objects above 4GiB. */
4793 mask &= ~__GFP_HIGHMEM;
4794 mask |= __GFP_DMA32;
4795 }
4796
Al Viro496ad9a2013-01-23 17:07:38 -05004797 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004798 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004799
Chris Wilson37e680a2012-06-07 15:38:42 +01004800 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004801
Daniel Vetterc397b902010-04-09 19:05:07 +00004802 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4803 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4804
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004805 if (HAS_LLC(dev)) {
4806 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004807 * cache) for about a 10% performance improvement
4808 * compared to uncached. Graphics requests other than
4809 * display scanout are coherent with the CPU in
4810 * accessing this cache. This means in this mode we
4811 * don't need to clflush on the CPU side, and on the
4812 * GPU side we only need to flush internal caches to
4813 * get data visible to the CPU.
4814 *
4815 * However, we maintain the display planes as UC, and so
4816 * need to rebind when first used as such.
4817 */
4818 obj->cache_level = I915_CACHE_LLC;
4819 } else
4820 obj->cache_level = I915_CACHE_NONE;
4821
Daniel Vetterd861e332013-07-24 23:25:03 +02004822 trace_i915_gem_object_create(obj);
4823
Chris Wilson05394f32010-11-08 19:18:58 +00004824 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004825
4826fail:
4827 i915_gem_object_free(obj);
4828
4829 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004830}
4831
Chris Wilson340fbd82014-05-22 09:16:52 +01004832static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4833{
4834 /* If we are the last user of the backing storage (be it shmemfs
4835 * pages or stolen etc), we know that the pages are going to be
4836 * immediately released. In this case, we can then skip copying
4837 * back the contents from the GPU.
4838 */
4839
4840 if (obj->madv != I915_MADV_WILLNEED)
4841 return false;
4842
4843 if (obj->base.filp == NULL)
4844 return true;
4845
4846 /* At first glance, this looks racy, but then again so would be
4847 * userspace racing mmap against close. However, the first external
4848 * reference to the filp can only be obtained through the
4849 * i915_gem_mmap_ioctl() which safeguards us against the user
4850 * acquiring such a reference whilst we are in the middle of
4851 * freeing the object.
4852 */
4853 return atomic_long_read(&obj->base.filp->f_count) == 1;
4854}
4855
Chris Wilson1488fc02012-04-24 15:47:31 +01004856void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004857{
Chris Wilson1488fc02012-04-24 15:47:31 +01004858 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004859 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004860 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004861 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004862
Paulo Zanonif65c9162013-11-27 18:20:34 -02004863 intel_runtime_pm_get(dev_priv);
4864
Chris Wilson26e12f82011-03-20 11:20:19 +00004865 trace_i915_gem_object_destroy(obj);
4866
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004867 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004868 int ret;
4869
4870 vma->pin_count = 0;
4871 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004872 if (WARN_ON(ret == -ERESTARTSYS)) {
4873 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004874
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004875 was_interruptible = dev_priv->mm.interruptible;
4876 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004877
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004878 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004879
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004880 dev_priv->mm.interruptible = was_interruptible;
4881 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004882 }
4883
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004884 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4885 * before progressing. */
4886 if (obj->stolen)
4887 i915_gem_object_unpin_pages(obj);
4888
Daniel Vettera071fa02014-06-18 23:28:09 +02004889 WARN_ON(obj->frontbuffer_bits);
4890
Daniel Vetter656bfa32014-11-20 09:26:30 +01004891 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4892 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4893 obj->tiling_mode != I915_TILING_NONE)
4894 i915_gem_object_unpin_pages(obj);
4895
Ben Widawsky401c29f2013-05-31 11:28:47 -07004896 if (WARN_ON(obj->pages_pin_count))
4897 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004898 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004899 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004900 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004901 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004902
Chris Wilson9da3da62012-06-01 15:20:22 +01004903 BUG_ON(obj->pages);
4904
Chris Wilson2f745ad2012-09-04 21:02:58 +01004905 if (obj->base.import_attach)
4906 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004907
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004908 if (obj->ops->release)
4909 obj->ops->release(obj);
4910
Chris Wilson05394f32010-11-08 19:18:58 +00004911 drm_gem_object_release(&obj->base);
4912 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004913
Chris Wilson05394f32010-11-08 19:18:58 +00004914 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004915 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004916
4917 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004918}
4919
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004920struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4921 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004922{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004923 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004924 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004925 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4926 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004927 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004928 }
4929 return NULL;
4930}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004931
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004932struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4933 const struct i915_ggtt_view *view)
4934{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004935 struct i915_vma *vma;
4936
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004937 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004938
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004939 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004940 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004941 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004942 return NULL;
4943}
4944
Ben Widawsky2f633152013-07-17 12:19:03 -07004945void i915_gem_vma_destroy(struct i915_vma *vma)
4946{
4947 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004948
4949 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4950 if (!list_empty(&vma->exec_list))
4951 return;
4952
Chris Wilson596c5922016-02-26 11:03:20 +00004953 if (!vma->is_ggtt)
4954 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004955
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004956 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004957
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004958 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004959}
4960
Chris Wilsone3efda42014-04-09 09:19:41 +01004961static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004962i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004963{
4964 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004965 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004966
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004967 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004968 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004969}
4970
Jesse Barnes5669fca2009-02-17 15:13:31 -08004971int
Chris Wilson45c5f202013-10-16 11:50:01 +01004972i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004973{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004974 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004975 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004976
Chris Wilson45c5f202013-10-16 11:50:01 +01004977 mutex_lock(&dev->struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004978 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004979 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004980 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004981
Chris Wilsonc0336662016-05-06 15:40:21 +01004982 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004983
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004984 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004985 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004986 mutex_unlock(&dev->struct_mutex);
4987
Chris Wilson737b1502015-01-26 18:03:03 +02004988 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004989 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4990 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004991
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004992 /* Assert that we sucessfully flushed all the work and
4993 * reset the GPU back to its idle, low power state.
4994 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004995 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004996
Eric Anholt673a3942008-07-30 12:06:12 -07004997 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004998
4999err:
5000 mutex_unlock(&dev->struct_mutex);
5001 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07005002}
5003
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005004void i915_gem_init_swizzling(struct drm_device *dev)
5005{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005006 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005007
Daniel Vetter11782b02012-01-31 16:47:55 +01005008 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005009 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
5010 return;
5011
5012 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
5013 DISP_TILE_SURFACE_SWIZZLING);
5014
Daniel Vetter11782b02012-01-31 16:47:55 +01005015 if (IS_GEN5(dev))
5016 return;
5017
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005018 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
5019 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005020 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08005021 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005022 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07005023 else if (IS_GEN8(dev))
5024 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08005025 else
5026 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005027}
Daniel Vettere21af882012-02-09 20:53:27 +01005028
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005029static void init_unused_ring(struct drm_device *dev, u32 base)
5030{
5031 struct drm_i915_private *dev_priv = dev->dev_private;
5032
5033 I915_WRITE(RING_CTL(base), 0);
5034 I915_WRITE(RING_HEAD(base), 0);
5035 I915_WRITE(RING_TAIL(base), 0);
5036 I915_WRITE(RING_START(base), 0);
5037}
5038
5039static void init_unused_rings(struct drm_device *dev)
5040{
5041 if (IS_I830(dev)) {
5042 init_unused_ring(dev, PRB1_BASE);
5043 init_unused_ring(dev, SRB0_BASE);
5044 init_unused_ring(dev, SRB1_BASE);
5045 init_unused_ring(dev, SRB2_BASE);
5046 init_unused_ring(dev, SRB3_BASE);
5047 } else if (IS_GEN2(dev)) {
5048 init_unused_ring(dev, SRB0_BASE);
5049 init_unused_ring(dev, SRB1_BASE);
5050 } else if (IS_GEN3(dev)) {
5051 init_unused_ring(dev, PRB1_BASE);
5052 init_unused_ring(dev, PRB2_BASE);
5053 }
5054}
5055
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005056int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005057{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005058 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005059 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005060
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005061 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005062 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00005063 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005064
5065 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005066 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005067 if (ret)
5068 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08005069 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01005070
Jani Nikulad39398f2015-10-07 11:17:44 +03005071 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005072 ret = intel_init_blt_ring_buffer(dev);
5073 if (ret)
5074 goto cleanup_bsd_ring;
5075 }
5076
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005077 if (HAS_VEBOX(dev)) {
5078 ret = intel_init_vebox_ring_buffer(dev);
5079 if (ret)
5080 goto cleanup_blt_ring;
5081 }
5082
Zhao Yakui845f74a2014-04-17 10:37:37 +08005083 if (HAS_BSD2(dev)) {
5084 ret = intel_init_bsd2_ring_buffer(dev);
5085 if (ret)
5086 goto cleanup_vebox_ring;
5087 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005088
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005089 return 0;
5090
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005091cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005092 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005093cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005094 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005095cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005096 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005097cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005098 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005099
5100 return ret;
5101}
5102
5103int
5104i915_gem_init_hw(struct drm_device *dev)
5105{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005106 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005107 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01005108 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005109
Chris Wilson5e4f5182015-02-13 14:35:59 +00005110 /* Double layer security blanket, see i915_gem_init() */
5111 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5112
Mika Kuoppala3accaf72016-04-13 17:26:43 +03005113 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005114 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005115
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005116 if (IS_HASWELL(dev))
5117 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5118 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005119
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005120 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005121 if (IS_IVYBRIDGE(dev)) {
5122 u32 temp = I915_READ(GEN7_MSG_CTL);
5123 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5124 I915_WRITE(GEN7_MSG_CTL, temp);
5125 } else if (INTEL_INFO(dev)->gen >= 7) {
5126 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5127 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5128 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5129 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005130 }
5131
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005132 i915_gem_init_swizzling(dev);
5133
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005134 /*
5135 * At least 830 can leave some of the unused rings
5136 * "active" (ie. head != tail) after resume which
5137 * will prevent c3 entry. Makes sure all unused rings
5138 * are totally idle.
5139 */
5140 init_unused_rings(dev);
5141
Dave Gordoned54c1a2016-01-19 19:02:54 +00005142 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01005143
John Harrison4ad2fd82015-06-18 13:11:20 +01005144 ret = i915_ppgtt_init_hw(dev);
5145 if (ret) {
5146 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5147 goto out;
5148 }
5149
5150 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005151 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005152 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005153 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005154 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005155 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005156
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005157 intel_mocs_init_l3cc_table(dev);
5158
Alex Dai33a732f2015-08-12 15:43:36 +01005159 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01005160 ret = intel_guc_setup(dev);
5161 if (ret)
5162 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01005163
Chris Wilson5e4f5182015-02-13 14:35:59 +00005164out:
5165 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005166 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005167}
5168
Chris Wilson1070a422012-04-24 15:47:41 +01005169int i915_gem_init(struct drm_device *dev)
5170{
5171 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005172 int ret;
5173
Chris Wilson1070a422012-04-24 15:47:41 +01005174 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005175
Oscar Mateoa83014d2014-07-24 17:04:21 +01005176 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005177 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005178 dev_priv->gt.init_engines = i915_gem_init_engines;
5179 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5180 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005181 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005182 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005183 dev_priv->gt.init_engines = intel_logical_rings_init;
5184 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5185 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005186 }
5187
Chris Wilson5e4f5182015-02-13 14:35:59 +00005188 /* This is just a security blanket to placate dragons.
5189 * On some systems, we very sporadically observe that the first TLBs
5190 * used by the CS may be stale, despite us poking the TLB reset. If
5191 * we hold the forcewake during initialisation these problems
5192 * just magically go away.
5193 */
5194 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5195
Chris Wilson72778cb2016-05-19 16:17:16 +01005196 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005197 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005198
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005199 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005200 if (ret)
5201 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005202
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005203 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005204 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005205 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005206
5207 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005208 if (ret == -EIO) {
5209 /* Allow ring initialisation to fail by marking the GPU as
5210 * wedged. But we only want to do this where the GPU is angry,
5211 * for all other failure, such as an allocation failure, bail.
5212 */
5213 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005214 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005215 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005216 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005217
5218out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005219 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005220 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005221
Chris Wilson60990322014-04-09 09:19:42 +01005222 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005223}
5224
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005225void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005226i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005227{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005228 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005229 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005230
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005231 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005232 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005233}
5234
Chris Wilson64193402010-10-24 12:38:05 +01005235static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005236init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005237{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005238 INIT_LIST_HEAD(&engine->active_list);
5239 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005240}
5241
Eric Anholt673a3942008-07-30 12:06:12 -07005242void
Imre Deak40ae4e12016-03-16 14:54:03 +02005243i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5244{
5245 struct drm_device *dev = dev_priv->dev;
5246
5247 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5248 !IS_CHERRYVIEW(dev_priv))
5249 dev_priv->num_fence_regs = 32;
5250 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5251 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5252 dev_priv->num_fence_regs = 16;
5253 else
5254 dev_priv->num_fence_regs = 8;
5255
Chris Wilsonc0336662016-05-06 15:40:21 +01005256 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005257 dev_priv->num_fence_regs =
5258 I915_READ(vgtif_reg(avail_rs.fence_num));
5259
5260 /* Initialize fence registers to zero */
5261 i915_gem_restore_fences(dev);
5262
5263 i915_gem_detect_bit_6_swizzle(dev);
5264}
5265
5266void
Imre Deakd64aa092016-01-19 15:26:29 +02005267i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005268{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005269 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005270 int i;
5271
Chris Wilsonefab6d82015-04-07 16:20:57 +01005272 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005273 kmem_cache_create("i915_gem_object",
5274 sizeof(struct drm_i915_gem_object), 0,
5275 SLAB_HWCACHE_ALIGN,
5276 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005277 dev_priv->vmas =
5278 kmem_cache_create("i915_gem_vma",
5279 sizeof(struct i915_vma), 0,
5280 SLAB_HWCACHE_ALIGN,
5281 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005282 dev_priv->requests =
5283 kmem_cache_create("i915_gem_request",
5284 sizeof(struct drm_i915_gem_request), 0,
5285 SLAB_HWCACHE_ALIGN,
5286 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005287
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005288 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005289 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005290 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5291 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005292 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005293 for (i = 0; i < I915_NUM_ENGINES; i++)
5294 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005295 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005296 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01005297 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07005298 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01005299 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005300 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01005301 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005302 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005303
Chris Wilson72bfa192010-12-19 11:42:05 +00005304 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5305
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005306 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005307
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005308 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005309
Chris Wilsonce453d82011-02-21 14:43:56 +00005310 dev_priv->mm.interruptible = true;
5311
Daniel Vetterf99d7062014-06-19 16:01:59 +02005312 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005313}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005314
Imre Deakd64aa092016-01-19 15:26:29 +02005315void i915_gem_load_cleanup(struct drm_device *dev)
5316{
5317 struct drm_i915_private *dev_priv = to_i915(dev);
5318
5319 kmem_cache_destroy(dev_priv->requests);
5320 kmem_cache_destroy(dev_priv->vmas);
5321 kmem_cache_destroy(dev_priv->objects);
5322}
5323
Chris Wilson461fb992016-05-14 07:26:33 +01005324int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5325{
5326 struct drm_i915_gem_object *obj;
5327
5328 /* Called just before we write the hibernation image.
5329 *
5330 * We need to update the domain tracking to reflect that the CPU
5331 * will be accessing all the pages to create and restore from the
5332 * hibernation, and so upon restoration those pages will be in the
5333 * CPU domain.
5334 *
5335 * To make sure the hibernation image contains the latest state,
5336 * we update that state just before writing out the image.
5337 */
5338
5339 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5340 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5341 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5342 }
5343
5344 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5345 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5346 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5347 }
5348
5349 return 0;
5350}
5351
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005352void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005353{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005354 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005355
5356 /* Clean up our request list when the client is going away, so that
5357 * later retire_requests won't dereference our soon-to-be-gone
5358 * file_priv.
5359 */
Chris Wilson1c255952010-09-26 11:03:27 +01005360 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005361 while (!list_empty(&file_priv->mm.request_list)) {
5362 struct drm_i915_gem_request *request;
5363
5364 request = list_first_entry(&file_priv->mm.request_list,
5365 struct drm_i915_gem_request,
5366 client_list);
5367 list_del(&request->client_list);
5368 request->file_priv = NULL;
5369 }
Chris Wilson1c255952010-09-26 11:03:27 +01005370 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005371
Chris Wilson2e1b8732015-04-27 13:41:22 +01005372 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005373 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005374 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005375 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005376 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005377}
5378
5379int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5380{
5381 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005382 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005383
5384 DRM_DEBUG_DRIVER("\n");
5385
5386 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5387 if (!file_priv)
5388 return -ENOMEM;
5389
5390 file->driver_priv = file_priv;
5391 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005392 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005393 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005394
5395 spin_lock_init(&file_priv->mm.lock);
5396 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005397
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005398 file_priv->bsd_ring = -1;
5399
Ben Widawskye422b882013-12-06 14:10:58 -08005400 ret = i915_gem_context_open(dev, file);
5401 if (ret)
5402 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005403
Ben Widawskye422b882013-12-06 14:10:58 -08005404 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005405}
5406
Daniel Vetterb680c372014-09-19 18:27:27 +02005407/**
5408 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005409 * @old: current GEM buffer for the frontbuffer slots
5410 * @new: new GEM buffer for the frontbuffer slots
5411 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005412 *
5413 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5414 * from @old and setting them in @new. Both @old and @new can be NULL.
5415 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005416void i915_gem_track_fb(struct drm_i915_gem_object *old,
5417 struct drm_i915_gem_object *new,
5418 unsigned frontbuffer_bits)
5419{
5420 if (old) {
5421 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5422 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5423 old->frontbuffer_bits &= ~frontbuffer_bits;
5424 }
5425
5426 if (new) {
5427 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5428 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5429 new->frontbuffer_bits |= frontbuffer_bits;
5430 }
5431}
5432
Ben Widawskya70a3142013-07-31 16:59:56 -07005433/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005434u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5435 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005436{
5437 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5438 struct i915_vma *vma;
5439
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005440 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005441
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005442 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005443 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005444 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5445 continue;
5446 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005447 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005448 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005449
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005450 WARN(1, "%s vma for this object not found.\n",
5451 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005452 return -1;
5453}
5454
Michel Thierry088e0df2015-08-07 17:40:17 +01005455u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5456 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005457{
5458 struct i915_vma *vma;
5459
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005460 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005461 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005462 return vma->node.start;
5463
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005464 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005465 return -1;
5466}
5467
5468bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5469 struct i915_address_space *vm)
5470{
5471 struct i915_vma *vma;
5472
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005473 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005474 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005475 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5476 continue;
5477 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5478 return true;
5479 }
5480
5481 return false;
5482}
5483
5484bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005485 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005486{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005487 struct i915_vma *vma;
5488
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005489 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005490 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005491 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005492 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005493 return true;
5494
5495 return false;
5496}
5497
5498bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5499{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005500 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005501
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005502 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005503 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005504 return true;
5505
5506 return false;
5507}
5508
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005509unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005510{
Ben Widawskya70a3142013-07-31 16:59:56 -07005511 struct i915_vma *vma;
5512
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005513 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005514
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005515 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005516 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005517 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005518 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005519 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005520
Ben Widawskya70a3142013-07-31 16:59:56 -07005521 return 0;
5522}
5523
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005524bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005525{
5526 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005527 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005528 if (vma->pin_count > 0)
5529 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005530
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005531 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005532}
Dave Gordonea702992015-07-09 19:29:02 +01005533
Dave Gordon033908a2015-12-10 18:51:23 +00005534/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5535struct page *
5536i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5537{
5538 struct page *page;
5539
5540 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01005541 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00005542 return NULL;
5543
5544 page = i915_gem_object_get_page(obj, n);
5545 set_page_dirty(page);
5546 return page;
5547}
5548
Dave Gordonea702992015-07-09 19:29:02 +01005549/* Allocate a new GEM object and fill it with the supplied data */
5550struct drm_i915_gem_object *
5551i915_gem_object_create_from_data(struct drm_device *dev,
5552 const void *data, size_t size)
5553{
5554 struct drm_i915_gem_object *obj;
5555 struct sg_table *sg;
5556 size_t bytes;
5557 int ret;
5558
Dave Gordond37cd8a2016-04-22 19:14:32 +01005559 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005560 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005561 return obj;
5562
5563 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5564 if (ret)
5565 goto fail;
5566
5567 ret = i915_gem_object_get_pages(obj);
5568 if (ret)
5569 goto fail;
5570
5571 i915_gem_object_pin_pages(obj);
5572 sg = obj->pages;
5573 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005574 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005575 i915_gem_object_unpin_pages(obj);
5576
5577 if (WARN_ON(bytes != size)) {
5578 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5579 ret = -EFAULT;
5580 goto fail;
5581 }
5582
5583 return obj;
5584
5585fail:
5586 drm_gem_object_unreference(&obj->base);
5587 return ERR_PTR(ret);
5588}