blob: fd2bc697a92b49c0f9b3caffb1d08461fe5fe7ba [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000039#ifdef CONFIG_IXGBE_PTP
40#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
43#endif /* CONFIG_IXGBE_PTP */
44
Auke Kok9a799d72007-09-15 14:07:45 -070045#include "ixgbe_type.h"
46#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080047#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000048#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
51#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040052#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080053#include <linux/dca.h>
54#endif
Auke Kok9a799d72007-09-15 14:07:45 -070055
Emil Tantilov849c4542010-06-03 16:53:41 +000056/* common prefix used by pr_<> macros */
57#undef pr_fmt
58#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070059
60/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000061#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000062#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070063#define IXGBE_MAX_TXD 4096
64#define IXGBE_MIN_TXD 64
65
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000066#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070067#define IXGBE_MAX_RXD 4096
68#define IXGBE_MIN_RXD 64
69
Auke Kok9a799d72007-09-15 14:07:45 -070070/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070071#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070072#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070073#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070074#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070075#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_MIN_FCPAUSE 0
77#define IXGBE_MAX_FCPAUSE 0xFFFF
78
79/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000080#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000081#define IXGBE_RXBUFFER_2K 2048
82#define IXGBE_RXBUFFER_3K 3072
83#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000084#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070085
Alexander Duyck13958072010-08-19 13:37:21 +000086/*
Alexander Duyck252562c2012-05-24 01:59:27 +000087 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
88 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
89 * this adds up to 448 bytes of extra data.
90 *
91 * Since netdev_alloc_skb now allocates a page fragment we can use a value
92 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +000093 */
Alexander Duyck252562c2012-05-24 01:59:27 +000094#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -070095
96#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
97
Auke Kok9a799d72007-09-15 14:07:45 -070098/* How many Rx Buffers do we bundle into one write to the hardware ? */
99#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
100
101#define IXGBE_TX_FLAGS_CSUM (u32)(1)
Alexander Duyck66f32a82011-06-29 05:43:22 +0000102#define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1)
103#define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2)
104#define IXGBE_TX_FLAGS_TSO (u32)(1 << 3)
105#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4)
106#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5)
107#define IXGBE_TX_FLAGS_FSO (u32)(1 << 6)
Alexander Duyck7f9643f2011-06-29 05:43:27 +0000108#define IXGBE_TX_FLAGS_TXSW (u32)(1 << 7)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000109#define IXGBE_TX_FLAGS_TSTAMP (u32)(1 << 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700110#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000111#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
112#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700113#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
114
Greg Rose7f870472010-01-09 02:25:29 +0000115#define IXGBE_MAX_VF_MC_ENTRIES 30
116#define IXGBE_MAX_VF_FUNCTIONS 64
117#define IXGBE_MAX_VFTA_ENTRIES 128
118#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000119#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000120#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000121#define IXGBE_82599_VF_DEVICE_ID 0x10ED
122#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000123
124struct vf_data_storage {
125 unsigned char vf_mac_addresses[ETH_ALEN];
126 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
127 u16 num_vf_mc_hashes;
128 u16 default_vf_vlan_id;
129 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000130 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000131 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000132 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
133 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000134 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000135 u16 vlan_count;
136 u8 spoofchk_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000137};
138
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000139struct vf_macvlans {
140 struct list_head l;
141 int vf;
142 int rar_entry;
143 bool free;
144 bool is_macvlan;
145 u8 vf_macvlan[ETH_ALEN];
146};
147
Alexander Duycka535c302011-05-27 05:31:52 +0000148#define IXGBE_MAX_TXD_PWR 14
149#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
150
151/* Tx Descriptors needed, worst case */
152#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
153#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
154
Auke Kok9a799d72007-09-15 14:07:45 -0700155/* wrapper around a pointer to a socket buffer,
156 * so a DMA handle can be stored along with the buffer */
157struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000158 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700159 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000160 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000161 unsigned int bytecount;
162 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000163 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000164 DEFINE_DMA_UNMAP_ADDR(dma);
165 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000166 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700167};
168
169struct ixgbe_rx_buffer {
170 struct sk_buff *skb;
171 dma_addr_t dma;
172 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700173 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700174};
175
176struct ixgbe_queue_stats {
177 u64 packets;
178 u64 bytes;
179};
180
Alexander Duyck5b7da512010-11-16 19:26:50 -0800181struct ixgbe_tx_queue_stats {
182 u64 restart_queue;
183 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800184 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800185};
186
187struct ixgbe_rx_queue_stats {
188 u64 rsc_count;
189 u64 rsc_flush;
190 u64 non_eop_descs;
191 u64 alloc_rx_page_failed;
192 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000193 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800194};
195
Alexander Duyckf8003262012-03-03 02:35:52 +0000196enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800197 __IXGBE_TX_FDIR_INIT_DONE,
198 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800199 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800200 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000201 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000202 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800203};
204
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800205#define check_for_tx_hang(ring) \
206 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
207#define set_check_for_tx_hang(ring) \
208 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
209#define clear_check_for_tx_hang(ring) \
210 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
211#define ring_is_rsc_enabled(ring) \
212 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
213#define set_ring_rsc_enabled(ring) \
214 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
215#define clear_ring_rsc_enabled(ring) \
216 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700217struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000218 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000219 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
220 struct net_device *netdev; /* netdev ring belongs to */
221 struct device *dev; /* device for DMA mapping */
Auke Kok9a799d72007-09-15 14:07:45 -0700222 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700223 union {
224 struct ixgbe_tx_buffer *tx_buffer_info;
225 struct ixgbe_rx_buffer *rx_buffer_info;
226 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800227 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000228 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000229 dma_addr_t dma; /* phys. address of descriptor ring */
230 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000231
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000232 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000233
234 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800235 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000236 * the hardware register offset
237 * associated with this ring, which is
238 * different for DCB and RSS modes
239 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000240 u16 next_to_use;
241 u16 next_to_clean;
242
Alexander Duyckf8003262012-03-03 02:35:52 +0000243 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000244 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000245 struct {
246 u8 atr_sample_rate;
247 u8 atr_count;
248 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000249 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000250
John Fastabende5b64632011-03-08 03:44:52 +0000251 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700252 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000253 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800254 union {
255 struct ixgbe_tx_queue_stats tx_stats;
256 struct ixgbe_rx_queue_stats rx_stats;
257 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000258} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700259
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800260enum ixgbe_ring_f_enum {
261 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000262 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800263 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000264 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000265#ifdef IXGBE_FCOE
266 RING_F_FCOE,
267#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800268
269 RING_F_ARRAY_SIZE /* must be last in enum set */
270};
271
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800272#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000273#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000274#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000275#ifdef IXGBE_FCOE
276#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000277#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
278#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
279#else
280#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
281#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000282#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800283struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000284 u16 limit; /* upper limit on feature indices */
285 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000286 u16 mask; /* Mask used for feature to ring mapping */
287 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000288} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800289
Alexander Duyck73079ea2012-07-14 06:48:49 +0000290#define IXGBE_82599_VMDQ_8Q_MASK 0x78
291#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
292#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
293
Alexander Duyckf8003262012-03-03 02:35:52 +0000294/*
295 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
296 * this is twice the size of a half page we need to double the page order
297 * for FCoE enabled Rx queues.
298 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000299static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
300{
301#ifdef IXGBE_FCOE
302 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
303 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
304 IXGBE_RXBUFFER_3K;
305#endif
306 return IXGBE_RXBUFFER_2K;
307}
308
Alexander Duyckf8003262012-03-03 02:35:52 +0000309static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
310{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000311#ifdef IXGBE_FCOE
312 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
313 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000314#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000315 return 0;
316}
Alexander Duyckf8003262012-03-03 02:35:52 +0000317#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000318
Alexander Duyck08c88332011-06-11 01:45:03 +0000319struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000320 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000321 unsigned int total_bytes; /* total bytes processed this int */
322 unsigned int total_packets; /* total packets processed this int */
323 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000324 u8 count; /* total number of rings in vector */
325 u8 itr; /* current ITR setting for ring */
326};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800327
Alexander Duycka5579282012-02-08 07:50:04 +0000328/* iterator for handling rings in ring container */
329#define ixgbe_for_each_ring(pos, head) \
330 for (pos = (head).ring; pos != NULL; pos = pos->next)
331
Alexander Duyck2f90b862008-11-20 20:52:10 -0800332#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
333 ? 8 : 1)
334#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
335
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000336/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800337 * but we only use one per queue-specific vector.
338 */
339struct ixgbe_q_vector {
340 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800341#ifdef CONFIG_IXGBE_DCA
342 int cpu; /* CPU for DCA */
343#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000344 u16 v_idx; /* index of q_vector within array, also used for
345 * finding the bit in EICR and friends that
346 * represents the vector for this ring */
347 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000348 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000349
350 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000351 cpumask_t affinity_mask;
352 int numa_node;
353 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800354 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000355
356 /* for dynamic allocation of rings associated with this q_vector */
357 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800358};
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000359#ifdef CONFIG_IXGBE_HWMON
360
361#define IXGBE_HWMON_TYPE_LOC 0
362#define IXGBE_HWMON_TYPE_TEMP 1
363#define IXGBE_HWMON_TYPE_CAUTION 2
364#define IXGBE_HWMON_TYPE_MAX 3
365
366struct hwmon_attr {
367 struct device_attribute dev_attr;
368 struct ixgbe_hw *hw;
369 struct ixgbe_thermal_diode_data *sensor;
370 char name[12];
371};
372
373struct hwmon_buff {
374 struct device *device;
375 struct hwmon_attr *hwmon_list;
376 unsigned int n_hwmon;
377};
378#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800379
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000380/*
381 * microsecond values for various ITR rates shifted by 2 to fit itr register
382 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700383 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000384#define IXGBE_MIN_RSC_ITR 24
385#define IXGBE_100K_ITR 40
386#define IXGBE_20K_ITR 200
387#define IXGBE_10K_ITR 400
388#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700389
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000390/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
391static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
392 const u32 stat_err_bits)
393{
394 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
395}
396
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000397static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
398{
399 u16 ntc = ring->next_to_clean;
400 u16 ntu = ring->next_to_use;
401
402 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
403}
Auke Kok9a799d72007-09-15 14:07:45 -0700404
Alexander Duycke4f74022012-01-31 02:59:44 +0000405#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000406 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000407#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000408 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000409#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000410 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700411
412#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000413#ifdef IXGBE_FCOE
414/* Use 3K as the baby jumbo frame size for FCoE */
415#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
416#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700417
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800418#define OTHER_VECTOR 1
419#define NON_Q_VECTORS (OTHER_VECTOR)
420
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000421#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000422#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800423#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000424#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800425
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000426#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000427#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800428
Alexander Duyck8f154862012-02-10 02:08:37 +0000429#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800430#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
431
Alexander Duyck46646e62012-02-08 07:49:28 +0000432/* default to trying for four seconds */
433#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
434
Auke Kok9a799d72007-09-15 14:07:45 -0700435/* board specific private data structure */
436struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000437 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
438 /* OS defined structs */
439 struct net_device *netdev;
440 struct pci_dev *pdev;
441
Alexander Duycke606bfe2011-04-22 04:07:43 +0000442 unsigned long state;
443
444 /* Some features need tri-state capability,
445 * thus the additional *_CAPABLE flags.
446 */
447 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000448#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
449#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
450#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
451#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
452#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
453#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
454#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
455#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
456#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
457#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
458#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
459#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
460#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
461#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
462#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
463#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
464#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
465#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
466#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
467#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
468#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
469#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
470#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
471#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000472
473 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000474#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000475#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
476#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000477#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000478#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
479#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000480#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000481#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000482#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
483#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000484#define IXGBE_FLAG2_OVERFLOW_CHECK_ENABLED (u32)(1 << 10)
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000485#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
Alexander Duyck46646e62012-02-08 07:49:28 +0000486
487 /* Tx fast path data */
488 int num_tx_queues;
489 u16 tx_itr_setting;
490 u16 tx_work_limit;
491
492 /* Rx fast path data */
493 int num_rx_queues;
494 u16 rx_itr_setting;
495
496 /* TX */
497 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
498
499 u64 restart_queue;
500 u64 lsc_int;
501 u32 tx_timeout_count;
502
503 /* RX */
504 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
505 int num_rx_pools; /* == num_rx_queues in 82598 */
506 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
507 u64 hw_csum_rx_error;
508 u64 hw_rx_no_dma_resources;
509 u64 rsc_total_count;
510 u64 rsc_total_flush;
511 u64 non_eop_descs;
512 u32 alloc_rx_page_failed;
513 u32 alloc_rx_buff_failed;
514
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000515 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000516
517 /* DCB parameters */
518 struct ieee_pfc *ixgbe_ieee_pfc;
519 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800520 struct ixgbe_dcb_config dcb_cfg;
521 struct ixgbe_dcb_config temp_dcb_cfg;
522 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000523 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000524 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700525
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000526 int num_q_vectors; /* current number of q_vectors for device */
527 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800528 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700529 struct msix_entry *msix_entries;
530
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000531 u32 test_icr;
532 struct ixgbe_ring test_tx_ring;
533 struct ixgbe_ring test_rx_ring;
534
Auke Kok9a799d72007-09-15 14:07:45 -0700535 /* structs defined in ixgbe_hw.h */
536 struct ixgbe_hw hw;
537 u16 msg_enable;
538 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800539
Auke Kok9a799d72007-09-15 14:07:45 -0700540 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700541 unsigned int tx_ring_count;
542 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700543
544 u32 link_speed;
545 bool link_up;
546 unsigned long link_check_timeout;
547
Alexander Duyck70864002011-04-27 09:13:56 +0000548 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000549 struct work_struct service_task;
550
551 struct hlist_head fdir_filter_list;
552 unsigned long fdir_overflow; /* number of times ATR was backed off */
553 union ixgbe_atr_input fdir_mask;
554 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000555 u32 fdir_pballoc;
556 u32 atr_sample_rate;
557 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000558
Yi Zoud0ed8932009-05-13 13:11:29 +0000559#ifdef IXGBE_FCOE
560 struct ixgbe_fcoe fcoe;
561#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000562 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000563
Alexander Duyck46646e62012-02-08 07:49:28 +0000564 u16 bd_number;
565
Emil Tantilov15e52092011-09-29 05:01:29 +0000566 u16 eeprom_verh;
567 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000568 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000569
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700570 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000571 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000572
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000573#ifdef CONFIG_IXGBE_PTP
574 struct ptp_clock *ptp_clock;
575 struct ptp_clock_info ptp_caps;
576 unsigned long last_overflow_check;
577 spinlock_t tmreg_lock;
578 struct cyclecounter cc;
579 struct timecounter tc;
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000580 int rx_hwtstamp_filter;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000581 u32 base_incval;
582 u32 cycle_speed;
583#endif /* CONFIG_IXGBE_PTP */
584
Greg Rose7f870472010-01-09 02:25:29 +0000585 /* SR-IOV */
586 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
587 unsigned int num_vfs;
588 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000589 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000590 struct vf_macvlans vf_mvs;
591 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000592
Greg Rose83c61fa2011-09-07 05:59:35 +0000593 u32 timer_event_accumulator;
594 u32 vferr_refcount;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000595 struct kobject *info_kobj;
596#ifdef CONFIG_IXGBE_HWMON
597 struct hwmon_buff ixgbe_hwmon_buff;
598#endif /* CONFIG_IXGBE_HWMON */
Alexander Duyck3e053342011-05-11 07:18:47 +0000599};
600
601struct ixgbe_fdir_filter {
602 struct hlist_node fdir_node;
603 union ixgbe_atr_input filter;
604 u16 sw_idx;
605 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700606};
607
Don Skidmore70e55762012-03-15 04:55:59 +0000608enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700609 __IXGBE_TESTING,
610 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800611 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000612 __IXGBE_SERVICE_SCHED,
613 __IXGBE_IN_SFP_INIT,
Auke Kok9a799d72007-09-15 14:07:45 -0700614};
615
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000616struct ixgbe_cb {
617 union { /* Union defining head/tail partner */
618 struct sk_buff *head;
619 struct sk_buff *tail;
620 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800621 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000622 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000623 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800624};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000625#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800626
Auke Kok9a799d72007-09-15 14:07:45 -0700627enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700628 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000629 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800630 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700631};
632
Auke Kok3957d632007-10-31 15:22:10 -0700633extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000634extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800635extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800636#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000637extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800638#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700639
640extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700641extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000642#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000643extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000644#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700645
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000646extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700647extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800648extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700649extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700650extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800651extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
652extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
653extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
654extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000655extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
656extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000657extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
658 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700659extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800660extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Jacob Keller8e2813f2012-04-21 06:05:40 +0000661extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
662 u16 subdevice_id);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000663extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000664extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000665 struct ixgbe_adapter *,
666 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800667extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000668 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800669extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000670extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000671extern int ixgbe_poll(struct napi_struct *napi, int budget);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000672extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000673extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000674extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
675extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000676extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000677 union ixgbe_atr_hash_dword input,
678 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000679 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000680extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
681 union ixgbe_atr_input *input_mask);
682extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
683 union ixgbe_atr_input *input,
684 u16 soft_id, u8 queue);
685extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
686 union ixgbe_atr_input *input,
687 u16 soft_id);
688extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
689 union ixgbe_atr_input *mask);
Greg Rose7f870472010-01-09 02:25:29 +0000690extern void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000691#ifdef CONFIG_IXGBE_DCB
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +0000692extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
John Fastabende5b64632011-03-08 03:44:52 +0000693extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000694#endif
Alexander Duyck897ab152011-05-27 05:31:47 +0000695extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000696extern void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000697#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000698extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
699extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000700#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000701#ifdef IXGBE_FCOE
702extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000703extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
704 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +0000705 u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000706extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000707 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000708 struct sk_buff *skb);
Yi Zou332d4a72009-05-13 13:11:53 +0000709extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
710 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000711extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
712 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000713extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Alexander Duyck7c8ae652012-05-05 05:32:47 +0000714extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
715extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
Yi Zou8450ff82009-08-31 12:32:14 +0000716extern int ixgbe_fcoe_enable(struct net_device *netdev);
717extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000718#ifdef CONFIG_IXGBE_DCB
719extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
720extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
721#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000722extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Neerav Parikhea818752012-01-04 20:23:40 +0000723extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
724 struct netdev_fcoe_hbainfo *info);
Alexander Duyck800bd602012-06-02 00:11:02 +0000725extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000726#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700727
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000728static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
729{
730 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
731}
732
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000733#ifdef CONFIG_IXGBE_PTP
734extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
735extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
736extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
737extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
738 struct sk_buff *skb);
739extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000740 union ixgbe_adv_rx_desc *rx_desc,
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000741 struct sk_buff *skb);
742extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
743 struct ifreq *ifr, int cmd);
744extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000745extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000746#endif /* CONFIG_IXGBE_PTP */
747
Auke Kok9a799d72007-09-15 14:07:45 -0700748#endif /* _IXGBE_H_ */