blob: d0e49041dd0a190387a80f930fbaf9dcbd8f656e [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090017#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090018#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010019#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090020#include <linux/pci.h>
21#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053022#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090023#include <linux/types.h>
Joao Pinto886bc5c2016-03-10 14:44:35 -060024#include <linux/delay.h>
Jingoo Han340cba62013-06-21 16:24:54 +090025
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
Joao Pintodac29e62016-03-10 14:44:44 -060028/* PCIe Port Logic registers */
29#define PLR_OFFSET 0x700
30#define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c)
Jisheng Zhang01c07672016-08-17 15:57:37 -050031#define PCIE_PHY_DEBUG_R1_LINK_UP (0x1 << 4)
32#define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING (0x1 << 29)
Joao Pintodac29e62016-03-10 14:44:44 -060033
Zhou Wangcbce7902015-10-29 19:57:21 -050034static struct pci_ops dw_pcie_ops;
Jingoo Han340cba62013-06-21 16:24:54 +090035
Gabriele Paoloni4c458522015-10-08 14:27:48 -050036int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090037{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050038 if ((uintptr_t)addr & (size - 1)) {
39 *val = 0;
40 return PCIBIOS_BAD_REGISTER_NUMBER;
41 }
42
Gabriele Paolonic003ca92015-10-08 14:27:43 -050043 if (size == 4)
44 *val = readl(addr);
Jingoo Han340cba62013-06-21 16:24:54 +090045 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050046 *val = readw(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050047 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050048 *val = readb(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050049 else {
50 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +090051 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -050052 }
Jingoo Han340cba62013-06-21 16:24:54 +090053
54 return PCIBIOS_SUCCESSFUL;
55}
56
Gabriele Paoloni4c458522015-10-08 14:27:48 -050057int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090058{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050059 if ((uintptr_t)addr & (size - 1))
60 return PCIBIOS_BAD_REGISTER_NUMBER;
61
Jingoo Han340cba62013-06-21 16:24:54 +090062 if (size == 4)
63 writel(val, addr);
64 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050065 writew(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +090066 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050067 writeb(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +090068 else
69 return PCIBIOS_BAD_REGISTER_NUMBER;
70
71 return PCIBIOS_SUCCESSFUL;
72}
73
Bjorn Helgaas8ad75012016-10-06 13:25:47 -050074u32 dw_pcie_readl_rc(struct pcie_port *pp, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +090075{
Jingoo Han4b1ced82013-07-31 17:14:10 +090076 if (pp->ops->readl_rc)
Bjorn Helgaas7e00dfd2016-10-06 13:25:46 -050077 return pp->ops->readl_rc(pp, reg);
Bjorn Helgaas446fc232016-08-17 14:17:58 -050078
79 return readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +090080}
81
Bjorn Helgaas8ad75012016-10-06 13:25:47 -050082void dw_pcie_writel_rc(struct pcie_port *pp, u32 reg, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090083{
Jingoo Han4b1ced82013-07-31 17:14:10 +090084 if (pp->ops->writel_rc)
Bjorn Helgaasad880212016-10-06 13:25:46 -050085 pp->ops->writel_rc(pp, reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +090086 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +090087 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +090088}
89
Bjorn Helgaas3d469932016-10-11 08:33:33 -050090static u32 dw_pcie_readl_unroll(struct pcie_port *pp, u32 index, u32 reg)
Joao Pintoa0601a42016-08-10 11:02:39 +010091{
92 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
93
Kishon Vijay Abraham Ia26e0102016-10-11 08:26:21 -050094 return dw_pcie_readl_rc(pp, offset + reg);
Joao Pintoa0601a42016-08-10 11:02:39 +010095}
96
Bjorn Helgaasf5acb5c2016-10-11 08:33:00 -050097static void dw_pcie_writel_unroll(struct pcie_port *pp, u32 index, u32 reg,
98 u32 val)
Joao Pintoa0601a42016-08-10 11:02:39 +010099{
100 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
101
Bjorn Helgaasad880212016-10-06 13:25:46 -0500102 dw_pcie_writel_rc(pp, offset + reg, val);
Joao Pintoa0601a42016-08-10 11:02:39 +0100103}
104
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600105static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
106 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900107{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900108 if (pp->ops->rd_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600109 return pp->ops->rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900110
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600111 return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900112}
113
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600114static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
115 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900116{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900117 if (pp->ops->wr_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600118 return pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900119
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600120 return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900121}
122
Jisheng Zhang63503c82015-04-30 16:22:28 +0800123static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
124 int type, u64 cpu_addr, u64 pci_addr, u32 size)
125{
Joao Pintod8bbeb32016-08-17 13:26:07 -0500126 u32 retries, val;
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200127
Joao Pintoa0601a42016-08-10 11:02:39 +0100128 if (pp->iatu_unroll_enabled) {
Bjorn Helgaasf5acb5c2016-10-11 08:33:00 -0500129 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_LOWER_BASE,
130 lower_32_bits(cpu_addr));
131 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_UPPER_BASE,
132 upper_32_bits(cpu_addr));
133 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_LIMIT,
134 lower_32_bits(cpu_addr + size - 1));
135 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_LOWER_TARGET,
136 lower_32_bits(pci_addr));
137 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_UPPER_TARGET,
138 upper_32_bits(pci_addr));
139 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_REGION_CTRL1,
140 type);
141 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_REGION_CTRL2,
142 PCIE_ATU_ENABLE);
Joao Pintoa0601a42016-08-10 11:02:39 +0100143 } else {
Bjorn Helgaasad880212016-10-06 13:25:46 -0500144 dw_pcie_writel_rc(pp, PCIE_ATU_VIEWPORT,
145 PCIE_ATU_REGION_OUTBOUND | index);
146 dw_pcie_writel_rc(pp, PCIE_ATU_LOWER_BASE,
147 lower_32_bits(cpu_addr));
148 dw_pcie_writel_rc(pp, PCIE_ATU_UPPER_BASE,
149 upper_32_bits(cpu_addr));
150 dw_pcie_writel_rc(pp, PCIE_ATU_LIMIT,
151 lower_32_bits(cpu_addr + size - 1));
152 dw_pcie_writel_rc(pp, PCIE_ATU_LOWER_TARGET,
153 lower_32_bits(pci_addr));
154 dw_pcie_writel_rc(pp, PCIE_ATU_UPPER_TARGET,
155 upper_32_bits(pci_addr));
156 dw_pcie_writel_rc(pp, PCIE_ATU_CR1, type);
157 dw_pcie_writel_rc(pp, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
Joao Pintoa0601a42016-08-10 11:02:39 +0100158 }
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200159
160 /*
161 * Make sure ATU enable takes effect before any subsequent config
162 * and I/O accesses.
163 */
Joao Pintod8bbeb32016-08-17 13:26:07 -0500164 for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
Joao Pintoa0601a42016-08-10 11:02:39 +0100165 if (pp->iatu_unroll_enabled)
166 val = dw_pcie_readl_unroll(pp, index,
167 PCIE_ATU_UNR_REGION_CTRL2);
168 else
169 val = dw_pcie_readl_rc(pp, PCIE_ATU_CR2);
170
Joao Pintod8bbeb32016-08-17 13:26:07 -0500171 if (val == PCIE_ATU_ENABLE)
172 return;
173
174 usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
175 }
176 dev_err(pp->dev, "iATU is not being enabled\n");
Jisheng Zhang63503c82015-04-30 16:22:28 +0800177}
178
Jingoo Hanf342d942013-09-06 15:54:59 +0900179static struct irq_chip dw_msi_irq_chip = {
180 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100181 .irq_enable = pci_msi_unmask_irq,
182 .irq_disable = pci_msi_mask_irq,
183 .irq_mask = pci_msi_mask_irq,
184 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900185};
186
187/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100188irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900189{
190 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900191 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100192 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900193
194 for (i = 0; i < MAX_MSI_CTRLS; i++) {
195 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
196 (u32 *)&val);
197 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100198 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900199 pos = 0;
200 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900201 irq = irq_find_mapping(pp->irq_domain,
202 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100203 dw_pcie_wr_own_conf(pp,
204 PCIE_MSI_INTR0_STATUS + i * 12,
205 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900206 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900207 pos++;
208 }
209 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900210 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100211
212 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900213}
214
215void dw_pcie_msi_init(struct pcie_port *pp)
216{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500217 u64 msi_target;
218
Jingoo Hanf342d942013-09-06 15:54:59 +0900219 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500220 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900221
222 /* program the msi_data */
223 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500224 (u32)(msi_target & 0xffffffff));
225 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
226 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900227}
228
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400229static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
230{
231 unsigned int res, bit, val;
232
233 res = (irq / 32) * 12;
234 bit = irq % 32;
235 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
236 val &= ~(1 << bit);
237 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
238}
239
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100240static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900241 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100242{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400243 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100244
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700245 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100246 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900247 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400248 if (pp->ops->msi_clear_irq)
249 pp->ops->msi_clear_irq(pp, pos + i);
250 else
251 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100252 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200253
254 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100255}
256
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400257static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
258{
259 unsigned int res, bit, val;
260
261 res = (irq / 32) * 12;
262 bit = irq % 32;
263 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
264 val |= 1 << bit;
265 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
266}
267
Jingoo Hanf342d942013-09-06 15:54:59 +0900268static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
269{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200270 int irq, pos0, i;
Zhou Wangcbce7902015-10-29 19:57:21 -0500271 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
Jingoo Hanf342d942013-09-06 15:54:59 +0900272
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200273 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
274 order_base_2(no_irqs));
275 if (pos0 < 0)
276 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900277
Pratyush Anand904d0e72013-10-09 21:32:12 +0900278 irq = irq_find_mapping(pp->irq_domain, pos0);
279 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900280 goto no_valid_irq;
281
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100282 /*
283 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
284 * descs so there is no need to allocate descs here. We can therefore
285 * assume that if irq_find_mapping above returns non-zero, then the
286 * descs are also successfully allocated.
287 */
288
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700289 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100290 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
291 clear_irq_range(pp, irq, i, pos0);
292 goto no_valid_irq;
293 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900294 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400295 if (pp->ops->msi_set_irq)
296 pp->ops->msi_set_irq(pp, pos0 + i);
297 else
298 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900299 }
300
301 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500302 desc->nvec_used = no_irqs;
303 desc->msi_attrib.multiple = order_base_2(no_irqs);
304
Jingoo Hanf342d942013-09-06 15:54:59 +0900305 return irq;
306
307no_valid_irq:
308 *pos = pos0;
309 return -ENOSPC;
310}
311
Lucas Stachea643e12015-09-18 13:58:35 -0500312static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900313{
Jingoo Hanf342d942013-09-06 15:54:59 +0900314 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500315 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900316
Minghuan Lian450e3442014-09-23 22:28:58 +0800317 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500318 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400319 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500320 msi_target = virt_to_phys((void *)pp->msi_data);
321
322 msg.address_lo = (u32)(msi_target & 0xffffffff);
323 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800324
325 if (pp->ops->get_msi_data)
326 msg.data = pp->ops->get_msi_data(pp, pos);
327 else
328 msg.data = pos;
329
Jiang Liu83a18912014-11-09 23:10:34 +0800330 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500331}
332
333static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
334 struct msi_desc *desc)
335{
336 int irq, pos;
Zhou Wangcbce7902015-10-29 19:57:21 -0500337 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stachea643e12015-09-18 13:58:35 -0500338
339 if (desc->msi_attrib.is_msix)
340 return -EINVAL;
341
342 irq = assign_irq(1, desc, &pos);
343 if (irq < 0)
344 return irq;
345
346 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900347
348 return 0;
349}
350
Lucas Stach79707372015-09-18 13:58:35 -0500351static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
352 int nvec, int type)
353{
354#ifdef CONFIG_PCI_MSI
355 int irq, pos;
356 struct msi_desc *desc;
Zhou Wangcbce7902015-10-29 19:57:21 -0500357 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stach79707372015-09-18 13:58:35 -0500358
359 /* MSI-X interrupts are not supported */
360 if (type == PCI_CAP_ID_MSIX)
361 return -EINVAL;
362
363 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
364 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
365
366 irq = assign_irq(nvec, desc, &pos);
367 if (irq < 0)
368 return irq;
369
370 dw_msi_setup_msg(pp, irq, pos);
371
372 return 0;
373#else
374 return -EINVAL;
375#endif
376}
377
Yijing Wangc2791b82014-11-11 17:45:45 -0700378static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900379{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200380 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800381 struct msi_desc *msi = irq_data_get_msi_desc(data);
Zhou Wangcbce7902015-10-29 19:57:21 -0500382 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
Lucas Stach91f8ae82014-09-30 18:36:26 +0200383
384 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900385}
386
Yijing Wangc2791b82014-11-11 17:45:45 -0700387static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900388 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500389 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900390 .teardown_irq = dw_msi_teardown_irq,
391};
392
Joao Pinto886bc5c2016-03-10 14:44:35 -0600393int dw_pcie_wait_for_link(struct pcie_port *pp)
394{
395 int retries;
396
397 /* check if the link is up or not */
398 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
399 if (dw_pcie_link_up(pp)) {
400 dev_info(pp->dev, "link up\n");
401 return 0;
402 }
403 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
404 }
405
406 dev_err(pp->dev, "phy link never came up\n");
407
408 return -ETIMEDOUT;
409}
410
Jingoo Han4b1ced82013-07-31 17:14:10 +0900411int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900412{
Joao Pintodac29e62016-03-10 14:44:44 -0600413 u32 val;
414
Jingoo Han4b1ced82013-07-31 17:14:10 +0900415 if (pp->ops->link_up)
416 return pp->ops->link_up(pp);
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600417
Joao Pintodac29e62016-03-10 14:44:44 -0600418 val = readl(pp->dbi_base + PCIE_PHY_DEBUG_R1);
Jisheng Zhang01c07672016-08-17 15:57:37 -0500419 return ((val & PCIE_PHY_DEBUG_R1_LINK_UP) &&
420 (!(val & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING)));
Jingoo Han340cba62013-06-21 16:24:54 +0900421}
422
Jingoo Hanf342d942013-09-06 15:54:59 +0900423static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
424 irq_hw_number_t hwirq)
425{
426 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
427 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900428
429 return 0;
430}
431
432static const struct irq_domain_ops msi_domain_ops = {
433 .map = dw_pcie_msi_map,
434};
435
Joao Pintoa0601a42016-08-10 11:02:39 +0100436static u8 dw_pcie_iatu_unroll_enabled(struct pcie_port *pp)
437{
438 u32 val;
439
440 val = dw_pcie_readl_rc(pp, PCIE_ATU_VIEWPORT);
441 if (val == 0xffffffff)
442 return 1;
443
444 return 0;
445}
446
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300447int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900448{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900449 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530450 struct platform_device *pdev = to_platform_device(pp->dev);
Zhou Wangcbce7902015-10-29 19:57:21 -0500451 struct pci_bus *bus, *child;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530452 struct resource *cfg_res;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500453 int i, ret;
Zhou Wang0021d222015-10-29 19:57:06 -0500454 LIST_HEAD(res);
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100455 struct resource_entry *win, *tmp;
Jingoo Hanf342d942013-09-06 15:54:59 +0900456
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530457 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
458 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600459 pp->cfg0_size = resource_size(cfg_res)/2;
460 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530461 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600462 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400463 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530464 dev_err(pp->dev, "missing *config* reg space\n");
465 }
466
Zhou Wang0021d222015-10-29 19:57:06 -0500467 ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
468 if (ret)
469 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900470
Bjorn Helgaas12722db2016-05-28 18:18:54 -0500471 ret = devm_request_pci_bus_resources(&pdev->dev, &res);
472 if (ret)
473 goto error;
474
Jingoo Han340cba62013-06-21 16:24:54 +0900475 /* Get the I/O and memory ranges from DT */
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100476 resource_list_for_each_entry_safe(win, tmp, &res) {
Zhou Wang0021d222015-10-29 19:57:06 -0500477 switch (resource_type(win->res)) {
478 case IORESOURCE_IO:
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100479 ret = pci_remap_iospace(win->res, pp->io_base);
480 if (ret) {
Zhou Wangcbce7902015-10-29 19:57:21 -0500481 dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100482 ret, win->res);
483 resource_list_destroy_entry(win);
484 } else {
485 pp->io = win->res;
486 pp->io->name = "I/O";
487 pp->io_size = resource_size(pp->io);
488 pp->io_bus_addr = pp->io->start - win->offset;
489 }
Zhou Wang0021d222015-10-29 19:57:06 -0500490 break;
491 case IORESOURCE_MEM:
492 pp->mem = win->res;
493 pp->mem->name = "MEM";
494 pp->mem_size = resource_size(pp->mem);
495 pp->mem_bus_addr = pp->mem->start - win->offset;
496 break;
497 case 0:
498 pp->cfg = win->res;
499 pp->cfg0_size = resource_size(pp->cfg)/2;
500 pp->cfg1_size = resource_size(pp->cfg)/2;
501 pp->cfg0_base = pp->cfg->start;
502 pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
503 break;
504 case IORESOURCE_BUS:
505 pp->busn = win->res;
506 break;
Jingoo Han340cba62013-06-21 16:24:54 +0900507 }
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200508 }
509
Jingoo Han4b1ced82013-07-31 17:14:10 +0900510 if (!pp->dbi_base) {
Zhou Wang0021d222015-10-29 19:57:06 -0500511 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
512 resource_size(pp->cfg));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900513 if (!pp->dbi_base) {
514 dev_err(pp->dev, "error with ioremap\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500515 ret = -ENOMEM;
516 goto error;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900517 }
Jingoo Han340cba62013-06-21 16:24:54 +0900518 }
Jingoo Han340cba62013-06-21 16:24:54 +0900519
Zhou Wang0021d222015-10-29 19:57:06 -0500520 pp->mem_base = pp->mem->start;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900521
Jingoo Han4b1ced82013-07-31 17:14:10 +0900522 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400523 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600524 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400525 if (!pp->va_cfg0_base) {
526 dev_err(pp->dev, "error with ioremap in function\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500527 ret = -ENOMEM;
528 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400529 }
Jingoo Han340cba62013-06-21 16:24:54 +0900530 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400531
Jingoo Han4b1ced82013-07-31 17:14:10 +0900532 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400533 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600534 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400535 if (!pp->va_cfg1_base) {
536 dev_err(pp->dev, "error with ioremap\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500537 ret = -ENOMEM;
538 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400539 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900540 }
Jingoo Han340cba62013-06-21 16:24:54 +0900541
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800542 ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
543 if (ret)
544 pp->lanes = 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900545
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530546 ret = of_property_read_u32(np, "num-viewport", &pp->num_viewport);
547 if (ret)
548 pp->num_viewport = 2;
549
Jingoo Hanf342d942013-09-06 15:54:59 +0900550 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400551 if (!pp->ops->msi_host_init) {
552 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
553 MAX_MSI_IRQS, &msi_domain_ops,
554 &dw_pcie_msi_chip);
555 if (!pp->irq_domain) {
556 dev_err(pp->dev, "irq domain init failed\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500557 ret = -ENXIO;
558 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400559 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900560
Murali Karicherib14a3d12014-07-23 14:54:51 -0400561 for (i = 0; i < MAX_MSI_IRQS; i++)
562 irq_create_mapping(pp->irq_domain, i);
563 } else {
564 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
565 if (ret < 0)
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500566 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400567 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900568 }
569
Jingoo Han4b1ced82013-07-31 17:14:10 +0900570 if (pp->ops->host_init)
571 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900572
Zhou Wangcbce7902015-10-29 19:57:21 -0500573 pp->root_bus_nr = pp->busn->start;
574 if (IS_ENABLED(CONFIG_PCI_MSI)) {
575 bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
576 &dw_pcie_ops, pp, &res,
577 &dw_pcie_msi_chip);
578 dw_pcie_msi_chip.dev = pp->dev;
579 } else
580 bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
581 pp, &res);
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500582 if (!bus) {
583 ret = -ENOMEM;
584 goto error;
585 }
Zhou Wangcbce7902015-10-29 19:57:21 -0500586
587 if (pp->ops->scan_bus)
588 pp->ops->scan_bus(pp);
589
590#ifdef CONFIG_ARM
591 /* support old dtbs that incorrectly describe IRQs */
592 pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
Yijing Wang0815f952014-11-11 15:38:07 -0700593#endif
594
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000595 pci_bus_size_bridges(bus);
596 pci_bus_assign_resources(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900597
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000598 list_for_each_entry(child, &bus->children, node)
599 pcie_bus_configure_settings(child);
Jingoo Han340cba62013-06-21 16:24:54 +0900600
Zhou Wangcbce7902015-10-29 19:57:21 -0500601 pci_bus_add_devices(bus);
Jingoo Han340cba62013-06-21 16:24:54 +0900602 return 0;
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500603
604error:
605 pci_free_resource_list(&res);
606 return ret;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900607}
Jingoo Han340cba62013-06-21 16:24:54 +0900608
Jingoo Han4b1ced82013-07-31 17:14:10 +0900609static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
610 u32 devfn, int where, int size, u32 *val)
611{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800612 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500613 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800614 u64 cpu_addr;
615 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900616
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600617 if (pp->ops->rd_other_conf)
618 return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);
619
Jingoo Han4b1ced82013-07-31 17:14:10 +0900620 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
621 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900622
623 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800624 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500625 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800626 cfg_size = pp->cfg0_size;
627 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900628 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800629 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500630 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800631 cfg_size = pp->cfg1_size;
632 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900633 }
634
Dong Bo68a0bfe2016-07-04 21:44:43 +0530635 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800636 type, cpu_addr,
637 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500638 ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530639 if (pp->num_viewport <= 2)
Dong Bo68a0bfe2016-07-04 21:44:43 +0530640 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530641 PCIE_ATU_TYPE_IO, pp->io_base,
642 pp->io_bus_addr, pp->io_size);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800643
Jingoo Han340cba62013-06-21 16:24:54 +0900644 return ret;
645}
646
Jingoo Han4b1ced82013-07-31 17:14:10 +0900647static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
648 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900649{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800650 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500651 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800652 u64 cpu_addr;
653 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900654
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600655 if (pp->ops->wr_other_conf)
656 return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);
657
Jingoo Han4b1ced82013-07-31 17:14:10 +0900658 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
659 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han340cba62013-06-21 16:24:54 +0900660
Jingoo Han4b1ced82013-07-31 17:14:10 +0900661 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800662 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500663 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800664 cfg_size = pp->cfg0_size;
665 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900666 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800667 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500668 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800669 cfg_size = pp->cfg1_size;
670 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900671 }
672
Dong Bo68a0bfe2016-07-04 21:44:43 +0530673 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800674 type, cpu_addr,
675 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500676 ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530677 if (pp->num_viewport <= 2)
Dong Bo68a0bfe2016-07-04 21:44:43 +0530678 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530679 PCIE_ATU_TYPE_IO, pp->io_base,
680 pp->io_bus_addr, pp->io_size);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800681
Jingoo Han4b1ced82013-07-31 17:14:10 +0900682 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900683}
684
Bjorn Helgaas10340232016-10-06 13:25:46 -0500685static int dw_pcie_valid_device(struct pcie_port *pp, struct pci_bus *bus,
686 int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900687{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900688 /* If there is no link, then there is no device */
689 if (bus->number != pp->root_bus_nr) {
690 if (!dw_pcie_link_up(pp))
691 return 0;
692 }
Jingoo Han340cba62013-06-21 16:24:54 +0900693
Jingoo Han4b1ced82013-07-31 17:14:10 +0900694 /* access only one slot on each root port */
695 if (bus->number == pp->root_bus_nr && dev > 0)
696 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900697
Jingoo Han340cba62013-06-21 16:24:54 +0900698 return 1;
699}
700
Jingoo Han4b1ced82013-07-31 17:14:10 +0900701static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
702 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900703{
Zhou Wangcbce7902015-10-29 19:57:21 -0500704 struct pcie_port *pp = bus->sysdata;
Jingoo Han340cba62013-06-21 16:24:54 +0900705
Bjorn Helgaas10340232016-10-06 13:25:46 -0500706 if (!dw_pcie_valid_device(pp, bus, PCI_SLOT(devfn))) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900707 *val = 0xffffffff;
708 return PCIBIOS_DEVICE_NOT_FOUND;
709 }
710
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600711 if (bus->number == pp->root_bus_nr)
712 return dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900713
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600714 return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900715}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900716
717static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
718 int where, int size, u32 val)
719{
Zhou Wangcbce7902015-10-29 19:57:21 -0500720 struct pcie_port *pp = bus->sysdata;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900721
Bjorn Helgaas10340232016-10-06 13:25:46 -0500722 if (!dw_pcie_valid_device(pp, bus, PCI_SLOT(devfn)))
Jingoo Han4b1ced82013-07-31 17:14:10 +0900723 return PCIBIOS_DEVICE_NOT_FOUND;
724
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600725 if (bus->number == pp->root_bus_nr)
726 return dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900727
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600728 return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900729}
730
731static struct pci_ops dw_pcie_ops = {
732 .read = dw_pcie_rd_conf,
733 .write = dw_pcie_wr_conf,
734};
735
Jingoo Han4b1ced82013-07-31 17:14:10 +0900736void dw_pcie_setup_rc(struct pcie_port *pp)
737{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900738 u32 val;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900739
Mohit Kumar66c5c342014-04-14 14:22:54 -0600740 /* set the number of lanes */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500741 val = dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900742 val &= ~PORT_LINK_MODE_MASK;
743 switch (pp->lanes) {
744 case 1:
745 val |= PORT_LINK_MODE_1_LANES;
746 break;
747 case 2:
748 val |= PORT_LINK_MODE_2_LANES;
749 break;
750 case 4:
751 val |= PORT_LINK_MODE_4_LANES;
752 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800753 case 8:
754 val |= PORT_LINK_MODE_8_LANES;
755 break;
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800756 default:
757 dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
758 return;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900759 }
Bjorn Helgaasad880212016-10-06 13:25:46 -0500760 dw_pcie_writel_rc(pp, PCIE_PORT_LINK_CONTROL, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900761
762 /* set link width speed control register */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500763 val = dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900764 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
765 switch (pp->lanes) {
766 case 1:
767 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
768 break;
769 case 2:
770 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
771 break;
772 case 4:
773 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
774 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800775 case 8:
776 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
777 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900778 }
Bjorn Helgaasad880212016-10-06 13:25:46 -0500779 dw_pcie_writel_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900780
781 /* setup RC BARs */
Bjorn Helgaasad880212016-10-06 13:25:46 -0500782 dw_pcie_writel_rc(pp, PCI_BASE_ADDRESS_0, 0x00000004);
783 dw_pcie_writel_rc(pp, PCI_BASE_ADDRESS_1, 0x00000000);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900784
785 /* setup interrupt pins */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500786 val = dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900787 val &= 0xffff00ff;
788 val |= 0x00000100;
Bjorn Helgaasad880212016-10-06 13:25:46 -0500789 dw_pcie_writel_rc(pp, PCI_INTERRUPT_LINE, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900790
791 /* setup bus numbers */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500792 val = dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900793 val &= 0xff000000;
794 val |= 0x00010100;
Bjorn Helgaasad880212016-10-06 13:25:46 -0500795 dw_pcie_writel_rc(pp, PCI_PRIMARY_BUS, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900796
Jingoo Han4b1ced82013-07-31 17:14:10 +0900797 /* setup command register */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500798 val = dw_pcie_readl_rc(pp, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900799 val &= 0xffff0000;
800 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
801 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Bjorn Helgaasad880212016-10-06 13:25:46 -0500802 dw_pcie_writel_rc(pp, PCI_COMMAND, val);
Jisheng Zhang7e57fd12016-03-16 19:40:33 +0800803
804 /*
805 * If the platform provides ->rd_other_conf, it means the platform
806 * uses its own address translation component rather than ATU, so
807 * we should not program the ATU here.
808 */
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530809 if (!pp->ops->rd_other_conf) {
Murali Karicheria782b5f2017-01-04 14:32:30 -0500810 /* get iATU unroll support */
811 pp->iatu_unroll_enabled = dw_pcie_iatu_unroll_enabled(pp);
812 dev_dbg(pp->dev, "iATU unroll: %s\n",
813 pp->iatu_unroll_enabled ? "enabled" : "disabled");
814
Dong Bo68a0bfe2016-07-04 21:44:43 +0530815 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Jisheng Zhang7e57fd12016-03-16 19:40:33 +0800816 PCIE_ATU_TYPE_MEM, pp->mem_base,
817 pp->mem_bus_addr, pp->mem_size);
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530818 if (pp->num_viewport > 2)
819 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX2,
820 PCIE_ATU_TYPE_IO, pp->io_base,
821 pp->io_bus_addr, pp->io_size);
822 }
Jisheng Zhang7e57fd12016-03-16 19:40:33 +0800823
824 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
825
826 /* program correct class for RC */
827 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
828
829 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
830 val |= PORT_LOGIC_SPEED_CHANGE;
831 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900832}