blob: 5913ea064ebeeadab6d78669dafea0e4498b2d3d [file] [log] [blame]
Wu Zhangjin5e983ff2009-07-02 23:23:03 +08001/*
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08002 * Copyright (C) 2009 Lemote, Inc.
Wu Zhangjinf7a904d2010-01-04 17:16:51 +08003 * Author: Wu Zhangjin <wuzhangjin@gmail.com>
Wu Zhangjin5e983ff2009-07-02 23:23:03 +08004 *
Ralf Baechle70342282013-01-22 12:59:30 +01005 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
Wu Zhangjin5e983ff2009-07-02 23:23:03 +08007 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
Wu Zhangjin5e983ff2009-07-02 23:23:03 +08009 */
10
11#ifndef __ASM_MACH_LOONGSON_LOONGSON_H
12#define __ASM_MACH_LOONGSON_LOONGSON_H
13
14#include <linux/io.h>
15#include <linux/init.h>
David Howellsca4d3e672010-10-07 14:08:54 +010016#include <linux/irq.h>
Florian Fainellia551faf2012-01-31 18:19:08 +010017#include <linux/kconfig.h>
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080018
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080019/* loongson internal northbridge initialization */
20extern void bonito_irq_init(void);
21
Wu Zhangjin85749d22009-07-02 23:26:45 +080022/* machine-specific reboot/halt operation */
23extern void mach_prepare_reboot(void);
24extern void mach_prepare_shutdown(void);
25
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080026/* environment arguments from bootloader */
Huacai Chen1a08f152014-03-21 18:44:02 +080027extern u32 cpu_clock_freq;
28extern u32 memsize, highmemsize;
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080029
30/* loongson-specific command line, env and memory initialization */
31extern void __init prom_init_memory(void);
32extern void __init prom_init_cmdline(void);
Wu Zhangjin04cfb902009-11-06 18:35:33 +080033extern void __init prom_init_machtype(void);
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080034extern void __init prom_init_env(void);
Wu Zhangjinc3d8d852009-11-28 14:21:50 +080035#ifdef CONFIG_LOONGSON_UART_BASE
36extern unsigned long _loongson_uart_base, loongson_uart_base;
37extern void prom_init_loongson_uart_base(void);
38#endif
39
40static inline void prom_init_uart_base(void)
41{
42#ifdef CONFIG_LOONGSON_UART_BASE
43 prom_init_loongson_uart_base();
44#endif
45}
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080046
Wu Zhangjin85749d22009-07-02 23:26:45 +080047/* irq operation functions */
48extern void bonito_irqdispatch(void);
49extern void __init bonito_irq_init(void);
Wu Zhangjin85749d22009-07-02 23:26:45 +080050extern void __init mach_init_irq(void);
51extern void mach_irq_dispatch(unsigned int pending);
Wu Zhangjincb1ed9e2009-11-21 19:05:24 +080052extern int mach_i8259_irq(void);
Wu Zhangjin85749d22009-07-02 23:26:45 +080053
Wu Zhangjin2ee98e02009-11-10 00:06:15 +080054/* We need this in some places... */
Ralf Baechle70342282013-01-22 12:59:30 +010055#define delay() ({ \
Wu Zhangjin2ee98e02009-11-10 00:06:15 +080056 int x; \
57 for (x = 0; x < 100000; x++) \
58 __asm__ __volatile__(""); \
59})
60
Wu Zhangjine2fee572009-10-16 14:17:19 +080061#define LOONGSON_REG(x) \
62 (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
63
64#define LOONGSON_IRQ_BASE 32
65#define LOONGSON2_PERFCNT_IRQ (MIPS_CPU_IRQ_BASE + 6) /* cpu perf counter */
66
Wu Zhangjinde3bc0e2010-07-24 09:22:14 +080067#include <linux/interrupt.h>
68static inline void do_perfcnt_IRQ(void)
69{
Florian Fainellia551faf2012-01-31 18:19:08 +010070#if IS_ENABLED(CONFIG_OPROFILE)
Wu Zhangjinde3bc0e2010-07-24 09:22:14 +080071 do_IRQ(LOONGSON2_PERFCNT_IRQ);
72#endif
73}
74
Wu Zhangjine2fee572009-10-16 14:17:19 +080075#define LOONGSON_FLASH_BASE 0x1c000000
76#define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */
77#define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
78
79#define LOONGSON_LIO0_BASE 0x1e000000
80#define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */
81#define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
82
83#define LOONGSON_BOOT_BASE 0x1fc00000
84#define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */
Ralf Baechle70342282013-01-22 12:59:30 +010085#define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
86#define LOONGSON_REG_BASE 0x1fe00000
87#define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
Wu Zhangjine2fee572009-10-16 14:17:19 +080088#define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
89
Ralf Baechle70342282013-01-22 12:59:30 +010090#define LOONGSON_LIO1_BASE 0x1ff00000
91#define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */
Wu Zhangjine2fee572009-10-16 14:17:19 +080092#define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
93
94#define LOONGSON_PCILO0_BASE 0x10000000
95#define LOONGSON_PCILO1_BASE 0x14000000
96#define LOONGSON_PCILO2_BASE 0x18000000
97#define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE
98#define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */
99#define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
100
101#define LOONGSON_PCICFG_BASE 0x1fe80000
102#define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */
103#define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
104#define LOONGSON_PCIIO_BASE 0x1fd00000
105#define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */
106#define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
107
108/* Loongson Register Bases */
109
110#define LOONGSON_PCICONFIGBASE 0x00
111#define LOONGSON_REGBASE 0x100
112
Wu Zhangjinf7face02009-07-02 23:23:30 +0800113/* PCI Configuration Registers */
Wu Zhangjine2fee572009-10-16 14:17:19 +0800114
115#define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
116#define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00)
117#define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04)
Ralf Baechle70342282013-01-22 12:59:30 +0100118#define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08)
Wu Zhangjine2fee572009-10-16 14:17:19 +0800119#define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c)
Ralf Baechle70342282013-01-22 12:59:30 +0100120#define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10)
121#define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14)
122#define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18)
123#define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c)
124#define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20)
Wu Zhangjine2fee572009-10-16 14:17:19 +0800125#define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30)
126#define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c)
127
128#define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c)
129
130#define LOONGSON_PCICMD_PERR_CLR 0x80000000
131#define LOONGSON_PCICMD_SERR_CLR 0x40000000
132#define LOONGSON_PCICMD_MABORT_CLR 0x20000000
133#define LOONGSON_PCICMD_MTABORT_CLR 0x10000000
134#define LOONGSON_PCICMD_TABORT_CLR 0x08000000
Ralf Baechle70342282013-01-22 12:59:30 +0100135#define LOONGSON_PCICMD_MPERR_CLR 0x01000000
Wu Zhangjine2fee572009-10-16 14:17:19 +0800136#define LOONGSON_PCICMD_PERRRESPEN 0x00000040
137#define LOONGSON_PCICMD_ASTEPEN 0x00000080
138#define LOONGSON_PCICMD_SERREN 0x00000100
139#define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00
140#define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8
141
142/* Loongson h/w Configuration */
143
144#define LOONGSON_GENCFG_OFFSET 0x4
Ralf Baechle70342282013-01-22 12:59:30 +0100145#define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
Wu Zhangjine2fee572009-10-16 14:17:19 +0800146
147#define LOONGSON_GENCFG_DEBUGMODE 0x00000001
148#define LOONGSON_GENCFG_SNOOPEN 0x00000002
149#define LOONGSON_GENCFG_CPUSELFRESET 0x00000004
150
151#define LOONGSON_GENCFG_FORCE_IRQA 0x00000008
152#define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010
153#define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020
154#define LOONGSON_GENCFG_BYTESWAP 0x00000040
155
156#define LOONGSON_GENCFG_UNCACHED 0x00000080
157#define LOONGSON_GENCFG_PREFETCHEN 0x00000100
158#define LOONGSON_GENCFG_WBEHINDEN 0x00000200
159#define LOONGSON_GENCFG_CACHEALG 0x00000c00
160#define LOONGSON_GENCFG_CACHEALG_SHIFT 10
161#define LOONGSON_GENCFG_PCIQUEUE 0x00001000
162#define LOONGSON_GENCFG_CACHESTOP 0x00002000
163#define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000
164#define LOONGSON_GENCFG_BUSERREN 0x00008000
165#define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000
166#define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000
167
168/* PCI address map control */
169
170#define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10)
171#define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14)
172#define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18)
173
174/* GPIO Regs - r/w */
175
Ralf Baechle70342282013-01-22 12:59:30 +0100176#define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
Wu Zhangjine2fee572009-10-16 14:17:19 +0800177#define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20)
178
179/* ICU Configuration Regs - r/w */
180
181#define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24)
Ralf Baechle70342282013-01-22 12:59:30 +0100182#define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28)
Wu Zhangjine2fee572009-10-16 14:17:19 +0800183#define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
184
185/* ICU Enable Regs - IntEn & IntISR are r/o. */
186
Ralf Baechle70342282013-01-22 12:59:30 +0100187#define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30)
188#define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34)
Wu Zhangjine2fee572009-10-16 14:17:19 +0800189#define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38)
190#define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
191
192/* ICU */
193#define LOONGSON_ICU_MBOXES 0x0000000f
Ralf Baechle70342282013-01-22 12:59:30 +0100194#define LOONGSON_ICU_MBOXES_SHIFT 0
Wu Zhangjine2fee572009-10-16 14:17:19 +0800195#define LOONGSON_ICU_DMARDY 0x00000010
196#define LOONGSON_ICU_DMAEMPTY 0x00000020
197#define LOONGSON_ICU_COPYRDY 0x00000040
198#define LOONGSON_ICU_COPYEMPTY 0x00000080
199#define LOONGSON_ICU_COPYERR 0x00000100
200#define LOONGSON_ICU_PCIIRQ 0x00000200
201#define LOONGSON_ICU_MASTERERR 0x00000400
202#define LOONGSON_ICU_SYSTEMERR 0x00000800
203#define LOONGSON_ICU_DRAMPERR 0x00001000
204#define LOONGSON_ICU_RETRYERR 0x00002000
205#define LOONGSON_ICU_GPIOS 0x01ff0000
206#define LOONGSON_ICU_GPIOS_SHIFT 16
207#define LOONGSON_ICU_GPINS 0x7e000000
208#define LOONGSON_ICU_GPINS_SHIFT 25
209#define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
210#define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
211#define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
212
213/* PCI prefetch window base & mask */
214
Ralf Baechle70342282013-01-22 12:59:30 +0100215#define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40)
216#define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44)
217#define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48)
218#define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
Wu Zhangjinf7face02009-07-02 23:23:30 +0800219
220/* PCI_Hit*_Sel_* */
221
Wu Zhangjine2fee572009-10-16 14:17:19 +0800222#define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50)
223#define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54)
224#define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58)
225#define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
226#define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60)
227#define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64)
Wu Zhangjinf7face02009-07-02 23:23:30 +0800228
229/* PXArb Config & Status */
230
Wu Zhangjine2fee572009-10-16 14:17:19 +0800231#define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68)
232#define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
Wu Zhangjinf7face02009-07-02 23:23:30 +0800233
Wu Zhangjine2fee572009-10-16 14:17:19 +0800234/* pcimap */
235
236#define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f
237#define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0
238#define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0
239#define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6
240#define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000
241#define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12
242#define LOONGSON_PCIMAP_PCIMAP_2 0x00040000
243#define LOONGSON_PCIMAP_WIN(WIN, ADDR) \
244 ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
Wu Zhangjin67b35e52009-07-02 23:25:46 +0800245
Wu Zhangjin55045ff2009-11-11 13:39:12 +0800246#ifdef CONFIG_CPU_SUPPORTS_CPUFREQ
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +0800247#include <linux/cpufreq.h>
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +0800248extern struct cpufreq_frequency_table loongson2_clockmod_table[];
249
250/* Chip Config */
Wu Zhangjin6f7a2512009-11-06 18:45:05 +0800251#define LOONGSON_CHIPCFG0 LOONGSON_REG(LOONGSON_REGBASE + 0x80)
252#endif
253
254/*
255 * address windows configuration module
256 *
257 * loongson2e do not have this module
258 */
Wu Zhangjin55045ff2009-11-11 13:39:12 +0800259#ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
Wu Zhangjin6f7a2512009-11-06 18:45:05 +0800260
261/* address window config module base address */
262#define LOONGSON_ADDRWINCFG_BASE 0x3ff00000ul
263#define LOONGSON_ADDRWINCFG_SIZE 0x180
264
265extern unsigned long _loongson_addrwincfg_base;
266#define LOONGSON_ADDRWINCFG(offset) \
267 (*(volatile u64 *)(_loongson_addrwincfg_base + (offset)))
268
269#define CPU_WIN0_BASE LOONGSON_ADDRWINCFG(0x00)
270#define CPU_WIN1_BASE LOONGSON_ADDRWINCFG(0x08)
271#define CPU_WIN2_BASE LOONGSON_ADDRWINCFG(0x10)
272#define CPU_WIN3_BASE LOONGSON_ADDRWINCFG(0x18)
273
274#define CPU_WIN0_MASK LOONGSON_ADDRWINCFG(0x20)
275#define CPU_WIN1_MASK LOONGSON_ADDRWINCFG(0x28)
276#define CPU_WIN2_MASK LOONGSON_ADDRWINCFG(0x30)
277#define CPU_WIN3_MASK LOONGSON_ADDRWINCFG(0x38)
278
279#define CPU_WIN0_MMAP LOONGSON_ADDRWINCFG(0x40)
280#define CPU_WIN1_MMAP LOONGSON_ADDRWINCFG(0x48)
281#define CPU_WIN2_MMAP LOONGSON_ADDRWINCFG(0x50)
282#define CPU_WIN3_MMAP LOONGSON_ADDRWINCFG(0x58)
283
284#define PCIDMA_WIN0_BASE LOONGSON_ADDRWINCFG(0x60)
285#define PCIDMA_WIN1_BASE LOONGSON_ADDRWINCFG(0x68)
286#define PCIDMA_WIN2_BASE LOONGSON_ADDRWINCFG(0x70)
287#define PCIDMA_WIN3_BASE LOONGSON_ADDRWINCFG(0x78)
288
289#define PCIDMA_WIN0_MASK LOONGSON_ADDRWINCFG(0x80)
290#define PCIDMA_WIN1_MASK LOONGSON_ADDRWINCFG(0x88)
291#define PCIDMA_WIN2_MASK LOONGSON_ADDRWINCFG(0x90)
292#define PCIDMA_WIN3_MASK LOONGSON_ADDRWINCFG(0x98)
293
294#define PCIDMA_WIN0_MMAP LOONGSON_ADDRWINCFG(0xa0)
295#define PCIDMA_WIN1_MMAP LOONGSON_ADDRWINCFG(0xa8)
296#define PCIDMA_WIN2_MMAP LOONGSON_ADDRWINCFG(0xb0)
297#define PCIDMA_WIN3_MMAP LOONGSON_ADDRWINCFG(0xb8)
298
299#define ADDRWIN_WIN0 0
300#define ADDRWIN_WIN1 1
301#define ADDRWIN_WIN2 2
302#define ADDRWIN_WIN3 3
303
304#define ADDRWIN_MAP_DST_DDR 0
305#define ADDRWIN_MAP_DST_PCI 1
306#define ADDRWIN_MAP_DST_LIO 1
307
308/*
309 * s: CPU, PCIDMA
310 * d: DDR, PCI, LIO
311 * win: 0, 1, 2, 3
312 * src: map source
313 * dst: map destination
314 * size: ~mask + 1
315 */
316#define LOONGSON_ADDRWIN_CFG(s, d, w, src, dst, size) do {\
317 s##_WIN##w##_BASE = (src); \
Arnaud Patard94c26c92010-04-29 11:58:51 +0200318 s##_WIN##w##_MMAP = (dst) | ADDRWIN_MAP_DST_##d; \
Wu Zhangjin6f7a2512009-11-06 18:45:05 +0800319 s##_WIN##w##_MASK = ~(size-1); \
320} while (0)
321
322#define LOONGSON_ADDRWIN_CPUTOPCI(win, src, dst, size) \
323 LOONGSON_ADDRWIN_CFG(CPU, PCI, win, src, dst, size)
324#define LOONGSON_ADDRWIN_CPUTODDR(win, src, dst, size) \
325 LOONGSON_ADDRWIN_CFG(CPU, DDR, win, src, dst, size)
326#define LOONGSON_ADDRWIN_PCITODDR(win, src, dst, size) \
327 LOONGSON_ADDRWIN_CFG(PCIDMA, DDR, win, src, dst, size)
328
Wu Zhangjin55045ff2009-11-11 13:39:12 +0800329#endif /* ! CONFIG_CPU_SUPPORTS_ADDRWINCFG */
Wu Zhangjin6f7a2512009-11-06 18:45:05 +0800330
Wu Zhangjin5e983ff2009-07-02 23:23:03 +0800331#endif /* __ASM_MACH_LOONGSON_LOONGSON_H */