blob: da501c1390db1be300701d6f2863d8e471071e3f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
Andy Shevchenko21947ba2015-03-13 18:51:12 +020024#include <linux/rational.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/byteorder.h>
27#include <asm/io.h>
28
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030029#include <linux/dmaengine.h>
30#include <linux/platform_data/dma-dw.h>
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include "8250.h"
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * init function returns:
36 * > 0 - number of ports
37 * = 0 - use board->num_ports
38 * < 0 - error
39 */
40struct pci_serial_quirk {
41 u32 vendor;
42 u32 device;
43 u32 subvendor;
44 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040045 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000047 int (*setup)(struct serial_private *,
48 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010049 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 void (*exit)(struct pci_dev *dev);
51};
52
53#define PCI_NUM_BAR_RESOURCES 6
54
55struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010056 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 unsigned int nr;
58 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
59 struct pci_serial_quirk *quirk;
60 int line[0];
61};
62
Nicos Gollan7808edc2011-05-05 21:00:37 +020063static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010064 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066static void moan_device(const char *str, struct pci_dev *dev)
67{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070068 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070069 "%s: %s\n"
70 "Please send the output of lspci -vv, this\n"
71 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
72 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000073 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 pci_name(dev), str, dev->vendor, dev->device,
75 dev->subsystem_vendor, dev->subsystem_device);
76}
77
78static int
Alan Cox2655a2c2012-07-12 12:59:50 +010079setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 int bar, int offset, int regshift)
81{
Russell King70db3d92005-07-27 11:34:27 +010082 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84 if (bar >= PCI_NUM_BAR_RESOURCES)
85 return -EINVAL;
86
87 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 if (!priv->remapped_bar[bar])
Aaron Sierra398a9db2014-10-30 19:49:45 -050089 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 if (!priv->remapped_bar[bar])
91 return -ENOMEM;
92
Alan Cox2655a2c2012-07-12 12:59:50 +010093 port->port.iotype = UPIO_MEM;
94 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050095 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010096 port->port.membase = priv->remapped_bar[bar] + offset;
97 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010099 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500100 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +0100101 port->port.mapbase = 0;
102 port->port.membase = NULL;
103 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 }
105 return 0;
106}
107
108/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800109 * ADDI-DATA GmbH communication cards <info@addi-data.com>
110 */
111static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000112 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100113 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800114{
115 unsigned int bar = 0, offset = board->first_offset;
116 bar = FL_GET_BASE(board->flags);
117
118 if (idx < 2) {
119 offset += idx * board->uart_offset;
120 } else if ((idx >= 2) && (idx < 4)) {
121 bar += 1;
122 offset += ((idx - 2) * board->uart_offset);
123 } else if ((idx >= 4) && (idx < 6)) {
124 bar += 2;
125 offset += ((idx - 4) * board->uart_offset);
126 } else if (idx >= 6) {
127 bar += 3;
128 offset += ((idx - 6) * board->uart_offset);
129 }
130
131 return setup_port(priv, port, bar, offset, board->reg_shift);
132}
133
134/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 * AFAVLAB uses a different mixture of BARs and offsets
136 * Not that ugly ;) -- HW
137 */
138static int
Russell King975a1a72009-01-02 13:44:27 +0000139afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100140 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
142 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 bar = FL_GET_BASE(board->flags);
145 if (idx < 4)
146 bar += idx;
147 else {
148 bar = 4;
149 offset += (idx - 4) * board->uart_offset;
150 }
151
Russell King70db3d92005-07-27 11:34:27 +0100152 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
155/*
156 * HP's Remote Management Console. The Diva chip came in several
157 * different versions. N-class, L2000 and A500 have two Diva chips, each
158 * with 3 UARTs (the third UART on the second chip is unused). Superdome
159 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
160 * one Diva chip, but it has been expanded to 5 UARTs.
161 */
Russell King61a116e2006-07-03 15:22:35 +0100162static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
164 int rc = 0;
165
166 switch (dev->subsystem_device) {
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
168 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
169 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
170 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
171 rc = 3;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
174 rc = 2;
175 break;
176 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
177 rc = 4;
178 break;
179 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100180 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 rc = 1;
182 break;
183 }
184
185 return rc;
186}
187
188/*
189 * HP's Diva chip puts the 4th/5th serial port further out, and
190 * some serial ports are supposed to be hidden on certain models.
191 */
192static int
Russell King975a1a72009-01-02 13:44:27 +0000193pci_hp_diva_setup(struct serial_private *priv,
194 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100195 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196{
197 unsigned int offset = board->first_offset;
198 unsigned int bar = FL_GET_BASE(board->flags);
199
Russell King70db3d92005-07-27 11:34:27 +0100200 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
202 if (idx == 3)
203 idx++;
204 break;
205 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
206 if (idx > 0)
207 idx++;
208 if (idx > 2)
209 idx++;
210 break;
211 }
212 if (idx > 2)
213 offset = 0x18;
214
215 offset += idx * board->uart_offset;
216
Russell King70db3d92005-07-27 11:34:27 +0100217 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218}
219
220/*
221 * Added for EKF Intel i960 serial boards
222 */
Russell King61a116e2006-07-03 15:22:35 +0100223static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200225 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227 if (!(dev->subsystem_device & 0x1000))
228 return -ENODEV;
229
230 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200231 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800232 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700233 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 return -ENODEV;
235 }
236 return 0;
237}
238
239/*
240 * Some PCI serial cards using the PLX 9050 PCI interface chip require
241 * that the card interrupt be explicitly enabled or disabled. This
242 * seems to be mainly needed on card using the PLX which also use I/O
243 * mapped memory.
244 */
Russell King61a116e2006-07-03 15:22:35 +0100245static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246{
247 u8 irq_config;
248 void __iomem *p;
249
250 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
251 moan_device("no memory in bar 0", dev);
252 return 0;
253 }
254
255 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100256 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800257 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800261 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 /*
263 * As the megawolf cards have the int pins active
264 * high, and have 2 UART chips, both ints must be
265 * enabled on the 9050. Also, the UARTS are set in
266 * 16450 mode by default, so we have to enable the
267 * 16C950 'enhanced' mode so that we can use the
268 * deep FIFOs
269 */
270 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 /*
272 * enable/disable interrupts
273 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700274 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 if (p == NULL)
276 return -ENOMEM;
277 writel(irq_config, p + 0x4c);
278
279 /*
280 * Read the register back to ensure that it took effect.
281 */
282 readl(p + 0x4c);
283 iounmap(p);
284
285 return 0;
286}
287
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500288static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 u8 __iomem *p;
291
292 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
293 return;
294
295 /*
296 * disable interrupts
297 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700298 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 if (p != NULL) {
300 writel(0, p + 0x4c);
301
302 /*
303 * Read the register back to ensure that it took effect.
304 */
305 readl(p + 0x4c);
306 iounmap(p);
307 }
308}
309
Will Page04bf7e72009-04-06 17:32:15 +0100310#define NI8420_INT_ENABLE_REG 0x38
311#define NI8420_INT_ENABLE_BIT 0x2000
312
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500313static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100314{
315 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100316 unsigned int bar = 0;
317
318 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
319 moan_device("no memory in bar", dev);
320 return;
321 }
322
Aaron Sierra398a9db2014-10-30 19:49:45 -0500323 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100324 if (p == NULL)
325 return;
326
327 /* Disable the CPU Interrupt */
328 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
329 p + NI8420_INT_ENABLE_REG);
330 iounmap(p);
331}
332
333
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100334/* MITE registers */
335#define MITE_IOWBSR1 0xc4
336#define MITE_IOWCR1 0xf4
337#define MITE_LCIMR1 0x08
338#define MITE_LCIMR2 0x10
339
340#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
341
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500342static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100343{
344 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100345 unsigned int bar = 0;
346
347 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
348 moan_device("no memory in bar", dev);
349 return;
350 }
351
Aaron Sierra398a9db2014-10-30 19:49:45 -0500352 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100353 if (p == NULL)
354 return;
355
356 /* Disable the CPU Interrupt */
357 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
358 iounmap(p);
359}
360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
362static int
Russell King975a1a72009-01-02 13:44:27 +0000363sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100364 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365{
366 unsigned int bar, offset = board->first_offset;
367
368 bar = 0;
369
370 if (idx < 4) {
371 /* first four channels map to 0, 0x100, 0x200, 0x300 */
372 offset += idx * board->uart_offset;
373 } else if (idx < 8) {
374 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
375 offset += idx * board->uart_offset + 0xC00;
376 } else /* we have only 8 ports on PMC-OCTALPRO */
377 return 1;
378
Russell King70db3d92005-07-27 11:34:27 +0100379 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380}
381
382/*
383* This does initialization for PMC OCTALPRO cards:
384* maps the device memory, resets the UARTs (needed, bc
385* if the module is removed and inserted again, the card
386* is in the sleep mode) and enables global interrupt.
387*/
388
389/* global control register offset for SBS PMC-OctalPro */
390#define OCT_REG_CR_OFF 0x500
391
Russell King61a116e2006-07-03 15:22:35 +0100392static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393{
394 u8 __iomem *p;
395
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100396 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398 if (p == NULL)
399 return -ENOMEM;
400 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800401 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800403 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 /* Set bit-2 (INTENABLE) of Control Register */
406 writeb(0x4, p + OCT_REG_CR_OFF);
407 iounmap(p);
408
409 return 0;
410}
411
412/*
413 * Disables the global interrupt of PMC-OctalPro
414 */
415
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500416static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 u8 __iomem *p;
419
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100420 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800421 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
422 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 iounmap(p);
425}
426
427/*
428 * SIIG serial cards have an PCI interface chip which also controls
429 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300430 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 * are stored in the EEPROM chip. It can cause problems because this
432 * version of serial driver doesn't support differently clocked UART's
433 * on single PCI card. To prevent this, initialization functions set
434 * high frequency clocking for all UART's on given card. It is safe (I
435 * hope) because it doesn't touch EEPROM settings to prevent conflicts
436 * with other OSes (like M$ DOS).
437 *
438 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800439 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 * There is two family of SIIG serial cards with different PCI
441 * interface chip and different configuration methods:
442 * - 10x cards have control registers in IO and/or memory space;
443 * - 20x cards have control registers in standard PCI configuration space.
444 *
Russell King67d74b82005-07-27 11:33:03 +0100445 * Note: all 10x cards have PCI device ids 0x10..
446 * all 20x cards have PCI device ids 0x20..
447 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100448 * There are also Quartet Serial cards which use Oxford Semiconductor
449 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
450 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 * Note: some SIIG cards are probed by the parport_serial object.
452 */
453
454#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
455#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
456
457static int pci_siig10x_init(struct pci_dev *dev)
458{
459 u16 data;
460 void __iomem *p;
461
462 switch (dev->device & 0xfff8) {
463 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
464 data = 0xffdf;
465 break;
466 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
467 data = 0xf7ff;
468 break;
469 default: /* 1S1P, 4S */
470 data = 0xfffb;
471 break;
472 }
473
Alan Cox6f441fe2008-05-01 04:34:59 -0700474 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 if (p == NULL)
476 return -ENOMEM;
477
478 writew(readw(p + 0x28) & data, p + 0x28);
479 readw(p + 0x28);
480 iounmap(p);
481 return 0;
482}
483
484#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
485#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
486
487static int pci_siig20x_init(struct pci_dev *dev)
488{
489 u8 data;
490
491 /* Change clock frequency for the first UART. */
492 pci_read_config_byte(dev, 0x6f, &data);
493 pci_write_config_byte(dev, 0x6f, data & 0xef);
494
495 /* If this card has 2 UART, we have to do the same with second UART. */
496 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
497 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
498 pci_read_config_byte(dev, 0x73, &data);
499 pci_write_config_byte(dev, 0x73, data & 0xef);
500 }
501 return 0;
502}
503
Russell King67d74b82005-07-27 11:33:03 +0100504static int pci_siig_init(struct pci_dev *dev)
505{
506 unsigned int type = dev->device & 0xff00;
507
508 if (type == 0x1000)
509 return pci_siig10x_init(dev);
510 else if (type == 0x2000)
511 return pci_siig20x_init(dev);
512
513 moan_device("Unknown SIIG card", dev);
514 return -ENODEV;
515}
516
Andrey Panin3ec9c592006-02-02 20:15:09 +0000517static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000518 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100519 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000520{
521 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
522
523 if (idx > 3) {
524 bar = 4;
525 offset = (idx - 4) * 8;
526 }
527
528 return setup_port(priv, port, bar, offset, 0);
529}
530
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531/*
532 * Timedia has an explosion of boards, and to avoid the PCI table from
533 * growing *huge*, we use this function to collapse some 70 entries
534 * in the PCI table into one, for sanity's and compactness's sake.
535 */
Helge Dellere9422e02006-08-29 21:57:29 +0200536static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
538};
539
Helge Dellere9422e02006-08-29 21:57:29 +0200540static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800542 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
543 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
545 0xD079, 0
546};
547
Helge Dellere9422e02006-08-29 21:57:29 +0200548static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800549 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
550 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
552 0xB157, 0
553};
554
Helge Dellere9422e02006-08-29 21:57:29 +0200555static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800556 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
558};
559
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000560static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200562 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563} timedia_data[] = {
564 { 1, timedia_single_port },
565 { 2, timedia_dual_port },
566 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200567 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568};
569
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400570/*
571 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
572 * listing them individually, this driver merely grabs them all with
573 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
574 * and should be left free to be claimed by parport_serial instead.
575 */
576static int pci_timedia_probe(struct pci_dev *dev)
577{
578 /*
579 * Check the third digit of the subdevice ID
580 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
581 */
582 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
583 dev_info(&dev->dev,
584 "ignoring Timedia subdevice %04x for parport_serial\n",
585 dev->subsystem_device);
586 return -ENODEV;
587 }
588
589 return 0;
590}
591
Russell King61a116e2006-07-03 15:22:35 +0100592static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593{
Helge Dellere9422e02006-08-29 21:57:29 +0200594 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 int i, j;
596
Helge Dellere9422e02006-08-29 21:57:29 +0200597 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 ids = timedia_data[i].ids;
599 for (j = 0; ids[j]; j++)
600 if (dev->subsystem_device == ids[j])
601 return timedia_data[i].num;
602 }
603 return 0;
604}
605
606/*
607 * Timedia/SUNIX uses a mixture of BARs and offsets
608 * Ugh, this is ugly as all hell --- TYT
609 */
610static int
Russell King975a1a72009-01-02 13:44:27 +0000611pci_timedia_setup(struct serial_private *priv,
612 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100613 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
615 unsigned int bar = 0, offset = board->first_offset;
616
617 switch (idx) {
618 case 0:
619 bar = 0;
620 break;
621 case 1:
622 offset = board->uart_offset;
623 bar = 0;
624 break;
625 case 2:
626 bar = 1;
627 break;
628 case 3:
629 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000630 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 case 4: /* BAR 2 */
632 case 5: /* BAR 3 */
633 case 6: /* BAR 4 */
634 case 7: /* BAR 5 */
635 bar = idx - 2;
636 }
637
Russell King70db3d92005-07-27 11:34:27 +0100638 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
641/*
642 * Some Titan cards are also a little weird
643 */
644static int
Russell King70db3d92005-07-27 11:34:27 +0100645titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000646 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100647 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648{
649 unsigned int bar, offset = board->first_offset;
650
651 switch (idx) {
652 case 0:
653 bar = 1;
654 break;
655 case 1:
656 bar = 2;
657 break;
658 default:
659 bar = 4;
660 offset = (idx - 2) * board->uart_offset;
661 }
662
Russell King70db3d92005-07-27 11:34:27 +0100663 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664}
665
Russell King61a116e2006-07-03 15:22:35 +0100666static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 msleep(100);
669 return 0;
670}
671
Will Page04bf7e72009-04-06 17:32:15 +0100672static int pci_ni8420_init(struct pci_dev *dev)
673{
674 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100675 unsigned int bar = 0;
676
677 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
678 moan_device("no memory in bar", dev);
679 return 0;
680 }
681
Aaron Sierra398a9db2014-10-30 19:49:45 -0500682 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100683 if (p == NULL)
684 return -ENOMEM;
685
686 /* Enable CPU Interrupt */
687 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
688 p + NI8420_INT_ENABLE_REG);
689
690 iounmap(p);
691 return 0;
692}
693
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100694#define MITE_IOWBSR1_WSIZE 0xa
695#define MITE_IOWBSR1_WIN_OFFSET 0x800
696#define MITE_IOWBSR1_WENAB (1 << 7)
697#define MITE_LCIMR1_IO_IE_0 (1 << 24)
698#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
699#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
700
701static int pci_ni8430_init(struct pci_dev *dev)
702{
703 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500704 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100705 u32 device_window;
706 unsigned int bar = 0;
707
708 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
709 moan_device("no memory in bar", dev);
710 return 0;
711 }
712
Aaron Sierra398a9db2014-10-30 19:49:45 -0500713 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100714 if (p == NULL)
715 return -ENOMEM;
716
Aaron Sierra398a9db2014-10-30 19:49:45 -0500717 /*
718 * Set device window address and size in BAR0, while acknowledging that
719 * the resource structure may contain a translated address that differs
720 * from the address the device responds to.
721 */
722 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
723 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100724 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
725 writel(device_window, p + MITE_IOWBSR1);
726
727 /* Set window access to go to RAMSEL IO address space */
728 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
729 p + MITE_IOWCR1);
730
731 /* Enable IO Bus Interrupt 0 */
732 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
733
734 /* Enable CPU Interrupt */
735 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
736
737 iounmap(p);
738 return 0;
739}
740
741/* UART Port Control Register */
742#define NI8430_PORTCON 0x0f
743#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
744
745static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100746pci_ni8430_setup(struct serial_private *priv,
747 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100748 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100749{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500750 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100751 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100752 unsigned int bar, offset = board->first_offset;
753
754 if (idx >= board->num_ports)
755 return 1;
756
757 bar = FL_GET_BASE(board->flags);
758 offset += idx * board->uart_offset;
759
Aaron Sierra398a9db2014-10-30 19:49:45 -0500760 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500761 if (!p)
762 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100763
Joe Perches7c9d4402011-06-23 11:39:20 -0700764 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100765 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
766 p + offset + NI8430_PORTCON);
767
768 iounmap(p);
769
770 return setup_port(priv, port, bar, offset, board->reg_shift);
771}
772
Nicos Gollan7808edc2011-05-05 21:00:37 +0200773static int pci_netmos_9900_setup(struct serial_private *priv,
774 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100775 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200776{
777 unsigned int bar;
778
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400779 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
780 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200781 /* netmos apparently orders BARs by datasheet layout, so serial
782 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
783 */
784 bar = 3 * idx;
785
786 return setup_port(priv, port, bar, 0, board->reg_shift);
787 } else {
788 return pci_default_setup(priv, board, port, idx);
789 }
790}
791
792/* the 99xx series comes with a range of device IDs and a variety
793 * of capabilities:
794 *
795 * 9900 has varying capabilities and can cascade to sub-controllers
796 * (cascading should be purely internal)
797 * 9904 is hardwired with 4 serial ports
798 * 9912 and 9922 are hardwired with 2 serial ports
799 */
800static int pci_netmos_9900_numports(struct pci_dev *dev)
801{
802 unsigned int c = dev->class;
803 unsigned int pi;
804 unsigned short sub_serports;
805
806 pi = (c & 0xff);
807
808 if (pi == 2) {
809 return 1;
810 } else if ((pi == 0) &&
811 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
812 /* two possibilities: 0x30ps encodes number of parallel and
813 * serial ports, or 0x1000 indicates *something*. This is not
814 * immediately obvious, since the 2s1p+4s configuration seems
815 * to offer all functionality on functions 0..2, while still
816 * advertising the same function 3 as the 4s+2s1p config.
817 */
818 sub_serports = dev->subsystem_device & 0xf;
819 if (sub_serports > 0) {
820 return sub_serports;
821 } else {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700822 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
Nicos Gollan7808edc2011-05-05 21:00:37 +0200823 return 0;
824 }
825 }
826
827 moan_device("unknown NetMos/Mostech program interface", dev);
828 return 0;
829}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100830
Russell King61a116e2006-07-03 15:22:35 +0100831static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
833 /* subdevice 0x00PS means <P> parallel, <S> serial */
834 unsigned int num_serial = dev->subsystem_device & 0xf;
835
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800836 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
837 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700838 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200839
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000840 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
841 dev->subsystem_device == 0x0299)
842 return 0;
843
Nicos Gollan7808edc2011-05-05 21:00:37 +0200844 switch (dev->device) { /* FALLTHROUGH on all */
845 case PCI_DEVICE_ID_NETMOS_9904:
846 case PCI_DEVICE_ID_NETMOS_9912:
847 case PCI_DEVICE_ID_NETMOS_9922:
848 case PCI_DEVICE_ID_NETMOS_9900:
849 num_serial = pci_netmos_9900_numports(dev);
850 break;
851
852 default:
853 if (num_serial == 0 ) {
854 moan_device("unknown NetMos/Mostech device", dev);
855 }
856 }
857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 if (num_serial == 0)
859 return -ENODEV;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200860
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 return num_serial;
862}
863
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700864/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700865 * These chips are available with optionally one parallel port and up to
866 * two serial ports. Unfortunately they all have the same product id.
867 *
868 * Basic configuration is done over a region of 32 I/O ports. The base
869 * ioport is called INTA or INTC, depending on docs/other drivers.
870 *
871 * The region of the 32 I/O ports is configured in POSIO0R...
872 */
873
874/* registers */
875#define ITE_887x_MISCR 0x9c
876#define ITE_887x_INTCBAR 0x78
877#define ITE_887x_UARTBAR 0x7c
878#define ITE_887x_PS0BAR 0x10
879#define ITE_887x_POSIO0 0x60
880
881/* I/O space size */
882#define ITE_887x_IOSIZE 32
883/* I/O space size (bits 26-24; 8 bytes = 011b) */
884#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
885/* I/O space size (bits 26-24; 32 bytes = 101b) */
886#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
887/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
888#define ITE_887x_POSIO_SPEED (3 << 29)
889/* enable IO_Space bit */
890#define ITE_887x_POSIO_ENABLE (1 << 31)
891
Ralf Baechlef79abb82007-08-30 23:56:31 -0700892static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700893{
894 /* inta_addr are the configuration addresses of the ITE */
895 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
896 0x200, 0x280, 0 };
897 int ret, i, type;
898 struct resource *iobase = NULL;
899 u32 miscr, uartbar, ioport;
900
901 /* search for the base-ioport */
902 i = 0;
903 while (inta_addr[i] && iobase == NULL) {
904 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
905 "ite887x");
906 if (iobase != NULL) {
907 /* write POSIO0R - speed | size | ioport */
908 pci_write_config_dword(dev, ITE_887x_POSIO0,
909 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
910 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
911 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800912 pci_write_config_dword(dev, ITE_887x_INTCBAR,
913 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700914 ret = inb(inta_addr[i]);
915 if (ret != 0xff) {
916 /* ioport connected */
917 break;
918 }
919 release_region(iobase->start, ITE_887x_IOSIZE);
920 iobase = NULL;
921 }
922 i++;
923 }
924
925 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700926 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700927 return -ENODEV;
928 }
929
930 /* start of undocumented type checking (see parport_pc.c) */
931 type = inb(iobase->start + 0x18) & 0x0f;
932
933 switch (type) {
934 case 0x2: /* ITE8871 (1P) */
935 case 0xa: /* ITE8875 (1P) */
936 ret = 0;
937 break;
938 case 0xe: /* ITE8872 (2S1P) */
939 ret = 2;
940 break;
941 case 0x6: /* ITE8873 (1S) */
942 ret = 1;
943 break;
944 case 0x8: /* ITE8874 (2S) */
945 ret = 2;
946 break;
947 default:
948 moan_device("Unknown ITE887x", dev);
949 ret = -ENODEV;
950 }
951
952 /* configure all serial ports */
953 for (i = 0; i < ret; i++) {
954 /* read the I/O port from the device */
955 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
956 &ioport);
957 ioport &= 0x0000FF00; /* the actual base address */
958 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
959 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
960 ITE_887x_POSIO_IOSIZE_8 | ioport);
961
962 /* write the ioport to the UARTBAR */
963 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
964 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
965 uartbar |= (ioport << (16 * i)); /* set the ioport */
966 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
967
968 /* get current config */
969 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
970 /* disable interrupts (UARTx_Routing[3:0]) */
971 miscr &= ~(0xf << (12 - 4 * i));
972 /* activate the UART (UARTx_En) */
973 miscr |= 1 << (23 - i);
974 /* write new config with activated UART */
975 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
976 }
977
978 if (ret <= 0) {
979 /* the device has no UARTs if we get here */
980 release_region(iobase->start, ITE_887x_IOSIZE);
981 }
982
983 return ret;
984}
985
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500986static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700987{
988 u32 ioport;
989 /* the ioport is bit 0-15 in POSIO0R */
990 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
991 ioport &= 0xffff;
992 release_region(ioport, ITE_887x_IOSIZE);
993}
994
Russell King9f2a0362009-01-02 13:44:20 +0000995/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700996 * EndRun Technologies.
997 * Determine the number of ports available on the device.
998 */
999#define PCI_VENDOR_ID_ENDRUN 0x7401
1000#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
1001
1002static int pci_endrun_init(struct pci_dev *dev)
1003{
1004 u8 __iomem *p;
1005 unsigned long deviceID;
1006 unsigned int number_uarts = 0;
1007
1008 /* EndRun device is all 0xexxx */
1009 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1010 (dev->device & 0xf000) != 0xe000)
1011 return 0;
1012
1013 p = pci_iomap(dev, 0, 5);
1014 if (p == NULL)
1015 return -ENOMEM;
1016
1017 deviceID = ioread32(p);
1018 /* EndRun device */
1019 if (deviceID == 0x07000200) {
1020 number_uarts = ioread8(p + 4);
1021 dev_dbg(&dev->dev,
1022 "%d ports detected on EndRun PCI Express device\n",
1023 number_uarts);
1024 }
1025 pci_iounmap(dev, p);
1026 return number_uarts;
1027}
1028
1029/*
Russell King9f2a0362009-01-02 13:44:20 +00001030 * Oxford Semiconductor Inc.
1031 * Check that device is part of the Tornado range of devices, then determine
1032 * the number of ports available on the device.
1033 */
1034static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1035{
1036 u8 __iomem *p;
1037 unsigned long deviceID;
1038 unsigned int number_uarts = 0;
1039
1040 /* OxSemi Tornado devices are all 0xCxxx */
1041 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1042 (dev->device & 0xF000) != 0xC000)
1043 return 0;
1044
1045 p = pci_iomap(dev, 0, 5);
1046 if (p == NULL)
1047 return -ENOMEM;
1048
1049 deviceID = ioread32(p);
1050 /* Tornado device */
1051 if (deviceID == 0x07000200) {
1052 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001053 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001054 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001055 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001056 }
1057 pci_iounmap(dev, p);
1058 return number_uarts;
1059}
1060
Alan Coxeb26dfe2012-07-12 13:00:31 +01001061static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001062 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001063 struct uart_8250_port *port, int idx)
1064{
1065 port->bugs |= UART_BUG_PARITY;
1066 return pci_default_setup(priv, board, port, idx);
1067}
1068
Alan Cox55c7c0f2012-11-29 09:03:00 +10301069/* Quatech devices have their own extra interface features */
1070
1071struct quatech_feature {
1072 u16 devid;
1073 bool amcc;
1074};
1075
1076#define QPCR_TEST_FOR1 0x3F
1077#define QPCR_TEST_GET1 0x00
1078#define QPCR_TEST_FOR2 0x40
1079#define QPCR_TEST_GET2 0x40
1080#define QPCR_TEST_FOR3 0x80
1081#define QPCR_TEST_GET3 0x40
1082#define QPCR_TEST_FOR4 0xC0
1083#define QPCR_TEST_GET4 0x80
1084
1085#define QOPR_CLOCK_X1 0x0000
1086#define QOPR_CLOCK_X2 0x0001
1087#define QOPR_CLOCK_X4 0x0002
1088#define QOPR_CLOCK_X8 0x0003
1089#define QOPR_CLOCK_RATE_MASK 0x0003
1090
1091
1092static struct quatech_feature quatech_cards[] = {
1093 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1094 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1096 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1097 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1098 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1099 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1100 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1101 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1102 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1103 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1104 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1105 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1106 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1107 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1108 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1109 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1110 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1111 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1112 { 0, }
1113};
1114
1115static int pci_quatech_amcc(u16 devid)
1116{
1117 struct quatech_feature *qf = &quatech_cards[0];
1118 while (qf->devid) {
1119 if (qf->devid == devid)
1120 return qf->amcc;
1121 qf++;
1122 }
1123 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1124 return 0;
1125};
1126
1127static int pci_quatech_rqopr(struct uart_8250_port *port)
1128{
1129 unsigned long base = port->port.iobase;
1130 u8 LCR, val;
1131
1132 LCR = inb(base + UART_LCR);
1133 outb(0xBF, base + UART_LCR);
1134 val = inb(base + UART_SCR);
1135 outb(LCR, base + UART_LCR);
1136 return val;
1137}
1138
1139static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1140{
1141 unsigned long base = port->port.iobase;
1142 u8 LCR, val;
1143
1144 LCR = inb(base + UART_LCR);
1145 outb(0xBF, base + UART_LCR);
1146 val = inb(base + UART_SCR);
1147 outb(qopr, base + UART_SCR);
1148 outb(LCR, base + UART_LCR);
1149}
1150
1151static int pci_quatech_rqmcr(struct uart_8250_port *port)
1152{
1153 unsigned long base = port->port.iobase;
1154 u8 LCR, val, qmcr;
1155
1156 LCR = inb(base + UART_LCR);
1157 outb(0xBF, base + UART_LCR);
1158 val = inb(base + UART_SCR);
1159 outb(val | 0x10, base + UART_SCR);
1160 qmcr = inb(base + UART_MCR);
1161 outb(val, base + UART_SCR);
1162 outb(LCR, base + UART_LCR);
1163
1164 return qmcr;
1165}
1166
1167static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1168{
1169 unsigned long base = port->port.iobase;
1170 u8 LCR, val;
1171
1172 LCR = inb(base + UART_LCR);
1173 outb(0xBF, base + UART_LCR);
1174 val = inb(base + UART_SCR);
1175 outb(val | 0x10, base + UART_SCR);
1176 outb(qmcr, base + UART_MCR);
1177 outb(val, base + UART_SCR);
1178 outb(LCR, base + UART_LCR);
1179}
1180
1181static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1182{
1183 unsigned long base = port->port.iobase;
1184 u8 LCR, val;
1185
1186 LCR = inb(base + UART_LCR);
1187 outb(0xBF, base + UART_LCR);
1188 val = inb(base + UART_SCR);
1189 if (val & 0x20) {
1190 outb(0x80, UART_LCR);
1191 if (!(inb(UART_SCR) & 0x20)) {
1192 outb(LCR, base + UART_LCR);
1193 return 1;
1194 }
1195 }
1196 return 0;
1197}
1198
1199static int pci_quatech_test(struct uart_8250_port *port)
1200{
1201 u8 reg;
1202 u8 qopr = pci_quatech_rqopr(port);
1203 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1204 reg = pci_quatech_rqopr(port) & 0xC0;
1205 if (reg != QPCR_TEST_GET1)
1206 return -EINVAL;
1207 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1208 reg = pci_quatech_rqopr(port) & 0xC0;
1209 if (reg != QPCR_TEST_GET2)
1210 return -EINVAL;
1211 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1212 reg = pci_quatech_rqopr(port) & 0xC0;
1213 if (reg != QPCR_TEST_GET3)
1214 return -EINVAL;
1215 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1216 reg = pci_quatech_rqopr(port) & 0xC0;
1217 if (reg != QPCR_TEST_GET4)
1218 return -EINVAL;
1219
1220 pci_quatech_wqopr(port, qopr);
1221 return 0;
1222}
1223
1224static int pci_quatech_clock(struct uart_8250_port *port)
1225{
1226 u8 qopr, reg, set;
1227 unsigned long clock;
1228
1229 if (pci_quatech_test(port) < 0)
1230 return 1843200;
1231
1232 qopr = pci_quatech_rqopr(port);
1233
1234 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1235 reg = pci_quatech_rqopr(port);
1236 if (reg & QOPR_CLOCK_X8) {
1237 clock = 1843200;
1238 goto out;
1239 }
1240 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1241 reg = pci_quatech_rqopr(port);
1242 if (!(reg & QOPR_CLOCK_X8)) {
1243 clock = 1843200;
1244 goto out;
1245 }
1246 reg &= QOPR_CLOCK_X8;
1247 if (reg == QOPR_CLOCK_X2) {
1248 clock = 3685400;
1249 set = QOPR_CLOCK_X2;
1250 } else if (reg == QOPR_CLOCK_X4) {
1251 clock = 7372800;
1252 set = QOPR_CLOCK_X4;
1253 } else if (reg == QOPR_CLOCK_X8) {
1254 clock = 14745600;
1255 set = QOPR_CLOCK_X8;
1256 } else {
1257 clock = 1843200;
1258 set = QOPR_CLOCK_X1;
1259 }
1260 qopr &= ~QOPR_CLOCK_RATE_MASK;
1261 qopr |= set;
1262
1263out:
1264 pci_quatech_wqopr(port, qopr);
1265 return clock;
1266}
1267
1268static int pci_quatech_rs422(struct uart_8250_port *port)
1269{
1270 u8 qmcr;
1271 int rs422 = 0;
1272
1273 if (!pci_quatech_has_qmcr(port))
1274 return 0;
1275 qmcr = pci_quatech_rqmcr(port);
1276 pci_quatech_wqmcr(port, 0xFF);
1277 if (pci_quatech_rqmcr(port))
1278 rs422 = 1;
1279 pci_quatech_wqmcr(port, qmcr);
1280 return rs422;
1281}
1282
1283static int pci_quatech_init(struct pci_dev *dev)
1284{
1285 if (pci_quatech_amcc(dev->device)) {
1286 unsigned long base = pci_resource_start(dev, 0);
1287 if (base) {
1288 u32 tmp;
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301289 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301290 tmp = inl(base + 0x3c);
1291 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301292 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301293 }
1294 }
1295 return 0;
1296}
1297
1298static int pci_quatech_setup(struct serial_private *priv,
1299 const struct pciserial_board *board,
1300 struct uart_8250_port *port, int idx)
1301{
1302 /* Needed by pci_quatech calls below */
1303 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1304 /* Set up the clocking */
1305 port->port.uartclk = pci_quatech_clock(port);
1306 /* For now just warn about RS422 */
1307 if (pci_quatech_rs422(port))
1308 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1309 return pci_default_setup(priv, board, port, idx);
1310}
1311
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001312static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301313{
1314}
1315
Alan Coxeb26dfe2012-07-12 13:00:31 +01001316static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001317 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001318 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
1320 unsigned int bar, offset = board->first_offset, maxnr;
1321
1322 bar = FL_GET_BASE(board->flags);
1323 if (board->flags & FL_BASE_BARS)
1324 bar += idx;
1325 else
1326 offset += idx * board->uart_offset;
1327
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001328 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1329 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
1331 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1332 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001333
Russell King70db3d92005-07-27 11:34:27 +01001334 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335}
1336
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001337static int
1338ce4100_serial_setup(struct serial_private *priv,
1339 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001340 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001341{
1342 int ret;
1343
Maxime Bizon08ec2122012-10-19 10:45:07 +02001344 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001345 port->port.iotype = UPIO_MEM32;
1346 port->port.type = PORT_XSCALE;
1347 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1348 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001349
1350 return ret;
1351}
1352
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001353#define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1354#define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1355
Alan Cox29897082014-08-19 20:29:23 +03001356#define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1357#define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1358
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02001359#define PCI_DEVICE_ID_INTEL_BDW_UART1 0x9ce3
1360#define PCI_DEVICE_ID_INTEL_BDW_UART2 0x9ce4
1361
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001362#define BYT_PRV_CLK 0x800
1363#define BYT_PRV_CLK_EN (1 << 0)
1364#define BYT_PRV_CLK_M_VAL_SHIFT 1
1365#define BYT_PRV_CLK_N_VAL_SHIFT 16
1366#define BYT_PRV_CLK_UPDATE (1 << 31)
1367
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001368#define BYT_TX_OVF_INT 0x820
1369#define BYT_TX_OVF_INT_MASK (1 << 1)
1370
1371static void
1372byt_set_termios(struct uart_port *p, struct ktermios *termios,
1373 struct ktermios *old)
1374{
1375 unsigned int baud = tty_termios_baud_rate(termios);
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001376 unsigned long fref = 100000000, fuart = baud * 16;
1377 unsigned long w = BIT(15) - 1;
1378 unsigned long m, n;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001379 u32 reg;
1380
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001381 /* Get Fuart closer to Fref */
1382 fuart *= rounddown_pow_of_two(fref / fuart);
1383
Aaron Sierra50825c52014-03-03 19:54:29 -06001384 /*
1385 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1386 * dividers must be adjusted.
1387 *
1388 * uartclk = (m / n) * 100 MHz, where m <= n
1389 */
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001390 rational_best_approximation(fuart, fref, w, w, &m, &n);
1391 p->uartclk = fuart;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001392
1393 /* Reset the clock */
1394 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1395 writel(reg, p->membase + BYT_PRV_CLK);
1396 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1397 writel(reg, p->membase + BYT_PRV_CLK);
1398
Qipeng Zha0a6c3012015-07-29 18:23:32 +08001399 p->status &= ~UPSTAT_AUTOCTS;
1400 if (termios->c_cflag & CRTSCTS)
1401 p->status |= UPSTAT_AUTOCTS;
1402
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001403 serial8250_do_set_termios(p, termios, old);
1404}
1405
1406static bool byt_dma_filter(struct dma_chan *chan, void *param)
1407{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001408 struct dw_dma_slave *dws = param;
1409
1410 if (dws->dma_dev != chan->device->dev)
1411 return false;
1412
1413 chan->private = dws;
1414 return true;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001415}
1416
1417static int
1418byt_serial_setup(struct serial_private *priv,
1419 const struct pciserial_board *board,
1420 struct uart_8250_port *port, int idx)
1421{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001422 struct pci_dev *pdev = priv->dev;
1423 struct device *dev = port->port.dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001424 struct uart_8250_dma *dma;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001425 struct dw_dma_slave *tx_param, *rx_param;
1426 struct pci_dev *dma_dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001427 int ret;
1428
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001429 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001430 if (!dma)
1431 return -ENOMEM;
1432
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001433 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1434 if (!tx_param)
1435 return -ENOMEM;
1436
1437 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1438 if (!rx_param)
1439 return -ENOMEM;
1440
1441 switch (pdev->device) {
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001442 case PCI_DEVICE_ID_INTEL_BYT_UART1:
Alan Cox29897082014-08-19 20:29:23 +03001443 case PCI_DEVICE_ID_INTEL_BSW_UART1:
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02001444 case PCI_DEVICE_ID_INTEL_BDW_UART1:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001445 rx_param->src_id = 3;
1446 tx_param->dst_id = 2;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001447 break;
1448 case PCI_DEVICE_ID_INTEL_BYT_UART2:
Alan Cox29897082014-08-19 20:29:23 +03001449 case PCI_DEVICE_ID_INTEL_BSW_UART2:
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02001450 case PCI_DEVICE_ID_INTEL_BDW_UART2:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001451 rx_param->src_id = 5;
1452 tx_param->dst_id = 4;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001453 break;
1454 default:
1455 return -EINVAL;
1456 }
1457
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001458 rx_param->src_master = 1;
1459 rx_param->dst_master = 0;
1460
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001461 dma->rxconf.src_maxburst = 16;
1462
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001463 tx_param->src_master = 1;
1464 tx_param->dst_master = 0;
1465
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001466 dma->txconf.dst_maxburst = 16;
1467
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001468 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1469 rx_param->dma_dev = &dma_dev->dev;
1470 tx_param->dma_dev = &dma_dev->dev;
1471
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001472 dma->fn = byt_dma_filter;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001473 dma->rx_param = rx_param;
1474 dma->tx_param = tx_param;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001475
1476 ret = pci_default_setup(priv, board, port, idx);
1477 port->port.iotype = UPIO_MEM;
1478 port->port.type = PORT_16550A;
1479 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1480 port->port.set_termios = byt_set_termios;
1481 port->port.fifosize = 64;
1482 port->tx_loadsz = 64;
1483 port->dma = dma;
1484 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1485
1486 /* Disable Tx counter interrupts */
1487 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1488
1489 return ret;
1490}
1491
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001492static int
1493pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001494 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001495 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001496{
1497 return setup_port(priv, port, 2, idx * 8, 0);
1498}
1499
Stephen Hurdebebd492013-01-17 14:14:53 -08001500static int
1501pci_brcm_trumanage_setup(struct serial_private *priv,
1502 const struct pciserial_board *board,
1503 struct uart_8250_port *port, int idx)
1504{
1505 int ret = pci_default_setup(priv, board, port, idx);
1506
1507 port->port.type = PORT_BRCM_TRUMANAGE;
1508 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1509 return ret;
1510}
1511
Peter Hungfecf27a2015-07-28 11:59:24 +08001512/* RTS will control by MCR if this bit is 0 */
1513#define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1514/* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1515#define FINTEK_RTS_INVERT BIT(5)
1516
1517/* We should do proper H/W transceiver setting before change to RS485 mode */
1518static int pci_fintek_rs485_config(struct uart_port *port,
1519 struct serial_rs485 *rs485)
1520{
Geliang Tang30c6c352015-12-27 22:29:42 +08001521 struct pci_dev *pci_dev = to_pci_dev(port->dev);
Peter Hungfecf27a2015-07-28 11:59:24 +08001522 u8 setting;
1523 u8 *index = (u8 *) port->private_data;
Peter Hungfecf27a2015-07-28 11:59:24 +08001524
1525 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1526
Peter Hungd3159452015-08-05 14:44:53 +08001527 if (!rs485)
1528 rs485 = &port->rs485;
1529 else if (rs485->flags & SER_RS485_ENABLED)
Peter Hungfecf27a2015-07-28 11:59:24 +08001530 memset(rs485->padding, 0, sizeof(rs485->padding));
1531 else
1532 memset(rs485, 0, sizeof(*rs485));
1533
1534 /* F81504/508/512 not support RTS delay before or after send */
1535 rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
1536
1537 if (rs485->flags & SER_RS485_ENABLED) {
1538 /* Enable RTS H/W control mode */
1539 setting |= FINTEK_RTS_CONTROL_BY_HW;
1540
1541 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1542 /* RTS driving high on TX */
1543 setting &= ~FINTEK_RTS_INVERT;
1544 } else {
1545 /* RTS driving low on TX */
1546 setting |= FINTEK_RTS_INVERT;
1547 }
1548
1549 rs485->delay_rts_after_send = 0;
1550 rs485->delay_rts_before_send = 0;
1551 } else {
1552 /* Disable RTS H/W control mode */
1553 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1554 }
1555
1556 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
Peter Hungd3159452015-08-05 14:44:53 +08001557
1558 if (rs485 != &port->rs485)
1559 port->rs485 = *rs485;
1560
Peter Hungfecf27a2015-07-28 11:59:24 +08001561 return 0;
1562}
1563
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001564static int pci_fintek_setup(struct serial_private *priv,
1565 const struct pciserial_board *board,
1566 struct uart_8250_port *port, int idx)
1567{
1568 struct pci_dev *pdev = priv->dev;
Peter Hungfecf27a2015-07-28 11:59:24 +08001569 u8 *data;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001570 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001571 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001572
Peter Hung6a8bc232015-04-01 14:00:21 +08001573 config_base = 0x40 + 0x08 * idx;
1574
1575 /* Get the io address from configuration space */
1576 pci_read_config_word(pdev, config_base + 4, &iobase);
1577
1578 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1579
1580 port->port.iotype = UPIO_PORT;
1581 port->port.iobase = iobase;
Peter Hungfecf27a2015-07-28 11:59:24 +08001582 port->port.rs485_config = pci_fintek_rs485_config;
1583
1584 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1585 if (!data)
1586 return -ENOMEM;
1587
1588 /* preserve index in PCI configuration space */
1589 *data = idx;
1590 port->port.private_data = data;
Peter Hung6a8bc232015-04-01 14:00:21 +08001591
1592 return 0;
1593}
1594
1595static int pci_fintek_init(struct pci_dev *dev)
1596{
1597 unsigned long iobase;
1598 u32 max_port, i;
1599 u32 bar_data[3];
1600 u8 config_base;
Peter Hungd3159452015-08-05 14:44:53 +08001601 struct serial_private *priv = pci_get_drvdata(dev);
1602 struct uart_8250_port *port;
Peter Hung6a8bc232015-04-01 14:00:21 +08001603
1604 switch (dev->device) {
1605 case 0x1104: /* 4 ports */
1606 case 0x1108: /* 8 ports */
1607 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001608 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001609 case 0x1112: /* 12 ports */
1610 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001611 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001612 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001613 return -EINVAL;
1614 }
1615
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001616 /* Get the io address dispatch from the BIOS */
Peter Hung6a8bc232015-04-01 14:00:21 +08001617 pci_read_config_dword(dev, 0x24, &bar_data[0]);
1618 pci_read_config_dword(dev, 0x20, &bar_data[1]);
1619 pci_read_config_dword(dev, 0x1c, &bar_data[2]);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001620
Peter Hung6a8bc232015-04-01 14:00:21 +08001621 for (i = 0; i < max_port; ++i) {
1622 /* UART0 configuration offset start from 0x40 */
1623 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001624
Peter Hung6a8bc232015-04-01 14:00:21 +08001625 /* Calculate Real IO Port */
1626 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001627
Peter Hung6a8bc232015-04-01 14:00:21 +08001628 /* Enable UART I/O port */
1629 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001630
Peter Hung6a8bc232015-04-01 14:00:21 +08001631 /* Select 128-byte FIFO and 8x FIFO threshold */
1632 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001633
Peter Hung6a8bc232015-04-01 14:00:21 +08001634 /* LSB UART */
1635 pci_write_config_byte(dev, config_base + 0x04,
1636 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001637
Peter Hung6a8bc232015-04-01 14:00:21 +08001638 /* MSB UART */
1639 pci_write_config_byte(dev, config_base + 0x05,
1640 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001641
Peter Hung6a8bc232015-04-01 14:00:21 +08001642 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
Peter Hungfecf27a2015-07-28 11:59:24 +08001643
Peter Hungd3159452015-08-05 14:44:53 +08001644 if (priv) {
1645 /* re-apply RS232/485 mode when
1646 * pciserial_resume_ports()
1647 */
1648 port = serial8250_get_port(priv->line[i]);
1649 pci_fintek_rs485_config(&port->port, NULL);
1650 } else {
1651 /* First init without port data
1652 * force init to RS232 Mode
1653 */
1654 pci_write_config_byte(dev, config_base + 0x07, 0x01);
1655 }
Peter Hung6a8bc232015-04-01 14:00:21 +08001656 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001657
Peter Hung6a8bc232015-04-01 14:00:21 +08001658 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001659}
1660
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001661static int skip_tx_en_setup(struct serial_private *priv,
1662 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001663 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001664{
Alan Cox2655a2c2012-07-12 12:59:50 +01001665 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001666 dev_dbg(&priv->dev->dev,
1667 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1668 priv->dev->vendor, priv->dev->device,
1669 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001670
1671 return pci_default_setup(priv, board, port, idx);
1672}
1673
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001674static void kt_handle_break(struct uart_port *p)
1675{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001676 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001677 /*
1678 * On receipt of a BI, serial device in Intel ME (Intel
1679 * management engine) needs to have its fifos cleared for sane
1680 * SOL (Serial Over Lan) output.
1681 */
1682 serial8250_clear_and_reinit_fifos(up);
1683}
1684
1685static unsigned int kt_serial_in(struct uart_port *p, int offset)
1686{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001687 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001688 unsigned int val;
1689
1690 /*
1691 * When the Intel ME (management engine) gets reset its serial
1692 * port registers could return 0 momentarily. Functions like
1693 * serial8250_console_write, read and save the IER, perform
1694 * some operation and then restore it. In order to avoid
1695 * setting IER register inadvertently to 0, if the value read
1696 * is 0, double check with ier value in uart_8250_port and use
1697 * that instead. up->ier should be the same value as what is
1698 * currently configured.
1699 */
1700 val = inb(p->iobase + offset);
1701 if (offset == UART_IER) {
1702 if (val == 0)
1703 val = up->ier;
1704 }
1705 return val;
1706}
1707
Dan Williamsbc02d152012-04-06 11:49:50 -07001708static int kt_serial_setup(struct serial_private *priv,
1709 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001710 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001711{
Alan Cox2655a2c2012-07-12 12:59:50 +01001712 port->port.flags |= UPF_BUG_THRE;
1713 port->port.serial_in = kt_serial_in;
1714 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001715 return skip_tx_en_setup(priv, board, port, idx);
1716}
1717
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001718static int pci_eg20t_init(struct pci_dev *dev)
1719{
1720#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1721 return -ENODEV;
1722#else
1723 return 0;
1724#endif
1725}
1726
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001727#define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
1728#define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
1729
Søren Holm06315342011-09-02 22:55:37 +02001730static int
1731pci_xr17c154_setup(struct serial_private *priv,
1732 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001733 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001734{
Alan Cox2655a2c2012-07-12 12:59:50 +01001735 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001736 return pci_default_setup(priv, board, port, idx);
1737}
1738
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001739static inline int
1740xr17v35x_has_slave(struct serial_private *priv)
1741{
1742 const int dev_id = priv->dev->device;
1743
1744 return ((dev_id == PCI_DEVICE_ID_EXAR_XR17V4358) ||
1745 (dev_id == PCI_DEVICE_ID_EXAR_XR17V8358));
1746}
1747
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001748static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001749pci_xr17v35x_setup(struct serial_private *priv,
1750 const struct pciserial_board *board,
1751 struct uart_8250_port *port, int idx)
1752{
1753 u8 __iomem *p;
1754
1755 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001756 if (p == NULL)
1757 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001758
1759 port->port.flags |= UPF_EXAR_EFR;
1760
1761 /*
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001762 * Setup the uart clock for the devices on expansion slot to
1763 * half the clock speed of the main chip (which is 125MHz)
1764 */
1765 if (xr17v35x_has_slave(priv) && idx >= 8)
1766 port->port.uartclk = (7812500 * 16 / 2);
1767
1768 /*
Matt Schultedc96efb2012-11-19 09:12:04 -06001769 * Setup Multipurpose Input/Output pins.
1770 */
1771 if (idx == 0) {
1772 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1773 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1774 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1775 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1776 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1777 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1778 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1779 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1780 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1781 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1782 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1783 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1784 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001785 writeb(0x00, p + UART_EXAR_8XMODE);
1786 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1787 writeb(128, p + UART_EXAR_TXTRG);
1788 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001789 iounmap(p);
1790
1791 return pci_default_setup(priv, board, port, idx);
1792}
1793
Matt Schulte14faa8c2012-11-21 10:35:15 -06001794#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1795#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1796#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1797#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1798
1799static int
1800pci_fastcom335_setup(struct serial_private *priv,
1801 const struct pciserial_board *board,
1802 struct uart_8250_port *port, int idx)
1803{
1804 u8 __iomem *p;
1805
1806 p = pci_ioremap_bar(priv->dev, 0);
1807 if (p == NULL)
1808 return -ENOMEM;
1809
1810 port->port.flags |= UPF_EXAR_EFR;
1811
1812 /*
1813 * Setup Multipurpose Input/Output pins.
1814 */
1815 if (idx == 0) {
1816 switch (priv->dev->device) {
1817 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1818 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1819 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1820 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1821 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1822 break;
1823 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1824 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1825 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1826 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1827 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1828 break;
1829 }
1830 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1831 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1832 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1833 }
1834 writeb(0x00, p + UART_EXAR_8XMODE);
1835 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1836 writeb(32, p + UART_EXAR_TXTRG);
1837 writeb(32, p + UART_EXAR_RXTRG);
1838 iounmap(p);
1839
1840 return pci_default_setup(priv, board, port, idx);
1841}
1842
Matt Schultedc96efb2012-11-19 09:12:04 -06001843static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001844pci_wch_ch353_setup(struct serial_private *priv,
1845 const struct pciserial_board *board,
1846 struct uart_8250_port *port, int idx)
1847{
1848 port->port.flags |= UPF_FIXED_TYPE;
1849 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 return pci_default_setup(priv, board, port, idx);
1851}
1852
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001853static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001854pci_wch_ch38x_setup(struct serial_private *priv,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001855 const struct pciserial_board *board,
1856 struct uart_8250_port *port, int idx)
1857{
1858 port->port.flags |= UPF_FIXED_TYPE;
1859 port->port.type = PORT_16850;
1860 return pci_default_setup(priv, board, port, idx);
1861}
1862
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1864#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1865#define PCI_DEVICE_ID_OCTPRO 0x0001
1866#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1867#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1868#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1869#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001870#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1871#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001872#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001873#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001874#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001875#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1876#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001877#define PCI_DEVICE_ID_TITAN_200I 0x8028
1878#define PCI_DEVICE_ID_TITAN_400I 0x8048
1879#define PCI_DEVICE_ID_TITAN_800I 0x8088
1880#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1881#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1882#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1883#define PCI_DEVICE_ID_TITAN_100E 0xA010
1884#define PCI_DEVICE_ID_TITAN_200E 0xA012
1885#define PCI_DEVICE_ID_TITAN_400E 0xA013
1886#define PCI_DEVICE_ID_TITAN_800E 0xA014
1887#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1888#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001889#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001890#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1891#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1892#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1893#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001894#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001895#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001896#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001897#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001898#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001899#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001900#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1901#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001902#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001903#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alan Cox66835492012-08-16 12:01:33 +01001904#define PCI_VENDOR_ID_AGESTAR 0x5372
1905#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001906#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06001907#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1908#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06001909#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08001910#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001911#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01001912#define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
Matt Schulte14faa8c2012-11-21 10:35:15 -06001913
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001914#define PCI_VENDOR_ID_SUNIX 0x1fd4
1915#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1916
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001917#define PCIE_VENDOR_ID_WCH 0x1c00
1918#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001919#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Adam Lee89c043a2015-08-03 13:28:13 +08001921#define PCI_VENDOR_ID_PERICOM 0x12D8
1922#define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
1923#define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
1924#define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
1925#define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
1926
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001927/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1928#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001929#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001930
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931/*
1932 * Master list of serial port init/setup/exit quirks.
1933 * This does not describe the general nature of the port.
1934 * (ie, baud base, number and location of ports, etc)
1935 *
1936 * This list is ordered alphabetically by vendor then device.
1937 * Specific entries must come before more generic entries.
1938 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001939static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001941 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1942 */
1943 {
Ian Abbott086231f2013-07-16 16:14:39 +01001944 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001945 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001946 .subvendor = PCI_ANY_ID,
1947 .subdevice = PCI_ANY_ID,
1948 .setup = addidata_apci7800_setup,
1949 },
1950 /*
Russell King61a116e2006-07-03 15:22:35 +01001951 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 * It is not clear whether this applies to all products.
1953 */
1954 {
1955 .vendor = PCI_VENDOR_ID_AFAVLAB,
1956 .device = PCI_ANY_ID,
1957 .subvendor = PCI_ANY_ID,
1958 .subdevice = PCI_ANY_ID,
1959 .setup = afavlab_setup,
1960 },
1961 /*
1962 * HP Diva
1963 */
1964 {
1965 .vendor = PCI_VENDOR_ID_HP,
1966 .device = PCI_DEVICE_ID_HP_DIVA,
1967 .subvendor = PCI_ANY_ID,
1968 .subdevice = PCI_ANY_ID,
1969 .init = pci_hp_diva_init,
1970 .setup = pci_hp_diva_setup,
1971 },
1972 /*
1973 * Intel
1974 */
1975 {
1976 .vendor = PCI_VENDOR_ID_INTEL,
1977 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1978 .subvendor = 0xe4bf,
1979 .subdevice = PCI_ANY_ID,
1980 .init = pci_inteli960ni_init,
1981 .setup = pci_default_setup,
1982 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001983 {
1984 .vendor = PCI_VENDOR_ID_INTEL,
1985 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1986 .subvendor = PCI_ANY_ID,
1987 .subdevice = PCI_ANY_ID,
1988 .setup = skip_tx_en_setup,
1989 },
1990 {
1991 .vendor = PCI_VENDOR_ID_INTEL,
1992 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1993 .subvendor = PCI_ANY_ID,
1994 .subdevice = PCI_ANY_ID,
1995 .setup = skip_tx_en_setup,
1996 },
1997 {
1998 .vendor = PCI_VENDOR_ID_INTEL,
1999 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
2000 .subvendor = PCI_ANY_ID,
2001 .subdevice = PCI_ANY_ID,
2002 .setup = skip_tx_en_setup,
2003 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002004 {
2005 .vendor = PCI_VENDOR_ID_INTEL,
2006 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
2007 .subvendor = PCI_ANY_ID,
2008 .subdevice = PCI_ANY_ID,
2009 .setup = ce4100_serial_setup,
2010 },
Dan Williamsbc02d152012-04-06 11:49:50 -07002011 {
2012 .vendor = PCI_VENDOR_ID_INTEL,
2013 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
2014 .subvendor = PCI_ANY_ID,
2015 .subdevice = PCI_ANY_ID,
2016 .setup = kt_serial_setup,
2017 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002018 {
2019 .vendor = PCI_VENDOR_ID_INTEL,
2020 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
2021 .subvendor = PCI_ANY_ID,
2022 .subdevice = PCI_ANY_ID,
2023 .setup = byt_serial_setup,
2024 },
2025 {
2026 .vendor = PCI_VENDOR_ID_INTEL,
2027 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
2028 .subvendor = PCI_ANY_ID,
2029 .subdevice = PCI_ANY_ID,
2030 .setup = byt_serial_setup,
2031 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002032 {
2033 .vendor = PCI_VENDOR_ID_INTEL,
Alan Cox29897082014-08-19 20:29:23 +03002034 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
2035 .subvendor = PCI_ANY_ID,
2036 .subdevice = PCI_ANY_ID,
2037 .setup = byt_serial_setup,
2038 },
2039 {
2040 .vendor = PCI_VENDOR_ID_INTEL,
2041 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
2042 .subvendor = PCI_ANY_ID,
2043 .subdevice = PCI_ANY_ID,
2044 .setup = byt_serial_setup,
2045 },
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02002046 {
2047 .vendor = PCI_VENDOR_ID_INTEL,
2048 .device = PCI_DEVICE_ID_INTEL_BDW_UART1,
2049 .subvendor = PCI_ANY_ID,
2050 .subdevice = PCI_ANY_ID,
2051 .setup = byt_serial_setup,
2052 },
2053 {
2054 .vendor = PCI_VENDOR_ID_INTEL,
2055 .device = PCI_DEVICE_ID_INTEL_BDW_UART2,
2056 .subvendor = PCI_ANY_ID,
2057 .subdevice = PCI_ANY_ID,
2058 .setup = byt_serial_setup,
2059 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002061 * ITE
2062 */
2063 {
2064 .vendor = PCI_VENDOR_ID_ITE,
2065 .device = PCI_DEVICE_ID_ITE_8872,
2066 .subvendor = PCI_ANY_ID,
2067 .subdevice = PCI_ANY_ID,
2068 .init = pci_ite887x_init,
2069 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002070 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002071 },
2072 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002073 * National Instruments
2074 */
2075 {
2076 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01002077 .device = PCI_DEVICE_ID_NI_PCI23216,
2078 .subvendor = PCI_ANY_ID,
2079 .subdevice = PCI_ANY_ID,
2080 .init = pci_ni8420_init,
2081 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002082 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002083 },
2084 {
2085 .vendor = PCI_VENDOR_ID_NI,
2086 .device = PCI_DEVICE_ID_NI_PCI2328,
2087 .subvendor = PCI_ANY_ID,
2088 .subdevice = PCI_ANY_ID,
2089 .init = pci_ni8420_init,
2090 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002091 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002092 },
2093 {
2094 .vendor = PCI_VENDOR_ID_NI,
2095 .device = PCI_DEVICE_ID_NI_PCI2324,
2096 .subvendor = PCI_ANY_ID,
2097 .subdevice = PCI_ANY_ID,
2098 .init = pci_ni8420_init,
2099 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002100 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002101 },
2102 {
2103 .vendor = PCI_VENDOR_ID_NI,
2104 .device = PCI_DEVICE_ID_NI_PCI2322,
2105 .subvendor = PCI_ANY_ID,
2106 .subdevice = PCI_ANY_ID,
2107 .init = pci_ni8420_init,
2108 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002109 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002110 },
2111 {
2112 .vendor = PCI_VENDOR_ID_NI,
2113 .device = PCI_DEVICE_ID_NI_PCI2324I,
2114 .subvendor = PCI_ANY_ID,
2115 .subdevice = PCI_ANY_ID,
2116 .init = pci_ni8420_init,
2117 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002118 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002119 },
2120 {
2121 .vendor = PCI_VENDOR_ID_NI,
2122 .device = PCI_DEVICE_ID_NI_PCI2322I,
2123 .subvendor = PCI_ANY_ID,
2124 .subdevice = PCI_ANY_ID,
2125 .init = pci_ni8420_init,
2126 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002127 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002128 },
2129 {
2130 .vendor = PCI_VENDOR_ID_NI,
2131 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2132 .subvendor = PCI_ANY_ID,
2133 .subdevice = PCI_ANY_ID,
2134 .init = pci_ni8420_init,
2135 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002136 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002137 },
2138 {
2139 .vendor = PCI_VENDOR_ID_NI,
2140 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2141 .subvendor = PCI_ANY_ID,
2142 .subdevice = PCI_ANY_ID,
2143 .init = pci_ni8420_init,
2144 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002145 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002146 },
2147 {
2148 .vendor = PCI_VENDOR_ID_NI,
2149 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2150 .subvendor = PCI_ANY_ID,
2151 .subdevice = PCI_ANY_ID,
2152 .init = pci_ni8420_init,
2153 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002154 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002155 },
2156 {
2157 .vendor = PCI_VENDOR_ID_NI,
2158 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2159 .subvendor = PCI_ANY_ID,
2160 .subdevice = PCI_ANY_ID,
2161 .init = pci_ni8420_init,
2162 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002163 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002164 },
2165 {
2166 .vendor = PCI_VENDOR_ID_NI,
2167 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2168 .subvendor = PCI_ANY_ID,
2169 .subdevice = PCI_ANY_ID,
2170 .init = pci_ni8420_init,
2171 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002172 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002173 },
2174 {
2175 .vendor = PCI_VENDOR_ID_NI,
2176 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2177 .subvendor = PCI_ANY_ID,
2178 .subdevice = PCI_ANY_ID,
2179 .init = pci_ni8420_init,
2180 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002181 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002182 },
2183 {
2184 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002185 .device = PCI_ANY_ID,
2186 .subvendor = PCI_ANY_ID,
2187 .subdevice = PCI_ANY_ID,
2188 .init = pci_ni8430_init,
2189 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002190 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002191 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302192 /* Quatech */
2193 {
2194 .vendor = PCI_VENDOR_ID_QUATECH,
2195 .device = PCI_ANY_ID,
2196 .subvendor = PCI_ANY_ID,
2197 .subdevice = PCI_ANY_ID,
2198 .init = pci_quatech_init,
2199 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002200 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302201 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002202 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 * Panacom
2204 */
2205 {
2206 .vendor = PCI_VENDOR_ID_PANACOM,
2207 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2208 .subvendor = PCI_ANY_ID,
2209 .subdevice = PCI_ANY_ID,
2210 .init = pci_plx9050_init,
2211 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002212 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002213 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 {
2215 .vendor = PCI_VENDOR_ID_PANACOM,
2216 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2217 .subvendor = PCI_ANY_ID,
2218 .subdevice = PCI_ANY_ID,
2219 .init = pci_plx9050_init,
2220 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002221 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 },
2223 /*
2224 * PLX
2225 */
2226 {
2227 .vendor = PCI_VENDOR_ID_PLX,
2228 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002229 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2230 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2231 .init = pci_plx9050_init,
2232 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002233 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002234 },
2235 {
2236 .vendor = PCI_VENDOR_ID_PLX,
2237 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2239 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2240 .init = pci_plx9050_init,
2241 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002242 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 },
2244 {
2245 .vendor = PCI_VENDOR_ID_PLX,
2246 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2247 .subvendor = PCI_VENDOR_ID_PLX,
2248 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2249 .init = pci_plx9050_init,
2250 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002251 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 },
2253 /*
2254 * SBS Technologies, Inc., PMC-OCTALPRO 232
2255 */
2256 {
2257 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2258 .device = PCI_DEVICE_ID_OCTPRO,
2259 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2260 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2261 .init = sbs_init,
2262 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002263 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 },
2265 /*
2266 * SBS Technologies, Inc., PMC-OCTALPRO 422
2267 */
2268 {
2269 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2270 .device = PCI_DEVICE_ID_OCTPRO,
2271 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2272 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2273 .init = sbs_init,
2274 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002275 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 },
2277 /*
2278 * SBS Technologies, Inc., P-Octal 232
2279 */
2280 {
2281 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2282 .device = PCI_DEVICE_ID_OCTPRO,
2283 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2284 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2285 .init = sbs_init,
2286 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002287 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288 },
2289 /*
2290 * SBS Technologies, Inc., P-Octal 422
2291 */
2292 {
2293 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2294 .device = PCI_DEVICE_ID_OCTPRO,
2295 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2296 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2297 .init = sbs_init,
2298 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002299 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 /*
Russell King61a116e2006-07-03 15:22:35 +01002302 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 */
2304 {
2305 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002306 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307 .subvendor = PCI_ANY_ID,
2308 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002309 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002310 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311 },
2312 /*
2313 * Titan cards
2314 */
2315 {
2316 .vendor = PCI_VENDOR_ID_TITAN,
2317 .device = PCI_DEVICE_ID_TITAN_400L,
2318 .subvendor = PCI_ANY_ID,
2319 .subdevice = PCI_ANY_ID,
2320 .setup = titan_400l_800l_setup,
2321 },
2322 {
2323 .vendor = PCI_VENDOR_ID_TITAN,
2324 .device = PCI_DEVICE_ID_TITAN_800L,
2325 .subvendor = PCI_ANY_ID,
2326 .subdevice = PCI_ANY_ID,
2327 .setup = titan_400l_800l_setup,
2328 },
2329 /*
2330 * Timedia cards
2331 */
2332 {
2333 .vendor = PCI_VENDOR_ID_TIMEDIA,
2334 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2335 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2336 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002337 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 .init = pci_timedia_init,
2339 .setup = pci_timedia_setup,
2340 },
2341 {
2342 .vendor = PCI_VENDOR_ID_TIMEDIA,
2343 .device = PCI_ANY_ID,
2344 .subvendor = PCI_ANY_ID,
2345 .subdevice = PCI_ANY_ID,
2346 .setup = pci_timedia_setup,
2347 },
2348 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002349 * SUNIX (Timedia) cards
2350 * Do not "probe" for these cards as there is at least one combination
2351 * card that should be handled by parport_pc that doesn't match the
2352 * rule in pci_timedia_probe.
2353 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2354 * There are some boards with part number SER5037AL that report
2355 * subdevice ID 0x0002.
2356 */
2357 {
2358 .vendor = PCI_VENDOR_ID_SUNIX,
2359 .device = PCI_DEVICE_ID_SUNIX_1999,
2360 .subvendor = PCI_VENDOR_ID_SUNIX,
2361 .subdevice = PCI_ANY_ID,
2362 .init = pci_timedia_init,
2363 .setup = pci_timedia_setup,
2364 },
2365 /*
Søren Holm06315342011-09-02 22:55:37 +02002366 * Exar cards
2367 */
2368 {
2369 .vendor = PCI_VENDOR_ID_EXAR,
2370 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2371 .subvendor = PCI_ANY_ID,
2372 .subdevice = PCI_ANY_ID,
2373 .setup = pci_xr17c154_setup,
2374 },
2375 {
2376 .vendor = PCI_VENDOR_ID_EXAR,
2377 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2378 .subvendor = PCI_ANY_ID,
2379 .subdevice = PCI_ANY_ID,
2380 .setup = pci_xr17c154_setup,
2381 },
2382 {
2383 .vendor = PCI_VENDOR_ID_EXAR,
2384 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2385 .subvendor = PCI_ANY_ID,
2386 .subdevice = PCI_ANY_ID,
2387 .setup = pci_xr17c154_setup,
2388 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002389 {
2390 .vendor = PCI_VENDOR_ID_EXAR,
2391 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2392 .subvendor = PCI_ANY_ID,
2393 .subdevice = PCI_ANY_ID,
2394 .setup = pci_xr17v35x_setup,
2395 },
2396 {
2397 .vendor = PCI_VENDOR_ID_EXAR,
2398 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2399 .subvendor = PCI_ANY_ID,
2400 .subdevice = PCI_ANY_ID,
2401 .setup = pci_xr17v35x_setup,
2402 },
2403 {
2404 .vendor = PCI_VENDOR_ID_EXAR,
2405 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2406 .subvendor = PCI_ANY_ID,
2407 .subdevice = PCI_ANY_ID,
2408 .setup = pci_xr17v35x_setup,
2409 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002410 {
2411 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002412 .device = PCI_DEVICE_ID_EXAR_XR17V4358,
2413 .subvendor = PCI_ANY_ID,
2414 .subdevice = PCI_ANY_ID,
2415 .setup = pci_xr17v35x_setup,
2416 },
2417 {
2418 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002419 .device = PCI_DEVICE_ID_EXAR_XR17V8358,
2420 .subvendor = PCI_ANY_ID,
2421 .subdevice = PCI_ANY_ID,
2422 .setup = pci_xr17v35x_setup,
2423 },
Søren Holm06315342011-09-02 22:55:37 +02002424 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425 * Xircom cards
2426 */
2427 {
2428 .vendor = PCI_VENDOR_ID_XIRCOM,
2429 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2430 .subvendor = PCI_ANY_ID,
2431 .subdevice = PCI_ANY_ID,
2432 .init = pci_xircom_init,
2433 .setup = pci_default_setup,
2434 },
2435 /*
Russell King61a116e2006-07-03 15:22:35 +01002436 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 */
2438 {
2439 .vendor = PCI_VENDOR_ID_NETMOS,
2440 .device = PCI_ANY_ID,
2441 .subvendor = PCI_ANY_ID,
2442 .subdevice = PCI_ANY_ID,
2443 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002444 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 },
2446 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002447 * EndRun Technologies
2448 */
2449 {
2450 .vendor = PCI_VENDOR_ID_ENDRUN,
2451 .device = PCI_ANY_ID,
2452 .subvendor = PCI_ANY_ID,
2453 .subdevice = PCI_ANY_ID,
2454 .init = pci_endrun_init,
2455 .setup = pci_default_setup,
2456 },
2457 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002458 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002459 */
2460 {
2461 .vendor = PCI_VENDOR_ID_OXSEMI,
2462 .device = PCI_ANY_ID,
2463 .subvendor = PCI_ANY_ID,
2464 .subdevice = PCI_ANY_ID,
2465 .init = pci_oxsemi_tornado_init,
2466 .setup = pci_default_setup,
2467 },
2468 {
2469 .vendor = PCI_VENDOR_ID_MAINPINE,
2470 .device = PCI_ANY_ID,
2471 .subvendor = PCI_ANY_ID,
2472 .subdevice = PCI_ANY_ID,
2473 .init = pci_oxsemi_tornado_init,
2474 .setup = pci_default_setup,
2475 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002476 {
2477 .vendor = PCI_VENDOR_ID_DIGI,
2478 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2479 .subvendor = PCI_SUBVENDOR_ID_IBM,
2480 .subdevice = PCI_ANY_ID,
2481 .init = pci_oxsemi_tornado_init,
2482 .setup = pci_default_setup,
2483 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002484 {
2485 .vendor = PCI_VENDOR_ID_INTEL,
2486 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002487 .subvendor = PCI_ANY_ID,
2488 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002489 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002490 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002491 },
2492 {
2493 .vendor = PCI_VENDOR_ID_INTEL,
2494 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002495 .subvendor = PCI_ANY_ID,
2496 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002497 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002498 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002499 },
2500 {
2501 .vendor = PCI_VENDOR_ID_INTEL,
2502 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002503 .subvendor = PCI_ANY_ID,
2504 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002505 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002506 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002507 },
2508 {
2509 .vendor = PCI_VENDOR_ID_INTEL,
2510 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002511 .subvendor = PCI_ANY_ID,
2512 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002513 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002514 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002515 },
2516 {
2517 .vendor = 0x10DB,
2518 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002519 .subvendor = PCI_ANY_ID,
2520 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002521 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002522 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002523 },
2524 {
2525 .vendor = 0x10DB,
2526 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002527 .subvendor = PCI_ANY_ID,
2528 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002529 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002530 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002531 },
2532 {
2533 .vendor = 0x10DB,
2534 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002535 .subvendor = PCI_ANY_ID,
2536 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002537 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002538 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002539 },
2540 {
2541 .vendor = 0x10DB,
2542 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002543 .subvendor = PCI_ANY_ID,
2544 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002545 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002546 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002547 },
2548 {
2549 .vendor = 0x10DB,
2550 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002551 .subvendor = PCI_ANY_ID,
2552 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002553 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002554 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002555 },
Russell King9f2a0362009-01-02 13:44:20 +00002556 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002557 * Cronyx Omega PCI (PLX-chip based)
2558 */
2559 {
2560 .vendor = PCI_VENDOR_ID_PLX,
2561 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2562 .subvendor = PCI_ANY_ID,
2563 .subdevice = PCI_ANY_ID,
2564 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002565 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002566 /* WCH CH353 1S1P card (16550 clone) */
2567 {
2568 .vendor = PCI_VENDOR_ID_WCH,
2569 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2570 .subvendor = PCI_ANY_ID,
2571 .subdevice = PCI_ANY_ID,
2572 .setup = pci_wch_ch353_setup,
2573 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002574 /* WCH CH353 2S1P card (16550 clone) */
2575 {
Alan Cox27788c52012-09-04 16:21:06 +01002576 .vendor = PCI_VENDOR_ID_WCH,
2577 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2578 .subvendor = PCI_ANY_ID,
2579 .subdevice = PCI_ANY_ID,
2580 .setup = pci_wch_ch353_setup,
2581 },
2582 /* WCH CH353 4S card (16550 clone) */
2583 {
2584 .vendor = PCI_VENDOR_ID_WCH,
2585 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2586 .subvendor = PCI_ANY_ID,
2587 .subdevice = PCI_ANY_ID,
2588 .setup = pci_wch_ch353_setup,
2589 },
2590 /* WCH CH353 2S1PF card (16550 clone) */
2591 {
2592 .vendor = PCI_VENDOR_ID_WCH,
2593 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2594 .subvendor = PCI_ANY_ID,
2595 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002596 .setup = pci_wch_ch353_setup,
2597 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002598 /* WCH CH352 2S card (16550 clone) */
2599 {
2600 .vendor = PCI_VENDOR_ID_WCH,
2601 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2602 .subvendor = PCI_ANY_ID,
2603 .subdevice = PCI_ANY_ID,
2604 .setup = pci_wch_ch353_setup,
2605 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002606 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002607 {
2608 .vendor = PCIE_VENDOR_ID_WCH,
2609 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2610 .subvendor = PCI_ANY_ID,
2611 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002612 .setup = pci_wch_ch38x_setup,
2613 },
2614 /* WCH CH384 4S card (16850 clone) */
2615 {
2616 .vendor = PCIE_VENDOR_ID_WCH,
2617 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2618 .subvendor = PCI_ANY_ID,
2619 .subdevice = PCI_ANY_ID,
2620 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002621 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002622 /*
2623 * ASIX devices with FIFO bug
2624 */
2625 {
2626 .vendor = PCI_VENDOR_ID_ASIX,
2627 .device = PCI_ANY_ID,
2628 .subvendor = PCI_ANY_ID,
2629 .subdevice = PCI_ANY_ID,
2630 .setup = pci_asix_setup,
2631 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002632 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002633 * Commtech, Inc. Fastcom adapters
2634 *
2635 */
2636 {
2637 .vendor = PCI_VENDOR_ID_COMMTECH,
2638 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2639 .subvendor = PCI_ANY_ID,
2640 .subdevice = PCI_ANY_ID,
2641 .setup = pci_fastcom335_setup,
2642 },
2643 {
2644 .vendor = PCI_VENDOR_ID_COMMTECH,
2645 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2646 .subvendor = PCI_ANY_ID,
2647 .subdevice = PCI_ANY_ID,
2648 .setup = pci_fastcom335_setup,
2649 },
2650 {
2651 .vendor = PCI_VENDOR_ID_COMMTECH,
2652 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2653 .subvendor = PCI_ANY_ID,
2654 .subdevice = PCI_ANY_ID,
2655 .setup = pci_fastcom335_setup,
2656 },
2657 {
2658 .vendor = PCI_VENDOR_ID_COMMTECH,
2659 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2660 .subvendor = PCI_ANY_ID,
2661 .subdevice = PCI_ANY_ID,
2662 .setup = pci_fastcom335_setup,
2663 },
2664 {
2665 .vendor = PCI_VENDOR_ID_COMMTECH,
2666 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2667 .subvendor = PCI_ANY_ID,
2668 .subdevice = PCI_ANY_ID,
2669 .setup = pci_xr17v35x_setup,
2670 },
2671 {
2672 .vendor = PCI_VENDOR_ID_COMMTECH,
2673 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2674 .subvendor = PCI_ANY_ID,
2675 .subdevice = PCI_ANY_ID,
2676 .setup = pci_xr17v35x_setup,
2677 },
2678 {
2679 .vendor = PCI_VENDOR_ID_COMMTECH,
2680 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2681 .subvendor = PCI_ANY_ID,
2682 .subdevice = PCI_ANY_ID,
2683 .setup = pci_xr17v35x_setup,
2684 },
2685 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002686 * Broadcom TruManage (NetXtreme)
2687 */
2688 {
2689 .vendor = PCI_VENDOR_ID_BROADCOM,
2690 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2691 .subvendor = PCI_ANY_ID,
2692 .subdevice = PCI_ANY_ID,
2693 .setup = pci_brcm_trumanage_setup,
2694 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002695 {
2696 .vendor = 0x1c29,
2697 .device = 0x1104,
2698 .subvendor = PCI_ANY_ID,
2699 .subdevice = PCI_ANY_ID,
2700 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002701 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002702 },
2703 {
2704 .vendor = 0x1c29,
2705 .device = 0x1108,
2706 .subvendor = PCI_ANY_ID,
2707 .subdevice = PCI_ANY_ID,
2708 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002709 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002710 },
2711 {
2712 .vendor = 0x1c29,
2713 .device = 0x1112,
2714 .subvendor = PCI_ANY_ID,
2715 .subdevice = PCI_ANY_ID,
2716 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002717 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002718 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002719
2720 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 * Default "match everything" terminator entry
2722 */
2723 {
2724 .vendor = PCI_ANY_ID,
2725 .device = PCI_ANY_ID,
2726 .subvendor = PCI_ANY_ID,
2727 .subdevice = PCI_ANY_ID,
2728 .setup = pci_default_setup,
2729 }
2730};
2731
2732static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2733{
2734 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2735}
2736
2737static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2738{
2739 struct pci_serial_quirk *quirk;
2740
2741 for (quirk = pci_serial_quirks; ; quirk++)
2742 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2743 quirk_id_matches(quirk->device, dev->device) &&
2744 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2745 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002746 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002747 return quirk;
2748}
2749
Andrew Mortondd68e882006-01-05 10:55:26 +00002750static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002751 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752{
2753 if (board->flags & FL_NOIRQ)
2754 return 0;
2755 else
2756 return dev->irq;
2757}
2758
2759/*
2760 * This is the configuration table for all of the PCI serial boards
2761 * which we support. It is directly indexed by the pci_board_num_t enum
2762 * value, which is encoded in the pci_device_id PCI probe table's
2763 * driver_data member.
2764 *
2765 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002766 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002768 * bn = PCI BAR number
2769 * bt = Index using PCI BARs
2770 * n = number of serial ports
2771 * baud = baud rate
2772 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002774 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002775 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776 * Please note: in theory if n = 1, _bt infix should make no difference.
2777 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2778 */
2779enum pci_board_num_t {
2780 pbn_default = 0,
2781
2782 pbn_b0_1_115200,
2783 pbn_b0_2_115200,
2784 pbn_b0_4_115200,
2785 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002786 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787
2788 pbn_b0_1_921600,
2789 pbn_b0_2_921600,
2790 pbn_b0_4_921600,
2791
David Ransondb1de152005-07-27 11:43:55 -07002792 pbn_b0_2_1130000,
2793
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002794 pbn_b0_4_1152000,
2795
Matt Schulte14faa8c2012-11-21 10:35:15 -06002796 pbn_b0_2_1152000_200,
2797 pbn_b0_4_1152000_200,
2798 pbn_b0_8_1152000_200,
2799
Gareth Howlett26e92862006-01-04 17:00:42 +00002800 pbn_b0_2_1843200,
2801 pbn_b0_4_1843200,
2802
2803 pbn_b0_2_1843200_200,
2804 pbn_b0_4_1843200_200,
2805 pbn_b0_8_1843200_200,
2806
Lee Howard7106b4e2008-10-21 13:48:58 +01002807 pbn_b0_1_4000000,
2808
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809 pbn_b0_bt_1_115200,
2810 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002811 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002812 pbn_b0_bt_8_115200,
2813
2814 pbn_b0_bt_1_460800,
2815 pbn_b0_bt_2_460800,
2816 pbn_b0_bt_4_460800,
2817
2818 pbn_b0_bt_1_921600,
2819 pbn_b0_bt_2_921600,
2820 pbn_b0_bt_4_921600,
2821 pbn_b0_bt_8_921600,
2822
2823 pbn_b1_1_115200,
2824 pbn_b1_2_115200,
2825 pbn_b1_4_115200,
2826 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002827 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828
2829 pbn_b1_1_921600,
2830 pbn_b1_2_921600,
2831 pbn_b1_4_921600,
2832 pbn_b1_8_921600,
2833
Gareth Howlett26e92862006-01-04 17:00:42 +00002834 pbn_b1_2_1250000,
2835
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002836 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002837 pbn_b1_bt_2_115200,
2838 pbn_b1_bt_4_115200,
2839
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840 pbn_b1_bt_2_921600,
2841
2842 pbn_b1_1_1382400,
2843 pbn_b1_2_1382400,
2844 pbn_b1_4_1382400,
2845 pbn_b1_8_1382400,
2846
2847 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002848 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002849 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 pbn_b2_8_115200,
2851
2852 pbn_b2_1_460800,
2853 pbn_b2_4_460800,
2854 pbn_b2_8_460800,
2855 pbn_b2_16_460800,
2856
2857 pbn_b2_1_921600,
2858 pbn_b2_4_921600,
2859 pbn_b2_8_921600,
2860
Lytochkin Borise8470032010-07-26 10:02:26 +04002861 pbn_b2_8_1152000,
2862
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 pbn_b2_bt_1_115200,
2864 pbn_b2_bt_2_115200,
2865 pbn_b2_bt_4_115200,
2866
2867 pbn_b2_bt_2_921600,
2868 pbn_b2_bt_4_921600,
2869
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002870 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 pbn_b3_4_115200,
2872 pbn_b3_8_115200,
2873
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002874 pbn_b4_bt_2_921600,
2875 pbn_b4_bt_4_921600,
2876 pbn_b4_bt_8_921600,
2877
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878 /*
2879 * Board-specific versions.
2880 */
2881 pbn_panacom,
2882 pbn_panacom2,
2883 pbn_panacom4,
2884 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002885 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002887 pbn_oxsemi_1_4000000,
2888 pbn_oxsemi_2_4000000,
2889 pbn_oxsemi_4_4000000,
2890 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891 pbn_intel_i960,
2892 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 pbn_computone_4,
2894 pbn_computone_6,
2895 pbn_computone_8,
2896 pbn_sbsxrsio,
2897 pbn_exar_XR17C152,
2898 pbn_exar_XR17C154,
2899 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06002900 pbn_exar_XR17V352,
2901 pbn_exar_XR17V354,
2902 pbn_exar_XR17V358,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002903 pbn_exar_XR17V4358,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002904 pbn_exar_XR17V8358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07002905 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07002906 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002907 pbn_ni8430_2,
2908 pbn_ni8430_4,
2909 pbn_ni8430_8,
2910 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002911 pbn_ADDIDATA_PCIe_1_3906250,
2912 pbn_ADDIDATA_PCIe_2_3906250,
2913 pbn_ADDIDATA_PCIe_4_3906250,
2914 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002915 pbn_ce4100_1_115200,
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002916 pbn_byt,
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002917 pbn_qrk,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002918 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002919 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002920 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002921 pbn_fintek_4,
2922 pbn_fintek_8,
2923 pbn_fintek_12,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002924 pbn_wch384_4,
Adam Lee89c043a2015-08-03 13:28:13 +08002925 pbn_pericom_PI7C9X7951,
2926 pbn_pericom_PI7C9X7952,
2927 pbn_pericom_PI7C9X7954,
2928 pbn_pericom_PI7C9X7958,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929};
2930
2931/*
2932 * uart_offset - the space between channels
2933 * reg_shift - describes how the UART registers are mapped
2934 * to PCI memory by the card.
2935 * For example IER register on SBS, Inc. PMC-OctPro is located at
2936 * offset 0x10 from the UART base, while UART_IER is defined as 1
2937 * in include/linux/serial_reg.h,
2938 * see first lines of serial_in() and serial_out() in 8250.c
2939*/
2940
Bill Pembertonde88b342012-11-19 13:24:32 -05002941static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942 [pbn_default] = {
2943 .flags = FL_BASE0,
2944 .num_ports = 1,
2945 .base_baud = 115200,
2946 .uart_offset = 8,
2947 },
2948 [pbn_b0_1_115200] = {
2949 .flags = FL_BASE0,
2950 .num_ports = 1,
2951 .base_baud = 115200,
2952 .uart_offset = 8,
2953 },
2954 [pbn_b0_2_115200] = {
2955 .flags = FL_BASE0,
2956 .num_ports = 2,
2957 .base_baud = 115200,
2958 .uart_offset = 8,
2959 },
2960 [pbn_b0_4_115200] = {
2961 .flags = FL_BASE0,
2962 .num_ports = 4,
2963 .base_baud = 115200,
2964 .uart_offset = 8,
2965 },
2966 [pbn_b0_5_115200] = {
2967 .flags = FL_BASE0,
2968 .num_ports = 5,
2969 .base_baud = 115200,
2970 .uart_offset = 8,
2971 },
Alan Coxbf0df632007-10-16 01:24:00 -07002972 [pbn_b0_8_115200] = {
2973 .flags = FL_BASE0,
2974 .num_ports = 8,
2975 .base_baud = 115200,
2976 .uart_offset = 8,
2977 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978 [pbn_b0_1_921600] = {
2979 .flags = FL_BASE0,
2980 .num_ports = 1,
2981 .base_baud = 921600,
2982 .uart_offset = 8,
2983 },
2984 [pbn_b0_2_921600] = {
2985 .flags = FL_BASE0,
2986 .num_ports = 2,
2987 .base_baud = 921600,
2988 .uart_offset = 8,
2989 },
2990 [pbn_b0_4_921600] = {
2991 .flags = FL_BASE0,
2992 .num_ports = 4,
2993 .base_baud = 921600,
2994 .uart_offset = 8,
2995 },
David Ransondb1de152005-07-27 11:43:55 -07002996
2997 [pbn_b0_2_1130000] = {
2998 .flags = FL_BASE0,
2999 .num_ports = 2,
3000 .base_baud = 1130000,
3001 .uart_offset = 8,
3002 },
3003
Andrey Paninfbc0dc02005-07-18 11:38:09 +01003004 [pbn_b0_4_1152000] = {
3005 .flags = FL_BASE0,
3006 .num_ports = 4,
3007 .base_baud = 1152000,
3008 .uart_offset = 8,
3009 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010
Matt Schulte14faa8c2012-11-21 10:35:15 -06003011 [pbn_b0_2_1152000_200] = {
3012 .flags = FL_BASE0,
3013 .num_ports = 2,
3014 .base_baud = 1152000,
3015 .uart_offset = 0x200,
3016 },
3017
3018 [pbn_b0_4_1152000_200] = {
3019 .flags = FL_BASE0,
3020 .num_ports = 4,
3021 .base_baud = 1152000,
3022 .uart_offset = 0x200,
3023 },
3024
3025 [pbn_b0_8_1152000_200] = {
3026 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06003027 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06003028 .base_baud = 1152000,
3029 .uart_offset = 0x200,
3030 },
3031
Gareth Howlett26e92862006-01-04 17:00:42 +00003032 [pbn_b0_2_1843200] = {
3033 .flags = FL_BASE0,
3034 .num_ports = 2,
3035 .base_baud = 1843200,
3036 .uart_offset = 8,
3037 },
3038 [pbn_b0_4_1843200] = {
3039 .flags = FL_BASE0,
3040 .num_ports = 4,
3041 .base_baud = 1843200,
3042 .uart_offset = 8,
3043 },
3044
3045 [pbn_b0_2_1843200_200] = {
3046 .flags = FL_BASE0,
3047 .num_ports = 2,
3048 .base_baud = 1843200,
3049 .uart_offset = 0x200,
3050 },
3051 [pbn_b0_4_1843200_200] = {
3052 .flags = FL_BASE0,
3053 .num_ports = 4,
3054 .base_baud = 1843200,
3055 .uart_offset = 0x200,
3056 },
3057 [pbn_b0_8_1843200_200] = {
3058 .flags = FL_BASE0,
3059 .num_ports = 8,
3060 .base_baud = 1843200,
3061 .uart_offset = 0x200,
3062 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003063 [pbn_b0_1_4000000] = {
3064 .flags = FL_BASE0,
3065 .num_ports = 1,
3066 .base_baud = 4000000,
3067 .uart_offset = 8,
3068 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003069
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070 [pbn_b0_bt_1_115200] = {
3071 .flags = FL_BASE0|FL_BASE_BARS,
3072 .num_ports = 1,
3073 .base_baud = 115200,
3074 .uart_offset = 8,
3075 },
3076 [pbn_b0_bt_2_115200] = {
3077 .flags = FL_BASE0|FL_BASE_BARS,
3078 .num_ports = 2,
3079 .base_baud = 115200,
3080 .uart_offset = 8,
3081 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003082 [pbn_b0_bt_4_115200] = {
3083 .flags = FL_BASE0|FL_BASE_BARS,
3084 .num_ports = 4,
3085 .base_baud = 115200,
3086 .uart_offset = 8,
3087 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088 [pbn_b0_bt_8_115200] = {
3089 .flags = FL_BASE0|FL_BASE_BARS,
3090 .num_ports = 8,
3091 .base_baud = 115200,
3092 .uart_offset = 8,
3093 },
3094
3095 [pbn_b0_bt_1_460800] = {
3096 .flags = FL_BASE0|FL_BASE_BARS,
3097 .num_ports = 1,
3098 .base_baud = 460800,
3099 .uart_offset = 8,
3100 },
3101 [pbn_b0_bt_2_460800] = {
3102 .flags = FL_BASE0|FL_BASE_BARS,
3103 .num_ports = 2,
3104 .base_baud = 460800,
3105 .uart_offset = 8,
3106 },
3107 [pbn_b0_bt_4_460800] = {
3108 .flags = FL_BASE0|FL_BASE_BARS,
3109 .num_ports = 4,
3110 .base_baud = 460800,
3111 .uart_offset = 8,
3112 },
3113
3114 [pbn_b0_bt_1_921600] = {
3115 .flags = FL_BASE0|FL_BASE_BARS,
3116 .num_ports = 1,
3117 .base_baud = 921600,
3118 .uart_offset = 8,
3119 },
3120 [pbn_b0_bt_2_921600] = {
3121 .flags = FL_BASE0|FL_BASE_BARS,
3122 .num_ports = 2,
3123 .base_baud = 921600,
3124 .uart_offset = 8,
3125 },
3126 [pbn_b0_bt_4_921600] = {
3127 .flags = FL_BASE0|FL_BASE_BARS,
3128 .num_ports = 4,
3129 .base_baud = 921600,
3130 .uart_offset = 8,
3131 },
3132 [pbn_b0_bt_8_921600] = {
3133 .flags = FL_BASE0|FL_BASE_BARS,
3134 .num_ports = 8,
3135 .base_baud = 921600,
3136 .uart_offset = 8,
3137 },
3138
3139 [pbn_b1_1_115200] = {
3140 .flags = FL_BASE1,
3141 .num_ports = 1,
3142 .base_baud = 115200,
3143 .uart_offset = 8,
3144 },
3145 [pbn_b1_2_115200] = {
3146 .flags = FL_BASE1,
3147 .num_ports = 2,
3148 .base_baud = 115200,
3149 .uart_offset = 8,
3150 },
3151 [pbn_b1_4_115200] = {
3152 .flags = FL_BASE1,
3153 .num_ports = 4,
3154 .base_baud = 115200,
3155 .uart_offset = 8,
3156 },
3157 [pbn_b1_8_115200] = {
3158 .flags = FL_BASE1,
3159 .num_ports = 8,
3160 .base_baud = 115200,
3161 .uart_offset = 8,
3162 },
Will Page04bf7e72009-04-06 17:32:15 +01003163 [pbn_b1_16_115200] = {
3164 .flags = FL_BASE1,
3165 .num_ports = 16,
3166 .base_baud = 115200,
3167 .uart_offset = 8,
3168 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003169
3170 [pbn_b1_1_921600] = {
3171 .flags = FL_BASE1,
3172 .num_ports = 1,
3173 .base_baud = 921600,
3174 .uart_offset = 8,
3175 },
3176 [pbn_b1_2_921600] = {
3177 .flags = FL_BASE1,
3178 .num_ports = 2,
3179 .base_baud = 921600,
3180 .uart_offset = 8,
3181 },
3182 [pbn_b1_4_921600] = {
3183 .flags = FL_BASE1,
3184 .num_ports = 4,
3185 .base_baud = 921600,
3186 .uart_offset = 8,
3187 },
3188 [pbn_b1_8_921600] = {
3189 .flags = FL_BASE1,
3190 .num_ports = 8,
3191 .base_baud = 921600,
3192 .uart_offset = 8,
3193 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003194 [pbn_b1_2_1250000] = {
3195 .flags = FL_BASE1,
3196 .num_ports = 2,
3197 .base_baud = 1250000,
3198 .uart_offset = 8,
3199 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003201 [pbn_b1_bt_1_115200] = {
3202 .flags = FL_BASE1|FL_BASE_BARS,
3203 .num_ports = 1,
3204 .base_baud = 115200,
3205 .uart_offset = 8,
3206 },
Will Page04bf7e72009-04-06 17:32:15 +01003207 [pbn_b1_bt_2_115200] = {
3208 .flags = FL_BASE1|FL_BASE_BARS,
3209 .num_ports = 2,
3210 .base_baud = 115200,
3211 .uart_offset = 8,
3212 },
3213 [pbn_b1_bt_4_115200] = {
3214 .flags = FL_BASE1|FL_BASE_BARS,
3215 .num_ports = 4,
3216 .base_baud = 115200,
3217 .uart_offset = 8,
3218 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003219
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220 [pbn_b1_bt_2_921600] = {
3221 .flags = FL_BASE1|FL_BASE_BARS,
3222 .num_ports = 2,
3223 .base_baud = 921600,
3224 .uart_offset = 8,
3225 },
3226
3227 [pbn_b1_1_1382400] = {
3228 .flags = FL_BASE1,
3229 .num_ports = 1,
3230 .base_baud = 1382400,
3231 .uart_offset = 8,
3232 },
3233 [pbn_b1_2_1382400] = {
3234 .flags = FL_BASE1,
3235 .num_ports = 2,
3236 .base_baud = 1382400,
3237 .uart_offset = 8,
3238 },
3239 [pbn_b1_4_1382400] = {
3240 .flags = FL_BASE1,
3241 .num_ports = 4,
3242 .base_baud = 1382400,
3243 .uart_offset = 8,
3244 },
3245 [pbn_b1_8_1382400] = {
3246 .flags = FL_BASE1,
3247 .num_ports = 8,
3248 .base_baud = 1382400,
3249 .uart_offset = 8,
3250 },
3251
3252 [pbn_b2_1_115200] = {
3253 .flags = FL_BASE2,
3254 .num_ports = 1,
3255 .base_baud = 115200,
3256 .uart_offset = 8,
3257 },
Peter Horton737c1752006-08-26 09:07:36 +01003258 [pbn_b2_2_115200] = {
3259 .flags = FL_BASE2,
3260 .num_ports = 2,
3261 .base_baud = 115200,
3262 .uart_offset = 8,
3263 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003264 [pbn_b2_4_115200] = {
3265 .flags = FL_BASE2,
3266 .num_ports = 4,
3267 .base_baud = 115200,
3268 .uart_offset = 8,
3269 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270 [pbn_b2_8_115200] = {
3271 .flags = FL_BASE2,
3272 .num_ports = 8,
3273 .base_baud = 115200,
3274 .uart_offset = 8,
3275 },
3276
3277 [pbn_b2_1_460800] = {
3278 .flags = FL_BASE2,
3279 .num_ports = 1,
3280 .base_baud = 460800,
3281 .uart_offset = 8,
3282 },
3283 [pbn_b2_4_460800] = {
3284 .flags = FL_BASE2,
3285 .num_ports = 4,
3286 .base_baud = 460800,
3287 .uart_offset = 8,
3288 },
3289 [pbn_b2_8_460800] = {
3290 .flags = FL_BASE2,
3291 .num_ports = 8,
3292 .base_baud = 460800,
3293 .uart_offset = 8,
3294 },
3295 [pbn_b2_16_460800] = {
3296 .flags = FL_BASE2,
3297 .num_ports = 16,
3298 .base_baud = 460800,
3299 .uart_offset = 8,
3300 },
3301
3302 [pbn_b2_1_921600] = {
3303 .flags = FL_BASE2,
3304 .num_ports = 1,
3305 .base_baud = 921600,
3306 .uart_offset = 8,
3307 },
3308 [pbn_b2_4_921600] = {
3309 .flags = FL_BASE2,
3310 .num_ports = 4,
3311 .base_baud = 921600,
3312 .uart_offset = 8,
3313 },
3314 [pbn_b2_8_921600] = {
3315 .flags = FL_BASE2,
3316 .num_ports = 8,
3317 .base_baud = 921600,
3318 .uart_offset = 8,
3319 },
3320
Lytochkin Borise8470032010-07-26 10:02:26 +04003321 [pbn_b2_8_1152000] = {
3322 .flags = FL_BASE2,
3323 .num_ports = 8,
3324 .base_baud = 1152000,
3325 .uart_offset = 8,
3326 },
3327
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328 [pbn_b2_bt_1_115200] = {
3329 .flags = FL_BASE2|FL_BASE_BARS,
3330 .num_ports = 1,
3331 .base_baud = 115200,
3332 .uart_offset = 8,
3333 },
3334 [pbn_b2_bt_2_115200] = {
3335 .flags = FL_BASE2|FL_BASE_BARS,
3336 .num_ports = 2,
3337 .base_baud = 115200,
3338 .uart_offset = 8,
3339 },
3340 [pbn_b2_bt_4_115200] = {
3341 .flags = FL_BASE2|FL_BASE_BARS,
3342 .num_ports = 4,
3343 .base_baud = 115200,
3344 .uart_offset = 8,
3345 },
3346
3347 [pbn_b2_bt_2_921600] = {
3348 .flags = FL_BASE2|FL_BASE_BARS,
3349 .num_ports = 2,
3350 .base_baud = 921600,
3351 .uart_offset = 8,
3352 },
3353 [pbn_b2_bt_4_921600] = {
3354 .flags = FL_BASE2|FL_BASE_BARS,
3355 .num_ports = 4,
3356 .base_baud = 921600,
3357 .uart_offset = 8,
3358 },
3359
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003360 [pbn_b3_2_115200] = {
3361 .flags = FL_BASE3,
3362 .num_ports = 2,
3363 .base_baud = 115200,
3364 .uart_offset = 8,
3365 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366 [pbn_b3_4_115200] = {
3367 .flags = FL_BASE3,
3368 .num_ports = 4,
3369 .base_baud = 115200,
3370 .uart_offset = 8,
3371 },
3372 [pbn_b3_8_115200] = {
3373 .flags = FL_BASE3,
3374 .num_ports = 8,
3375 .base_baud = 115200,
3376 .uart_offset = 8,
3377 },
3378
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003379 [pbn_b4_bt_2_921600] = {
3380 .flags = FL_BASE4,
3381 .num_ports = 2,
3382 .base_baud = 921600,
3383 .uart_offset = 8,
3384 },
3385 [pbn_b4_bt_4_921600] = {
3386 .flags = FL_BASE4,
3387 .num_ports = 4,
3388 .base_baud = 921600,
3389 .uart_offset = 8,
3390 },
3391 [pbn_b4_bt_8_921600] = {
3392 .flags = FL_BASE4,
3393 .num_ports = 8,
3394 .base_baud = 921600,
3395 .uart_offset = 8,
3396 },
3397
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398 /*
3399 * Entries following this are board-specific.
3400 */
3401
3402 /*
3403 * Panacom - IOMEM
3404 */
3405 [pbn_panacom] = {
3406 .flags = FL_BASE2,
3407 .num_ports = 2,
3408 .base_baud = 921600,
3409 .uart_offset = 0x400,
3410 .reg_shift = 7,
3411 },
3412 [pbn_panacom2] = {
3413 .flags = FL_BASE2|FL_BASE_BARS,
3414 .num_ports = 2,
3415 .base_baud = 921600,
3416 .uart_offset = 0x400,
3417 .reg_shift = 7,
3418 },
3419 [pbn_panacom4] = {
3420 .flags = FL_BASE2|FL_BASE_BARS,
3421 .num_ports = 4,
3422 .base_baud = 921600,
3423 .uart_offset = 0x400,
3424 .reg_shift = 7,
3425 },
3426
3427 /* I think this entry is broken - the first_offset looks wrong --rmk */
3428 [pbn_plx_romulus] = {
3429 .flags = FL_BASE2,
3430 .num_ports = 4,
3431 .base_baud = 921600,
3432 .uart_offset = 8 << 2,
3433 .reg_shift = 2,
3434 .first_offset = 0x03,
3435 },
3436
3437 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003438 * EndRun Technologies
3439 * Uses the size of PCI Base region 0 to
3440 * signal now many ports are available
3441 * 2 port 952 Uart support
3442 */
3443 [pbn_endrun_2_4000000] = {
3444 .flags = FL_BASE0,
3445 .num_ports = 2,
3446 .base_baud = 4000000,
3447 .uart_offset = 0x200,
3448 .first_offset = 0x1000,
3449 },
3450
3451 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003452 * This board uses the size of PCI Base region 0 to
3453 * signal now many ports are available
3454 */
3455 [pbn_oxsemi] = {
3456 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3457 .num_ports = 32,
3458 .base_baud = 115200,
3459 .uart_offset = 8,
3460 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003461 [pbn_oxsemi_1_4000000] = {
3462 .flags = FL_BASE0,
3463 .num_ports = 1,
3464 .base_baud = 4000000,
3465 .uart_offset = 0x200,
3466 .first_offset = 0x1000,
3467 },
3468 [pbn_oxsemi_2_4000000] = {
3469 .flags = FL_BASE0,
3470 .num_ports = 2,
3471 .base_baud = 4000000,
3472 .uart_offset = 0x200,
3473 .first_offset = 0x1000,
3474 },
3475 [pbn_oxsemi_4_4000000] = {
3476 .flags = FL_BASE0,
3477 .num_ports = 4,
3478 .base_baud = 4000000,
3479 .uart_offset = 0x200,
3480 .first_offset = 0x1000,
3481 },
3482 [pbn_oxsemi_8_4000000] = {
3483 .flags = FL_BASE0,
3484 .num_ports = 8,
3485 .base_baud = 4000000,
3486 .uart_offset = 0x200,
3487 .first_offset = 0x1000,
3488 },
3489
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490
3491 /*
3492 * EKF addition for i960 Boards form EKF with serial port.
3493 * Max 256 ports.
3494 */
3495 [pbn_intel_i960] = {
3496 .flags = FL_BASE0,
3497 .num_ports = 32,
3498 .base_baud = 921600,
3499 .uart_offset = 8 << 2,
3500 .reg_shift = 2,
3501 .first_offset = 0x10000,
3502 },
3503 [pbn_sgi_ioc3] = {
3504 .flags = FL_BASE0|FL_NOIRQ,
3505 .num_ports = 1,
3506 .base_baud = 458333,
3507 .uart_offset = 8,
3508 .reg_shift = 0,
3509 .first_offset = 0x20178,
3510 },
3511
3512 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003513 * Computone - uses IOMEM.
3514 */
3515 [pbn_computone_4] = {
3516 .flags = FL_BASE0,
3517 .num_ports = 4,
3518 .base_baud = 921600,
3519 .uart_offset = 0x40,
3520 .reg_shift = 2,
3521 .first_offset = 0x200,
3522 },
3523 [pbn_computone_6] = {
3524 .flags = FL_BASE0,
3525 .num_ports = 6,
3526 .base_baud = 921600,
3527 .uart_offset = 0x40,
3528 .reg_shift = 2,
3529 .first_offset = 0x200,
3530 },
3531 [pbn_computone_8] = {
3532 .flags = FL_BASE0,
3533 .num_ports = 8,
3534 .base_baud = 921600,
3535 .uart_offset = 0x40,
3536 .reg_shift = 2,
3537 .first_offset = 0x200,
3538 },
3539 [pbn_sbsxrsio] = {
3540 .flags = FL_BASE0,
3541 .num_ports = 8,
3542 .base_baud = 460800,
3543 .uart_offset = 256,
3544 .reg_shift = 4,
3545 },
3546 /*
3547 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3548 * Only basic 16550A support.
3549 * XR17C15[24] are not tested, but they should work.
3550 */
3551 [pbn_exar_XR17C152] = {
3552 .flags = FL_BASE0,
3553 .num_ports = 2,
3554 .base_baud = 921600,
3555 .uart_offset = 0x200,
3556 },
3557 [pbn_exar_XR17C154] = {
3558 .flags = FL_BASE0,
3559 .num_ports = 4,
3560 .base_baud = 921600,
3561 .uart_offset = 0x200,
3562 },
3563 [pbn_exar_XR17C158] = {
3564 .flags = FL_BASE0,
3565 .num_ports = 8,
3566 .base_baud = 921600,
3567 .uart_offset = 0x200,
3568 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003569 [pbn_exar_XR17V352] = {
3570 .flags = FL_BASE0,
3571 .num_ports = 2,
3572 .base_baud = 7812500,
3573 .uart_offset = 0x400,
3574 .reg_shift = 0,
3575 .first_offset = 0,
3576 },
3577 [pbn_exar_XR17V354] = {
3578 .flags = FL_BASE0,
3579 .num_ports = 4,
3580 .base_baud = 7812500,
3581 .uart_offset = 0x400,
3582 .reg_shift = 0,
3583 .first_offset = 0,
3584 },
3585 [pbn_exar_XR17V358] = {
3586 .flags = FL_BASE0,
3587 .num_ports = 8,
3588 .base_baud = 7812500,
3589 .uart_offset = 0x400,
3590 .reg_shift = 0,
3591 .first_offset = 0,
3592 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02003593 [pbn_exar_XR17V4358] = {
3594 .flags = FL_BASE0,
3595 .num_ports = 12,
3596 .base_baud = 7812500,
3597 .uart_offset = 0x400,
3598 .reg_shift = 0,
3599 .first_offset = 0,
3600 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02003601 [pbn_exar_XR17V8358] = {
3602 .flags = FL_BASE0,
3603 .num_ports = 16,
3604 .base_baud = 7812500,
3605 .uart_offset = 0x400,
3606 .reg_shift = 0,
3607 .first_offset = 0,
3608 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003609 [pbn_exar_ibm_saturn] = {
3610 .flags = FL_BASE0,
3611 .num_ports = 1,
3612 .base_baud = 921600,
3613 .uart_offset = 0x200,
3614 },
3615
Olof Johanssonaa798502007-08-22 14:01:55 -07003616 /*
3617 * PA Semi PWRficient PA6T-1682M on-chip UART
3618 */
3619 [pbn_pasemi_1682M] = {
3620 .flags = FL_BASE0,
3621 .num_ports = 1,
3622 .base_baud = 8333333,
3623 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003624 /*
3625 * National Instruments 843x
3626 */
3627 [pbn_ni8430_16] = {
3628 .flags = FL_BASE0,
3629 .num_ports = 16,
3630 .base_baud = 3686400,
3631 .uart_offset = 0x10,
3632 .first_offset = 0x800,
3633 },
3634 [pbn_ni8430_8] = {
3635 .flags = FL_BASE0,
3636 .num_ports = 8,
3637 .base_baud = 3686400,
3638 .uart_offset = 0x10,
3639 .first_offset = 0x800,
3640 },
3641 [pbn_ni8430_4] = {
3642 .flags = FL_BASE0,
3643 .num_ports = 4,
3644 .base_baud = 3686400,
3645 .uart_offset = 0x10,
3646 .first_offset = 0x800,
3647 },
3648 [pbn_ni8430_2] = {
3649 .flags = FL_BASE0,
3650 .num_ports = 2,
3651 .base_baud = 3686400,
3652 .uart_offset = 0x10,
3653 .first_offset = 0x800,
3654 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003655 /*
3656 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3657 */
3658 [pbn_ADDIDATA_PCIe_1_3906250] = {
3659 .flags = FL_BASE0,
3660 .num_ports = 1,
3661 .base_baud = 3906250,
3662 .uart_offset = 0x200,
3663 .first_offset = 0x1000,
3664 },
3665 [pbn_ADDIDATA_PCIe_2_3906250] = {
3666 .flags = FL_BASE0,
3667 .num_ports = 2,
3668 .base_baud = 3906250,
3669 .uart_offset = 0x200,
3670 .first_offset = 0x1000,
3671 },
3672 [pbn_ADDIDATA_PCIe_4_3906250] = {
3673 .flags = FL_BASE0,
3674 .num_ports = 4,
3675 .base_baud = 3906250,
3676 .uart_offset = 0x200,
3677 .first_offset = 0x1000,
3678 },
3679 [pbn_ADDIDATA_PCIe_8_3906250] = {
3680 .flags = FL_BASE0,
3681 .num_ports = 8,
3682 .base_baud = 3906250,
3683 .uart_offset = 0x200,
3684 .first_offset = 0x1000,
3685 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003686 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003687 .flags = FL_BASE_BARS,
3688 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003689 .base_baud = 921600,
3690 .reg_shift = 2,
3691 },
Aaron Sierra41d3f092014-03-03 19:54:36 -06003692 /*
3693 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3694 * but is overridden by byt_set_termios.
3695 */
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003696 [pbn_byt] = {
3697 .flags = FL_BASE0,
3698 .num_ports = 1,
3699 .base_baud = 2764800,
3700 .uart_offset = 0x80,
3701 .reg_shift = 2,
3702 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003703 [pbn_qrk] = {
3704 .flags = FL_BASE0,
3705 .num_ports = 1,
3706 .base_baud = 2764800,
3707 .reg_shift = 2,
3708 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003709 [pbn_omegapci] = {
3710 .flags = FL_BASE0,
3711 .num_ports = 8,
3712 .base_baud = 115200,
3713 .uart_offset = 0x200,
3714 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003715 [pbn_NETMOS9900_2s_115200] = {
3716 .flags = FL_BASE0,
3717 .num_ports = 2,
3718 .base_baud = 115200,
3719 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003720 [pbn_brcm_trumanage] = {
3721 .flags = FL_BASE0,
3722 .num_ports = 1,
3723 .reg_shift = 2,
3724 .base_baud = 115200,
3725 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003726 [pbn_fintek_4] = {
3727 .num_ports = 4,
3728 .uart_offset = 8,
3729 .base_baud = 115200,
3730 .first_offset = 0x40,
3731 },
3732 [pbn_fintek_8] = {
3733 .num_ports = 8,
3734 .uart_offset = 8,
3735 .base_baud = 115200,
3736 .first_offset = 0x40,
3737 },
3738 [pbn_fintek_12] = {
3739 .num_ports = 12,
3740 .uart_offset = 8,
3741 .base_baud = 115200,
3742 .first_offset = 0x40,
3743 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003744 [pbn_wch384_4] = {
3745 .flags = FL_BASE0,
3746 .num_ports = 4,
3747 .base_baud = 115200,
3748 .uart_offset = 8,
3749 .first_offset = 0xC0,
3750 },
Adam Lee89c043a2015-08-03 13:28:13 +08003751 /*
3752 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
3753 */
3754 [pbn_pericom_PI7C9X7951] = {
3755 .flags = FL_BASE0,
3756 .num_ports = 1,
3757 .base_baud = 921600,
3758 .uart_offset = 0x8,
3759 },
3760 [pbn_pericom_PI7C9X7952] = {
3761 .flags = FL_BASE0,
3762 .num_ports = 2,
3763 .base_baud = 921600,
3764 .uart_offset = 0x8,
3765 },
3766 [pbn_pericom_PI7C9X7954] = {
3767 .flags = FL_BASE0,
3768 .num_ports = 4,
3769 .base_baud = 921600,
3770 .uart_offset = 0x8,
3771 },
3772 [pbn_pericom_PI7C9X7958] = {
3773 .flags = FL_BASE0,
3774 .num_ports = 8,
3775 .base_baud = 921600,
3776 .uart_offset = 0x8,
3777 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003778};
3779
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003780static const struct pci_device_id blacklist[] = {
3781 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003782 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003783 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3784 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003785
3786 /* multi-io cards handled by parport_serial */
3787 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003788 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003789 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003790 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003791
3792 /* Intel platforms with MID UART */
3793 { PCI_VDEVICE(INTEL, 0x081b), },
3794 { PCI_VDEVICE(INTEL, 0x081c), },
3795 { PCI_VDEVICE(INTEL, 0x081d), },
3796 { PCI_VDEVICE(INTEL, 0x1191), },
Heikki Krogerus6ede6dc2015-10-13 13:29:06 +03003797 { PCI_VDEVICE(INTEL, 0x19d8), },
Christian Schmidt436bbd42007-08-22 14:01:19 -07003798};
3799
Linus Torvalds1da177e2005-04-16 15:20:36 -07003800/*
3801 * Given a complete unknown PCI device, try to use some heuristics to
3802 * guess what the configuration might be, based on the pitiful PCI
3803 * serial specs. Returns 0 on success, 1 on failure.
3804 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003805static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003806serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003807{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003808 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003810
Linus Torvalds1da177e2005-04-16 15:20:36 -07003811 /*
3812 * If it is not a communications device or the programming
3813 * interface is greater than 6, give up.
3814 *
3815 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003816 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003817 */
3818 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3819 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3820 (dev->class & 0xff) > 6)
3821 return -ENODEV;
3822
Christian Schmidt436bbd42007-08-22 14:01:19 -07003823 /*
3824 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003825 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003826 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003827 for (bldev = blacklist;
3828 bldev < blacklist + ARRAY_SIZE(blacklist);
3829 bldev++) {
3830 if (dev->vendor == bldev->vendor &&
3831 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003832 return -ENODEV;
3833 }
3834
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835 num_iomem = num_port = 0;
3836 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3837 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3838 num_port++;
3839 if (first_port == -1)
3840 first_port = i;
3841 }
3842 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3843 num_iomem++;
3844 }
3845
3846 /*
3847 * If there is 1 or 0 iomem regions, and exactly one port,
3848 * use it. We guess the number of ports based on the IO
3849 * region size.
3850 */
3851 if (num_iomem <= 1 && num_port == 1) {
3852 board->flags = first_port;
3853 board->num_ports = pci_resource_len(dev, first_port) / 8;
3854 return 0;
3855 }
3856
3857 /*
3858 * Now guess if we've got a board which indexes by BARs.
3859 * Each IO BAR should be 8 bytes, and they should follow
3860 * consecutively.
3861 */
3862 first_port = -1;
3863 num_port = 0;
3864 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3865 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3866 pci_resource_len(dev, i) == 8 &&
3867 (first_port == -1 || (first_port + num_port) == i)) {
3868 num_port++;
3869 if (first_port == -1)
3870 first_port = i;
3871 }
3872 }
3873
3874 if (num_port > 1) {
3875 board->flags = first_port | FL_BASE_BARS;
3876 board->num_ports = num_port;
3877 return 0;
3878 }
3879
3880 return -ENODEV;
3881}
3882
3883static inline int
Russell King975a1a72009-01-02 13:44:27 +00003884serial_pci_matches(const struct pciserial_board *board,
3885 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003886{
3887 return
3888 board->num_ports == guessed->num_ports &&
3889 board->base_baud == guessed->base_baud &&
3890 board->uart_offset == guessed->uart_offset &&
3891 board->reg_shift == guessed->reg_shift &&
3892 board->first_offset == guessed->first_offset;
3893}
3894
Russell King241fc432005-07-27 11:35:54 +01003895struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003896pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003897{
Alan Cox2655a2c2012-07-12 12:59:50 +01003898 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003899 struct serial_private *priv;
3900 struct pci_serial_quirk *quirk;
3901 int rc, nr_ports, i;
3902
3903 nr_ports = board->num_ports;
3904
3905 /*
3906 * Find an init and setup quirks.
3907 */
3908 quirk = find_quirk(dev);
3909
3910 /*
3911 * Run the new-style initialization function.
3912 * The initialization function returns:
3913 * <0 - error
3914 * 0 - use board->num_ports
3915 * >0 - number of ports
3916 */
3917 if (quirk->init) {
3918 rc = quirk->init(dev);
3919 if (rc < 0) {
3920 priv = ERR_PTR(rc);
3921 goto err_out;
3922 }
3923 if (rc)
3924 nr_ports = rc;
3925 }
3926
Burman Yan8f31bb32007-02-14 00:33:07 -08003927 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003928 sizeof(unsigned int) * nr_ports,
3929 GFP_KERNEL);
3930 if (!priv) {
3931 priv = ERR_PTR(-ENOMEM);
3932 goto err_deinit;
3933 }
3934
Russell King241fc432005-07-27 11:35:54 +01003935 priv->dev = dev;
3936 priv->quirk = quirk;
3937
Alan Cox2655a2c2012-07-12 12:59:50 +01003938 memset(&uart, 0, sizeof(uart));
3939 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3940 uart.port.uartclk = board->base_baud * 16;
3941 uart.port.irq = get_pci_irq(dev, board);
3942 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003943
3944 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003945 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003946 break;
3947
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003948 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3949 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003950
Alan Cox2655a2c2012-07-12 12:59:50 +01003951 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003952 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003953 dev_err(&dev->dev,
3954 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3955 uart.port.iobase, uart.port.irq,
3956 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003957 break;
3958 }
3959 }
Russell King241fc432005-07-27 11:35:54 +01003960 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01003961 return priv;
3962
Alan Cox5756ee92008-02-08 04:18:51 -08003963err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003964 if (quirk->exit)
3965 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003966err_out:
Russell King241fc432005-07-27 11:35:54 +01003967 return priv;
3968}
3969EXPORT_SYMBOL_GPL(pciserial_init_ports);
3970
3971void pciserial_remove_ports(struct serial_private *priv)
3972{
3973 struct pci_serial_quirk *quirk;
3974 int i;
3975
3976 for (i = 0; i < priv->nr; i++)
3977 serial8250_unregister_port(priv->line[i]);
3978
3979 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3980 if (priv->remapped_bar[i])
3981 iounmap(priv->remapped_bar[i]);
3982 priv->remapped_bar[i] = NULL;
3983 }
3984
3985 /*
3986 * Find the exit quirks.
3987 */
3988 quirk = find_quirk(priv->dev);
3989 if (quirk->exit)
3990 quirk->exit(priv->dev);
3991
3992 kfree(priv);
3993}
3994EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3995
3996void pciserial_suspend_ports(struct serial_private *priv)
3997{
3998 int i;
3999
4000 for (i = 0; i < priv->nr; i++)
4001 if (priv->line[i] >= 0)
4002 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07004003
4004 /*
4005 * Ensure that every init quirk is properly torn down
4006 */
4007 if (priv->quirk->exit)
4008 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01004009}
4010EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4011
4012void pciserial_resume_ports(struct serial_private *priv)
4013{
4014 int i;
4015
4016 /*
4017 * Ensure that the board is correctly configured.
4018 */
4019 if (priv->quirk->init)
4020 priv->quirk->init(priv->dev);
4021
4022 for (i = 0; i < priv->nr; i++)
4023 if (priv->line[i] >= 0)
4024 serial8250_resume_port(priv->line[i]);
4025}
4026EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4027
Linus Torvalds1da177e2005-04-16 15:20:36 -07004028/*
4029 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4030 * to the arrangement of serial ports on a PCI card.
4031 */
Bill Pemberton9671f092012-11-19 13:21:50 -05004032static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4034{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004035 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004036 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00004037 const struct pciserial_board *board;
4038 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01004039 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004040
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004041 quirk = find_quirk(dev);
4042 if (quirk->probe) {
4043 rc = quirk->probe(dev);
4044 if (rc)
4045 return rc;
4046 }
4047
Linus Torvalds1da177e2005-04-16 15:20:36 -07004048 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004049 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004050 ent->driver_data);
4051 return -EINVAL;
4052 }
4053
4054 board = &pci_boards[ent->driver_data];
4055
4056 rc = pci_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05004057 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058 if (rc)
4059 return rc;
4060
4061 if (ent->driver_data == pbn_default) {
4062 /*
4063 * Use a copy of the pci_board entry for this;
4064 * avoid changing entries in the table.
4065 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004066 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067 board = &tmp;
4068
4069 /*
4070 * We matched one of our class entries. Try to
4071 * determine the parameters of this board.
4072 */
Russell King975a1a72009-01-02 13:44:27 +00004073 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074 if (rc)
4075 goto disable;
4076 } else {
4077 /*
4078 * We matched an explicit entry. If we are able to
4079 * detect this boards settings with our heuristic,
4080 * then we no longer need this entry.
4081 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004082 memcpy(&tmp, &pci_boards[pbn_default],
4083 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004084 rc = serial_pci_guess_board(dev, &tmp);
4085 if (rc == 0 && serial_pci_matches(board, &tmp))
4086 moan_device("Redundant entry in serial pci_table.",
4087 dev);
4088 }
4089
Russell King241fc432005-07-27 11:35:54 +01004090 priv = pciserial_init_ports(dev, board);
4091 if (!IS_ERR(priv)) {
4092 pci_set_drvdata(dev, priv);
4093 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004094 }
4095
Russell King241fc432005-07-27 11:35:54 +01004096 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004097
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098 disable:
4099 pci_disable_device(dev);
4100 return rc;
4101}
4102
Bill Pembertonae8d8a12012-11-19 13:26:18 -05004103static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004104{
4105 struct serial_private *priv = pci_get_drvdata(dev);
4106
Russell King241fc432005-07-27 11:35:54 +01004107 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01004108
4109 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004110}
4111
Andy Shevchenko61702c32015-02-02 14:53:26 +02004112#ifdef CONFIG_PM_SLEEP
4113static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004114{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004115 struct pci_dev *pdev = to_pci_dev(dev);
4116 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004117
Russell King241fc432005-07-27 11:35:54 +01004118 if (priv)
4119 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004120
Linus Torvalds1da177e2005-04-16 15:20:36 -07004121 return 0;
4122}
4123
Andy Shevchenko61702c32015-02-02 14:53:26 +02004124static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004125{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004126 struct pci_dev *pdev = to_pci_dev(dev);
4127 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004128 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129
4130 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004131 /*
4132 * The device may have been disabled. Re-enable it.
4133 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02004134 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01004135 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004136 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02004137 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004138 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004139 }
4140 return 0;
4141}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004142#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004143
Andy Shevchenko61702c32015-02-02 14:53:26 +02004144static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4145 pciserial_resume_one);
4146
Linus Torvalds1da177e2005-04-16 15:20:36 -07004147static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004148 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4149 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4150 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4151 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004152 /* Advantech also use 0x3618 and 0xf618 */
4153 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4154 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4155 pbn_b0_4_921600 },
4156 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4157 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4158 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4160 PCI_SUBVENDOR_ID_CONNECT_TECH,
4161 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4162 pbn_b1_8_1382400 },
4163 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4164 PCI_SUBVENDOR_ID_CONNECT_TECH,
4165 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4166 pbn_b1_4_1382400 },
4167 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4168 PCI_SUBVENDOR_ID_CONNECT_TECH,
4169 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4170 pbn_b1_2_1382400 },
4171 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4172 PCI_SUBVENDOR_ID_CONNECT_TECH,
4173 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4174 pbn_b1_8_1382400 },
4175 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4176 PCI_SUBVENDOR_ID_CONNECT_TECH,
4177 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4178 pbn_b1_4_1382400 },
4179 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4180 PCI_SUBVENDOR_ID_CONNECT_TECH,
4181 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4182 pbn_b1_2_1382400 },
4183 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4184 PCI_SUBVENDOR_ID_CONNECT_TECH,
4185 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4186 pbn_b1_8_921600 },
4187 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4188 PCI_SUBVENDOR_ID_CONNECT_TECH,
4189 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4190 pbn_b1_8_921600 },
4191 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4192 PCI_SUBVENDOR_ID_CONNECT_TECH,
4193 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4194 pbn_b1_4_921600 },
4195 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4196 PCI_SUBVENDOR_ID_CONNECT_TECH,
4197 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4198 pbn_b1_4_921600 },
4199 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4200 PCI_SUBVENDOR_ID_CONNECT_TECH,
4201 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4202 pbn_b1_2_921600 },
4203 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4204 PCI_SUBVENDOR_ID_CONNECT_TECH,
4205 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4206 pbn_b1_8_921600 },
4207 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4208 PCI_SUBVENDOR_ID_CONNECT_TECH,
4209 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4210 pbn_b1_8_921600 },
4211 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4212 PCI_SUBVENDOR_ID_CONNECT_TECH,
4213 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4214 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004215 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4216 PCI_SUBVENDOR_ID_CONNECT_TECH,
4217 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4218 pbn_b1_2_1250000 },
4219 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4220 PCI_SUBVENDOR_ID_CONNECT_TECH,
4221 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4222 pbn_b0_2_1843200 },
4223 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4224 PCI_SUBVENDOR_ID_CONNECT_TECH,
4225 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4226 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004227 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4228 PCI_VENDOR_ID_AFAVLAB,
4229 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4230 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004231 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4232 PCI_SUBVENDOR_ID_CONNECT_TECH,
4233 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4234 pbn_b0_2_1843200_200 },
4235 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4236 PCI_SUBVENDOR_ID_CONNECT_TECH,
4237 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4238 pbn_b0_4_1843200_200 },
4239 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4240 PCI_SUBVENDOR_ID_CONNECT_TECH,
4241 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4242 pbn_b0_8_1843200_200 },
4243 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4244 PCI_SUBVENDOR_ID_CONNECT_TECH,
4245 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4246 pbn_b0_2_1843200_200 },
4247 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4248 PCI_SUBVENDOR_ID_CONNECT_TECH,
4249 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4250 pbn_b0_4_1843200_200 },
4251 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4252 PCI_SUBVENDOR_ID_CONNECT_TECH,
4253 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4254 pbn_b0_8_1843200_200 },
4255 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4256 PCI_SUBVENDOR_ID_CONNECT_TECH,
4257 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4258 pbn_b0_2_1843200_200 },
4259 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4260 PCI_SUBVENDOR_ID_CONNECT_TECH,
4261 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4262 pbn_b0_4_1843200_200 },
4263 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4264 PCI_SUBVENDOR_ID_CONNECT_TECH,
4265 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4266 pbn_b0_8_1843200_200 },
4267 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4268 PCI_SUBVENDOR_ID_CONNECT_TECH,
4269 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4270 pbn_b0_2_1843200_200 },
4271 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4272 PCI_SUBVENDOR_ID_CONNECT_TECH,
4273 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4274 pbn_b0_4_1843200_200 },
4275 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4276 PCI_SUBVENDOR_ID_CONNECT_TECH,
4277 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4278 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004279 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4280 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4281 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004282
4283 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004284 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285 pbn_b2_bt_1_115200 },
4286 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004287 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004288 pbn_b2_bt_2_115200 },
4289 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004290 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004291 pbn_b2_bt_4_115200 },
4292 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004293 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004294 pbn_b2_bt_2_115200 },
4295 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004296 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004297 pbn_b2_bt_4_115200 },
4298 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004299 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004301 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4302 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4303 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4305 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4306 pbn_b2_8_115200 },
4307
4308 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4309 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4310 pbn_b2_bt_2_115200 },
4311 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4312 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4313 pbn_b2_bt_2_921600 },
4314 /*
4315 * VScom SPCOM800, from sl@s.pl
4316 */
Alan Cox5756ee92008-02-08 04:18:51 -08004317 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4318 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004319 pbn_b2_8_921600 },
4320 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004321 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004323 /* Unknown card - subdevice 0x1584 */
4324 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4325 PCI_VENDOR_ID_PLX,
4326 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004327 pbn_b2_4_115200 },
4328 /* Unknown card - subdevice 0x1588 */
4329 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4330 PCI_VENDOR_ID_PLX,
4331 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4332 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004333 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4334 PCI_SUBVENDOR_ID_KEYSPAN,
4335 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4336 pbn_panacom },
4337 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4338 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4339 pbn_panacom4 },
4340 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4341 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4342 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004343 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4344 PCI_VENDOR_ID_ESDGMBH,
4345 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4346 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4348 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004349 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350 pbn_b2_4_460800 },
4351 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4352 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004353 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004354 pbn_b2_8_460800 },
4355 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4356 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004357 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004358 pbn_b2_16_460800 },
4359 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4360 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004361 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004362 pbn_b2_16_460800 },
4363 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4364 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004365 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004366 pbn_b2_4_460800 },
4367 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4368 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004369 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004370 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004371 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4372 PCI_SUBVENDOR_ID_EXSYS,
4373 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004374 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004375 /*
4376 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4377 * (Exoray@isys.ca)
4378 */
4379 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4380 0x10b5, 0x106a, 0, 0,
4381 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304382 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004383 * EndRun Technologies. PCI express device range.
4384 * EndRun PTP/1588 has 2 Native UARTs.
4385 */
4386 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4387 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4388 pbn_endrun_2_4000000 },
4389 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304390 * Quatech cards. These actually have configurable clocks but for
4391 * now we just use the default.
4392 *
4393 * 100 series are RS232, 200 series RS422,
4394 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004395 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4396 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4397 pbn_b1_4_115200 },
4398 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4399 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4400 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304401 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4402 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4403 pbn_b2_2_115200 },
4404 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4405 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4406 pbn_b1_2_115200 },
4407 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4408 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4409 pbn_b2_2_115200 },
4410 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4411 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4412 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004413 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4414 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4415 pbn_b1_8_115200 },
4416 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4417 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4418 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304419 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4420 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4421 pbn_b1_4_115200 },
4422 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4423 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4424 pbn_b1_2_115200 },
4425 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4426 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4427 pbn_b1_4_115200 },
4428 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4429 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4430 pbn_b1_2_115200 },
4431 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4432 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4433 pbn_b2_4_115200 },
4434 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4435 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4436 pbn_b2_2_115200 },
4437 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4438 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4439 pbn_b2_1_115200 },
4440 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4441 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4442 pbn_b2_4_115200 },
4443 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4444 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4445 pbn_b2_2_115200 },
4446 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4447 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4448 pbn_b2_1_115200 },
4449 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4450 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4451 pbn_b0_8_115200 },
4452
Linus Torvalds1da177e2005-04-16 15:20:36 -07004453 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004454 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4455 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004456 pbn_b0_4_921600 },
4457 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004458 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4459 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004460 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004461 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4462 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4463 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004464
4465 /*
4466 * The below card is a little controversial since it is the
4467 * subject of a PCI vendor/device ID clash. (See
4468 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4469 * For now just used the hex ID 0x950a.
4470 */
4471 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004472 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4473 0, 0, pbn_b0_2_115200 },
4474 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4475 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4476 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004477 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004478 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4479 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004480 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4481 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4482 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004483 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004484 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4485 pbn_b0_4_115200 },
4486 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4487 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4488 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004489 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4490 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4491 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004492
4493 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004494 * Oxford Semiconductor Inc. Tornado PCI express device range.
4495 */
4496 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4497 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4498 pbn_b0_1_4000000 },
4499 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4500 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4501 pbn_b0_1_4000000 },
4502 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4503 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4504 pbn_oxsemi_1_4000000 },
4505 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4506 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4507 pbn_oxsemi_1_4000000 },
4508 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4509 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4510 pbn_b0_1_4000000 },
4511 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4512 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4513 pbn_b0_1_4000000 },
4514 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4515 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4516 pbn_oxsemi_1_4000000 },
4517 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4518 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4519 pbn_oxsemi_1_4000000 },
4520 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4521 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4522 pbn_b0_1_4000000 },
4523 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4524 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4525 pbn_b0_1_4000000 },
4526 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4527 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4528 pbn_b0_1_4000000 },
4529 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4530 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4531 pbn_b0_1_4000000 },
4532 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4533 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4534 pbn_oxsemi_2_4000000 },
4535 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4536 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4537 pbn_oxsemi_2_4000000 },
4538 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4539 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4540 pbn_oxsemi_4_4000000 },
4541 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4542 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4543 pbn_oxsemi_4_4000000 },
4544 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4545 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4546 pbn_oxsemi_8_4000000 },
4547 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4548 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4549 pbn_oxsemi_8_4000000 },
4550 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4551 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4552 pbn_oxsemi_1_4000000 },
4553 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4554 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4555 pbn_oxsemi_1_4000000 },
4556 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4557 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4558 pbn_oxsemi_1_4000000 },
4559 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4560 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4561 pbn_oxsemi_1_4000000 },
4562 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4563 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4564 pbn_oxsemi_1_4000000 },
4565 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4566 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4567 pbn_oxsemi_1_4000000 },
4568 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4569 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4570 pbn_oxsemi_1_4000000 },
4571 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4572 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4573 pbn_oxsemi_1_4000000 },
4574 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4575 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4576 pbn_oxsemi_1_4000000 },
4577 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4578 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4579 pbn_oxsemi_1_4000000 },
4580 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4581 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4582 pbn_oxsemi_1_4000000 },
4583 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4584 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4585 pbn_oxsemi_1_4000000 },
4586 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4587 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4588 pbn_oxsemi_1_4000000 },
4589 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4590 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4591 pbn_oxsemi_1_4000000 },
4592 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4593 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4594 pbn_oxsemi_1_4000000 },
4595 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4596 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4597 pbn_oxsemi_1_4000000 },
4598 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4599 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4600 pbn_oxsemi_1_4000000 },
4601 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4602 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4603 pbn_oxsemi_1_4000000 },
4604 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4605 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4606 pbn_oxsemi_1_4000000 },
4607 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4608 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4609 pbn_oxsemi_1_4000000 },
4610 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4611 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4612 pbn_oxsemi_1_4000000 },
4613 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4614 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4615 pbn_oxsemi_1_4000000 },
4616 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4617 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4618 pbn_oxsemi_1_4000000 },
4619 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4620 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4621 pbn_oxsemi_1_4000000 },
4622 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4623 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4624 pbn_oxsemi_1_4000000 },
4625 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4626 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4627 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004628 /*
4629 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4630 */
4631 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4632 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4633 pbn_oxsemi_1_4000000 },
4634 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4635 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4636 pbn_oxsemi_2_4000000 },
4637 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4638 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4639 pbn_oxsemi_4_4000000 },
4640 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4641 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4642 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004643
4644 /*
4645 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4646 */
4647 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4648 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4649 pbn_oxsemi_2_4000000 },
4650
Lee Howard7106b4e2008-10-21 13:48:58 +01004651 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004652 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4653 * from skokodyn@yahoo.com
4654 */
4655 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4656 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4657 pbn_sbsxrsio },
4658 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4659 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4660 pbn_sbsxrsio },
4661 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4662 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4663 pbn_sbsxrsio },
4664 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4665 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4666 pbn_sbsxrsio },
4667
4668 /*
4669 * Digitan DS560-558, from jimd@esoft.com
4670 */
4671 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004672 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673 pbn_b1_1_115200 },
4674
4675 /*
4676 * Titan Electronic cards
4677 * The 400L and 800L have a custom setup quirk.
4678 */
4679 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004680 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004681 pbn_b0_1_921600 },
4682 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004683 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004684 pbn_b0_2_921600 },
4685 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004686 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004687 pbn_b0_4_921600 },
4688 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004689 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004690 pbn_b0_4_921600 },
4691 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4692 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4693 pbn_b1_1_921600 },
4694 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4695 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4696 pbn_b1_bt_2_921600 },
4697 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4698 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4699 pbn_b0_bt_4_921600 },
4700 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4701 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4702 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004703 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4704 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4705 pbn_b4_bt_2_921600 },
4706 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4707 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4708 pbn_b4_bt_4_921600 },
4709 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4710 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4711 pbn_b4_bt_8_921600 },
4712 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4713 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4714 pbn_b0_4_921600 },
4715 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4716 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4717 pbn_b0_4_921600 },
4718 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4719 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4720 pbn_b0_4_921600 },
4721 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4722 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4723 pbn_oxsemi_1_4000000 },
4724 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4725 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4726 pbn_oxsemi_2_4000000 },
4727 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4728 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4729 pbn_oxsemi_4_4000000 },
4730 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4731 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4732 pbn_oxsemi_8_4000000 },
4733 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4734 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4735 pbn_oxsemi_2_4000000 },
4736 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4737 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4738 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004739 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4740 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4741 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004742 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4743 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4744 pbn_b0_4_921600 },
4745 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4746 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4747 pbn_b0_4_921600 },
4748 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4749 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4750 pbn_b0_4_921600 },
4751 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4752 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4753 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004754
4755 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4756 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4757 pbn_b2_1_460800 },
4758 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4759 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4760 pbn_b2_1_460800 },
4761 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4762 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4763 pbn_b2_1_460800 },
4764 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4765 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4766 pbn_b2_bt_2_921600 },
4767 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4768 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4769 pbn_b2_bt_2_921600 },
4770 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4771 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4772 pbn_b2_bt_2_921600 },
4773 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4774 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4775 pbn_b2_bt_4_921600 },
4776 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4777 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4778 pbn_b2_bt_4_921600 },
4779 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4780 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4781 pbn_b2_bt_4_921600 },
4782 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4783 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4784 pbn_b0_1_921600 },
4785 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4786 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4787 pbn_b0_1_921600 },
4788 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4789 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4790 pbn_b0_1_921600 },
4791 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4792 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4793 pbn_b0_bt_2_921600 },
4794 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4795 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4796 pbn_b0_bt_2_921600 },
4797 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4798 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4799 pbn_b0_bt_2_921600 },
4800 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4801 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4802 pbn_b0_bt_4_921600 },
4803 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4804 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4805 pbn_b0_bt_4_921600 },
4806 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4807 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4808 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004809 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4810 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4811 pbn_b0_bt_8_921600 },
4812 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4813 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4814 pbn_b0_bt_8_921600 },
4815 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4816 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4817 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004818
4819 /*
4820 * Computone devices submitted by Doug McNash dmcnash@computone.com
4821 */
4822 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4823 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4824 0, 0, pbn_computone_4 },
4825 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4826 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4827 0, 0, pbn_computone_8 },
4828 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4829 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4830 0, 0, pbn_computone_6 },
4831
4832 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4833 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4834 pbn_oxsemi },
4835 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4836 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4837 pbn_b0_bt_1_921600 },
4838
4839 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004840 * SUNIX (TIMEDIA)
4841 */
4842 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4843 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4844 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4845 pbn_b0_bt_1_921600 },
4846
4847 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4848 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4849 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4850 pbn_b0_bt_1_921600 },
4851
4852 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004853 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4854 */
4855 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4856 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4857 pbn_b0_bt_8_115200 },
4858 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4859 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4860 pbn_b0_bt_8_115200 },
4861
4862 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4863 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4864 pbn_b0_bt_2_115200 },
4865 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4866 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4867 pbn_b0_bt_2_115200 },
4868 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4869 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4870 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004871 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4872 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4873 pbn_b0_bt_2_115200 },
4874 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4875 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4876 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004877 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4878 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4879 pbn_b0_bt_4_460800 },
4880 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4881 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4882 pbn_b0_bt_4_460800 },
4883 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4884 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4885 pbn_b0_bt_2_460800 },
4886 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4887 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4888 pbn_b0_bt_2_460800 },
4889 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4890 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4891 pbn_b0_bt_2_460800 },
4892 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4893 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4894 pbn_b0_bt_1_115200 },
4895 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4896 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4897 pbn_b0_bt_1_460800 },
4898
4899 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004900 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4901 * Cards are identified by their subsystem vendor IDs, which
4902 * (in hex) match the model number.
4903 *
4904 * Note that JC140x are RS422/485 cards which require ox950
4905 * ACR = 0x10, and as such are not currently fully supported.
4906 */
4907 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4908 0x1204, 0x0004, 0, 0,
4909 pbn_b0_4_921600 },
4910 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4911 0x1208, 0x0004, 0, 0,
4912 pbn_b0_4_921600 },
4913/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4914 0x1402, 0x0002, 0, 0,
4915 pbn_b0_2_921600 }, */
4916/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4917 0x1404, 0x0004, 0, 0,
4918 pbn_b0_4_921600 }, */
4919 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4920 0x1208, 0x0004, 0, 0,
4921 pbn_b0_4_921600 },
4922
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004923 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4924 0x1204, 0x0004, 0, 0,
4925 pbn_b0_4_921600 },
4926 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4927 0x1208, 0x0004, 0, 0,
4928 pbn_b0_4_921600 },
4929 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4930 0x1208, 0x0004, 0, 0,
4931 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004932 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004933 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4934 */
4935 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4936 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4937 pbn_b1_1_1382400 },
4938
4939 /*
4940 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4941 */
4942 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4943 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4944 pbn_b1_1_1382400 },
4945
4946 /*
4947 * RAStel 2 port modem, gerg@moreton.com.au
4948 */
4949 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4950 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4951 pbn_b2_bt_2_115200 },
4952
4953 /*
4954 * EKF addition for i960 Boards form EKF with serial port
4955 */
4956 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4957 0xE4BF, PCI_ANY_ID, 0, 0,
4958 pbn_intel_i960 },
4959
4960 /*
4961 * Xircom Cardbus/Ethernet combos
4962 */
4963 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4964 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4965 pbn_b0_1_115200 },
4966 /*
4967 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4968 */
4969 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4970 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4971 pbn_b0_1_115200 },
4972
4973 /*
4974 * Untested PCI modems, sent in from various folks...
4975 */
4976
4977 /*
4978 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4979 */
4980 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4981 0x1048, 0x1500, 0, 0,
4982 pbn_b1_1_115200 },
4983
4984 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4985 0xFF00, 0, 0, 0,
4986 pbn_sgi_ioc3 },
4987
4988 /*
4989 * HP Diva card
4990 */
4991 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4992 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4993 pbn_b1_1_115200 },
4994 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4995 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4996 pbn_b0_5_115200 },
4997 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4998 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4999 pbn_b2_1_115200 },
5000
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00005001 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5002 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5003 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005004 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5005 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5006 pbn_b3_4_115200 },
5007 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5008 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5009 pbn_b3_8_115200 },
5010
5011 /*
5012 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
5013 */
5014 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
5015 PCI_ANY_ID, PCI_ANY_ID,
5016 0,
5017 0, pbn_exar_XR17C152 },
5018 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
5019 PCI_ANY_ID, PCI_ANY_ID,
5020 0,
5021 0, pbn_exar_XR17C154 },
5022 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
5023 PCI_ANY_ID, PCI_ANY_ID,
5024 0,
5025 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06005026 /*
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005027 * Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs
Matt Schultedc96efb2012-11-19 09:12:04 -06005028 */
5029 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
5030 PCI_ANY_ID, PCI_ANY_ID,
5031 0,
5032 0, pbn_exar_XR17V352 },
5033 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
5034 PCI_ANY_ID, PCI_ANY_ID,
5035 0,
5036 0, pbn_exar_XR17V354 },
5037 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
5038 PCI_ANY_ID, PCI_ANY_ID,
5039 0,
5040 0, pbn_exar_XR17V358 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02005041 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V4358,
5042 PCI_ANY_ID, PCI_ANY_ID,
5043 0,
5044 0, pbn_exar_XR17V4358 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005045 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V8358,
5046 PCI_ANY_ID, PCI_ANY_ID,
5047 0,
5048 0, pbn_exar_XR17V8358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005049 /*
Adam Lee89c043a2015-08-03 13:28:13 +08005050 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
5051 */
5052 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
5053 PCI_ANY_ID, PCI_ANY_ID,
5054 0,
5055 0, pbn_pericom_PI7C9X7951 },
5056 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
5057 PCI_ANY_ID, PCI_ANY_ID,
5058 0,
5059 0, pbn_pericom_PI7C9X7952 },
5060 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
5061 PCI_ANY_ID, PCI_ANY_ID,
5062 0,
5063 0, pbn_pericom_PI7C9X7954 },
5064 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
5065 PCI_ANY_ID, PCI_ANY_ID,
5066 0,
5067 0, pbn_pericom_PI7C9X7958 },
5068 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005069 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5070 */
5071 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5072 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5073 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07005074 /*
5075 * ITE
5076 */
5077 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5078 PCI_ANY_ID, PCI_ANY_ID,
5079 0, 0,
5080 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005081
5082 /*
Peter Horton737c1752006-08-26 09:07:36 +01005083 * IntaShield IS-200
5084 */
5085 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5086 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5087 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07005088 /*
5089 * IntaShield IS-400
5090 */
5091 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5092 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5093 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01005094 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08005095 * Perle PCI-RAS cards
5096 */
5097 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5098 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5099 0, 0, pbn_b2_4_921600 },
5100 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5101 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5102 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07005103
5104 /*
5105 * Mainpine series cards: Fairly standard layout but fools
5106 * parts of the autodetect in some cases and uses otherwise
5107 * unmatched communications subclasses in the PCI Express case
5108 */
5109
5110 { /* RockForceDUO */
5111 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5112 PCI_VENDOR_ID_MAINPINE, 0x0200,
5113 0, 0, pbn_b0_2_115200 },
5114 { /* RockForceQUATRO */
5115 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5116 PCI_VENDOR_ID_MAINPINE, 0x0300,
5117 0, 0, pbn_b0_4_115200 },
5118 { /* RockForceDUO+ */
5119 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5120 PCI_VENDOR_ID_MAINPINE, 0x0400,
5121 0, 0, pbn_b0_2_115200 },
5122 { /* RockForceQUATRO+ */
5123 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5124 PCI_VENDOR_ID_MAINPINE, 0x0500,
5125 0, 0, pbn_b0_4_115200 },
5126 { /* RockForce+ */
5127 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5128 PCI_VENDOR_ID_MAINPINE, 0x0600,
5129 0, 0, pbn_b0_2_115200 },
5130 { /* RockForce+ */
5131 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5132 PCI_VENDOR_ID_MAINPINE, 0x0700,
5133 0, 0, pbn_b0_4_115200 },
5134 { /* RockForceOCTO+ */
5135 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5136 PCI_VENDOR_ID_MAINPINE, 0x0800,
5137 0, 0, pbn_b0_8_115200 },
5138 { /* RockForceDUO+ */
5139 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5140 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5141 0, 0, pbn_b0_2_115200 },
5142 { /* RockForceQUARTRO+ */
5143 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5144 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5145 0, 0, pbn_b0_4_115200 },
5146 { /* RockForceOCTO+ */
5147 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5148 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5149 0, 0, pbn_b0_8_115200 },
5150 { /* RockForceD1 */
5151 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5152 PCI_VENDOR_ID_MAINPINE, 0x2000,
5153 0, 0, pbn_b0_1_115200 },
5154 { /* RockForceF1 */
5155 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5156 PCI_VENDOR_ID_MAINPINE, 0x2100,
5157 0, 0, pbn_b0_1_115200 },
5158 { /* RockForceD2 */
5159 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5160 PCI_VENDOR_ID_MAINPINE, 0x2200,
5161 0, 0, pbn_b0_2_115200 },
5162 { /* RockForceF2 */
5163 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5164 PCI_VENDOR_ID_MAINPINE, 0x2300,
5165 0, 0, pbn_b0_2_115200 },
5166 { /* RockForceD4 */
5167 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5168 PCI_VENDOR_ID_MAINPINE, 0x2400,
5169 0, 0, pbn_b0_4_115200 },
5170 { /* RockForceF4 */
5171 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5172 PCI_VENDOR_ID_MAINPINE, 0x2500,
5173 0, 0, pbn_b0_4_115200 },
5174 { /* RockForceD8 */
5175 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5176 PCI_VENDOR_ID_MAINPINE, 0x2600,
5177 0, 0, pbn_b0_8_115200 },
5178 { /* RockForceF8 */
5179 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5180 PCI_VENDOR_ID_MAINPINE, 0x2700,
5181 0, 0, pbn_b0_8_115200 },
5182 { /* IQ Express D1 */
5183 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5184 PCI_VENDOR_ID_MAINPINE, 0x3000,
5185 0, 0, pbn_b0_1_115200 },
5186 { /* IQ Express F1 */
5187 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5188 PCI_VENDOR_ID_MAINPINE, 0x3100,
5189 0, 0, pbn_b0_1_115200 },
5190 { /* IQ Express D2 */
5191 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5192 PCI_VENDOR_ID_MAINPINE, 0x3200,
5193 0, 0, pbn_b0_2_115200 },
5194 { /* IQ Express F2 */
5195 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5196 PCI_VENDOR_ID_MAINPINE, 0x3300,
5197 0, 0, pbn_b0_2_115200 },
5198 { /* IQ Express D4 */
5199 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5200 PCI_VENDOR_ID_MAINPINE, 0x3400,
5201 0, 0, pbn_b0_4_115200 },
5202 { /* IQ Express F4 */
5203 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5204 PCI_VENDOR_ID_MAINPINE, 0x3500,
5205 0, 0, pbn_b0_4_115200 },
5206 { /* IQ Express D8 */
5207 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5208 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5209 0, 0, pbn_b0_8_115200 },
5210 { /* IQ Express F8 */
5211 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5212 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5213 0, 0, pbn_b0_8_115200 },
5214
5215
Thomas Hoehn48212002007-02-10 01:46:05 -08005216 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005217 * PA Semi PA6T-1682M on-chip UART
5218 */
5219 { PCI_VENDOR_ID_PASEMI, 0xa004,
5220 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5221 pbn_pasemi_1682M },
5222
5223 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005224 * National Instruments
5225 */
Will Page04bf7e72009-04-06 17:32:15 +01005226 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5227 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5228 pbn_b1_16_115200 },
5229 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5230 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5231 pbn_b1_8_115200 },
5232 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5233 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5234 pbn_b1_bt_4_115200 },
5235 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5236 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5237 pbn_b1_bt_2_115200 },
5238 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5239 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5240 pbn_b1_bt_4_115200 },
5241 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5242 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5243 pbn_b1_bt_2_115200 },
5244 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5245 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5246 pbn_b1_16_115200 },
5247 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5248 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5249 pbn_b1_8_115200 },
5250 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5251 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5252 pbn_b1_bt_4_115200 },
5253 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5254 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5255 pbn_b1_bt_2_115200 },
5256 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5257 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5258 pbn_b1_bt_4_115200 },
5259 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5260 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5261 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005262 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5263 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5264 pbn_ni8430_2 },
5265 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5266 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5267 pbn_ni8430_2 },
5268 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5269 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5270 pbn_ni8430_4 },
5271 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5272 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5273 pbn_ni8430_4 },
5274 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5275 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5276 pbn_ni8430_8 },
5277 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5278 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5279 pbn_ni8430_8 },
5280 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5281 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5282 pbn_ni8430_16 },
5283 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5284 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5285 pbn_ni8430_16 },
5286 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5287 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5288 pbn_ni8430_2 },
5289 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5290 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5291 pbn_ni8430_2 },
5292 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5293 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5294 pbn_ni8430_4 },
5295 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5296 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5297 pbn_ni8430_4 },
5298
5299 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005300 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5301 */
5302 { PCI_VENDOR_ID_ADDIDATA,
5303 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5304 PCI_ANY_ID,
5305 PCI_ANY_ID,
5306 0,
5307 0,
5308 pbn_b0_4_115200 },
5309
5310 { PCI_VENDOR_ID_ADDIDATA,
5311 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5312 PCI_ANY_ID,
5313 PCI_ANY_ID,
5314 0,
5315 0,
5316 pbn_b0_2_115200 },
5317
5318 { PCI_VENDOR_ID_ADDIDATA,
5319 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5320 PCI_ANY_ID,
5321 PCI_ANY_ID,
5322 0,
5323 0,
5324 pbn_b0_1_115200 },
5325
Ian Abbott086231f2013-07-16 16:14:39 +01005326 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005327 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005328 PCI_ANY_ID,
5329 PCI_ANY_ID,
5330 0,
5331 0,
5332 pbn_b1_8_115200 },
5333
5334 { PCI_VENDOR_ID_ADDIDATA,
5335 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5336 PCI_ANY_ID,
5337 PCI_ANY_ID,
5338 0,
5339 0,
5340 pbn_b0_4_115200 },
5341
5342 { PCI_VENDOR_ID_ADDIDATA,
5343 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5344 PCI_ANY_ID,
5345 PCI_ANY_ID,
5346 0,
5347 0,
5348 pbn_b0_2_115200 },
5349
5350 { PCI_VENDOR_ID_ADDIDATA,
5351 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5352 PCI_ANY_ID,
5353 PCI_ANY_ID,
5354 0,
5355 0,
5356 pbn_b0_1_115200 },
5357
5358 { PCI_VENDOR_ID_ADDIDATA,
5359 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5360 PCI_ANY_ID,
5361 PCI_ANY_ID,
5362 0,
5363 0,
5364 pbn_b0_4_115200 },
5365
5366 { PCI_VENDOR_ID_ADDIDATA,
5367 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5368 PCI_ANY_ID,
5369 PCI_ANY_ID,
5370 0,
5371 0,
5372 pbn_b0_2_115200 },
5373
5374 { PCI_VENDOR_ID_ADDIDATA,
5375 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5376 PCI_ANY_ID,
5377 PCI_ANY_ID,
5378 0,
5379 0,
5380 pbn_b0_1_115200 },
5381
5382 { PCI_VENDOR_ID_ADDIDATA,
5383 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5384 PCI_ANY_ID,
5385 PCI_ANY_ID,
5386 0,
5387 0,
5388 pbn_b0_8_115200 },
5389
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005390 { PCI_VENDOR_ID_ADDIDATA,
5391 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5392 PCI_ANY_ID,
5393 PCI_ANY_ID,
5394 0,
5395 0,
5396 pbn_ADDIDATA_PCIe_4_3906250 },
5397
5398 { PCI_VENDOR_ID_ADDIDATA,
5399 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5400 PCI_ANY_ID,
5401 PCI_ANY_ID,
5402 0,
5403 0,
5404 pbn_ADDIDATA_PCIe_2_3906250 },
5405
5406 { PCI_VENDOR_ID_ADDIDATA,
5407 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5408 PCI_ANY_ID,
5409 PCI_ANY_ID,
5410 0,
5411 0,
5412 pbn_ADDIDATA_PCIe_1_3906250 },
5413
5414 { PCI_VENDOR_ID_ADDIDATA,
5415 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5416 PCI_ANY_ID,
5417 PCI_ANY_ID,
5418 0,
5419 0,
5420 pbn_ADDIDATA_PCIe_8_3906250 },
5421
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005422 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5423 PCI_VENDOR_ID_IBM, 0x0299,
5424 0, 0, pbn_b0_bt_2_115200 },
5425
Stefan Seyfried972ce082013-07-01 09:14:21 +02005426 /*
5427 * other NetMos 9835 devices are most likely handled by the
5428 * parport_serial driver, check drivers/parport/parport_serial.c
5429 * before adding them here.
5430 */
5431
Michael Bueschc4285b42009-06-30 11:41:21 -07005432 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5433 0xA000, 0x1000,
5434 0, 0, pbn_b0_1_115200 },
5435
Nicos Gollan7808edc2011-05-05 21:00:37 +02005436 /* the 9901 is a rebranded 9912 */
5437 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5438 0xA000, 0x1000,
5439 0, 0, pbn_b0_1_115200 },
5440
5441 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5442 0xA000, 0x1000,
5443 0, 0, pbn_b0_1_115200 },
5444
5445 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5446 0xA000, 0x1000,
5447 0, 0, pbn_b0_1_115200 },
5448
5449 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5450 0xA000, 0x1000,
5451 0, 0, pbn_b0_1_115200 },
5452
5453 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5454 0xA000, 0x3002,
5455 0, 0, pbn_NETMOS9900_2s_115200 },
5456
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005457 /*
Eric Smith44178172011-07-11 22:53:13 -06005458 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005459 */
5460
5461 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5462 0xA000, 0x1000,
5463 0, 0, pbn_b0_1_115200 },
5464
5465 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005466 0xA000, 0x3002,
5467 0, 0, pbn_b0_bt_2_115200 },
5468
5469 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005470 0xA000, 0x3004,
5471 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005472 /* Intel CE4100 */
5473 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5474 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5475 pbn_ce4100_1_115200 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03005476 /* Intel BayTrail */
5477 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5478 PCI_ANY_ID, PCI_ANY_ID,
5479 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5480 pbn_byt },
5481 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5482 PCI_ANY_ID, PCI_ANY_ID,
5483 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5484 pbn_byt },
Alan Cox29897082014-08-19 20:29:23 +03005485 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5486 PCI_ANY_ID, PCI_ANY_ID,
5487 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5488 pbn_byt },
5489 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5490 PCI_ANY_ID, PCI_ANY_ID,
5491 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5492 pbn_byt },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005493
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02005494 /* Intel Broadwell */
5495 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BDW_UART1,
5496 PCI_ANY_ID, PCI_ANY_ID,
5497 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5498 pbn_byt },
5499 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BDW_UART2,
5500 PCI_ANY_ID, PCI_ANY_ID,
5501 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5502 pbn_byt },
5503
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005504 /*
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01005505 * Intel Quark x1000
5506 */
5507 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5508 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5509 pbn_qrk },
5510 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005511 * Cronyx Omega PCI
5512 */
5513 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5514 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5515 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005516
5517 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005518 * Broadcom TruManage
5519 */
5520 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5521 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5522 pbn_brcm_trumanage },
5523
5524 /*
Alan Cox66835492012-08-16 12:01:33 +01005525 * AgeStar as-prs2-009
5526 */
5527 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5528 PCI_ANY_ID, PCI_ANY_ID,
5529 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005530
5531 /*
5532 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5533 * so not listed here.
5534 */
5535 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5536 PCI_ANY_ID, PCI_ANY_ID,
5537 0, 0, pbn_b0_bt_4_115200 },
5538
5539 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5540 PCI_ANY_ID, PCI_ANY_ID,
5541 0, 0, pbn_b0_bt_2_115200 },
5542
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005543 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5544 PCI_ANY_ID, PCI_ANY_ID,
5545 0, 0, pbn_wch384_4 },
5546
Alan Cox66835492012-08-16 12:01:33 +01005547 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005548 * Commtech, Inc. Fastcom adapters
5549 */
5550 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5551 PCI_ANY_ID, PCI_ANY_ID,
5552 0,
5553 0, pbn_b0_2_1152000_200 },
5554 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5555 PCI_ANY_ID, PCI_ANY_ID,
5556 0,
5557 0, pbn_b0_4_1152000_200 },
5558 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5559 PCI_ANY_ID, PCI_ANY_ID,
5560 0,
5561 0, pbn_b0_4_1152000_200 },
5562 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5563 PCI_ANY_ID, PCI_ANY_ID,
5564 0,
5565 0, pbn_b0_8_1152000_200 },
5566 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5567 PCI_ANY_ID, PCI_ANY_ID,
5568 0,
5569 0, pbn_exar_XR17V352 },
5570 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5571 PCI_ANY_ID, PCI_ANY_ID,
5572 0,
5573 0, pbn_exar_XR17V354 },
5574 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5575 PCI_ANY_ID, PCI_ANY_ID,
5576 0,
5577 0, pbn_exar_XR17V358 },
5578
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005579 /* Fintek PCI serial cards */
5580 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5581 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5582 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5583
Matt Schulte14faa8c2012-11-21 10:35:15 -06005584 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585 * These entries match devices with class COMMUNICATION_SERIAL,
5586 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5587 */
5588 { PCI_ANY_ID, PCI_ANY_ID,
5589 PCI_ANY_ID, PCI_ANY_ID,
5590 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5591 0xffff00, pbn_default },
5592 { PCI_ANY_ID, PCI_ANY_ID,
5593 PCI_ANY_ID, PCI_ANY_ID,
5594 PCI_CLASS_COMMUNICATION_MODEM << 8,
5595 0xffff00, pbn_default },
5596 { PCI_ANY_ID, PCI_ANY_ID,
5597 PCI_ANY_ID, PCI_ANY_ID,
5598 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5599 0xffff00, pbn_default },
5600 { 0, }
5601};
5602
Michael Reed28071902011-05-31 12:06:28 -05005603static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5604 pci_channel_state_t state)
5605{
5606 struct serial_private *priv = pci_get_drvdata(dev);
5607
5608 if (state == pci_channel_io_perm_failure)
5609 return PCI_ERS_RESULT_DISCONNECT;
5610
5611 if (priv)
5612 pciserial_suspend_ports(priv);
5613
5614 pci_disable_device(dev);
5615
5616 return PCI_ERS_RESULT_NEED_RESET;
5617}
5618
5619static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5620{
5621 int rc;
5622
5623 rc = pci_enable_device(dev);
5624
5625 if (rc)
5626 return PCI_ERS_RESULT_DISCONNECT;
5627
5628 pci_restore_state(dev);
5629 pci_save_state(dev);
5630
5631 return PCI_ERS_RESULT_RECOVERED;
5632}
5633
5634static void serial8250_io_resume(struct pci_dev *dev)
5635{
5636 struct serial_private *priv = pci_get_drvdata(dev);
5637
5638 if (priv)
5639 pciserial_resume_ports(priv);
5640}
5641
Stephen Hemminger1d352032012-09-07 09:33:17 -07005642static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005643 .error_detected = serial8250_io_error_detected,
5644 .slot_reset = serial8250_io_slot_reset,
5645 .resume = serial8250_io_resume,
5646};
5647
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648static struct pci_driver serial_pci_driver = {
5649 .name = "serial",
5650 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005651 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005652 .driver = {
5653 .pm = &pciserial_pm_ops,
5654 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005656 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657};
5658
Wei Yongjun15a12e82012-10-26 23:04:22 +08005659module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660
5661MODULE_LICENSE("GPL");
5662MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5663MODULE_DEVICE_TABLE(pci, serial_pci_tbl);