blob: dd4483f1d3290ae3de45fe0ecddb51e9b314b5c7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
Andy Shevchenko21947ba2015-03-13 18:51:12 +020024#include <linux/rational.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/byteorder.h>
27#include <asm/io.h>
28
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030029#include <linux/dmaengine.h>
30#include <linux/platform_data/dma-dw.h>
Andy Shevchenkof549e942015-02-23 16:24:43 +020031#include <linux/platform_data/dma-hsu.h>
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "8250.h"
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * init function returns:
37 * > 0 - number of ports
38 * = 0 - use board->num_ports
39 * < 0 - error
40 */
41struct pci_serial_quirk {
42 u32 vendor;
43 u32 device;
44 u32 subvendor;
45 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040046 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000048 int (*setup)(struct serial_private *,
49 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010050 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 void (*exit)(struct pci_dev *dev);
52};
53
54#define PCI_NUM_BAR_RESOURCES 6
55
56struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010057 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 unsigned int nr;
59 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
60 struct pci_serial_quirk *quirk;
61 int line[0];
62};
63
Nicos Gollan7808edc2011-05-05 21:00:37 +020064static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010065 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067static void moan_device(const char *str, struct pci_dev *dev)
68{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070069 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070070 "%s: %s\n"
71 "Please send the output of lspci -vv, this\n"
72 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
73 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000074 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 pci_name(dev), str, dev->vendor, dev->device,
76 dev->subsystem_vendor, dev->subsystem_device);
77}
78
79static int
Alan Cox2655a2c2012-07-12 12:59:50 +010080setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 int bar, int offset, int regshift)
82{
Russell King70db3d92005-07-27 11:34:27 +010083 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 if (bar >= PCI_NUM_BAR_RESOURCES)
86 return -EINVAL;
87
88 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (!priv->remapped_bar[bar])
Aaron Sierra398a9db2014-10-30 19:49:45 -050090 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 if (!priv->remapped_bar[bar])
92 return -ENOMEM;
93
Alan Cox2655a2c2012-07-12 12:59:50 +010094 port->port.iotype = UPIO_MEM;
95 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050096 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010097 port->port.membase = priv->remapped_bar[bar] + offset;
98 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +0100100 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500101 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +0100102 port->port.mapbase = 0;
103 port->port.membase = NULL;
104 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
106 return 0;
107}
108
109/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800110 * ADDI-DATA GmbH communication cards <info@addi-data.com>
111 */
112static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000113 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100114 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800115{
116 unsigned int bar = 0, offset = board->first_offset;
117 bar = FL_GET_BASE(board->flags);
118
119 if (idx < 2) {
120 offset += idx * board->uart_offset;
121 } else if ((idx >= 2) && (idx < 4)) {
122 bar += 1;
123 offset += ((idx - 2) * board->uart_offset);
124 } else if ((idx >= 4) && (idx < 6)) {
125 bar += 2;
126 offset += ((idx - 4) * board->uart_offset);
127 } else if (idx >= 6) {
128 bar += 3;
129 offset += ((idx - 6) * board->uart_offset);
130 }
131
132 return setup_port(priv, port, bar, offset, board->reg_shift);
133}
134
135/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 * AFAVLAB uses a different mixture of BARs and offsets
137 * Not that ugly ;) -- HW
138 */
139static int
Russell King975a1a72009-01-02 13:44:27 +0000140afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100141 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
143 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 bar = FL_GET_BASE(board->flags);
146 if (idx < 4)
147 bar += idx;
148 else {
149 bar = 4;
150 offset += (idx - 4) * board->uart_offset;
151 }
152
Russell King70db3d92005-07-27 11:34:27 +0100153 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}
155
156/*
157 * HP's Remote Management Console. The Diva chip came in several
158 * different versions. N-class, L2000 and A500 have two Diva chips, each
159 * with 3 UARTs (the third UART on the second chip is unused). Superdome
160 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
161 * one Diva chip, but it has been expanded to 5 UARTs.
162 */
Russell King61a116e2006-07-03 15:22:35 +0100163static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 int rc = 0;
166
167 switch (dev->subsystem_device) {
168 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
169 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
170 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
171 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
172 rc = 3;
173 break;
174 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
175 rc = 2;
176 break;
177 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
178 rc = 4;
179 break;
180 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100181 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 rc = 1;
183 break;
184 }
185
186 return rc;
187}
188
189/*
190 * HP's Diva chip puts the 4th/5th serial port further out, and
191 * some serial ports are supposed to be hidden on certain models.
192 */
193static int
Russell King975a1a72009-01-02 13:44:27 +0000194pci_hp_diva_setup(struct serial_private *priv,
195 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100196 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197{
198 unsigned int offset = board->first_offset;
199 unsigned int bar = FL_GET_BASE(board->flags);
200
Russell King70db3d92005-07-27 11:34:27 +0100201 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
203 if (idx == 3)
204 idx++;
205 break;
206 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
207 if (idx > 0)
208 idx++;
209 if (idx > 2)
210 idx++;
211 break;
212 }
213 if (idx > 2)
214 offset = 0x18;
215
216 offset += idx * board->uart_offset;
217
Russell King70db3d92005-07-27 11:34:27 +0100218 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219}
220
221/*
222 * Added for EKF Intel i960 serial boards
223 */
Russell King61a116e2006-07-03 15:22:35 +0100224static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200226 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
228 if (!(dev->subsystem_device & 0x1000))
229 return -ENODEV;
230
231 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200232 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800233 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700234 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 return -ENODEV;
236 }
237 return 0;
238}
239
240/*
241 * Some PCI serial cards using the PLX 9050 PCI interface chip require
242 * that the card interrupt be explicitly enabled or disabled. This
243 * seems to be mainly needed on card using the PLX which also use I/O
244 * mapped memory.
245 */
Russell King61a116e2006-07-03 15:22:35 +0100246static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 u8 irq_config;
249 void __iomem *p;
250
251 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
252 moan_device("no memory in bar 0", dev);
253 return 0;
254 }
255
256 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100257 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800258 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800262 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 /*
264 * As the megawolf cards have the int pins active
265 * high, and have 2 UART chips, both ints must be
266 * enabled on the 9050. Also, the UARTS are set in
267 * 16450 mode by default, so we have to enable the
268 * 16C950 'enhanced' mode so that we can use the
269 * deep FIFOs
270 */
271 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 /*
273 * enable/disable interrupts
274 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700275 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 if (p == NULL)
277 return -ENOMEM;
278 writel(irq_config, p + 0x4c);
279
280 /*
281 * Read the register back to ensure that it took effect.
282 */
283 readl(p + 0x4c);
284 iounmap(p);
285
286 return 0;
287}
288
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500289static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290{
291 u8 __iomem *p;
292
293 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
294 return;
295
296 /*
297 * disable interrupts
298 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700299 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 if (p != NULL) {
301 writel(0, p + 0x4c);
302
303 /*
304 * Read the register back to ensure that it took effect.
305 */
306 readl(p + 0x4c);
307 iounmap(p);
308 }
309}
310
Will Page04bf7e72009-04-06 17:32:15 +0100311#define NI8420_INT_ENABLE_REG 0x38
312#define NI8420_INT_ENABLE_BIT 0x2000
313
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500314static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100315{
316 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100317 unsigned int bar = 0;
318
319 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
320 moan_device("no memory in bar", dev);
321 return;
322 }
323
Aaron Sierra398a9db2014-10-30 19:49:45 -0500324 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100325 if (p == NULL)
326 return;
327
328 /* Disable the CPU Interrupt */
329 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
330 p + NI8420_INT_ENABLE_REG);
331 iounmap(p);
332}
333
334
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100335/* MITE registers */
336#define MITE_IOWBSR1 0xc4
337#define MITE_IOWCR1 0xf4
338#define MITE_LCIMR1 0x08
339#define MITE_LCIMR2 0x10
340
341#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
342
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500343static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100344{
345 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100346 unsigned int bar = 0;
347
348 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
349 moan_device("no memory in bar", dev);
350 return;
351 }
352
Aaron Sierra398a9db2014-10-30 19:49:45 -0500353 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100354 if (p == NULL)
355 return;
356
357 /* Disable the CPU Interrupt */
358 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
359 iounmap(p);
360}
361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
363static int
Russell King975a1a72009-01-02 13:44:27 +0000364sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100365 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366{
367 unsigned int bar, offset = board->first_offset;
368
369 bar = 0;
370
371 if (idx < 4) {
372 /* first four channels map to 0, 0x100, 0x200, 0x300 */
373 offset += idx * board->uart_offset;
374 } else if (idx < 8) {
375 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
376 offset += idx * board->uart_offset + 0xC00;
377 } else /* we have only 8 ports on PMC-OCTALPRO */
378 return 1;
379
Russell King70db3d92005-07-27 11:34:27 +0100380 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
382
383/*
384* This does initialization for PMC OCTALPRO cards:
385* maps the device memory, resets the UARTs (needed, bc
386* if the module is removed and inserted again, the card
387* is in the sleep mode) and enables global interrupt.
388*/
389
390/* global control register offset for SBS PMC-OctalPro */
391#define OCT_REG_CR_OFF 0x500
392
Russell King61a116e2006-07-03 15:22:35 +0100393static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
395 u8 __iomem *p;
396
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100397 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 if (p == NULL)
400 return -ENOMEM;
401 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800402 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800404 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* Set bit-2 (INTENABLE) of Control Register */
407 writeb(0x4, p + OCT_REG_CR_OFF);
408 iounmap(p);
409
410 return 0;
411}
412
413/*
414 * Disables the global interrupt of PMC-OctalPro
415 */
416
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500417static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
419 u8 __iomem *p;
420
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100421 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800422 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
423 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 iounmap(p);
426}
427
428/*
429 * SIIG serial cards have an PCI interface chip which also controls
430 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300431 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 * are stored in the EEPROM chip. It can cause problems because this
433 * version of serial driver doesn't support differently clocked UART's
434 * on single PCI card. To prevent this, initialization functions set
435 * high frequency clocking for all UART's on given card. It is safe (I
436 * hope) because it doesn't touch EEPROM settings to prevent conflicts
437 * with other OSes (like M$ DOS).
438 *
439 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800440 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 * There is two family of SIIG serial cards with different PCI
442 * interface chip and different configuration methods:
443 * - 10x cards have control registers in IO and/or memory space;
444 * - 20x cards have control registers in standard PCI configuration space.
445 *
Russell King67d74b82005-07-27 11:33:03 +0100446 * Note: all 10x cards have PCI device ids 0x10..
447 * all 20x cards have PCI device ids 0x20..
448 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100449 * There are also Quartet Serial cards which use Oxford Semiconductor
450 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
451 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 * Note: some SIIG cards are probed by the parport_serial object.
453 */
454
455#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
456#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
457
458static int pci_siig10x_init(struct pci_dev *dev)
459{
460 u16 data;
461 void __iomem *p;
462
463 switch (dev->device & 0xfff8) {
464 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
465 data = 0xffdf;
466 break;
467 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
468 data = 0xf7ff;
469 break;
470 default: /* 1S1P, 4S */
471 data = 0xfffb;
472 break;
473 }
474
Alan Cox6f441fe2008-05-01 04:34:59 -0700475 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 if (p == NULL)
477 return -ENOMEM;
478
479 writew(readw(p + 0x28) & data, p + 0x28);
480 readw(p + 0x28);
481 iounmap(p);
482 return 0;
483}
484
485#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
486#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
487
488static int pci_siig20x_init(struct pci_dev *dev)
489{
490 u8 data;
491
492 /* Change clock frequency for the first UART. */
493 pci_read_config_byte(dev, 0x6f, &data);
494 pci_write_config_byte(dev, 0x6f, data & 0xef);
495
496 /* If this card has 2 UART, we have to do the same with second UART. */
497 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
498 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
499 pci_read_config_byte(dev, 0x73, &data);
500 pci_write_config_byte(dev, 0x73, data & 0xef);
501 }
502 return 0;
503}
504
Russell King67d74b82005-07-27 11:33:03 +0100505static int pci_siig_init(struct pci_dev *dev)
506{
507 unsigned int type = dev->device & 0xff00;
508
509 if (type == 0x1000)
510 return pci_siig10x_init(dev);
511 else if (type == 0x2000)
512 return pci_siig20x_init(dev);
513
514 moan_device("Unknown SIIG card", dev);
515 return -ENODEV;
516}
517
Andrey Panin3ec9c592006-02-02 20:15:09 +0000518static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000519 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100520 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000521{
522 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
523
524 if (idx > 3) {
525 bar = 4;
526 offset = (idx - 4) * 8;
527 }
528
529 return setup_port(priv, port, bar, offset, 0);
530}
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532/*
533 * Timedia has an explosion of boards, and to avoid the PCI table from
534 * growing *huge*, we use this function to collapse some 70 entries
535 * in the PCI table into one, for sanity's and compactness's sake.
536 */
Helge Dellere9422e02006-08-29 21:57:29 +0200537static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
539};
540
Helge Dellere9422e02006-08-29 21:57:29 +0200541static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
544 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
546 0xD079, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
551 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
553 0xB157, 0
554};
555
Helge Dellere9422e02006-08-29 21:57:29 +0200556static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800557 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
559};
560
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000561static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200563 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564} timedia_data[] = {
565 { 1, timedia_single_port },
566 { 2, timedia_dual_port },
567 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200568 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569};
570
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400571/*
572 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
573 * listing them individually, this driver merely grabs them all with
574 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
575 * and should be left free to be claimed by parport_serial instead.
576 */
577static int pci_timedia_probe(struct pci_dev *dev)
578{
579 /*
580 * Check the third digit of the subdevice ID
581 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
582 */
583 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
584 dev_info(&dev->dev,
585 "ignoring Timedia subdevice %04x for parport_serial\n",
586 dev->subsystem_device);
587 return -ENODEV;
588 }
589
590 return 0;
591}
592
Russell King61a116e2006-07-03 15:22:35 +0100593static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594{
Helge Dellere9422e02006-08-29 21:57:29 +0200595 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 int i, j;
597
Helge Dellere9422e02006-08-29 21:57:29 +0200598 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 ids = timedia_data[i].ids;
600 for (j = 0; ids[j]; j++)
601 if (dev->subsystem_device == ids[j])
602 return timedia_data[i].num;
603 }
604 return 0;
605}
606
607/*
608 * Timedia/SUNIX uses a mixture of BARs and offsets
609 * Ugh, this is ugly as all hell --- TYT
610 */
611static int
Russell King975a1a72009-01-02 13:44:27 +0000612pci_timedia_setup(struct serial_private *priv,
613 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100614 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
616 unsigned int bar = 0, offset = board->first_offset;
617
618 switch (idx) {
619 case 0:
620 bar = 0;
621 break;
622 case 1:
623 offset = board->uart_offset;
624 bar = 0;
625 break;
626 case 2:
627 bar = 1;
628 break;
629 case 3:
630 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000631 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 case 4: /* BAR 2 */
633 case 5: /* BAR 3 */
634 case 6: /* BAR 4 */
635 case 7: /* BAR 5 */
636 bar = idx - 2;
637 }
638
Russell King70db3d92005-07-27 11:34:27 +0100639 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640}
641
642/*
643 * Some Titan cards are also a little weird
644 */
645static int
Russell King70db3d92005-07-27 11:34:27 +0100646titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000647 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100648 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
650 unsigned int bar, offset = board->first_offset;
651
652 switch (idx) {
653 case 0:
654 bar = 1;
655 break;
656 case 1:
657 bar = 2;
658 break;
659 default:
660 bar = 4;
661 offset = (idx - 2) * board->uart_offset;
662 }
663
Russell King70db3d92005-07-27 11:34:27 +0100664 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665}
666
Russell King61a116e2006-07-03 15:22:35 +0100667static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
669 msleep(100);
670 return 0;
671}
672
Will Page04bf7e72009-04-06 17:32:15 +0100673static int pci_ni8420_init(struct pci_dev *dev)
674{
675 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100676 unsigned int bar = 0;
677
678 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
679 moan_device("no memory in bar", dev);
680 return 0;
681 }
682
Aaron Sierra398a9db2014-10-30 19:49:45 -0500683 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100684 if (p == NULL)
685 return -ENOMEM;
686
687 /* Enable CPU Interrupt */
688 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
689 p + NI8420_INT_ENABLE_REG);
690
691 iounmap(p);
692 return 0;
693}
694
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100695#define MITE_IOWBSR1_WSIZE 0xa
696#define MITE_IOWBSR1_WIN_OFFSET 0x800
697#define MITE_IOWBSR1_WENAB (1 << 7)
698#define MITE_LCIMR1_IO_IE_0 (1 << 24)
699#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
700#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
701
702static int pci_ni8430_init(struct pci_dev *dev)
703{
704 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500705 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100706 u32 device_window;
707 unsigned int bar = 0;
708
709 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
710 moan_device("no memory in bar", dev);
711 return 0;
712 }
713
Aaron Sierra398a9db2014-10-30 19:49:45 -0500714 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100715 if (p == NULL)
716 return -ENOMEM;
717
Aaron Sierra398a9db2014-10-30 19:49:45 -0500718 /*
719 * Set device window address and size in BAR0, while acknowledging that
720 * the resource structure may contain a translated address that differs
721 * from the address the device responds to.
722 */
723 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
724 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100725 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
726 writel(device_window, p + MITE_IOWBSR1);
727
728 /* Set window access to go to RAMSEL IO address space */
729 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
730 p + MITE_IOWCR1);
731
732 /* Enable IO Bus Interrupt 0 */
733 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
734
735 /* Enable CPU Interrupt */
736 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
737
738 iounmap(p);
739 return 0;
740}
741
742/* UART Port Control Register */
743#define NI8430_PORTCON 0x0f
744#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
745
746static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100747pci_ni8430_setup(struct serial_private *priv,
748 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100749 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100750{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500751 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100752 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100753 unsigned int bar, offset = board->first_offset;
754
755 if (idx >= board->num_ports)
756 return 1;
757
758 bar = FL_GET_BASE(board->flags);
759 offset += idx * board->uart_offset;
760
Aaron Sierra398a9db2014-10-30 19:49:45 -0500761 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500762 if (!p)
763 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100764
Joe Perches7c9d4402011-06-23 11:39:20 -0700765 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100766 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
767 p + offset + NI8430_PORTCON);
768
769 iounmap(p);
770
771 return setup_port(priv, port, bar, offset, board->reg_shift);
772}
773
Nicos Gollan7808edc2011-05-05 21:00:37 +0200774static int pci_netmos_9900_setup(struct serial_private *priv,
775 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100776 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200777{
778 unsigned int bar;
779
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400780 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
781 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200782 /* netmos apparently orders BARs by datasheet layout, so serial
783 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
784 */
785 bar = 3 * idx;
786
787 return setup_port(priv, port, bar, 0, board->reg_shift);
788 } else {
789 return pci_default_setup(priv, board, port, idx);
790 }
791}
792
793/* the 99xx series comes with a range of device IDs and a variety
794 * of capabilities:
795 *
796 * 9900 has varying capabilities and can cascade to sub-controllers
797 * (cascading should be purely internal)
798 * 9904 is hardwired with 4 serial ports
799 * 9912 and 9922 are hardwired with 2 serial ports
800 */
801static int pci_netmos_9900_numports(struct pci_dev *dev)
802{
803 unsigned int c = dev->class;
804 unsigned int pi;
805 unsigned short sub_serports;
806
807 pi = (c & 0xff);
808
809 if (pi == 2) {
810 return 1;
811 } else if ((pi == 0) &&
812 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
813 /* two possibilities: 0x30ps encodes number of parallel and
814 * serial ports, or 0x1000 indicates *something*. This is not
815 * immediately obvious, since the 2s1p+4s configuration seems
816 * to offer all functionality on functions 0..2, while still
817 * advertising the same function 3 as the 4s+2s1p config.
818 */
819 sub_serports = dev->subsystem_device & 0xf;
820 if (sub_serports > 0) {
821 return sub_serports;
822 } else {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700823 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
Nicos Gollan7808edc2011-05-05 21:00:37 +0200824 return 0;
825 }
826 }
827
828 moan_device("unknown NetMos/Mostech program interface", dev);
829 return 0;
830}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100831
Russell King61a116e2006-07-03 15:22:35 +0100832static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
834 /* subdevice 0x00PS means <P> parallel, <S> serial */
835 unsigned int num_serial = dev->subsystem_device & 0xf;
836
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800837 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
838 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700839 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200840
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000841 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
842 dev->subsystem_device == 0x0299)
843 return 0;
844
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845 switch (dev->device) { /* FALLTHROUGH on all */
846 case PCI_DEVICE_ID_NETMOS_9904:
847 case PCI_DEVICE_ID_NETMOS_9912:
848 case PCI_DEVICE_ID_NETMOS_9922:
849 case PCI_DEVICE_ID_NETMOS_9900:
850 num_serial = pci_netmos_9900_numports(dev);
851 break;
852
853 default:
854 if (num_serial == 0 ) {
855 moan_device("unknown NetMos/Mostech device", dev);
856 }
857 }
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 if (num_serial == 0)
860 return -ENODEV;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return num_serial;
863}
864
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700865/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700866 * These chips are available with optionally one parallel port and up to
867 * two serial ports. Unfortunately they all have the same product id.
868 *
869 * Basic configuration is done over a region of 32 I/O ports. The base
870 * ioport is called INTA or INTC, depending on docs/other drivers.
871 *
872 * The region of the 32 I/O ports is configured in POSIO0R...
873 */
874
875/* registers */
876#define ITE_887x_MISCR 0x9c
877#define ITE_887x_INTCBAR 0x78
878#define ITE_887x_UARTBAR 0x7c
879#define ITE_887x_PS0BAR 0x10
880#define ITE_887x_POSIO0 0x60
881
882/* I/O space size */
883#define ITE_887x_IOSIZE 32
884/* I/O space size (bits 26-24; 8 bytes = 011b) */
885#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
886/* I/O space size (bits 26-24; 32 bytes = 101b) */
887#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
888/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
889#define ITE_887x_POSIO_SPEED (3 << 29)
890/* enable IO_Space bit */
891#define ITE_887x_POSIO_ENABLE (1 << 31)
892
Ralf Baechlef79abb82007-08-30 23:56:31 -0700893static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700894{
895 /* inta_addr are the configuration addresses of the ITE */
896 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
897 0x200, 0x280, 0 };
898 int ret, i, type;
899 struct resource *iobase = NULL;
900 u32 miscr, uartbar, ioport;
901
902 /* search for the base-ioport */
903 i = 0;
904 while (inta_addr[i] && iobase == NULL) {
905 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
906 "ite887x");
907 if (iobase != NULL) {
908 /* write POSIO0R - speed | size | ioport */
909 pci_write_config_dword(dev, ITE_887x_POSIO0,
910 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
911 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
912 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800913 pci_write_config_dword(dev, ITE_887x_INTCBAR,
914 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700915 ret = inb(inta_addr[i]);
916 if (ret != 0xff) {
917 /* ioport connected */
918 break;
919 }
920 release_region(iobase->start, ITE_887x_IOSIZE);
921 iobase = NULL;
922 }
923 i++;
924 }
925
926 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700927 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700928 return -ENODEV;
929 }
930
931 /* start of undocumented type checking (see parport_pc.c) */
932 type = inb(iobase->start + 0x18) & 0x0f;
933
934 switch (type) {
935 case 0x2: /* ITE8871 (1P) */
936 case 0xa: /* ITE8875 (1P) */
937 ret = 0;
938 break;
939 case 0xe: /* ITE8872 (2S1P) */
940 ret = 2;
941 break;
942 case 0x6: /* ITE8873 (1S) */
943 ret = 1;
944 break;
945 case 0x8: /* ITE8874 (2S) */
946 ret = 2;
947 break;
948 default:
949 moan_device("Unknown ITE887x", dev);
950 ret = -ENODEV;
951 }
952
953 /* configure all serial ports */
954 for (i = 0; i < ret; i++) {
955 /* read the I/O port from the device */
956 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
957 &ioport);
958 ioport &= 0x0000FF00; /* the actual base address */
959 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
960 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
961 ITE_887x_POSIO_IOSIZE_8 | ioport);
962
963 /* write the ioport to the UARTBAR */
964 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
965 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
966 uartbar |= (ioport << (16 * i)); /* set the ioport */
967 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
968
969 /* get current config */
970 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
971 /* disable interrupts (UARTx_Routing[3:0]) */
972 miscr &= ~(0xf << (12 - 4 * i));
973 /* activate the UART (UARTx_En) */
974 miscr |= 1 << (23 - i);
975 /* write new config with activated UART */
976 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
977 }
978
979 if (ret <= 0) {
980 /* the device has no UARTs if we get here */
981 release_region(iobase->start, ITE_887x_IOSIZE);
982 }
983
984 return ret;
985}
986
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500987static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700988{
989 u32 ioport;
990 /* the ioport is bit 0-15 in POSIO0R */
991 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
992 ioport &= 0xffff;
993 release_region(ioport, ITE_887x_IOSIZE);
994}
995
Russell King9f2a0362009-01-02 13:44:20 +0000996/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700997 * EndRun Technologies.
998 * Determine the number of ports available on the device.
999 */
1000#define PCI_VENDOR_ID_ENDRUN 0x7401
1001#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
1002
1003static int pci_endrun_init(struct pci_dev *dev)
1004{
1005 u8 __iomem *p;
1006 unsigned long deviceID;
1007 unsigned int number_uarts = 0;
1008
1009 /* EndRun device is all 0xexxx */
1010 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1011 (dev->device & 0xf000) != 0xe000)
1012 return 0;
1013
1014 p = pci_iomap(dev, 0, 5);
1015 if (p == NULL)
1016 return -ENOMEM;
1017
1018 deviceID = ioread32(p);
1019 /* EndRun device */
1020 if (deviceID == 0x07000200) {
1021 number_uarts = ioread8(p + 4);
1022 dev_dbg(&dev->dev,
1023 "%d ports detected on EndRun PCI Express device\n",
1024 number_uarts);
1025 }
1026 pci_iounmap(dev, p);
1027 return number_uarts;
1028}
1029
1030/*
Russell King9f2a0362009-01-02 13:44:20 +00001031 * Oxford Semiconductor Inc.
1032 * Check that device is part of the Tornado range of devices, then determine
1033 * the number of ports available on the device.
1034 */
1035static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1036{
1037 u8 __iomem *p;
1038 unsigned long deviceID;
1039 unsigned int number_uarts = 0;
1040
1041 /* OxSemi Tornado devices are all 0xCxxx */
1042 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1043 (dev->device & 0xF000) != 0xC000)
1044 return 0;
1045
1046 p = pci_iomap(dev, 0, 5);
1047 if (p == NULL)
1048 return -ENOMEM;
1049
1050 deviceID = ioread32(p);
1051 /* Tornado device */
1052 if (deviceID == 0x07000200) {
1053 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001054 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001055 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001056 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001057 }
1058 pci_iounmap(dev, p);
1059 return number_uarts;
1060}
1061
Alan Coxeb26dfe2012-07-12 13:00:31 +01001062static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001063 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001064 struct uart_8250_port *port, int idx)
1065{
1066 port->bugs |= UART_BUG_PARITY;
1067 return pci_default_setup(priv, board, port, idx);
1068}
1069
Alan Cox55c7c0f2012-11-29 09:03:00 +10301070/* Quatech devices have their own extra interface features */
1071
1072struct quatech_feature {
1073 u16 devid;
1074 bool amcc;
1075};
1076
1077#define QPCR_TEST_FOR1 0x3F
1078#define QPCR_TEST_GET1 0x00
1079#define QPCR_TEST_FOR2 0x40
1080#define QPCR_TEST_GET2 0x40
1081#define QPCR_TEST_FOR3 0x80
1082#define QPCR_TEST_GET3 0x40
1083#define QPCR_TEST_FOR4 0xC0
1084#define QPCR_TEST_GET4 0x80
1085
1086#define QOPR_CLOCK_X1 0x0000
1087#define QOPR_CLOCK_X2 0x0001
1088#define QOPR_CLOCK_X4 0x0002
1089#define QOPR_CLOCK_X8 0x0003
1090#define QOPR_CLOCK_RATE_MASK 0x0003
1091
1092
1093static struct quatech_feature quatech_cards[] = {
1094 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1097 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1099 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1100 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1101 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1102 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1103 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1104 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1105 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1106 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1107 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1108 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1109 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1110 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1111 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1112 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1113 { 0, }
1114};
1115
1116static int pci_quatech_amcc(u16 devid)
1117{
1118 struct quatech_feature *qf = &quatech_cards[0];
1119 while (qf->devid) {
1120 if (qf->devid == devid)
1121 return qf->amcc;
1122 qf++;
1123 }
1124 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1125 return 0;
1126};
1127
1128static int pci_quatech_rqopr(struct uart_8250_port *port)
1129{
1130 unsigned long base = port->port.iobase;
1131 u8 LCR, val;
1132
1133 LCR = inb(base + UART_LCR);
1134 outb(0xBF, base + UART_LCR);
1135 val = inb(base + UART_SCR);
1136 outb(LCR, base + UART_LCR);
1137 return val;
1138}
1139
1140static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1141{
1142 unsigned long base = port->port.iobase;
1143 u8 LCR, val;
1144
1145 LCR = inb(base + UART_LCR);
1146 outb(0xBF, base + UART_LCR);
1147 val = inb(base + UART_SCR);
1148 outb(qopr, base + UART_SCR);
1149 outb(LCR, base + UART_LCR);
1150}
1151
1152static int pci_quatech_rqmcr(struct uart_8250_port *port)
1153{
1154 unsigned long base = port->port.iobase;
1155 u8 LCR, val, qmcr;
1156
1157 LCR = inb(base + UART_LCR);
1158 outb(0xBF, base + UART_LCR);
1159 val = inb(base + UART_SCR);
1160 outb(val | 0x10, base + UART_SCR);
1161 qmcr = inb(base + UART_MCR);
1162 outb(val, base + UART_SCR);
1163 outb(LCR, base + UART_LCR);
1164
1165 return qmcr;
1166}
1167
1168static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1169{
1170 unsigned long base = port->port.iobase;
1171 u8 LCR, val;
1172
1173 LCR = inb(base + UART_LCR);
1174 outb(0xBF, base + UART_LCR);
1175 val = inb(base + UART_SCR);
1176 outb(val | 0x10, base + UART_SCR);
1177 outb(qmcr, base + UART_MCR);
1178 outb(val, base + UART_SCR);
1179 outb(LCR, base + UART_LCR);
1180}
1181
1182static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1183{
1184 unsigned long base = port->port.iobase;
1185 u8 LCR, val;
1186
1187 LCR = inb(base + UART_LCR);
1188 outb(0xBF, base + UART_LCR);
1189 val = inb(base + UART_SCR);
1190 if (val & 0x20) {
1191 outb(0x80, UART_LCR);
1192 if (!(inb(UART_SCR) & 0x20)) {
1193 outb(LCR, base + UART_LCR);
1194 return 1;
1195 }
1196 }
1197 return 0;
1198}
1199
1200static int pci_quatech_test(struct uart_8250_port *port)
1201{
1202 u8 reg;
1203 u8 qopr = pci_quatech_rqopr(port);
1204 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1205 reg = pci_quatech_rqopr(port) & 0xC0;
1206 if (reg != QPCR_TEST_GET1)
1207 return -EINVAL;
1208 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1209 reg = pci_quatech_rqopr(port) & 0xC0;
1210 if (reg != QPCR_TEST_GET2)
1211 return -EINVAL;
1212 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1213 reg = pci_quatech_rqopr(port) & 0xC0;
1214 if (reg != QPCR_TEST_GET3)
1215 return -EINVAL;
1216 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1217 reg = pci_quatech_rqopr(port) & 0xC0;
1218 if (reg != QPCR_TEST_GET4)
1219 return -EINVAL;
1220
1221 pci_quatech_wqopr(port, qopr);
1222 return 0;
1223}
1224
1225static int pci_quatech_clock(struct uart_8250_port *port)
1226{
1227 u8 qopr, reg, set;
1228 unsigned long clock;
1229
1230 if (pci_quatech_test(port) < 0)
1231 return 1843200;
1232
1233 qopr = pci_quatech_rqopr(port);
1234
1235 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (reg & QOPR_CLOCK_X8) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1242 reg = pci_quatech_rqopr(port);
1243 if (!(reg & QOPR_CLOCK_X8)) {
1244 clock = 1843200;
1245 goto out;
1246 }
1247 reg &= QOPR_CLOCK_X8;
1248 if (reg == QOPR_CLOCK_X2) {
1249 clock = 3685400;
1250 set = QOPR_CLOCK_X2;
1251 } else if (reg == QOPR_CLOCK_X4) {
1252 clock = 7372800;
1253 set = QOPR_CLOCK_X4;
1254 } else if (reg == QOPR_CLOCK_X8) {
1255 clock = 14745600;
1256 set = QOPR_CLOCK_X8;
1257 } else {
1258 clock = 1843200;
1259 set = QOPR_CLOCK_X1;
1260 }
1261 qopr &= ~QOPR_CLOCK_RATE_MASK;
1262 qopr |= set;
1263
1264out:
1265 pci_quatech_wqopr(port, qopr);
1266 return clock;
1267}
1268
1269static int pci_quatech_rs422(struct uart_8250_port *port)
1270{
1271 u8 qmcr;
1272 int rs422 = 0;
1273
1274 if (!pci_quatech_has_qmcr(port))
1275 return 0;
1276 qmcr = pci_quatech_rqmcr(port);
1277 pci_quatech_wqmcr(port, 0xFF);
1278 if (pci_quatech_rqmcr(port))
1279 rs422 = 1;
1280 pci_quatech_wqmcr(port, qmcr);
1281 return rs422;
1282}
1283
1284static int pci_quatech_init(struct pci_dev *dev)
1285{
1286 if (pci_quatech_amcc(dev->device)) {
1287 unsigned long base = pci_resource_start(dev, 0);
1288 if (base) {
1289 u32 tmp;
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301290 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301291 tmp = inl(base + 0x3c);
1292 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301293 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301294 }
1295 }
1296 return 0;
1297}
1298
1299static int pci_quatech_setup(struct serial_private *priv,
1300 const struct pciserial_board *board,
1301 struct uart_8250_port *port, int idx)
1302{
1303 /* Needed by pci_quatech calls below */
1304 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1305 /* Set up the clocking */
1306 port->port.uartclk = pci_quatech_clock(port);
1307 /* For now just warn about RS422 */
1308 if (pci_quatech_rs422(port))
1309 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1310 return pci_default_setup(priv, board, port, idx);
1311}
1312
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001313static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301314{
1315}
1316
Alan Coxeb26dfe2012-07-12 13:00:31 +01001317static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001318 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001319 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320{
1321 unsigned int bar, offset = board->first_offset, maxnr;
1322
1323 bar = FL_GET_BASE(board->flags);
1324 if (board->flags & FL_BASE_BARS)
1325 bar += idx;
1326 else
1327 offset += idx * board->uart_offset;
1328
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001329 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1330 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
1332 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1333 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001334
Russell King70db3d92005-07-27 11:34:27 +01001335 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336}
1337
Angelo Butti94341472013-10-15 22:41:10 +03001338static int pci_pericom_setup(struct serial_private *priv,
1339 const struct pciserial_board *board,
1340 struct uart_8250_port *port, int idx)
1341{
1342 unsigned int bar, offset = board->first_offset, maxnr;
1343
1344 bar = FL_GET_BASE(board->flags);
1345 if (board->flags & FL_BASE_BARS)
1346 bar += idx;
1347 else
1348 offset += idx * board->uart_offset;
1349
1350 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1351 (board->reg_shift + 3);
1352
1353 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1354 return 1;
1355
1356 port->port.uartclk = 14745600;
1357
1358 return setup_port(priv, port, bar, offset, board->reg_shift);
1359}
1360
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361static int
1362ce4100_serial_setup(struct serial_private *priv,
1363 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001364 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001365{
1366 int ret;
1367
Maxime Bizon08ec2122012-10-19 10:45:07 +02001368 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001369 port->port.iotype = UPIO_MEM32;
1370 port->port.type = PORT_XSCALE;
1371 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1372 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001373
1374 return ret;
1375}
1376
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001377#define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1378#define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1379
Alan Cox29897082014-08-19 20:29:23 +03001380#define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1381#define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1382
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001383#define BYT_PRV_CLK 0x800
1384#define BYT_PRV_CLK_EN (1 << 0)
1385#define BYT_PRV_CLK_M_VAL_SHIFT 1
1386#define BYT_PRV_CLK_N_VAL_SHIFT 16
1387#define BYT_PRV_CLK_UPDATE (1 << 31)
1388
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001389#define BYT_TX_OVF_INT 0x820
1390#define BYT_TX_OVF_INT_MASK (1 << 1)
1391
1392static void
1393byt_set_termios(struct uart_port *p, struct ktermios *termios,
1394 struct ktermios *old)
1395{
1396 unsigned int baud = tty_termios_baud_rate(termios);
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001397 unsigned long fref = 100000000, fuart = baud * 16;
1398 unsigned long w = BIT(15) - 1;
1399 unsigned long m, n;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001400 u32 reg;
1401
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001402 /* Get Fuart closer to Fref */
1403 fuart *= rounddown_pow_of_two(fref / fuart);
1404
Aaron Sierra50825c52014-03-03 19:54:29 -06001405 /*
1406 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1407 * dividers must be adjusted.
1408 *
1409 * uartclk = (m / n) * 100 MHz, where m <= n
1410 */
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001411 rational_best_approximation(fuart, fref, w, w, &m, &n);
1412 p->uartclk = fuart;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001413
1414 /* Reset the clock */
1415 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1416 writel(reg, p->membase + BYT_PRV_CLK);
1417 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1418 writel(reg, p->membase + BYT_PRV_CLK);
1419
Qipeng Zha0a6c3012015-07-29 18:23:32 +08001420 p->status &= ~UPSTAT_AUTOCTS;
1421 if (termios->c_cflag & CRTSCTS)
1422 p->status |= UPSTAT_AUTOCTS;
1423
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001424 serial8250_do_set_termios(p, termios, old);
1425}
1426
1427static bool byt_dma_filter(struct dma_chan *chan, void *param)
1428{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001429 struct dw_dma_slave *dws = param;
1430
1431 if (dws->dma_dev != chan->device->dev)
1432 return false;
1433
1434 chan->private = dws;
1435 return true;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001436}
1437
1438static int
1439byt_serial_setup(struct serial_private *priv,
1440 const struct pciserial_board *board,
1441 struct uart_8250_port *port, int idx)
1442{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001443 struct pci_dev *pdev = priv->dev;
1444 struct device *dev = port->port.dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001445 struct uart_8250_dma *dma;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001446 struct dw_dma_slave *tx_param, *rx_param;
1447 struct pci_dev *dma_dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001448 int ret;
1449
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001450 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001451 if (!dma)
1452 return -ENOMEM;
1453
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001454 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1455 if (!tx_param)
1456 return -ENOMEM;
1457
1458 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1459 if (!rx_param)
1460 return -ENOMEM;
1461
1462 switch (pdev->device) {
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001463 case PCI_DEVICE_ID_INTEL_BYT_UART1:
Alan Cox29897082014-08-19 20:29:23 +03001464 case PCI_DEVICE_ID_INTEL_BSW_UART1:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001465 rx_param->src_id = 3;
1466 tx_param->dst_id = 2;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001467 break;
1468 case PCI_DEVICE_ID_INTEL_BYT_UART2:
Alan Cox29897082014-08-19 20:29:23 +03001469 case PCI_DEVICE_ID_INTEL_BSW_UART2:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001470 rx_param->src_id = 5;
1471 tx_param->dst_id = 4;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001472 break;
1473 default:
1474 return -EINVAL;
1475 }
1476
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001477 rx_param->src_master = 1;
1478 rx_param->dst_master = 0;
1479
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001480 dma->rxconf.src_maxburst = 16;
1481
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001482 tx_param->src_master = 1;
1483 tx_param->dst_master = 0;
1484
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001485 dma->txconf.dst_maxburst = 16;
1486
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001487 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1488 rx_param->dma_dev = &dma_dev->dev;
1489 tx_param->dma_dev = &dma_dev->dev;
1490
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001491 dma->fn = byt_dma_filter;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001492 dma->rx_param = rx_param;
1493 dma->tx_param = tx_param;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001494
1495 ret = pci_default_setup(priv, board, port, idx);
1496 port->port.iotype = UPIO_MEM;
1497 port->port.type = PORT_16550A;
1498 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1499 port->port.set_termios = byt_set_termios;
1500 port->port.fifosize = 64;
1501 port->tx_loadsz = 64;
1502 port->dma = dma;
1503 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1504
1505 /* Disable Tx counter interrupts */
1506 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1507
1508 return ret;
1509}
1510
Andy Shevchenkof549e942015-02-23 16:24:43 +02001511#define INTEL_MID_UART_PS 0x30
1512#define INTEL_MID_UART_MUL 0x34
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001513#define INTEL_MID_UART_DIV 0x38
Andy Shevchenkof549e942015-02-23 16:24:43 +02001514
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001515static void intel_mid_set_termios(struct uart_port *p,
1516 struct ktermios *termios,
1517 struct ktermios *old,
1518 unsigned long fref)
1519{
1520 unsigned int baud = tty_termios_baud_rate(termios);
1521 unsigned short ps = 16;
1522 unsigned long fuart = baud * ps;
1523 unsigned long w = BIT(24) - 1;
1524 unsigned long mul, div;
1525
1526 if (fref < fuart) {
1527 /* Find prescaler value that satisfies Fuart < Fref */
1528 if (fref > baud)
1529 ps = fref / baud; /* baud rate too high */
1530 else
1531 ps = 1; /* PLL case */
1532 fuart = baud * ps;
1533 } else {
1534 /* Get Fuart closer to Fref */
1535 fuart *= rounddown_pow_of_two(fref / fuart);
1536 }
1537
1538 rational_best_approximation(fuart, fref, w, w, &mul, &div);
1539 p->uartclk = fuart * 16 / ps; /* core uses ps = 16 always */
1540
1541 writel(ps, p->membase + INTEL_MID_UART_PS); /* set PS */
1542 writel(mul, p->membase + INTEL_MID_UART_MUL); /* set MUL */
1543 writel(div, p->membase + INTEL_MID_UART_DIV);
1544
1545 serial8250_do_set_termios(p, termios, old);
1546}
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02001547
1548static void intel_mid_set_termios_38_4M(struct uart_port *p,
1549 struct ktermios *termios,
1550 struct ktermios *old)
1551{
1552 intel_mid_set_termios(p, termios, old, 38400000);
1553}
1554
Andy Shevchenkof549e942015-02-23 16:24:43 +02001555static void intel_mid_set_termios_50M(struct uart_port *p,
1556 struct ktermios *termios,
1557 struct ktermios *old)
1558{
Andy Shevchenkof549e942015-02-23 16:24:43 +02001559 /*
1560 * The uart clk is 50Mhz, and the baud rate come from:
1561 * baud = 50M * MUL / (DIV * PS * DLAB)
Andy Shevchenkof549e942015-02-23 16:24:43 +02001562 */
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001563 intel_mid_set_termios(p, termios, old, 50000000);
Andy Shevchenkof549e942015-02-23 16:24:43 +02001564}
1565
1566static bool intel_mid_dma_filter(struct dma_chan *chan, void *param)
1567{
1568 struct hsu_dma_slave *s = param;
1569
1570 if (s->dma_dev != chan->device->dev || s->chan_id != chan->chan_id)
1571 return false;
1572
1573 chan->private = s;
1574 return true;
1575}
1576
1577static int intel_mid_serial_setup(struct serial_private *priv,
1578 const struct pciserial_board *board,
1579 struct uart_8250_port *port, int idx,
1580 int index, struct pci_dev *dma_dev)
1581{
1582 struct device *dev = port->port.dev;
1583 struct uart_8250_dma *dma;
1584 struct hsu_dma_slave *tx_param, *rx_param;
1585
1586 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
1587 if (!dma)
1588 return -ENOMEM;
1589
1590 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1591 if (!tx_param)
1592 return -ENOMEM;
1593
1594 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1595 if (!rx_param)
1596 return -ENOMEM;
1597
1598 rx_param->chan_id = index * 2 + 1;
1599 tx_param->chan_id = index * 2;
1600
1601 dma->rxconf.src_maxburst = 64;
1602 dma->txconf.dst_maxburst = 64;
1603
1604 rx_param->dma_dev = &dma_dev->dev;
1605 tx_param->dma_dev = &dma_dev->dev;
1606
1607 dma->fn = intel_mid_dma_filter;
1608 dma->rx_param = rx_param;
1609 dma->tx_param = tx_param;
1610
1611 port->port.type = PORT_16750;
1612 port->port.flags |= UPF_FIXED_PORT | UPF_FIXED_TYPE;
1613 port->dma = dma;
1614
1615 return pci_default_setup(priv, board, port, idx);
1616}
1617
1618#define PCI_DEVICE_ID_INTEL_PNW_UART1 0x081b
1619#define PCI_DEVICE_ID_INTEL_PNW_UART2 0x081c
1620#define PCI_DEVICE_ID_INTEL_PNW_UART3 0x081d
1621
1622static int pnw_serial_setup(struct serial_private *priv,
1623 const struct pciserial_board *board,
1624 struct uart_8250_port *port, int idx)
1625{
1626 struct pci_dev *pdev = priv->dev;
1627 struct pci_dev *dma_dev;
1628 int index;
1629
1630 switch (pdev->device) {
1631 case PCI_DEVICE_ID_INTEL_PNW_UART1:
1632 index = 0;
1633 break;
1634 case PCI_DEVICE_ID_INTEL_PNW_UART2:
1635 index = 1;
1636 break;
1637 case PCI_DEVICE_ID_INTEL_PNW_UART3:
1638 index = 2;
1639 break;
1640 default:
1641 return -EINVAL;
1642 }
1643
1644 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 3));
1645
1646 port->port.set_termios = intel_mid_set_termios_50M;
1647
1648 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1649}
1650
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02001651#define PCI_DEVICE_ID_INTEL_TNG_UART 0x1191
1652
1653static int tng_serial_setup(struct serial_private *priv,
1654 const struct pciserial_board *board,
1655 struct uart_8250_port *port, int idx)
1656{
1657 struct pci_dev *pdev = priv->dev;
1658 struct pci_dev *dma_dev;
1659 int index = PCI_FUNC(pdev->devfn);
1660
1661 /* Currently no support for HSU port0 */
1662 if (index-- == 0)
1663 return -ENODEV;
1664
1665 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(5, 0));
1666
1667 port->port.set_termios = intel_mid_set_termios_38_4M;
1668
1669 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1670}
1671
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001672static int
1673pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001674 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001675 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001676{
1677 return setup_port(priv, port, 2, idx * 8, 0);
1678}
1679
Stephen Hurdebebd492013-01-17 14:14:53 -08001680static int
1681pci_brcm_trumanage_setup(struct serial_private *priv,
1682 const struct pciserial_board *board,
1683 struct uart_8250_port *port, int idx)
1684{
1685 int ret = pci_default_setup(priv, board, port, idx);
1686
1687 port->port.type = PORT_BRCM_TRUMANAGE;
1688 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1689 return ret;
1690}
1691
Peter Hungfecf27a2015-07-28 11:59:24 +08001692/* RTS will control by MCR if this bit is 0 */
1693#define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1694/* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1695#define FINTEK_RTS_INVERT BIT(5)
1696
1697/* We should do proper H/W transceiver setting before change to RS485 mode */
1698static int pci_fintek_rs485_config(struct uart_port *port,
1699 struct serial_rs485 *rs485)
1700{
1701 u8 setting;
1702 u8 *index = (u8 *) port->private_data;
1703 struct pci_dev *pci_dev = container_of(port->dev, struct pci_dev,
1704 dev);
1705
1706 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1707
1708 if (rs485->flags & SER_RS485_ENABLED)
1709 memset(rs485->padding, 0, sizeof(rs485->padding));
1710 else
1711 memset(rs485, 0, sizeof(*rs485));
1712
1713 /* F81504/508/512 not support RTS delay before or after send */
1714 rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
1715
1716 if (rs485->flags & SER_RS485_ENABLED) {
1717 /* Enable RTS H/W control mode */
1718 setting |= FINTEK_RTS_CONTROL_BY_HW;
1719
1720 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1721 /* RTS driving high on TX */
1722 setting &= ~FINTEK_RTS_INVERT;
1723 } else {
1724 /* RTS driving low on TX */
1725 setting |= FINTEK_RTS_INVERT;
1726 }
1727
1728 rs485->delay_rts_after_send = 0;
1729 rs485->delay_rts_before_send = 0;
1730 } else {
1731 /* Disable RTS H/W control mode */
1732 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1733 }
1734
1735 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
1736 port->rs485 = *rs485;
1737 return 0;
1738}
1739
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001740static int pci_fintek_setup(struct serial_private *priv,
1741 const struct pciserial_board *board,
1742 struct uart_8250_port *port, int idx)
1743{
1744 struct pci_dev *pdev = priv->dev;
Peter Hungfecf27a2015-07-28 11:59:24 +08001745 u8 *data;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001746 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001747 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001748
Peter Hung6a8bc232015-04-01 14:00:21 +08001749 config_base = 0x40 + 0x08 * idx;
1750
1751 /* Get the io address from configuration space */
1752 pci_read_config_word(pdev, config_base + 4, &iobase);
1753
1754 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1755
1756 port->port.iotype = UPIO_PORT;
1757 port->port.iobase = iobase;
Peter Hungfecf27a2015-07-28 11:59:24 +08001758 port->port.rs485_config = pci_fintek_rs485_config;
1759
1760 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1761 if (!data)
1762 return -ENOMEM;
1763
1764 /* preserve index in PCI configuration space */
1765 *data = idx;
1766 port->port.private_data = data;
Peter Hung6a8bc232015-04-01 14:00:21 +08001767
1768 return 0;
1769}
1770
1771static int pci_fintek_init(struct pci_dev *dev)
1772{
1773 unsigned long iobase;
1774 u32 max_port, i;
1775 u32 bar_data[3];
1776 u8 config_base;
1777
1778 switch (dev->device) {
1779 case 0x1104: /* 4 ports */
1780 case 0x1108: /* 8 ports */
1781 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001782 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001783 case 0x1112: /* 12 ports */
1784 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001785 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001786 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001787 return -EINVAL;
1788 }
1789
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001790 /* Get the io address dispatch from the BIOS */
Peter Hung6a8bc232015-04-01 14:00:21 +08001791 pci_read_config_dword(dev, 0x24, &bar_data[0]);
1792 pci_read_config_dword(dev, 0x20, &bar_data[1]);
1793 pci_read_config_dword(dev, 0x1c, &bar_data[2]);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001794
Peter Hung6a8bc232015-04-01 14:00:21 +08001795 for (i = 0; i < max_port; ++i) {
1796 /* UART0 configuration offset start from 0x40 */
1797 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001798
Peter Hung6a8bc232015-04-01 14:00:21 +08001799 /* Calculate Real IO Port */
1800 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001801
Peter Hung6a8bc232015-04-01 14:00:21 +08001802 /* Enable UART I/O port */
1803 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001804
Peter Hung6a8bc232015-04-01 14:00:21 +08001805 /* Select 128-byte FIFO and 8x FIFO threshold */
1806 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001807
Peter Hung6a8bc232015-04-01 14:00:21 +08001808 /* LSB UART */
1809 pci_write_config_byte(dev, config_base + 0x04,
1810 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001811
Peter Hung6a8bc232015-04-01 14:00:21 +08001812 /* MSB UART */
1813 pci_write_config_byte(dev, config_base + 0x05,
1814 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001815
Peter Hung6a8bc232015-04-01 14:00:21 +08001816 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
Peter Hungfecf27a2015-07-28 11:59:24 +08001817
1818 /* force init to RS232 Mode */
1819 pci_write_config_byte(dev, config_base + 0x07, 0x01);
Peter Hung6a8bc232015-04-01 14:00:21 +08001820 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001821
Peter Hung6a8bc232015-04-01 14:00:21 +08001822 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001823}
1824
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001825static int skip_tx_en_setup(struct serial_private *priv,
1826 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001827 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001828{
Alan Cox2655a2c2012-07-12 12:59:50 +01001829 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001830 dev_dbg(&priv->dev->dev,
1831 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1832 priv->dev->vendor, priv->dev->device,
1833 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001834
1835 return pci_default_setup(priv, board, port, idx);
1836}
1837
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001838static void kt_handle_break(struct uart_port *p)
1839{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001840 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001841 /*
1842 * On receipt of a BI, serial device in Intel ME (Intel
1843 * management engine) needs to have its fifos cleared for sane
1844 * SOL (Serial Over Lan) output.
1845 */
1846 serial8250_clear_and_reinit_fifos(up);
1847}
1848
1849static unsigned int kt_serial_in(struct uart_port *p, int offset)
1850{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001851 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001852 unsigned int val;
1853
1854 /*
1855 * When the Intel ME (management engine) gets reset its serial
1856 * port registers could return 0 momentarily. Functions like
1857 * serial8250_console_write, read and save the IER, perform
1858 * some operation and then restore it. In order to avoid
1859 * setting IER register inadvertently to 0, if the value read
1860 * is 0, double check with ier value in uart_8250_port and use
1861 * that instead. up->ier should be the same value as what is
1862 * currently configured.
1863 */
1864 val = inb(p->iobase + offset);
1865 if (offset == UART_IER) {
1866 if (val == 0)
1867 val = up->ier;
1868 }
1869 return val;
1870}
1871
Dan Williamsbc02d152012-04-06 11:49:50 -07001872static int kt_serial_setup(struct serial_private *priv,
1873 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001874 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001875{
Alan Cox2655a2c2012-07-12 12:59:50 +01001876 port->port.flags |= UPF_BUG_THRE;
1877 port->port.serial_in = kt_serial_in;
1878 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001879 return skip_tx_en_setup(priv, board, port, idx);
1880}
1881
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001882static int pci_eg20t_init(struct pci_dev *dev)
1883{
1884#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1885 return -ENODEV;
1886#else
1887 return 0;
1888#endif
1889}
1890
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001891#define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
1892#define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
1893
Søren Holm06315342011-09-02 22:55:37 +02001894static int
1895pci_xr17c154_setup(struct serial_private *priv,
1896 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001897 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001898{
Alan Cox2655a2c2012-07-12 12:59:50 +01001899 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001900 return pci_default_setup(priv, board, port, idx);
1901}
1902
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001903static inline int
1904xr17v35x_has_slave(struct serial_private *priv)
1905{
1906 const int dev_id = priv->dev->device;
1907
1908 return ((dev_id == PCI_DEVICE_ID_EXAR_XR17V4358) ||
1909 (dev_id == PCI_DEVICE_ID_EXAR_XR17V8358));
1910}
1911
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001912static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001913pci_xr17v35x_setup(struct serial_private *priv,
1914 const struct pciserial_board *board,
1915 struct uart_8250_port *port, int idx)
1916{
1917 u8 __iomem *p;
1918
1919 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001920 if (p == NULL)
1921 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001922
1923 port->port.flags |= UPF_EXAR_EFR;
1924
1925 /*
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001926 * Setup the uart clock for the devices on expansion slot to
1927 * half the clock speed of the main chip (which is 125MHz)
1928 */
1929 if (xr17v35x_has_slave(priv) && idx >= 8)
1930 port->port.uartclk = (7812500 * 16 / 2);
1931
1932 /*
Matt Schultedc96efb2012-11-19 09:12:04 -06001933 * Setup Multipurpose Input/Output pins.
1934 */
1935 if (idx == 0) {
1936 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1937 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1938 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1939 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1940 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1941 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1942 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1943 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1944 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1945 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1946 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1947 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1948 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001949 writeb(0x00, p + UART_EXAR_8XMODE);
1950 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1951 writeb(128, p + UART_EXAR_TXTRG);
1952 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001953 iounmap(p);
1954
1955 return pci_default_setup(priv, board, port, idx);
1956}
1957
Matt Schulte14faa8c2012-11-21 10:35:15 -06001958#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1959#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1960#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1961#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1962
1963static int
1964pci_fastcom335_setup(struct serial_private *priv,
1965 const struct pciserial_board *board,
1966 struct uart_8250_port *port, int idx)
1967{
1968 u8 __iomem *p;
1969
1970 p = pci_ioremap_bar(priv->dev, 0);
1971 if (p == NULL)
1972 return -ENOMEM;
1973
1974 port->port.flags |= UPF_EXAR_EFR;
1975
1976 /*
1977 * Setup Multipurpose Input/Output pins.
1978 */
1979 if (idx == 0) {
1980 switch (priv->dev->device) {
1981 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1982 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1983 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1984 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1985 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1986 break;
1987 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1988 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1989 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1990 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1991 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1992 break;
1993 }
1994 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1995 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1996 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1997 }
1998 writeb(0x00, p + UART_EXAR_8XMODE);
1999 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
2000 writeb(32, p + UART_EXAR_TXTRG);
2001 writeb(32, p + UART_EXAR_RXTRG);
2002 iounmap(p);
2003
2004 return pci_default_setup(priv, board, port, idx);
2005}
2006
Matt Schultedc96efb2012-11-19 09:12:04 -06002007static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002008pci_wch_ch353_setup(struct serial_private *priv,
2009 const struct pciserial_board *board,
2010 struct uart_8250_port *port, int idx)
2011{
2012 port->port.flags |= UPF_FIXED_TYPE;
2013 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 return pci_default_setup(priv, board, port, idx);
2015}
2016
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002017static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002018pci_wch_ch38x_setup(struct serial_private *priv,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002019 const struct pciserial_board *board,
2020 struct uart_8250_port *port, int idx)
2021{
2022 port->port.flags |= UPF_FIXED_TYPE;
2023 port->port.type = PORT_16850;
2024 return pci_default_setup(priv, board, port, idx);
2025}
2026
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
2028#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
2029#define PCI_DEVICE_ID_OCTPRO 0x0001
2030#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
2031#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
2032#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
2033#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03002034#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
2035#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00002036#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002037#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00002038#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00002039#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
2040#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002041#define PCI_DEVICE_ID_TITAN_200I 0x8028
2042#define PCI_DEVICE_ID_TITAN_400I 0x8048
2043#define PCI_DEVICE_ID_TITAN_800I 0x8088
2044#define PCI_DEVICE_ID_TITAN_800EH 0xA007
2045#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
2046#define PCI_DEVICE_ID_TITAN_400EH 0xA009
2047#define PCI_DEVICE_ID_TITAN_100E 0xA010
2048#define PCI_DEVICE_ID_TITAN_200E 0xA012
2049#define PCI_DEVICE_ID_TITAN_400E 0xA013
2050#define PCI_DEVICE_ID_TITAN_800E 0xA014
2051#define PCI_DEVICE_ID_TITAN_200EI 0xA016
2052#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01002053#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01002054#define PCI_DEVICE_ID_TITAN_400V3 0xA310
2055#define PCI_DEVICE_ID_TITAN_410V3 0xA312
2056#define PCI_DEVICE_ID_TITAN_800V3 0xA314
2057#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04002058#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05002059#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002060#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07002061#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01002062#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08002063#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01002064#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
2065#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002066#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01002067#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alan Cox66835492012-08-16 12:01:33 +01002068#define PCI_VENDOR_ID_AGESTAR 0x5372
2069#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01002070#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06002071#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
2072#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06002073#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08002074#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01002075#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002076#define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
Matt Schulte14faa8c2012-11-21 10:35:15 -06002077
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002078#define PCI_VENDOR_ID_SUNIX 0x1fd4
2079#define PCI_DEVICE_ID_SUNIX_1999 0x1999
2080
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002081#define PCIE_VENDOR_ID_WCH 0x1c00
2082#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002083#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07002085/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
2086#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00002087#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07002088
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089/*
2090 * Master list of serial port init/setup/exit quirks.
2091 * This does not describe the general nature of the port.
2092 * (ie, baud base, number and location of ports, etc)
2093 *
2094 * This list is ordered alphabetically by vendor then device.
2095 * Specific entries must come before more generic entries.
2096 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07002097static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002099 * ADDI-DATA GmbH communication cards <info@addi-data.com>
2100 */
2101 {
Ian Abbott086231f2013-07-16 16:14:39 +01002102 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01002103 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002104 .subvendor = PCI_ANY_ID,
2105 .subdevice = PCI_ANY_ID,
2106 .setup = addidata_apci7800_setup,
2107 },
2108 /*
Russell King61a116e2006-07-03 15:22:35 +01002109 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 * It is not clear whether this applies to all products.
2111 */
2112 {
2113 .vendor = PCI_VENDOR_ID_AFAVLAB,
2114 .device = PCI_ANY_ID,
2115 .subvendor = PCI_ANY_ID,
2116 .subdevice = PCI_ANY_ID,
2117 .setup = afavlab_setup,
2118 },
2119 /*
2120 * HP Diva
2121 */
2122 {
2123 .vendor = PCI_VENDOR_ID_HP,
2124 .device = PCI_DEVICE_ID_HP_DIVA,
2125 .subvendor = PCI_ANY_ID,
2126 .subdevice = PCI_ANY_ID,
2127 .init = pci_hp_diva_init,
2128 .setup = pci_hp_diva_setup,
2129 },
2130 /*
2131 * Intel
2132 */
2133 {
2134 .vendor = PCI_VENDOR_ID_INTEL,
2135 .device = PCI_DEVICE_ID_INTEL_80960_RP,
2136 .subvendor = 0xe4bf,
2137 .subdevice = PCI_ANY_ID,
2138 .init = pci_inteli960ni_init,
2139 .setup = pci_default_setup,
2140 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08002141 {
2142 .vendor = PCI_VENDOR_ID_INTEL,
2143 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
2144 .subvendor = PCI_ANY_ID,
2145 .subdevice = PCI_ANY_ID,
2146 .setup = skip_tx_en_setup,
2147 },
2148 {
2149 .vendor = PCI_VENDOR_ID_INTEL,
2150 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
2151 .subvendor = PCI_ANY_ID,
2152 .subdevice = PCI_ANY_ID,
2153 .setup = skip_tx_en_setup,
2154 },
2155 {
2156 .vendor = PCI_VENDOR_ID_INTEL,
2157 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
2158 .subvendor = PCI_ANY_ID,
2159 .subdevice = PCI_ANY_ID,
2160 .setup = skip_tx_en_setup,
2161 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002162 {
2163 .vendor = PCI_VENDOR_ID_INTEL,
2164 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
2165 .subvendor = PCI_ANY_ID,
2166 .subdevice = PCI_ANY_ID,
2167 .setup = ce4100_serial_setup,
2168 },
Dan Williamsbc02d152012-04-06 11:49:50 -07002169 {
2170 .vendor = PCI_VENDOR_ID_INTEL,
2171 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
2172 .subvendor = PCI_ANY_ID,
2173 .subdevice = PCI_ANY_ID,
2174 .setup = kt_serial_setup,
2175 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002176 {
2177 .vendor = PCI_VENDOR_ID_INTEL,
2178 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
2179 .subvendor = PCI_ANY_ID,
2180 .subdevice = PCI_ANY_ID,
2181 .setup = byt_serial_setup,
2182 },
2183 {
2184 .vendor = PCI_VENDOR_ID_INTEL,
2185 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
2186 .subvendor = PCI_ANY_ID,
2187 .subdevice = PCI_ANY_ID,
2188 .setup = byt_serial_setup,
2189 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002190 {
2191 .vendor = PCI_VENDOR_ID_INTEL,
Andy Shevchenkof549e942015-02-23 16:24:43 +02002192 .device = PCI_DEVICE_ID_INTEL_PNW_UART1,
2193 .subvendor = PCI_ANY_ID,
2194 .subdevice = PCI_ANY_ID,
2195 .setup = pnw_serial_setup,
2196 },
2197 {
2198 .vendor = PCI_VENDOR_ID_INTEL,
2199 .device = PCI_DEVICE_ID_INTEL_PNW_UART2,
2200 .subvendor = PCI_ANY_ID,
2201 .subdevice = PCI_ANY_ID,
2202 .setup = pnw_serial_setup,
2203 },
2204 {
2205 .vendor = PCI_VENDOR_ID_INTEL,
2206 .device = PCI_DEVICE_ID_INTEL_PNW_UART3,
2207 .subvendor = PCI_ANY_ID,
2208 .subdevice = PCI_ANY_ID,
2209 .setup = pnw_serial_setup,
2210 },
2211 {
2212 .vendor = PCI_VENDOR_ID_INTEL,
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02002213 .device = PCI_DEVICE_ID_INTEL_TNG_UART,
2214 .subvendor = PCI_ANY_ID,
2215 .subdevice = PCI_ANY_ID,
2216 .setup = tng_serial_setup,
2217 },
2218 {
2219 .vendor = PCI_VENDOR_ID_INTEL,
Alan Cox29897082014-08-19 20:29:23 +03002220 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
2221 .subvendor = PCI_ANY_ID,
2222 .subdevice = PCI_ANY_ID,
2223 .setup = byt_serial_setup,
2224 },
2225 {
2226 .vendor = PCI_VENDOR_ID_INTEL,
2227 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
2228 .subvendor = PCI_ANY_ID,
2229 .subdevice = PCI_ANY_ID,
2230 .setup = byt_serial_setup,
2231 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002233 * ITE
2234 */
2235 {
2236 .vendor = PCI_VENDOR_ID_ITE,
2237 .device = PCI_DEVICE_ID_ITE_8872,
2238 .subvendor = PCI_ANY_ID,
2239 .subdevice = PCI_ANY_ID,
2240 .init = pci_ite887x_init,
2241 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002242 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002243 },
2244 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002245 * National Instruments
2246 */
2247 {
2248 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01002249 .device = PCI_DEVICE_ID_NI_PCI23216,
2250 .subvendor = PCI_ANY_ID,
2251 .subdevice = PCI_ANY_ID,
2252 .init = pci_ni8420_init,
2253 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002254 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002255 },
2256 {
2257 .vendor = PCI_VENDOR_ID_NI,
2258 .device = PCI_DEVICE_ID_NI_PCI2328,
2259 .subvendor = PCI_ANY_ID,
2260 .subdevice = PCI_ANY_ID,
2261 .init = pci_ni8420_init,
2262 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002263 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002264 },
2265 {
2266 .vendor = PCI_VENDOR_ID_NI,
2267 .device = PCI_DEVICE_ID_NI_PCI2324,
2268 .subvendor = PCI_ANY_ID,
2269 .subdevice = PCI_ANY_ID,
2270 .init = pci_ni8420_init,
2271 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002272 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002273 },
2274 {
2275 .vendor = PCI_VENDOR_ID_NI,
2276 .device = PCI_DEVICE_ID_NI_PCI2322,
2277 .subvendor = PCI_ANY_ID,
2278 .subdevice = PCI_ANY_ID,
2279 .init = pci_ni8420_init,
2280 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002281 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002282 },
2283 {
2284 .vendor = PCI_VENDOR_ID_NI,
2285 .device = PCI_DEVICE_ID_NI_PCI2324I,
2286 .subvendor = PCI_ANY_ID,
2287 .subdevice = PCI_ANY_ID,
2288 .init = pci_ni8420_init,
2289 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002290 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002291 },
2292 {
2293 .vendor = PCI_VENDOR_ID_NI,
2294 .device = PCI_DEVICE_ID_NI_PCI2322I,
2295 .subvendor = PCI_ANY_ID,
2296 .subdevice = PCI_ANY_ID,
2297 .init = pci_ni8420_init,
2298 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002299 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002300 },
2301 {
2302 .vendor = PCI_VENDOR_ID_NI,
2303 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2304 .subvendor = PCI_ANY_ID,
2305 .subdevice = PCI_ANY_ID,
2306 .init = pci_ni8420_init,
2307 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002308 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002309 },
2310 {
2311 .vendor = PCI_VENDOR_ID_NI,
2312 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2313 .subvendor = PCI_ANY_ID,
2314 .subdevice = PCI_ANY_ID,
2315 .init = pci_ni8420_init,
2316 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002317 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002318 },
2319 {
2320 .vendor = PCI_VENDOR_ID_NI,
2321 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2322 .subvendor = PCI_ANY_ID,
2323 .subdevice = PCI_ANY_ID,
2324 .init = pci_ni8420_init,
2325 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002326 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002327 },
2328 {
2329 .vendor = PCI_VENDOR_ID_NI,
2330 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2331 .subvendor = PCI_ANY_ID,
2332 .subdevice = PCI_ANY_ID,
2333 .init = pci_ni8420_init,
2334 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002335 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002336 },
2337 {
2338 .vendor = PCI_VENDOR_ID_NI,
2339 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2340 .subvendor = PCI_ANY_ID,
2341 .subdevice = PCI_ANY_ID,
2342 .init = pci_ni8420_init,
2343 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002344 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002345 },
2346 {
2347 .vendor = PCI_VENDOR_ID_NI,
2348 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2349 .subvendor = PCI_ANY_ID,
2350 .subdevice = PCI_ANY_ID,
2351 .init = pci_ni8420_init,
2352 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002353 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002354 },
2355 {
2356 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002357 .device = PCI_ANY_ID,
2358 .subvendor = PCI_ANY_ID,
2359 .subdevice = PCI_ANY_ID,
2360 .init = pci_ni8430_init,
2361 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002362 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002363 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302364 /* Quatech */
2365 {
2366 .vendor = PCI_VENDOR_ID_QUATECH,
2367 .device = PCI_ANY_ID,
2368 .subvendor = PCI_ANY_ID,
2369 .subdevice = PCI_ANY_ID,
2370 .init = pci_quatech_init,
2371 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002372 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302373 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002374 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375 * Panacom
2376 */
2377 {
2378 .vendor = PCI_VENDOR_ID_PANACOM,
2379 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2380 .subvendor = PCI_ANY_ID,
2381 .subdevice = PCI_ANY_ID,
2382 .init = pci_plx9050_init,
2383 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002384 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002385 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386 {
2387 .vendor = PCI_VENDOR_ID_PANACOM,
2388 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2389 .subvendor = PCI_ANY_ID,
2390 .subdevice = PCI_ANY_ID,
2391 .init = pci_plx9050_init,
2392 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002393 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 },
2395 /*
Angelo Butti94341472013-10-15 22:41:10 +03002396 * Pericom
2397 */
2398 {
2399 .vendor = 0x12d8,
2400 .device = 0x7952,
2401 .subvendor = PCI_ANY_ID,
2402 .subdevice = PCI_ANY_ID,
2403 .setup = pci_pericom_setup,
2404 },
2405 {
2406 .vendor = 0x12d8,
2407 .device = 0x7954,
2408 .subvendor = PCI_ANY_ID,
2409 .subdevice = PCI_ANY_ID,
2410 .setup = pci_pericom_setup,
2411 },
2412 {
2413 .vendor = 0x12d8,
2414 .device = 0x7958,
2415 .subvendor = PCI_ANY_ID,
2416 .subdevice = PCI_ANY_ID,
2417 .setup = pci_pericom_setup,
2418 },
2419
2420 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 * PLX
2422 */
2423 {
2424 .vendor = PCI_VENDOR_ID_PLX,
2425 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002426 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2427 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2428 .init = pci_plx9050_init,
2429 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002430 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002431 },
2432 {
2433 .vendor = PCI_VENDOR_ID_PLX,
2434 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2436 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2437 .init = pci_plx9050_init,
2438 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002439 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 },
2441 {
2442 .vendor = PCI_VENDOR_ID_PLX,
2443 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2444 .subvendor = PCI_VENDOR_ID_PLX,
2445 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2446 .init = pci_plx9050_init,
2447 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002448 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 },
2450 /*
2451 * SBS Technologies, Inc., PMC-OCTALPRO 232
2452 */
2453 {
2454 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2455 .device = PCI_DEVICE_ID_OCTPRO,
2456 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2457 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2458 .init = sbs_init,
2459 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002460 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 },
2462 /*
2463 * SBS Technologies, Inc., PMC-OCTALPRO 422
2464 */
2465 {
2466 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2467 .device = PCI_DEVICE_ID_OCTPRO,
2468 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2469 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2470 .init = sbs_init,
2471 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002472 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 },
2474 /*
2475 * SBS Technologies, Inc., P-Octal 232
2476 */
2477 {
2478 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2479 .device = PCI_DEVICE_ID_OCTPRO,
2480 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2481 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2482 .init = sbs_init,
2483 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002484 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 },
2486 /*
2487 * SBS Technologies, Inc., P-Octal 422
2488 */
2489 {
2490 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2491 .device = PCI_DEVICE_ID_OCTPRO,
2492 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2493 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2494 .init = sbs_init,
2495 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002496 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 /*
Russell King61a116e2006-07-03 15:22:35 +01002499 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 */
2501 {
2502 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002503 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 .subvendor = PCI_ANY_ID,
2505 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002506 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002507 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 },
2509 /*
2510 * Titan cards
2511 */
2512 {
2513 .vendor = PCI_VENDOR_ID_TITAN,
2514 .device = PCI_DEVICE_ID_TITAN_400L,
2515 .subvendor = PCI_ANY_ID,
2516 .subdevice = PCI_ANY_ID,
2517 .setup = titan_400l_800l_setup,
2518 },
2519 {
2520 .vendor = PCI_VENDOR_ID_TITAN,
2521 .device = PCI_DEVICE_ID_TITAN_800L,
2522 .subvendor = PCI_ANY_ID,
2523 .subdevice = PCI_ANY_ID,
2524 .setup = titan_400l_800l_setup,
2525 },
2526 /*
2527 * Timedia cards
2528 */
2529 {
2530 .vendor = PCI_VENDOR_ID_TIMEDIA,
2531 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2532 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2533 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002534 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535 .init = pci_timedia_init,
2536 .setup = pci_timedia_setup,
2537 },
2538 {
2539 .vendor = PCI_VENDOR_ID_TIMEDIA,
2540 .device = PCI_ANY_ID,
2541 .subvendor = PCI_ANY_ID,
2542 .subdevice = PCI_ANY_ID,
2543 .setup = pci_timedia_setup,
2544 },
2545 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002546 * SUNIX (Timedia) cards
2547 * Do not "probe" for these cards as there is at least one combination
2548 * card that should be handled by parport_pc that doesn't match the
2549 * rule in pci_timedia_probe.
2550 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2551 * There are some boards with part number SER5037AL that report
2552 * subdevice ID 0x0002.
2553 */
2554 {
2555 .vendor = PCI_VENDOR_ID_SUNIX,
2556 .device = PCI_DEVICE_ID_SUNIX_1999,
2557 .subvendor = PCI_VENDOR_ID_SUNIX,
2558 .subdevice = PCI_ANY_ID,
2559 .init = pci_timedia_init,
2560 .setup = pci_timedia_setup,
2561 },
2562 /*
Søren Holm06315342011-09-02 22:55:37 +02002563 * Exar cards
2564 */
2565 {
2566 .vendor = PCI_VENDOR_ID_EXAR,
2567 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2568 .subvendor = PCI_ANY_ID,
2569 .subdevice = PCI_ANY_ID,
2570 .setup = pci_xr17c154_setup,
2571 },
2572 {
2573 .vendor = PCI_VENDOR_ID_EXAR,
2574 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2575 .subvendor = PCI_ANY_ID,
2576 .subdevice = PCI_ANY_ID,
2577 .setup = pci_xr17c154_setup,
2578 },
2579 {
2580 .vendor = PCI_VENDOR_ID_EXAR,
2581 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2582 .subvendor = PCI_ANY_ID,
2583 .subdevice = PCI_ANY_ID,
2584 .setup = pci_xr17c154_setup,
2585 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002586 {
2587 .vendor = PCI_VENDOR_ID_EXAR,
2588 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2589 .subvendor = PCI_ANY_ID,
2590 .subdevice = PCI_ANY_ID,
2591 .setup = pci_xr17v35x_setup,
2592 },
2593 {
2594 .vendor = PCI_VENDOR_ID_EXAR,
2595 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2596 .subvendor = PCI_ANY_ID,
2597 .subdevice = PCI_ANY_ID,
2598 .setup = pci_xr17v35x_setup,
2599 },
2600 {
2601 .vendor = PCI_VENDOR_ID_EXAR,
2602 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2603 .subvendor = PCI_ANY_ID,
2604 .subdevice = PCI_ANY_ID,
2605 .setup = pci_xr17v35x_setup,
2606 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002607 {
2608 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002609 .device = PCI_DEVICE_ID_EXAR_XR17V4358,
2610 .subvendor = PCI_ANY_ID,
2611 .subdevice = PCI_ANY_ID,
2612 .setup = pci_xr17v35x_setup,
2613 },
2614 {
2615 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002616 .device = PCI_DEVICE_ID_EXAR_XR17V8358,
2617 .subvendor = PCI_ANY_ID,
2618 .subdevice = PCI_ANY_ID,
2619 .setup = pci_xr17v35x_setup,
2620 },
Søren Holm06315342011-09-02 22:55:37 +02002621 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 * Xircom cards
2623 */
2624 {
2625 .vendor = PCI_VENDOR_ID_XIRCOM,
2626 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2627 .subvendor = PCI_ANY_ID,
2628 .subdevice = PCI_ANY_ID,
2629 .init = pci_xircom_init,
2630 .setup = pci_default_setup,
2631 },
2632 /*
Russell King61a116e2006-07-03 15:22:35 +01002633 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634 */
2635 {
2636 .vendor = PCI_VENDOR_ID_NETMOS,
2637 .device = PCI_ANY_ID,
2638 .subvendor = PCI_ANY_ID,
2639 .subdevice = PCI_ANY_ID,
2640 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002641 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 },
2643 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002644 * EndRun Technologies
2645 */
2646 {
2647 .vendor = PCI_VENDOR_ID_ENDRUN,
2648 .device = PCI_ANY_ID,
2649 .subvendor = PCI_ANY_ID,
2650 .subdevice = PCI_ANY_ID,
2651 .init = pci_endrun_init,
2652 .setup = pci_default_setup,
2653 },
2654 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002655 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002656 */
2657 {
2658 .vendor = PCI_VENDOR_ID_OXSEMI,
2659 .device = PCI_ANY_ID,
2660 .subvendor = PCI_ANY_ID,
2661 .subdevice = PCI_ANY_ID,
2662 .init = pci_oxsemi_tornado_init,
2663 .setup = pci_default_setup,
2664 },
2665 {
2666 .vendor = PCI_VENDOR_ID_MAINPINE,
2667 .device = PCI_ANY_ID,
2668 .subvendor = PCI_ANY_ID,
2669 .subdevice = PCI_ANY_ID,
2670 .init = pci_oxsemi_tornado_init,
2671 .setup = pci_default_setup,
2672 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002673 {
2674 .vendor = PCI_VENDOR_ID_DIGI,
2675 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2676 .subvendor = PCI_SUBVENDOR_ID_IBM,
2677 .subdevice = PCI_ANY_ID,
2678 .init = pci_oxsemi_tornado_init,
2679 .setup = pci_default_setup,
2680 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002681 {
2682 .vendor = PCI_VENDOR_ID_INTEL,
2683 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002684 .subvendor = PCI_ANY_ID,
2685 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002686 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002687 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002688 },
2689 {
2690 .vendor = PCI_VENDOR_ID_INTEL,
2691 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002692 .subvendor = PCI_ANY_ID,
2693 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002694 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002695 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002696 },
2697 {
2698 .vendor = PCI_VENDOR_ID_INTEL,
2699 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002700 .subvendor = PCI_ANY_ID,
2701 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002702 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002703 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002704 },
2705 {
2706 .vendor = PCI_VENDOR_ID_INTEL,
2707 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002708 .subvendor = PCI_ANY_ID,
2709 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002710 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002711 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002712 },
2713 {
2714 .vendor = 0x10DB,
2715 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002716 .subvendor = PCI_ANY_ID,
2717 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002718 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002719 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002720 },
2721 {
2722 .vendor = 0x10DB,
2723 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002724 .subvendor = PCI_ANY_ID,
2725 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002726 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002727 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002728 },
2729 {
2730 .vendor = 0x10DB,
2731 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002732 .subvendor = PCI_ANY_ID,
2733 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002734 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002735 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002736 },
2737 {
2738 .vendor = 0x10DB,
2739 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002740 .subvendor = PCI_ANY_ID,
2741 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002742 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002743 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002744 },
2745 {
2746 .vendor = 0x10DB,
2747 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002748 .subvendor = PCI_ANY_ID,
2749 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002750 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002751 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002752 },
Russell King9f2a0362009-01-02 13:44:20 +00002753 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002754 * Cronyx Omega PCI (PLX-chip based)
2755 */
2756 {
2757 .vendor = PCI_VENDOR_ID_PLX,
2758 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2759 .subvendor = PCI_ANY_ID,
2760 .subdevice = PCI_ANY_ID,
2761 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002762 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002763 /* WCH CH353 1S1P card (16550 clone) */
2764 {
2765 .vendor = PCI_VENDOR_ID_WCH,
2766 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2767 .subvendor = PCI_ANY_ID,
2768 .subdevice = PCI_ANY_ID,
2769 .setup = pci_wch_ch353_setup,
2770 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002771 /* WCH CH353 2S1P card (16550 clone) */
2772 {
Alan Cox27788c52012-09-04 16:21:06 +01002773 .vendor = PCI_VENDOR_ID_WCH,
2774 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2775 .subvendor = PCI_ANY_ID,
2776 .subdevice = PCI_ANY_ID,
2777 .setup = pci_wch_ch353_setup,
2778 },
2779 /* WCH CH353 4S card (16550 clone) */
2780 {
2781 .vendor = PCI_VENDOR_ID_WCH,
2782 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2783 .subvendor = PCI_ANY_ID,
2784 .subdevice = PCI_ANY_ID,
2785 .setup = pci_wch_ch353_setup,
2786 },
2787 /* WCH CH353 2S1PF card (16550 clone) */
2788 {
2789 .vendor = PCI_VENDOR_ID_WCH,
2790 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2791 .subvendor = PCI_ANY_ID,
2792 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002793 .setup = pci_wch_ch353_setup,
2794 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002795 /* WCH CH352 2S card (16550 clone) */
2796 {
2797 .vendor = PCI_VENDOR_ID_WCH,
2798 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2799 .subvendor = PCI_ANY_ID,
2800 .subdevice = PCI_ANY_ID,
2801 .setup = pci_wch_ch353_setup,
2802 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002803 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002804 {
2805 .vendor = PCIE_VENDOR_ID_WCH,
2806 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2807 .subvendor = PCI_ANY_ID,
2808 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002809 .setup = pci_wch_ch38x_setup,
2810 },
2811 /* WCH CH384 4S card (16850 clone) */
2812 {
2813 .vendor = PCIE_VENDOR_ID_WCH,
2814 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2815 .subvendor = PCI_ANY_ID,
2816 .subdevice = PCI_ANY_ID,
2817 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002818 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002819 /*
2820 * ASIX devices with FIFO bug
2821 */
2822 {
2823 .vendor = PCI_VENDOR_ID_ASIX,
2824 .device = PCI_ANY_ID,
2825 .subvendor = PCI_ANY_ID,
2826 .subdevice = PCI_ANY_ID,
2827 .setup = pci_asix_setup,
2828 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002829 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002830 * Commtech, Inc. Fastcom adapters
2831 *
2832 */
2833 {
2834 .vendor = PCI_VENDOR_ID_COMMTECH,
2835 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2836 .subvendor = PCI_ANY_ID,
2837 .subdevice = PCI_ANY_ID,
2838 .setup = pci_fastcom335_setup,
2839 },
2840 {
2841 .vendor = PCI_VENDOR_ID_COMMTECH,
2842 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2843 .subvendor = PCI_ANY_ID,
2844 .subdevice = PCI_ANY_ID,
2845 .setup = pci_fastcom335_setup,
2846 },
2847 {
2848 .vendor = PCI_VENDOR_ID_COMMTECH,
2849 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2850 .subvendor = PCI_ANY_ID,
2851 .subdevice = PCI_ANY_ID,
2852 .setup = pci_fastcom335_setup,
2853 },
2854 {
2855 .vendor = PCI_VENDOR_ID_COMMTECH,
2856 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2857 .subvendor = PCI_ANY_ID,
2858 .subdevice = PCI_ANY_ID,
2859 .setup = pci_fastcom335_setup,
2860 },
2861 {
2862 .vendor = PCI_VENDOR_ID_COMMTECH,
2863 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2864 .subvendor = PCI_ANY_ID,
2865 .subdevice = PCI_ANY_ID,
2866 .setup = pci_xr17v35x_setup,
2867 },
2868 {
2869 .vendor = PCI_VENDOR_ID_COMMTECH,
2870 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2871 .subvendor = PCI_ANY_ID,
2872 .subdevice = PCI_ANY_ID,
2873 .setup = pci_xr17v35x_setup,
2874 },
2875 {
2876 .vendor = PCI_VENDOR_ID_COMMTECH,
2877 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2878 .subvendor = PCI_ANY_ID,
2879 .subdevice = PCI_ANY_ID,
2880 .setup = pci_xr17v35x_setup,
2881 },
2882 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002883 * Broadcom TruManage (NetXtreme)
2884 */
2885 {
2886 .vendor = PCI_VENDOR_ID_BROADCOM,
2887 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2888 .subvendor = PCI_ANY_ID,
2889 .subdevice = PCI_ANY_ID,
2890 .setup = pci_brcm_trumanage_setup,
2891 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002892 {
2893 .vendor = 0x1c29,
2894 .device = 0x1104,
2895 .subvendor = PCI_ANY_ID,
2896 .subdevice = PCI_ANY_ID,
2897 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002898 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002899 },
2900 {
2901 .vendor = 0x1c29,
2902 .device = 0x1108,
2903 .subvendor = PCI_ANY_ID,
2904 .subdevice = PCI_ANY_ID,
2905 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002906 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002907 },
2908 {
2909 .vendor = 0x1c29,
2910 .device = 0x1112,
2911 .subvendor = PCI_ANY_ID,
2912 .subdevice = PCI_ANY_ID,
2913 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002914 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002915 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002916
2917 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 * Default "match everything" terminator entry
2919 */
2920 {
2921 .vendor = PCI_ANY_ID,
2922 .device = PCI_ANY_ID,
2923 .subvendor = PCI_ANY_ID,
2924 .subdevice = PCI_ANY_ID,
2925 .setup = pci_default_setup,
2926 }
2927};
2928
2929static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2930{
2931 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2932}
2933
2934static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2935{
2936 struct pci_serial_quirk *quirk;
2937
2938 for (quirk = pci_serial_quirks; ; quirk++)
2939 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2940 quirk_id_matches(quirk->device, dev->device) &&
2941 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2942 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002943 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944 return quirk;
2945}
2946
Andrew Mortondd68e882006-01-05 10:55:26 +00002947static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002948 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949{
2950 if (board->flags & FL_NOIRQ)
2951 return 0;
2952 else
2953 return dev->irq;
2954}
2955
2956/*
2957 * This is the configuration table for all of the PCI serial boards
2958 * which we support. It is directly indexed by the pci_board_num_t enum
2959 * value, which is encoded in the pci_device_id PCI probe table's
2960 * driver_data member.
2961 *
2962 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002963 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002965 * bn = PCI BAR number
2966 * bt = Index using PCI BARs
2967 * n = number of serial ports
2968 * baud = baud rate
2969 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002971 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002972 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 * Please note: in theory if n = 1, _bt infix should make no difference.
2974 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2975 */
2976enum pci_board_num_t {
2977 pbn_default = 0,
2978
2979 pbn_b0_1_115200,
2980 pbn_b0_2_115200,
2981 pbn_b0_4_115200,
2982 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002983 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984
2985 pbn_b0_1_921600,
2986 pbn_b0_2_921600,
2987 pbn_b0_4_921600,
2988
David Ransondb1de152005-07-27 11:43:55 -07002989 pbn_b0_2_1130000,
2990
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002991 pbn_b0_4_1152000,
2992
Matt Schulte14faa8c2012-11-21 10:35:15 -06002993 pbn_b0_2_1152000_200,
2994 pbn_b0_4_1152000_200,
2995 pbn_b0_8_1152000_200,
2996
Gareth Howlett26e92862006-01-04 17:00:42 +00002997 pbn_b0_2_1843200,
2998 pbn_b0_4_1843200,
2999
3000 pbn_b0_2_1843200_200,
3001 pbn_b0_4_1843200_200,
3002 pbn_b0_8_1843200_200,
3003
Lee Howard7106b4e2008-10-21 13:48:58 +01003004 pbn_b0_1_4000000,
3005
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 pbn_b0_bt_1_115200,
3007 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003008 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 pbn_b0_bt_8_115200,
3010
3011 pbn_b0_bt_1_460800,
3012 pbn_b0_bt_2_460800,
3013 pbn_b0_bt_4_460800,
3014
3015 pbn_b0_bt_1_921600,
3016 pbn_b0_bt_2_921600,
3017 pbn_b0_bt_4_921600,
3018 pbn_b0_bt_8_921600,
3019
3020 pbn_b1_1_115200,
3021 pbn_b1_2_115200,
3022 pbn_b1_4_115200,
3023 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01003024 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025
3026 pbn_b1_1_921600,
3027 pbn_b1_2_921600,
3028 pbn_b1_4_921600,
3029 pbn_b1_8_921600,
3030
Gareth Howlett26e92862006-01-04 17:00:42 +00003031 pbn_b1_2_1250000,
3032
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003033 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01003034 pbn_b1_bt_2_115200,
3035 pbn_b1_bt_4_115200,
3036
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 pbn_b1_bt_2_921600,
3038
3039 pbn_b1_1_1382400,
3040 pbn_b1_2_1382400,
3041 pbn_b1_4_1382400,
3042 pbn_b1_8_1382400,
3043
3044 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01003045 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003046 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047 pbn_b2_8_115200,
3048
3049 pbn_b2_1_460800,
3050 pbn_b2_4_460800,
3051 pbn_b2_8_460800,
3052 pbn_b2_16_460800,
3053
3054 pbn_b2_1_921600,
3055 pbn_b2_4_921600,
3056 pbn_b2_8_921600,
3057
Lytochkin Borise8470032010-07-26 10:02:26 +04003058 pbn_b2_8_1152000,
3059
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060 pbn_b2_bt_1_115200,
3061 pbn_b2_bt_2_115200,
3062 pbn_b2_bt_4_115200,
3063
3064 pbn_b2_bt_2_921600,
3065 pbn_b2_bt_4_921600,
3066
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003067 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068 pbn_b3_4_115200,
3069 pbn_b3_8_115200,
3070
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003071 pbn_b4_bt_2_921600,
3072 pbn_b4_bt_4_921600,
3073 pbn_b4_bt_8_921600,
3074
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075 /*
3076 * Board-specific versions.
3077 */
3078 pbn_panacom,
3079 pbn_panacom2,
3080 pbn_panacom4,
3081 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003082 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01003084 pbn_oxsemi_1_4000000,
3085 pbn_oxsemi_2_4000000,
3086 pbn_oxsemi_4_4000000,
3087 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088 pbn_intel_i960,
3089 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003090 pbn_computone_4,
3091 pbn_computone_6,
3092 pbn_computone_8,
3093 pbn_sbsxrsio,
3094 pbn_exar_XR17C152,
3095 pbn_exar_XR17C154,
3096 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06003097 pbn_exar_XR17V352,
3098 pbn_exar_XR17V354,
3099 pbn_exar_XR17V358,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02003100 pbn_exar_XR17V4358,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02003101 pbn_exar_XR17V8358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003102 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07003103 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003104 pbn_ni8430_2,
3105 pbn_ni8430_4,
3106 pbn_ni8430_8,
3107 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003108 pbn_ADDIDATA_PCIe_1_3906250,
3109 pbn_ADDIDATA_PCIe_2_3906250,
3110 pbn_ADDIDATA_PCIe_4_3906250,
3111 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003112 pbn_ce4100_1_115200,
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003113 pbn_byt,
Andy Shevchenkof549e942015-02-23 16:24:43 +02003114 pbn_pnw,
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02003115 pbn_tng,
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003116 pbn_qrk,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003117 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02003118 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08003119 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003120 pbn_fintek_4,
3121 pbn_fintek_8,
3122 pbn_fintek_12,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003123 pbn_wch384_4,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124};
3125
3126/*
3127 * uart_offset - the space between channels
3128 * reg_shift - describes how the UART registers are mapped
3129 * to PCI memory by the card.
3130 * For example IER register on SBS, Inc. PMC-OctPro is located at
3131 * offset 0x10 from the UART base, while UART_IER is defined as 1
3132 * in include/linux/serial_reg.h,
3133 * see first lines of serial_in() and serial_out() in 8250.c
3134*/
3135
Bill Pembertonde88b342012-11-19 13:24:32 -05003136static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 [pbn_default] = {
3138 .flags = FL_BASE0,
3139 .num_ports = 1,
3140 .base_baud = 115200,
3141 .uart_offset = 8,
3142 },
3143 [pbn_b0_1_115200] = {
3144 .flags = FL_BASE0,
3145 .num_ports = 1,
3146 .base_baud = 115200,
3147 .uart_offset = 8,
3148 },
3149 [pbn_b0_2_115200] = {
3150 .flags = FL_BASE0,
3151 .num_ports = 2,
3152 .base_baud = 115200,
3153 .uart_offset = 8,
3154 },
3155 [pbn_b0_4_115200] = {
3156 .flags = FL_BASE0,
3157 .num_ports = 4,
3158 .base_baud = 115200,
3159 .uart_offset = 8,
3160 },
3161 [pbn_b0_5_115200] = {
3162 .flags = FL_BASE0,
3163 .num_ports = 5,
3164 .base_baud = 115200,
3165 .uart_offset = 8,
3166 },
Alan Coxbf0df632007-10-16 01:24:00 -07003167 [pbn_b0_8_115200] = {
3168 .flags = FL_BASE0,
3169 .num_ports = 8,
3170 .base_baud = 115200,
3171 .uart_offset = 8,
3172 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 [pbn_b0_1_921600] = {
3174 .flags = FL_BASE0,
3175 .num_ports = 1,
3176 .base_baud = 921600,
3177 .uart_offset = 8,
3178 },
3179 [pbn_b0_2_921600] = {
3180 .flags = FL_BASE0,
3181 .num_ports = 2,
3182 .base_baud = 921600,
3183 .uart_offset = 8,
3184 },
3185 [pbn_b0_4_921600] = {
3186 .flags = FL_BASE0,
3187 .num_ports = 4,
3188 .base_baud = 921600,
3189 .uart_offset = 8,
3190 },
David Ransondb1de152005-07-27 11:43:55 -07003191
3192 [pbn_b0_2_1130000] = {
3193 .flags = FL_BASE0,
3194 .num_ports = 2,
3195 .base_baud = 1130000,
3196 .uart_offset = 8,
3197 },
3198
Andrey Paninfbc0dc02005-07-18 11:38:09 +01003199 [pbn_b0_4_1152000] = {
3200 .flags = FL_BASE0,
3201 .num_ports = 4,
3202 .base_baud = 1152000,
3203 .uart_offset = 8,
3204 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205
Matt Schulte14faa8c2012-11-21 10:35:15 -06003206 [pbn_b0_2_1152000_200] = {
3207 .flags = FL_BASE0,
3208 .num_ports = 2,
3209 .base_baud = 1152000,
3210 .uart_offset = 0x200,
3211 },
3212
3213 [pbn_b0_4_1152000_200] = {
3214 .flags = FL_BASE0,
3215 .num_ports = 4,
3216 .base_baud = 1152000,
3217 .uart_offset = 0x200,
3218 },
3219
3220 [pbn_b0_8_1152000_200] = {
3221 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06003222 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06003223 .base_baud = 1152000,
3224 .uart_offset = 0x200,
3225 },
3226
Gareth Howlett26e92862006-01-04 17:00:42 +00003227 [pbn_b0_2_1843200] = {
3228 .flags = FL_BASE0,
3229 .num_ports = 2,
3230 .base_baud = 1843200,
3231 .uart_offset = 8,
3232 },
3233 [pbn_b0_4_1843200] = {
3234 .flags = FL_BASE0,
3235 .num_ports = 4,
3236 .base_baud = 1843200,
3237 .uart_offset = 8,
3238 },
3239
3240 [pbn_b0_2_1843200_200] = {
3241 .flags = FL_BASE0,
3242 .num_ports = 2,
3243 .base_baud = 1843200,
3244 .uart_offset = 0x200,
3245 },
3246 [pbn_b0_4_1843200_200] = {
3247 .flags = FL_BASE0,
3248 .num_ports = 4,
3249 .base_baud = 1843200,
3250 .uart_offset = 0x200,
3251 },
3252 [pbn_b0_8_1843200_200] = {
3253 .flags = FL_BASE0,
3254 .num_ports = 8,
3255 .base_baud = 1843200,
3256 .uart_offset = 0x200,
3257 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003258 [pbn_b0_1_4000000] = {
3259 .flags = FL_BASE0,
3260 .num_ports = 1,
3261 .base_baud = 4000000,
3262 .uart_offset = 8,
3263 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003264
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 [pbn_b0_bt_1_115200] = {
3266 .flags = FL_BASE0|FL_BASE_BARS,
3267 .num_ports = 1,
3268 .base_baud = 115200,
3269 .uart_offset = 8,
3270 },
3271 [pbn_b0_bt_2_115200] = {
3272 .flags = FL_BASE0|FL_BASE_BARS,
3273 .num_ports = 2,
3274 .base_baud = 115200,
3275 .uart_offset = 8,
3276 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003277 [pbn_b0_bt_4_115200] = {
3278 .flags = FL_BASE0|FL_BASE_BARS,
3279 .num_ports = 4,
3280 .base_baud = 115200,
3281 .uart_offset = 8,
3282 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283 [pbn_b0_bt_8_115200] = {
3284 .flags = FL_BASE0|FL_BASE_BARS,
3285 .num_ports = 8,
3286 .base_baud = 115200,
3287 .uart_offset = 8,
3288 },
3289
3290 [pbn_b0_bt_1_460800] = {
3291 .flags = FL_BASE0|FL_BASE_BARS,
3292 .num_ports = 1,
3293 .base_baud = 460800,
3294 .uart_offset = 8,
3295 },
3296 [pbn_b0_bt_2_460800] = {
3297 .flags = FL_BASE0|FL_BASE_BARS,
3298 .num_ports = 2,
3299 .base_baud = 460800,
3300 .uart_offset = 8,
3301 },
3302 [pbn_b0_bt_4_460800] = {
3303 .flags = FL_BASE0|FL_BASE_BARS,
3304 .num_ports = 4,
3305 .base_baud = 460800,
3306 .uart_offset = 8,
3307 },
3308
3309 [pbn_b0_bt_1_921600] = {
3310 .flags = FL_BASE0|FL_BASE_BARS,
3311 .num_ports = 1,
3312 .base_baud = 921600,
3313 .uart_offset = 8,
3314 },
3315 [pbn_b0_bt_2_921600] = {
3316 .flags = FL_BASE0|FL_BASE_BARS,
3317 .num_ports = 2,
3318 .base_baud = 921600,
3319 .uart_offset = 8,
3320 },
3321 [pbn_b0_bt_4_921600] = {
3322 .flags = FL_BASE0|FL_BASE_BARS,
3323 .num_ports = 4,
3324 .base_baud = 921600,
3325 .uart_offset = 8,
3326 },
3327 [pbn_b0_bt_8_921600] = {
3328 .flags = FL_BASE0|FL_BASE_BARS,
3329 .num_ports = 8,
3330 .base_baud = 921600,
3331 .uart_offset = 8,
3332 },
3333
3334 [pbn_b1_1_115200] = {
3335 .flags = FL_BASE1,
3336 .num_ports = 1,
3337 .base_baud = 115200,
3338 .uart_offset = 8,
3339 },
3340 [pbn_b1_2_115200] = {
3341 .flags = FL_BASE1,
3342 .num_ports = 2,
3343 .base_baud = 115200,
3344 .uart_offset = 8,
3345 },
3346 [pbn_b1_4_115200] = {
3347 .flags = FL_BASE1,
3348 .num_ports = 4,
3349 .base_baud = 115200,
3350 .uart_offset = 8,
3351 },
3352 [pbn_b1_8_115200] = {
3353 .flags = FL_BASE1,
3354 .num_ports = 8,
3355 .base_baud = 115200,
3356 .uart_offset = 8,
3357 },
Will Page04bf7e72009-04-06 17:32:15 +01003358 [pbn_b1_16_115200] = {
3359 .flags = FL_BASE1,
3360 .num_ports = 16,
3361 .base_baud = 115200,
3362 .uart_offset = 8,
3363 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364
3365 [pbn_b1_1_921600] = {
3366 .flags = FL_BASE1,
3367 .num_ports = 1,
3368 .base_baud = 921600,
3369 .uart_offset = 8,
3370 },
3371 [pbn_b1_2_921600] = {
3372 .flags = FL_BASE1,
3373 .num_ports = 2,
3374 .base_baud = 921600,
3375 .uart_offset = 8,
3376 },
3377 [pbn_b1_4_921600] = {
3378 .flags = FL_BASE1,
3379 .num_ports = 4,
3380 .base_baud = 921600,
3381 .uart_offset = 8,
3382 },
3383 [pbn_b1_8_921600] = {
3384 .flags = FL_BASE1,
3385 .num_ports = 8,
3386 .base_baud = 921600,
3387 .uart_offset = 8,
3388 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003389 [pbn_b1_2_1250000] = {
3390 .flags = FL_BASE1,
3391 .num_ports = 2,
3392 .base_baud = 1250000,
3393 .uart_offset = 8,
3394 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003395
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003396 [pbn_b1_bt_1_115200] = {
3397 .flags = FL_BASE1|FL_BASE_BARS,
3398 .num_ports = 1,
3399 .base_baud = 115200,
3400 .uart_offset = 8,
3401 },
Will Page04bf7e72009-04-06 17:32:15 +01003402 [pbn_b1_bt_2_115200] = {
3403 .flags = FL_BASE1|FL_BASE_BARS,
3404 .num_ports = 2,
3405 .base_baud = 115200,
3406 .uart_offset = 8,
3407 },
3408 [pbn_b1_bt_4_115200] = {
3409 .flags = FL_BASE1|FL_BASE_BARS,
3410 .num_ports = 4,
3411 .base_baud = 115200,
3412 .uart_offset = 8,
3413 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003414
Linus Torvalds1da177e2005-04-16 15:20:36 -07003415 [pbn_b1_bt_2_921600] = {
3416 .flags = FL_BASE1|FL_BASE_BARS,
3417 .num_ports = 2,
3418 .base_baud = 921600,
3419 .uart_offset = 8,
3420 },
3421
3422 [pbn_b1_1_1382400] = {
3423 .flags = FL_BASE1,
3424 .num_ports = 1,
3425 .base_baud = 1382400,
3426 .uart_offset = 8,
3427 },
3428 [pbn_b1_2_1382400] = {
3429 .flags = FL_BASE1,
3430 .num_ports = 2,
3431 .base_baud = 1382400,
3432 .uart_offset = 8,
3433 },
3434 [pbn_b1_4_1382400] = {
3435 .flags = FL_BASE1,
3436 .num_ports = 4,
3437 .base_baud = 1382400,
3438 .uart_offset = 8,
3439 },
3440 [pbn_b1_8_1382400] = {
3441 .flags = FL_BASE1,
3442 .num_ports = 8,
3443 .base_baud = 1382400,
3444 .uart_offset = 8,
3445 },
3446
3447 [pbn_b2_1_115200] = {
3448 .flags = FL_BASE2,
3449 .num_ports = 1,
3450 .base_baud = 115200,
3451 .uart_offset = 8,
3452 },
Peter Horton737c1752006-08-26 09:07:36 +01003453 [pbn_b2_2_115200] = {
3454 .flags = FL_BASE2,
3455 .num_ports = 2,
3456 .base_baud = 115200,
3457 .uart_offset = 8,
3458 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003459 [pbn_b2_4_115200] = {
3460 .flags = FL_BASE2,
3461 .num_ports = 4,
3462 .base_baud = 115200,
3463 .uart_offset = 8,
3464 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003465 [pbn_b2_8_115200] = {
3466 .flags = FL_BASE2,
3467 .num_ports = 8,
3468 .base_baud = 115200,
3469 .uart_offset = 8,
3470 },
3471
3472 [pbn_b2_1_460800] = {
3473 .flags = FL_BASE2,
3474 .num_ports = 1,
3475 .base_baud = 460800,
3476 .uart_offset = 8,
3477 },
3478 [pbn_b2_4_460800] = {
3479 .flags = FL_BASE2,
3480 .num_ports = 4,
3481 .base_baud = 460800,
3482 .uart_offset = 8,
3483 },
3484 [pbn_b2_8_460800] = {
3485 .flags = FL_BASE2,
3486 .num_ports = 8,
3487 .base_baud = 460800,
3488 .uart_offset = 8,
3489 },
3490 [pbn_b2_16_460800] = {
3491 .flags = FL_BASE2,
3492 .num_ports = 16,
3493 .base_baud = 460800,
3494 .uart_offset = 8,
3495 },
3496
3497 [pbn_b2_1_921600] = {
3498 .flags = FL_BASE2,
3499 .num_ports = 1,
3500 .base_baud = 921600,
3501 .uart_offset = 8,
3502 },
3503 [pbn_b2_4_921600] = {
3504 .flags = FL_BASE2,
3505 .num_ports = 4,
3506 .base_baud = 921600,
3507 .uart_offset = 8,
3508 },
3509 [pbn_b2_8_921600] = {
3510 .flags = FL_BASE2,
3511 .num_ports = 8,
3512 .base_baud = 921600,
3513 .uart_offset = 8,
3514 },
3515
Lytochkin Borise8470032010-07-26 10:02:26 +04003516 [pbn_b2_8_1152000] = {
3517 .flags = FL_BASE2,
3518 .num_ports = 8,
3519 .base_baud = 1152000,
3520 .uart_offset = 8,
3521 },
3522
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523 [pbn_b2_bt_1_115200] = {
3524 .flags = FL_BASE2|FL_BASE_BARS,
3525 .num_ports = 1,
3526 .base_baud = 115200,
3527 .uart_offset = 8,
3528 },
3529 [pbn_b2_bt_2_115200] = {
3530 .flags = FL_BASE2|FL_BASE_BARS,
3531 .num_ports = 2,
3532 .base_baud = 115200,
3533 .uart_offset = 8,
3534 },
3535 [pbn_b2_bt_4_115200] = {
3536 .flags = FL_BASE2|FL_BASE_BARS,
3537 .num_ports = 4,
3538 .base_baud = 115200,
3539 .uart_offset = 8,
3540 },
3541
3542 [pbn_b2_bt_2_921600] = {
3543 .flags = FL_BASE2|FL_BASE_BARS,
3544 .num_ports = 2,
3545 .base_baud = 921600,
3546 .uart_offset = 8,
3547 },
3548 [pbn_b2_bt_4_921600] = {
3549 .flags = FL_BASE2|FL_BASE_BARS,
3550 .num_ports = 4,
3551 .base_baud = 921600,
3552 .uart_offset = 8,
3553 },
3554
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003555 [pbn_b3_2_115200] = {
3556 .flags = FL_BASE3,
3557 .num_ports = 2,
3558 .base_baud = 115200,
3559 .uart_offset = 8,
3560 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003561 [pbn_b3_4_115200] = {
3562 .flags = FL_BASE3,
3563 .num_ports = 4,
3564 .base_baud = 115200,
3565 .uart_offset = 8,
3566 },
3567 [pbn_b3_8_115200] = {
3568 .flags = FL_BASE3,
3569 .num_ports = 8,
3570 .base_baud = 115200,
3571 .uart_offset = 8,
3572 },
3573
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003574 [pbn_b4_bt_2_921600] = {
3575 .flags = FL_BASE4,
3576 .num_ports = 2,
3577 .base_baud = 921600,
3578 .uart_offset = 8,
3579 },
3580 [pbn_b4_bt_4_921600] = {
3581 .flags = FL_BASE4,
3582 .num_ports = 4,
3583 .base_baud = 921600,
3584 .uart_offset = 8,
3585 },
3586 [pbn_b4_bt_8_921600] = {
3587 .flags = FL_BASE4,
3588 .num_ports = 8,
3589 .base_baud = 921600,
3590 .uart_offset = 8,
3591 },
3592
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593 /*
3594 * Entries following this are board-specific.
3595 */
3596
3597 /*
3598 * Panacom - IOMEM
3599 */
3600 [pbn_panacom] = {
3601 .flags = FL_BASE2,
3602 .num_ports = 2,
3603 .base_baud = 921600,
3604 .uart_offset = 0x400,
3605 .reg_shift = 7,
3606 },
3607 [pbn_panacom2] = {
3608 .flags = FL_BASE2|FL_BASE_BARS,
3609 .num_ports = 2,
3610 .base_baud = 921600,
3611 .uart_offset = 0x400,
3612 .reg_shift = 7,
3613 },
3614 [pbn_panacom4] = {
3615 .flags = FL_BASE2|FL_BASE_BARS,
3616 .num_ports = 4,
3617 .base_baud = 921600,
3618 .uart_offset = 0x400,
3619 .reg_shift = 7,
3620 },
3621
3622 /* I think this entry is broken - the first_offset looks wrong --rmk */
3623 [pbn_plx_romulus] = {
3624 .flags = FL_BASE2,
3625 .num_ports = 4,
3626 .base_baud = 921600,
3627 .uart_offset = 8 << 2,
3628 .reg_shift = 2,
3629 .first_offset = 0x03,
3630 },
3631
3632 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003633 * EndRun Technologies
3634 * Uses the size of PCI Base region 0 to
3635 * signal now many ports are available
3636 * 2 port 952 Uart support
3637 */
3638 [pbn_endrun_2_4000000] = {
3639 .flags = FL_BASE0,
3640 .num_ports = 2,
3641 .base_baud = 4000000,
3642 .uart_offset = 0x200,
3643 .first_offset = 0x1000,
3644 },
3645
3646 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003647 * This board uses the size of PCI Base region 0 to
3648 * signal now many ports are available
3649 */
3650 [pbn_oxsemi] = {
3651 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3652 .num_ports = 32,
3653 .base_baud = 115200,
3654 .uart_offset = 8,
3655 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003656 [pbn_oxsemi_1_4000000] = {
3657 .flags = FL_BASE0,
3658 .num_ports = 1,
3659 .base_baud = 4000000,
3660 .uart_offset = 0x200,
3661 .first_offset = 0x1000,
3662 },
3663 [pbn_oxsemi_2_4000000] = {
3664 .flags = FL_BASE0,
3665 .num_ports = 2,
3666 .base_baud = 4000000,
3667 .uart_offset = 0x200,
3668 .first_offset = 0x1000,
3669 },
3670 [pbn_oxsemi_4_4000000] = {
3671 .flags = FL_BASE0,
3672 .num_ports = 4,
3673 .base_baud = 4000000,
3674 .uart_offset = 0x200,
3675 .first_offset = 0x1000,
3676 },
3677 [pbn_oxsemi_8_4000000] = {
3678 .flags = FL_BASE0,
3679 .num_ports = 8,
3680 .base_baud = 4000000,
3681 .uart_offset = 0x200,
3682 .first_offset = 0x1000,
3683 },
3684
Linus Torvalds1da177e2005-04-16 15:20:36 -07003685
3686 /*
3687 * EKF addition for i960 Boards form EKF with serial port.
3688 * Max 256 ports.
3689 */
3690 [pbn_intel_i960] = {
3691 .flags = FL_BASE0,
3692 .num_ports = 32,
3693 .base_baud = 921600,
3694 .uart_offset = 8 << 2,
3695 .reg_shift = 2,
3696 .first_offset = 0x10000,
3697 },
3698 [pbn_sgi_ioc3] = {
3699 .flags = FL_BASE0|FL_NOIRQ,
3700 .num_ports = 1,
3701 .base_baud = 458333,
3702 .uart_offset = 8,
3703 .reg_shift = 0,
3704 .first_offset = 0x20178,
3705 },
3706
3707 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003708 * Computone - uses IOMEM.
3709 */
3710 [pbn_computone_4] = {
3711 .flags = FL_BASE0,
3712 .num_ports = 4,
3713 .base_baud = 921600,
3714 .uart_offset = 0x40,
3715 .reg_shift = 2,
3716 .first_offset = 0x200,
3717 },
3718 [pbn_computone_6] = {
3719 .flags = FL_BASE0,
3720 .num_ports = 6,
3721 .base_baud = 921600,
3722 .uart_offset = 0x40,
3723 .reg_shift = 2,
3724 .first_offset = 0x200,
3725 },
3726 [pbn_computone_8] = {
3727 .flags = FL_BASE0,
3728 .num_ports = 8,
3729 .base_baud = 921600,
3730 .uart_offset = 0x40,
3731 .reg_shift = 2,
3732 .first_offset = 0x200,
3733 },
3734 [pbn_sbsxrsio] = {
3735 .flags = FL_BASE0,
3736 .num_ports = 8,
3737 .base_baud = 460800,
3738 .uart_offset = 256,
3739 .reg_shift = 4,
3740 },
3741 /*
3742 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3743 * Only basic 16550A support.
3744 * XR17C15[24] are not tested, but they should work.
3745 */
3746 [pbn_exar_XR17C152] = {
3747 .flags = FL_BASE0,
3748 .num_ports = 2,
3749 .base_baud = 921600,
3750 .uart_offset = 0x200,
3751 },
3752 [pbn_exar_XR17C154] = {
3753 .flags = FL_BASE0,
3754 .num_ports = 4,
3755 .base_baud = 921600,
3756 .uart_offset = 0x200,
3757 },
3758 [pbn_exar_XR17C158] = {
3759 .flags = FL_BASE0,
3760 .num_ports = 8,
3761 .base_baud = 921600,
3762 .uart_offset = 0x200,
3763 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003764 [pbn_exar_XR17V352] = {
3765 .flags = FL_BASE0,
3766 .num_ports = 2,
3767 .base_baud = 7812500,
3768 .uart_offset = 0x400,
3769 .reg_shift = 0,
3770 .first_offset = 0,
3771 },
3772 [pbn_exar_XR17V354] = {
3773 .flags = FL_BASE0,
3774 .num_ports = 4,
3775 .base_baud = 7812500,
3776 .uart_offset = 0x400,
3777 .reg_shift = 0,
3778 .first_offset = 0,
3779 },
3780 [pbn_exar_XR17V358] = {
3781 .flags = FL_BASE0,
3782 .num_ports = 8,
3783 .base_baud = 7812500,
3784 .uart_offset = 0x400,
3785 .reg_shift = 0,
3786 .first_offset = 0,
3787 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02003788 [pbn_exar_XR17V4358] = {
3789 .flags = FL_BASE0,
3790 .num_ports = 12,
3791 .base_baud = 7812500,
3792 .uart_offset = 0x400,
3793 .reg_shift = 0,
3794 .first_offset = 0,
3795 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02003796 [pbn_exar_XR17V8358] = {
3797 .flags = FL_BASE0,
3798 .num_ports = 16,
3799 .base_baud = 7812500,
3800 .uart_offset = 0x400,
3801 .reg_shift = 0,
3802 .first_offset = 0,
3803 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003804 [pbn_exar_ibm_saturn] = {
3805 .flags = FL_BASE0,
3806 .num_ports = 1,
3807 .base_baud = 921600,
3808 .uart_offset = 0x200,
3809 },
3810
Olof Johanssonaa798502007-08-22 14:01:55 -07003811 /*
3812 * PA Semi PWRficient PA6T-1682M on-chip UART
3813 */
3814 [pbn_pasemi_1682M] = {
3815 .flags = FL_BASE0,
3816 .num_ports = 1,
3817 .base_baud = 8333333,
3818 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003819 /*
3820 * National Instruments 843x
3821 */
3822 [pbn_ni8430_16] = {
3823 .flags = FL_BASE0,
3824 .num_ports = 16,
3825 .base_baud = 3686400,
3826 .uart_offset = 0x10,
3827 .first_offset = 0x800,
3828 },
3829 [pbn_ni8430_8] = {
3830 .flags = FL_BASE0,
3831 .num_ports = 8,
3832 .base_baud = 3686400,
3833 .uart_offset = 0x10,
3834 .first_offset = 0x800,
3835 },
3836 [pbn_ni8430_4] = {
3837 .flags = FL_BASE0,
3838 .num_ports = 4,
3839 .base_baud = 3686400,
3840 .uart_offset = 0x10,
3841 .first_offset = 0x800,
3842 },
3843 [pbn_ni8430_2] = {
3844 .flags = FL_BASE0,
3845 .num_ports = 2,
3846 .base_baud = 3686400,
3847 .uart_offset = 0x10,
3848 .first_offset = 0x800,
3849 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003850 /*
3851 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3852 */
3853 [pbn_ADDIDATA_PCIe_1_3906250] = {
3854 .flags = FL_BASE0,
3855 .num_ports = 1,
3856 .base_baud = 3906250,
3857 .uart_offset = 0x200,
3858 .first_offset = 0x1000,
3859 },
3860 [pbn_ADDIDATA_PCIe_2_3906250] = {
3861 .flags = FL_BASE0,
3862 .num_ports = 2,
3863 .base_baud = 3906250,
3864 .uart_offset = 0x200,
3865 .first_offset = 0x1000,
3866 },
3867 [pbn_ADDIDATA_PCIe_4_3906250] = {
3868 .flags = FL_BASE0,
3869 .num_ports = 4,
3870 .base_baud = 3906250,
3871 .uart_offset = 0x200,
3872 .first_offset = 0x1000,
3873 },
3874 [pbn_ADDIDATA_PCIe_8_3906250] = {
3875 .flags = FL_BASE0,
3876 .num_ports = 8,
3877 .base_baud = 3906250,
3878 .uart_offset = 0x200,
3879 .first_offset = 0x1000,
3880 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003881 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003882 .flags = FL_BASE_BARS,
3883 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003884 .base_baud = 921600,
3885 .reg_shift = 2,
3886 },
Aaron Sierra41d3f092014-03-03 19:54:36 -06003887 /*
3888 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3889 * but is overridden by byt_set_termios.
3890 */
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003891 [pbn_byt] = {
3892 .flags = FL_BASE0,
3893 .num_ports = 1,
3894 .base_baud = 2764800,
3895 .uart_offset = 0x80,
3896 .reg_shift = 2,
3897 },
Andy Shevchenkof549e942015-02-23 16:24:43 +02003898 [pbn_pnw] = {
3899 .flags = FL_BASE0,
3900 .num_ports = 1,
3901 .base_baud = 115200,
3902 },
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02003903 [pbn_tng] = {
3904 .flags = FL_BASE0,
3905 .num_ports = 1,
3906 .base_baud = 1843200,
3907 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003908 [pbn_qrk] = {
3909 .flags = FL_BASE0,
3910 .num_ports = 1,
3911 .base_baud = 2764800,
3912 .reg_shift = 2,
3913 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003914 [pbn_omegapci] = {
3915 .flags = FL_BASE0,
3916 .num_ports = 8,
3917 .base_baud = 115200,
3918 .uart_offset = 0x200,
3919 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003920 [pbn_NETMOS9900_2s_115200] = {
3921 .flags = FL_BASE0,
3922 .num_ports = 2,
3923 .base_baud = 115200,
3924 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003925 [pbn_brcm_trumanage] = {
3926 .flags = FL_BASE0,
3927 .num_ports = 1,
3928 .reg_shift = 2,
3929 .base_baud = 115200,
3930 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003931 [pbn_fintek_4] = {
3932 .num_ports = 4,
3933 .uart_offset = 8,
3934 .base_baud = 115200,
3935 .first_offset = 0x40,
3936 },
3937 [pbn_fintek_8] = {
3938 .num_ports = 8,
3939 .uart_offset = 8,
3940 .base_baud = 115200,
3941 .first_offset = 0x40,
3942 },
3943 [pbn_fintek_12] = {
3944 .num_ports = 12,
3945 .uart_offset = 8,
3946 .base_baud = 115200,
3947 .first_offset = 0x40,
3948 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003949
3950 [pbn_wch384_4] = {
3951 .flags = FL_BASE0,
3952 .num_ports = 4,
3953 .base_baud = 115200,
3954 .uart_offset = 8,
3955 .first_offset = 0xC0,
3956 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957};
3958
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003959static const struct pci_device_id blacklist[] = {
3960 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003961 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003962 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3963 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003964
3965 /* multi-io cards handled by parport_serial */
3966 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003967 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003968 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003969 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Christian Schmidt436bbd42007-08-22 14:01:19 -07003970};
3971
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972/*
3973 * Given a complete unknown PCI device, try to use some heuristics to
3974 * guess what the configuration might be, based on the pitiful PCI
3975 * serial specs. Returns 0 on success, 1 on failure.
3976 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003977static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003978serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003979{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003980 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003982
Linus Torvalds1da177e2005-04-16 15:20:36 -07003983 /*
3984 * If it is not a communications device or the programming
3985 * interface is greater than 6, give up.
3986 *
3987 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003988 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989 */
3990 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3991 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3992 (dev->class & 0xff) > 6)
3993 return -ENODEV;
3994
Christian Schmidt436bbd42007-08-22 14:01:19 -07003995 /*
3996 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003997 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003998 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003999 for (bldev = blacklist;
4000 bldev < blacklist + ARRAY_SIZE(blacklist);
4001 bldev++) {
4002 if (dev->vendor == bldev->vendor &&
4003 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07004004 return -ENODEV;
4005 }
4006
Linus Torvalds1da177e2005-04-16 15:20:36 -07004007 num_iomem = num_port = 0;
4008 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
4009 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
4010 num_port++;
4011 if (first_port == -1)
4012 first_port = i;
4013 }
4014 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
4015 num_iomem++;
4016 }
4017
4018 /*
4019 * If there is 1 or 0 iomem regions, and exactly one port,
4020 * use it. We guess the number of ports based on the IO
4021 * region size.
4022 */
4023 if (num_iomem <= 1 && num_port == 1) {
4024 board->flags = first_port;
4025 board->num_ports = pci_resource_len(dev, first_port) / 8;
4026 return 0;
4027 }
4028
4029 /*
4030 * Now guess if we've got a board which indexes by BARs.
4031 * Each IO BAR should be 8 bytes, and they should follow
4032 * consecutively.
4033 */
4034 first_port = -1;
4035 num_port = 0;
4036 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
4037 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
4038 pci_resource_len(dev, i) == 8 &&
4039 (first_port == -1 || (first_port + num_port) == i)) {
4040 num_port++;
4041 if (first_port == -1)
4042 first_port = i;
4043 }
4044 }
4045
4046 if (num_port > 1) {
4047 board->flags = first_port | FL_BASE_BARS;
4048 board->num_ports = num_port;
4049 return 0;
4050 }
4051
4052 return -ENODEV;
4053}
4054
4055static inline int
Russell King975a1a72009-01-02 13:44:27 +00004056serial_pci_matches(const struct pciserial_board *board,
4057 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058{
4059 return
4060 board->num_ports == guessed->num_ports &&
4061 board->base_baud == guessed->base_baud &&
4062 board->uart_offset == guessed->uart_offset &&
4063 board->reg_shift == guessed->reg_shift &&
4064 board->first_offset == guessed->first_offset;
4065}
4066
Russell King241fc432005-07-27 11:35:54 +01004067struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00004068pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01004069{
Alan Cox2655a2c2012-07-12 12:59:50 +01004070 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01004071 struct serial_private *priv;
4072 struct pci_serial_quirk *quirk;
4073 int rc, nr_ports, i;
4074
4075 nr_ports = board->num_ports;
4076
4077 /*
4078 * Find an init and setup quirks.
4079 */
4080 quirk = find_quirk(dev);
4081
4082 /*
4083 * Run the new-style initialization function.
4084 * The initialization function returns:
4085 * <0 - error
4086 * 0 - use board->num_ports
4087 * >0 - number of ports
4088 */
4089 if (quirk->init) {
4090 rc = quirk->init(dev);
4091 if (rc < 0) {
4092 priv = ERR_PTR(rc);
4093 goto err_out;
4094 }
4095 if (rc)
4096 nr_ports = rc;
4097 }
4098
Burman Yan8f31bb32007-02-14 00:33:07 -08004099 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01004100 sizeof(unsigned int) * nr_ports,
4101 GFP_KERNEL);
4102 if (!priv) {
4103 priv = ERR_PTR(-ENOMEM);
4104 goto err_deinit;
4105 }
4106
Russell King241fc432005-07-27 11:35:54 +01004107 priv->dev = dev;
4108 priv->quirk = quirk;
4109
Alan Cox2655a2c2012-07-12 12:59:50 +01004110 memset(&uart, 0, sizeof(uart));
4111 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
4112 uart.port.uartclk = board->base_baud * 16;
4113 uart.port.irq = get_pci_irq(dev, board);
4114 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01004115
4116 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01004117 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01004118 break;
4119
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004120 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
4121 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08004122
Alan Cox2655a2c2012-07-12 12:59:50 +01004123 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01004124 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004125 dev_err(&dev->dev,
4126 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
4127 uart.port.iobase, uart.port.irq,
4128 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01004129 break;
4130 }
4131 }
Russell King241fc432005-07-27 11:35:54 +01004132 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01004133 return priv;
4134
Alan Cox5756ee92008-02-08 04:18:51 -08004135err_deinit:
Russell King241fc432005-07-27 11:35:54 +01004136 if (quirk->exit)
4137 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08004138err_out:
Russell King241fc432005-07-27 11:35:54 +01004139 return priv;
4140}
4141EXPORT_SYMBOL_GPL(pciserial_init_ports);
4142
4143void pciserial_remove_ports(struct serial_private *priv)
4144{
4145 struct pci_serial_quirk *quirk;
4146 int i;
4147
4148 for (i = 0; i < priv->nr; i++)
4149 serial8250_unregister_port(priv->line[i]);
4150
4151 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
4152 if (priv->remapped_bar[i])
4153 iounmap(priv->remapped_bar[i]);
4154 priv->remapped_bar[i] = NULL;
4155 }
4156
4157 /*
4158 * Find the exit quirks.
4159 */
4160 quirk = find_quirk(priv->dev);
4161 if (quirk->exit)
4162 quirk->exit(priv->dev);
4163
4164 kfree(priv);
4165}
4166EXPORT_SYMBOL_GPL(pciserial_remove_ports);
4167
4168void pciserial_suspend_ports(struct serial_private *priv)
4169{
4170 int i;
4171
4172 for (i = 0; i < priv->nr; i++)
4173 if (priv->line[i] >= 0)
4174 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07004175
4176 /*
4177 * Ensure that every init quirk is properly torn down
4178 */
4179 if (priv->quirk->exit)
4180 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01004181}
4182EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4183
4184void pciserial_resume_ports(struct serial_private *priv)
4185{
4186 int i;
4187
4188 /*
4189 * Ensure that the board is correctly configured.
4190 */
4191 if (priv->quirk->init)
4192 priv->quirk->init(priv->dev);
4193
4194 for (i = 0; i < priv->nr; i++)
4195 if (priv->line[i] >= 0)
4196 serial8250_resume_port(priv->line[i]);
4197}
4198EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4199
Linus Torvalds1da177e2005-04-16 15:20:36 -07004200/*
4201 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4202 * to the arrangement of serial ports on a PCI card.
4203 */
Bill Pemberton9671f092012-11-19 13:21:50 -05004204static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07004205pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4206{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004207 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004208 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00004209 const struct pciserial_board *board;
4210 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01004211 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004213 quirk = find_quirk(dev);
4214 if (quirk->probe) {
4215 rc = quirk->probe(dev);
4216 if (rc)
4217 return rc;
4218 }
4219
Linus Torvalds1da177e2005-04-16 15:20:36 -07004220 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004221 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222 ent->driver_data);
4223 return -EINVAL;
4224 }
4225
4226 board = &pci_boards[ent->driver_data];
4227
4228 rc = pci_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05004229 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230 if (rc)
4231 return rc;
4232
4233 if (ent->driver_data == pbn_default) {
4234 /*
4235 * Use a copy of the pci_board entry for this;
4236 * avoid changing entries in the table.
4237 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004238 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004239 board = &tmp;
4240
4241 /*
4242 * We matched one of our class entries. Try to
4243 * determine the parameters of this board.
4244 */
Russell King975a1a72009-01-02 13:44:27 +00004245 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 if (rc)
4247 goto disable;
4248 } else {
4249 /*
4250 * We matched an explicit entry. If we are able to
4251 * detect this boards settings with our heuristic,
4252 * then we no longer need this entry.
4253 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004254 memcpy(&tmp, &pci_boards[pbn_default],
4255 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004256 rc = serial_pci_guess_board(dev, &tmp);
4257 if (rc == 0 && serial_pci_matches(board, &tmp))
4258 moan_device("Redundant entry in serial pci_table.",
4259 dev);
4260 }
4261
Russell King241fc432005-07-27 11:35:54 +01004262 priv = pciserial_init_ports(dev, board);
4263 if (!IS_ERR(priv)) {
4264 pci_set_drvdata(dev, priv);
4265 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 }
4267
Russell King241fc432005-07-27 11:35:54 +01004268 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269
Linus Torvalds1da177e2005-04-16 15:20:36 -07004270 disable:
4271 pci_disable_device(dev);
4272 return rc;
4273}
4274
Bill Pembertonae8d8a12012-11-19 13:26:18 -05004275static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004276{
4277 struct serial_private *priv = pci_get_drvdata(dev);
4278
Russell King241fc432005-07-27 11:35:54 +01004279 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01004280
4281 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004282}
4283
Andy Shevchenko61702c32015-02-02 14:53:26 +02004284#ifdef CONFIG_PM_SLEEP
4285static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004286{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004287 struct pci_dev *pdev = to_pci_dev(dev);
4288 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289
Russell King241fc432005-07-27 11:35:54 +01004290 if (priv)
4291 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004292
Linus Torvalds1da177e2005-04-16 15:20:36 -07004293 return 0;
4294}
4295
Andy Shevchenko61702c32015-02-02 14:53:26 +02004296static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004297{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004298 struct pci_dev *pdev = to_pci_dev(dev);
4299 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004300 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004301
4302 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004303 /*
4304 * The device may have been disabled. Re-enable it.
4305 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02004306 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01004307 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004308 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02004309 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004310 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004311 }
4312 return 0;
4313}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004314#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004315
Andy Shevchenko61702c32015-02-02 14:53:26 +02004316static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4317 pciserial_resume_one);
4318
Linus Torvalds1da177e2005-04-16 15:20:36 -07004319static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004320 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4321 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4322 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4323 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004324 /* Advantech also use 0x3618 and 0xf618 */
4325 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4326 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4327 pbn_b0_4_921600 },
4328 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4329 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4330 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004331 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4332 PCI_SUBVENDOR_ID_CONNECT_TECH,
4333 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4334 pbn_b1_8_1382400 },
4335 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4336 PCI_SUBVENDOR_ID_CONNECT_TECH,
4337 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4338 pbn_b1_4_1382400 },
4339 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4340 PCI_SUBVENDOR_ID_CONNECT_TECH,
4341 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4342 pbn_b1_2_1382400 },
4343 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4344 PCI_SUBVENDOR_ID_CONNECT_TECH,
4345 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4346 pbn_b1_8_1382400 },
4347 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4348 PCI_SUBVENDOR_ID_CONNECT_TECH,
4349 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4350 pbn_b1_4_1382400 },
4351 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4352 PCI_SUBVENDOR_ID_CONNECT_TECH,
4353 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4354 pbn_b1_2_1382400 },
4355 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4356 PCI_SUBVENDOR_ID_CONNECT_TECH,
4357 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4358 pbn_b1_8_921600 },
4359 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4360 PCI_SUBVENDOR_ID_CONNECT_TECH,
4361 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4362 pbn_b1_8_921600 },
4363 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4364 PCI_SUBVENDOR_ID_CONNECT_TECH,
4365 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4366 pbn_b1_4_921600 },
4367 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4368 PCI_SUBVENDOR_ID_CONNECT_TECH,
4369 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4370 pbn_b1_4_921600 },
4371 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4372 PCI_SUBVENDOR_ID_CONNECT_TECH,
4373 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4374 pbn_b1_2_921600 },
4375 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4376 PCI_SUBVENDOR_ID_CONNECT_TECH,
4377 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4378 pbn_b1_8_921600 },
4379 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4380 PCI_SUBVENDOR_ID_CONNECT_TECH,
4381 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4382 pbn_b1_8_921600 },
4383 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4384 PCI_SUBVENDOR_ID_CONNECT_TECH,
4385 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4386 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004387 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4388 PCI_SUBVENDOR_ID_CONNECT_TECH,
4389 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4390 pbn_b1_2_1250000 },
4391 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4392 PCI_SUBVENDOR_ID_CONNECT_TECH,
4393 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4394 pbn_b0_2_1843200 },
4395 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4396 PCI_SUBVENDOR_ID_CONNECT_TECH,
4397 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4398 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004399 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4400 PCI_VENDOR_ID_AFAVLAB,
4401 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4402 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004403 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4404 PCI_SUBVENDOR_ID_CONNECT_TECH,
4405 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4406 pbn_b0_2_1843200_200 },
4407 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4408 PCI_SUBVENDOR_ID_CONNECT_TECH,
4409 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4410 pbn_b0_4_1843200_200 },
4411 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4412 PCI_SUBVENDOR_ID_CONNECT_TECH,
4413 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4414 pbn_b0_8_1843200_200 },
4415 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4416 PCI_SUBVENDOR_ID_CONNECT_TECH,
4417 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4418 pbn_b0_2_1843200_200 },
4419 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4420 PCI_SUBVENDOR_ID_CONNECT_TECH,
4421 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4422 pbn_b0_4_1843200_200 },
4423 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4424 PCI_SUBVENDOR_ID_CONNECT_TECH,
4425 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4426 pbn_b0_8_1843200_200 },
4427 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4428 PCI_SUBVENDOR_ID_CONNECT_TECH,
4429 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4430 pbn_b0_2_1843200_200 },
4431 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4432 PCI_SUBVENDOR_ID_CONNECT_TECH,
4433 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4434 pbn_b0_4_1843200_200 },
4435 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4436 PCI_SUBVENDOR_ID_CONNECT_TECH,
4437 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4438 pbn_b0_8_1843200_200 },
4439 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4440 PCI_SUBVENDOR_ID_CONNECT_TECH,
4441 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4442 pbn_b0_2_1843200_200 },
4443 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4444 PCI_SUBVENDOR_ID_CONNECT_TECH,
4445 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4446 pbn_b0_4_1843200_200 },
4447 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4448 PCI_SUBVENDOR_ID_CONNECT_TECH,
4449 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4450 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004451 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4452 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4453 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004454
4455 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004456 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004457 pbn_b2_bt_1_115200 },
4458 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004459 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004460 pbn_b2_bt_2_115200 },
4461 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004462 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004463 pbn_b2_bt_4_115200 },
4464 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004465 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004466 pbn_b2_bt_2_115200 },
4467 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004468 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004469 pbn_b2_bt_4_115200 },
4470 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004471 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004472 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004473 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4474 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4475 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004476 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4477 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4478 pbn_b2_8_115200 },
4479
4480 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4481 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4482 pbn_b2_bt_2_115200 },
4483 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4484 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4485 pbn_b2_bt_2_921600 },
4486 /*
4487 * VScom SPCOM800, from sl@s.pl
4488 */
Alan Cox5756ee92008-02-08 04:18:51 -08004489 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4490 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004491 pbn_b2_8_921600 },
4492 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004493 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004495 /* Unknown card - subdevice 0x1584 */
4496 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4497 PCI_VENDOR_ID_PLX,
4498 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004499 pbn_b2_4_115200 },
4500 /* Unknown card - subdevice 0x1588 */
4501 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4502 PCI_VENDOR_ID_PLX,
4503 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4504 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004505 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4506 PCI_SUBVENDOR_ID_KEYSPAN,
4507 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4508 pbn_panacom },
4509 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4510 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4511 pbn_panacom4 },
4512 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4513 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4514 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004515 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4516 PCI_VENDOR_ID_ESDGMBH,
4517 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4518 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004519 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4520 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004521 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004522 pbn_b2_4_460800 },
4523 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4524 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004525 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004526 pbn_b2_8_460800 },
4527 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4528 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004529 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004530 pbn_b2_16_460800 },
4531 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4532 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004533 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004534 pbn_b2_16_460800 },
4535 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4536 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004537 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004538 pbn_b2_4_460800 },
4539 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4540 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004541 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004542 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004543 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4544 PCI_SUBVENDOR_ID_EXSYS,
4545 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004546 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004547 /*
4548 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4549 * (Exoray@isys.ca)
4550 */
4551 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4552 0x10b5, 0x106a, 0, 0,
4553 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304554 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004555 * EndRun Technologies. PCI express device range.
4556 * EndRun PTP/1588 has 2 Native UARTs.
4557 */
4558 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4559 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4560 pbn_endrun_2_4000000 },
4561 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304562 * Quatech cards. These actually have configurable clocks but for
4563 * now we just use the default.
4564 *
4565 * 100 series are RS232, 200 series RS422,
4566 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004567 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4568 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4569 pbn_b1_4_115200 },
4570 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4571 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4572 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304573 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4574 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4575 pbn_b2_2_115200 },
4576 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4577 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4578 pbn_b1_2_115200 },
4579 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4580 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4581 pbn_b2_2_115200 },
4582 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4583 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4584 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004585 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4586 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4587 pbn_b1_8_115200 },
4588 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4589 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4590 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304591 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4592 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4593 pbn_b1_4_115200 },
4594 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4595 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4596 pbn_b1_2_115200 },
4597 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4598 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4599 pbn_b1_4_115200 },
4600 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4601 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4602 pbn_b1_2_115200 },
4603 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4604 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4605 pbn_b2_4_115200 },
4606 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4607 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4608 pbn_b2_2_115200 },
4609 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4610 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4611 pbn_b2_1_115200 },
4612 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4613 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4614 pbn_b2_4_115200 },
4615 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4616 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4617 pbn_b2_2_115200 },
4618 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4619 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4620 pbn_b2_1_115200 },
4621 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4622 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4623 pbn_b0_8_115200 },
4624
Linus Torvalds1da177e2005-04-16 15:20:36 -07004625 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004626 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4627 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004628 pbn_b0_4_921600 },
4629 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004630 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4631 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004632 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004633 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4634 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4635 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004636
4637 /*
4638 * The below card is a little controversial since it is the
4639 * subject of a PCI vendor/device ID clash. (See
4640 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4641 * For now just used the hex ID 0x950a.
4642 */
4643 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004644 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4645 0, 0, pbn_b0_2_115200 },
4646 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4647 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4648 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004649 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004650 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4651 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004652 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4653 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4654 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004655 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004656 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4657 pbn_b0_4_115200 },
4658 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4659 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4660 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004661 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4662 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4663 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004664
4665 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004666 * Oxford Semiconductor Inc. Tornado PCI express device range.
4667 */
4668 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4669 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4670 pbn_b0_1_4000000 },
4671 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4672 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4673 pbn_b0_1_4000000 },
4674 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4675 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4676 pbn_oxsemi_1_4000000 },
4677 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4678 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4679 pbn_oxsemi_1_4000000 },
4680 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4681 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4682 pbn_b0_1_4000000 },
4683 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4684 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4685 pbn_b0_1_4000000 },
4686 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4687 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4688 pbn_oxsemi_1_4000000 },
4689 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4690 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4691 pbn_oxsemi_1_4000000 },
4692 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4693 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4694 pbn_b0_1_4000000 },
4695 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4696 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4697 pbn_b0_1_4000000 },
4698 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4699 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4700 pbn_b0_1_4000000 },
4701 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4702 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4703 pbn_b0_1_4000000 },
4704 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4705 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4706 pbn_oxsemi_2_4000000 },
4707 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4708 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4709 pbn_oxsemi_2_4000000 },
4710 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4711 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4712 pbn_oxsemi_4_4000000 },
4713 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4714 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4715 pbn_oxsemi_4_4000000 },
4716 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4717 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4718 pbn_oxsemi_8_4000000 },
4719 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4720 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4721 pbn_oxsemi_8_4000000 },
4722 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4723 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4724 pbn_oxsemi_1_4000000 },
4725 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4726 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4727 pbn_oxsemi_1_4000000 },
4728 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4729 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4730 pbn_oxsemi_1_4000000 },
4731 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4732 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4733 pbn_oxsemi_1_4000000 },
4734 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4735 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4736 pbn_oxsemi_1_4000000 },
4737 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4738 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4739 pbn_oxsemi_1_4000000 },
4740 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4741 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4742 pbn_oxsemi_1_4000000 },
4743 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4744 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4745 pbn_oxsemi_1_4000000 },
4746 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4747 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4748 pbn_oxsemi_1_4000000 },
4749 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4750 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4751 pbn_oxsemi_1_4000000 },
4752 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4753 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4754 pbn_oxsemi_1_4000000 },
4755 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4756 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4757 pbn_oxsemi_1_4000000 },
4758 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4759 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4760 pbn_oxsemi_1_4000000 },
4761 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4762 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4763 pbn_oxsemi_1_4000000 },
4764 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4765 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4766 pbn_oxsemi_1_4000000 },
4767 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4768 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4769 pbn_oxsemi_1_4000000 },
4770 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4771 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4772 pbn_oxsemi_1_4000000 },
4773 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4774 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4775 pbn_oxsemi_1_4000000 },
4776 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4777 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4778 pbn_oxsemi_1_4000000 },
4779 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4780 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4781 pbn_oxsemi_1_4000000 },
4782 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4783 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4784 pbn_oxsemi_1_4000000 },
4785 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4786 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4787 pbn_oxsemi_1_4000000 },
4788 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4789 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4790 pbn_oxsemi_1_4000000 },
4791 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4792 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4793 pbn_oxsemi_1_4000000 },
4794 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4795 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4796 pbn_oxsemi_1_4000000 },
4797 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4798 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4799 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004800 /*
4801 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4802 */
4803 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4804 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4805 pbn_oxsemi_1_4000000 },
4806 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4807 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4808 pbn_oxsemi_2_4000000 },
4809 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4810 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4811 pbn_oxsemi_4_4000000 },
4812 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4813 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4814 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004815
4816 /*
4817 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4818 */
4819 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4820 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4821 pbn_oxsemi_2_4000000 },
4822
Lee Howard7106b4e2008-10-21 13:48:58 +01004823 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004824 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4825 * from skokodyn@yahoo.com
4826 */
4827 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4828 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4829 pbn_sbsxrsio },
4830 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4831 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4832 pbn_sbsxrsio },
4833 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4834 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4835 pbn_sbsxrsio },
4836 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4837 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4838 pbn_sbsxrsio },
4839
4840 /*
4841 * Digitan DS560-558, from jimd@esoft.com
4842 */
4843 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004844 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004845 pbn_b1_1_115200 },
4846
4847 /*
4848 * Titan Electronic cards
4849 * The 400L and 800L have a custom setup quirk.
4850 */
4851 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004852 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004853 pbn_b0_1_921600 },
4854 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004855 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004856 pbn_b0_2_921600 },
4857 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004858 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004859 pbn_b0_4_921600 },
4860 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004861 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004862 pbn_b0_4_921600 },
4863 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4864 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4865 pbn_b1_1_921600 },
4866 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4867 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4868 pbn_b1_bt_2_921600 },
4869 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4870 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4871 pbn_b0_bt_4_921600 },
4872 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4873 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4874 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004875 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4876 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4877 pbn_b4_bt_2_921600 },
4878 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4879 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4880 pbn_b4_bt_4_921600 },
4881 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4882 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4883 pbn_b4_bt_8_921600 },
4884 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4885 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4886 pbn_b0_4_921600 },
4887 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4888 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4889 pbn_b0_4_921600 },
4890 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4891 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4892 pbn_b0_4_921600 },
4893 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4894 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4895 pbn_oxsemi_1_4000000 },
4896 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4897 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4898 pbn_oxsemi_2_4000000 },
4899 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4900 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4901 pbn_oxsemi_4_4000000 },
4902 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4903 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4904 pbn_oxsemi_8_4000000 },
4905 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4906 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4907 pbn_oxsemi_2_4000000 },
4908 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4909 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4910 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004911 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4912 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4913 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004914 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4915 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4916 pbn_b0_4_921600 },
4917 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4918 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4919 pbn_b0_4_921600 },
4920 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4921 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4922 pbn_b0_4_921600 },
4923 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4924 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4925 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004926
4927 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4928 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4929 pbn_b2_1_460800 },
4930 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4931 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4932 pbn_b2_1_460800 },
4933 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4934 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4935 pbn_b2_1_460800 },
4936 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4937 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4938 pbn_b2_bt_2_921600 },
4939 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4940 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4941 pbn_b2_bt_2_921600 },
4942 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4943 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4944 pbn_b2_bt_2_921600 },
4945 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4946 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4947 pbn_b2_bt_4_921600 },
4948 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4949 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4950 pbn_b2_bt_4_921600 },
4951 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4952 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4953 pbn_b2_bt_4_921600 },
4954 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4955 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4956 pbn_b0_1_921600 },
4957 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4958 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4959 pbn_b0_1_921600 },
4960 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4961 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4962 pbn_b0_1_921600 },
4963 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4964 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4965 pbn_b0_bt_2_921600 },
4966 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4967 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4968 pbn_b0_bt_2_921600 },
4969 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4970 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4971 pbn_b0_bt_2_921600 },
4972 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4973 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4974 pbn_b0_bt_4_921600 },
4975 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4976 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4977 pbn_b0_bt_4_921600 },
4978 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4979 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4980 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004981 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4982 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4983 pbn_b0_bt_8_921600 },
4984 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4985 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4986 pbn_b0_bt_8_921600 },
4987 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4988 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4989 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004990
4991 /*
4992 * Computone devices submitted by Doug McNash dmcnash@computone.com
4993 */
4994 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4995 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4996 0, 0, pbn_computone_4 },
4997 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4998 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4999 0, 0, pbn_computone_8 },
5000 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
5001 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
5002 0, 0, pbn_computone_6 },
5003
5004 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
5005 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5006 pbn_oxsemi },
5007 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
5008 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
5009 pbn_b0_bt_1_921600 },
5010
5011 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11005012 * SUNIX (TIMEDIA)
5013 */
5014 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
5015 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
5016 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
5017 pbn_b0_bt_1_921600 },
5018
5019 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
5020 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
5021 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
5022 pbn_b0_bt_1_921600 },
5023
5024 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005025 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
5026 */
5027 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
5028 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5029 pbn_b0_bt_8_115200 },
5030 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
5031 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5032 pbn_b0_bt_8_115200 },
5033
5034 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
5035 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5036 pbn_b0_bt_2_115200 },
5037 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
5038 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5039 pbn_b0_bt_2_115200 },
5040 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
5041 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5042 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08005043 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
5044 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5045 pbn_b0_bt_2_115200 },
5046 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
5047 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5048 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005049 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
5050 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5051 pbn_b0_bt_4_460800 },
5052 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
5053 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5054 pbn_b0_bt_4_460800 },
5055 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
5056 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5057 pbn_b0_bt_2_460800 },
5058 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
5059 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5060 pbn_b0_bt_2_460800 },
5061 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
5062 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5063 pbn_b0_bt_2_460800 },
5064 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
5065 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5066 pbn_b0_bt_1_115200 },
5067 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
5068 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5069 pbn_b0_bt_1_460800 },
5070
5071 /*
Russell King1fb8cac2006-12-13 14:45:46 +00005072 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
5073 * Cards are identified by their subsystem vendor IDs, which
5074 * (in hex) match the model number.
5075 *
5076 * Note that JC140x are RS422/485 cards which require ox950
5077 * ACR = 0x10, and as such are not currently fully supported.
5078 */
5079 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5080 0x1204, 0x0004, 0, 0,
5081 pbn_b0_4_921600 },
5082 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5083 0x1208, 0x0004, 0, 0,
5084 pbn_b0_4_921600 },
5085/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5086 0x1402, 0x0002, 0, 0,
5087 pbn_b0_2_921600 }, */
5088/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5089 0x1404, 0x0004, 0, 0,
5090 pbn_b0_4_921600 }, */
5091 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
5092 0x1208, 0x0004, 0, 0,
5093 pbn_b0_4_921600 },
5094
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08005095 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
5096 0x1204, 0x0004, 0, 0,
5097 pbn_b0_4_921600 },
5098 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
5099 0x1208, 0x0004, 0, 0,
5100 pbn_b0_4_921600 },
5101 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
5102 0x1208, 0x0004, 0, 0,
5103 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00005104 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005105 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
5106 */
5107 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
5108 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5109 pbn_b1_1_1382400 },
5110
5111 /*
5112 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
5113 */
5114 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
5115 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5116 pbn_b1_1_1382400 },
5117
5118 /*
5119 * RAStel 2 port modem, gerg@moreton.com.au
5120 */
5121 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
5122 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5123 pbn_b2_bt_2_115200 },
5124
5125 /*
5126 * EKF addition for i960 Boards form EKF with serial port
5127 */
5128 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
5129 0xE4BF, PCI_ANY_ID, 0, 0,
5130 pbn_intel_i960 },
5131
5132 /*
5133 * Xircom Cardbus/Ethernet combos
5134 */
5135 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
5136 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5137 pbn_b0_1_115200 },
5138 /*
5139 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
5140 */
5141 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
5142 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5143 pbn_b0_1_115200 },
5144
5145 /*
5146 * Untested PCI modems, sent in from various folks...
5147 */
5148
5149 /*
5150 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
5151 */
5152 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
5153 0x1048, 0x1500, 0, 0,
5154 pbn_b1_1_115200 },
5155
5156 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
5157 0xFF00, 0, 0, 0,
5158 pbn_sgi_ioc3 },
5159
5160 /*
5161 * HP Diva card
5162 */
5163 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5164 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
5165 pbn_b1_1_115200 },
5166 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5167 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5168 pbn_b0_5_115200 },
5169 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
5170 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5171 pbn_b2_1_115200 },
5172
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00005173 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5174 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5175 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005176 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5177 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5178 pbn_b3_4_115200 },
5179 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5180 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5181 pbn_b3_8_115200 },
5182
5183 /*
5184 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
5185 */
5186 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
5187 PCI_ANY_ID, PCI_ANY_ID,
5188 0,
5189 0, pbn_exar_XR17C152 },
5190 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
5191 PCI_ANY_ID, PCI_ANY_ID,
5192 0,
5193 0, pbn_exar_XR17C154 },
5194 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
5195 PCI_ANY_ID, PCI_ANY_ID,
5196 0,
5197 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06005198 /*
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005199 * Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs
Matt Schultedc96efb2012-11-19 09:12:04 -06005200 */
5201 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
5202 PCI_ANY_ID, PCI_ANY_ID,
5203 0,
5204 0, pbn_exar_XR17V352 },
5205 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
5206 PCI_ANY_ID, PCI_ANY_ID,
5207 0,
5208 0, pbn_exar_XR17V354 },
5209 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
5210 PCI_ANY_ID, PCI_ANY_ID,
5211 0,
5212 0, pbn_exar_XR17V358 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02005213 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V4358,
5214 PCI_ANY_ID, PCI_ANY_ID,
5215 0,
5216 0, pbn_exar_XR17V4358 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005217 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V8358,
5218 PCI_ANY_ID, PCI_ANY_ID,
5219 0,
5220 0, pbn_exar_XR17V8358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221 /*
5222 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5223 */
5224 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5225 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5226 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07005227 /*
5228 * ITE
5229 */
5230 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5231 PCI_ANY_ID, PCI_ANY_ID,
5232 0, 0,
5233 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005234
5235 /*
Peter Horton737c1752006-08-26 09:07:36 +01005236 * IntaShield IS-200
5237 */
5238 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5239 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5240 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07005241 /*
5242 * IntaShield IS-400
5243 */
5244 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5245 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5246 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01005247 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08005248 * Perle PCI-RAS cards
5249 */
5250 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5251 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5252 0, 0, pbn_b2_4_921600 },
5253 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5254 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5255 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07005256
5257 /*
5258 * Mainpine series cards: Fairly standard layout but fools
5259 * parts of the autodetect in some cases and uses otherwise
5260 * unmatched communications subclasses in the PCI Express case
5261 */
5262
5263 { /* RockForceDUO */
5264 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5265 PCI_VENDOR_ID_MAINPINE, 0x0200,
5266 0, 0, pbn_b0_2_115200 },
5267 { /* RockForceQUATRO */
5268 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5269 PCI_VENDOR_ID_MAINPINE, 0x0300,
5270 0, 0, pbn_b0_4_115200 },
5271 { /* RockForceDUO+ */
5272 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5273 PCI_VENDOR_ID_MAINPINE, 0x0400,
5274 0, 0, pbn_b0_2_115200 },
5275 { /* RockForceQUATRO+ */
5276 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5277 PCI_VENDOR_ID_MAINPINE, 0x0500,
5278 0, 0, pbn_b0_4_115200 },
5279 { /* RockForce+ */
5280 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5281 PCI_VENDOR_ID_MAINPINE, 0x0600,
5282 0, 0, pbn_b0_2_115200 },
5283 { /* RockForce+ */
5284 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5285 PCI_VENDOR_ID_MAINPINE, 0x0700,
5286 0, 0, pbn_b0_4_115200 },
5287 { /* RockForceOCTO+ */
5288 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5289 PCI_VENDOR_ID_MAINPINE, 0x0800,
5290 0, 0, pbn_b0_8_115200 },
5291 { /* RockForceDUO+ */
5292 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5293 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5294 0, 0, pbn_b0_2_115200 },
5295 { /* RockForceQUARTRO+ */
5296 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5297 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5298 0, 0, pbn_b0_4_115200 },
5299 { /* RockForceOCTO+ */
5300 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5301 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5302 0, 0, pbn_b0_8_115200 },
5303 { /* RockForceD1 */
5304 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5305 PCI_VENDOR_ID_MAINPINE, 0x2000,
5306 0, 0, pbn_b0_1_115200 },
5307 { /* RockForceF1 */
5308 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5309 PCI_VENDOR_ID_MAINPINE, 0x2100,
5310 0, 0, pbn_b0_1_115200 },
5311 { /* RockForceD2 */
5312 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5313 PCI_VENDOR_ID_MAINPINE, 0x2200,
5314 0, 0, pbn_b0_2_115200 },
5315 { /* RockForceF2 */
5316 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5317 PCI_VENDOR_ID_MAINPINE, 0x2300,
5318 0, 0, pbn_b0_2_115200 },
5319 { /* RockForceD4 */
5320 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5321 PCI_VENDOR_ID_MAINPINE, 0x2400,
5322 0, 0, pbn_b0_4_115200 },
5323 { /* RockForceF4 */
5324 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5325 PCI_VENDOR_ID_MAINPINE, 0x2500,
5326 0, 0, pbn_b0_4_115200 },
5327 { /* RockForceD8 */
5328 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5329 PCI_VENDOR_ID_MAINPINE, 0x2600,
5330 0, 0, pbn_b0_8_115200 },
5331 { /* RockForceF8 */
5332 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5333 PCI_VENDOR_ID_MAINPINE, 0x2700,
5334 0, 0, pbn_b0_8_115200 },
5335 { /* IQ Express D1 */
5336 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5337 PCI_VENDOR_ID_MAINPINE, 0x3000,
5338 0, 0, pbn_b0_1_115200 },
5339 { /* IQ Express F1 */
5340 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5341 PCI_VENDOR_ID_MAINPINE, 0x3100,
5342 0, 0, pbn_b0_1_115200 },
5343 { /* IQ Express D2 */
5344 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5345 PCI_VENDOR_ID_MAINPINE, 0x3200,
5346 0, 0, pbn_b0_2_115200 },
5347 { /* IQ Express F2 */
5348 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5349 PCI_VENDOR_ID_MAINPINE, 0x3300,
5350 0, 0, pbn_b0_2_115200 },
5351 { /* IQ Express D4 */
5352 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5353 PCI_VENDOR_ID_MAINPINE, 0x3400,
5354 0, 0, pbn_b0_4_115200 },
5355 { /* IQ Express F4 */
5356 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5357 PCI_VENDOR_ID_MAINPINE, 0x3500,
5358 0, 0, pbn_b0_4_115200 },
5359 { /* IQ Express D8 */
5360 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5361 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5362 0, 0, pbn_b0_8_115200 },
5363 { /* IQ Express F8 */
5364 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5365 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5366 0, 0, pbn_b0_8_115200 },
5367
5368
Thomas Hoehn48212002007-02-10 01:46:05 -08005369 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005370 * PA Semi PA6T-1682M on-chip UART
5371 */
5372 { PCI_VENDOR_ID_PASEMI, 0xa004,
5373 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5374 pbn_pasemi_1682M },
5375
5376 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005377 * National Instruments
5378 */
Will Page04bf7e72009-04-06 17:32:15 +01005379 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5380 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5381 pbn_b1_16_115200 },
5382 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5383 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5384 pbn_b1_8_115200 },
5385 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5386 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5387 pbn_b1_bt_4_115200 },
5388 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5389 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5390 pbn_b1_bt_2_115200 },
5391 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5392 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5393 pbn_b1_bt_4_115200 },
5394 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5395 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5396 pbn_b1_bt_2_115200 },
5397 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5398 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5399 pbn_b1_16_115200 },
5400 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5401 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5402 pbn_b1_8_115200 },
5403 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5404 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5405 pbn_b1_bt_4_115200 },
5406 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5407 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5408 pbn_b1_bt_2_115200 },
5409 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5410 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5411 pbn_b1_bt_4_115200 },
5412 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5413 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5414 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005415 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5416 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5417 pbn_ni8430_2 },
5418 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5419 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5420 pbn_ni8430_2 },
5421 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5422 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5423 pbn_ni8430_4 },
5424 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5425 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5426 pbn_ni8430_4 },
5427 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5428 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5429 pbn_ni8430_8 },
5430 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5431 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5432 pbn_ni8430_8 },
5433 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5434 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5435 pbn_ni8430_16 },
5436 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5437 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5438 pbn_ni8430_16 },
5439 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5440 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5441 pbn_ni8430_2 },
5442 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5443 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5444 pbn_ni8430_2 },
5445 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5446 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5447 pbn_ni8430_4 },
5448 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5449 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5450 pbn_ni8430_4 },
5451
5452 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005453 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5454 */
5455 { PCI_VENDOR_ID_ADDIDATA,
5456 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5457 PCI_ANY_ID,
5458 PCI_ANY_ID,
5459 0,
5460 0,
5461 pbn_b0_4_115200 },
5462
5463 { PCI_VENDOR_ID_ADDIDATA,
5464 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5465 PCI_ANY_ID,
5466 PCI_ANY_ID,
5467 0,
5468 0,
5469 pbn_b0_2_115200 },
5470
5471 { PCI_VENDOR_ID_ADDIDATA,
5472 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5473 PCI_ANY_ID,
5474 PCI_ANY_ID,
5475 0,
5476 0,
5477 pbn_b0_1_115200 },
5478
Ian Abbott086231f2013-07-16 16:14:39 +01005479 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005480 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005481 PCI_ANY_ID,
5482 PCI_ANY_ID,
5483 0,
5484 0,
5485 pbn_b1_8_115200 },
5486
5487 { PCI_VENDOR_ID_ADDIDATA,
5488 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5489 PCI_ANY_ID,
5490 PCI_ANY_ID,
5491 0,
5492 0,
5493 pbn_b0_4_115200 },
5494
5495 { PCI_VENDOR_ID_ADDIDATA,
5496 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5497 PCI_ANY_ID,
5498 PCI_ANY_ID,
5499 0,
5500 0,
5501 pbn_b0_2_115200 },
5502
5503 { PCI_VENDOR_ID_ADDIDATA,
5504 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5505 PCI_ANY_ID,
5506 PCI_ANY_ID,
5507 0,
5508 0,
5509 pbn_b0_1_115200 },
5510
5511 { PCI_VENDOR_ID_ADDIDATA,
5512 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5513 PCI_ANY_ID,
5514 PCI_ANY_ID,
5515 0,
5516 0,
5517 pbn_b0_4_115200 },
5518
5519 { PCI_VENDOR_ID_ADDIDATA,
5520 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5521 PCI_ANY_ID,
5522 PCI_ANY_ID,
5523 0,
5524 0,
5525 pbn_b0_2_115200 },
5526
5527 { PCI_VENDOR_ID_ADDIDATA,
5528 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5529 PCI_ANY_ID,
5530 PCI_ANY_ID,
5531 0,
5532 0,
5533 pbn_b0_1_115200 },
5534
5535 { PCI_VENDOR_ID_ADDIDATA,
5536 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5537 PCI_ANY_ID,
5538 PCI_ANY_ID,
5539 0,
5540 0,
5541 pbn_b0_8_115200 },
5542
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005543 { PCI_VENDOR_ID_ADDIDATA,
5544 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5545 PCI_ANY_ID,
5546 PCI_ANY_ID,
5547 0,
5548 0,
5549 pbn_ADDIDATA_PCIe_4_3906250 },
5550
5551 { PCI_VENDOR_ID_ADDIDATA,
5552 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5553 PCI_ANY_ID,
5554 PCI_ANY_ID,
5555 0,
5556 0,
5557 pbn_ADDIDATA_PCIe_2_3906250 },
5558
5559 { PCI_VENDOR_ID_ADDIDATA,
5560 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5561 PCI_ANY_ID,
5562 PCI_ANY_ID,
5563 0,
5564 0,
5565 pbn_ADDIDATA_PCIe_1_3906250 },
5566
5567 { PCI_VENDOR_ID_ADDIDATA,
5568 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5569 PCI_ANY_ID,
5570 PCI_ANY_ID,
5571 0,
5572 0,
5573 pbn_ADDIDATA_PCIe_8_3906250 },
5574
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005575 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5576 PCI_VENDOR_ID_IBM, 0x0299,
5577 0, 0, pbn_b0_bt_2_115200 },
5578
Stefan Seyfried972ce082013-07-01 09:14:21 +02005579 /*
5580 * other NetMos 9835 devices are most likely handled by the
5581 * parport_serial driver, check drivers/parport/parport_serial.c
5582 * before adding them here.
5583 */
5584
Michael Bueschc4285b42009-06-30 11:41:21 -07005585 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5586 0xA000, 0x1000,
5587 0, 0, pbn_b0_1_115200 },
5588
Nicos Gollan7808edc2011-05-05 21:00:37 +02005589 /* the 9901 is a rebranded 9912 */
5590 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5591 0xA000, 0x1000,
5592 0, 0, pbn_b0_1_115200 },
5593
5594 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5595 0xA000, 0x1000,
5596 0, 0, pbn_b0_1_115200 },
5597
5598 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5599 0xA000, 0x1000,
5600 0, 0, pbn_b0_1_115200 },
5601
5602 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5603 0xA000, 0x1000,
5604 0, 0, pbn_b0_1_115200 },
5605
5606 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5607 0xA000, 0x3002,
5608 0, 0, pbn_NETMOS9900_2s_115200 },
5609
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005610 /*
Eric Smith44178172011-07-11 22:53:13 -06005611 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005612 */
5613
5614 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5615 0xA000, 0x1000,
5616 0, 0, pbn_b0_1_115200 },
5617
5618 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005619 0xA000, 0x3002,
5620 0, 0, pbn_b0_bt_2_115200 },
5621
5622 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005623 0xA000, 0x3004,
5624 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005625 /* Intel CE4100 */
5626 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5627 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5628 pbn_ce4100_1_115200 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03005629 /* Intel BayTrail */
5630 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5631 PCI_ANY_ID, PCI_ANY_ID,
5632 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5633 pbn_byt },
5634 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5635 PCI_ANY_ID, PCI_ANY_ID,
5636 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5637 pbn_byt },
Alan Cox29897082014-08-19 20:29:23 +03005638 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5639 PCI_ANY_ID, PCI_ANY_ID,
5640 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5641 pbn_byt },
5642 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5643 PCI_ANY_ID, PCI_ANY_ID,
5644 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5645 pbn_byt },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005646
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005647 /*
Andy Shevchenkof549e942015-02-23 16:24:43 +02005648 * Intel Penwell
5649 */
5650 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART1,
5651 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5652 pbn_pnw},
5653 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART2,
5654 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5655 pbn_pnw},
5656 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART3,
5657 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5658 pbn_pnw},
5659
5660 /*
Andy Shevchenko90b9aac2015-03-13 17:44:26 +02005661 * Intel Tangier
5662 */
5663 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TNG_UART,
5664 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5665 pbn_tng},
5666
5667 /*
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01005668 * Intel Quark x1000
5669 */
5670 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5671 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5672 pbn_qrk },
5673 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005674 * Cronyx Omega PCI
5675 */
5676 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5677 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5678 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005679
5680 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005681 * Broadcom TruManage
5682 */
5683 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5684 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5685 pbn_brcm_trumanage },
5686
5687 /*
Alan Cox66835492012-08-16 12:01:33 +01005688 * AgeStar as-prs2-009
5689 */
5690 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5691 PCI_ANY_ID, PCI_ANY_ID,
5692 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005693
5694 /*
5695 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5696 * so not listed here.
5697 */
5698 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5699 PCI_ANY_ID, PCI_ANY_ID,
5700 0, 0, pbn_b0_bt_4_115200 },
5701
5702 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5703 PCI_ANY_ID, PCI_ANY_ID,
5704 0, 0, pbn_b0_bt_2_115200 },
5705
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005706 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5707 PCI_ANY_ID, PCI_ANY_ID,
5708 0, 0, pbn_wch384_4 },
5709
Alan Cox66835492012-08-16 12:01:33 +01005710 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005711 * Commtech, Inc. Fastcom adapters
5712 */
5713 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5714 PCI_ANY_ID, PCI_ANY_ID,
5715 0,
5716 0, pbn_b0_2_1152000_200 },
5717 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5718 PCI_ANY_ID, PCI_ANY_ID,
5719 0,
5720 0, pbn_b0_4_1152000_200 },
5721 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5722 PCI_ANY_ID, PCI_ANY_ID,
5723 0,
5724 0, pbn_b0_4_1152000_200 },
5725 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5726 PCI_ANY_ID, PCI_ANY_ID,
5727 0,
5728 0, pbn_b0_8_1152000_200 },
5729 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5730 PCI_ANY_ID, PCI_ANY_ID,
5731 0,
5732 0, pbn_exar_XR17V352 },
5733 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5734 PCI_ANY_ID, PCI_ANY_ID,
5735 0,
5736 0, pbn_exar_XR17V354 },
5737 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5738 PCI_ANY_ID, PCI_ANY_ID,
5739 0,
5740 0, pbn_exar_XR17V358 },
5741
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005742 /* Fintek PCI serial cards */
5743 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5744 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5745 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5746
Matt Schulte14faa8c2012-11-21 10:35:15 -06005747 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005748 * These entries match devices with class COMMUNICATION_SERIAL,
5749 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5750 */
5751 { PCI_ANY_ID, PCI_ANY_ID,
5752 PCI_ANY_ID, PCI_ANY_ID,
5753 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5754 0xffff00, pbn_default },
5755 { PCI_ANY_ID, PCI_ANY_ID,
5756 PCI_ANY_ID, PCI_ANY_ID,
5757 PCI_CLASS_COMMUNICATION_MODEM << 8,
5758 0xffff00, pbn_default },
5759 { PCI_ANY_ID, PCI_ANY_ID,
5760 PCI_ANY_ID, PCI_ANY_ID,
5761 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5762 0xffff00, pbn_default },
5763 { 0, }
5764};
5765
Michael Reed28071902011-05-31 12:06:28 -05005766static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5767 pci_channel_state_t state)
5768{
5769 struct serial_private *priv = pci_get_drvdata(dev);
5770
5771 if (state == pci_channel_io_perm_failure)
5772 return PCI_ERS_RESULT_DISCONNECT;
5773
5774 if (priv)
5775 pciserial_suspend_ports(priv);
5776
5777 pci_disable_device(dev);
5778
5779 return PCI_ERS_RESULT_NEED_RESET;
5780}
5781
5782static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5783{
5784 int rc;
5785
5786 rc = pci_enable_device(dev);
5787
5788 if (rc)
5789 return PCI_ERS_RESULT_DISCONNECT;
5790
5791 pci_restore_state(dev);
5792 pci_save_state(dev);
5793
5794 return PCI_ERS_RESULT_RECOVERED;
5795}
5796
5797static void serial8250_io_resume(struct pci_dev *dev)
5798{
5799 struct serial_private *priv = pci_get_drvdata(dev);
5800
5801 if (priv)
5802 pciserial_resume_ports(priv);
5803}
5804
Stephen Hemminger1d352032012-09-07 09:33:17 -07005805static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005806 .error_detected = serial8250_io_error_detected,
5807 .slot_reset = serial8250_io_slot_reset,
5808 .resume = serial8250_io_resume,
5809};
5810
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811static struct pci_driver serial_pci_driver = {
5812 .name = "serial",
5813 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005814 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005815 .driver = {
5816 .pm = &pciserial_pm_ops,
5817 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005819 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820};
5821
Wei Yongjun15a12e82012-10-26 23:04:22 +08005822module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005823
5824MODULE_LICENSE("GPL");
5825MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5826MODULE_DEVICE_TABLE(pci, serial_pci_tbl);