blob: 7fbb6f94b56132691b669aafc1c74da9aad0fc0b [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch18119772018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090033
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020034#include "nvme.h"
35
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070038
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070039#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050041static int use_threaded_interrupts;
42module_param(use_threaded_interrupts, int, 0);
43
Jon Derrick8ffaadf2015-07-20 10:14:09 -060044static bool use_cmb_sqes = true;
45module_param(use_cmb_sqes, bool, 0644);
46MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
47
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020048static unsigned int max_host_mem_size_mb = 128;
49module_param(max_host_mem_size_mb, uint, 0444);
50MODULE_PARM_DESC(max_host_mem_size_mb,
51 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050052
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070053static unsigned int sgl_threshold = SZ_32K;
54module_param(sgl_threshold, uint, 0644);
55MODULE_PARM_DESC(sgl_threshold,
56 "Use SGLs when average request segment size is larger or equal to "
57 "this size. Use 0 to disable SGLs.");
58
weiping zhangb27c1e62017-07-10 16:46:59 +080059static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Keith Buscha5cdb682016-01-12 14:41:18 -070072static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070073
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050074/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010075 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020078 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010079 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 unsigned online_queues;
86 unsigned max_qid;
Keith Busch22b55602018-04-12 09:16:10 -060087 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 int q_depth;
89 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010090 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080091 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010092 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010093 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020096 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 u64 cmb_size;
98 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060099 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700101 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200102
103 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300104 u32 *dbbuf_dbs;
105 dma_addr_t dbbuf_dbs_dma_addr;
106 u32 *dbbuf_eis;
107 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200108
109 /* host memory buffer support: */
110 u64 host_mem_size;
111 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200112 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200113 struct nvme_host_mem_buf_desc *host_mem_descs;
114 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500115};
116
weiping zhangb27c1e62017-07-10 16:46:59 +0800117static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
118{
119 int n = 0, ret;
120
121 ret = kstrtoint(val, 10, &n);
122 if (ret != 0 || n < 2)
123 return -EINVAL;
124
125 return param_set_int(val, kp);
126}
127
Helen Koikef9f38e32017-04-10 12:51:07 -0300128static inline unsigned int sq_idx(unsigned int qid, u32 stride)
129{
130 return qid * 2 * stride;
131}
132
133static inline unsigned int cq_idx(unsigned int qid, u32 stride)
134{
135 return (qid * 2 + 1) * stride;
136}
137
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100138static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
139{
140 return container_of(ctrl, struct nvme_dev, ctrl);
141}
142
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500144 * An NVM Express queue. Each device has at least two (one for admin
145 * commands and one for I/O commands).
146 */
147struct nvme_queue {
148 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500149 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500150 spinlock_t q_lock;
151 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600152 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500153 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600154 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500155 dma_addr_t sq_dma_addr;
156 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500157 u32 __iomem *q_db;
158 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700159 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 u16 sq_tail;
161 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700162 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400163 u8 cq_phase;
Helen Koikef9f38e32017-04-10 12:51:07 -0300164 u32 *dbbuf_sq_db;
165 u32 *dbbuf_cq_db;
166 u32 *dbbuf_sq_ei;
167 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168};
169
170/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200171 * The nvme_iod describes the data in an I/O, including the list of PRP
172 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100173 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200174 * allocated to store the PRP list.
175 */
176struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800177 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100178 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700179 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100180 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200181 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 int nents; /* Used in scatterlist */
183 int length; /* Of data, in bytes */
184 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900185 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100186 struct scatterlist *sg;
187 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500188};
189
190/*
191 * Check we didin't inadvertently grow the command struct
192 */
193static inline void _nvme_check_size(void)
194{
195 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400200 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700201 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500202 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200203 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
204 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500205 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600206 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300207 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
208}
209
210static inline unsigned int nvme_dbbuf_size(u32 stride)
211{
212 return ((num_possible_cpus() + 1) * 8 * stride);
213}
214
215static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
216{
217 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
218
219 if (dev->dbbuf_dbs)
220 return 0;
221
222 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
223 &dev->dbbuf_dbs_dma_addr,
224 GFP_KERNEL);
225 if (!dev->dbbuf_dbs)
226 return -ENOMEM;
227 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
228 &dev->dbbuf_eis_dma_addr,
229 GFP_KERNEL);
230 if (!dev->dbbuf_eis) {
231 dma_free_coherent(dev->dev, mem_size,
232 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
233 dev->dbbuf_dbs = NULL;
234 return -ENOMEM;
235 }
236
237 return 0;
238}
239
240static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
241{
242 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
243
244 if (dev->dbbuf_dbs) {
245 dma_free_coherent(dev->dev, mem_size,
246 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247 dev->dbbuf_dbs = NULL;
248 }
249 if (dev->dbbuf_eis) {
250 dma_free_coherent(dev->dev, mem_size,
251 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
252 dev->dbbuf_eis = NULL;
253 }
254}
255
256static void nvme_dbbuf_init(struct nvme_dev *dev,
257 struct nvme_queue *nvmeq, int qid)
258{
259 if (!dev->dbbuf_dbs || !qid)
260 return;
261
262 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
263 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
266}
267
268static void nvme_dbbuf_set(struct nvme_dev *dev)
269{
270 struct nvme_command c;
271
272 if (!dev->dbbuf_dbs)
273 return;
274
275 memset(&c, 0, sizeof(c));
276 c.dbbuf.opcode = nvme_admin_dbbuf;
277 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
278 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
279
280 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200281 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300282 /* Free memory and continue on */
283 nvme_dbbuf_dma_free(dev);
284 }
285}
286
287static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
288{
289 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
290}
291
292/* Update dbbuf and return true if an MMIO is required */
293static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
294 volatile u32 *dbbuf_ei)
295{
296 if (dbbuf_db) {
297 u16 old_value;
298
299 /*
300 * Ensure that the queue is written before updating
301 * the doorbell in memory
302 */
303 wmb();
304
305 old_value = *dbbuf_db;
306 *dbbuf_db = value;
307
308 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
309 return false;
310 }
311
312 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500313}
314
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700315/*
316 * Max size of iod being embedded in the request payload
317 */
318#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100319#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700320
321/*
322 * Will slightly overestimate the number of pages needed. This is OK
323 * as it only leads to a small amount of wasted memory for the lifetime of
324 * the I/O.
325 */
326static int nvme_npages(unsigned size, struct nvme_dev *dev)
327{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100328 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
329 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700330 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
331}
332
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700333/*
334 * Calculates the number of pages needed for the SGL segments. For example a 4k
335 * page can accommodate 256 SGL descriptors.
336 */
337static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100338{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700339 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100340}
341
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700342static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
343 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700345 size_t alloc_size;
346
347 if (use_sgl)
348 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
349 else
350 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
351
352 return alloc_size + sizeof(struct scatterlist) * nseg;
353}
354
355static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
356{
357 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
358 NVME_INT_BYTES(dev), NVME_INT_PAGES,
359 use_sgl);
360
361 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700362}
363
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700364static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
365 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500366{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700367 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200368 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700369
Keith Busch42483222015-06-01 09:29:54 -0600370 WARN_ON(hctx_idx != 0);
371 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
372 WARN_ON(nvmeq->tags);
373
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700374 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600375 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500377}
378
Keith Busch4af0e212015-06-08 10:08:13 -0600379static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
380{
381 struct nvme_queue *nvmeq = hctx->driver_data;
382
383 nvmeq->tags = NULL;
384}
385
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
387 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500388{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700389 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200390 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500391
Keith Busch42483222015-06-01 09:29:54 -0600392 if (!nvmeq->tags)
393 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500394
Keith Busch42483222015-06-01 09:29:54 -0600395 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700396 hctx->driver_data = nvmeq;
397 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500398}
399
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600400static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
401 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500402{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600403 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100404 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200405 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200406 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700407
408 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100409 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700410 return 0;
411}
412
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200413static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
414{
415 struct nvme_dev *dev = set->driver_data;
416
Keith Busch22b55602018-04-12 09:16:10 -0600417 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev),
418 dev->num_vecs > 1 ? 1 /* admin queue */ : 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200419}
420
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500421/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100422 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423 * @nvmeq: The queue to use
424 * @cmd: The command to send
425 *
426 * Safe to use from interrupt context
427 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530428static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
429 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500430{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700431 u16 tail = nvmeq->sq_tail;
432
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600433 if (nvmeq->sq_cmds_io)
434 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
435 else
436 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
437
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500438 if (++tail == nvmeq->q_depth)
439 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300440 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
441 nvmeq->dbbuf_sq_ei))
442 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500443 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500444}
445
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700446static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700447{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100448 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700449 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700450}
451
Minwoo Im955b1b52017-12-20 16:30:50 +0900452static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
453{
454 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100455 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900456 unsigned int avg_seg_size;
457
Keith Busch20469a32018-01-17 22:04:37 +0100458 if (nseg == 0)
459 return false;
460
461 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900462
463 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
464 return false;
465 if (!iod->nvmeq->qid)
466 return false;
467 if (!sgl_threshold || avg_seg_size < sgl_threshold)
468 return false;
469 return true;
470}
471
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200472static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500473{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100474 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700475 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100476 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500477
Minwoo Im955b1b52017-12-20 16:30:50 +0900478 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
479
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100480 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700481 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
482 iod->use_sgl);
483
484 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100485 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200486 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100487 } else {
488 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700489 }
490
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100491 iod->aborted = 0;
492 iod->npages = -1;
493 iod->nents = 0;
494 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700495
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200496 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700497}
498
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100499static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500500{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100501 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700502 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
503 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
504
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500505 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500506
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500507 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700508 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
509 dma_addr);
510
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500511 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700512 void *addr = nvme_pci_iod_list(req)[i];
513
514 if (iod->use_sgl) {
515 struct nvme_sgl_desc *sg_list = addr;
516
517 next_dma_addr =
518 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
519 } else {
520 __le64 *prp_list = addr;
521
522 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
523 }
524
525 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
526 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500527 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700528
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100529 if (iod->sg != iod->inline_sg)
530 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600531}
532
Keith Busch52b68d72015-02-23 09:16:21 -0700533#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700534static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
535{
536 if (be32_to_cpu(pi->ref_tag) == v)
537 pi->ref_tag = cpu_to_be32(p);
538}
539
540static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
541{
542 if (be32_to_cpu(pi->ref_tag) == p)
543 pi->ref_tag = cpu_to_be32(v);
544}
545
546/**
547 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
548 *
549 * The virtual start sector is the one that was originally submitted by the
550 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
551 * start sector may be different. Remap protection information to match the
552 * physical LBA on writes, and back to the original seed on reads.
553 *
554 * Type 0 and 3 do not have a ref tag, so no remapping required.
555 */
556static void nvme_dif_remap(struct request *req,
557 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
558{
559 struct nvme_ns *ns = req->rq_disk->private_data;
560 struct bio_integrity_payload *bip;
561 struct t10_pi_tuple *pi;
562 void *p, *pmap;
563 u32 i, nlb, ts, phys, virt;
564
565 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
566 return;
567
568 bip = bio_integrity(req->bio);
569 if (!bip)
570 return;
571
572 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700573
574 p = pmap;
575 virt = bip_get_seed(bip);
576 phys = nvme_block_nr(ns, blk_rq_pos(req));
577 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400578 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700579
580 for (i = 0; i < nlb; i++, virt++, phys++) {
581 pi = (struct t10_pi_tuple *)p;
582 dif_swap(phys, virt, pi);
583 p += ts;
584 }
585 kunmap_atomic(pmap);
586}
Keith Busch52b68d72015-02-23 09:16:21 -0700587#else /* CONFIG_BLK_DEV_INTEGRITY */
588static void nvme_dif_remap(struct request *req,
589 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
590{
591}
592static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
593{
594}
595static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
596{
597}
Keith Busch52b68d72015-02-23 09:16:21 -0700598#endif
599
Keith Buschd0877472017-09-15 13:05:38 -0400600static void nvme_print_sgl(struct scatterlist *sgl, int nents)
601{
602 int i;
603 struct scatterlist *sg;
604
605 for_each_sg(sgl, sg, nents, i) {
606 dma_addr_t phys = sg_phys(sg);
607 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
608 "dma_address:%pad dma_length:%d\n",
609 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
610 sg_dma_len(sg));
611 }
612}
613
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700614static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
615 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500616{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100617 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500618 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100619 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500620 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500621 int dma_len = sg_dma_len(sg);
622 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100623 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500624 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500625 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700626 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500627 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500628 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500629
Keith Busch1d090622014-06-23 11:34:01 -0600630 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200631 if (length <= 0) {
632 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700633 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200634 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500635
Keith Busch1d090622014-06-23 11:34:01 -0600636 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500637 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600638 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500639 } else {
640 sg = sg_next(sg);
641 dma_addr = sg_dma_address(sg);
642 dma_len = sg_dma_len(sg);
643 }
644
Keith Busch1d090622014-06-23 11:34:01 -0600645 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600646 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700647 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500648 }
649
Keith Busch1d090622014-06-23 11:34:01 -0600650 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500651 if (nprps <= (256 / 8)) {
652 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500653 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500654 } else {
655 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500656 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500657 }
658
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200659 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400660 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600661 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500662 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400663 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400664 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500665 list[0] = prp_list;
666 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500667 i = 0;
668 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600669 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500670 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200671 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500672 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400673 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500674 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400675 prp_list[0] = old_prp_list[i - 1];
676 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
677 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500678 }
679 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600680 dma_len -= page_size;
681 dma_addr += page_size;
682 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500683 if (length <= 0)
684 break;
685 if (dma_len > 0)
686 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400687 if (unlikely(dma_len < 0))
688 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500689 sg = sg_next(sg);
690 dma_addr = sg_dma_address(sg);
691 dma_len = sg_dma_len(sg);
692 }
693
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700694done:
695 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
696 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
697
Keith Busch86eea282017-07-12 15:59:07 -0400698 return BLK_STS_OK;
699
700 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400701 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
702 "Invalid SGL for payload:%d nents:%d\n",
703 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400704 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500705}
706
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700707static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
708 struct scatterlist *sg)
709{
710 sge->addr = cpu_to_le64(sg_dma_address(sg));
711 sge->length = cpu_to_le32(sg_dma_len(sg));
712 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
713}
714
715static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
716 dma_addr_t dma_addr, int entries)
717{
718 sge->addr = cpu_to_le64(dma_addr);
719 if (entries < SGES_PER_PAGE) {
720 sge->length = cpu_to_le32(entries * sizeof(*sge));
721 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
722 } else {
723 sge->length = cpu_to_le32(PAGE_SIZE);
724 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
725 }
726}
727
728static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100729 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700730{
731 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700732 struct dma_pool *pool;
733 struct nvme_sgl_desc *sg_list;
734 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700735 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100736 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700737
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700738 /* setting the transfer type as SGL */
739 cmd->flags = NVME_CMD_SGL_METABUF;
740
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100741 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700742 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
743 return BLK_STS_OK;
744 }
745
746 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
747 pool = dev->prp_small_pool;
748 iod->npages = 0;
749 } else {
750 pool = dev->prp_page_pool;
751 iod->npages = 1;
752 }
753
754 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
755 if (!sg_list) {
756 iod->npages = -1;
757 return BLK_STS_RESOURCE;
758 }
759
760 nvme_pci_iod_list(req)[0] = sg_list;
761 iod->first_dma = sgl_dma;
762
763 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
764
765 do {
766 if (i == SGES_PER_PAGE) {
767 struct nvme_sgl_desc *old_sg_desc = sg_list;
768 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
769
770 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
771 if (!sg_list)
772 return BLK_STS_RESOURCE;
773
774 i = 0;
775 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
776 sg_list[i++] = *link;
777 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
778 }
779
780 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700781 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100782 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700784 return BLK_STS_OK;
785}
786
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200787static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100788 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200789{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100790 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200791 struct request_queue *q = req->q;
792 enum dma_data_direction dma_dir = rq_data_dir(req) ?
793 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200794 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100795 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200796
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700797 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200798 iod->nents = blk_rq_map_sg(q, req, iod->sg);
799 if (!iod->nents)
800 goto out;
801
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200802 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100803 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
804 DMA_ATTR_NO_WARN);
805 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200806 goto out;
807
Minwoo Im955b1b52017-12-20 16:30:50 +0900808 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100809 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700810 else
811 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
812
Keith Busch86eea282017-07-12 15:59:07 -0400813 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200814 goto out_unmap;
815
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200816 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200817 if (blk_integrity_rq(req)) {
818 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
819 goto out_unmap;
820
Christoph Hellwigbf684052015-10-26 17:12:51 +0900821 sg_init_table(&iod->meta_sg, 1);
822 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200823 goto out_unmap;
824
Keith Buschb5d8af52017-08-29 17:46:02 -0400825 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200826 nvme_dif_remap(req, nvme_dif_prep);
827
Christoph Hellwigbf684052015-10-26 17:12:51 +0900828 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200829 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200830 }
831
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200832 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900833 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200834 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200835
836out_unmap:
837 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
838out:
839 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200840}
841
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100842static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100843{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100844 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100845 enum dma_data_direction dma_dir = rq_data_dir(req) ?
846 DMA_TO_DEVICE : DMA_FROM_DEVICE;
847
848 if (iod->nents) {
849 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
850 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400851 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100852 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900853 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100854 }
855 }
856
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700857 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100858 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500859}
860
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700861/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200862 * NOTE: ns is NULL when called on the admin queue.
863 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200864static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700865 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600866{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700867 struct nvme_ns *ns = hctx->queue->queuedata;
868 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200869 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700870 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200871 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200872 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700873
Jens Axboed1f06f42018-05-17 18:31:49 +0200874 /*
875 * We should not need to do this, but we're still using this to
876 * ensure we can drain requests on a dying queue.
877 */
878 if (unlikely(nvmeq->cq_vector < 0))
879 return BLK_STS_IOERR;
880
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700881 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200882 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100883 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600884
Christoph Hellwigb131c612017-01-13 12:29:12 +0100885 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200886 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700887 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600888
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200889 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100890 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200891 if (ret)
892 goto out_cleanup_iod;
893 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700894
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100895 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200896
897 spin_lock_irq(&nvmeq->q_lock);
898 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700899 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200900 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700901out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100902 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700903out_free_cmd:
904 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200905 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500906}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500907
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200908static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100909{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100910 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100911
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200912 nvme_unmap_data(iod->nvmeq->dev, req);
913 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500914}
915
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100916/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600917static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100918{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600919 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
920 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100921}
922
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300923static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500924{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300925 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500926
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300927 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300928 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
929 nvmeq->dbbuf_cq_ei))
930 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300931 }
932}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500933
Jens Axboe5cb525c2018-05-17 18:31:50 +0200934static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300935{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200936 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300937 struct request *req;
938
939 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
940 dev_warn(nvmeq->dev->ctrl.device,
941 "invalid id %d completed on queue %d\n",
942 cqe->command_id, le16_to_cpu(cqe->sq_id));
943 return;
944 }
945
946 /*
947 * AEN requests are special as they don't time out and can
948 * survive any kind of queue freeze and often don't respond to
949 * aborts. We don't even bother to allocate a struct request
950 * for them but rather special case them here.
951 */
952 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700953 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300954 nvme_complete_async_event(&nvmeq->dev->ctrl,
955 cqe->status, &cqe->result);
956 return;
957 }
958
959 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
960 nvme_end_request(req, cqe->status, cqe->result);
961}
962
Jens Axboe5cb525c2018-05-17 18:31:50 +0200963static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500964{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200965 while (start != end) {
966 nvme_handle_cqe(nvmeq, start);
967 if (++start == nvmeq->q_depth)
968 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300969 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700970}
971
Jens Axboe5cb525c2018-05-17 18:31:50 +0200972static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700973{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200974 if (++nvmeq->cq_head == nvmeq->q_depth) {
975 nvmeq->cq_head = 0;
976 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500977 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200978}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500979
Jens Axboe5cb525c2018-05-17 18:31:50 +0200980static inline bool nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
981 u16 *end, int tag)
982{
983 bool found = false;
984
985 *start = nvmeq->cq_head;
986 while (!found && nvme_cqe_pending(nvmeq)) {
987 if (nvmeq->cqes[nvmeq->cq_head].command_id == tag)
988 found = true;
989 nvme_update_cq_head(nvmeq);
990 }
991 *end = nvmeq->cq_head;
992
993 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300994 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200995 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500996}
997
998static irqreturn_t nvme_irq(int irq, void *data)
999{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001000 struct nvme_queue *nvmeq = data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001001 u16 start, end;
1002
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001003 spin_lock(&nvmeq->q_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001004 nvme_process_cq(nvmeq, &start, &end, -1);
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001005 spin_unlock(&nvmeq->q_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001006
1007 if (start == end)
1008 return IRQ_NONE;
1009 nvme_complete_cqes(nvmeq, start, end);
1010 return IRQ_HANDLED;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001011}
1012
1013static irqreturn_t nvme_irq_check(int irq, void *data)
1014{
1015 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001016 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001017 return IRQ_WAKE_THREAD;
1018 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001019}
1020
Keith Busch7776db12017-02-24 17:59:28 -05001021static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001022{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001023 u16 start, end;
1024 bool found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001025
Christoph Hellwig750dde42018-05-18 08:37:04 -06001026 if (!nvme_cqe_pending(nvmeq))
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001027 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001028
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001029 spin_lock_irq(&nvmeq->q_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001030 found = nvme_process_cq(nvmeq, &start, &end, tag);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001031 spin_unlock_irq(&nvmeq->q_lock);
1032
Jens Axboe5cb525c2018-05-17 18:31:50 +02001033 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001034 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001035}
1036
Keith Busch7776db12017-02-24 17:59:28 -05001037static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1038{
1039 struct nvme_queue *nvmeq = hctx->driver_data;
1040
1041 return __nvme_poll(nvmeq, tag);
1042}
1043
Keith Buschad22c352017-11-07 15:13:12 -07001044static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001045{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001046 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001047 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001048 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001049
1050 memset(&c, 0, sizeof(c));
1051 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001052 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001053
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001054 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001055 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001056 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001057}
1058
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001059static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1060{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001061 struct nvme_command c;
1062
1063 memset(&c, 0, sizeof(c));
1064 c.delete_queue.opcode = opcode;
1065 c.delete_queue.qid = cpu_to_le16(id);
1066
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001067 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001068}
1069
1070static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1071 struct nvme_queue *nvmeq)
1072{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001073 struct nvme_command c;
1074 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1075
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001076 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001077 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001078 * is attached to the request.
1079 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001080 memset(&c, 0, sizeof(c));
1081 c.create_cq.opcode = nvme_admin_create_cq;
1082 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1083 c.create_cq.cqid = cpu_to_le16(qid);
1084 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1085 c.create_cq.cq_flags = cpu_to_le16(flags);
1086 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1087
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001088 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001089}
1090
1091static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1092 struct nvme_queue *nvmeq)
1093{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001094 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001095 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001096
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001097 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001098 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001099 * is attached to the request.
1100 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001101 memset(&c, 0, sizeof(c));
1102 c.create_sq.opcode = nvme_admin_create_sq;
1103 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1104 c.create_sq.sqid = cpu_to_le16(qid);
1105 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1106 c.create_sq.sq_flags = cpu_to_le16(flags);
1107 c.create_sq.cqid = cpu_to_le16(qid);
1108
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001109 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001110}
1111
1112static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1113{
1114 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1115}
1116
1117static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1118{
1119 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1120}
1121
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001122static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001123{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001124 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1125 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001126
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001127 dev_warn(nvmeq->dev->ctrl.device,
1128 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001129 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001130 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001131}
1132
Keith Buschb2a0eb12017-06-07 20:32:50 +02001133static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1134{
1135
1136 /* If true, indicates loss of adapter communication, possibly by a
1137 * NVMe Subsystem reset.
1138 */
1139 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1140
Jianchao Wangad700622018-01-22 22:03:16 +08001141 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1142 switch (dev->ctrl.state) {
1143 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001144 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001145 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001146 default:
1147 break;
1148 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001149
1150 /* We shouldn't reset unless the controller is on fatal error state
1151 * _or_ if we lost the communication with it.
1152 */
1153 if (!(csts & NVME_CSTS_CFS) && !nssro)
1154 return false;
1155
Keith Buschb2a0eb12017-06-07 20:32:50 +02001156 return true;
1157}
1158
1159static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1160{
1161 /* Read a config register to help see what died. */
1162 u16 pci_status;
1163 int result;
1164
1165 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1166 &pci_status);
1167 if (result == PCIBIOS_SUCCESSFUL)
1168 dev_warn(dev->ctrl.device,
1169 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1170 csts, pci_status);
1171 else
1172 dev_warn(dev->ctrl.device,
1173 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1174 csts, result);
1175}
1176
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001177static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001178{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001179 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1180 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001181 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001182 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001183 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001184 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1185
Wen Xiong651438b2018-02-15 14:05:10 -06001186 /* If PCI error recovery process is happening, we cannot reset or
1187 * the recovery mechanism will surely fail.
1188 */
1189 mb();
1190 if (pci_channel_offline(to_pci_dev(dev->dev)))
1191 return BLK_EH_RESET_TIMER;
1192
Keith Buschb2a0eb12017-06-07 20:32:50 +02001193 /*
1194 * Reset immediately if the controller is failed
1195 */
1196 if (nvme_should_reset(dev, csts)) {
1197 nvme_warn_reset(dev, csts);
1198 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001199 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001200 return BLK_EH_HANDLED;
1201 }
Keith Buschc30341d2013-12-10 13:10:38 -07001202
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001203 /*
Keith Busch7776db12017-02-24 17:59:28 -05001204 * Did we miss an interrupt?
1205 */
1206 if (__nvme_poll(nvmeq, req->tag)) {
1207 dev_warn(dev->ctrl.device,
1208 "I/O %d QID %d timeout, completion polled\n",
1209 req->tag, nvmeq->qid);
1210 return BLK_EH_HANDLED;
1211 }
1212
1213 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001214 * Shutdown immediately if controller times out while starting. The
1215 * reset work will see the pci device disabled when it gets the forced
1216 * cancellation error. All outstanding requests are completed on
1217 * shutdown, so we return BLK_EH_HANDLED.
1218 */
Keith Busch42441402018-02-08 08:55:34 -07001219 switch (dev->ctrl.state) {
1220 case NVME_CTRL_CONNECTING:
1221 case NVME_CTRL_RESETTING:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001222 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001223 "I/O %d QID %d timeout, disable controller\n",
1224 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001225 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001226 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001227 return BLK_EH_HANDLED;
Keith Busch42441402018-02-08 08:55:34 -07001228 default:
1229 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001230 }
1231
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001232 /*
1233 * Shutdown the controller immediately and schedule a reset if the
1234 * command was already aborted once before and still hasn't been
1235 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001236 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001237 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001238 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001239 "I/O %d QID %d timeout, reset controller\n",
1240 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001241 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001242 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001243
Keith Busche1569a12015-11-26 12:11:07 +01001244 /*
1245 * Mark the request as handled, since the inline shutdown
1246 * forces all outstanding requests to complete.
1247 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001248 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001249 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001250 }
Keith Buschc30341d2013-12-10 13:10:38 -07001251
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001252 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1253 atomic_inc(&dev->ctrl.abort_limit);
1254 return BLK_EH_RESET_TIMER;
1255 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001256 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001257
Keith Buschc30341d2013-12-10 13:10:38 -07001258 memset(&cmd, 0, sizeof(cmd));
1259 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001260 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001261 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001262
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001263 dev_warn(nvmeq->dev->ctrl.device,
1264 "I/O %d QID %d timeout, aborting\n",
1265 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001266
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001267 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001268 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001269 if (IS_ERR(abort_req)) {
1270 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001271 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001272 }
Keith Buschc30341d2013-12-10 13:10:38 -07001273
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001274 abort_req->timeout = ADMIN_TIMEOUT;
1275 abort_req->end_io_data = NULL;
1276 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001277
Keith Busch7a509a62015-01-07 18:55:53 -07001278 /*
1279 * The aborted req will be completed on receiving the abort req.
1280 * We enable the timer again. If hit twice, it'll cause a device reset,
1281 * as the device then is in a faulty state.
1282 */
Keith Busch07836e62015-02-19 10:34:48 -07001283 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001284}
1285
Keith Buschf435c282014-07-07 09:14:42 -06001286static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001287{
1288 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1289 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001290 if (nvmeq->sq_cmds)
1291 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001292 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001293}
1294
Keith Buscha1a5ef92013-12-16 13:50:00 -05001295static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001296{
1297 int i;
1298
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001299 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001300 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001301 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001302 }
Keith Busch22404272013-07-15 15:02:20 -06001303}
1304
Keith Busch4d115422013-12-10 13:10:40 -07001305/**
1306 * nvme_suspend_queue - put queue into suspended state
1307 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001308 */
1309static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001310{
Keith Busch2b25d982014-12-22 12:59:04 -07001311 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001312
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001313 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001314 if (nvmeq->cq_vector == -1) {
1315 spin_unlock_irq(&nvmeq->q_lock);
1316 return 1;
1317 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001318 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001319 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001320 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001321 spin_unlock_irq(&nvmeq->q_lock);
1322
Jens Axboed1f06f42018-05-17 18:31:49 +02001323 /*
1324 * Ensure that nvme_queue_rq() sees it ->cq_vector == -1 without
1325 * having to grab the lock.
1326 */
1327 mb();
1328
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001329 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001330 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001331
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001332 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001333
Keith Busch4d115422013-12-10 13:10:40 -07001334 return 0;
1335}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001336
Keith Buscha5cdb682016-01-12 14:41:18 -07001337static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001338{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001339 struct nvme_queue *nvmeq = &dev->queues[0];
Jens Axboe5cb525c2018-05-17 18:31:50 +02001340 u16 start, end;
Keith Busch4d115422013-12-10 13:10:40 -07001341
Keith Buscha5cdb682016-01-12 14:41:18 -07001342 if (shutdown)
1343 nvme_shutdown_ctrl(&dev->ctrl);
1344 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001345 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001346
1347 spin_lock_irq(&nvmeq->q_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001348 nvme_process_cq(nvmeq, &start, &end, -1);
Keith Busch07836e62015-02-19 10:34:48 -07001349 spin_unlock_irq(&nvmeq->q_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001350
1351 nvme_complete_cqes(nvmeq, start, end);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001352}
1353
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001354static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1355 int entry_size)
1356{
1357 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001358 unsigned q_size_aligned = roundup(q_depth * entry_size,
1359 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001360
1361 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001362 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001363 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001364 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001365
1366 /*
1367 * Ensure the reduced q_depth is above some threshold where it
1368 * would be better to map queues in system memory with the
1369 * original depth
1370 */
1371 if (q_depth < 64)
1372 return -ENOMEM;
1373 }
1374
1375 return q_depth;
1376}
1377
1378static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1379 int qid, int depth)
1380{
Keith Busch815c6702018-02-13 05:44:44 -07001381 /* CMB SQEs will be mapped before creation */
1382 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1383 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001384
Keith Busch815c6702018-02-13 05:44:44 -07001385 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1386 &nvmeq->sq_dma_addr, GFP_KERNEL);
1387 if (!nvmeq->sq_cmds)
1388 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001389 return 0;
1390}
1391
Keith Buscha6ff7262018-04-12 09:16:09 -06001392static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001393{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001394 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395
Keith Busch62314e42018-01-23 09:16:19 -07001396 if (dev->ctrl.queue_count > qid)
1397 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001398
Christoph Hellwige75ec752015-05-22 11:12:39 +02001399 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001400 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001401 if (!nvmeq->cqes)
1402 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001403
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001404 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001405 goto free_cqdma;
1406
Christoph Hellwige75ec752015-05-22 11:12:39 +02001407 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001408 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409 spin_lock_init(&nvmeq->q_lock);
1410 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001411 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001412 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001414 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001415 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001416 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001417
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001418 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001419
1420 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001421 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001422 nvmeq->cq_dma_addr);
1423 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001424 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001425}
1426
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001427static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001428{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001429 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1430 int nr = nvmeq->dev->ctrl.instance;
1431
1432 if (use_threaded_interrupts) {
1433 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1434 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1435 } else {
1436 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1437 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1438 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001439}
1440
Keith Busch22404272013-07-15 15:02:20 -06001441static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001442{
Keith Busch22404272013-07-15 15:02:20 -06001443 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001444
Keith Busch7be50e92014-09-10 15:48:47 -06001445 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001446 nvmeq->sq_tail = 0;
1447 nvmeq->cq_head = 0;
1448 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001449 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001450 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001451 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001452 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001453 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001454}
1455
1456static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1457{
1458 struct nvme_dev *dev = nvmeq->dev;
1459 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001460
Keith Busch815c6702018-02-13 05:44:44 -07001461 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1462 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1463 dev->ctrl.page_size);
1464 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1465 nvmeq->sq_cmds_io = dev->cmb + offset;
1466 }
1467
Keith Busch22b55602018-04-12 09:16:10 -06001468 /*
1469 * A queue's vector matches the queue identifier unless the controller
1470 * has only one vector available.
1471 */
1472 nvmeq->cq_vector = dev->num_vecs == 1 ? 0 : qid;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001473 result = adapter_alloc_cq(dev, qid, nvmeq);
1474 if (result < 0)
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001475 goto release_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001476
1477 result = adapter_alloc_sq(dev, qid, nvmeq);
1478 if (result < 0)
1479 goto release_cq;
1480
Keith Busch161b8be2017-09-14 13:54:39 -04001481 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001482 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001483 if (result < 0)
1484 goto release_sq;
1485
Keith Busch22404272013-07-15 15:02:20 -06001486 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001487
1488 release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001489 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001490 adapter_delete_sq(dev, qid);
1491 release_cq:
1492 adapter_delete_cq(dev, qid);
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001493 release_vector:
1494 nvmeq->cq_vector = -1;
Keith Busch22404272013-07-15 15:02:20 -06001495 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001496}
1497
Eric Biggersf363b082017-03-30 13:39:16 -07001498static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001499 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001500 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001501 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001502 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001503 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001504 .timeout = nvme_timeout,
1505};
1506
Eric Biggersf363b082017-03-30 13:39:16 -07001507static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001508 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001509 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001510 .init_hctx = nvme_init_hctx,
1511 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001512 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001513 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001514 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001515};
1516
Keith Buschea191d22015-01-07 18:55:49 -07001517static void nvme_dev_remove_admin(struct nvme_dev *dev)
1518{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001519 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001520 /*
1521 * If the controller was reset during removal, it's possible
1522 * user requests may be waiting on a stopped queue. Start the
1523 * queue to flush these to completion.
1524 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001525 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001526 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001527 blk_mq_free_tag_set(&dev->admin_tagset);
1528 }
1529}
1530
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001531static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1532{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001533 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001534 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1535 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001536
Keith Busch38dabe22017-11-07 15:13:10 -07001537 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001538 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001539 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001540 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001541 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001542 dev->admin_tagset.driver_data = dev;
1543
1544 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1545 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001546 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001547
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001548 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1549 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001550 blk_mq_free_tag_set(&dev->admin_tagset);
1551 return -ENOMEM;
1552 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001553 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001554 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001555 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001556 return -ENODEV;
1557 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001558 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001559 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001560
1561 return 0;
1562}
1563
Xu Yu97f6ef62017-05-24 16:39:55 +08001564static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1565{
1566 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1567}
1568
1569static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1570{
1571 struct pci_dev *pdev = to_pci_dev(dev->dev);
1572
1573 if (size <= dev->bar_mapped_size)
1574 return 0;
1575 if (size > pci_resource_len(pdev, 0))
1576 return -ENOMEM;
1577 if (dev->bar)
1578 iounmap(dev->bar);
1579 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1580 if (!dev->bar) {
1581 dev->bar_mapped_size = 0;
1582 return -ENOMEM;
1583 }
1584 dev->bar_mapped_size = size;
1585 dev->dbs = dev->bar + NVME_REG_DBS;
1586
1587 return 0;
1588}
1589
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001590static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001591{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001592 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001593 u32 aqa;
1594 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001595
Xu Yu97f6ef62017-05-24 16:39:55 +08001596 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1597 if (result < 0)
1598 return result;
1599
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001600 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001601 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001602
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001603 if (dev->subsystem &&
1604 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1605 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001606
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001607 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001608 if (result < 0)
1609 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001610
Keith Buscha6ff7262018-04-12 09:16:09 -06001611 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001612 if (result)
1613 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001614
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001615 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001616 aqa = nvmeq->q_depth - 1;
1617 aqa |= aqa << 16;
1618
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001619 writel(aqa, dev->bar + NVME_REG_AQA);
1620 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1621 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001622
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001623 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001624 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001625 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001626
Keith Busch2b25d982014-12-22 12:59:04 -07001627 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001628 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001629 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001630 if (result) {
1631 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001632 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001633 }
Keith Busch025c5572013-05-01 13:07:51 -06001634
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001635 return result;
1636}
1637
Christoph Hellwig749941f2015-11-26 11:46:39 +01001638static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001639{
Keith Busch949928c2015-12-17 17:08:15 -07001640 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001641 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001642
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001643 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001644 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001645 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001646 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001647 }
1648 }
Keith Busch42f61422014-03-24 10:46:25 -06001649
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001650 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001651 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001652 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001653 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001654 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001655 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001656
1657 /*
1658 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001659 * than the desired amount of queues, and even a controller without
1660 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001661 * be useful to upgrade a buggy firmware for example.
1662 */
1663 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001664}
1665
Stephen Bates202021c2016-10-05 20:01:12 -06001666static ssize_t nvme_cmb_show(struct device *dev,
1667 struct device_attribute *attr,
1668 char *buf)
1669{
1670 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1671
Stephen Batesc9658092016-12-16 11:54:50 -07001672 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001673 ndev->cmbloc, ndev->cmbsz);
1674}
1675static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1676
Christoph Hellwig88de4592017-12-20 14:50:00 +01001677static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001678{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001679 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1680
1681 return 1ULL << (12 + 4 * szu);
1682}
1683
1684static u32 nvme_cmb_size(struct nvme_dev *dev)
1685{
1686 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1687}
1688
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001689static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001690{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001691 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001692 resource_size_t bar_size;
1693 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001694 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001695
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001696 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001697 if (!dev->cmbsz)
1698 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001699 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001700
Stephen Bates202021c2016-10-05 20:01:12 -06001701 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001702 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001703
Christoph Hellwig88de4592017-12-20 14:50:00 +01001704 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1705 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001706 bar = NVME_CMB_BIR(dev->cmbloc);
1707 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001708
1709 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001710 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001711
1712 /*
1713 * Controllers may support a CMB size larger than their BAR,
1714 * for example, due to being behind a bridge. Reduce the CMB to
1715 * the reported size of the BAR
1716 */
1717 if (size > bar_size - offset)
1718 size = bar_size - offset;
1719
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001720 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1721 if (!dev->cmb)
1722 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001723 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001724 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001725
1726 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1727 &dev_attr_cmb.attr, NULL))
1728 dev_warn(dev->ctrl.device,
1729 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001730}
1731
1732static inline void nvme_release_cmb(struct nvme_dev *dev)
1733{
1734 if (dev->cmb) {
1735 iounmap(dev->cmb);
1736 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001737 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1738 &dev_attr_cmb.attr, NULL);
1739 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001740 }
1741}
1742
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001743static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001744{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001745 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001746 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001747 int ret;
1748
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001749 memset(&c, 0, sizeof(c));
1750 c.features.opcode = nvme_admin_set_features;
1751 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1752 c.features.dword11 = cpu_to_le32(bits);
1753 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1754 ilog2(dev->ctrl.page_size));
1755 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1756 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1757 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1758
1759 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1760 if (ret) {
1761 dev_warn(dev->ctrl.device,
1762 "failed to set host mem (err %d, flags %#x).\n",
1763 ret, bits);
1764 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001765 return ret;
1766}
1767
1768static void nvme_free_host_mem(struct nvme_dev *dev)
1769{
1770 int i;
1771
1772 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1773 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1774 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1775
1776 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1777 le64_to_cpu(desc->addr));
1778 }
1779
1780 kfree(dev->host_mem_desc_bufs);
1781 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001782 dma_free_coherent(dev->dev,
1783 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1784 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001785 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001786 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001787}
1788
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001789static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1790 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001791{
1792 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001793 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001794 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001795 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001796 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001797 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001798
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001799 tmp = (preferred + chunk_size - 1);
1800 do_div(tmp, chunk_size);
1801 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001802
1803 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1804 max_entries = dev->ctrl.hmmaxd;
1805
Christoph Hellwig4033f352017-08-28 10:47:18 +02001806 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1807 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001808 if (!descs)
1809 goto out;
1810
1811 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1812 if (!bufs)
1813 goto out_free_descs;
1814
Minwoo Im244a8fe2017-11-17 01:34:24 +09001815 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001816 dma_addr_t dma_addr;
1817
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001818 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001819 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1820 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1821 if (!bufs[i])
1822 break;
1823
1824 descs[i].addr = cpu_to_le64(dma_addr);
1825 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1826 i++;
1827 }
1828
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001829 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001830 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001831
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001832 dev->nr_host_mem_descs = i;
1833 dev->host_mem_size = size;
1834 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001835 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001836 dev->host_mem_desc_bufs = bufs;
1837 return 0;
1838
1839out_free_bufs:
1840 while (--i >= 0) {
1841 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1842
1843 dma_free_coherent(dev->dev, size, bufs[i],
1844 le64_to_cpu(descs[i].addr));
1845 }
1846
1847 kfree(bufs);
1848out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001849 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1850 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001851out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001852 dev->host_mem_descs = NULL;
1853 return -ENOMEM;
1854}
1855
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001856static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1857{
1858 u32 chunk_size;
1859
1860 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001861 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001862 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001863 chunk_size /= 2) {
1864 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1865 if (!min || dev->host_mem_size >= min)
1866 return 0;
1867 nvme_free_host_mem(dev);
1868 }
1869 }
1870
1871 return -ENOMEM;
1872}
1873
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001874static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001875{
1876 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1877 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1878 u64 min = (u64)dev->ctrl.hmmin * 4096;
1879 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001880 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001881
1882 preferred = min(preferred, max);
1883 if (min > max) {
1884 dev_warn(dev->ctrl.device,
1885 "min host memory (%lld MiB) above limit (%d MiB).\n",
1886 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1887 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001888 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001889 }
1890
1891 /*
1892 * If we already have a buffer allocated check if we can reuse it.
1893 */
1894 if (dev->host_mem_descs) {
1895 if (dev->host_mem_size >= min)
1896 enable_bits |= NVME_HOST_MEM_RETURN;
1897 else
1898 nvme_free_host_mem(dev);
1899 }
1900
1901 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001902 if (nvme_alloc_host_mem(dev, min, preferred)) {
1903 dev_warn(dev->ctrl.device,
1904 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001905 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001906 }
1907
1908 dev_info(dev->ctrl.device,
1909 "allocated %lld MiB host memory buffer.\n",
1910 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001911 }
1912
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001913 ret = nvme_set_host_mem(dev, enable_bits);
1914 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001915 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001916 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001917}
1918
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001919static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001920{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001921 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001922 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001923 int result, nr_io_queues;
1924 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001925
Keith Busch22b55602018-04-12 09:16:10 -06001926 struct irq_affinity affd = {
1927 .pre_vectors = 1
1928 };
1929
Ming Lei16ccfff2018-02-06 20:17:42 +08001930 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001931 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1932 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001933 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001934
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001935 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001936 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001937
Christoph Hellwig88de4592017-12-20 14:50:00 +01001938 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001939 result = nvme_cmb_qdepth(dev, nr_io_queues,
1940 sizeof(struct nvme_command));
1941 if (result > 0)
1942 dev->q_depth = result;
1943 else
1944 nvme_release_cmb(dev);
1945 }
1946
Xu Yu97f6ef62017-05-24 16:39:55 +08001947 do {
1948 size = db_bar_size(dev, nr_io_queues);
1949 result = nvme_remap_bar(dev, size);
1950 if (!result)
1951 break;
1952 if (!--nr_io_queues)
1953 return -ENOMEM;
1954 } while (1);
1955 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001956
Keith Busch9d713c22013-07-15 15:02:24 -06001957 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001958 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001959
Jens Axboee32efbf2014-11-14 09:49:26 -07001960 /*
1961 * If we enable msix early due to not intx, disable it again before
1962 * setting up the full range we need.
1963 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001964 pci_free_irq_vectors(pdev);
Keith Busch22b55602018-04-12 09:16:10 -06001965 result = pci_alloc_irq_vectors_affinity(pdev, 1, nr_io_queues + 1,
1966 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
1967 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001968 return -EIO;
Keith Busch22b55602018-04-12 09:16:10 -06001969 dev->num_vecs = result;
1970 dev->max_qid = max(result - 1, 1);
Matthew Wilcox1b234842011-01-20 13:01:49 -05001971
Matthew Wilcox063a8092013-06-20 10:53:48 -04001972 /*
1973 * Should investigate if there's a performance win from allocating
1974 * more queues than interrupt vectors; it might allow the submission
1975 * path to scale better, even if the receive path is limited by the
1976 * number of interrupts.
1977 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001978
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001979 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001980 if (result) {
1981 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001982 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001983 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001984 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001985}
1986
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001987static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001988{
1989 struct nvme_queue *nvmeq = req->end_io_data;
1990
1991 blk_mq_free_request(req);
1992 complete(&nvmeq->dev->ioq_wait);
1993}
1994
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001995static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001996{
1997 struct nvme_queue *nvmeq = req->end_io_data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001998 u16 start, end;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001999
2000 if (!error) {
2001 unsigned long flags;
2002
Ming Lin2e39e0f2016-04-05 10:32:04 -07002003 /*
2004 * We might be called with the AQ q_lock held
2005 * and the I/O queue q_lock should always
2006 * nest inside the AQ one.
2007 */
2008 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
2009 SINGLE_DEPTH_NESTING);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002010 nvme_process_cq(nvmeq, &start, &end, -1);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002011 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002012
2013 nvme_complete_cqes(nvmeq, start, end);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002014 }
2015
2016 nvme_del_queue_end(req, error);
2017}
2018
2019static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2020{
2021 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2022 struct request *req;
2023 struct nvme_command cmd;
2024
2025 memset(&cmd, 0, sizeof(cmd));
2026 cmd.delete_queue.opcode = opcode;
2027 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2028
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002029 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002030 if (IS_ERR(req))
2031 return PTR_ERR(req);
2032
2033 req->timeout = ADMIN_TIMEOUT;
2034 req->end_io_data = nvmeq;
2035
2036 blk_execute_rq_nowait(q, NULL, req, false,
2037 opcode == nvme_admin_delete_cq ?
2038 nvme_del_cq_end : nvme_del_queue_end);
2039 return 0;
2040}
2041
Keith Buschee9aebb2018-01-24 14:55:12 -07002042static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002043{
Keith Buschee9aebb2018-01-24 14:55:12 -07002044 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002045 unsigned long timeout;
2046 u8 opcode = nvme_admin_delete_sq;
2047
2048 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002049 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002050
2051 reinit_completion(&dev->ioq_wait);
2052 retry:
2053 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002054 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002055 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002056 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002057
Keith Buschdb3cbff2016-01-12 14:41:17 -07002058 while (sent--) {
2059 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2060 if (timeout == 0)
2061 return;
2062 if (i)
2063 goto retry;
2064 }
2065 opcode = nvme_admin_delete_cq;
2066 }
2067}
2068
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002069/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002070 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002071 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002072static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002073{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002074 int ret;
2075
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002076 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002077 dev->tagset.ops = &nvme_mq_ops;
2078 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2079 dev->tagset.timeout = NVME_IO_TIMEOUT;
2080 dev->tagset.numa_node = dev_to_node(dev->dev);
2081 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002082 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002083 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2084 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2085 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2086 nvme_pci_cmd_size(dev, true));
2087 }
Keith Buschffe77042015-06-08 10:08:15 -06002088 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2089 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002090
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002091 ret = blk_mq_alloc_tag_set(&dev->tagset);
2092 if (ret) {
2093 dev_warn(dev->ctrl.device,
2094 "IO queues tagset allocation failed %d\n", ret);
2095 return ret;
2096 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002097 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002098
2099 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002100 } else {
2101 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2102
2103 /* Free previously allocated queues that are no longer usable */
2104 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002105 }
Keith Busch949928c2015-12-17 17:08:15 -07002106
Keith Busche1e5e562015-02-19 13:39:03 -07002107 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002108}
2109
Keith Buschb00a7262016-02-24 09:15:52 -07002110static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002111{
Keith Buschb00a7262016-02-24 09:15:52 -07002112 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002113 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002114
2115 if (pci_enable_device_mem(pdev))
2116 return result;
2117
Keith Busch0877cb02013-07-15 15:02:19 -06002118 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002119
Christoph Hellwige75ec752015-05-22 11:12:39 +02002120 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2121 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002122 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002123
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002124 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002125 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002126 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002127 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002128
2129 /*
Keith Buscha5229052016-04-08 16:09:10 -06002130 * Some devices and/or platforms don't advertise or work with INTx
2131 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2132 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002133 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002134 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2135 if (result < 0)
2136 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002137
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002138 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002139
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002140 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002141 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002142 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002143 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002144
2145 /*
2146 * Temporary fix for the Apple controller found in the MacBook8,1 and
2147 * some MacBook7,1 to avoid controller resets and data loss.
2148 */
2149 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2150 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002151 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2152 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002153 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002154 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2155 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002156 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002157 dev->q_depth = 64;
2158 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2159 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002160 }
2161
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002162 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002163
Keith Buscha0a34082015-12-07 15:30:31 -07002164 pci_enable_pcie_error_reporting(pdev);
2165 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002166 return 0;
2167
2168 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002169 pci_disable_device(pdev);
2170 return result;
2171}
2172
2173static void nvme_dev_unmap(struct nvme_dev *dev)
2174{
Keith Buschb00a7262016-02-24 09:15:52 -07002175 if (dev->bar)
2176 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002177 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002178}
2179
2180static void nvme_pci_disable(struct nvme_dev *dev)
2181{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002182 struct pci_dev *pdev = to_pci_dev(dev->dev);
2183
Jon Derrickf63572d2017-05-05 14:52:06 -06002184 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002185 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002186
Keith Buscha0a34082015-12-07 15:30:31 -07002187 if (pci_is_enabled(pdev)) {
2188 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002189 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002190 }
Keith Busch4d115422013-12-10 13:10:40 -07002191}
2192
Keith Buscha5cdb682016-01-12 14:41:18 -07002193static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002194{
Keith Buschee9aebb2018-01-24 14:55:12 -07002195 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002196 bool dead = true;
2197 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002198
Keith Busch77bf25e2015-11-26 12:21:29 +01002199 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002200 if (pci_is_enabled(pdev)) {
2201 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2202
Keith Buschebef7362017-06-27 17:44:05 -06002203 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2204 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002205 nvme_start_freeze(&dev->ctrl);
2206 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2207 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002208 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002209
Keith Busch302ad8c2017-03-01 14:22:12 -05002210 /*
2211 * Give the controller a chance to complete all entered requests if
2212 * doing a safe shutdown.
2213 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002214 if (!dead) {
2215 if (shutdown)
2216 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002217 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002218
Jianchao Wang9a915a52018-02-12 20:57:24 +08002219 nvme_stop_queues(&dev->ctrl);
2220
Keith Busch64ee0ac2018-04-12 09:16:08 -06002221 if (!dead && dev->ctrl.queue_count > 0) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002222 /*
2223 * If the controller is still alive tell it to stop using the
2224 * host memory buffer. In theory the shutdown / reset should
2225 * make sure that it doesn't access the host memoery anymore,
2226 * but I'd rather be safe than sorry..
2227 */
2228 if (dev->host_mem_descs)
2229 nvme_set_host_mem(dev, 0);
Keith Buschee9aebb2018-01-24 14:55:12 -07002230 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002231 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002232 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002233 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2234 nvme_suspend_queue(&dev->queues[i]);
2235
Keith Buschb00a7262016-02-24 09:15:52 -07002236 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002237
Ming Line1958e62016-05-18 14:05:01 -07002238 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2239 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002240
2241 /*
2242 * The driver will not be starting up queues again if shutting down so
2243 * must flush all entered requests to their failed completion to avoid
2244 * deadlocking blk-mq hot-cpu notifier.
2245 */
2246 if (shutdown)
2247 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002248 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002249}
2250
Matthew Wilcox091b6092011-02-10 09:56:01 -05002251static int nvme_setup_prp_pools(struct nvme_dev *dev)
2252{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002253 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002254 PAGE_SIZE, PAGE_SIZE, 0);
2255 if (!dev->prp_page_pool)
2256 return -ENOMEM;
2257
Matthew Wilcox99802a72011-02-10 10:30:34 -05002258 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002259 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002260 256, 256, 0);
2261 if (!dev->prp_small_pool) {
2262 dma_pool_destroy(dev->prp_page_pool);
2263 return -ENOMEM;
2264 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002265 return 0;
2266}
2267
2268static void nvme_release_prp_pools(struct nvme_dev *dev)
2269{
2270 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002271 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002272}
2273
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002274static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002275{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002276 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002277
Helen Koikef9f38e32017-04-10 12:51:07 -03002278 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002279 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002280 if (dev->tagset.tags)
2281 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002282 if (dev->ctrl.admin_q)
2283 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002284 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002285 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002286 kfree(dev);
2287}
2288
Keith Buschf58944e2016-02-24 09:15:55 -07002289static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2290{
Linus Torvalds237045f2016-03-18 17:13:31 -07002291 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002292
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002293 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002294 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002295 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002296 nvme_put_ctrl(&dev->ctrl);
2297}
2298
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002299static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002300{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002301 struct nvme_dev *dev =
2302 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002303 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002304 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002305 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002306
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002307 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002308 goto out;
2309
2310 /*
2311 * If we're called to reset a live controller first shut it down before
2312 * moving on.
2313 */
Keith Buschb00a7262016-02-24 09:15:52 -07002314 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002315 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002316
Jianchao Wangad700622018-01-22 22:03:16 +08002317 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002318 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002319 * initializing procedure here.
2320 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002321 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002322 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002323 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002324 goto out;
2325 }
2326
Keith Buschb00a7262016-02-24 09:15:52 -07002327 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002328 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002329 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002330
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002331 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002332 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002333 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002334
Keith Busch0fb59cb2015-01-07 18:55:50 -07002335 result = nvme_alloc_admin_tags(dev);
2336 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002337 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002338
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002339 result = nvme_init_identify(&dev->ctrl);
2340 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002341 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002342
Scott Bauere286bcf2017-02-22 10:15:07 -07002343 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2344 if (!dev->ctrl.opal_dev)
2345 dev->ctrl.opal_dev =
2346 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2347 else if (was_suspend)
2348 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2349 } else {
2350 free_opal_dev(dev->ctrl.opal_dev);
2351 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002352 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002353
Helen Koikef9f38e32017-04-10 12:51:07 -03002354 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2355 result = nvme_dbbuf_dma_alloc(dev);
2356 if (result)
2357 dev_warn(dev->dev,
2358 "unable to allocate dma for dbbuf\n");
2359 }
2360
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002361 if (dev->ctrl.hmpre) {
2362 result = nvme_setup_host_mem(dev);
2363 if (result < 0)
2364 goto out;
2365 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002366
Keith Buschf0b50732013-07-15 15:02:21 -06002367 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002368 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002369 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002370
Keith Busch21f033f2016-04-12 11:13:11 -06002371 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002372 * Keep the controller around but remove all namespaces if we don't have
2373 * any working I/O queue.
2374 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002375 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002376 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002377 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002378 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002379 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002380 } else {
Keith Busch25646262016-01-04 09:10:57 -07002381 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002382 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002383 /* hit this only when allocate tagset fails */
2384 if (nvme_dev_add(dev))
2385 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002386 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002387 }
2388
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002389 /*
2390 * If only admin queue live, keep it to do further investigation or
2391 * recovery.
2392 */
2393 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2394 dev_warn(dev->ctrl.device,
2395 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002396 goto out;
2397 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002398
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002399 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002400 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002401
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002402 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002403 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002404}
2405
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002406static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002407{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002408 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002409 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002410
Keith Busch69d9a992016-02-24 09:15:56 -07002411 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002412 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002413 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002414 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002415}
2416
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002417static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002418{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002419 *val = readl(to_nvme_dev(ctrl)->bar + off);
2420 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002421}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002422
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002423static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2424{
2425 writel(val, to_nvme_dev(ctrl)->bar + off);
2426 return 0;
2427}
2428
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002429static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2430{
2431 *val = readq(to_nvme_dev(ctrl)->bar + off);
2432 return 0;
2433}
2434
Keith Busch97c12222018-03-08 14:50:32 -07002435static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2436{
2437 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2438
2439 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2440}
2441
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002442static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002443 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002444 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002445 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002446 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002447 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002448 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002449 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002450 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002451 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002452};
Keith Busch4cc06522015-06-05 10:30:08 -06002453
Keith Buschb00a7262016-02-24 09:15:52 -07002454static int nvme_dev_map(struct nvme_dev *dev)
2455{
Keith Buschb00a7262016-02-24 09:15:52 -07002456 struct pci_dev *pdev = to_pci_dev(dev->dev);
2457
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002458 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002459 return -ENODEV;
2460
Xu Yu97f6ef62017-05-24 16:39:55 +08002461 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002462 goto release;
2463
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002464 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002465 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002466 pci_release_mem_regions(pdev);
2467 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002468}
2469
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002470static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002471{
2472 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2473 /*
2474 * Several Samsung devices seem to drop off the PCIe bus
2475 * randomly when APST is on and uses the deepest sleep state.
2476 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2477 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2478 * 950 PRO 256GB", but it seems to be restricted to two Dell
2479 * laptops.
2480 */
2481 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2482 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2483 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2484 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002485 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2486 /*
2487 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002488 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2489 * within few minutes after bootup on a Coffee Lake board -
2490 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002491 */
2492 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002493 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2494 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002495 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002496 }
2497
2498 return 0;
2499}
2500
Keith Busch18119772018-04-27 13:42:52 -06002501static void nvme_async_probe(void *data, async_cookie_t cookie)
2502{
2503 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002504
Keith Busch18119772018-04-27 13:42:52 -06002505 nvme_reset_ctrl_sync(&dev->ctrl);
2506 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002507 nvme_put_ctrl(&dev->ctrl);
Keith Busch18119772018-04-27 13:42:52 -06002508}
2509
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002510static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002511{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002512 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002513 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002514 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002515
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002516 node = dev_to_node(&pdev->dev);
2517 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002518 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002519
2520 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002521 if (!dev)
2522 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002523
2524 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2525 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002526 if (!dev->queues)
2527 goto free;
2528
Christoph Hellwige75ec752015-05-22 11:12:39 +02002529 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002530 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002531
Keith Buschb00a7262016-02-24 09:15:52 -07002532 result = nvme_dev_map(dev);
2533 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002534 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002535
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002536 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002537 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002538 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002539 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002540
2541 result = nvme_setup_prp_pools(dev);
2542 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002543 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002544
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002545 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002546
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002547 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002548 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002549 if (result)
2550 goto release_pools;
2551
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002552 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2553
Keith Busch80f513b2018-05-07 08:30:24 -06002554 nvme_get_ctrl(&dev->ctrl);
Keith Busch18119772018-04-27 13:42:52 -06002555 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002556
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002557 return 0;
2558
Keith Busch0877cb02013-07-15 15:02:19 -06002559 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002560 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002561 unmap:
2562 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002563 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002564 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002565 free:
2566 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002567 kfree(dev);
2568 return result;
2569}
2570
Christoph Hellwig775755e2017-06-01 13:10:38 +02002571static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002572{
Keith Buscha6739472014-06-23 16:03:21 -06002573 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002574 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002575}
Keith Buschf0d54a52014-05-02 10:40:43 -06002576
Christoph Hellwig775755e2017-06-01 13:10:38 +02002577static void nvme_reset_done(struct pci_dev *pdev)
2578{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002579 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002580 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002581}
2582
Keith Busch09ece142014-01-27 11:29:40 -05002583static void nvme_shutdown(struct pci_dev *pdev)
2584{
2585 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002586 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002587}
2588
Keith Buschf58944e2016-02-24 09:15:55 -07002589/*
2590 * The driver's remove may be called on a device in a partially initialized
2591 * state. This function must not have any dependencies on the device state in
2592 * order to proceed.
2593 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002594static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002595{
2596 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002597
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002598 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2599
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002600 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002601 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002602
Keith Busch6db28ed2017-02-10 18:15:49 -05002603 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002604 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002605 nvme_dev_disable(dev, false);
2606 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002607
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002608 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002609 nvme_stop_ctrl(&dev->ctrl);
2610 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002611 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002612 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002613 nvme_dev_remove_admin(dev);
2614 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002615 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002616 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002617 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002618 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002619}
2620
Keith Busch13880f52016-06-20 09:41:06 -06002621static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2622{
2623 int ret = 0;
2624
2625 if (numvfs == 0) {
2626 if (pci_vfs_assigned(pdev)) {
2627 dev_warn(&pdev->dev,
2628 "Cannot disable SR-IOV VFs while assigned\n");
2629 return -EPERM;
2630 }
2631 pci_disable_sriov(pdev);
2632 return 0;
2633 }
2634
2635 ret = pci_enable_sriov(pdev, numvfs);
2636 return ret ? ret : numvfs;
2637}
2638
Jingoo Han671a6012014-02-13 11:19:14 +09002639#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002640static int nvme_suspend(struct device *dev)
2641{
2642 struct pci_dev *pdev = to_pci_dev(dev);
2643 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2644
Keith Buscha5cdb682016-01-12 14:41:18 -07002645 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002646 return 0;
2647}
2648
2649static int nvme_resume(struct device *dev)
2650{
2651 struct pci_dev *pdev = to_pci_dev(dev);
2652 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002653
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002654 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002655 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002656}
Jingoo Han671a6012014-02-13 11:19:14 +09002657#endif
Keith Buschcd638942013-07-15 15:02:23 -06002658
2659static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002660
Keith Buscha0a34082015-12-07 15:30:31 -07002661static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2662 pci_channel_state_t state)
2663{
2664 struct nvme_dev *dev = pci_get_drvdata(pdev);
2665
2666 /*
2667 * A frozen channel requires a reset. When detected, this method will
2668 * shutdown the controller to quiesce. The controller will be restarted
2669 * after the slot reset through driver's slot_reset callback.
2670 */
Keith Buscha0a34082015-12-07 15:30:31 -07002671 switch (state) {
2672 case pci_channel_io_normal:
2673 return PCI_ERS_RESULT_CAN_RECOVER;
2674 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002675 dev_warn(dev->ctrl.device,
2676 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002677 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002678 return PCI_ERS_RESULT_NEED_RESET;
2679 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002680 dev_warn(dev->ctrl.device,
2681 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002682 return PCI_ERS_RESULT_DISCONNECT;
2683 }
2684 return PCI_ERS_RESULT_NEED_RESET;
2685}
2686
2687static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2688{
2689 struct nvme_dev *dev = pci_get_drvdata(pdev);
2690
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002691 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002692 pci_restore_state(pdev);
Keith Buschcc1d5e72018-05-10 08:34:20 -06002693 nvme_reset_ctrl_sync(&dev->ctrl);
2694
2695 switch (dev->ctrl.state) {
2696 case NVME_CTRL_LIVE:
2697 case NVME_CTRL_ADMIN_ONLY:
2698 return PCI_ERS_RESULT_RECOVERED;
2699 default:
2700 return PCI_ERS_RESULT_DISCONNECT;
2701 }
Keith Buscha0a34082015-12-07 15:30:31 -07002702}
2703
2704static void nvme_error_resume(struct pci_dev *pdev)
2705{
2706 pci_cleanup_aer_uncorrect_error_status(pdev);
2707}
2708
Stephen Hemminger1d352032012-09-07 09:33:17 -07002709static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002710 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002711 .slot_reset = nvme_slot_reset,
2712 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002713 .reset_prepare = nvme_reset_prepare,
2714 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002715};
2716
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002717static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002718 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002719 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002720 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002721 { PCI_VDEVICE(INTEL, 0x0a53),
2722 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002723 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002724 { PCI_VDEVICE(INTEL, 0x0a54),
2725 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002726 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002727 { PCI_VDEVICE(INTEL, 0x0a55),
2728 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2729 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002730 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2731 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002732 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2733 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002734 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2735 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002736 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2737 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002738 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2739 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002740 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2741 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002742 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2743 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2744 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2745 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002746 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2747 .driver_data = NVME_QUIRK_LIGHTNVM, },
2748 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2749 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002750 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2751 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002752 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002753 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002754 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002755 { 0, }
2756};
2757MODULE_DEVICE_TABLE(pci, nvme_id_table);
2758
2759static struct pci_driver nvme_driver = {
2760 .name = "nvme",
2761 .id_table = nvme_id_table,
2762 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002763 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002764 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002765 .driver = {
2766 .pm = &nvme_dev_pm_ops,
2767 },
Keith Busch13880f52016-06-20 09:41:06 -06002768 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002769 .err_handler = &nvme_err_handler,
2770};
2771
2772static int __init nvme_init(void)
2773{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002774 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002775}
2776
2777static void __exit nvme_exit(void)
2778{
2779 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002780 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002781 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002782}
2783
2784MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2785MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002786MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002787module_init(nvme_init);
2788module_exit(nvme_exit);