blob: 0a3c26ab9205274cf6a70156db89fd3c59fa0d1a [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Imre Deak5209b1f2014-07-01 12:36:17 +0300315void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Imre Deak5209b1f2014-07-01 12:36:17 +0300317 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300318
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100319 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300320 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300321 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300322 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100323 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300325 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200326 } else if (IS_PINEVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
328 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
329 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300330 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100331 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
333 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
334 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300335 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100336 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300337 /*
338 * FIXME can't find a bit like this for 915G, and
339 * and yet it does have the related watermark in
340 * FW_BLC_SELF. What's going on?
341 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300342 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
343 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
344 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300346 } else {
347 return;
348 }
349
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000350 DRM_DEBUG_KMS("memory self-refresh is %s\n", enableddisabled(enable));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351}
352
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200353
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354/*
355 * Latency for FIFO fetches is dependent on several factors:
356 * - memory configuration (speed, channels)
357 * - chipset
358 * - current MCH state
359 * It can be fairly high in some situations, so here we assume a fairly
360 * pessimal value. It's a tradeoff between extra memory fetches (if we
361 * set this value too high, the FIFO will fetch frequently to stay full)
362 * and power consumption (set it too low to save power and we might see
363 * FIFO underruns and display "flicker").
364 *
365 * A value of 5us seems to be a good balance; safe for very low end
366 * platforms but not overly aggressive on lower latency configs.
367 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100368static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300369
Ville Syrjäläb5004722015-03-05 21:19:47 +0200370#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
371 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
372
Ville Syrjälä49845a22016-11-22 18:02:01 +0200373static int vlv_get_fifo_size(struct intel_plane *plane)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200374{
Ville Syrjälä49845a22016-11-22 18:02:01 +0200375 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200376 int sprite0_start, sprite1_start, size;
377
Ville Syrjälä49845a22016-11-22 18:02:01 +0200378 if (plane->id == PLANE_CURSOR)
379 return 63;
380
381 switch (plane->pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200382 uint32_t dsparb, dsparb2, dsparb3;
383 case PIPE_A:
384 dsparb = I915_READ(DSPARB);
385 dsparb2 = I915_READ(DSPARB2);
386 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
387 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
388 break;
389 case PIPE_B:
390 dsparb = I915_READ(DSPARB);
391 dsparb2 = I915_READ(DSPARB2);
392 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
393 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
394 break;
395 case PIPE_C:
396 dsparb2 = I915_READ(DSPARB2);
397 dsparb3 = I915_READ(DSPARB3);
398 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
399 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
400 break;
401 default:
402 return 0;
403 }
404
Ville Syrjälä49845a22016-11-22 18:02:01 +0200405 switch (plane->id) {
406 case PLANE_PRIMARY:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200407 size = sprite0_start;
408 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200409 case PLANE_SPRITE0:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200410 size = sprite1_start - sprite0_start;
411 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200412 case PLANE_SPRITE1:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200413 size = 512 - 1 - sprite1_start;
414 break;
415 default:
416 return 0;
417 }
418
Ville Syrjälä49845a22016-11-22 18:02:01 +0200419 DRM_DEBUG_KMS("%s FIFO size: %d\n", plane->base.name, size);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200420
421 return size;
422}
423
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200424static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300425{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300426 uint32_t dsparb = I915_READ(DSPARB);
427 int size;
428
429 size = dsparb & 0x7f;
430 if (plane)
431 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
432
433 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
434 plane ? "B" : "A", size);
435
436 return size;
437}
438
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200439static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300440{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300441 uint32_t dsparb = I915_READ(DSPARB);
442 int size;
443
444 size = dsparb & 0x1ff;
445 if (plane)
446 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
447 size >>= 1; /* Convert to cachelines */
448
449 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
450 plane ? "B" : "A", size);
451
452 return size;
453}
454
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200455static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300456{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300457 uint32_t dsparb = I915_READ(DSPARB);
458 int size;
459
460 size = dsparb & 0x7f;
461 size >>= 2; /* Convert to cachelines */
462
463 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
464 plane ? "B" : "A",
465 size);
466
467 return size;
468}
469
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470/* Pineview has different values for various configs */
471static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300472 .fifo_size = PINEVIEW_DISPLAY_FIFO,
473 .max_wm = PINEVIEW_MAX_WM,
474 .default_wm = PINEVIEW_DFT_WM,
475 .guard_size = PINEVIEW_GUARD_WM,
476 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300477};
478static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300479 .fifo_size = PINEVIEW_DISPLAY_FIFO,
480 .max_wm = PINEVIEW_MAX_WM,
481 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
482 .guard_size = PINEVIEW_GUARD_WM,
483 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300484};
485static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300486 .fifo_size = PINEVIEW_CURSOR_FIFO,
487 .max_wm = PINEVIEW_CURSOR_MAX_WM,
488 .default_wm = PINEVIEW_CURSOR_DFT_WM,
489 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
490 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300491};
492static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300493 .fifo_size = PINEVIEW_CURSOR_FIFO,
494 .max_wm = PINEVIEW_CURSOR_MAX_WM,
495 .default_wm = PINEVIEW_CURSOR_DFT_WM,
496 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
497 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498};
499static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300500 .fifo_size = G4X_FIFO_SIZE,
501 .max_wm = G4X_MAX_WM,
502 .default_wm = G4X_MAX_WM,
503 .guard_size = 2,
504 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300505};
506static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300507 .fifo_size = I965_CURSOR_FIFO,
508 .max_wm = I965_CURSOR_MAX_WM,
509 .default_wm = I965_CURSOR_DFT_WM,
510 .guard_size = 2,
511 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300514 .fifo_size = I965_CURSOR_FIFO,
515 .max_wm = I965_CURSOR_MAX_WM,
516 .default_wm = I965_CURSOR_DFT_WM,
517 .guard_size = 2,
518 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300519};
520static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300521 .fifo_size = I945_FIFO_SIZE,
522 .max_wm = I915_MAX_WM,
523 .default_wm = 1,
524 .guard_size = 2,
525 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526};
527static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300528 .fifo_size = I915_FIFO_SIZE,
529 .max_wm = I915_MAX_WM,
530 .default_wm = 1,
531 .guard_size = 2,
532 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300534static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300535 .fifo_size = I855GM_FIFO_SIZE,
536 .max_wm = I915_MAX_WM,
537 .default_wm = 1,
538 .guard_size = 2,
539 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300541static const struct intel_watermark_params i830_bc_wm_info = {
542 .fifo_size = I855GM_FIFO_SIZE,
543 .max_wm = I915_MAX_WM/2,
544 .default_wm = 1,
545 .guard_size = 2,
546 .cacheline_size = I830_FIFO_LINE_SIZE,
547};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200548static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300549 .fifo_size = I830_FIFO_SIZE,
550 .max_wm = I915_MAX_WM,
551 .default_wm = 1,
552 .guard_size = 2,
553 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554};
555
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556/**
557 * intel_calculate_wm - calculate watermark level
558 * @clock_in_khz: pixel clock
559 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200560 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561 * @latency_ns: memory latency for the platform
562 *
563 * Calculate the watermark level (the level at which the display plane will
564 * start fetching from memory again). Each chip has a different display
565 * FIFO size and allocation, so the caller needs to figure that out and pass
566 * in the correct intel_watermark_params structure.
567 *
568 * As the pixel clock runs, the FIFO will be drained at a rate that depends
569 * on the pixel size. When it reaches the watermark level, it'll start
570 * fetching FIFO line sized based chunks from memory until the FIFO fills
571 * past the watermark point. If the FIFO drains completely, a FIFO underrun
572 * will occur, and a display engine hang could result.
573 */
574static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
575 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200576 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577 unsigned long latency_ns)
578{
579 long entries_required, wm_size;
580
581 /*
582 * Note: we need to make sure we don't overflow for various clock &
583 * latency values.
584 * clocks go from a few thousand to several hundred thousand.
585 * latency is usually a few thousand
586 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 1000;
589 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
590
591 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
592
593 wm_size = fifo_size - (entries_required + wm->guard_size);
594
595 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
596
597 /* Don't promote wm_size to unsigned... */
598 if (wm_size > (long)wm->max_wm)
599 wm_size = wm->max_wm;
600 if (wm_size <= 0)
601 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300602
603 /*
604 * Bspec seems to indicate that the value shouldn't be lower than
605 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
606 * Lets go for 8 which is the burst size since certain platforms
607 * already use a hardcoded 8 (which is what the spec says should be
608 * done).
609 */
610 if (wm_size <= 8)
611 wm_size = 8;
612
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300613 return wm_size;
614}
615
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200616static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200618 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300619
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200620 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200621 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622 if (enabled)
623 return NULL;
624 enabled = crtc;
625 }
626 }
627
628 return enabled;
629}
630
Ville Syrjälä432081b2016-10-31 22:37:03 +0200631static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200633 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200634 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300635 const struct cxsr_latency *latency;
636 u32 reg;
637 unsigned long wm;
638
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100639 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
640 dev_priv->is_ddr3,
641 dev_priv->fsb_freq,
642 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643 if (!latency) {
644 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300645 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646 return;
647 }
648
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200649 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300650 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200651 const struct drm_display_mode *adjusted_mode =
652 &crtc->config->base.adjusted_mode;
653 const struct drm_framebuffer *fb =
654 crtc->base.primary->state->fb;
655 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300656 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300657
658 /* Display SR */
659 wm = intel_calculate_wm(clock, &pineview_display_wm,
660 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200661 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300662 reg = I915_READ(DSPFW1);
663 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200664 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300665 I915_WRITE(DSPFW1, reg);
666 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
667
668 /* cursor SR */
669 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
670 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200671 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300672 reg = I915_READ(DSPFW3);
673 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200674 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 I915_WRITE(DSPFW3, reg);
676
677 /* Display HPLL off SR */
678 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
679 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200680 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300681 reg = I915_READ(DSPFW3);
682 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200683 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 I915_WRITE(DSPFW3, reg);
685
686 /* cursor HPLL off SR */
687 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
688 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200689 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 reg = I915_READ(DSPFW3);
691 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200692 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300693 I915_WRITE(DSPFW3, reg);
694 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
695
Imre Deak5209b1f2014-07-01 12:36:17 +0300696 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300698 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 }
700}
701
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200702static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300703 int plane,
704 const struct intel_watermark_params *display,
705 int display_latency_ns,
706 const struct intel_watermark_params *cursor,
707 int cursor_latency_ns,
708 int *plane_wm,
709 int *cursor_wm)
710{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200711 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300712 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200713 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200714 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300715 int line_time_us, line_count;
716 int entries, tlb_miss;
717
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200718 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200719 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 *cursor_wm = cursor->guard_size;
721 *plane_wm = display->guard_size;
722 return false;
723 }
724
Ville Syrjäläefc26112016-10-31 22:37:04 +0200725 adjusted_mode = &crtc->config->base.adjusted_mode;
726 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100727 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800728 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200729 hdisplay = crtc->config->pipe_src_w;
730 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731
732 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200733 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
735 if (tlb_miss > 0)
736 entries += tlb_miss;
737 entries = DIV_ROUND_UP(entries, display->cacheline_size);
738 *plane_wm = entries + display->guard_size;
739 if (*plane_wm > (int)display->max_wm)
740 *plane_wm = display->max_wm;
741
742 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200743 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200745 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300746 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
747 if (tlb_miss > 0)
748 entries += tlb_miss;
749 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
750 *cursor_wm = entries + cursor->guard_size;
751 if (*cursor_wm > (int)cursor->max_wm)
752 *cursor_wm = (int)cursor->max_wm;
753
754 return true;
755}
756
757/*
758 * Check the wm result.
759 *
760 * If any calculated watermark values is larger than the maximum value that
761 * can be programmed into the associated watermark register, that watermark
762 * must be disabled.
763 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200764static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765 int display_wm, int cursor_wm,
766 const struct intel_watermark_params *display,
767 const struct intel_watermark_params *cursor)
768{
769 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
770 display_wm, cursor_wm);
771
772 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100773 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300774 display_wm, display->max_wm);
775 return false;
776 }
777
778 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100779 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300780 cursor_wm, cursor->max_wm);
781 return false;
782 }
783
784 if (!(display_wm || cursor_wm)) {
785 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
786 return false;
787 }
788
789 return true;
790}
791
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200792static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 int plane,
794 int latency_ns,
795 const struct intel_watermark_params *display,
796 const struct intel_watermark_params *cursor,
797 int *display_wm, int *cursor_wm)
798{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200799 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300800 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200801 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200802 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 unsigned long line_time_us;
804 int line_count, line_size;
805 int small, large;
806 int entries;
807
808 if (!latency_ns) {
809 *display_wm = *cursor_wm = 0;
810 return false;
811 }
812
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200813 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200814 adjusted_mode = &crtc->config->base.adjusted_mode;
815 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100816 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800817 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200818 hdisplay = crtc->config->pipe_src_w;
819 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820
Ville Syrjälä922044c2014-02-14 14:18:57 +0200821 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300822 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200823 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300824
825 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200826 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827 large = line_count * line_size;
828
829 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
830 *display_wm = entries + display->guard_size;
831
832 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200833 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
835 *cursor_wm = entries + cursor->guard_size;
836
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200837 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300838 *display_wm, *cursor_wm,
839 display, cursor);
840}
841
Ville Syrjälä15665972015-03-10 16:16:28 +0200842#define FW_WM_VLV(value, plane) \
843 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
844
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200845static void vlv_write_wm_values(struct intel_crtc *crtc,
846 const struct vlv_wm_values *wm)
847{
848 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
849 enum pipe pipe = crtc->pipe;
850
851 I915_WRITE(VLV_DDL(pipe),
Ville Syrjälä1b313892016-11-28 19:37:08 +0200852 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
853 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
854 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
855 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200856
Ville Syrjäläae801522015-03-05 21:19:49 +0200857 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200858 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200859 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
860 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
861 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200862 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200863 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
864 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
865 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200866 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200867 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868
869 if (IS_CHERRYVIEW(dev_priv)) {
870 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200871 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
872 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200873 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200874 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
875 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200876 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200877 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
878 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200880 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200881 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
882 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
883 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
884 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
885 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
886 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
887 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
888 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
889 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200890 } else {
891 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200892 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
893 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200894 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200895 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200896 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
897 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
898 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
899 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
900 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
901 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200902 }
903
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300904 /* zero (unused) WM1 watermarks */
905 I915_WRITE(DSPFW4, 0);
906 I915_WRITE(DSPFW5, 0);
907 I915_WRITE(DSPFW6, 0);
908 I915_WRITE(DSPHOWM1, 0);
909
Ville Syrjäläae801522015-03-05 21:19:49 +0200910 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200911}
912
Ville Syrjälä15665972015-03-10 16:16:28 +0200913#undef FW_WM_VLV
914
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300915enum vlv_wm_level {
916 VLV_WM_LEVEL_PM2,
917 VLV_WM_LEVEL_PM5,
918 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300919};
920
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300921/* latency must be in 0.1us units. */
922static unsigned int vlv_wm_method2(unsigned int pixel_rate,
923 unsigned int pipe_htotal,
924 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200925 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300926 unsigned int latency)
927{
928 unsigned int ret;
929
930 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200931 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300932 ret = DIV_ROUND_UP(ret, 64);
933
934 return ret;
935}
936
Ville Syrjäläbb726512016-10-31 22:37:24 +0200937static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300938{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300939 /* all latencies in usec */
940 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
941
Ville Syrjälä58590c12015-09-08 21:05:12 +0300942 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
943
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300944 if (IS_CHERRYVIEW(dev_priv)) {
945 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
946 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300947
948 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300949 }
950}
951
952static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
953 struct intel_crtc *crtc,
954 const struct intel_plane_state *state,
955 int level)
956{
957 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200958 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300959
960 if (dev_priv->wm.pri_latency[level] == 0)
961 return USHRT_MAX;
962
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300963 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300964 return 0;
965
Ville Syrjäläac484962016-01-20 21:05:26 +0200966 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967 clock = crtc->config->base.adjusted_mode.crtc_clock;
968 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
969 width = crtc->config->pipe_src_w;
970 if (WARN_ON(htotal == 0))
971 htotal = 1;
972
973 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
974 /*
975 * FIXME the formula gives values that are
976 * too big for the cursor FIFO, and hence we
977 * would never be able to use cursors. For
978 * now just hardcode the watermark.
979 */
980 wm = 63;
981 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200982 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300983 dev_priv->wm.pri_latency[level] * 10);
984 }
985
986 return min_t(int, wm, USHRT_MAX);
987}
988
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300989static void vlv_compute_fifo(struct intel_crtc *crtc)
990{
991 struct drm_device *dev = crtc->base.dev;
992 struct vlv_wm_state *wm_state = &crtc->wm_state;
993 struct intel_plane *plane;
994 unsigned int total_rate = 0;
995 const int fifo_size = 512 - 1;
996 int fifo_extra, fifo_left = fifo_size;
997
998 for_each_intel_plane_on_crtc(dev, crtc, plane) {
999 struct intel_plane_state *state =
1000 to_intel_plane_state(plane->base.state);
1001
1002 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1003 continue;
1004
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001005 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001006 wm_state->num_active_planes++;
1007 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1008 }
1009 }
1010
1011 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1012 struct intel_plane_state *state =
1013 to_intel_plane_state(plane->base.state);
1014 unsigned int rate;
1015
1016 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1017 plane->wm.fifo_size = 63;
1018 continue;
1019 }
1020
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001021 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001022 plane->wm.fifo_size = 0;
1023 continue;
1024 }
1025
1026 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1027 plane->wm.fifo_size = fifo_size * rate / total_rate;
1028 fifo_left -= plane->wm.fifo_size;
1029 }
1030
1031 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1032
1033 /* spread the remainder evenly */
1034 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1035 int plane_extra;
1036
1037 if (fifo_left == 0)
1038 break;
1039
1040 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1041 continue;
1042
1043 /* give it all to the first plane if none are active */
1044 if (plane->wm.fifo_size == 0 &&
1045 wm_state->num_active_planes)
1046 continue;
1047
1048 plane_extra = min(fifo_extra, fifo_left);
1049 plane->wm.fifo_size += plane_extra;
1050 fifo_left -= plane_extra;
1051 }
1052
1053 WARN_ON(fifo_left != 0);
1054}
1055
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001056static void vlv_invert_wms(struct intel_crtc *crtc)
1057{
1058 struct vlv_wm_state *wm_state = &crtc->wm_state;
1059 int level;
1060
1061 for (level = 0; level < wm_state->num_levels; level++) {
1062 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001063 const int sr_fifo_size =
1064 INTEL_INFO(to_i915(dev))->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001065 struct intel_plane *plane;
1066
1067 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1068 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1069
1070 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001071 wm_state->wm[level].plane[plane->id] = plane->wm.fifo_size -
1072 wm_state->wm[level].plane[plane->id];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001073 }
1074 }
1075}
1076
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001077static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001078{
1079 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001080 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001081 struct vlv_wm_state *wm_state = &crtc->wm_state;
1082 struct intel_plane *plane;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001083 int level;
1084
1085 memset(wm_state, 0, sizeof(*wm_state));
1086
Ville Syrjälä852eb002015-06-24 22:00:07 +03001087 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001088 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001089
1090 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001091
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001092 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001093
1094 if (wm_state->num_active_planes != 1)
1095 wm_state->cxsr = false;
1096
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001097 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1098 struct intel_plane_state *state =
1099 to_intel_plane_state(plane->base.state);
Ville Syrjälä1b313892016-11-28 19:37:08 +02001100 int level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001101
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001102 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001103 continue;
1104
1105 /* normal watermarks */
1106 for (level = 0; level < wm_state->num_levels; level++) {
1107 int wm = vlv_compute_wm_level(plane, crtc, state, level);
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001108 int max_wm = plane->wm.fifo_size;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
1110 /* hack */
1111 if (WARN_ON(level == 0 && wm > max_wm))
1112 wm = max_wm;
1113
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001114 if (wm > max_wm)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001115 break;
1116
Ville Syrjälä1b313892016-11-28 19:37:08 +02001117 wm_state->wm[level].plane[plane->id] = wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001118 }
1119
1120 wm_state->num_levels = level;
1121
1122 if (!wm_state->cxsr)
1123 continue;
1124
1125 /* maxfifo watermarks */
Ville Syrjälä1b313892016-11-28 19:37:08 +02001126 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001127 for (level = 0; level < wm_state->num_levels; level++)
1128 wm_state->sr[level].cursor =
Ville Syrjälä1b313892016-11-28 19:37:08 +02001129 wm_state->wm[level].plane[PLANE_CURSOR];
1130 } else {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001131 for (level = 0; level < wm_state->num_levels; level++)
1132 wm_state->sr[level].plane =
Ville Syrjälä50a9dd32016-11-28 19:37:06 +02001133 max(wm_state->sr[level].plane,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001134 wm_state->wm[level].plane[plane->id]);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001135 }
1136 }
1137
1138 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001139 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001140 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1141 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1142 }
1143
1144 vlv_invert_wms(crtc);
1145}
1146
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001147#define VLV_FIFO(plane, value) \
1148 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1149
1150static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1151{
1152 struct drm_device *dev = crtc->base.dev;
1153 struct drm_i915_private *dev_priv = to_i915(dev);
1154 struct intel_plane *plane;
1155 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1156
1157 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjälä49845a22016-11-22 18:02:01 +02001158 switch (plane->id) {
1159 case PLANE_PRIMARY:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001160 sprite0_start = plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001161 break;
1162 case PLANE_SPRITE0:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001163 sprite1_start = sprite0_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001164 break;
1165 case PLANE_SPRITE1:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001166 fifo_size = sprite1_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001167 break;
1168 case PLANE_CURSOR:
1169 WARN_ON(plane->wm.fifo_size != 63);
1170 break;
1171 default:
1172 MISSING_CASE(plane->id);
1173 break;
1174 }
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001175 }
1176
1177 WARN_ON(fifo_size != 512 - 1);
1178
1179 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1180 pipe_name(crtc->pipe), sprite0_start,
1181 sprite1_start, fifo_size);
1182
1183 switch (crtc->pipe) {
1184 uint32_t dsparb, dsparb2, dsparb3;
1185 case PIPE_A:
1186 dsparb = I915_READ(DSPARB);
1187 dsparb2 = I915_READ(DSPARB2);
1188
1189 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1190 VLV_FIFO(SPRITEB, 0xff));
1191 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1192 VLV_FIFO(SPRITEB, sprite1_start));
1193
1194 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1195 VLV_FIFO(SPRITEB_HI, 0x1));
1196 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1197 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1198
1199 I915_WRITE(DSPARB, dsparb);
1200 I915_WRITE(DSPARB2, dsparb2);
1201 break;
1202 case PIPE_B:
1203 dsparb = I915_READ(DSPARB);
1204 dsparb2 = I915_READ(DSPARB2);
1205
1206 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1207 VLV_FIFO(SPRITED, 0xff));
1208 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1209 VLV_FIFO(SPRITED, sprite1_start));
1210
1211 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1212 VLV_FIFO(SPRITED_HI, 0xff));
1213 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1214 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1215
1216 I915_WRITE(DSPARB, dsparb);
1217 I915_WRITE(DSPARB2, dsparb2);
1218 break;
1219 case PIPE_C:
1220 dsparb3 = I915_READ(DSPARB3);
1221 dsparb2 = I915_READ(DSPARB2);
1222
1223 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1224 VLV_FIFO(SPRITEF, 0xff));
1225 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1226 VLV_FIFO(SPRITEF, sprite1_start));
1227
1228 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1229 VLV_FIFO(SPRITEF_HI, 0xff));
1230 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1231 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1232
1233 I915_WRITE(DSPARB3, dsparb3);
1234 I915_WRITE(DSPARB2, dsparb2);
1235 break;
1236 default:
1237 break;
1238 }
1239}
1240
1241#undef VLV_FIFO
1242
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001243static void vlv_merge_wm(struct drm_device *dev,
1244 struct vlv_wm_values *wm)
1245{
1246 struct intel_crtc *crtc;
1247 int num_active_crtcs = 0;
1248
Ville Syrjälä58590c12015-09-08 21:05:12 +03001249 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001250 wm->cxsr = true;
1251
1252 for_each_intel_crtc(dev, crtc) {
1253 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1254
1255 if (!crtc->active)
1256 continue;
1257
1258 if (!wm_state->cxsr)
1259 wm->cxsr = false;
1260
1261 num_active_crtcs++;
1262 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1263 }
1264
1265 if (num_active_crtcs != 1)
1266 wm->cxsr = false;
1267
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001268 if (num_active_crtcs > 1)
1269 wm->level = VLV_WM_LEVEL_PM2;
1270
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001271 for_each_intel_crtc(dev, crtc) {
1272 struct vlv_wm_state *wm_state = &crtc->wm_state;
1273 enum pipe pipe = crtc->pipe;
1274
1275 if (!crtc->active)
1276 continue;
1277
1278 wm->pipe[pipe] = wm_state->wm[wm->level];
1279 if (wm->cxsr)
1280 wm->sr = wm_state->sr[wm->level];
1281
Ville Syrjälä1b313892016-11-28 19:37:08 +02001282 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1283 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1284 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1285 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001286 }
1287}
1288
Ville Syrjälä432081b2016-10-31 22:37:03 +02001289static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001290{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001291 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001292 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001293 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001294 struct vlv_wm_values wm = {};
1295
Ville Syrjälä432081b2016-10-31 22:37:03 +02001296 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001297 vlv_merge_wm(dev, &wm);
1298
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001299 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1300 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001301 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001302 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001303 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001304
1305 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1306 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1307 chv_set_memory_dvfs(dev_priv, false);
1308
1309 if (wm.level < VLV_WM_LEVEL_PM5 &&
1310 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1311 chv_set_memory_pm5(dev_priv, false);
1312
Ville Syrjälä852eb002015-06-24 22:00:07 +03001313 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001314 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001315
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001316 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001317 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001318
Ville Syrjälä432081b2016-10-31 22:37:03 +02001319 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001320
1321 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1322 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02001323 pipe_name(pipe), wm.pipe[pipe].plane[PLANE_PRIMARY], wm.pipe[pipe].plane[PLANE_CURSOR],
1324 wm.pipe[pipe].plane[PLANE_SPRITE0], wm.pipe[pipe].plane[PLANE_SPRITE1],
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001325 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1326
Ville Syrjälä852eb002015-06-24 22:00:07 +03001327 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001328 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001329
1330 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1331 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1332 chv_set_memory_pm5(dev_priv, true);
1333
1334 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1335 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1336 chv_set_memory_dvfs(dev_priv, true);
1337
1338 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001339}
1340
Ville Syrjäläae801522015-03-05 21:19:49 +02001341#define single_plane_enabled(mask) is_power_of_2(mask)
1342
Ville Syrjälä432081b2016-10-31 22:37:03 +02001343static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001344{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001345 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001346 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001347 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1348 int plane_sr, cursor_sr;
1349 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001350 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001351
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001352 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001353 &g4x_wm_info, pessimal_latency_ns,
1354 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001355 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001356 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001357
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001358 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001359 &g4x_wm_info, pessimal_latency_ns,
1360 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001361 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001362 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001363
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001364 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001365 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001366 sr_latency_ns,
1367 &g4x_wm_info,
1368 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001369 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001370 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001371 } else {
Imre Deak98584252014-06-13 14:54:20 +03001372 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001373 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001374 plane_sr = cursor_sr = 0;
1375 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001376
Ville Syrjäläa5043452014-06-28 02:04:18 +03001377 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1378 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001379 planea_wm, cursora_wm,
1380 planeb_wm, cursorb_wm,
1381 plane_sr, cursor_sr);
1382
1383 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001384 FW_WM(plane_sr, SR) |
1385 FW_WM(cursorb_wm, CURSORB) |
1386 FW_WM(planeb_wm, PLANEB) |
1387 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001389 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001390 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391 /* HPLL off in SR has some issues on G4x... disable it */
1392 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001393 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001394 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001395
1396 if (cxsr_enabled)
1397 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398}
1399
Ville Syrjälä432081b2016-10-31 22:37:03 +02001400static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001402 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001403 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 int srwm = 1;
1405 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001406 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407
1408 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001409 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001410 if (crtc) {
1411 /* self-refresh has much higher latency */
1412 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001413 const struct drm_display_mode *adjusted_mode =
1414 &crtc->config->base.adjusted_mode;
1415 const struct drm_framebuffer *fb =
1416 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001417 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001418 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001419 int hdisplay = crtc->config->pipe_src_w;
1420 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421 unsigned long line_time_us;
1422 int entries;
1423
Ville Syrjälä922044c2014-02-14 14:18:57 +02001424 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425
1426 /* Use ns/us then divide to preserve precision */
1427 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001428 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001429 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1430 srwm = I965_FIFO_SIZE - entries;
1431 if (srwm < 0)
1432 srwm = 1;
1433 srwm &= 0x1ff;
1434 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1435 entries, srwm);
1436
1437 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001438 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001439 entries = DIV_ROUND_UP(entries,
1440 i965_cursor_wm_info.cacheline_size);
1441 cursor_sr = i965_cursor_wm_info.fifo_size -
1442 (entries + i965_cursor_wm_info.guard_size);
1443
1444 if (cursor_sr > i965_cursor_wm_info.max_wm)
1445 cursor_sr = i965_cursor_wm_info.max_wm;
1446
1447 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1448 "cursor %d\n", srwm, cursor_sr);
1449
Imre Deak98584252014-06-13 14:54:20 +03001450 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001451 } else {
Imre Deak98584252014-06-13 14:54:20 +03001452 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001454 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001455 }
1456
1457 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1458 srwm);
1459
1460 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001461 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1462 FW_WM(8, CURSORB) |
1463 FW_WM(8, PLANEB) |
1464 FW_WM(8, PLANEA));
1465 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1466 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001467 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001468 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001469
1470 if (cxsr_enabled)
1471 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472}
1473
Ville Syrjäläf4998962015-03-10 17:02:21 +02001474#undef FW_WM
1475
Ville Syrjälä432081b2016-10-31 22:37:03 +02001476static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001477{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001478 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479 const struct intel_watermark_params *wm_info;
1480 uint32_t fwater_lo;
1481 uint32_t fwater_hi;
1482 int cwm, srwm = 1;
1483 int fifo_size;
1484 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001485 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001486
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001487 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001488 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001489 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001490 wm_info = &i915_wm_info;
1491 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001492 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001493
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001494 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001495 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001496 if (intel_crtc_active(crtc)) {
1497 const struct drm_display_mode *adjusted_mode =
1498 &crtc->config->base.adjusted_mode;
1499 const struct drm_framebuffer *fb =
1500 crtc->base.primary->state->fb;
1501 int cpp;
1502
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001503 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001504 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001505 else
1506 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001507
Damien Lespiau241bfc32013-09-25 16:45:37 +01001508 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001509 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001510 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001512 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001513 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001514 if (planea_wm > (long)wm_info->max_wm)
1515 planea_wm = wm_info->max_wm;
1516 }
1517
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001518 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001519 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001521 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001522 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001523 if (intel_crtc_active(crtc)) {
1524 const struct drm_display_mode *adjusted_mode =
1525 &crtc->config->base.adjusted_mode;
1526 const struct drm_framebuffer *fb =
1527 crtc->base.primary->state->fb;
1528 int cpp;
1529
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001530 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001531 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001532 else
1533 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001534
Damien Lespiau241bfc32013-09-25 16:45:37 +01001535 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001536 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001537 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001538 if (enabled == NULL)
1539 enabled = crtc;
1540 else
1541 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001542 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001543 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001544 if (planeb_wm > (long)wm_info->max_wm)
1545 planeb_wm = wm_info->max_wm;
1546 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001547
1548 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1549
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001550 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001551 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001552
Ville Syrjäläefc26112016-10-31 22:37:04 +02001553 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001554
1555 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001556 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001557 enabled = NULL;
1558 }
1559
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001560 /*
1561 * Overlay gets an aggressive default since video jitter is bad.
1562 */
1563 cwm = 2;
1564
1565 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001566 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001567
1568 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001569 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001570 /* self-refresh has much higher latency */
1571 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001572 const struct drm_display_mode *adjusted_mode =
1573 &enabled->config->base.adjusted_mode;
1574 const struct drm_framebuffer *fb =
1575 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001576 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001577 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001578 int hdisplay = enabled->config->pipe_src_w;
1579 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580 unsigned long line_time_us;
1581 int entries;
1582
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001583 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001584 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001585 else
1586 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001587
Ville Syrjälä922044c2014-02-14 14:18:57 +02001588 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001589
1590 /* Use ns/us then divide to preserve precision */
1591 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001592 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001593 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1594 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1595 srwm = wm_info->fifo_size - entries;
1596 if (srwm < 0)
1597 srwm = 1;
1598
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001599 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001600 I915_WRITE(FW_BLC_SELF,
1601 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001602 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1604 }
1605
1606 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1607 planea_wm, planeb_wm, cwm, srwm);
1608
1609 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1610 fwater_hi = (cwm & 0x1f);
1611
1612 /* Set request length to 8 cachelines per fetch */
1613 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1614 fwater_hi = fwater_hi | (1 << 8);
1615
1616 I915_WRITE(FW_BLC, fwater_lo);
1617 I915_WRITE(FW_BLC2, fwater_hi);
1618
Imre Deak5209b1f2014-07-01 12:36:17 +03001619 if (enabled)
1620 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621}
1622
Ville Syrjälä432081b2016-10-31 22:37:03 +02001623static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001624{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001625 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001626 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001627 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628 uint32_t fwater_lo;
1629 int planea_wm;
1630
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001631 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 if (crtc == NULL)
1633 return;
1634
Ville Syrjäläefc26112016-10-31 22:37:04 +02001635 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001636 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001637 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001638 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001639 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001640 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1641 fwater_lo |= (3<<8) | planea_wm;
1642
1643 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646}
1647
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001648uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001649{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001650 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001651
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001652 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001653
1654 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1655 * adjust the pixel_rate here. */
1656
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001657 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001658 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001659 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001660
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001661 pipe_w = pipe_config->pipe_src_w;
1662 pipe_h = pipe_config->pipe_src_h;
1663
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001664 pfit_w = (pfit_size >> 16) & 0xFFFF;
1665 pfit_h = pfit_size & 0xFFFF;
1666 if (pipe_w < pfit_w)
1667 pipe_w = pfit_w;
1668 if (pipe_h < pfit_h)
1669 pipe_h = pfit_h;
1670
Matt Roper15126882015-12-03 11:37:40 -08001671 if (WARN_ON(!pfit_w || !pfit_h))
1672 return pixel_rate;
1673
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001674 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1675 pfit_w * pfit_h);
1676 }
1677
1678 return pixel_rate;
1679}
1680
Ville Syrjälä37126462013-08-01 16:18:55 +03001681/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001682static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683{
1684 uint64_t ret;
1685
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001686 if (WARN(latency == 0, "Latency value missing\n"))
1687 return UINT_MAX;
1688
Ville Syrjäläac484962016-01-20 21:05:26 +02001689 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1691
1692 return ret;
1693}
1694
Ville Syrjälä37126462013-08-01 16:18:55 +03001695/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001696static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001697 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001698 uint32_t latency)
1699{
1700 uint32_t ret;
1701
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001702 if (WARN(latency == 0, "Latency value missing\n"))
1703 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001704 if (WARN_ON(!pipe_htotal))
1705 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001706
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001707 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001708 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001709 ret = DIV_ROUND_UP(ret, 64) + 2;
1710 return ret;
1711}
1712
Ville Syrjälä23297042013-07-05 11:57:17 +03001713static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001714 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001715{
Matt Roper15126882015-12-03 11:37:40 -08001716 /*
1717 * Neither of these should be possible since this function shouldn't be
1718 * called if the CRTC is off or the plane is invisible. But let's be
1719 * extra paranoid to avoid a potential divide-by-zero if we screw up
1720 * elsewhere in the driver.
1721 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001722 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001723 return 0;
1724 if (WARN_ON(!horiz_pixels))
1725 return 0;
1726
Ville Syrjäläac484962016-01-20 21:05:26 +02001727 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001728}
1729
Imre Deak820c1982013-12-17 14:46:36 +02001730struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001731 uint16_t pri;
1732 uint16_t spr;
1733 uint16_t cur;
1734 uint16_t fbc;
1735};
1736
Ville Syrjälä37126462013-08-01 16:18:55 +03001737/*
1738 * For both WM_PIPE and WM_LP.
1739 * mem_value must be in 0.1us units.
1740 */
Matt Roper7221fc32015-09-24 15:53:08 -07001741static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001742 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001743 uint32_t mem_value,
1744 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001745{
Ville Syrjäläac484962016-01-20 21:05:26 +02001746 int cpp = pstate->base.fb ?
1747 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001748 uint32_t method1, method2;
1749
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001750 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001751 return 0;
1752
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001754
1755 if (!is_lp)
1756 return method1;
1757
Matt Roper7221fc32015-09-24 15:53:08 -07001758 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1759 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001760 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001761 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001762
1763 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001764}
1765
Ville Syrjälä37126462013-08-01 16:18:55 +03001766/*
1767 * For both WM_PIPE and WM_LP.
1768 * mem_value must be in 0.1us units.
1769 */
Matt Roper7221fc32015-09-24 15:53:08 -07001770static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001771 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001772 uint32_t mem_value)
1773{
Ville Syrjäläac484962016-01-20 21:05:26 +02001774 int cpp = pstate->base.fb ?
1775 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001776 uint32_t method1, method2;
1777
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001778 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001779 return 0;
1780
Ville Syrjäläac484962016-01-20 21:05:26 +02001781 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001782 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1783 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001784 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001785 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001786 return min(method1, method2);
1787}
1788
Ville Syrjälä37126462013-08-01 16:18:55 +03001789/*
1790 * For both WM_PIPE and WM_LP.
1791 * mem_value must be in 0.1us units.
1792 */
Matt Roper7221fc32015-09-24 15:53:08 -07001793static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001794 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001795 uint32_t mem_value)
1796{
Matt Roperb2435692016-02-02 22:06:51 -08001797 /*
1798 * We treat the cursor plane as always-on for the purposes of watermark
1799 * calculation. Until we have two-stage watermark programming merged,
1800 * this is necessary to avoid flickering.
1801 */
1802 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001803 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001804
Matt Roperb2435692016-02-02 22:06:51 -08001805 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 return 0;
1807
Matt Roper7221fc32015-09-24 15:53:08 -07001808 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1809 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001810 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811}
1812
Paulo Zanonicca32e92013-05-31 11:45:06 -03001813/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001814static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001815 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001816 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001817{
Ville Syrjäläac484962016-01-20 21:05:26 +02001818 int cpp = pstate->base.fb ?
1819 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001820
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001821 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001822 return 0;
1823
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001824 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001825}
1826
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001827static unsigned int
1828ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001829{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001830 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001831 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001832 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001833 return 768;
1834 else
1835 return 512;
1836}
1837
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001838static unsigned int
1839ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1840 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001841{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001842 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001843 /* BDW primary/sprite plane watermarks */
1844 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001845 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001846 /* IVB/HSW primary/sprite plane watermarks */
1847 return level == 0 ? 127 : 1023;
1848 else if (!is_sprite)
1849 /* ILK/SNB primary plane watermarks */
1850 return level == 0 ? 127 : 511;
1851 else
1852 /* ILK/SNB sprite plane watermarks */
1853 return level == 0 ? 63 : 255;
1854}
1855
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001856static unsigned int
1857ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001858{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001859 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001860 return level == 0 ? 63 : 255;
1861 else
1862 return level == 0 ? 31 : 63;
1863}
1864
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001865static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001866{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001867 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001868 return 31;
1869 else
1870 return 15;
1871}
1872
Ville Syrjälä158ae642013-08-07 13:28:19 +03001873/* Calculate the maximum primary/sprite plane watermark */
1874static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1875 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001876 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001877 enum intel_ddb_partitioning ddb_partitioning,
1878 bool is_sprite)
1879{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001880 struct drm_i915_private *dev_priv = to_i915(dev);
1881 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001882
1883 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001884 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001885 return 0;
1886
1887 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001888 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001889 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001890
1891 /*
1892 * For some reason the non self refresh
1893 * FIFO size is only half of the self
1894 * refresh FIFO size on ILK/SNB.
1895 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001896 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001897 fifo_size /= 2;
1898 }
1899
Ville Syrjälä240264f2013-08-07 13:29:12 +03001900 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901 /* level 0 is always calculated with 1:1 split */
1902 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1903 if (is_sprite)
1904 fifo_size *= 5;
1905 fifo_size /= 6;
1906 } else {
1907 fifo_size /= 2;
1908 }
1909 }
1910
1911 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001912 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001913}
1914
1915/* Calculate the maximum cursor plane watermark */
1916static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001917 int level,
1918 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001919{
1920 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001921 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001922 return 64;
1923
1924 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001925 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926}
1927
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001928static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001929 int level,
1930 const struct intel_wm_config *config,
1931 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001932 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001933{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001934 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1935 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1936 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001937 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001938}
1939
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001940static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001941 int level,
1942 struct ilk_wm_maximums *max)
1943{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001944 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
1945 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
1946 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
1947 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001948}
1949
Ville Syrjäläd9395652013-10-09 19:18:10 +03001950static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001951 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001952 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001953{
1954 bool ret;
1955
1956 /* already determined to be invalid? */
1957 if (!result->enable)
1958 return false;
1959
1960 result->enable = result->pri_val <= max->pri &&
1961 result->spr_val <= max->spr &&
1962 result->cur_val <= max->cur;
1963
1964 ret = result->enable;
1965
1966 /*
1967 * HACK until we can pre-compute everything,
1968 * and thus fail gracefully if LP0 watermarks
1969 * are exceeded...
1970 */
1971 if (level == 0 && !result->enable) {
1972 if (result->pri_val > max->pri)
1973 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1974 level, result->pri_val, max->pri);
1975 if (result->spr_val > max->spr)
1976 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1977 level, result->spr_val, max->spr);
1978 if (result->cur_val > max->cur)
1979 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1980 level, result->cur_val, max->cur);
1981
1982 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1983 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1984 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1985 result->enable = true;
1986 }
1987
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001988 return ret;
1989}
1990
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001991static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07001992 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001993 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07001994 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07001995 struct intel_plane_state *pristate,
1996 struct intel_plane_state *sprstate,
1997 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001998 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001999{
2000 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2001 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2002 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2003
2004 /* WM1+ latency values stored in 0.5us units */
2005 if (level > 0) {
2006 pri_latency *= 5;
2007 spr_latency *= 5;
2008 cur_latency *= 5;
2009 }
2010
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002011 if (pristate) {
2012 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2013 pri_latency, level);
2014 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2015 }
2016
2017 if (sprstate)
2018 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2019
2020 if (curstate)
2021 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2022
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002023 result->enable = true;
2024}
2025
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002026static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002027hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002028{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002029 const struct intel_atomic_state *intel_state =
2030 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002031 const struct drm_display_mode *adjusted_mode =
2032 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002033 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002034
Matt Roperee91a152015-12-03 11:37:39 -08002035 if (!cstate->base.active)
2036 return 0;
2037 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2038 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002039 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002040 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002041
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002042 /* The WM are computed with base on how long it takes to fill a single
2043 * row at the given clock rate, multiplied by 8.
2044 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002045 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2046 adjusted_mode->crtc_clock);
2047 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002048 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002049
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002050 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2051 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002052}
2053
Ville Syrjäläbb726512016-10-31 22:37:24 +02002054static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2055 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002056{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002057 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002058 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002059 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002060 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002061
2062 /* read the first set of memory latencies[0:3] */
2063 val = 0; /* data0 to be programmed to 0 for first set */
2064 mutex_lock(&dev_priv->rps.hw_lock);
2065 ret = sandybridge_pcode_read(dev_priv,
2066 GEN9_PCODE_READ_MEM_LATENCY,
2067 &val);
2068 mutex_unlock(&dev_priv->rps.hw_lock);
2069
2070 if (ret) {
2071 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2072 return;
2073 }
2074
2075 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2076 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2077 GEN9_MEM_LATENCY_LEVEL_MASK;
2078 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2079 GEN9_MEM_LATENCY_LEVEL_MASK;
2080 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2081 GEN9_MEM_LATENCY_LEVEL_MASK;
2082
2083 /* read the second set of memory latencies[4:7] */
2084 val = 1; /* data0 to be programmed to 1 for second set */
2085 mutex_lock(&dev_priv->rps.hw_lock);
2086 ret = sandybridge_pcode_read(dev_priv,
2087 GEN9_PCODE_READ_MEM_LATENCY,
2088 &val);
2089 mutex_unlock(&dev_priv->rps.hw_lock);
2090 if (ret) {
2091 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2092 return;
2093 }
2094
2095 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2096 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2097 GEN9_MEM_LATENCY_LEVEL_MASK;
2098 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2099 GEN9_MEM_LATENCY_LEVEL_MASK;
2100 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2101 GEN9_MEM_LATENCY_LEVEL_MASK;
2102
Vandana Kannan367294b2014-11-04 17:06:46 +00002103 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002104 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2105 * need to be disabled. We make sure to sanitize the values out
2106 * of the punit to satisfy this requirement.
2107 */
2108 for (level = 1; level <= max_level; level++) {
2109 if (wm[level] == 0) {
2110 for (i = level + 1; i <= max_level; i++)
2111 wm[i] = 0;
2112 break;
2113 }
2114 }
2115
2116 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002117 * WaWmMemoryReadLatency:skl
2118 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002119 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002120 * to add 2us to the various latency levels we retrieve from the
2121 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002122 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002123 if (wm[0] == 0) {
2124 wm[0] += 2;
2125 for (level = 1; level <= max_level; level++) {
2126 if (wm[level] == 0)
2127 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002128 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002129 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002130 }
2131
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002132 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002133 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2134
2135 wm[0] = (sskpd >> 56) & 0xFF;
2136 if (wm[0] == 0)
2137 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002138 wm[1] = (sskpd >> 4) & 0xFF;
2139 wm[2] = (sskpd >> 12) & 0xFF;
2140 wm[3] = (sskpd >> 20) & 0x1FF;
2141 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002142 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002143 uint32_t sskpd = I915_READ(MCH_SSKPD);
2144
2145 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2146 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2147 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2148 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002149 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002150 uint32_t mltr = I915_READ(MLTR_ILK);
2151
2152 /* ILK primary LP0 latency is 700 ns */
2153 wm[0] = 7;
2154 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2155 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002156 }
2157}
2158
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002159static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2160 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002161{
2162 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002163 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002164 wm[0] = 13;
2165}
2166
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002167static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2168 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002169{
2170 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002171 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002172 wm[0] = 13;
2173
2174 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002175 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002176 wm[3] *= 2;
2177}
2178
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002179int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002180{
2181 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002182 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002183 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002184 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002185 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002186 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002187 return 3;
2188 else
2189 return 2;
2190}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002191
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002192static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002193 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002194 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002195{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002196 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002197
2198 for (level = 0; level <= max_level; level++) {
2199 unsigned int latency = wm[level];
2200
2201 if (latency == 0) {
2202 DRM_ERROR("%s WM%d latency not provided\n",
2203 name, level);
2204 continue;
2205 }
2206
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002207 /*
2208 * - latencies are in us on gen9.
2209 * - before then, WM1+ latency values are in 0.5us units
2210 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002211 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002212 latency *= 10;
2213 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002214 latency *= 5;
2215
2216 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2217 name, level, wm[level],
2218 latency / 10, latency % 10);
2219 }
2220}
2221
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002222static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2223 uint16_t wm[5], uint16_t min)
2224{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002225 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002226
2227 if (wm[0] >= min)
2228 return false;
2229
2230 wm[0] = max(wm[0], min);
2231 for (level = 1; level <= max_level; level++)
2232 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2233
2234 return true;
2235}
2236
Ville Syrjäläbb726512016-10-31 22:37:24 +02002237static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002238{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002239 bool changed;
2240
2241 /*
2242 * The BIOS provided WM memory latency values are often
2243 * inadequate for high resolution displays. Adjust them.
2244 */
2245 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2246 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2247 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2248
2249 if (!changed)
2250 return;
2251
2252 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002253 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2254 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2255 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002256}
2257
Ville Syrjäläbb726512016-10-31 22:37:24 +02002258static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002259{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002260 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002261
2262 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2263 sizeof(dev_priv->wm.pri_latency));
2264 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2265 sizeof(dev_priv->wm.pri_latency));
2266
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002267 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002268 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002269
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002270 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2271 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2272 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002273
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002274 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002275 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002276}
2277
Ville Syrjäläbb726512016-10-31 22:37:24 +02002278static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002279{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002280 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002281 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002282}
2283
Matt Ropered4a6a72016-02-23 17:20:13 -08002284static bool ilk_validate_pipe_wm(struct drm_device *dev,
2285 struct intel_pipe_wm *pipe_wm)
2286{
2287 /* LP0 watermark maximums depend on this pipe alone */
2288 const struct intel_wm_config config = {
2289 .num_pipes_active = 1,
2290 .sprites_enabled = pipe_wm->sprites_enabled,
2291 .sprites_scaled = pipe_wm->sprites_scaled,
2292 };
2293 struct ilk_wm_maximums max;
2294
2295 /* LP0 watermarks always use 1/2 DDB partitioning */
2296 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2297
2298 /* At least LP0 must be valid */
2299 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2300 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2301 return false;
2302 }
2303
2304 return true;
2305}
2306
Matt Roper261a27d2015-10-08 15:28:25 -07002307/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002308static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002309{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002310 struct drm_atomic_state *state = cstate->base.state;
2311 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002312 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002313 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002314 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002315 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002316 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002317 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002318 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002319 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002320 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002321
Matt Ropere8f1f022016-05-12 07:05:55 -07002322 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002323
Matt Roper43d59ed2015-09-24 15:53:07 -07002324 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002325 struct intel_plane_state *ps;
2326
2327 ps = intel_atomic_get_existing_plane_state(state,
2328 intel_plane);
2329 if (!ps)
2330 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002331
2332 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002333 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002334 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002335 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002336 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002337 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002338 }
2339
Matt Ropered4a6a72016-02-23 17:20:13 -08002340 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002341 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002342 pipe_wm->sprites_enabled = sprstate->base.visible;
2343 pipe_wm->sprites_scaled = sprstate->base.visible &&
2344 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2345 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346 }
2347
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002348 usable_level = max_level;
2349
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002350 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002351 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002352 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002353
2354 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002355 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002356 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002357
Matt Roper86c8bbb2015-09-24 15:53:16 -07002358 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002359 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2360
2361 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2362 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002363
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002364 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002365 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002366
Matt Ropered4a6a72016-02-23 17:20:13 -08002367 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002368 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002369
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002370 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002371
2372 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002373 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002374
Matt Roper86c8bbb2015-09-24 15:53:16 -07002375 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002376 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002377
2378 /*
2379 * Disable any watermark level that exceeds the
2380 * register maximums since such watermarks are
2381 * always invalid.
2382 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002383 if (level > usable_level)
2384 continue;
2385
2386 if (ilk_validate_wm_level(level, &max, wm))
2387 pipe_wm->wm[level] = *wm;
2388 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002389 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002390 }
2391
Matt Roper86c8bbb2015-09-24 15:53:16 -07002392 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002393}
2394
2395/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002396 * Build a set of 'intermediate' watermark values that satisfy both the old
2397 * state and the new state. These can be programmed to the hardware
2398 * immediately.
2399 */
2400static int ilk_compute_intermediate_wm(struct drm_device *dev,
2401 struct intel_crtc *intel_crtc,
2402 struct intel_crtc_state *newstate)
2403{
Matt Ropere8f1f022016-05-12 07:05:55 -07002404 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002405 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002406 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002407
2408 /*
2409 * Start with the final, target watermarks, then combine with the
2410 * currently active watermarks to get values that are safe both before
2411 * and after the vblank.
2412 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002413 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002414 a->pipe_enabled |= b->pipe_enabled;
2415 a->sprites_enabled |= b->sprites_enabled;
2416 a->sprites_scaled |= b->sprites_scaled;
2417
2418 for (level = 0; level <= max_level; level++) {
2419 struct intel_wm_level *a_wm = &a->wm[level];
2420 const struct intel_wm_level *b_wm = &b->wm[level];
2421
2422 a_wm->enable &= b_wm->enable;
2423 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2424 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2425 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2426 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2427 }
2428
2429 /*
2430 * We need to make sure that these merged watermark values are
2431 * actually a valid configuration themselves. If they're not,
2432 * there's no safe way to transition from the old state to
2433 * the new state, so we need to fail the atomic transaction.
2434 */
2435 if (!ilk_validate_pipe_wm(dev, a))
2436 return -EINVAL;
2437
2438 /*
2439 * If our intermediate WM are identical to the final WM, then we can
2440 * omit the post-vblank programming; only update if it's different.
2441 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002442 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002443 newstate->wm.need_postvbl_update = false;
2444
2445 return 0;
2446}
2447
2448/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002449 * Merge the watermarks from all active pipes for a specific level.
2450 */
2451static void ilk_merge_wm_level(struct drm_device *dev,
2452 int level,
2453 struct intel_wm_level *ret_wm)
2454{
2455 const struct intel_crtc *intel_crtc;
2456
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002457 ret_wm->enable = true;
2458
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002459 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002460 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002461 const struct intel_wm_level *wm = &active->wm[level];
2462
2463 if (!active->pipe_enabled)
2464 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002465
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002466 /*
2467 * The watermark values may have been used in the past,
2468 * so we must maintain them in the registers for some
2469 * time even if the level is now disabled.
2470 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002471 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002472 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002473
2474 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2475 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2476 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2477 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2478 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002479}
2480
2481/*
2482 * Merge all low power watermarks for all active pipes.
2483 */
2484static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002485 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002486 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002487 struct intel_pipe_wm *merged)
2488{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002489 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002490 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002491 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002492
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002493 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002494 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002495 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002496 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002497
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002498 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002499 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002500
2501 /* merge each WM1+ level */
2502 for (level = 1; level <= max_level; level++) {
2503 struct intel_wm_level *wm = &merged->wm[level];
2504
2505 ilk_merge_wm_level(dev, level, wm);
2506
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002507 if (level > last_enabled_level)
2508 wm->enable = false;
2509 else if (!ilk_validate_wm_level(level, max, wm))
2510 /* make sure all following levels get disabled */
2511 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002512
2513 /*
2514 * The spec says it is preferred to disable
2515 * FBC WMs instead of disabling a WM level.
2516 */
2517 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002518 if (wm->enable)
2519 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002520 wm->fbc_val = 0;
2521 }
2522 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002523
2524 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2525 /*
2526 * FIXME this is racy. FBC might get enabled later.
2527 * What we should check here is whether FBC can be
2528 * enabled sometime later.
2529 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002530 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002531 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002532 for (level = 2; level <= max_level; level++) {
2533 struct intel_wm_level *wm = &merged->wm[level];
2534
2535 wm->enable = false;
2536 }
2537 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002538}
2539
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002540static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2541{
2542 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2543 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2544}
2545
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002546/* The value we need to program into the WM_LPx latency field */
2547static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2548{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002549 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002550
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002551 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002552 return 2 * level;
2553 else
2554 return dev_priv->wm.pri_latency[level];
2555}
2556
Imre Deak820c1982013-12-17 14:46:36 +02002557static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002558 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002559 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002560 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002561{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002562 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002563 struct intel_crtc *intel_crtc;
2564 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565
Ville Syrjälä0362c782013-10-09 19:17:57 +03002566 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002567 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002568
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002569 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002571 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002572
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002573 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002574
Ville Syrjälä0362c782013-10-09 19:17:57 +03002575 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002576
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002577 /*
2578 * Maintain the watermark values even if the level is
2579 * disabled. Doing otherwise could cause underruns.
2580 */
2581 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002582 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002583 (r->pri_val << WM1_LP_SR_SHIFT) |
2584 r->cur_val;
2585
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002586 if (r->enable)
2587 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2588
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002589 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002590 results->wm_lp[wm_lp - 1] |=
2591 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2592 else
2593 results->wm_lp[wm_lp - 1] |=
2594 r->fbc_val << WM1_LP_FBC_SHIFT;
2595
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002596 /*
2597 * Always set WM1S_LP_EN when spr_val != 0, even if the
2598 * level is disabled. Doing otherwise could cause underruns.
2599 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002600 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002601 WARN_ON(wm_lp != 1);
2602 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2603 } else
2604 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002606
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002607 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002608 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002609 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002610 const struct intel_wm_level *r =
2611 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002612
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002613 if (WARN_ON(!r->enable))
2614 continue;
2615
Matt Ropered4a6a72016-02-23 17:20:13 -08002616 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002617
2618 results->wm_pipe[pipe] =
2619 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2620 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2621 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002622 }
2623}
2624
Paulo Zanoni861f3382013-05-31 10:19:21 -03002625/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2626 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002627static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002628 struct intel_pipe_wm *r1,
2629 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002630{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002631 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002632 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002633
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002634 for (level = 1; level <= max_level; level++) {
2635 if (r1->wm[level].enable)
2636 level1 = level;
2637 if (r2->wm[level].enable)
2638 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002639 }
2640
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002641 if (level1 == level2) {
2642 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002643 return r2;
2644 else
2645 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002646 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002647 return r1;
2648 } else {
2649 return r2;
2650 }
2651}
2652
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002653/* dirty bits used to track which watermarks need changes */
2654#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2655#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2656#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2657#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2658#define WM_DIRTY_FBC (1 << 24)
2659#define WM_DIRTY_DDB (1 << 25)
2660
Damien Lespiau055e3932014-08-18 13:49:10 +01002661static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002662 const struct ilk_wm_values *old,
2663 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002664{
2665 unsigned int dirty = 0;
2666 enum pipe pipe;
2667 int wm_lp;
2668
Damien Lespiau055e3932014-08-18 13:49:10 +01002669 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002670 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2671 dirty |= WM_DIRTY_LINETIME(pipe);
2672 /* Must disable LP1+ watermarks too */
2673 dirty |= WM_DIRTY_LP_ALL;
2674 }
2675
2676 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2677 dirty |= WM_DIRTY_PIPE(pipe);
2678 /* Must disable LP1+ watermarks too */
2679 dirty |= WM_DIRTY_LP_ALL;
2680 }
2681 }
2682
2683 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2684 dirty |= WM_DIRTY_FBC;
2685 /* Must disable LP1+ watermarks too */
2686 dirty |= WM_DIRTY_LP_ALL;
2687 }
2688
2689 if (old->partitioning != new->partitioning) {
2690 dirty |= WM_DIRTY_DDB;
2691 /* Must disable LP1+ watermarks too */
2692 dirty |= WM_DIRTY_LP_ALL;
2693 }
2694
2695 /* LP1+ watermarks already deemed dirty, no need to continue */
2696 if (dirty & WM_DIRTY_LP_ALL)
2697 return dirty;
2698
2699 /* Find the lowest numbered LP1+ watermark in need of an update... */
2700 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2701 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2702 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2703 break;
2704 }
2705
2706 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2707 for (; wm_lp <= 3; wm_lp++)
2708 dirty |= WM_DIRTY_LP(wm_lp);
2709
2710 return dirty;
2711}
2712
Ville Syrjälä8553c182013-12-05 15:51:39 +02002713static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2714 unsigned int dirty)
2715{
Imre Deak820c1982013-12-17 14:46:36 +02002716 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002717 bool changed = false;
2718
2719 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2720 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2721 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2722 changed = true;
2723 }
2724 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2725 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2726 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2727 changed = true;
2728 }
2729 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2730 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2731 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2732 changed = true;
2733 }
2734
2735 /*
2736 * Don't touch WM1S_LP_EN here.
2737 * Doing so could cause underruns.
2738 */
2739
2740 return changed;
2741}
2742
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002743/*
2744 * The spec says we shouldn't write when we don't need, because every write
2745 * causes WMs to be re-evaluated, expending some power.
2746 */
Imre Deak820c1982013-12-17 14:46:36 +02002747static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2748 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002749{
Imre Deak820c1982013-12-17 14:46:36 +02002750 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002751 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002752 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002753
Damien Lespiau055e3932014-08-18 13:49:10 +01002754 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002755 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002756 return;
2757
Ville Syrjälä8553c182013-12-05 15:51:39 +02002758 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002759
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002760 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002761 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002762 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002763 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002764 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002765 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2766
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002767 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002768 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002769 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002770 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002771 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002772 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2773
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002774 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002775 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002776 val = I915_READ(WM_MISC);
2777 if (results->partitioning == INTEL_DDB_PART_1_2)
2778 val &= ~WM_MISC_DATA_PARTITION_5_6;
2779 else
2780 val |= WM_MISC_DATA_PARTITION_5_6;
2781 I915_WRITE(WM_MISC, val);
2782 } else {
2783 val = I915_READ(DISP_ARB_CTL2);
2784 if (results->partitioning == INTEL_DDB_PART_1_2)
2785 val &= ~DISP_DATA_PARTITION_5_6;
2786 else
2787 val |= DISP_DATA_PARTITION_5_6;
2788 I915_WRITE(DISP_ARB_CTL2, val);
2789 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002790 }
2791
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002792 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002793 val = I915_READ(DISP_ARB_CTL);
2794 if (results->enable_fbc_wm)
2795 val &= ~DISP_FBC_WM_DIS;
2796 else
2797 val |= DISP_FBC_WM_DIS;
2798 I915_WRITE(DISP_ARB_CTL, val);
2799 }
2800
Imre Deak954911e2013-12-17 14:46:34 +02002801 if (dirty & WM_DIRTY_LP(1) &&
2802 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2803 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2804
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002805 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002806 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2807 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2808 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2809 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2810 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002811
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002812 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002813 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002814 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002815 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002816 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002817 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002818
2819 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002820}
2821
Matt Ropered4a6a72016-02-23 17:20:13 -08002822bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002823{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002824 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002825
2826 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2827}
2828
Lyude656d1b82016-08-17 15:55:54 -04002829#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002830
Matt Roper024c9042015-09-24 15:53:11 -07002831/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002832 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2833 * so assume we'll always need it in order to avoid underruns.
2834 */
2835static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2836{
2837 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2838
2839 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2840 IS_KABYLAKE(dev_priv))
2841 return true;
2842
2843 return false;
2844}
2845
Paulo Zanoni56feca92016-09-22 18:00:28 -03002846static bool
2847intel_has_sagv(struct drm_i915_private *dev_priv)
2848{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002849 if (IS_KABYLAKE(dev_priv))
2850 return true;
2851
2852 if (IS_SKYLAKE(dev_priv) &&
2853 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2854 return true;
2855
2856 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002857}
2858
Lyude656d1b82016-08-17 15:55:54 -04002859/*
2860 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2861 * depending on power and performance requirements. The display engine access
2862 * to system memory is blocked during the adjustment time. Because of the
2863 * blocking time, having this enabled can cause full system hangs and/or pipe
2864 * underruns if we don't meet all of the following requirements:
2865 *
2866 * - <= 1 pipe enabled
2867 * - All planes can enable watermarks for latencies >= SAGV engine block time
2868 * - We're not using an interlaced display configuration
2869 */
2870int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002871intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002872{
2873 int ret;
2874
Paulo Zanoni56feca92016-09-22 18:00:28 -03002875 if (!intel_has_sagv(dev_priv))
2876 return 0;
2877
2878 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002879 return 0;
2880
2881 DRM_DEBUG_KMS("Enabling the SAGV\n");
2882 mutex_lock(&dev_priv->rps.hw_lock);
2883
2884 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2885 GEN9_SAGV_ENABLE);
2886
2887 /* We don't need to wait for the SAGV when enabling */
2888 mutex_unlock(&dev_priv->rps.hw_lock);
2889
2890 /*
2891 * Some skl systems, pre-release machines in particular,
2892 * don't actually have an SAGV.
2893 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002894 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002895 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002896 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002897 return 0;
2898 } else if (ret < 0) {
2899 DRM_ERROR("Failed to enable the SAGV\n");
2900 return ret;
2901 }
2902
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002903 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002904 return 0;
2905}
2906
2907static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002908intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002909{
2910 int ret;
2911 uint32_t temp = GEN9_SAGV_DISABLE;
2912
2913 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2914 &temp);
2915 if (ret)
2916 return ret;
2917 else
2918 return temp & GEN9_SAGV_IS_DISABLED;
2919}
2920
2921int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002922intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002923{
2924 int ret, result;
2925
Paulo Zanoni56feca92016-09-22 18:00:28 -03002926 if (!intel_has_sagv(dev_priv))
2927 return 0;
2928
2929 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002930 return 0;
2931
2932 DRM_DEBUG_KMS("Disabling the SAGV\n");
2933 mutex_lock(&dev_priv->rps.hw_lock);
2934
2935 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002936 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002937 mutex_unlock(&dev_priv->rps.hw_lock);
2938
2939 if (ret == -ETIMEDOUT) {
2940 DRM_ERROR("Request to disable SAGV timed out\n");
2941 return -ETIMEDOUT;
2942 }
2943
2944 /*
2945 * Some skl systems, pre-release machines in particular,
2946 * don't actually have an SAGV.
2947 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002948 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002949 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002950 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002951 return 0;
2952 } else if (result < 0) {
2953 DRM_ERROR("Failed to disable the SAGV\n");
2954 return result;
2955 }
2956
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002957 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002958 return 0;
2959}
2960
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002961bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04002962{
2963 struct drm_device *dev = state->dev;
2964 struct drm_i915_private *dev_priv = to_i915(dev);
2965 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002966 struct intel_crtc *crtc;
2967 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02002968 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04002969 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02002970 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04002971
Paulo Zanoni56feca92016-09-22 18:00:28 -03002972 if (!intel_has_sagv(dev_priv))
2973 return false;
2974
Lyude656d1b82016-08-17 15:55:54 -04002975 /*
2976 * SKL workaround: bspec recommends we disable the SAGV when we have
2977 * more then one pipe enabled
2978 *
2979 * If there are no active CRTCs, no additional checks need be performed
2980 */
2981 if (hweight32(intel_state->active_crtcs) == 0)
2982 return true;
2983 else if (hweight32(intel_state->active_crtcs) > 1)
2984 return false;
2985
2986 /* Since we're now guaranteed to only have one active CRTC... */
2987 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02002988 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02002989 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04002990
Paulo Zanonic89cadd2016-10-10 17:30:59 -03002991 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04002992 return false;
2993
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002994 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02002995 struct skl_plane_wm *wm =
2996 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002997
Lyude656d1b82016-08-17 15:55:54 -04002998 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02002999 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003000 continue;
3001
3002 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003003 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003004 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003005 { }
3006
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003007 latency = dev_priv->wm.skl_latency[level];
3008
3009 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003010 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003011 I915_FORMAT_MOD_X_TILED)
3012 latency += 15;
3013
Lyude656d1b82016-08-17 15:55:54 -04003014 /*
3015 * If any of the planes on this pipe don't enable wm levels
3016 * that incur memory latencies higher then 30µs we can't enable
3017 * the SAGV
3018 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003019 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003020 return false;
3021 }
3022
3023 return true;
3024}
3025
Damien Lespiaub9cec072014-11-04 17:06:43 +00003026static void
3027skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003028 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003029 struct skl_ddb_entry *alloc, /* out */
3030 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003031{
Matt Roperc107acf2016-05-12 07:06:01 -07003032 struct drm_atomic_state *state = cstate->base.state;
3033 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3034 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003035 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003036 unsigned int pipe_size, ddb_size;
3037 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003038
Matt Ropera6d3460e2016-05-12 07:06:04 -07003039 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003040 alloc->start = 0;
3041 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003042 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003043 return;
3044 }
3045
Matt Ropera6d3460e2016-05-12 07:06:04 -07003046 if (intel_state->active_pipe_changes)
3047 *num_active = hweight32(intel_state->active_crtcs);
3048 else
3049 *num_active = hweight32(dev_priv->active_crtcs);
3050
Deepak M6f3fff62016-09-15 15:01:10 +05303051 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3052 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003053
3054 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3055
Matt Roperc107acf2016-05-12 07:06:01 -07003056 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003057 * If the state doesn't change the active CRTC's, then there's
3058 * no need to recalculate; the existing pipe allocation limits
3059 * should remain unchanged. Note that we're safe from racing
3060 * commits since any racing commit that changes the active CRTC
3061 * list would need to grab _all_ crtc locks, including the one
3062 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003063 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003064 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003065 /*
3066 * alloc may be cleared by clear_intel_crtc_state,
3067 * copy from old state to be sure
3068 */
3069 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003070 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003071 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003072
3073 nth_active_pipe = hweight32(intel_state->active_crtcs &
3074 (drm_crtc_mask(for_crtc) - 1));
3075 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3076 alloc->start = nth_active_pipe * ddb_size / *num_active;
3077 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003078}
3079
Matt Roperc107acf2016-05-12 07:06:01 -07003080static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003081{
Matt Roperc107acf2016-05-12 07:06:01 -07003082 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003083 return 32;
3084
3085 return 8;
3086}
3087
Damien Lespiaua269c582014-11-04 17:06:49 +00003088static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3089{
3090 entry->start = reg & 0x3ff;
3091 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003092 if (entry->end)
3093 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003094}
3095
Damien Lespiau08db6652014-11-04 17:06:52 +00003096void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3097 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003098{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003099 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003100
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003101 memset(ddb, 0, sizeof(*ddb));
3102
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003103 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003104 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003105 enum plane_id plane_id;
3106 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003107
3108 power_domain = POWER_DOMAIN_PIPE(pipe);
3109 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003110 continue;
3111
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003112 for_each_plane_id_on_crtc(crtc, plane_id) {
3113 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003114
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003115 if (plane_id != PLANE_CURSOR)
3116 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3117 else
3118 val = I915_READ(CUR_BUF_CFG(pipe));
3119
3120 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3121 }
Imre Deak4d800032016-02-17 16:31:29 +02003122
3123 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003124 }
3125}
3126
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003127/*
3128 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3129 * The bspec defines downscale amount as:
3130 *
3131 * """
3132 * Horizontal down scale amount = maximum[1, Horizontal source size /
3133 * Horizontal destination size]
3134 * Vertical down scale amount = maximum[1, Vertical source size /
3135 * Vertical destination size]
3136 * Total down scale amount = Horizontal down scale amount *
3137 * Vertical down scale amount
3138 * """
3139 *
3140 * Return value is provided in 16.16 fixed point form to retain fractional part.
3141 * Caller should take care of dividing & rounding off the value.
3142 */
3143static uint32_t
3144skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3145{
3146 uint32_t downscale_h, downscale_w;
3147 uint32_t src_w, src_h, dst_w, dst_h;
3148
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003149 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003150 return DRM_PLANE_HELPER_NO_SCALING;
3151
3152 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003153 src_w = drm_rect_width(&pstate->base.src);
3154 src_h = drm_rect_height(&pstate->base.src);
3155 dst_w = drm_rect_width(&pstate->base.dst);
3156 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003157 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003158 swap(dst_w, dst_h);
3159
3160 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3161 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3162
3163 /* Provide result in 16.16 fixed point */
3164 return (uint64_t)downscale_w * downscale_h >> 16;
3165}
3166
Damien Lespiaub9cec072014-11-04 17:06:43 +00003167static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003168skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3169 const struct drm_plane_state *pstate,
3170 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003171{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003172 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003173 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003174 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003175 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003176 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3177
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003178 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003179 return 0;
3180 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3181 return 0;
3182 if (y && format != DRM_FORMAT_NV12)
3183 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003184
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003185 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3186 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003187
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003188 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003189 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003190
3191 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003192 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003193 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003194 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003195 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003196 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003197 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003198 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003199 } else {
3200 /* for packed formats */
3201 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003202 }
3203
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003204 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3205
3206 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003207}
3208
3209/*
3210 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3211 * a 8192x4096@32bpp framebuffer:
3212 * 3 * 4096 * 8192 * 4 < 2^32
3213 */
3214static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003215skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3216 unsigned *plane_data_rate,
3217 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003218{
Matt Roper9c74d822016-05-12 07:05:58 -07003219 struct drm_crtc_state *cstate = &intel_cstate->base;
3220 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003221 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003222 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003223 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003224
3225 if (WARN_ON(!state))
3226 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003227
Matt Ropera1de91e2016-05-12 07:05:57 -07003228 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003229 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003230 enum plane_id plane_id = to_intel_plane(plane)->id;
3231 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003232
Matt Ropera6d3460e2016-05-12 07:06:04 -07003233 /* packed/uv */
3234 rate = skl_plane_relative_data_rate(intel_cstate,
3235 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003236 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003237
3238 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003239
Matt Ropera6d3460e2016-05-12 07:06:04 -07003240 /* y-plane */
3241 rate = skl_plane_relative_data_rate(intel_cstate,
3242 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003243 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003244
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003245 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003246 }
3247
3248 return total_data_rate;
3249}
3250
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003251static uint16_t
3252skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3253 const int y)
3254{
3255 struct drm_framebuffer *fb = pstate->fb;
3256 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3257 uint32_t src_w, src_h;
3258 uint32_t min_scanlines = 8;
3259 uint8_t plane_bpp;
3260
3261 if (WARN_ON(!fb))
3262 return 0;
3263
3264 /* For packed formats, no y-plane, return 0 */
3265 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3266 return 0;
3267
3268 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003269 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3270 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003271 return 8;
3272
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003273 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3274 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003275
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003276 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003277 swap(src_w, src_h);
3278
3279 /* Halve UV plane width and height for NV12 */
3280 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3281 src_w /= 2;
3282 src_h /= 2;
3283 }
3284
3285 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3286 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3287 else
3288 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3289
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003290 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003291 switch (plane_bpp) {
3292 case 1:
3293 min_scanlines = 32;
3294 break;
3295 case 2:
3296 min_scanlines = 16;
3297 break;
3298 case 4:
3299 min_scanlines = 8;
3300 break;
3301 case 8:
3302 min_scanlines = 4;
3303 break;
3304 default:
3305 WARN(1, "Unsupported pixel depth %u for rotation",
3306 plane_bpp);
3307 min_scanlines = 32;
3308 }
3309 }
3310
3311 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3312}
3313
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003314static void
3315skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3316 uint16_t *minimum, uint16_t *y_minimum)
3317{
3318 const struct drm_plane_state *pstate;
3319 struct drm_plane *plane;
3320
3321 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003322 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003323
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003324 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003325 continue;
3326
3327 if (!pstate->visible)
3328 continue;
3329
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003330 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3331 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003332 }
3333
3334 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3335}
3336
Matt Roperc107acf2016-05-12 07:06:01 -07003337static int
Matt Roper024c9042015-09-24 15:53:11 -07003338skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003339 struct skl_ddb_allocation *ddb /* out */)
3340{
Matt Roperc107acf2016-05-12 07:06:01 -07003341 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003342 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003343 struct drm_device *dev = crtc->dev;
3344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3345 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003346 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003347 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003348 uint16_t minimum[I915_MAX_PLANES] = {};
3349 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003350 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003351 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003352 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003353 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3354 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003355
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003356 /* Clear the partitioning for disabled planes. */
3357 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3358 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3359
Matt Ropera6d3460e2016-05-12 07:06:04 -07003360 if (WARN_ON(!state))
3361 return 0;
3362
Matt Roperc107acf2016-05-12 07:06:01 -07003363 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003364 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003365 return 0;
3366 }
3367
Matt Ropera6d3460e2016-05-12 07:06:04 -07003368 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003369 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003370 if (alloc_size == 0) {
3371 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003372 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003373 }
3374
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003375 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003376
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003377 /*
3378 * 1. Allocate the mininum required blocks for each active plane
3379 * and allocate the cursor, it doesn't require extra allocation
3380 * proportional to the data rate.
3381 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003382
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003383 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3384 alloc_size -= minimum[plane_id];
3385 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003386 }
3387
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003388 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3389 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3390
Damien Lespiaub9cec072014-11-04 17:06:43 +00003391 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003392 * 2. Distribute the remaining space in proportion to the amount of
3393 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003394 *
3395 * FIXME: we may not allocate every single block here.
3396 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003397 total_data_rate = skl_get_total_relative_data_rate(cstate,
3398 plane_data_rate,
3399 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003400 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003401 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003402
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003403 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003404 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003405 unsigned int data_rate, y_data_rate;
3406 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003407
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003408 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003409 continue;
3410
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003411 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003412
3413 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003414 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003415 * promote the expression to 64 bits to avoid overflowing, the
3416 * result is < available as data_rate / total_data_rate < 1
3417 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003418 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003419 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3420 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003421
Matt Roperc107acf2016-05-12 07:06:01 -07003422 /* Leave disabled planes at (0,0) */
3423 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003424 ddb->plane[pipe][plane_id].start = start;
3425 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003426 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003427
3428 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003429
3430 /*
3431 * allocation for y_plane part of planar format:
3432 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003433 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003434
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003435 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003436 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3437 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003438
Matt Roperc107acf2016-05-12 07:06:01 -07003439 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003440 ddb->y_plane[pipe][plane_id].start = start;
3441 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003442 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003443
Matt Ropera1de91e2016-05-12 07:05:57 -07003444 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003445 }
3446
Matt Roperc107acf2016-05-12 07:06:01 -07003447 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003448}
3449
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003450/*
3451 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003452 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003453 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3454 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3455*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003456static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003457{
3458 uint32_t wm_intermediate_val, ret;
3459
3460 if (latency == 0)
3461 return UINT_MAX;
3462
Ville Syrjäläac484962016-01-20 21:05:26 +02003463 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003464 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3465
3466 return ret;
3467}
3468
3469static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003470 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003471{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003472 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003473 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003474
3475 if (latency == 0)
3476 return UINT_MAX;
3477
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003478 wm_intermediate_val = latency * pixel_rate;
3479 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003480 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003481
3482 return ret;
3483}
3484
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003485static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3486 struct intel_plane_state *pstate)
3487{
3488 uint64_t adjusted_pixel_rate;
3489 uint64_t downscale_amount;
3490 uint64_t pixel_rate;
3491
3492 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003493 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003494 return 0;
3495
3496 /*
3497 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3498 * with additional adjustments for plane-specific scaling.
3499 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003500 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003501 downscale_amount = skl_plane_downscale_amount(pstate);
3502
3503 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3504 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3505
3506 return pixel_rate;
3507}
3508
Matt Roper55994c22016-05-12 07:06:08 -07003509static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3510 struct intel_crtc_state *cstate,
3511 struct intel_plane_state *intel_pstate,
3512 uint16_t ddb_allocation,
3513 int level,
3514 uint16_t *out_blocks, /* out */
3515 uint8_t *out_lines, /* out */
3516 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003517{
Matt Roper33815fa2016-05-12 07:06:05 -07003518 struct drm_plane_state *pstate = &intel_pstate->base;
3519 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003520 uint32_t latency = dev_priv->wm.skl_latency[level];
3521 uint32_t method1, method2;
3522 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3523 uint32_t res_blocks, res_lines;
3524 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003525 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003526 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003527 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003528 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003529 struct intel_atomic_state *state =
3530 to_intel_atomic_state(cstate->base.state);
3531 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003532
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003533 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003534 *enabled = false;
3535 return 0;
3536 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003537
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003538 if (apply_memory_bw_wa && fb->modifier == I915_FORMAT_MOD_X_TILED)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003539 latency += 15;
3540
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003541 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3542 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003543
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003544 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003545 swap(width, height);
3546
Ville Syrjäläac484962016-01-20 21:05:26 +02003547 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003548 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3549
Dave Airlie61d0a042016-10-25 16:35:20 +10003550 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003551 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3552 drm_format_plane_cpp(fb->pixel_format, 1) :
3553 drm_format_plane_cpp(fb->pixel_format, 0);
3554
3555 switch (cpp) {
3556 case 1:
3557 y_min_scanlines = 16;
3558 break;
3559 case 2:
3560 y_min_scanlines = 8;
3561 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003562 case 4:
3563 y_min_scanlines = 4;
3564 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003565 default:
3566 MISSING_CASE(cpp);
3567 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003568 }
3569 } else {
3570 y_min_scanlines = 4;
3571 }
3572
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003573 if (apply_memory_bw_wa)
3574 y_min_scanlines *= 2;
3575
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003576 plane_bytes_per_line = width * cpp;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003577 if (fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3578 fb->modifier == I915_FORMAT_MOD_Yf_TILED) {
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003579 plane_blocks_per_line =
3580 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3581 plane_blocks_per_line /= y_min_scanlines;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003582 } else if (fb->modifier == DRM_FORMAT_MOD_NONE) {
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003583 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3584 + 1;
3585 } else {
3586 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3587 }
3588
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003589 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3590 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003591 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003592 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003593 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003594
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003595 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3596
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003597 if (fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3598 fb->modifier == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003599 selected_result = max(method2, y_tile_minimum);
3600 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003601 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3602 (plane_bytes_per_line / 512 < 1))
3603 selected_result = method2;
3604 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003605 selected_result = min(method1, method2);
3606 else
3607 selected_result = method1;
3608 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003609
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003610 res_blocks = selected_result + 1;
3611 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003612
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003613 if (level >= 1 && level <= 7) {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003614 if (fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3615 fb->modifier == I915_FORMAT_MOD_Yf_TILED) {
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003616 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003617 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003618 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003619 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003620 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003621 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003622
Matt Roper55994c22016-05-12 07:06:08 -07003623 if (res_blocks >= ddb_allocation || res_lines > 31) {
3624 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003625
3626 /*
3627 * If there are no valid level 0 watermarks, then we can't
3628 * support this display configuration.
3629 */
3630 if (level) {
3631 return 0;
3632 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003633 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003634
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003635 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3636 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3637 plane->base.id, plane->name,
3638 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003639 return -EINVAL;
3640 }
Matt Roper55994c22016-05-12 07:06:08 -07003641 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003642
3643 *out_blocks = res_blocks;
3644 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003645 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003646
Matt Roper55994c22016-05-12 07:06:08 -07003647 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003648}
3649
Matt Roperf4a96752016-05-12 07:06:06 -07003650static int
3651skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3652 struct skl_ddb_allocation *ddb,
3653 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003654 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003655 int level,
3656 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003657{
Matt Roperf4a96752016-05-12 07:06:06 -07003658 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003659 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003660 struct drm_plane *plane = &intel_plane->base;
3661 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003662 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003663 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003664 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003665
3666 if (state)
3667 intel_pstate =
3668 intel_atomic_get_existing_plane_state(state,
3669 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003670
Matt Roperf4a96752016-05-12 07:06:06 -07003671 /*
Lyudea62163e2016-10-04 14:28:20 -04003672 * Note: If we start supporting multiple pending atomic commits against
3673 * the same planes/CRTC's in the future, plane->state will no longer be
3674 * the correct pre-state to use for the calculations here and we'll
3675 * need to change where we get the 'unchanged' plane data from.
3676 *
3677 * For now this is fine because we only allow one queued commit against
3678 * a CRTC. Even if the plane isn't modified by this transaction and we
3679 * don't have a plane lock, we still have the CRTC's lock, so we know
3680 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003681 */
Lyudea62163e2016-10-04 14:28:20 -04003682 if (!intel_pstate)
3683 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003684
Lyudea62163e2016-10-04 14:28:20 -04003685 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003686
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003687 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003688
Lyudea62163e2016-10-04 14:28:20 -04003689 ret = skl_compute_plane_wm(dev_priv,
3690 cstate,
3691 intel_pstate,
3692 ddb_blocks,
3693 level,
3694 &result->plane_res_b,
3695 &result->plane_res_l,
3696 &result->plane_en);
3697 if (ret)
3698 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003699
3700 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003701}
3702
Damien Lespiau407b50f2014-11-04 17:06:57 +00003703static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003704skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003705{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003706 uint32_t pixel_rate;
3707
Matt Roper024c9042015-09-24 15:53:11 -07003708 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003709 return 0;
3710
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003711 pixel_rate = ilk_pipe_pixel_rate(cstate);
3712
3713 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003714 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003715
Matt Roper024c9042015-09-24 15:53:11 -07003716 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003717 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003718}
3719
Matt Roper024c9042015-09-24 15:53:11 -07003720static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003721 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003722{
Matt Roper024c9042015-09-24 15:53:11 -07003723 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003724 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003725
3726 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003727 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003728}
3729
Matt Roper55994c22016-05-12 07:06:08 -07003730static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3731 struct skl_ddb_allocation *ddb,
3732 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003733{
Matt Roper024c9042015-09-24 15:53:11 -07003734 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003735 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003736 struct intel_plane *intel_plane;
3737 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003738 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003739 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003740
Lyudea62163e2016-10-04 14:28:20 -04003741 /*
3742 * We'll only calculate watermarks for planes that are actually
3743 * enabled, so make sure all other planes are set as disabled.
3744 */
3745 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3746
3747 for_each_intel_plane_mask(&dev_priv->drm,
3748 intel_plane,
3749 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003750 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003751
3752 for (level = 0; level <= max_level; level++) {
3753 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3754 intel_plane, level,
3755 &wm->wm[level]);
3756 if (ret)
3757 return ret;
3758 }
3759 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003760 }
Matt Roper024c9042015-09-24 15:53:11 -07003761 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003762
Matt Roper55994c22016-05-12 07:06:08 -07003763 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003764}
3765
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003766static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3767 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003768 const struct skl_ddb_entry *entry)
3769{
3770 if (entry->end)
3771 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3772 else
3773 I915_WRITE(reg, 0);
3774}
3775
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003776static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3777 i915_reg_t reg,
3778 const struct skl_wm_level *level)
3779{
3780 uint32_t val = 0;
3781
3782 if (level->plane_en) {
3783 val |= PLANE_WM_EN;
3784 val |= level->plane_res_b;
3785 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3786 }
3787
3788 I915_WRITE(reg, val);
3789}
3790
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003791static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3792 const struct skl_plane_wm *wm,
3793 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003794 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003795{
3796 struct drm_crtc *crtc = &intel_crtc->base;
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003799 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003800 enum pipe pipe = intel_crtc->pipe;
3801
3802 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003803 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003804 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003805 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003806 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003807 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003808
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003809 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3810 &ddb->plane[pipe][plane_id]);
3811 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3812 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003813}
3814
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003815static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3816 const struct skl_plane_wm *wm,
3817 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003818{
3819 struct drm_crtc *crtc = &intel_crtc->base;
3820 struct drm_device *dev = crtc->dev;
3821 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003822 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003823 enum pipe pipe = intel_crtc->pipe;
3824
3825 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003826 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3827 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003828 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003829 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003830
3831 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003832 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003833}
3834
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003835bool skl_wm_level_equals(const struct skl_wm_level *l1,
3836 const struct skl_wm_level *l2)
3837{
3838 if (l1->plane_en != l2->plane_en)
3839 return false;
3840
3841 /* If both planes aren't enabled, the rest shouldn't matter */
3842 if (!l1->plane_en)
3843 return true;
3844
3845 return (l1->plane_res_l == l2->plane_res_l &&
3846 l1->plane_res_b == l2->plane_res_b);
3847}
3848
Lyude27082492016-08-24 07:48:10 +02003849static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3850 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003851{
Lyude27082492016-08-24 07:48:10 +02003852 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003853}
3854
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003855bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3856 const struct skl_ddb_entry *ddb,
3857 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003858{
Lyudece0ba282016-09-15 10:46:35 -04003859 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003860
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003861 for (i = 0; i < I915_MAX_PIPES; i++)
3862 if (i != ignore && entries[i] &&
3863 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003864 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003865
Lyude27082492016-08-24 07:48:10 +02003866 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003867}
3868
Matt Roper55994c22016-05-12 07:06:08 -07003869static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003870 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003871 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003872 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003873 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003874{
Matt Roperf4a96752016-05-12 07:06:06 -07003875 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003876 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003877
Matt Roper55994c22016-05-12 07:06:08 -07003878 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3879 if (ret)
3880 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003881
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003882 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003883 *changed = false;
3884 else
3885 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003886
Matt Roper55994c22016-05-12 07:06:08 -07003887 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003888}
3889
Matt Roper9b613022016-06-27 16:42:44 -07003890static uint32_t
3891pipes_modified(struct drm_atomic_state *state)
3892{
3893 struct drm_crtc *crtc;
3894 struct drm_crtc_state *cstate;
3895 uint32_t i, ret = 0;
3896
3897 for_each_crtc_in_state(state, crtc, cstate, i)
3898 ret |= drm_crtc_mask(crtc);
3899
3900 return ret;
3901}
3902
Jani Nikulabb7791b2016-10-04 12:29:17 +03003903static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003904skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3905{
3906 struct drm_atomic_state *state = cstate->base.state;
3907 struct drm_device *dev = state->dev;
3908 struct drm_crtc *crtc = cstate->base.crtc;
3909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3910 struct drm_i915_private *dev_priv = to_i915(dev);
3911 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3912 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3913 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3914 struct drm_plane_state *plane_state;
3915 struct drm_plane *plane;
3916 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003917
3918 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3919
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003920 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003921 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003922
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003923 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
3924 &new_ddb->plane[pipe][plane_id]) &&
3925 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
3926 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003927 continue;
3928
3929 plane_state = drm_atomic_get_plane_state(state, plane);
3930 if (IS_ERR(plane_state))
3931 return PTR_ERR(plane_state);
3932 }
3933
3934 return 0;
3935}
3936
Matt Roper98d39492016-05-12 07:06:03 -07003937static int
3938skl_compute_ddb(struct drm_atomic_state *state)
3939{
3940 struct drm_device *dev = state->dev;
3941 struct drm_i915_private *dev_priv = to_i915(dev);
3942 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3943 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07003944 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07003945 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07003946 int ret;
3947
3948 /*
3949 * If this is our first atomic update following hardware readout,
3950 * we can't trust the DDB that the BIOS programmed for us. Let's
3951 * pretend that all pipes switched active status so that we'll
3952 * ensure a full DDB recompute.
3953 */
Matt Roper1b54a882016-06-17 13:42:18 -07003954 if (dev_priv->wm.distrust_bios_wm) {
3955 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
3956 state->acquire_ctx);
3957 if (ret)
3958 return ret;
3959
Matt Roper98d39492016-05-12 07:06:03 -07003960 intel_state->active_pipe_changes = ~0;
3961
Matt Roper1b54a882016-06-17 13:42:18 -07003962 /*
3963 * We usually only initialize intel_state->active_crtcs if we
3964 * we're doing a modeset; make sure this field is always
3965 * initialized during the sanitization process that happens
3966 * on the first commit too.
3967 */
3968 if (!intel_state->modeset)
3969 intel_state->active_crtcs = dev_priv->active_crtcs;
3970 }
3971
Matt Roper98d39492016-05-12 07:06:03 -07003972 /*
3973 * If the modeset changes which CRTC's are active, we need to
3974 * recompute the DDB allocation for *all* active pipes, even
3975 * those that weren't otherwise being modified in any way by this
3976 * atomic commit. Due to the shrinking of the per-pipe allocations
3977 * when new active CRTC's are added, it's possible for a pipe that
3978 * we were already using and aren't changing at all here to suddenly
3979 * become invalid if its DDB needs exceeds its new allocation.
3980 *
3981 * Note that if we wind up doing a full DDB recompute, we can't let
3982 * any other display updates race with this transaction, so we need
3983 * to grab the lock on *all* CRTC's.
3984 */
Matt Roper734fa012016-05-12 15:11:40 -07003985 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07003986 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07003987 intel_state->wm_results.dirty_pipes = ~0;
3988 }
Matt Roper98d39492016-05-12 07:06:03 -07003989
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003990 /*
3991 * We're not recomputing for the pipes not included in the commit, so
3992 * make sure we start with the current state.
3993 */
3994 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
3995
Matt Roper98d39492016-05-12 07:06:03 -07003996 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
3997 struct intel_crtc_state *cstate;
3998
3999 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4000 if (IS_ERR(cstate))
4001 return PTR_ERR(cstate);
4002
Matt Roper734fa012016-05-12 15:11:40 -07004003 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004004 if (ret)
4005 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004006
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004007 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004008 if (ret)
4009 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004010 }
4011
4012 return 0;
4013}
4014
Matt Roper2722efb2016-08-17 15:55:55 -04004015static void
4016skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4017 struct skl_wm_values *src,
4018 enum pipe pipe)
4019{
Matt Roper2722efb2016-08-17 15:55:55 -04004020 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4021 sizeof(dst->ddb.y_plane[pipe]));
4022 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4023 sizeof(dst->ddb.plane[pipe]));
4024}
4025
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004026static void
4027skl_print_wm_changes(const struct drm_atomic_state *state)
4028{
4029 const struct drm_device *dev = state->dev;
4030 const struct drm_i915_private *dev_priv = to_i915(dev);
4031 const struct intel_atomic_state *intel_state =
4032 to_intel_atomic_state(state);
4033 const struct drm_crtc *crtc;
4034 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004035 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004036 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4037 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004038 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004039
4040 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004041 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4042 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004043
Maarten Lankhorst75704982016-11-01 12:04:10 +01004044 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004045 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004046 const struct skl_ddb_entry *old, *new;
4047
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004048 old = &old_ddb->plane[pipe][plane_id];
4049 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004050
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004051 if (skl_ddb_entry_equal(old, new))
4052 continue;
4053
Maarten Lankhorst75704982016-11-01 12:04:10 +01004054 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4055 intel_plane->base.base.id,
4056 intel_plane->base.name,
4057 old->start, old->end,
4058 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004059 }
4060 }
4061}
4062
Matt Roper98d39492016-05-12 07:06:03 -07004063static int
4064skl_compute_wm(struct drm_atomic_state *state)
4065{
4066 struct drm_crtc *crtc;
4067 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004068 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4069 struct skl_wm_values *results = &intel_state->wm_results;
4070 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004071 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004072 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004073
4074 /*
4075 * If this transaction isn't actually touching any CRTC's, don't
4076 * bother with watermark calculation. Note that if we pass this
4077 * test, we're guaranteed to hold at least one CRTC state mutex,
4078 * which means we can safely use values like dev_priv->active_crtcs
4079 * since any racing commits that want to update them would need to
4080 * hold _all_ CRTC state mutexes.
4081 */
4082 for_each_crtc_in_state(state, crtc, cstate, i)
4083 changed = true;
4084 if (!changed)
4085 return 0;
4086
Matt Roper734fa012016-05-12 15:11:40 -07004087 /* Clear all dirty flags */
4088 results->dirty_pipes = 0;
4089
Matt Roper98d39492016-05-12 07:06:03 -07004090 ret = skl_compute_ddb(state);
4091 if (ret)
4092 return ret;
4093
Matt Roper734fa012016-05-12 15:11:40 -07004094 /*
4095 * Calculate WM's for all pipes that are part of this transaction.
4096 * Note that the DDB allocation above may have added more CRTC's that
4097 * weren't otherwise being modified (and set bits in dirty_pipes) if
4098 * pipe allocations had to change.
4099 *
4100 * FIXME: Now that we're doing this in the atomic check phase, we
4101 * should allow skl_update_pipe_wm() to return failure in cases where
4102 * no suitable watermark values can be found.
4103 */
4104 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004105 struct intel_crtc_state *intel_cstate =
4106 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004107 const struct skl_pipe_wm *old_pipe_wm =
4108 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004109
4110 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004111 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4112 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004113 if (ret)
4114 return ret;
4115
4116 if (changed)
4117 results->dirty_pipes |= drm_crtc_mask(crtc);
4118
4119 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4120 /* This pipe's WM's did not change */
4121 continue;
4122
4123 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004124 }
4125
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004126 skl_print_wm_changes(state);
4127
Matt Roper98d39492016-05-12 07:06:03 -07004128 return 0;
4129}
4130
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004131static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4132 struct intel_crtc_state *cstate)
4133{
4134 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4135 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4136 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004137 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004138 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004139 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004140
4141 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4142 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004143
4144 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004145
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004146 for_each_plane_id_on_crtc(crtc, plane_id) {
4147 if (plane_id != PLANE_CURSOR)
4148 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4149 ddb, plane_id);
4150 else
4151 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4152 ddb);
4153 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004154}
4155
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004156static void skl_initial_wm(struct intel_atomic_state *state,
4157 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004158{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004159 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004160 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004161 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004162 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004163 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004164 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004165
Ville Syrjälä432081b2016-10-31 22:37:03 +02004166 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004167 return;
4168
Matt Roper734fa012016-05-12 15:11:40 -07004169 mutex_lock(&dev_priv->wm.wm_mutex);
4170
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004171 if (cstate->base.active_changed)
4172 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004173
4174 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004175
4176 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004177}
4178
Ville Syrjäläd8905652016-01-14 14:53:35 +02004179static void ilk_compute_wm_config(struct drm_device *dev,
4180 struct intel_wm_config *config)
4181{
4182 struct intel_crtc *crtc;
4183
4184 /* Compute the currently _active_ config */
4185 for_each_intel_crtc(dev, crtc) {
4186 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4187
4188 if (!wm->pipe_enabled)
4189 continue;
4190
4191 config->sprites_enabled |= wm->sprites_enabled;
4192 config->sprites_scaled |= wm->sprites_scaled;
4193 config->num_pipes_active++;
4194 }
4195}
4196
Matt Ropered4a6a72016-02-23 17:20:13 -08004197static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004198{
Chris Wilson91c8a322016-07-05 10:40:23 +01004199 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004200 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004201 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004202 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004203 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004204 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004205
Ville Syrjäläd8905652016-01-14 14:53:35 +02004206 ilk_compute_wm_config(dev, &config);
4207
4208 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4209 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004210
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004211 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004212 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004213 config.num_pipes_active == 1 && config.sprites_enabled) {
4214 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4215 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004216
Imre Deak820c1982013-12-17 14:46:36 +02004217 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004218 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004219 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004220 }
4221
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004222 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004223 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004224
Imre Deak820c1982013-12-17 14:46:36 +02004225 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004226
Imre Deak820c1982013-12-17 14:46:36 +02004227 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004228}
4229
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004230static void ilk_initial_watermarks(struct intel_atomic_state *state,
4231 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004232{
Matt Ropered4a6a72016-02-23 17:20:13 -08004233 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4234 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004235
Matt Ropered4a6a72016-02-23 17:20:13 -08004236 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004237 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004238 ilk_program_watermarks(dev_priv);
4239 mutex_unlock(&dev_priv->wm.wm_mutex);
4240}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004241
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004242static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4243 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004244{
4245 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4246 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4247
4248 mutex_lock(&dev_priv->wm.wm_mutex);
4249 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004250 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004251 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004252 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004253 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004254}
4255
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004256static inline void skl_wm_level_from_reg_val(uint32_t val,
4257 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004258{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004259 level->plane_en = val & PLANE_WM_EN;
4260 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4261 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4262 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004263}
4264
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004265void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4266 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004267{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004268 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004270 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004271 int level, max_level;
4272 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004273 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004274
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004275 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004276
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004277 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4278 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004279
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004280 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004281 if (plane_id != PLANE_CURSOR)
4282 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004283 else
4284 val = I915_READ(CUR_WM(pipe, level));
4285
4286 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4287 }
4288
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004289 if (plane_id != PLANE_CURSOR)
4290 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004291 else
4292 val = I915_READ(CUR_WM_TRANS(pipe));
4293
4294 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4295 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004296
Matt Roper3ef00282015-03-09 10:19:24 -07004297 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004298 return;
4299
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004300 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004301}
4302
4303void skl_wm_get_hw_state(struct drm_device *dev)
4304{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004305 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004306 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004307 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004308 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004309 struct intel_crtc *intel_crtc;
4310 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004311
Damien Lespiaua269c582014-11-04 17:06:49 +00004312 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004313 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4314 intel_crtc = to_intel_crtc(crtc);
4315 cstate = to_intel_crtc_state(crtc->state);
4316
4317 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4318
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004319 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004320 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004321 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004322
Matt Roper279e99d2016-05-12 07:06:02 -07004323 if (dev_priv->active_crtcs) {
4324 /* Fully recompute DDB on first atomic commit */
4325 dev_priv->wm.distrust_bios_wm = true;
4326 } else {
4327 /* Easy/common case; just sanitize DDB now if everything off */
4328 memset(ddb, 0, sizeof(*ddb));
4329 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004330}
4331
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004332static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4333{
4334 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004335 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004336 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004338 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004339 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004340 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004341 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004342 [PIPE_A] = WM0_PIPEA_ILK,
4343 [PIPE_B] = WM0_PIPEB_ILK,
4344 [PIPE_C] = WM0_PIPEC_IVB,
4345 };
4346
4347 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004348 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004349 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004350
Ville Syrjälä15606532016-05-13 17:55:17 +03004351 memset(active, 0, sizeof(*active));
4352
Matt Roper3ef00282015-03-09 10:19:24 -07004353 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004354
4355 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004356 u32 tmp = hw->wm_pipe[pipe];
4357
4358 /*
4359 * For active pipes LP0 watermark is marked as
4360 * enabled, and LP1+ watermaks as disabled since
4361 * we can't really reverse compute them in case
4362 * multiple pipes are active.
4363 */
4364 active->wm[0].enable = true;
4365 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4366 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4367 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4368 active->linetime = hw->wm_linetime[pipe];
4369 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004370 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004371
4372 /*
4373 * For inactive pipes, all watermark levels
4374 * should be marked as enabled but zeroed,
4375 * which is what we'd compute them to.
4376 */
4377 for (level = 0; level <= max_level; level++)
4378 active->wm[level].enable = true;
4379 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004380
4381 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004382}
4383
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004384#define _FW_WM(value, plane) \
4385 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4386#define _FW_WM_VLV(value, plane) \
4387 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4388
4389static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4390 struct vlv_wm_values *wm)
4391{
4392 enum pipe pipe;
4393 uint32_t tmp;
4394
4395 for_each_pipe(dev_priv, pipe) {
4396 tmp = I915_READ(VLV_DDL(pipe));
4397
Ville Syrjälä1b313892016-11-28 19:37:08 +02004398 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004399 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004400 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004401 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004402 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004403 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004404 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004405 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4406 }
4407
4408 tmp = I915_READ(DSPFW1);
4409 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004410 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4411 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4412 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004413
4414 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004415 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4416 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4417 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004418
4419 tmp = I915_READ(DSPFW3);
4420 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4421
4422 if (IS_CHERRYVIEW(dev_priv)) {
4423 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004424 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4425 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004426
4427 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004428 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4429 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004430
4431 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004432 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4433 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004434
4435 tmp = I915_READ(DSPHOWM);
4436 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004437 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4438 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4439 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4440 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4441 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4442 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4443 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4444 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4445 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004446 } else {
4447 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004448 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4449 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004450
4451 tmp = I915_READ(DSPHOWM);
4452 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004453 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4454 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4455 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4456 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4457 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4458 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004459 }
4460}
4461
4462#undef _FW_WM
4463#undef _FW_WM_VLV
4464
4465void vlv_wm_get_hw_state(struct drm_device *dev)
4466{
4467 struct drm_i915_private *dev_priv = to_i915(dev);
4468 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4469 struct intel_plane *plane;
4470 enum pipe pipe;
4471 u32 val;
4472
4473 vlv_read_wm_values(dev_priv, wm);
4474
Ville Syrjälä49845a22016-11-22 18:02:01 +02004475 for_each_intel_plane(dev, plane)
4476 plane->wm.fifo_size = vlv_get_fifo_size(plane);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004477
4478 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4479 wm->level = VLV_WM_LEVEL_PM2;
4480
4481 if (IS_CHERRYVIEW(dev_priv)) {
4482 mutex_lock(&dev_priv->rps.hw_lock);
4483
4484 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4485 if (val & DSP_MAXFIFO_PM5_ENABLE)
4486 wm->level = VLV_WM_LEVEL_PM5;
4487
Ville Syrjälä58590c12015-09-08 21:05:12 +03004488 /*
4489 * If DDR DVFS is disabled in the BIOS, Punit
4490 * will never ack the request. So if that happens
4491 * assume we don't have to enable/disable DDR DVFS
4492 * dynamically. To test that just set the REQ_ACK
4493 * bit to poke the Punit, but don't change the
4494 * HIGH/LOW bits so that we don't actually change
4495 * the current state.
4496 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004497 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004498 val |= FORCE_DDR_FREQ_REQ_ACK;
4499 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4500
4501 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4502 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4503 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4504 "assuming DDR DVFS is disabled\n");
4505 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4506 } else {
4507 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4508 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4509 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4510 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004511
4512 mutex_unlock(&dev_priv->rps.hw_lock);
4513 }
4514
4515 for_each_pipe(dev_priv, pipe)
4516 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004517 pipe_name(pipe),
4518 wm->pipe[pipe].plane[PLANE_PRIMARY],
4519 wm->pipe[pipe].plane[PLANE_CURSOR],
4520 wm->pipe[pipe].plane[PLANE_SPRITE0],
4521 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004522
4523 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4524 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4525}
4526
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004527void ilk_wm_get_hw_state(struct drm_device *dev)
4528{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004529 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004530 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004531 struct drm_crtc *crtc;
4532
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004533 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004534 ilk_pipe_wm_get_hw_state(crtc);
4535
4536 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4537 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4538 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4539
4540 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004541 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004542 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4543 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4544 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004545
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004546 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004547 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4548 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004549 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004550 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4551 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004552
4553 hw->enable_fbc_wm =
4554 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4555}
4556
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004557/**
4558 * intel_update_watermarks - update FIFO watermark values based on current modes
4559 *
4560 * Calculate watermark values for the various WM regs based on current mode
4561 * and plane configuration.
4562 *
4563 * There are several cases to deal with here:
4564 * - normal (i.e. non-self-refresh)
4565 * - self-refresh (SR) mode
4566 * - lines are large relative to FIFO size (buffer can hold up to 2)
4567 * - lines are small relative to FIFO size (buffer can hold more than 2
4568 * lines), so need to account for TLB latency
4569 *
4570 * The normal calculation is:
4571 * watermark = dotclock * bytes per pixel * latency
4572 * where latency is platform & configuration dependent (we assume pessimal
4573 * values here).
4574 *
4575 * The SR calculation is:
4576 * watermark = (trunc(latency/line time)+1) * surface width *
4577 * bytes per pixel
4578 * where
4579 * line time = htotal / dotclock
4580 * surface width = hdisplay for normal plane and 64 for cursor
4581 * and latency is assumed to be high, as above.
4582 *
4583 * The final value programmed to the register should always be rounded up,
4584 * and include an extra 2 entries to account for clock crossings.
4585 *
4586 * We don't use the sprite, so we can ignore that. And on Crestline we have
4587 * to set the non-SR watermarks to 8.
4588 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004589void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004590{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004591 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004592
4593 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004594 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004595}
4596
Jani Nikulae2828912016-01-18 09:19:47 +02004597/*
Daniel Vetter92703882012-08-09 16:46:01 +02004598 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004599 */
4600DEFINE_SPINLOCK(mchdev_lock);
4601
4602/* Global for IPS driver to get at the current i915 device. Protected by
4603 * mchdev_lock. */
4604static struct drm_i915_private *i915_mch_dev;
4605
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004606bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004607{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004608 u16 rgvswctl;
4609
Daniel Vetter92703882012-08-09 16:46:01 +02004610 assert_spin_locked(&mchdev_lock);
4611
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004612 rgvswctl = I915_READ16(MEMSWCTL);
4613 if (rgvswctl & MEMCTL_CMD_STS) {
4614 DRM_DEBUG("gpu busy, RCS change rejected\n");
4615 return false; /* still busy with another command */
4616 }
4617
4618 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4619 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4620 I915_WRITE16(MEMSWCTL, rgvswctl);
4621 POSTING_READ16(MEMSWCTL);
4622
4623 rgvswctl |= MEMCTL_CMD_STS;
4624 I915_WRITE16(MEMSWCTL, rgvswctl);
4625
4626 return true;
4627}
4628
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004629static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004630{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004631 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004632 u8 fmax, fmin, fstart, vstart;
4633
Daniel Vetter92703882012-08-09 16:46:01 +02004634 spin_lock_irq(&mchdev_lock);
4635
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004636 rgvmodectl = I915_READ(MEMMODECTL);
4637
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004638 /* Enable temp reporting */
4639 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4640 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4641
4642 /* 100ms RC evaluation intervals */
4643 I915_WRITE(RCUPEI, 100000);
4644 I915_WRITE(RCDNEI, 100000);
4645
4646 /* Set max/min thresholds to 90ms and 80ms respectively */
4647 I915_WRITE(RCBMAXAVG, 90000);
4648 I915_WRITE(RCBMINAVG, 80000);
4649
4650 I915_WRITE(MEMIHYST, 1);
4651
4652 /* Set up min, max, and cur for interrupt handling */
4653 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4654 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4655 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4656 MEMMODE_FSTART_SHIFT;
4657
Ville Syrjälä616847e2015-09-18 20:03:19 +03004658 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004659 PXVFREQ_PX_SHIFT;
4660
Daniel Vetter20e4d402012-08-08 23:35:39 +02004661 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4662 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004663
Daniel Vetter20e4d402012-08-08 23:35:39 +02004664 dev_priv->ips.max_delay = fstart;
4665 dev_priv->ips.min_delay = fmin;
4666 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004667
4668 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4669 fmax, fmin, fstart);
4670
4671 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4672
4673 /*
4674 * Interrupts will be enabled in ironlake_irq_postinstall
4675 */
4676
4677 I915_WRITE(VIDSTART, vstart);
4678 POSTING_READ(VIDSTART);
4679
4680 rgvmodectl |= MEMMODE_SWMODE_EN;
4681 I915_WRITE(MEMMODECTL, rgvmodectl);
4682
Daniel Vetter92703882012-08-09 16:46:01 +02004683 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004684 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004685 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004686
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004687 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004688
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004689 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4690 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004691 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004692 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004693 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004694
4695 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004696}
4697
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004698static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004699{
Daniel Vetter92703882012-08-09 16:46:01 +02004700 u16 rgvswctl;
4701
4702 spin_lock_irq(&mchdev_lock);
4703
4704 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004705
4706 /* Ack interrupts, disable EFC interrupt */
4707 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4708 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4709 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4710 I915_WRITE(DEIIR, DE_PCU_EVENT);
4711 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4712
4713 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004714 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004715 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004716 rgvswctl |= MEMCTL_CMD_STS;
4717 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004718 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004719
Daniel Vetter92703882012-08-09 16:46:01 +02004720 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004721}
4722
Daniel Vetteracbe9472012-07-26 11:50:05 +02004723/* There's a funny hw issue where the hw returns all 0 when reading from
4724 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4725 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4726 * all limits and the gpu stuck at whatever frequency it is at atm).
4727 */
Akash Goel74ef1172015-03-06 11:07:19 +05304728static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004729{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004730 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004731
Daniel Vetter20b46e52012-07-26 11:16:14 +02004732 /* Only set the down limit when we've reached the lowest level to avoid
4733 * getting more interrupts, otherwise leave this clear. This prevents a
4734 * race in the hw when coming out of rc6: There's a tiny window where
4735 * the hw runs at the minimal clock before selecting the desired
4736 * frequency, if the down threshold expires in that window we will not
4737 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004738 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304739 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4740 if (val <= dev_priv->rps.min_freq_softlimit)
4741 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4742 } else {
4743 limits = dev_priv->rps.max_freq_softlimit << 24;
4744 if (val <= dev_priv->rps.min_freq_softlimit)
4745 limits |= dev_priv->rps.min_freq_softlimit << 16;
4746 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004747
4748 return limits;
4749}
4750
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004751static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4752{
4753 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304754 u32 threshold_up = 0, threshold_down = 0; /* in % */
4755 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004756
4757 new_power = dev_priv->rps.power;
4758 switch (dev_priv->rps.power) {
4759 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004760 if (val > dev_priv->rps.efficient_freq + 1 &&
4761 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004762 new_power = BETWEEN;
4763 break;
4764
4765 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004766 if (val <= dev_priv->rps.efficient_freq &&
4767 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004768 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004769 else if (val >= dev_priv->rps.rp0_freq &&
4770 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004771 new_power = HIGH_POWER;
4772 break;
4773
4774 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004775 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4776 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004777 new_power = BETWEEN;
4778 break;
4779 }
4780 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004781 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004782 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004783 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004784 new_power = HIGH_POWER;
4785 if (new_power == dev_priv->rps.power)
4786 return;
4787
4788 /* Note the units here are not exactly 1us, but 1280ns. */
4789 switch (new_power) {
4790 case LOW_POWER:
4791 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304792 ei_up = 16000;
4793 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004794
4795 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304796 ei_down = 32000;
4797 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004798 break;
4799
4800 case BETWEEN:
4801 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304802 ei_up = 13000;
4803 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004804
4805 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304806 ei_down = 32000;
4807 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004808 break;
4809
4810 case HIGH_POWER:
4811 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304812 ei_up = 10000;
4813 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004814
4815 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304816 ei_down = 32000;
4817 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004818 break;
4819 }
4820
Akash Goel8a586432015-03-06 11:07:18 +05304821 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004822 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304823 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004824 GT_INTERVAL_FROM_US(dev_priv,
4825 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304826
4827 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004828 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304829 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004830 GT_INTERVAL_FROM_US(dev_priv,
4831 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304832
Chris Wilsona72b5622016-07-02 15:35:59 +01004833 I915_WRITE(GEN6_RP_CONTROL,
4834 GEN6_RP_MEDIA_TURBO |
4835 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4836 GEN6_RP_MEDIA_IS_GFX |
4837 GEN6_RP_ENABLE |
4838 GEN6_RP_UP_BUSY_AVG |
4839 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304840
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004841 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004842 dev_priv->rps.up_threshold = threshold_up;
4843 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004844 dev_priv->rps.last_adj = 0;
4845}
4846
Chris Wilson2876ce72014-03-28 08:03:34 +00004847static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4848{
4849 u32 mask = 0;
4850
4851 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004852 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004853 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004854 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004855
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004856 mask &= dev_priv->pm_rps_events;
4857
Imre Deak59d02a12014-12-19 19:33:26 +02004858 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004859}
4860
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004861/* gen6_set_rps is called to update the frequency request, but should also be
4862 * called when the range (min_delay and max_delay) is modified so that we can
4863 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004864static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004865{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304866 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004867 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304868 return;
4869
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004870 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004871 WARN_ON(val > dev_priv->rps.max_freq);
4872 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004873
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004874 /* min/max delay may still have been modified so be sure to
4875 * write the limits value.
4876 */
4877 if (val != dev_priv->rps.cur_freq) {
4878 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004879
Chris Wilsondc979972016-05-10 14:10:04 +01004880 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304881 I915_WRITE(GEN6_RPNSWREQ,
4882 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004883 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004884 I915_WRITE(GEN6_RPNSWREQ,
4885 HSW_FREQUENCY(val));
4886 else
4887 I915_WRITE(GEN6_RPNSWREQ,
4888 GEN6_FREQUENCY(val) |
4889 GEN6_OFFSET(0) |
4890 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004891 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004892
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004893 /* Make sure we continue to get interrupts
4894 * until we hit the minimum or maximum frequencies.
4895 */
Akash Goel74ef1172015-03-06 11:07:19 +05304896 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004897 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004898
Ben Widawskyd5570a72012-09-07 19:43:41 -07004899 POSTING_READ(GEN6_RPNSWREQ);
4900
Ben Widawskyb39fb292014-03-19 18:31:11 -07004901 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004902 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004903}
4904
Chris Wilsondc979972016-05-10 14:10:04 +01004905static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004906{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004907 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004908 WARN_ON(val > dev_priv->rps.max_freq);
4909 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004910
Chris Wilsondc979972016-05-10 14:10:04 +01004911 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004912 "Odd GPU freq value\n"))
4913 val &= ~1;
4914
Deepak Scd25dd52015-07-10 18:31:40 +05304915 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4916
Chris Wilson8fb55192015-04-07 16:20:28 +01004917 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004918 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004919 if (!IS_CHERRYVIEW(dev_priv))
4920 gen6_set_rps_thresholds(dev_priv, val);
4921 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004922
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004923 dev_priv->rps.cur_freq = val;
4924 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4925}
4926
Deepak Sa7f6e232015-05-09 18:04:44 +05304927/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304928 *
4929 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304930 * 1. Forcewake Media well.
4931 * 2. Request idle freq.
4932 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304933*/
4934static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4935{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004936 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304937
Chris Wilsonaed242f2015-03-18 09:48:21 +00004938 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304939 return;
4940
Deepak Sa7f6e232015-05-09 18:04:44 +05304941 /* Wake up the media well, as that takes a lot less
4942 * power than the Render well. */
4943 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01004944 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05304945 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304946}
4947
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004948void gen6_rps_busy(struct drm_i915_private *dev_priv)
4949{
4950 mutex_lock(&dev_priv->rps.hw_lock);
4951 if (dev_priv->rps.enabled) {
4952 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4953 gen6_rps_reset_ei(dev_priv);
4954 I915_WRITE(GEN6_PMINTRMSK,
4955 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02004956
Chris Wilsonc33d2472016-07-04 08:08:36 +01004957 gen6_enable_rps_interrupts(dev_priv);
4958
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02004959 /* Ensure we start at the user's desired frequency */
4960 intel_set_rps(dev_priv,
4961 clamp(dev_priv->rps.cur_freq,
4962 dev_priv->rps.min_freq_softlimit,
4963 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004964 }
4965 mutex_unlock(&dev_priv->rps.hw_lock);
4966}
4967
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004968void gen6_rps_idle(struct drm_i915_private *dev_priv)
4969{
Chris Wilsonc33d2472016-07-04 08:08:36 +01004970 /* Flush our bottom-half so that it does not race with us
4971 * setting the idle frequency and so that it is bounded by
4972 * our rpm wakeref. And then disable the interrupts to stop any
4973 * futher RPS reclocking whilst we are asleep.
4974 */
4975 gen6_disable_rps_interrupts(dev_priv);
4976
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004977 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004978 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01004979 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05304980 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004981 else
Chris Wilsondc979972016-05-10 14:10:04 +01004982 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004983 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03004984 I915_WRITE(GEN6_PMINTRMSK,
4985 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01004986 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004987 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004988
Chris Wilson8d3afd72015-05-21 21:01:47 +01004989 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004990 while (!list_empty(&dev_priv->rps.clients))
4991 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004992 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004993}
4994
Chris Wilson1854d5c2015-04-07 16:20:32 +01004995void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004996 struct intel_rps_client *rps,
4997 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004998{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004999 /* This is intentionally racy! We peek at the state here, then
5000 * validate inside the RPS worker.
5001 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005002 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005003 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005004 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005005 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005006
Chris Wilsone61b9952015-04-27 13:41:24 +01005007 /* Force a RPS boost (and don't count it against the client) if
5008 * the GPU is severely congested.
5009 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005010 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005011 rps = NULL;
5012
Chris Wilson8d3afd72015-05-21 21:01:47 +01005013 spin_lock(&dev_priv->rps.client_lock);
5014 if (rps == NULL || list_empty(&rps->link)) {
5015 spin_lock_irq(&dev_priv->irq_lock);
5016 if (dev_priv->rps.interrupts_enabled) {
5017 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005018 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005019 }
5020 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005021
Chris Wilson2e1b8732015-04-27 13:41:22 +01005022 if (rps != NULL) {
5023 list_add(&rps->link, &dev_priv->rps.clients);
5024 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005025 } else
5026 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005027 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005028 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005029}
5030
Chris Wilsondc979972016-05-10 14:10:04 +01005031void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005032{
Chris Wilsondc979972016-05-10 14:10:04 +01005033 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5034 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005035 else
Chris Wilsondc979972016-05-10 14:10:04 +01005036 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005037}
5038
Chris Wilsondc979972016-05-10 14:10:04 +01005039static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005040{
Zhe Wang20e49362014-11-04 17:07:05 +00005041 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005042 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005043}
5044
Chris Wilsondc979972016-05-10 14:10:04 +01005045static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305046{
Akash Goel2030d682016-04-23 00:05:45 +05305047 I915_WRITE(GEN6_RP_CONTROL, 0);
5048}
5049
Chris Wilsondc979972016-05-10 14:10:04 +01005050static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005051{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005052 I915_WRITE(GEN6_RC_CONTROL, 0);
5053 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305054 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005055}
5056
Chris Wilsondc979972016-05-10 14:10:04 +01005057static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305058{
Deepak S38807742014-05-23 21:00:15 +05305059 I915_WRITE(GEN6_RC_CONTROL, 0);
5060}
5061
Chris Wilsondc979972016-05-10 14:10:04 +01005062static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005063{
Deepak S98a2e5f2014-08-18 10:35:27 -07005064 /* we're doing forcewake before Disabling RC6,
5065 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005066 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005067
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005068 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005069
Mika Kuoppala59bad942015-01-16 11:34:40 +02005070 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005071}
5072
Chris Wilsondc979972016-05-10 14:10:04 +01005073static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005074{
Chris Wilsondc979972016-05-10 14:10:04 +01005075 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005076 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5077 mode = GEN6_RC_CTL_RC6_ENABLE;
5078 else
5079 mode = 0;
5080 }
Chris Wilsondc979972016-05-10 14:10:04 +01005081 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005082 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5083 "RC6 %s RC6p %s RC6pp %s\n",
5084 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5085 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5086 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005087
5088 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005089 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5090 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005091}
5092
Chris Wilsondc979972016-05-10 14:10:04 +01005093static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305094{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005095 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305096 bool enable_rc6 = true;
5097 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005098 u32 rc_ctl;
5099 int rc_sw_target;
5100
5101 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5102 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5103 RC_SW_TARGET_STATE_SHIFT;
5104 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5105 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5106 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5107 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5108 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305109
5110 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005111 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305112 enable_rc6 = false;
5113 }
5114
5115 /*
5116 * The exact context size is not known for BXT, so assume a page size
5117 * for this check.
5118 */
5119 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005120 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5121 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5122 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005123 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305124 enable_rc6 = false;
5125 }
5126
5127 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5128 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5129 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5130 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005131 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305132 enable_rc6 = false;
5133 }
5134
Imre Deakfc619842016-06-29 19:13:55 +03005135 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5136 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5137 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5138 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5139 enable_rc6 = false;
5140 }
5141
5142 if (!I915_READ(GEN6_GFXPAUSE)) {
5143 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5144 enable_rc6 = false;
5145 }
5146
5147 if (!I915_READ(GEN8_MISC_CTRL0)) {
5148 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305149 enable_rc6 = false;
5150 }
5151
5152 return enable_rc6;
5153}
5154
Chris Wilsondc979972016-05-10 14:10:04 +01005155int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005156{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005157 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005158 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005159 return 0;
5160
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305161 if (!enable_rc6)
5162 return 0;
5163
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005164 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305165 DRM_INFO("RC6 disabled by BIOS\n");
5166 return 0;
5167 }
5168
Daniel Vetter456470e2012-08-08 23:35:40 +02005169 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005170 if (enable_rc6 >= 0) {
5171 int mask;
5172
Chris Wilsondc979972016-05-10 14:10:04 +01005173 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005174 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5175 INTEL_RC6pp_ENABLE;
5176 else
5177 mask = INTEL_RC6_ENABLE;
5178
5179 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005180 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5181 "(requested %d, valid %d)\n",
5182 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005183
5184 return enable_rc6 & mask;
5185 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005186
Chris Wilsondc979972016-05-10 14:10:04 +01005187 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005188 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005189
5190 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005191}
5192
Chris Wilsondc979972016-05-10 14:10:04 +01005193static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005194{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005195 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005196
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005197 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005198 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005199 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005200 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5201 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5202 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5203 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005204 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005205 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5206 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5207 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5208 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005209 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005210 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005211
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005212 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005213 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5214 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005215 u32 ddcc_status = 0;
5216
5217 if (sandybridge_pcode_read(dev_priv,
5218 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5219 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005220 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005221 clamp_t(u8,
5222 ((ddcc_status >> 8) & 0xff),
5223 dev_priv->rps.min_freq,
5224 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005225 }
5226
Chris Wilsondc979972016-05-10 14:10:04 +01005227 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305228 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005229 * the natural hardware unit for SKL
5230 */
Akash Goelc5e06882015-06-29 14:50:19 +05305231 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5232 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5233 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5234 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5235 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5236 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005237}
5238
Chris Wilson3a45b052016-07-13 09:10:32 +01005239static void reset_rps(struct drm_i915_private *dev_priv,
5240 void (*set)(struct drm_i915_private *, u8))
5241{
5242 u8 freq = dev_priv->rps.cur_freq;
5243
5244 /* force a reset */
5245 dev_priv->rps.power = -1;
5246 dev_priv->rps.cur_freq = -1;
5247
5248 set(dev_priv, freq);
5249}
5250
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005251/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005252static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005253{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005254 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5255
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305256 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005257 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305258 /*
5259 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5260 * clear out the Control register just to avoid inconsitency
5261 * with debugfs interface, which will show Turbo as enabled
5262 * only and that is not expected by the User after adding the
5263 * WaGsvDisableTurbo. Apart from this there is no problem even
5264 * if the Turbo is left enabled in the Control register, as the
5265 * Up/Down interrupts would remain masked.
5266 */
Chris Wilsondc979972016-05-10 14:10:04 +01005267 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305268 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5269 return;
5270 }
5271
Akash Goel0beb0592015-03-06 11:07:20 +05305272 /* Program defaults and thresholds for RPS*/
5273 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5274 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005275
Akash Goel0beb0592015-03-06 11:07:20 +05305276 /* 1 second timeout*/
5277 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5278 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5279
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005280 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005281
Akash Goel0beb0592015-03-06 11:07:20 +05305282 /* Leaning on the below call to gen6_set_rps to program/setup the
5283 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5284 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005285 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005286
5287 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5288}
5289
Chris Wilsondc979972016-05-10 14:10:04 +01005290static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005291{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005292 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305293 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005294 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005295
5296 /* 1a: Software RC state - RC0 */
5297 I915_WRITE(GEN6_RC_STATE, 0);
5298
5299 /* 1b: Get forcewake during program sequence. Although the driver
5300 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005301 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005302
5303 /* 2a: Disable RC states. */
5304 I915_WRITE(GEN6_RC_CONTROL, 0);
5305
5306 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305307
5308 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005309 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305310 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5311 else
5312 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005313 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5314 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305315 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005316 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305317
Dave Gordon1a3d1892016-05-13 15:36:30 +01005318 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305319 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5320
Zhe Wang20e49362014-11-04 17:07:05 +00005321 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005322
Zhe Wang38c23522015-01-20 12:23:04 +00005323 /* 2c: Program Coarse Power Gating Policies. */
5324 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5325 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5326
Zhe Wang20e49362014-11-04 17:07:05 +00005327 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005328 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005329 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005330 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005331 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005332 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305333 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305334 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5335 GEN7_RC_CTL_TO_MODE |
5336 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305337 } else {
5338 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305339 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5340 GEN6_RC_CTL_EI_MODE(1) |
5341 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305342 }
Zhe Wang20e49362014-11-04 17:07:05 +00005343
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305344 /*
5345 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305346 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305347 */
Chris Wilsondc979972016-05-10 14:10:04 +01005348 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305349 I915_WRITE(GEN9_PG_ENABLE, 0);
5350 else
5351 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5352 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005353
Mika Kuoppala59bad942015-01-16 11:34:40 +02005354 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005355}
5356
Chris Wilsondc979972016-05-10 14:10:04 +01005357static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005358{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005359 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305360 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005361 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005362
5363 /* 1a: Software RC state - RC0 */
5364 I915_WRITE(GEN6_RC_STATE, 0);
5365
5366 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5367 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005368 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005369
5370 /* 2a: Disable RC states. */
5371 I915_WRITE(GEN6_RC_CONTROL, 0);
5372
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005373 /* 2b: Program RC6 thresholds.*/
5374 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5375 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5376 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305377 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005378 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005379 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005380 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005381 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5382 else
5383 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005384
5385 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005386 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005387 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005388 intel_print_rc6_info(dev_priv, rc6_mask);
5389 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005390 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5391 GEN7_RC_CTL_TO_MODE |
5392 rc6_mask);
5393 else
5394 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5395 GEN6_RC_CTL_EI_MODE(1) |
5396 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005397
5398 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005399 I915_WRITE(GEN6_RPNSWREQ,
5400 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5401 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5402 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005403 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5404 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005405
Daniel Vetter7526ed72014-09-29 15:07:19 +02005406 /* Docs recommend 900MHz, and 300 MHz respectively */
5407 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5408 dev_priv->rps.max_freq_softlimit << 24 |
5409 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005410
Daniel Vetter7526ed72014-09-29 15:07:19 +02005411 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5412 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5413 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5414 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005415
Daniel Vetter7526ed72014-09-29 15:07:19 +02005416 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005417
5418 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005419 I915_WRITE(GEN6_RP_CONTROL,
5420 GEN6_RP_MEDIA_TURBO |
5421 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5422 GEN6_RP_MEDIA_IS_GFX |
5423 GEN6_RP_ENABLE |
5424 GEN6_RP_UP_BUSY_AVG |
5425 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005426
Daniel Vetter7526ed72014-09-29 15:07:19 +02005427 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005428
Chris Wilson3a45b052016-07-13 09:10:32 +01005429 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005430
Mika Kuoppala59bad942015-01-16 11:34:40 +02005431 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005432}
5433
Chris Wilsondc979972016-05-10 14:10:04 +01005434static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005435{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005436 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305437 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005438 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005439 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005440 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005441 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005442
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005443 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005444
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005445 /* Here begins a magic sequence of register writes to enable
5446 * auto-downclocking.
5447 *
5448 * Perhaps there might be some value in exposing these to
5449 * userspace...
5450 */
5451 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005452
5453 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005454 gtfifodbg = I915_READ(GTFIFODBG);
5455 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005456 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5457 I915_WRITE(GTFIFODBG, gtfifodbg);
5458 }
5459
Mika Kuoppala59bad942015-01-16 11:34:40 +02005460 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005461
5462 /* disable the counters and set deterministic thresholds */
5463 I915_WRITE(GEN6_RC_CONTROL, 0);
5464
5465 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5466 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5467 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5468 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5469 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5470
Akash Goel3b3f1652016-10-13 22:44:48 +05305471 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005472 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005473
5474 I915_WRITE(GEN6_RC_SLEEP, 0);
5475 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005476 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005477 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5478 else
5479 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005480 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005481 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5482
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005483 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005484 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005485 if (rc6_mode & INTEL_RC6_ENABLE)
5486 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5487
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005488 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005489 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005490 if (rc6_mode & INTEL_RC6p_ENABLE)
5491 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005492
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005493 if (rc6_mode & INTEL_RC6pp_ENABLE)
5494 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5495 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005496
Chris Wilsondc979972016-05-10 14:10:04 +01005497 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005498
5499 I915_WRITE(GEN6_RC_CONTROL,
5500 rc6_mask |
5501 GEN6_RC_CTL_EI_MODE(1) |
5502 GEN6_RC_CTL_HW_ENABLE);
5503
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005504 /* Power down if completely idle for over 50ms */
5505 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005506 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005507
Chris Wilson3a45b052016-07-13 09:10:32 +01005508 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005509
Ben Widawsky31643d52012-09-26 10:34:01 -07005510 rc6vids = 0;
5511 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005512 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005513 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005514 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005515 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5516 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5517 rc6vids &= 0xffff00;
5518 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5519 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5520 if (ret)
5521 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5522 }
5523
Mika Kuoppala59bad942015-01-16 11:34:40 +02005524 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005525}
5526
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005527static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005528{
5529 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005530 unsigned int gpu_freq;
5531 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305532 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005533 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005534 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005535
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005536 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005537
Ben Widawskyeda79642013-10-07 17:15:48 -03005538 policy = cpufreq_cpu_get(0);
5539 if (policy) {
5540 max_ia_freq = policy->cpuinfo.max_freq;
5541 cpufreq_cpu_put(policy);
5542 } else {
5543 /*
5544 * Default to measured freq if none found, PCU will ensure we
5545 * don't go over
5546 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005547 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005548 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005549
5550 /* Convert from kHz to MHz */
5551 max_ia_freq /= 1000;
5552
Ben Widawsky153b4b952013-10-22 22:05:09 -07005553 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005554 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5555 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005556
Chris Wilsondc979972016-05-10 14:10:04 +01005557 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305558 /* Convert GT frequency to 50 HZ units */
5559 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5560 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5561 } else {
5562 min_gpu_freq = dev_priv->rps.min_freq;
5563 max_gpu_freq = dev_priv->rps.max_freq;
5564 }
5565
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005566 /*
5567 * For each potential GPU frequency, load a ring frequency we'd like
5568 * to use for memory access. We do this by specifying the IA frequency
5569 * the PCU should use as a reference to determine the ring frequency.
5570 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305571 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5572 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005573 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005574
Chris Wilsondc979972016-05-10 14:10:04 +01005575 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305576 /*
5577 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5578 * No floor required for ring frequency on SKL.
5579 */
5580 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005581 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005582 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5583 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005584 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005585 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005586 ring_freq = max(min_ring_freq, ring_freq);
5587 /* leave ia_freq as the default, chosen by cpufreq */
5588 } else {
5589 /* On older processors, there is no separate ring
5590 * clock domain, so in order to boost the bandwidth
5591 * of the ring, we need to upclock the CPU (ia_freq).
5592 *
5593 * For GPU frequencies less than 750MHz,
5594 * just use the lowest ring freq.
5595 */
5596 if (gpu_freq < min_freq)
5597 ia_freq = 800;
5598 else
5599 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5600 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5601 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005602
Ben Widawsky42c05262012-09-26 10:34:00 -07005603 sandybridge_pcode_write(dev_priv,
5604 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005605 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5606 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5607 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005608 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005609}
5610
Ville Syrjälä03af2042014-06-28 02:03:53 +03005611static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305612{
5613 u32 val, rp0;
5614
Jani Nikula5b5929c2015-10-07 11:17:46 +03005615 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305616
Imre Deak43b67992016-08-31 19:13:02 +03005617 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005618 case 8:
5619 /* (2 * 4) config */
5620 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5621 break;
5622 case 12:
5623 /* (2 * 6) config */
5624 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5625 break;
5626 case 16:
5627 /* (2 * 8) config */
5628 default:
5629 /* Setting (2 * 8) Min RP0 for any other combination */
5630 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5631 break;
Deepak S095acd52015-01-17 11:05:59 +05305632 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005633
5634 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5635
Deepak S2b6b3a02014-05-27 15:59:30 +05305636 return rp0;
5637}
5638
5639static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5640{
5641 u32 val, rpe;
5642
5643 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5644 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5645
5646 return rpe;
5647}
5648
Deepak S7707df42014-07-12 18:46:14 +05305649static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5650{
5651 u32 val, rp1;
5652
Jani Nikula5b5929c2015-10-07 11:17:46 +03005653 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5654 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5655
Deepak S7707df42014-07-12 18:46:14 +05305656 return rp1;
5657}
5658
Deepak Sf8f2b002014-07-10 13:16:21 +05305659static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5660{
5661 u32 val, rp1;
5662
5663 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5664
5665 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5666
5667 return rp1;
5668}
5669
Ville Syrjälä03af2042014-06-28 02:03:53 +03005670static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005671{
5672 u32 val, rp0;
5673
Jani Nikula64936252013-05-22 15:36:20 +03005674 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005675
5676 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5677 /* Clamp to max */
5678 rp0 = min_t(u32, rp0, 0xea);
5679
5680 return rp0;
5681}
5682
5683static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5684{
5685 u32 val, rpe;
5686
Jani Nikula64936252013-05-22 15:36:20 +03005687 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005688 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005689 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005690 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5691
5692 return rpe;
5693}
5694
Ville Syrjälä03af2042014-06-28 02:03:53 +03005695static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005696{
Imre Deak36146032014-12-04 18:39:35 +02005697 u32 val;
5698
5699 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5700 /*
5701 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5702 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5703 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5704 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5705 * to make sure it matches what Punit accepts.
5706 */
5707 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005708}
5709
Imre Deakae484342014-03-31 15:10:44 +03005710/* Check that the pctx buffer wasn't move under us. */
5711static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5712{
5713 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5714
5715 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5716 dev_priv->vlv_pctx->stolen->start);
5717}
5718
Deepak S38807742014-05-23 21:00:15 +05305719
5720/* Check that the pcbr address is not empty. */
5721static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5722{
5723 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5724
5725 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5726}
5727
Chris Wilsondc979972016-05-10 14:10:04 +01005728static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305729{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005730 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005731 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305732 u32 pcbr;
5733 int pctx_size = 32*1024;
5734
Deepak S38807742014-05-23 21:00:15 +05305735 pcbr = I915_READ(VLV_PCBR);
5736 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005737 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305738 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005739 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305740
5741 pctx_paddr = (paddr & (~4095));
5742 I915_WRITE(VLV_PCBR, pctx_paddr);
5743 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005744
5745 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305746}
5747
Chris Wilsondc979972016-05-10 14:10:04 +01005748static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005749{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005750 struct drm_i915_gem_object *pctx;
5751 unsigned long pctx_paddr;
5752 u32 pcbr;
5753 int pctx_size = 24*1024;
5754
5755 pcbr = I915_READ(VLV_PCBR);
5756 if (pcbr) {
5757 /* BIOS set it up already, grab the pre-alloc'd space */
5758 int pcbr_offset;
5759
5760 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005761 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005762 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005763 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005764 pctx_size);
5765 goto out;
5766 }
5767
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005768 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5769
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005770 /*
5771 * From the Gunit register HAS:
5772 * The Gfx driver is expected to program this register and ensure
5773 * proper allocation within Gfx stolen memory. For example, this
5774 * register should be programmed such than the PCBR range does not
5775 * overlap with other ranges, such as the frame buffer, protected
5776 * memory, or any other relevant ranges.
5777 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005778 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005779 if (!pctx) {
5780 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005781 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005782 }
5783
5784 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5785 I915_WRITE(VLV_PCBR, pctx_paddr);
5786
5787out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005788 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005789 dev_priv->vlv_pctx = pctx;
5790}
5791
Chris Wilsondc979972016-05-10 14:10:04 +01005792static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005793{
Imre Deakae484342014-03-31 15:10:44 +03005794 if (WARN_ON(!dev_priv->vlv_pctx))
5795 return;
5796
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005797 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005798 dev_priv->vlv_pctx = NULL;
5799}
5800
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005801static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5802{
5803 dev_priv->rps.gpll_ref_freq =
5804 vlv_get_cck_clock(dev_priv, "GPLL ref",
5805 CCK_GPLL_CLOCK_CONTROL,
5806 dev_priv->czclk_freq);
5807
5808 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5809 dev_priv->rps.gpll_ref_freq);
5810}
5811
Chris Wilsondc979972016-05-10 14:10:04 +01005812static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005813{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005814 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005815
Chris Wilsondc979972016-05-10 14:10:04 +01005816 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005817
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005818 vlv_init_gpll_ref_freq(dev_priv);
5819
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005820 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5821 switch ((val >> 6) & 3) {
5822 case 0:
5823 case 1:
5824 dev_priv->mem_freq = 800;
5825 break;
5826 case 2:
5827 dev_priv->mem_freq = 1066;
5828 break;
5829 case 3:
5830 dev_priv->mem_freq = 1333;
5831 break;
5832 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005833 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005834
Imre Deak4e805192014-04-14 20:24:41 +03005835 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5836 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5837 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005838 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005839 dev_priv->rps.max_freq);
5840
5841 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5842 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005843 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005844 dev_priv->rps.efficient_freq);
5845
Deepak Sf8f2b002014-07-10 13:16:21 +05305846 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5847 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005848 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305849 dev_priv->rps.rp1_freq);
5850
Imre Deak4e805192014-04-14 20:24:41 +03005851 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5852 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005853 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005854 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005855}
5856
Chris Wilsondc979972016-05-10 14:10:04 +01005857static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305858{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005859 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305860
Chris Wilsondc979972016-05-10 14:10:04 +01005861 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305862
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005863 vlv_init_gpll_ref_freq(dev_priv);
5864
Ville Syrjäläa5805162015-05-26 20:42:30 +03005865 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005866 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005867 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005868
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005869 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005870 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005871 dev_priv->mem_freq = 2000;
5872 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005873 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005874 dev_priv->mem_freq = 1600;
5875 break;
5876 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005877 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005878
Deepak S2b6b3a02014-05-27 15:59:30 +05305879 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5880 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5881 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005882 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305883 dev_priv->rps.max_freq);
5884
5885 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5886 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005887 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305888 dev_priv->rps.efficient_freq);
5889
Deepak S7707df42014-07-12 18:46:14 +05305890 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5891 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005892 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305893 dev_priv->rps.rp1_freq);
5894
Deepak S5b7c91b2015-05-09 18:15:46 +05305895 /* PUnit validated range is only [RPe, RP0] */
5896 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305897 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005898 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305899 dev_priv->rps.min_freq);
5900
Ville Syrjälä1c147622014-08-18 14:42:43 +03005901 WARN_ONCE((dev_priv->rps.max_freq |
5902 dev_priv->rps.efficient_freq |
5903 dev_priv->rps.rp1_freq |
5904 dev_priv->rps.min_freq) & 1,
5905 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305906}
5907
Chris Wilsondc979972016-05-10 14:10:04 +01005908static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005909{
Chris Wilsondc979972016-05-10 14:10:04 +01005910 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005911}
5912
Chris Wilsondc979972016-05-10 14:10:04 +01005913static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305914{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005915 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305916 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305917 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305918
5919 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5920
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005921 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5922 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305923 if (gtfifodbg) {
5924 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5925 gtfifodbg);
5926 I915_WRITE(GTFIFODBG, gtfifodbg);
5927 }
5928
5929 cherryview_check_pctx(dev_priv);
5930
5931 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5932 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005933 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305934
Ville Syrjälä160614a2015-01-19 13:50:47 +02005935 /* Disable RC states. */
5936 I915_WRITE(GEN6_RC_CONTROL, 0);
5937
Deepak S38807742014-05-23 21:00:15 +05305938 /* 2a: Program RC6 thresholds.*/
5939 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5940 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5941 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5942
Akash Goel3b3f1652016-10-13 22:44:48 +05305943 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005944 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05305945 I915_WRITE(GEN6_RC_SLEEP, 0);
5946
Deepak Sf4f71c72015-03-28 15:23:35 +05305947 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5948 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305949
5950 /* allows RC6 residency counter to work */
5951 I915_WRITE(VLV_COUNTER_CONTROL,
5952 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5953 VLV_MEDIA_RC6_COUNT_EN |
5954 VLV_RENDER_RC6_COUNT_EN));
5955
5956 /* For now we assume BIOS is allocating and populating the PCBR */
5957 pcbr = I915_READ(VLV_PCBR);
5958
Deepak S38807742014-05-23 21:00:15 +05305959 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005960 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
5961 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005962 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305963
5964 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5965
Deepak S2b6b3a02014-05-27 15:59:30 +05305966 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005967 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305968 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5969 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5970 I915_WRITE(GEN6_RP_UP_EI, 66000);
5971 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5972
5973 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5974
5975 /* 5: Enable RPS */
5976 I915_WRITE(GEN6_RP_CONTROL,
5977 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005978 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305979 GEN6_RP_ENABLE |
5980 GEN6_RP_UP_BUSY_AVG |
5981 GEN6_RP_DOWN_IDLE_AVG);
5982
Deepak S3ef62342015-04-29 08:36:24 +05305983 /* Setting Fixed Bias */
5984 val = VLV_OVERRIDE_EN |
5985 VLV_SOC_TDP_EN |
5986 CHV_BIAS_CPU_50_SOC_50;
5987 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5988
Deepak S2b6b3a02014-05-27 15:59:30 +05305989 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5990
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005991 /* RPS code assumes GPLL is used */
5992 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5993
Jani Nikula742f4912015-09-03 11:16:09 +03005994 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305995 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5996
Chris Wilson3a45b052016-07-13 09:10:32 +01005997 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05305998
Mika Kuoppala59bad942015-01-16 11:34:40 +02005999 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306000}
6001
Chris Wilsondc979972016-05-10 14:10:04 +01006002static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006003{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006004 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306005 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006006 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006007
6008 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6009
Imre Deakae484342014-03-31 15:10:44 +03006010 valleyview_check_pctx(dev_priv);
6011
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006012 gtfifodbg = I915_READ(GTFIFODBG);
6013 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006014 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6015 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006016 I915_WRITE(GTFIFODBG, gtfifodbg);
6017 }
6018
Deepak Sc8d9a592013-11-23 14:55:42 +05306019 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006020 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006021
Ville Syrjälä160614a2015-01-19 13:50:47 +02006022 /* Disable RC states. */
6023 I915_WRITE(GEN6_RC_CONTROL, 0);
6024
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006025 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006026 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6027 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6028 I915_WRITE(GEN6_RP_UP_EI, 66000);
6029 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6030
6031 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6032
6033 I915_WRITE(GEN6_RP_CONTROL,
6034 GEN6_RP_MEDIA_TURBO |
6035 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6036 GEN6_RP_MEDIA_IS_GFX |
6037 GEN6_RP_ENABLE |
6038 GEN6_RP_UP_BUSY_AVG |
6039 GEN6_RP_DOWN_IDLE_CONT);
6040
6041 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6042 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6043 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6044
Akash Goel3b3f1652016-10-13 22:44:48 +05306045 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006046 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006047
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006048 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006049
6050 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006051 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006052 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6053 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006054 VLV_MEDIA_RC6_COUNT_EN |
6055 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006056
Chris Wilsondc979972016-05-10 14:10:04 +01006057 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006058 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006059
Chris Wilsondc979972016-05-10 14:10:04 +01006060 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006061
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006062 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006063
Deepak S3ef62342015-04-29 08:36:24 +05306064 /* Setting Fixed Bias */
6065 val = VLV_OVERRIDE_EN |
6066 VLV_SOC_TDP_EN |
6067 VLV_BIAS_CPU_125_SOC_875;
6068 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6069
Jani Nikula64936252013-05-22 15:36:20 +03006070 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006071
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006072 /* RPS code assumes GPLL is used */
6073 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6074
Jani Nikula742f4912015-09-03 11:16:09 +03006075 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006076 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6077
Chris Wilson3a45b052016-07-13 09:10:32 +01006078 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006079
Mika Kuoppala59bad942015-01-16 11:34:40 +02006080 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006081}
6082
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006083static unsigned long intel_pxfreq(u32 vidfreq)
6084{
6085 unsigned long freq;
6086 int div = (vidfreq & 0x3f0000) >> 16;
6087 int post = (vidfreq & 0x3000) >> 12;
6088 int pre = (vidfreq & 0x7);
6089
6090 if (!pre)
6091 return 0;
6092
6093 freq = ((div * 133333) / ((1<<post) * pre));
6094
6095 return freq;
6096}
6097
Daniel Vettereb48eb02012-04-26 23:28:12 +02006098static const struct cparams {
6099 u16 i;
6100 u16 t;
6101 u16 m;
6102 u16 c;
6103} cparams[] = {
6104 { 1, 1333, 301, 28664 },
6105 { 1, 1066, 294, 24460 },
6106 { 1, 800, 294, 25192 },
6107 { 0, 1333, 276, 27605 },
6108 { 0, 1066, 276, 27605 },
6109 { 0, 800, 231, 23784 },
6110};
6111
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006112static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006113{
6114 u64 total_count, diff, ret;
6115 u32 count1, count2, count3, m = 0, c = 0;
6116 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6117 int i;
6118
Daniel Vetter02d71952012-08-09 16:44:54 +02006119 assert_spin_locked(&mchdev_lock);
6120
Daniel Vetter20e4d402012-08-08 23:35:39 +02006121 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006122
6123 /* Prevent division-by-zero if we are asking too fast.
6124 * Also, we don't get interesting results if we are polling
6125 * faster than once in 10ms, so just return the saved value
6126 * in such cases.
6127 */
6128 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006129 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006130
6131 count1 = I915_READ(DMIEC);
6132 count2 = I915_READ(DDREC);
6133 count3 = I915_READ(CSIEC);
6134
6135 total_count = count1 + count2 + count3;
6136
6137 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006138 if (total_count < dev_priv->ips.last_count1) {
6139 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006140 diff += total_count;
6141 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006142 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006143 }
6144
6145 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006146 if (cparams[i].i == dev_priv->ips.c_m &&
6147 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006148 m = cparams[i].m;
6149 c = cparams[i].c;
6150 break;
6151 }
6152 }
6153
6154 diff = div_u64(diff, diff1);
6155 ret = ((m * diff) + c);
6156 ret = div_u64(ret, 10);
6157
Daniel Vetter20e4d402012-08-08 23:35:39 +02006158 dev_priv->ips.last_count1 = total_count;
6159 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006160
Daniel Vetter20e4d402012-08-08 23:35:39 +02006161 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006162
6163 return ret;
6164}
6165
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006166unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6167{
6168 unsigned long val;
6169
Chris Wilsondc979972016-05-10 14:10:04 +01006170 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006171 return 0;
6172
6173 spin_lock_irq(&mchdev_lock);
6174
6175 val = __i915_chipset_val(dev_priv);
6176
6177 spin_unlock_irq(&mchdev_lock);
6178
6179 return val;
6180}
6181
Daniel Vettereb48eb02012-04-26 23:28:12 +02006182unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6183{
6184 unsigned long m, x, b;
6185 u32 tsfs;
6186
6187 tsfs = I915_READ(TSFS);
6188
6189 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6190 x = I915_READ8(TR1);
6191
6192 b = tsfs & TSFS_INTR_MASK;
6193
6194 return ((m * x) / 127) - b;
6195}
6196
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006197static int _pxvid_to_vd(u8 pxvid)
6198{
6199 if (pxvid == 0)
6200 return 0;
6201
6202 if (pxvid >= 8 && pxvid < 31)
6203 pxvid = 31;
6204
6205 return (pxvid + 2) * 125;
6206}
6207
6208static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006209{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006210 const int vd = _pxvid_to_vd(pxvid);
6211 const int vm = vd - 1125;
6212
Chris Wilsondc979972016-05-10 14:10:04 +01006213 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006214 return vm > 0 ? vm : 0;
6215
6216 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006217}
6218
Daniel Vetter02d71952012-08-09 16:44:54 +02006219static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006220{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006221 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006222 u32 count;
6223
Daniel Vetter02d71952012-08-09 16:44:54 +02006224 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006225
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006226 now = ktime_get_raw_ns();
6227 diffms = now - dev_priv->ips.last_time2;
6228 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006229
6230 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006231 if (!diffms)
6232 return;
6233
6234 count = I915_READ(GFXEC);
6235
Daniel Vetter20e4d402012-08-08 23:35:39 +02006236 if (count < dev_priv->ips.last_count2) {
6237 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006238 diff += count;
6239 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006240 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006241 }
6242
Daniel Vetter20e4d402012-08-08 23:35:39 +02006243 dev_priv->ips.last_count2 = count;
6244 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006245
6246 /* More magic constants... */
6247 diff = diff * 1181;
6248 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006249 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006250}
6251
Daniel Vetter02d71952012-08-09 16:44:54 +02006252void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6253{
Chris Wilsondc979972016-05-10 14:10:04 +01006254 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006255 return;
6256
Daniel Vetter92703882012-08-09 16:46:01 +02006257 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006258
6259 __i915_update_gfx_val(dev_priv);
6260
Daniel Vetter92703882012-08-09 16:46:01 +02006261 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006262}
6263
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006264static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006265{
6266 unsigned long t, corr, state1, corr2, state2;
6267 u32 pxvid, ext_v;
6268
Daniel Vetter02d71952012-08-09 16:44:54 +02006269 assert_spin_locked(&mchdev_lock);
6270
Ville Syrjälä616847e2015-09-18 20:03:19 +03006271 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006272 pxvid = (pxvid >> 24) & 0x7f;
6273 ext_v = pvid_to_extvid(dev_priv, pxvid);
6274
6275 state1 = ext_v;
6276
6277 t = i915_mch_val(dev_priv);
6278
6279 /* Revel in the empirically derived constants */
6280
6281 /* Correction factor in 1/100000 units */
6282 if (t > 80)
6283 corr = ((t * 2349) + 135940);
6284 else if (t >= 50)
6285 corr = ((t * 964) + 29317);
6286 else /* < 50 */
6287 corr = ((t * 301) + 1004);
6288
6289 corr = corr * ((150142 * state1) / 10000 - 78642);
6290 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006291 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006292
6293 state2 = (corr2 * state1) / 10000;
6294 state2 /= 100; /* convert to mW */
6295
Daniel Vetter02d71952012-08-09 16:44:54 +02006296 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006297
Daniel Vetter20e4d402012-08-08 23:35:39 +02006298 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006299}
6300
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006301unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6302{
6303 unsigned long val;
6304
Chris Wilsondc979972016-05-10 14:10:04 +01006305 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006306 return 0;
6307
6308 spin_lock_irq(&mchdev_lock);
6309
6310 val = __i915_gfx_val(dev_priv);
6311
6312 spin_unlock_irq(&mchdev_lock);
6313
6314 return val;
6315}
6316
Daniel Vettereb48eb02012-04-26 23:28:12 +02006317/**
6318 * i915_read_mch_val - return value for IPS use
6319 *
6320 * Calculate and return a value for the IPS driver to use when deciding whether
6321 * we have thermal and power headroom to increase CPU or GPU power budget.
6322 */
6323unsigned long i915_read_mch_val(void)
6324{
6325 struct drm_i915_private *dev_priv;
6326 unsigned long chipset_val, graphics_val, ret = 0;
6327
Daniel Vetter92703882012-08-09 16:46:01 +02006328 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006329 if (!i915_mch_dev)
6330 goto out_unlock;
6331 dev_priv = i915_mch_dev;
6332
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006333 chipset_val = __i915_chipset_val(dev_priv);
6334 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006335
6336 ret = chipset_val + graphics_val;
6337
6338out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006339 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006340
6341 return ret;
6342}
6343EXPORT_SYMBOL_GPL(i915_read_mch_val);
6344
6345/**
6346 * i915_gpu_raise - raise GPU frequency limit
6347 *
6348 * Raise the limit; IPS indicates we have thermal headroom.
6349 */
6350bool i915_gpu_raise(void)
6351{
6352 struct drm_i915_private *dev_priv;
6353 bool ret = true;
6354
Daniel Vetter92703882012-08-09 16:46:01 +02006355 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006356 if (!i915_mch_dev) {
6357 ret = false;
6358 goto out_unlock;
6359 }
6360 dev_priv = i915_mch_dev;
6361
Daniel Vetter20e4d402012-08-08 23:35:39 +02006362 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6363 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006364
6365out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006366 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006367
6368 return ret;
6369}
6370EXPORT_SYMBOL_GPL(i915_gpu_raise);
6371
6372/**
6373 * i915_gpu_lower - lower GPU frequency limit
6374 *
6375 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6376 * frequency maximum.
6377 */
6378bool i915_gpu_lower(void)
6379{
6380 struct drm_i915_private *dev_priv;
6381 bool ret = true;
6382
Daniel Vetter92703882012-08-09 16:46:01 +02006383 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006384 if (!i915_mch_dev) {
6385 ret = false;
6386 goto out_unlock;
6387 }
6388 dev_priv = i915_mch_dev;
6389
Daniel Vetter20e4d402012-08-08 23:35:39 +02006390 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6391 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006392
6393out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006394 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006395
6396 return ret;
6397}
6398EXPORT_SYMBOL_GPL(i915_gpu_lower);
6399
6400/**
6401 * i915_gpu_busy - indicate GPU business to IPS
6402 *
6403 * Tell the IPS driver whether or not the GPU is busy.
6404 */
6405bool i915_gpu_busy(void)
6406{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006407 bool ret = false;
6408
Daniel Vetter92703882012-08-09 16:46:01 +02006409 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006410 if (i915_mch_dev)
6411 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006412 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006413
6414 return ret;
6415}
6416EXPORT_SYMBOL_GPL(i915_gpu_busy);
6417
6418/**
6419 * i915_gpu_turbo_disable - disable graphics turbo
6420 *
6421 * Disable graphics turbo by resetting the max frequency and setting the
6422 * current frequency to the default.
6423 */
6424bool i915_gpu_turbo_disable(void)
6425{
6426 struct drm_i915_private *dev_priv;
6427 bool ret = true;
6428
Daniel Vetter92703882012-08-09 16:46:01 +02006429 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006430 if (!i915_mch_dev) {
6431 ret = false;
6432 goto out_unlock;
6433 }
6434 dev_priv = i915_mch_dev;
6435
Daniel Vetter20e4d402012-08-08 23:35:39 +02006436 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006437
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006438 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006439 ret = false;
6440
6441out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006442 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006443
6444 return ret;
6445}
6446EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6447
6448/**
6449 * Tells the intel_ips driver that the i915 driver is now loaded, if
6450 * IPS got loaded first.
6451 *
6452 * This awkward dance is so that neither module has to depend on the
6453 * other in order for IPS to do the appropriate communication of
6454 * GPU turbo limits to i915.
6455 */
6456static void
6457ips_ping_for_i915_load(void)
6458{
6459 void (*link)(void);
6460
6461 link = symbol_get(ips_link_to_i915_driver);
6462 if (link) {
6463 link();
6464 symbol_put(ips_link_to_i915_driver);
6465 }
6466}
6467
6468void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6469{
Daniel Vetter02d71952012-08-09 16:44:54 +02006470 /* We only register the i915 ips part with intel-ips once everything is
6471 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006472 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006473 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006474 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006475
6476 ips_ping_for_i915_load();
6477}
6478
6479void intel_gpu_ips_teardown(void)
6480{
Daniel Vetter92703882012-08-09 16:46:01 +02006481 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006482 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006483 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006484}
Deepak S76c3552f2014-01-30 23:08:16 +05306485
Chris Wilsondc979972016-05-10 14:10:04 +01006486static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006487{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006488 u32 lcfuse;
6489 u8 pxw[16];
6490 int i;
6491
6492 /* Disable to program */
6493 I915_WRITE(ECR, 0);
6494 POSTING_READ(ECR);
6495
6496 /* Program energy weights for various events */
6497 I915_WRITE(SDEW, 0x15040d00);
6498 I915_WRITE(CSIEW0, 0x007f0000);
6499 I915_WRITE(CSIEW1, 0x1e220004);
6500 I915_WRITE(CSIEW2, 0x04000004);
6501
6502 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006503 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006504 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006505 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006506
6507 /* Program P-state weights to account for frequency power adjustment */
6508 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006509 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006510 unsigned long freq = intel_pxfreq(pxvidfreq);
6511 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6512 PXVFREQ_PX_SHIFT;
6513 unsigned long val;
6514
6515 val = vid * vid;
6516 val *= (freq / 1000);
6517 val *= 255;
6518 val /= (127*127*900);
6519 if (val > 0xff)
6520 DRM_ERROR("bad pxval: %ld\n", val);
6521 pxw[i] = val;
6522 }
6523 /* Render standby states get 0 weight */
6524 pxw[14] = 0;
6525 pxw[15] = 0;
6526
6527 for (i = 0; i < 4; i++) {
6528 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6529 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006530 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006531 }
6532
6533 /* Adjust magic regs to magic values (more experimental results) */
6534 I915_WRITE(OGW0, 0);
6535 I915_WRITE(OGW1, 0);
6536 I915_WRITE(EG0, 0x00007f00);
6537 I915_WRITE(EG1, 0x0000000e);
6538 I915_WRITE(EG2, 0x000e0000);
6539 I915_WRITE(EG3, 0x68000300);
6540 I915_WRITE(EG4, 0x42000000);
6541 I915_WRITE(EG5, 0x00140031);
6542 I915_WRITE(EG6, 0);
6543 I915_WRITE(EG7, 0);
6544
6545 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006546 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006547
6548 /* Enable PMON + select events */
6549 I915_WRITE(ECR, 0x80000019);
6550
6551 lcfuse = I915_READ(LCFUSE02);
6552
Daniel Vetter20e4d402012-08-08 23:35:39 +02006553 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006554}
6555
Chris Wilsondc979972016-05-10 14:10:04 +01006556void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006557{
Imre Deakb268c692015-12-15 20:10:31 +02006558 /*
6559 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6560 * requirement.
6561 */
6562 if (!i915.enable_rc6) {
6563 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6564 intel_runtime_pm_get(dev_priv);
6565 }
Imre Deake6069ca2014-04-18 16:01:02 +03006566
Chris Wilsonb5163db2016-08-10 13:58:24 +01006567 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006568 mutex_lock(&dev_priv->rps.hw_lock);
6569
6570 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006571 if (IS_CHERRYVIEW(dev_priv))
6572 cherryview_init_gt_powersave(dev_priv);
6573 else if (IS_VALLEYVIEW(dev_priv))
6574 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006575 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006576 gen6_init_rps_frequencies(dev_priv);
6577
6578 /* Derive initial user preferences/limits from the hardware limits */
6579 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6580 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6581
6582 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6583 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6584
6585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6586 dev_priv->rps.min_freq_softlimit =
6587 max_t(int,
6588 dev_priv->rps.efficient_freq,
6589 intel_freq_opcode(dev_priv, 450));
6590
Chris Wilson99ac9612016-07-13 09:10:34 +01006591 /* After setting max-softlimit, find the overclock max freq */
6592 if (IS_GEN6(dev_priv) ||
6593 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6594 u32 params = 0;
6595
6596 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6597 if (params & BIT(31)) { /* OC supported */
6598 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6599 (dev_priv->rps.max_freq & 0xff) * 50,
6600 (params & 0xff) * 50);
6601 dev_priv->rps.max_freq = params & 0xff;
6602 }
6603 }
6604
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006605 /* Finally allow us to boost to max by default */
6606 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6607
Chris Wilson773ea9a2016-07-13 09:10:33 +01006608 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006609 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006610
6611 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006612}
6613
Chris Wilsondc979972016-05-10 14:10:04 +01006614void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006615{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006616 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006617 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006618
6619 if (!i915.enable_rc6)
6620 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006621}
6622
Chris Wilson54b4f682016-07-21 21:16:19 +01006623/**
6624 * intel_suspend_gt_powersave - suspend PM work and helper threads
6625 * @dev_priv: i915 device
6626 *
6627 * We don't want to disable RC6 or other features here, we just want
6628 * to make sure any work we've queued has finished and won't bother
6629 * us while we're suspended.
6630 */
6631void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6632{
6633 if (INTEL_GEN(dev_priv) < 6)
6634 return;
6635
6636 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6637 intel_runtime_pm_put(dev_priv);
6638
6639 /* gen6_rps_idle() will be called later to disable interrupts */
6640}
6641
Chris Wilsonb7137e02016-07-13 09:10:37 +01006642void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6643{
6644 dev_priv->rps.enabled = true; /* force disabling */
6645 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006646
6647 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006648}
6649
Chris Wilsondc979972016-05-10 14:10:04 +01006650void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006651{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006652 if (!READ_ONCE(dev_priv->rps.enabled))
6653 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006654
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006655 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006656
Chris Wilsonb7137e02016-07-13 09:10:37 +01006657 if (INTEL_GEN(dev_priv) >= 9) {
6658 gen9_disable_rc6(dev_priv);
6659 gen9_disable_rps(dev_priv);
6660 } else if (IS_CHERRYVIEW(dev_priv)) {
6661 cherryview_disable_rps(dev_priv);
6662 } else if (IS_VALLEYVIEW(dev_priv)) {
6663 valleyview_disable_rps(dev_priv);
6664 } else if (INTEL_GEN(dev_priv) >= 6) {
6665 gen6_disable_rps(dev_priv);
6666 } else if (IS_IRONLAKE_M(dev_priv)) {
6667 ironlake_disable_drps(dev_priv);
6668 }
6669
6670 dev_priv->rps.enabled = false;
6671 mutex_unlock(&dev_priv->rps.hw_lock);
6672}
6673
6674void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6675{
Chris Wilson54b4f682016-07-21 21:16:19 +01006676 /* We shouldn't be disabling as we submit, so this should be less
6677 * racy than it appears!
6678 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006679 if (READ_ONCE(dev_priv->rps.enabled))
6680 return;
6681
6682 /* Powersaving is controlled by the host when inside a VM */
6683 if (intel_vgpu_active(dev_priv))
6684 return;
6685
6686 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006687
Chris Wilsondc979972016-05-10 14:10:04 +01006688 if (IS_CHERRYVIEW(dev_priv)) {
6689 cherryview_enable_rps(dev_priv);
6690 } else if (IS_VALLEYVIEW(dev_priv)) {
6691 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006692 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006693 gen9_enable_rc6(dev_priv);
6694 gen9_enable_rps(dev_priv);
6695 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006696 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006697 } else if (IS_BROADWELL(dev_priv)) {
6698 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006699 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006700 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006701 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006702 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006703 } else if (IS_IRONLAKE_M(dev_priv)) {
6704 ironlake_enable_drps(dev_priv);
6705 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006706 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006707
6708 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6709 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6710
6711 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6712 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6713
Chris Wilson54b4f682016-07-21 21:16:19 +01006714 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006715 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006716}
Imre Deakc6df39b2014-04-14 20:24:29 +03006717
Chris Wilson54b4f682016-07-21 21:16:19 +01006718static void __intel_autoenable_gt_powersave(struct work_struct *work)
6719{
6720 struct drm_i915_private *dev_priv =
6721 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6722 struct intel_engine_cs *rcs;
6723 struct drm_i915_gem_request *req;
6724
6725 if (READ_ONCE(dev_priv->rps.enabled))
6726 goto out;
6727
Akash Goel3b3f1652016-10-13 22:44:48 +05306728 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006729 if (rcs->last_context)
6730 goto out;
6731
6732 if (!rcs->init_context)
6733 goto out;
6734
6735 mutex_lock(&dev_priv->drm.struct_mutex);
6736
6737 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6738 if (IS_ERR(req))
6739 goto unlock;
6740
6741 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6742 rcs->init_context(req);
6743
6744 /* Mark the device busy, calling intel_enable_gt_powersave() */
6745 i915_add_request_no_flush(req);
6746
6747unlock:
6748 mutex_unlock(&dev_priv->drm.struct_mutex);
6749out:
6750 intel_runtime_pm_put(dev_priv);
6751}
6752
6753void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6754{
6755 if (READ_ONCE(dev_priv->rps.enabled))
6756 return;
6757
6758 if (IS_IRONLAKE_M(dev_priv)) {
6759 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006760 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006761 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6762 /*
6763 * PCU communication is slow and this doesn't need to be
6764 * done at any specific time, so do this out of our fast path
6765 * to make resume and init faster.
6766 *
6767 * We depend on the HW RC6 power context save/restore
6768 * mechanism when entering D3 through runtime PM suspend. So
6769 * disable RPM until RPS/RC6 is properly setup. We can only
6770 * get here via the driver load/system resume/runtime resume
6771 * paths, so the _noresume version is enough (and in case of
6772 * runtime resume it's necessary).
6773 */
6774 if (queue_delayed_work(dev_priv->wq,
6775 &dev_priv->rps.autoenable_work,
6776 round_jiffies_up_relative(HZ)))
6777 intel_runtime_pm_get_noresume(dev_priv);
6778 }
6779}
6780
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006781static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006782{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006783 /*
6784 * On Ibex Peak and Cougar Point, we need to disable clock
6785 * gating for the panel power sequencer or it will fail to
6786 * start up when no ports are active.
6787 */
6788 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6789}
6790
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006791static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006792{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006793 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006794
Damien Lespiau055e3932014-08-18 13:49:10 +01006795 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006796 I915_WRITE(DSPCNTR(pipe),
6797 I915_READ(DSPCNTR(pipe)) |
6798 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006799
6800 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6801 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006802 }
6803}
6804
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006805static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006806{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006807 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6808 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6809 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6810
6811 /*
6812 * Don't touch WM1S_LP_EN here.
6813 * Doing so could cause underruns.
6814 */
6815}
6816
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006817static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006818{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006819 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006820
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006821 /*
6822 * Required for FBC
6823 * WaFbcDisableDpfcClockGating:ilk
6824 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006825 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6826 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6827 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006828
6829 I915_WRITE(PCH_3DCGDIS0,
6830 MARIUNIT_CLOCK_GATE_DISABLE |
6831 SVSMUNIT_CLOCK_GATE_DISABLE);
6832 I915_WRITE(PCH_3DCGDIS1,
6833 VFMUNIT_CLOCK_GATE_DISABLE);
6834
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006835 /*
6836 * According to the spec the following bits should be set in
6837 * order to enable memory self-refresh
6838 * The bit 22/21 of 0x42004
6839 * The bit 5 of 0x42020
6840 * The bit 15 of 0x45000
6841 */
6842 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6843 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6844 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006845 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006846 I915_WRITE(DISP_ARB_CTL,
6847 (I915_READ(DISP_ARB_CTL) |
6848 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006849
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006850 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006851
6852 /*
6853 * Based on the document from hardware guys the following bits
6854 * should be set unconditionally in order to enable FBC.
6855 * The bit 22 of 0x42000
6856 * The bit 22 of 0x42004
6857 * The bit 7,8,9 of 0x42020.
6858 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006859 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006860 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006861 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6862 I915_READ(ILK_DISPLAY_CHICKEN1) |
6863 ILK_FBCQ_DIS);
6864 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6865 I915_READ(ILK_DISPLAY_CHICKEN2) |
6866 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006867 }
6868
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006869 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6870
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006871 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6872 I915_READ(ILK_DISPLAY_CHICKEN2) |
6873 ILK_ELPIN_409_SELECT);
6874 I915_WRITE(_3D_CHICKEN2,
6875 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6876 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006877
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006878 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006879 I915_WRITE(CACHE_MODE_0,
6880 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006881
Akash Goel4e046322014-04-04 17:14:38 +05306882 /* WaDisable_RenderCache_OperationalFlush:ilk */
6883 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6884
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006885 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006886
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006887 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006888}
6889
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006890static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006891{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006892 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006893 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006894
6895 /*
6896 * On Ibex Peak and Cougar Point, we need to disable clock
6897 * gating for the panel power sequencer or it will fail to
6898 * start up when no ports are active.
6899 */
Jesse Barnescd664072013-10-02 10:34:19 -07006900 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6901 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6902 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006903 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6904 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006905 /* The below fixes the weird display corruption, a few pixels shifted
6906 * downward, on (only) LVDS of some HP laptops with IVY.
6907 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006908 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006909 val = I915_READ(TRANS_CHICKEN2(pipe));
6910 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6911 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006912 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006913 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006914 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6915 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6916 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006917 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6918 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006919 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006920 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006921 I915_WRITE(TRANS_CHICKEN1(pipe),
6922 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6923 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006924}
6925
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006926static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006927{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006928 uint32_t tmp;
6929
6930 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006931 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6932 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6933 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006934}
6935
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006936static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006937{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006938 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006939
Damien Lespiau231e54f2012-10-19 17:55:41 +01006940 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006941
6942 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6943 I915_READ(ILK_DISPLAY_CHICKEN2) |
6944 ILK_ELPIN_409_SELECT);
6945
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006946 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006947 I915_WRITE(_3D_CHICKEN,
6948 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6949
Akash Goel4e046322014-04-04 17:14:38 +05306950 /* WaDisable_RenderCache_OperationalFlush:snb */
6951 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6952
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006953 /*
6954 * BSpec recoomends 8x4 when MSAA is used,
6955 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006956 *
6957 * Note that PS/WM thread counts depend on the WIZ hashing
6958 * disable bit, which we don't touch here, but it's good
6959 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006960 */
6961 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006962 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006963
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006964 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006965
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006966 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006967 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006968
6969 I915_WRITE(GEN6_UCGCTL1,
6970 I915_READ(GEN6_UCGCTL1) |
6971 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6972 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6973
6974 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6975 * gating disable must be set. Failure to set it results in
6976 * flickering pixels due to Z write ordering failures after
6977 * some amount of runtime in the Mesa "fire" demo, and Unigine
6978 * Sanctuary and Tropics, and apparently anything else with
6979 * alpha test or pixel discard.
6980 *
6981 * According to the spec, bit 11 (RCCUNIT) must also be set,
6982 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006983 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006984 * WaDisableRCCUnitClockGating:snb
6985 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006986 */
6987 I915_WRITE(GEN6_UCGCTL2,
6988 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6989 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6990
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006991 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006992 I915_WRITE(_3D_CHICKEN3,
6993 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006994
6995 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006996 * Bspec says:
6997 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6998 * 3DSTATE_SF number of SF output attributes is more than 16."
6999 */
7000 I915_WRITE(_3D_CHICKEN3,
7001 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7002
7003 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007004 * According to the spec the following bits should be
7005 * set in order to enable memory self-refresh and fbc:
7006 * The bit21 and bit22 of 0x42000
7007 * The bit21 and bit22 of 0x42004
7008 * The bit5 and bit7 of 0x42020
7009 * The bit14 of 0x70180
7010 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007011 *
7012 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007013 */
7014 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7015 I915_READ(ILK_DISPLAY_CHICKEN1) |
7016 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7017 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7018 I915_READ(ILK_DISPLAY_CHICKEN2) |
7019 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007020 I915_WRITE(ILK_DSPCLK_GATE_D,
7021 I915_READ(ILK_DSPCLK_GATE_D) |
7022 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7023 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007024
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007025 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007026
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007027 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007028
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007029 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007030}
7031
7032static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7033{
7034 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7035
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007036 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007037 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007038 *
7039 * This actually overrides the dispatch
7040 * mode for all thread types.
7041 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007042 reg &= ~GEN7_FF_SCHED_MASK;
7043 reg |= GEN7_FF_TS_SCHED_HW;
7044 reg |= GEN7_FF_VS_SCHED_HW;
7045 reg |= GEN7_FF_DS_SCHED_HW;
7046
7047 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7048}
7049
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007050static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007051{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007052 /*
7053 * TODO: this bit should only be enabled when really needed, then
7054 * disabled when not needed anymore in order to save power.
7055 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007056 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007057 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7058 I915_READ(SOUTH_DSPCLK_GATE_D) |
7059 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007060
7061 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007062 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7063 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007064 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007065}
7066
Ville Syrjälä712bf362016-10-31 22:37:23 +02007067static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007068{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007069 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007070 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7071
7072 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7073 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7074 }
7075}
7076
Imre Deak450174f2016-05-03 15:54:21 +03007077static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7078 int general_prio_credits,
7079 int high_prio_credits)
7080{
7081 u32 misccpctl;
7082
7083 /* WaTempDisableDOPClkGating:bdw */
7084 misccpctl = I915_READ(GEN7_MISCCPCTL);
7085 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7086
7087 I915_WRITE(GEN8_L3SQCREG1,
7088 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7089 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7090
7091 /*
7092 * Wait at least 100 clocks before re-enabling clock gating.
7093 * See the definition of L3SQCREG1 in BSpec.
7094 */
7095 POSTING_READ(GEN8_L3SQCREG1);
7096 udelay(1);
7097 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7098}
7099
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007100static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007101{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007102 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007103
7104 /* WaDisableSDEUnitClockGating:kbl */
7105 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7106 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7107 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007108
7109 /* WaDisableGamClockGating:kbl */
7110 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7111 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7112 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007113
7114 /* WaFbcNukeOnHostModify:kbl */
7115 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7116 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007117}
7118
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007119static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007120{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007121 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007122
7123 /* WAC6entrylatency:skl */
7124 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7125 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007126
7127 /* WaFbcNukeOnHostModify:skl */
7128 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7129 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007130}
7131
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007132static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007133{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007134 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007135
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007136 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007137
Ben Widawskyab57fff2013-12-12 15:28:04 -08007138 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007139 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007140
Ben Widawskyab57fff2013-12-12 15:28:04 -08007141 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007142 I915_WRITE(CHICKEN_PAR1_1,
7143 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7144
Ben Widawskyab57fff2013-12-12 15:28:04 -08007145 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007146 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007147 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007148 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007149 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007150 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007151
Ben Widawskyab57fff2013-12-12 15:28:04 -08007152 /* WaVSRefCountFullforceMissDisable:bdw */
7153 /* WaDSRefCountFullforceMissDisable:bdw */
7154 I915_WRITE(GEN7_FF_THREAD_MODE,
7155 I915_READ(GEN7_FF_THREAD_MODE) &
7156 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007157
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007158 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7159 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007160
7161 /* WaDisableSDEUnitClockGating:bdw */
7162 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7163 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007164
Imre Deak450174f2016-05-03 15:54:21 +03007165 /* WaProgramL3SqcReg1Default:bdw */
7166 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007167
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007168 /*
7169 * WaGttCachingOffByDefault:bdw
7170 * GTT cache may not work with big pages, so if those
7171 * are ever enabled GTT cache may need to be disabled.
7172 */
7173 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7174
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007175 /* WaKVMNotificationOnConfigChange:bdw */
7176 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7177 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7178
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007179 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007180}
7181
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007182static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007183{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007184 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007185
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007186 /* L3 caching of data atomics doesn't work -- disable it. */
7187 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7188 I915_WRITE(HSW_ROW_CHICKEN3,
7189 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7190
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007191 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007192 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7193 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7194 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7195
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007196 /* WaVSRefCountFullforceMissDisable:hsw */
7197 I915_WRITE(GEN7_FF_THREAD_MODE,
7198 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007199
Akash Goel4e046322014-04-04 17:14:38 +05307200 /* WaDisable_RenderCache_OperationalFlush:hsw */
7201 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7202
Chia-I Wufe27c602014-01-28 13:29:33 +08007203 /* enable HiZ Raw Stall Optimization */
7204 I915_WRITE(CACHE_MODE_0_GEN7,
7205 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7206
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007207 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007208 I915_WRITE(CACHE_MODE_1,
7209 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007210
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007211 /*
7212 * BSpec recommends 8x4 when MSAA is used,
7213 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007214 *
7215 * Note that PS/WM thread counts depend on the WIZ hashing
7216 * disable bit, which we don't touch here, but it's good
7217 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007218 */
7219 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007220 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007221
Kenneth Graunke94411592014-12-31 16:23:00 -08007222 /* WaSampleCChickenBitEnable:hsw */
7223 I915_WRITE(HALF_SLICE_CHICKEN3,
7224 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7225
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007226 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007227 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7228
Paulo Zanoni90a88642013-05-03 17:23:45 -03007229 /* WaRsPkgCStateDisplayPMReq:hsw */
7230 I915_WRITE(CHICKEN_PAR1_1,
7231 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007232
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007233 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007234}
7235
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007236static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007237{
Ben Widawsky20848222012-05-04 18:58:59 -07007238 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007239
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007240 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007241
Damien Lespiau231e54f2012-10-19 17:55:41 +01007242 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007243
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007244 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007245 I915_WRITE(_3D_CHICKEN3,
7246 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7247
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007248 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007249 I915_WRITE(IVB_CHICKEN3,
7250 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7251 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7252
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007253 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007254 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007255 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7256 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007257
Akash Goel4e046322014-04-04 17:14:38 +05307258 /* WaDisable_RenderCache_OperationalFlush:ivb */
7259 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7260
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007261 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007262 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7263 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7264
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007265 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007266 I915_WRITE(GEN7_L3CNTLREG1,
7267 GEN7_WA_FOR_GEN7_L3_CONTROL);
7268 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007269 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007270 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007271 I915_WRITE(GEN7_ROW_CHICKEN2,
7272 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007273 else {
7274 /* must write both registers */
7275 I915_WRITE(GEN7_ROW_CHICKEN2,
7276 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007277 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7278 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007279 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007280
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007281 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007282 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7283 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7284
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007285 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007286 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007287 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007288 */
7289 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007290 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007291
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007292 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007293 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7294 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7295 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7296
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007297 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007298
7299 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007300
Chris Wilson22721342014-03-04 09:41:43 +00007301 if (0) { /* causes HiZ corruption on ivb:gt1 */
7302 /* enable HiZ Raw Stall Optimization */
7303 I915_WRITE(CACHE_MODE_0_GEN7,
7304 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7305 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007306
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007307 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007308 I915_WRITE(CACHE_MODE_1,
7309 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007310
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007311 /*
7312 * BSpec recommends 8x4 when MSAA is used,
7313 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007314 *
7315 * Note that PS/WM thread counts depend on the WIZ hashing
7316 * disable bit, which we don't touch here, but it's good
7317 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007318 */
7319 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007320 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007321
Ben Widawsky20848222012-05-04 18:58:59 -07007322 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7323 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7324 snpcr |= GEN6_MBC_SNPCR_MED;
7325 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007326
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007327 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007328 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007329
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007330 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007331}
7332
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007333static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007334{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007335 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007336 I915_WRITE(_3D_CHICKEN3,
7337 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7338
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007339 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007340 I915_WRITE(IVB_CHICKEN3,
7341 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7342 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7343
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007344 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007345 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007346 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007347 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7348 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007349
Akash Goel4e046322014-04-04 17:14:38 +05307350 /* WaDisable_RenderCache_OperationalFlush:vlv */
7351 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7352
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007353 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007354 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7355 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7356
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007357 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007358 I915_WRITE(GEN7_ROW_CHICKEN2,
7359 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7360
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007361 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007362 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7363 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7364 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7365
Ville Syrjälä46680e02014-01-22 21:33:01 +02007366 gen7_setup_fixed_func_scheduler(dev_priv);
7367
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007368 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007369 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007370 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007371 */
7372 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007373 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007374
Akash Goelc98f5062014-03-24 23:00:07 +05307375 /* WaDisableL3Bank2xClockGate:vlv
7376 * Disabling L3 clock gating- MMIO 940c[25] = 1
7377 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7378 I915_WRITE(GEN7_UCGCTL4,
7379 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007380
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007381 /*
7382 * BSpec says this must be set, even though
7383 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7384 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007385 I915_WRITE(CACHE_MODE_1,
7386 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007387
7388 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007389 * BSpec recommends 8x4 when MSAA is used,
7390 * however in practice 16x4 seems fastest.
7391 *
7392 * Note that PS/WM thread counts depend on the WIZ hashing
7393 * disable bit, which we don't touch here, but it's good
7394 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7395 */
7396 I915_WRITE(GEN7_GT_MODE,
7397 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7398
7399 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007400 * WaIncreaseL3CreditsForVLVB0:vlv
7401 * This is the hardware default actually.
7402 */
7403 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7404
7405 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007406 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007407 * Disable clock gating on th GCFG unit to prevent a delay
7408 * in the reporting of vblank events.
7409 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007410 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007411}
7412
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007413static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007414{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007415 /* WaVSRefCountFullforceMissDisable:chv */
7416 /* WaDSRefCountFullforceMissDisable:chv */
7417 I915_WRITE(GEN7_FF_THREAD_MODE,
7418 I915_READ(GEN7_FF_THREAD_MODE) &
7419 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007420
7421 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7422 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7423 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007424
7425 /* WaDisableCSUnitClockGating:chv */
7426 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7427 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007428
7429 /* WaDisableSDEUnitClockGating:chv */
7430 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7431 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007432
7433 /*
Imre Deak450174f2016-05-03 15:54:21 +03007434 * WaProgramL3SqcReg1Default:chv
7435 * See gfxspecs/Related Documents/Performance Guide/
7436 * LSQC Setting Recommendations.
7437 */
7438 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7439
7440 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007441 * GTT cache may not work with big pages, so if those
7442 * are ever enabled GTT cache may need to be disabled.
7443 */
7444 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007445}
7446
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007447static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007448{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007449 uint32_t dspclk_gate;
7450
7451 I915_WRITE(RENCLK_GATE_D1, 0);
7452 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7453 GS_UNIT_CLOCK_GATE_DISABLE |
7454 CL_UNIT_CLOCK_GATE_DISABLE);
7455 I915_WRITE(RAMCLK_GATE_D, 0);
7456 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7457 OVRUNIT_CLOCK_GATE_DISABLE |
7458 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007459 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007460 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7461 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007462
7463 /* WaDisableRenderCachePipelinedFlush */
7464 I915_WRITE(CACHE_MODE_0,
7465 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007466
Akash Goel4e046322014-04-04 17:14:38 +05307467 /* WaDisable_RenderCache_OperationalFlush:g4x */
7468 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7469
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007470 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007471}
7472
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007473static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007474{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007475 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7476 I915_WRITE(RENCLK_GATE_D2, 0);
7477 I915_WRITE(DSPCLK_GATE_D, 0);
7478 I915_WRITE(RAMCLK_GATE_D, 0);
7479 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007480 I915_WRITE(MI_ARB_STATE,
7481 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307482
7483 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7484 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007485}
7486
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007487static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007488{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007489 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7490 I965_RCC_CLOCK_GATE_DISABLE |
7491 I965_RCPB_CLOCK_GATE_DISABLE |
7492 I965_ISC_CLOCK_GATE_DISABLE |
7493 I965_FBC_CLOCK_GATE_DISABLE);
7494 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007495 I915_WRITE(MI_ARB_STATE,
7496 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307497
7498 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7499 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007500}
7501
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007502static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007503{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007504 u32 dstate = I915_READ(D_STATE);
7505
7506 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7507 DSTATE_DOT_CLOCK_GATING;
7508 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007509
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007510 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007511 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007512
7513 /* IIR "flip pending" means done if this bit is set */
7514 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007515
7516 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007517 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007518
7519 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7520 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007521
7522 I915_WRITE(MI_ARB_STATE,
7523 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007524}
7525
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007526static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007527{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007528 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007529
7530 /* interrupts should cause a wake up from C3 */
7531 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7532 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007533
7534 I915_WRITE(MEM_MODE,
7535 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007536}
7537
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007538static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007539{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007540 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007541
7542 I915_WRITE(MEM_MODE,
7543 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7544 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007545}
7546
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007547void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007548{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007549 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007550}
7551
Ville Syrjälä712bf362016-10-31 22:37:23 +02007552void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007553{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007554 if (HAS_PCH_LPT(dev_priv))
7555 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007556}
7557
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007558static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007559{
7560 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7561}
7562
7563/**
7564 * intel_init_clock_gating_hooks - setup the clock gating hooks
7565 * @dev_priv: device private
7566 *
7567 * Setup the hooks that configure which clocks of a given platform can be
7568 * gated and also apply various GT and display specific workarounds for these
7569 * platforms. Note that some GT specific workarounds are applied separately
7570 * when GPU contexts or batchbuffers start their execution.
7571 */
7572void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7573{
7574 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007575 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007576 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007577 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007578 else if (IS_GEN9_LP(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007579 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7580 else if (IS_BROADWELL(dev_priv))
7581 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7582 else if (IS_CHERRYVIEW(dev_priv))
7583 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7584 else if (IS_HASWELL(dev_priv))
7585 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7586 else if (IS_IVYBRIDGE(dev_priv))
7587 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7588 else if (IS_VALLEYVIEW(dev_priv))
7589 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7590 else if (IS_GEN6(dev_priv))
7591 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7592 else if (IS_GEN5(dev_priv))
7593 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7594 else if (IS_G4X(dev_priv))
7595 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7596 else if (IS_CRESTLINE(dev_priv))
7597 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7598 else if (IS_BROADWATER(dev_priv))
7599 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7600 else if (IS_GEN3(dev_priv))
7601 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7602 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7603 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7604 else if (IS_GEN2(dev_priv))
7605 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7606 else {
7607 MISSING_CASE(INTEL_DEVID(dev_priv));
7608 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7609 }
7610}
7611
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007612/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007613void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007614{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007615 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007616
Daniel Vetterc921aba2012-04-26 23:28:17 +02007617 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007618 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007619 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007620 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007621 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007622
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007623 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007624 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007625 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007626 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007627 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007628 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007629 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007630 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007631
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007632 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007633 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007634 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007635 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007636 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007637 dev_priv->display.compute_intermediate_wm =
7638 ilk_compute_intermediate_wm;
7639 dev_priv->display.initial_watermarks =
7640 ilk_initial_watermarks;
7641 dev_priv->display.optimize_watermarks =
7642 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007643 } else {
7644 DRM_DEBUG_KMS("Failed to read display plane latency. "
7645 "Disable CxSR\n");
7646 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007647 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007648 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007649 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007650 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007651 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007652 dev_priv->is_ddr3,
7653 dev_priv->fsb_freq,
7654 dev_priv->mem_freq)) {
7655 DRM_INFO("failed to find known CxSR latency "
7656 "(found ddr%s fsb freq %d, mem freq %d), "
7657 "disabling CxSR\n",
7658 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7659 dev_priv->fsb_freq, dev_priv->mem_freq);
7660 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007661 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007662 dev_priv->display.update_wm = NULL;
7663 } else
7664 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007665 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007666 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007667 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007668 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007669 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007670 dev_priv->display.update_wm = i9xx_update_wm;
7671 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007672 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007673 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007674 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007675 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007676 } else {
7677 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007678 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007679 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007680 } else {
7681 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007682 }
7683}
7684
Lyude87660502016-08-17 15:55:53 -04007685static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7686{
7687 uint32_t flags =
7688 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7689
7690 switch (flags) {
7691 case GEN6_PCODE_SUCCESS:
7692 return 0;
7693 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7694 case GEN6_PCODE_ILLEGAL_CMD:
7695 return -ENXIO;
7696 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007697 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007698 return -EOVERFLOW;
7699 case GEN6_PCODE_TIMEOUT:
7700 return -ETIMEDOUT;
7701 default:
7702 MISSING_CASE(flags)
7703 return 0;
7704 }
7705}
7706
7707static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7708{
7709 uint32_t flags =
7710 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7711
7712 switch (flags) {
7713 case GEN6_PCODE_SUCCESS:
7714 return 0;
7715 case GEN6_PCODE_ILLEGAL_CMD:
7716 return -ENXIO;
7717 case GEN7_PCODE_TIMEOUT:
7718 return -ETIMEDOUT;
7719 case GEN7_PCODE_ILLEGAL_DATA:
7720 return -EINVAL;
7721 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7722 return -EOVERFLOW;
7723 default:
7724 MISSING_CASE(flags);
7725 return 0;
7726 }
7727}
7728
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007729int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007730{
Lyude87660502016-08-17 15:55:53 -04007731 int status;
7732
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007733 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007734
Chris Wilson3f5582d2016-06-30 15:32:45 +01007735 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7736 * use te fw I915_READ variants to reduce the amount of work
7737 * required when reading/writing.
7738 */
7739
7740 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007741 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7742 return -EAGAIN;
7743 }
7744
Chris Wilson3f5582d2016-06-30 15:32:45 +01007745 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7746 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7747 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007748
Chris Wilson3f5582d2016-06-30 15:32:45 +01007749 if (intel_wait_for_register_fw(dev_priv,
7750 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7751 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007752 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7753 return -ETIMEDOUT;
7754 }
7755
Chris Wilson3f5582d2016-06-30 15:32:45 +01007756 *val = I915_READ_FW(GEN6_PCODE_DATA);
7757 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007758
Lyude87660502016-08-17 15:55:53 -04007759 if (INTEL_GEN(dev_priv) > 6)
7760 status = gen7_check_mailbox_status(dev_priv);
7761 else
7762 status = gen6_check_mailbox_status(dev_priv);
7763
7764 if (status) {
7765 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7766 status);
7767 return status;
7768 }
7769
Ben Widawsky42c05262012-09-26 10:34:00 -07007770 return 0;
7771}
7772
Chris Wilson3f5582d2016-06-30 15:32:45 +01007773int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007774 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007775{
Lyude87660502016-08-17 15:55:53 -04007776 int status;
7777
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007778 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007779
Chris Wilson3f5582d2016-06-30 15:32:45 +01007780 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7781 * use te fw I915_READ variants to reduce the amount of work
7782 * required when reading/writing.
7783 */
7784
7785 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007786 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7787 return -EAGAIN;
7788 }
7789
Chris Wilson3f5582d2016-06-30 15:32:45 +01007790 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02007791 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01007792 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007793
Chris Wilson3f5582d2016-06-30 15:32:45 +01007794 if (intel_wait_for_register_fw(dev_priv,
7795 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7796 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007797 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7798 return -ETIMEDOUT;
7799 }
7800
Chris Wilson3f5582d2016-06-30 15:32:45 +01007801 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007802
Lyude87660502016-08-17 15:55:53 -04007803 if (INTEL_GEN(dev_priv) > 6)
7804 status = gen7_check_mailbox_status(dev_priv);
7805 else
7806 status = gen6_check_mailbox_status(dev_priv);
7807
7808 if (status) {
7809 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7810 status);
7811 return status;
7812 }
7813
Ben Widawsky42c05262012-09-26 10:34:00 -07007814 return 0;
7815}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007816
Ville Syrjälädd06f882014-11-10 22:55:12 +02007817static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7818{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007819 /*
7820 * N = val - 0xb7
7821 * Slow = Fast = GPLL ref * N
7822 */
7823 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007824}
7825
Fengguang Wub55dd642014-07-12 11:21:39 +02007826static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007827{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007828 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007829}
7830
Fengguang Wub55dd642014-07-12 11:21:39 +02007831static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307832{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007833 /*
7834 * N = val / 2
7835 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7836 */
7837 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307838}
7839
Fengguang Wub55dd642014-07-12 11:21:39 +02007840static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307841{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007842 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007843 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307844}
7845
Ville Syrjälä616bc822015-01-23 21:04:25 +02007846int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7847{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007848 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007849 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7850 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007851 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007852 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007853 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007854 return byt_gpu_freq(dev_priv, val);
7855 else
7856 return val * GT_FREQUENCY_MULTIPLIER;
7857}
7858
Ville Syrjälä616bc822015-01-23 21:04:25 +02007859int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7860{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007861 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007862 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7863 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007864 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007865 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007866 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007867 return byt_freq_opcode(dev_priv, val);
7868 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007869 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307870}
7871
Chris Wilson6ad790c2015-04-07 16:20:31 +01007872struct request_boost {
7873 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007874 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007875};
7876
7877static void __intel_rps_boost_work(struct work_struct *work)
7878{
7879 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007880 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007881
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007882 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007883 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007884
Chris Wilsone8a261e2016-07-20 13:31:49 +01007885 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007886 kfree(boost);
7887}
7888
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007889void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007890{
7891 struct request_boost *boost;
7892
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007893 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007894 return;
7895
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007896 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007897 return;
7898
Chris Wilson6ad790c2015-04-07 16:20:31 +01007899 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7900 if (boost == NULL)
7901 return;
7902
Chris Wilsone8a261e2016-07-20 13:31:49 +01007903 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007904
7905 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007906 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007907}
7908
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00007909void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01007910{
Daniel Vetterf742a552013-12-06 10:17:53 +01007911 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007912 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007913
Chris Wilson54b4f682016-07-21 21:16:19 +01007914 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
7915 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007916 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007917
Paulo Zanoni33688d92014-03-07 20:08:19 -03007918 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007919 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007920}