blob: 7e1fb7d6643cfe4c01e294220e4f8284f1b356e2 [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Joao Pinto886bc5c2016-03-10 14:44:35 -060014#include <linux/delay.h>
Kishon Vijay Abraham Ifeb85d92017-02-15 18:48:17 +053015#include <linux/of.h>
16#include <linux/types.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017
Jingoo Han4b1ced82013-07-31 17:14:10 +090018#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090019
Joao Pintodac29e62016-03-10 14:44:44 -060020/* PCIe Port Logic registers */
21#define PLR_OFFSET 0x700
22#define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c)
Jisheng Zhang01c07672016-08-17 15:57:37 -050023#define PCIE_PHY_DEBUG_R1_LINK_UP (0x1 << 4)
24#define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING (0x1 << 29)
Joao Pintodac29e62016-03-10 14:44:44 -060025
Kishon Vijay Abraham I19ce01cc2017-02-15 18:48:12 +053026int dw_pcie_read(void __iomem *addr, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090027{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050028 if ((uintptr_t)addr & (size - 1)) {
29 *val = 0;
30 return PCIBIOS_BAD_REGISTER_NUMBER;
31 }
32
Kishon Vijay Abraham I314fc852017-02-15 18:48:16 +053033 if (size == 4) {
Gabriele Paolonic003ca92015-10-08 14:27:43 -050034 *val = readl(addr);
Kishon Vijay Abraham I314fc852017-02-15 18:48:16 +053035 } else if (size == 2) {
Gabriele Paoloni4c458522015-10-08 14:27:48 -050036 *val = readw(addr);
Kishon Vijay Abraham I314fc852017-02-15 18:48:16 +053037 } else if (size == 1) {
Gabriele Paoloni4c458522015-10-08 14:27:48 -050038 *val = readb(addr);
Kishon Vijay Abraham I314fc852017-02-15 18:48:16 +053039 } else {
Gabriele Paolonic003ca92015-10-08 14:27:43 -050040 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +090041 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -050042 }
Jingoo Han340cba62013-06-21 16:24:54 +090043
44 return PCIBIOS_SUCCESSFUL;
45}
46
Kishon Vijay Abraham I19ce01cc2017-02-15 18:48:12 +053047int dw_pcie_write(void __iomem *addr, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090048{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050049 if ((uintptr_t)addr & (size - 1))
50 return PCIBIOS_BAD_REGISTER_NUMBER;
51
Jingoo Han340cba62013-06-21 16:24:54 +090052 if (size == 4)
53 writel(val, addr);
54 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050055 writew(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +090056 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050057 writeb(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +090058 else
59 return PCIBIOS_BAD_REGISTER_NUMBER;
60
61 return PCIBIOS_SUCCESSFUL;
62}
63
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053064u32 dw_pcie_readl_dbi(struct dw_pcie *pci, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +090065{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053066 if (pci->ops->readl_dbi)
67 return pci->ops->readl_dbi(pci, reg);
Bjorn Helgaas446fc232016-08-17 14:17:58 -050068
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053069 return readl(pci->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +090070}
71
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053072void dw_pcie_writel_dbi(struct dw_pcie *pci, u32 reg, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090073{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053074 if (pci->ops->writel_dbi)
75 pci->ops->writel_dbi(pci, reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +090076 else
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053077 writel(val, pci->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +090078}
79
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053080static u32 dw_pcie_readl_unroll(struct dw_pcie *pci, u32 index, u32 reg)
Joao Pintoa0601a42016-08-10 11:02:39 +010081{
82 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
83
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053084 return dw_pcie_readl_dbi(pci, offset + reg);
Joao Pintoa0601a42016-08-10 11:02:39 +010085}
86
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053087static void dw_pcie_writel_unroll(struct dw_pcie *pci, u32 index, u32 reg,
Bjorn Helgaasf5acb5c2016-10-11 08:33:00 -050088 u32 val)
Joao Pintoa0601a42016-08-10 11:02:39 +010089{
90 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
91
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053092 dw_pcie_writel_dbi(pci, offset + reg, val);
Joao Pintoa0601a42016-08-10 11:02:39 +010093}
94
Kishon Vijay Abraham Ifeb85d92017-02-15 18:48:17 +053095void dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index, int type,
96 u64 cpu_addr, u64 pci_addr, u32 size)
Jisheng Zhang63503c82015-04-30 16:22:28 +080097{
Joao Pintod8bbeb32016-08-17 13:26:07 -050098 u32 retries, val;
Stanimir Varbanov17209df2015-12-18 14:38:55 +020099
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530100 if (pci->iatu_unroll_enabled) {
101 dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_LOWER_BASE,
102 lower_32_bits(cpu_addr));
103 dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_UPPER_BASE,
104 upper_32_bits(cpu_addr));
105 dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_LIMIT,
106 lower_32_bits(cpu_addr + size - 1));
107 dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
108 lower_32_bits(pci_addr));
109 dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
110 upper_32_bits(pci_addr));
111 dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1,
112 type);
113 dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
114 PCIE_ATU_ENABLE);
Joao Pintoa0601a42016-08-10 11:02:39 +0100115 } else {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530116 dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT,
117 PCIE_ATU_REGION_OUTBOUND | index);
118 dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_BASE,
119 lower_32_bits(cpu_addr));
120 dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_BASE,
121 upper_32_bits(cpu_addr));
122 dw_pcie_writel_dbi(pci, PCIE_ATU_LIMIT,
123 lower_32_bits(cpu_addr + size - 1));
124 dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET,
125 lower_32_bits(pci_addr));
126 dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET,
127 upper_32_bits(pci_addr));
128 dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
129 dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
Joao Pintoa0601a42016-08-10 11:02:39 +0100130 }
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200131
132 /*
133 * Make sure ATU enable takes effect before any subsequent config
134 * and I/O accesses.
135 */
Joao Pintod8bbeb32016-08-17 13:26:07 -0500136 for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530137 if (pci->iatu_unroll_enabled)
138 val = dw_pcie_readl_unroll(pci, index,
Joao Pintoa0601a42016-08-10 11:02:39 +0100139 PCIE_ATU_UNR_REGION_CTRL2);
140 else
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530141 val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
Joao Pintoa0601a42016-08-10 11:02:39 +0100142
Joao Pintod8bbeb32016-08-17 13:26:07 -0500143 if (val == PCIE_ATU_ENABLE)
144 return;
145
146 usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
147 }
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530148 dev_err(pci->dev, "iATU is not being enabled\n");
Jisheng Zhang63503c82015-04-30 16:22:28 +0800149}
150
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530151int dw_pcie_wait_for_link(struct dw_pcie *pci)
Joao Pinto886bc5c2016-03-10 14:44:35 -0600152{
153 int retries;
154
155 /* check if the link is up or not */
156 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530157 if (dw_pcie_link_up(pci)) {
158 dev_info(pci->dev, "link up\n");
Joao Pinto886bc5c2016-03-10 14:44:35 -0600159 return 0;
160 }
161 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
162 }
163
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530164 dev_err(pci->dev, "phy link never came up\n");
Joao Pinto886bc5c2016-03-10 14:44:35 -0600165
166 return -ETIMEDOUT;
167}
168
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530169int dw_pcie_link_up(struct dw_pcie *pci)
Jingoo Han340cba62013-06-21 16:24:54 +0900170{
Joao Pintodac29e62016-03-10 14:44:44 -0600171 u32 val;
172
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530173 if (pci->ops->link_up)
174 return pci->ops->link_up(pci);
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600175
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530176 val = readl(pci->dbi_base + PCIE_PHY_DEBUG_R1);
Jisheng Zhang01c07672016-08-17 15:57:37 -0500177 return ((val & PCIE_PHY_DEBUG_R1_LINK_UP) &&
178 (!(val & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING)));
Jingoo Han340cba62013-06-21 16:24:54 +0900179}
180
Kishon Vijay Abraham Ifeb85d92017-02-15 18:48:17 +0530181void dw_pcie_setup(struct dw_pcie *pci)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900182{
Kishon Vijay Abraham I5f334db2017-02-15 18:48:15 +0530183 int ret;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900184 u32 val;
Kishon Vijay Abraham Ifeb85d92017-02-15 18:48:17 +0530185 u32 lanes;
Kishon Vijay Abraham I5f334db2017-02-15 18:48:15 +0530186 struct device *dev = pci->dev;
187 struct device_node *np = dev->of_node;
188
189 ret = of_property_read_u32(np, "num-lanes", &lanes);
190 if (ret)
191 lanes = 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900192
Mohit Kumar66c5c342014-04-14 14:22:54 -0600193 /* set the number of lanes */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530194 val = dw_pcie_readl_dbi(pci, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900195 val &= ~PORT_LINK_MODE_MASK;
Kishon Vijay Abraham I5f334db2017-02-15 18:48:15 +0530196 switch (lanes) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900197 case 1:
198 val |= PORT_LINK_MODE_1_LANES;
199 break;
200 case 2:
201 val |= PORT_LINK_MODE_2_LANES;
202 break;
203 case 4:
204 val |= PORT_LINK_MODE_4_LANES;
205 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800206 case 8:
207 val |= PORT_LINK_MODE_8_LANES;
208 break;
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800209 default:
Kishon Vijay Abraham I5f334db2017-02-15 18:48:15 +0530210 dev_err(pci->dev, "num-lanes %u: invalid value\n", lanes);
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800211 return;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900212 }
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530213 dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900214
215 /* set link width speed control register */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530216 val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900217 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
Kishon Vijay Abraham I5f334db2017-02-15 18:48:15 +0530218 switch (lanes) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900219 case 1:
220 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
221 break;
222 case 2:
223 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
224 break;
225 case 4:
226 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
227 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800228 case 8:
229 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
230 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900231 }
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530232 dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900233}