blob: b590a4c92462840e3266f1c675c936f723fe861a [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingebd49222013-10-24 08:12:39 +010025#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010026#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010027#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040029#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010031#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040032#include <asm/procinfo.h>
33#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010034
35#include <asm/mach/arch.h>
36#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060037#include <asm/mach/pci.h>
Liu Huaa05e54c2014-04-18 09:43:32 +010038#include <asm/fixmap.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010039
40#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010041#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010042
Russell Kingd111e8f2006-09-27 15:27:33 +010043/*
44 * empty_zero_page is a special page that is used for
45 * zero-initialized data and COW.
46 */
47struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040048EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010049
50/*
51 * The pmd table for the upper-most set of pages.
52 */
53pmd_t *top_pmd;
54
Jungseung Lee1d4d3712014-11-29 02:33:30 +010055pmdval_t user_pmd_table = _PAGE_USER_TABLE;
56
Russell Kingae8f1542006-09-27 15:38:34 +010057#define CPOLICY_UNCACHED 0
58#define CPOLICY_BUFFERED 1
59#define CPOLICY_WRITETHROUGH 2
60#define CPOLICY_WRITEBACK 3
61#define CPOLICY_WRITEALLOC 4
62
63static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
64static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010065pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010066pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050067pgprot_t pgprot_hyp_device;
68pgprot_t pgprot_s2;
69pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010070
Imre_Deak44b18692007-02-11 13:45:13 +010071EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010072EXPORT_SYMBOL(pgprot_kernel);
73
74struct cachepolicy {
75 const char policy[16];
76 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010077 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000078 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050079 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010080};
81
Christoffer Dallcc577c22013-01-20 18:28:04 -050082#ifdef CONFIG_ARM_LPAE
83#define s2_policy(policy) policy
84#else
85#define s2_policy(policy) 0
86#endif
87
Russell Kingae8f1542006-09-27 15:38:34 +010088static struct cachepolicy cache_policies[] __initdata = {
89 {
90 .policy = "uncached",
91 .cr_mask = CR_W|CR_C,
92 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010093 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050094 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010095 }, {
96 .policy = "buffered",
97 .cr_mask = CR_C,
98 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010099 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500100 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +0100101 }, {
102 .policy = "writethrough",
103 .cr_mask = 0,
104 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100105 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500106 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100107 }, {
108 .policy = "writeback",
109 .cr_mask = 0,
110 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100111 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500112 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100113 }, {
114 .policy = "writealloc",
115 .cr_mask = 0,
116 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100117 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500118 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100119 }
120};
121
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100122#ifdef CONFIG_CPU_CP15
Russell King20e7e362014-06-02 09:29:37 +0100123static unsigned long initial_pmd_value __initdata = 0;
124
Russell Kingae8f1542006-09-27 15:38:34 +0100125/*
Russell Kingca8f0b02014-05-27 20:34:28 +0100126 * Initialise the cache_policy variable with the initial state specified
127 * via the "pmd" value. This is used to ensure that on ARMv6 and later,
128 * the C code sets the page tables up with the same policy as the head
129 * assembly code, which avoids an illegal state where the TLBs can get
130 * confused. See comments in early_cachepolicy() for more information.
131 */
132void __init init_default_cache_policy(unsigned long pmd)
133{
134 int i;
135
Russell King20e7e362014-06-02 09:29:37 +0100136 initial_pmd_value = pmd;
137
Russell Kingca8f0b02014-05-27 20:34:28 +0100138 pmd &= PMD_SECT_TEX(1) | PMD_SECT_BUFFERABLE | PMD_SECT_CACHEABLE;
139
140 for (i = 0; i < ARRAY_SIZE(cache_policies); i++)
141 if (cache_policies[i].pmd == pmd) {
142 cachepolicy = i;
143 break;
144 }
145
146 if (i == ARRAY_SIZE(cache_policies))
147 pr_err("ERROR: could not find cache policy\n");
148}
149
150/*
151 * These are useful for identifying cache coherency problems by allowing
152 * the cache or the cache and writebuffer to be turned off. (Note: the
153 * write buffer should not be on and the cache off).
Russell Kingae8f1542006-09-27 15:38:34 +0100154 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100156{
Russell Kingca8f0b02014-05-27 20:34:28 +0100157 int i, selected = -1;
Russell Kingae8f1542006-09-27 15:38:34 +0100158
159 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
160 int len = strlen(cache_policies[i].policy);
161
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100162 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingca8f0b02014-05-27 20:34:28 +0100163 selected = i;
Russell Kingae8f1542006-09-27 15:38:34 +0100164 break;
165 }
166 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100167
168 if (selected == -1)
169 pr_err("ERROR: unknown or unsupported cache policy\n");
170
Russell King4b46d642009-11-01 17:44:24 +0000171 /*
172 * This restriction is partly to do with the way we boot; it is
173 * unpredictable to have memory mapped using two different sets of
174 * memory attributes (shared, type, and cache attribs). We can not
175 * change these attributes once the initial assembly has setup the
176 * page tables.
177 */
Russell Kingca8f0b02014-05-27 20:34:28 +0100178 if (cpu_architecture() >= CPU_ARCH_ARMv6 && selected != cachepolicy) {
179 pr_warn("Only cachepolicy=%s supported on ARMv6 and later\n",
180 cache_policies[cachepolicy].policy);
181 return 0;
Catalin Marinas11179d82007-07-20 11:42:24 +0100182 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100183
184 if (selected != cachepolicy) {
185 unsigned long cr = __clear_cr(cache_policies[selected].cr_mask);
186 cachepolicy = selected;
187 flush_cache_all();
188 set_cr(cr);
189 }
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100190 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100191}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100192early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100193
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100194static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100195{
196 char *p = "buffered";
Russell King4ed89f22014-10-28 11:26:42 +0000197 pr_warn("nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100198 early_cachepolicy(p);
199 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100200}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100201early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100202
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100203static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100204{
205 char *p = "uncached";
Russell King4ed89f22014-10-28 11:26:42 +0000206 pr_warn("nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100207 early_cachepolicy(p);
208 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100209}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100210early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100211
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000212#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100213static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100214{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100215 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100216 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100217 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100218 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100219 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100220}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100221early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000222#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100223
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100224#else /* ifdef CONFIG_CPU_CP15 */
225
226static int __init early_cachepolicy(char *p)
227{
Joe Perches8b521cb2014-09-16 20:41:43 +0100228 pr_warn("cachepolicy kernel parameter not supported without cp15\n");
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100229}
230early_param("cachepolicy", early_cachepolicy);
231
232static int __init noalign_setup(char *__unused)
233{
Joe Perches8b521cb2014-09-16 20:41:43 +0100234 pr_warn("noalign kernel parameter not supported without cp15\n");
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100235}
236__setup("noalign", noalign_setup);
237
238#endif /* ifdef CONFIG_CPU_CP15 / else */
239
Russell King36bb94b2010-11-16 08:40:36 +0000240#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100241#define PROT_PTE_S2_DEVICE PROT_PTE_DEVICE
Russell Kingb1cce6b2008-11-04 10:52:28 +0000242#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100243
Russell Kingb29e9f52007-04-21 10:47:29 +0100244static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100245 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100246 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
247 L_PTE_SHARED,
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100248 .prot_pte_s2 = s2_policy(PROT_PTE_S2_DEVICE) |
249 s2_policy(L_PTE_S2_MT_DEV_SHARED) |
250 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100251 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000252 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100253 .domain = DOMAIN_IO,
254 },
255 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100256 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100257 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000258 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100259 .domain = DOMAIN_IO,
260 },
261 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100262 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100263 .prot_l1 = PMD_TYPE_TABLE,
264 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
265 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600266 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100267 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100268 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100269 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000270 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100271 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100272 },
Russell Kingebb4c652008-11-09 11:18:36 +0000273 [MT_UNCACHED] = {
274 .prot_pte = PROT_PTE_DEVICE,
275 .prot_l1 = PMD_TYPE_TABLE,
276 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
277 .domain = DOMAIN_IO,
278 },
Russell Kingae8f1542006-09-27 15:38:34 +0100279 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100280 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100281 .domain = DOMAIN_KERNEL,
282 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000283#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100284 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100285 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100286 .domain = DOMAIN_KERNEL,
287 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000288#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100289 [MT_LOW_VECTORS] = {
290 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000291 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100292 .prot_l1 = PMD_TYPE_TABLE,
293 .domain = DOMAIN_USER,
294 },
295 [MT_HIGH_VECTORS] = {
296 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000297 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100298 .prot_l1 = PMD_TYPE_TABLE,
299 .domain = DOMAIN_USER,
300 },
Russell King2e2c9de2013-10-24 10:26:40 +0100301 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000302 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100303 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100304 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100305 .domain = DOMAIN_KERNEL,
306 },
Russell Kingebd49222013-10-24 08:12:39 +0100307 [MT_MEMORY_RW] = {
308 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
309 L_PTE_XN,
310 .prot_l1 = PMD_TYPE_TABLE,
311 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
312 .domain = DOMAIN_KERNEL,
313 },
Russell Kingae8f1542006-09-27 15:38:34 +0100314 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100315 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100316 .domain = DOMAIN_KERNEL,
317 },
Russell King2e2c9de2013-10-24 10:26:40 +0100318 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100319 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000320 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100321 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100322 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
323 .domain = DOMAIN_KERNEL,
324 },
Russell King2e2c9de2013-10-24 10:26:40 +0100325 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100326 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000327 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100328 .prot_l1 = PMD_TYPE_TABLE,
329 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
330 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100331 },
Russell King2e2c9de2013-10-24 10:26:40 +0100332 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000333 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100334 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100335 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100336 },
Russell King2e2c9de2013-10-24 10:26:40 +0100337 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700338 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100339 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700340 .prot_l1 = PMD_TYPE_TABLE,
341 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
342 PMD_SECT_UNCACHED | PMD_SECT_XN,
343 .domain = DOMAIN_KERNEL,
344 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100345 [MT_MEMORY_DMA_READY] = {
Russell King71b55662013-11-25 12:01:03 +0000346 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
347 L_PTE_XN,
Marek Szyprowskic7909502011-12-29 13:09:51 +0100348 .prot_l1 = PMD_TYPE_TABLE,
349 .domain = DOMAIN_KERNEL,
350 },
Russell Kingae8f1542006-09-27 15:38:34 +0100351};
352
Russell Kingb29e9f52007-04-21 10:47:29 +0100353const struct mem_type *get_mem_type(unsigned int type)
354{
355 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
356}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200357EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100358
Laura Abbott75374ad2013-06-17 10:29:13 -0700359#define PTE_SET_FN(_name, pteop) \
360static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \
361 void *data) \
362{ \
363 pte_t pte = pteop(*ptep); \
364\
365 set_pte_ext(ptep, pte, 0); \
366 return 0; \
367} \
368
369#define SET_MEMORY_FN(_name, callback) \
370int set_memory_##_name(unsigned long addr, int numpages) \
371{ \
372 unsigned long start = addr; \
373 unsigned long size = PAGE_SIZE*numpages; \
374 unsigned end = start + size; \
375\
376 if (start < MODULES_VADDR || start >= MODULES_END) \
377 return -EINVAL;\
378\
379 if (end < MODULES_VADDR || end >= MODULES_END) \
380 return -EINVAL; \
381\
382 apply_to_page_range(&init_mm, start, size, callback, NULL); \
383 flush_tlb_kernel_range(start, end); \
384 return 0;\
385}
386
387PTE_SET_FN(ro, pte_wrprotect)
388PTE_SET_FN(rw, pte_mkwrite)
389PTE_SET_FN(x, pte_mkexec)
390PTE_SET_FN(nx, pte_mknexec)
391
392SET_MEMORY_FN(ro, pte_set_ro)
393SET_MEMORY_FN(rw, pte_set_rw)
394SET_MEMORY_FN(x, pte_set_x)
395SET_MEMORY_FN(nx, pte_set_nx)
396
Russell Kingae8f1542006-09-27 15:38:34 +0100397/*
398 * Adjust the PMD section entries according to the CPU in use.
399 */
400static void __init build_mem_type_table(void)
401{
402 struct cachepolicy *cp;
403 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100404 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500405 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100406 int cpu_arch = cpu_architecture();
407 int i;
408
Catalin Marinas11179d82007-07-20 11:42:24 +0100409 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100410#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100411 if (cachepolicy > CPOLICY_BUFFERED)
412 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100413#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100414 if (cachepolicy > CPOLICY_WRITETHROUGH)
415 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100416#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100417 }
Russell Kingae8f1542006-09-27 15:38:34 +0100418 if (cpu_arch < CPU_ARCH_ARMv5) {
419 if (cachepolicy >= CPOLICY_WRITEALLOC)
420 cachepolicy = CPOLICY_WRITEBACK;
421 ecc_mask = 0;
422 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100423
Russell King20e7e362014-06-02 09:29:37 +0100424 if (is_smp()) {
425 if (cachepolicy != CPOLICY_WRITEALLOC) {
426 pr_warn("Forcing write-allocate cache policy for SMP\n");
427 cachepolicy = CPOLICY_WRITEALLOC;
428 }
429 if (!(initial_pmd_value & PMD_SECT_S)) {
430 pr_warn("Forcing shared mappings for SMP\n");
431 initial_pmd_value |= PMD_SECT_S;
432 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100433 }
Russell Kingae8f1542006-09-27 15:38:34 +0100434
435 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000436 * Strip out features not present on earlier architectures.
437 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
438 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100439 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000440 if (cpu_arch < CPU_ARCH_ARMv5)
441 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
442 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
443 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
444 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
445 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100446
447 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000448 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
449 * "update-able on write" bit on ARM610). However, Xscale and
450 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100451 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000452 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100453 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100454 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100455 mem_types[i].prot_l1 &= ~PMD_BIT4;
456 }
457 } else if (cpu_arch < CPU_ARCH_ARMv6) {
458 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100459 if (mem_types[i].prot_l1)
460 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100461 if (mem_types[i].prot_sect)
462 mem_types[i].prot_sect |= PMD_BIT4;
463 }
464 }
Russell Kingae8f1542006-09-27 15:38:34 +0100465
Russell Kingb1cce6b2008-11-04 10:52:28 +0000466 /*
467 * Mark the device areas according to the CPU/architecture.
468 */
469 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
470 if (!cpu_is_xsc3()) {
471 /*
472 * Mark device regions on ARMv6+ as execute-never
473 * to prevent speculative instruction fetches.
474 */
475 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
476 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
477 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
478 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100479
480 /* Also setup NX memory mapping */
481 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000482 }
483 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
484 /*
485 * For ARMv7 with TEX remapping,
486 * - shared device is SXCB=1100
487 * - nonshared device is SXCB=0100
488 * - write combine device mem is SXCB=0001
489 * (Uncached Normal memory)
490 */
491 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
492 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
493 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
494 } else if (cpu_is_xsc3()) {
495 /*
496 * For Xscale3,
497 * - shared device is TEXCB=00101
498 * - nonshared device is TEXCB=01000
499 * - write combine device mem is TEXCB=00100
500 * (Inner/Outer Uncacheable in xsc3 parlance)
501 */
502 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
503 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
504 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
505 } else {
506 /*
507 * For ARMv6 and ARMv7 without TEX remapping,
508 * - shared device is TEXCB=00001
509 * - nonshared device is TEXCB=01000
510 * - write combine device mem is TEXCB=00100
511 * (Uncached Normal in ARMv6 parlance).
512 */
513 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
514 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
515 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
516 }
517 } else {
518 /*
519 * On others, write combining is "Uncached/Buffered"
520 */
521 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
522 }
523
524 /*
525 * Now deal with the memory-type mappings
526 */
Russell Kingae8f1542006-09-27 15:38:34 +0100527 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100528 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500529 s2_pgprot = cp->pte_s2;
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100530 hyp_device_pgprot = mem_types[MT_DEVICE].prot_pte;
531 s2_device_pgprot = mem_types[MT_DEVICE].prot_pte_s2;
Russell Kingbb30f362008-09-06 20:04:59 +0100532
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100533#ifndef CONFIG_ARM_LPAE
Russell Kingbb30f362008-09-06 20:04:59 +0100534 /*
Will Deaconb6ccb982014-02-07 19:12:27 +0100535 * We don't use domains on ARMv6 (since this causes problems with
536 * v6/v7 kernels), so we must use a separate memory type for user
537 * r/o, kernel r/w to map the vectors page.
538 */
Will Deaconb6ccb982014-02-07 19:12:27 +0100539 if (cpu_arch == CPU_ARCH_ARMv6)
540 vecs_pgprot |= L_PTE_MT_VECTORS;
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100541
542 /*
543 * Check is it with support for the PXN bit
544 * in the Short-descriptor translation table format descriptors.
545 */
546 if (cpu_arch == CPU_ARCH_ARMv7 &&
547 (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xF) == 4) {
548 user_pmd_table |= PMD_PXNTABLE;
549 }
Will Deaconb6ccb982014-02-07 19:12:27 +0100550#endif
Russell Kingbb30f362008-09-06 20:04:59 +0100551
552 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100553 * ARMv6 and above have extended page tables.
554 */
555 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000556#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100557 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100558 * Mark cache clean areas and XIP ROM read only
559 * from SVC mode and no access from userspace.
560 */
561 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
562 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
563 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000564#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100565
Russell King20e7e362014-06-02 09:29:37 +0100566 /*
567 * If the initial page tables were created with the S bit
568 * set, then we need to do the same here for the same
569 * reasons given in early_cachepolicy().
570 */
571 if (initial_pmd_value & PMD_SECT_S) {
Russell Kingf00ec482010-09-04 10:47:48 +0100572 user_pgprot |= L_PTE_SHARED;
573 kern_pgprot |= L_PTE_SHARED;
574 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500575 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100576 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
577 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
578 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
579 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100580 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
581 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100582 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
583 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100584 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100585 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
586 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100587 }
Russell Kingae8f1542006-09-27 15:38:34 +0100588 }
589
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100590 /*
591 * Non-cacheable Normal - intended for memory areas that must
592 * not cause dirty cache line writebacks when used
593 */
594 if (cpu_arch >= CPU_ARCH_ARMv6) {
595 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
596 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100597 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100598 PMD_SECT_BUFFERED;
599 } else {
600 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100601 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100602 PMD_SECT_TEX(1);
603 }
604 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100605 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100606 }
607
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000608#ifdef CONFIG_ARM_LPAE
609 /*
610 * Do not generate access flag faults for the kernel mappings.
611 */
612 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
613 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100614 if (mem_types[i].prot_sect)
615 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000616 }
617 kern_pgprot |= PTE_EXT_AF;
618 vecs_pgprot |= PTE_EXT_AF;
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100619
620 /*
621 * Set PXN for user mappings
622 */
623 user_pgprot |= PTE_EXT_PXN;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000624#endif
625
Russell Kingae8f1542006-09-27 15:38:34 +0100626 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100627 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100628 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100629 }
630
Russell Kingbb30f362008-09-06 20:04:59 +0100631 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
632 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100633
Imre_Deak44b18692007-02-11 13:45:13 +0100634 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100635 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000636 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500637 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
638 pgprot_s2_device = __pgprot(s2_device_pgprot);
639 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100640
641 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
642 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100643 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
644 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100645 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
646 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100647 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100648 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100649 mem_types[MT_ROM].prot_sect |= cp->pmd;
650
651 switch (cp->pmd) {
652 case PMD_SECT_WT:
653 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
654 break;
655 case PMD_SECT_WB:
656 case PMD_SECT_WBWA:
657 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
658 break;
659 }
Michal Simek905b5792013-11-07 12:49:53 +0100660 pr_info("Memory policy: %sData cache %s\n",
661 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100662
663 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
664 struct mem_type *t = &mem_types[i];
665 if (t->prot_l1)
666 t->prot_l1 |= PMD_DOMAIN(t->domain);
667 if (t->prot_sect)
668 t->prot_sect |= PMD_DOMAIN(t->domain);
669 }
Russell Kingae8f1542006-09-27 15:38:34 +0100670}
671
Catalin Marinasd9073872010-09-13 16:01:24 +0100672#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
673pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
674 unsigned long size, pgprot_t vma_prot)
675{
676 if (!pfn_valid(pfn))
677 return pgprot_noncached(vma_prot);
678 else if (file->f_flags & O_SYNC)
679 return pgprot_writecombine(vma_prot);
680 return vma_prot;
681}
682EXPORT_SYMBOL(phys_mem_access_prot);
683#endif
684
Russell Kingae8f1542006-09-27 15:38:34 +0100685#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
686
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400687static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000688{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400689 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100690 memset(ptr, 0, sz);
691 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000692}
693
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400694static void __init *early_alloc(unsigned long sz)
695{
696 return early_alloc_aligned(sz, sz);
697}
698
Russell King4bb2e272010-07-01 18:33:29 +0100699static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
700{
701 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100702 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000703 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100704 }
705 BUG_ON(pmd_bad(*pmd));
706 return pte_offset_kernel(pmd, addr);
707}
708
Russell King24e6c692007-04-21 10:21:28 +0100709static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
710 unsigned long end, unsigned long pfn,
711 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100712{
Russell King4bb2e272010-07-01 18:33:29 +0100713 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100714 do {
Russell King40d192b2008-09-06 21:15:56 +0100715 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100716 pfn++;
717 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100718}
719
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100720static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100721 unsigned long end, phys_addr_t phys,
722 const struct mem_type *type)
723{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100724 pmd_t *p = pmd;
725
Sricharan Re651eab2013-03-18 12:24:04 +0100726#ifndef CONFIG_ARM_LPAE
727 /*
728 * In classic MMU format, puds and pmds are folded in to
729 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
730 * group of L1 entries making up one logical pointer to
731 * an L2 table (2MB), where as PMDs refer to the individual
732 * L1 entries (1MB). Hence increment to get the correct
733 * offset for odd 1MB sections.
734 * (See arch/arm/include/asm/pgtable-2level.h)
735 */
736 if (addr & SECTION_SIZE)
737 pmd++;
738#endif
739 do {
740 *pmd = __pmd(phys | type->prot_sect);
741 phys += SECTION_SIZE;
742 } while (pmd++, addr += SECTION_SIZE, addr != end);
743
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100744 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100745}
746
747static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000748 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100749 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100750{
Russell King516295e2010-11-21 16:27:49 +0000751 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100752 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100753
Sricharan Re651eab2013-03-18 12:24:04 +0100754 do {
Russell King24e6c692007-04-21 10:21:28 +0100755 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100756 * With LPAE, we must loop over to map
757 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100758 */
Sricharan Re651eab2013-03-18 12:24:04 +0100759 next = pmd_addr_end(addr, end);
760
761 /*
762 * Try a section mapping - addr, next and phys must all be
763 * aligned to a section boundary.
764 */
765 if (type->prot_sect &&
766 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100767 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100768 } else {
769 alloc_init_pte(pmd, addr, next,
770 __phys_to_pfn(phys), type);
771 }
772
773 phys += next - addr;
774
775 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100776}
777
Stephen Boyd14904922012-04-27 01:40:10 +0100778static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400779 unsigned long end, phys_addr_t phys,
780 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000781{
782 pud_t *pud = pud_offset(pgd, addr);
783 unsigned long next;
784
785 do {
786 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100787 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000788 phys += next - addr;
789 } while (pud++, addr = next, addr != end);
790}
791
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000792#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100793static void __init create_36bit_mapping(struct map_desc *md,
794 const struct mem_type *type)
795{
Russell King97092e02010-11-16 00:16:01 +0000796 unsigned long addr, length, end;
797 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100798 pgd_t *pgd;
799
800 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100801 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100802 length = PAGE_ALIGN(md->length);
803
804 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
Russell King4ed89f22014-10-28 11:26:42 +0000805 pr_err("MM: CPU does not support supersection mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100806 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100807 return;
808 }
809
810 /* N.B. ARMv6 supersections are only defined to work with domain 0.
811 * Since domain assignments can in fact be arbitrary, the
812 * 'domain == 0' check below is required to insure that ARMv6
813 * supersections are only allocated for domain 0 regardless
814 * of the actual domain assignments in use.
815 */
816 if (type->domain) {
Russell King4ed89f22014-10-28 11:26:42 +0000817 pr_err("MM: invalid domain in supersection mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100818 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100819 return;
820 }
821
822 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Russell King4ed89f22014-10-28 11:26:42 +0000823 pr_err("MM: cannot create mapping for 0x%08llx at 0x%08lx invalid alignment\n",
Will Deacon29a38192011-02-15 14:31:37 +0100824 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100825 return;
826 }
827
828 /*
829 * Shift bits [35:32] of address into bits [23:20] of PMD
830 * (See ARMv6 spec).
831 */
832 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
833
834 pgd = pgd_offset_k(addr);
835 end = addr + length;
836 do {
Russell King516295e2010-11-21 16:27:49 +0000837 pud_t *pud = pud_offset(pgd, addr);
838 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100839 int i;
840
841 for (i = 0; i < 16; i++)
842 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
843
844 addr += SUPERSECTION_SIZE;
845 phys += SUPERSECTION_SIZE;
846 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
847 } while (addr != end);
848}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000849#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100850
Russell Kingae8f1542006-09-27 15:38:34 +0100851/*
852 * Create the page directory entries and any necessary
853 * page tables for the mapping specified by `md'. We
854 * are able to cope here with varying sizes and address
855 * offsets, and we take full advantage of sections and
856 * supersections.
857 */
Russell Kinga2227122010-03-25 18:56:05 +0000858static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100859{
Will Deaconcae62922011-02-15 12:42:57 +0100860 unsigned long addr, length, end;
861 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100862 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100863 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100864
865 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Russell King4ed89f22014-10-28 11:26:42 +0000866 pr_warn("BUG: not creating mapping for 0x%08llx at 0x%08lx in user region\n",
867 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100868 return;
869 }
870
871 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400872 md->virtual >= PAGE_OFFSET &&
873 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Russell King4ed89f22014-10-28 11:26:42 +0000874 pr_warn("BUG: mapping for 0x%08llx at 0x%08lx out of vmalloc space\n",
875 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100876 }
877
Russell Kingd5c98172007-04-21 10:05:32 +0100878 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100879
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000880#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100881 /*
882 * Catch 36-bit addresses
883 */
Russell King4a56c1e2007-04-21 10:16:48 +0100884 if (md->pfn >= 0x100000) {
885 create_36bit_mapping(md, type);
886 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100887 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000888#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100889
Russell King7b9c7b42007-07-04 21:16:33 +0100890 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100891 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100892 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100893
Russell King24e6c692007-04-21 10:21:28 +0100894 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Russell King4ed89f22014-10-28 11:26:42 +0000895 pr_warn("BUG: map for 0x%08llx at 0x%08lx can not be mapped using pages, ignoring.\n",
896 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100897 return;
898 }
899
Russell King24e6c692007-04-21 10:21:28 +0100900 pgd = pgd_offset_k(addr);
901 end = addr + length;
902 do {
903 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100904
Russell King516295e2010-11-21 16:27:49 +0000905 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100906
Russell King24e6c692007-04-21 10:21:28 +0100907 phys += next - addr;
908 addr = next;
909 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100910}
911
912/*
913 * Create the architecture specific mappings
914 */
915void __init iotable_init(struct map_desc *io_desc, int nr)
916{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400917 struct map_desc *md;
918 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100919 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100920
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400921 if (!nr)
922 return;
923
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100924 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400925
926 for (md = io_desc; nr; md++, nr--) {
927 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100928
929 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400930 vm->addr = (void *)(md->virtual & PAGE_MASK);
931 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600932 vm->phys_addr = __pfn_to_phys(md->pfn);
933 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400934 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400935 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100936 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400937 }
Russell Kingae8f1542006-09-27 15:38:34 +0100938}
939
Rob Herringc2794432012-02-29 18:10:58 -0600940void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
941 void *caller)
942{
943 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100944 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600945
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100946 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
947
948 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600949 vm->addr = (void *)addr;
950 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200951 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600952 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100953 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600954}
955
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100956#ifndef CONFIG_ARM_LPAE
957
958/*
959 * The Linux PMD is made of two consecutive section entries covering 2MB
960 * (see definition in include/asm/pgtable-2level.h). However a call to
961 * create_mapping() may optimize static mappings by using individual
962 * 1MB section mappings. This leaves the actual PMD potentially half
963 * initialized if the top or bottom section entry isn't used, leaving it
964 * open to problems if a subsequent ioremap() or vmalloc() tries to use
965 * the virtual space left free by that unused section entry.
966 *
967 * Let's avoid the issue by inserting dummy vm entries covering the unused
968 * PMD halves once the static mappings are in place.
969 */
970
971static void __init pmd_empty_section_gap(unsigned long addr)
972{
Rob Herringc2794432012-02-29 18:10:58 -0600973 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100974}
975
976static void __init fill_pmd_gaps(void)
977{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100978 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100979 struct vm_struct *vm;
980 unsigned long addr, next = 0;
981 pmd_t *pmd;
982
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100983 list_for_each_entry(svm, &static_vmlist, list) {
984 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100985 addr = (unsigned long)vm->addr;
986 if (addr < next)
987 continue;
988
989 /*
990 * Check if this vm starts on an odd section boundary.
991 * If so and the first section entry for this PMD is free
992 * then we block the corresponding virtual address.
993 */
994 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
995 pmd = pmd_off_k(addr);
996 if (pmd_none(*pmd))
997 pmd_empty_section_gap(addr & PMD_MASK);
998 }
999
1000 /*
1001 * Then check if this vm ends on an odd section boundary.
1002 * If so and the second section entry for this PMD is empty
1003 * then we block the corresponding virtual address.
1004 */
1005 addr += vm->size;
1006 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
1007 pmd = pmd_off_k(addr) + 1;
1008 if (pmd_none(*pmd))
1009 pmd_empty_section_gap(addr);
1010 }
1011
1012 /* no need to look at any vm entry until we hit the next PMD */
1013 next = (addr + PMD_SIZE - 1) & PMD_MASK;
1014 }
1015}
1016
1017#else
1018#define fill_pmd_gaps() do { } while (0)
1019#endif
1020
Rob Herringc2794432012-02-29 18:10:58 -06001021#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
1022static void __init pci_reserve_io(void)
1023{
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001024 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -06001025
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001026 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
1027 if (svm)
1028 return;
Rob Herringc2794432012-02-29 18:10:58 -06001029
Rob Herringc2794432012-02-29 18:10:58 -06001030 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
1031}
1032#else
1033#define pci_reserve_io() do { } while (0)
1034#endif
1035
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001036#ifdef CONFIG_DEBUG_LL
1037void __init debug_ll_io_init(void)
1038{
1039 struct map_desc map;
1040
1041 debug_ll_addr(&map.pfn, &map.virtual);
1042 if (!map.pfn || !map.virtual)
1043 return;
1044 map.pfn = __phys_to_pfn(map.pfn);
1045 map.virtual &= PAGE_MASK;
1046 map.length = PAGE_SIZE;
1047 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +01001048 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001049}
1050#endif
1051
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001052static void * __initdata vmalloc_min =
1053 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001054
1055/*
1056 * vmalloc=size forces the vmalloc area to be exactly 'size'
1057 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001058 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001059 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001060static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001061{
Russell King79612392010-05-22 16:20:14 +01001062 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001063
1064 if (vmalloc_reserve < SZ_16M) {
1065 vmalloc_reserve = SZ_16M;
Russell King4ed89f22014-10-28 11:26:42 +00001066 pr_warn("vmalloc area too small, limiting to %luMB\n",
Russell King6c5da7a2008-09-30 19:31:44 +01001067 vmalloc_reserve >> 20);
1068 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001069
1070 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1071 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
Russell King4ed89f22014-10-28 11:26:42 +00001072 pr_warn("vmalloc area is too big, limiting to %luMB\n",
Nicolas Pitre92108072008-09-19 10:43:06 -04001073 vmalloc_reserve >> 20);
1074 }
Russell King79612392010-05-22 16:20:14 +01001075
1076 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001077 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001078}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001079early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001080
Marek Szyprowskic7909502011-12-29 13:09:51 +01001081phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001082
Russell King0371d3f2011-07-05 19:58:29 +01001083void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001084{
Russell Kingc65b7e92013-07-17 17:53:04 +01001085 phys_addr_t memblock_limit = 0;
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001086 int highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001087 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001088 struct memblock_region *reg;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001089
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001090 for_each_memblock(memory, reg) {
1091 phys_addr_t block_start = reg->base;
1092 phys_addr_t block_end = reg->base + reg->size;
1093 phys_addr_t size_limit = reg->size;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001094
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001095 if (reg->base >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001096 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001097 else
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001098 size_limit = vmalloc_limit - reg->base;
Russell Kingdde58282009-08-15 12:36:00 +01001099
Russell Kingdde58282009-08-15 12:36:00 +01001100
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001101 if (!IS_ENABLED(CONFIG_HIGHMEM) || cache_is_vipt_aliasing()) {
1102
1103 if (highmem) {
1104 pr_notice("Ignoring RAM at %pa-%pa (!CONFIG_HIGHMEM)\n",
Russell King4ed89f22014-10-28 11:26:42 +00001105 &block_start, &block_end);
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001106 memblock_remove(reg->base, reg->size);
1107 continue;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001108 }
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001109
1110 if (reg->size > size_limit) {
1111 phys_addr_t overlap_size = reg->size - size_limit;
1112
1113 pr_notice("Truncating RAM at %pa-%pa to -%pa",
Russell King4ed89f22014-10-28 11:26:42 +00001114 &block_start, &block_end, &vmalloc_limit);
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001115 memblock_remove(vmalloc_limit, overlap_size);
1116 block_end = vmalloc_limit;
1117 }
Will Deacon77f73a22011-11-22 17:30:32 +00001118 }
1119
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001120 if (!highmem) {
1121 if (block_end > arm_lowmem_limit) {
1122 if (reg->size > size_limit)
1123 arm_lowmem_limit = vmalloc_limit;
1124 else
1125 arm_lowmem_limit = block_end;
1126 }
Russell Kingc65b7e92013-07-17 17:53:04 +01001127
1128 /*
1129 * Find the first non-section-aligned page, and point
1130 * memblock_limit at it. This relies on rounding the
1131 * limit down to be section-aligned, which happens at
1132 * the end of this function.
1133 *
1134 * With this algorithm, the start or end of almost any
1135 * bank can be non-section-aligned. The only exception
1136 * is that the start of the bank 0 must be section-
1137 * aligned, since otherwise memory would need to be
1138 * allocated when mapping the start of bank 0, which
1139 * occurs before any free memory is mapped.
1140 */
1141 if (!memblock_limit) {
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001142 if (!IS_ALIGNED(block_start, SECTION_SIZE))
1143 memblock_limit = block_start;
1144 else if (!IS_ALIGNED(block_end, SECTION_SIZE))
1145 memblock_limit = arm_lowmem_limit;
Russell Kingc65b7e92013-07-17 17:53:04 +01001146 }
Russell Kinge616c592009-09-27 20:55:43 +01001147
Russell Kinge616c592009-09-27 20:55:43 +01001148 }
1149 }
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001150
Marek Szyprowskic7909502011-12-29 13:09:51 +01001151 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001152
1153 /*
1154 * Round the memblock limit down to a section size. This
1155 * helps to ensure that we will allocate memory from the
1156 * last full section, which should be mapped.
1157 */
1158 if (memblock_limit)
1159 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1160 if (!memblock_limit)
1161 memblock_limit = arm_lowmem_limit;
1162
1163 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001164}
1165
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001166static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001167{
1168 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001169 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001170
1171 /*
1172 * Clear out all the mappings below the kernel image.
1173 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001174 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001175 pmd_clear(pmd_off_k(addr));
1176
1177#ifdef CONFIG_XIP_KERNEL
1178 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001179 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001180#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001181 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001182 pmd_clear(pmd_off_k(addr));
1183
1184 /*
Russell King8df65162010-10-27 19:57:38 +01001185 * Find the end of the first block of lowmem.
1186 */
1187 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001188 if (end >= arm_lowmem_limit)
1189 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001190
1191 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001192 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001193 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001194 */
Russell King8df65162010-10-27 19:57:38 +01001195 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001196 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001197 pmd_clear(pmd_off_k(addr));
1198}
1199
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001200#ifdef CONFIG_ARM_LPAE
1201/* the first page is reserved for pgd */
1202#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1203 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1204#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001205#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001206#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001207
Russell Kingd111e8f2006-09-27 15:27:33 +01001208/*
Russell King2778f622010-07-09 16:27:52 +01001209 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001210 */
Russell King2778f622010-07-09 16:27:52 +01001211void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001212{
Russell Kingd111e8f2006-09-27 15:27:33 +01001213 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001214 * Reserve the page tables. These are already in use,
1215 * and can only be in node 0.
1216 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001217 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001218
Russell Kingd111e8f2006-09-27 15:27:33 +01001219#ifdef CONFIG_SA1111
1220 /*
1221 * Because of the SA1111 DMA bug, we want to preserve our
1222 * precious DMA-able memory...
1223 */
Russell King2778f622010-07-09 16:27:52 +01001224 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001225#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001226}
1227
1228/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001229 * Set up the device mappings. Since we clear out the page tables for all
1230 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001231 * This means you have to be careful how you debug this function, or any
1232 * called function. This means you can't use any function or debugging
1233 * method which may touch any device, otherwise the kernel _will_ crash.
1234 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001235static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001236{
1237 struct map_desc map;
1238 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001239 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001240
1241 /*
1242 * Allocate the vector page early.
1243 */
Russell King19accfd2013-07-04 11:40:32 +01001244 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001245
1246 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001247
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001248 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001249 pmd_clear(pmd_off_k(addr));
1250
1251 /*
1252 * Map the kernel if it is XIP.
1253 * It is always first in the modulearea.
1254 */
1255#ifdef CONFIG_XIP_KERNEL
1256 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001257 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001258 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001259 map.type = MT_ROM;
1260 create_mapping(&map);
1261#endif
1262
1263 /*
1264 * Map the cache flushing regions.
1265 */
1266#ifdef FLUSH_BASE
1267 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1268 map.virtual = FLUSH_BASE;
1269 map.length = SZ_1M;
1270 map.type = MT_CACHECLEAN;
1271 create_mapping(&map);
1272#endif
1273#ifdef FLUSH_BASE_MINICACHE
1274 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1275 map.virtual = FLUSH_BASE_MINICACHE;
1276 map.length = SZ_1M;
1277 map.type = MT_MINICLEAN;
1278 create_mapping(&map);
1279#endif
1280
1281 /*
1282 * Create a mapping for the machine vectors at the high-vectors
1283 * location (0xffff0000). If we aren't using high-vectors, also
1284 * create a mapping at the low-vectors virtual address.
1285 */
Russell King94e5a852012-01-18 15:32:49 +00001286 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001287 map.virtual = 0xffff0000;
1288 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001289#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001290 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001291#else
1292 map.type = MT_LOW_VECTORS;
1293#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001294 create_mapping(&map);
1295
1296 if (!vectors_high()) {
1297 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001298 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001299 map.type = MT_LOW_VECTORS;
1300 create_mapping(&map);
1301 }
1302
Russell King19accfd2013-07-04 11:40:32 +01001303 /* Now create a kernel read-only mapping */
1304 map.pfn += 1;
1305 map.virtual = 0xffff0000 + PAGE_SIZE;
1306 map.length = PAGE_SIZE;
1307 map.type = MT_LOW_VECTORS;
1308 create_mapping(&map);
1309
Russell Kingd111e8f2006-09-27 15:27:33 +01001310 /*
1311 * Ask the machine support to map in the statically mapped devices.
1312 */
1313 if (mdesc->map_io)
1314 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001315 else
1316 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001317 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001318
Rob Herringc2794432012-02-29 18:10:58 -06001319 /* Reserve fixed i/o space in VMALLOC region */
1320 pci_reserve_io();
1321
Russell Kingd111e8f2006-09-27 15:27:33 +01001322 /*
1323 * Finally flush the caches and tlb to ensure that we're in a
1324 * consistent state wrt the writebuffer. This also ensures that
1325 * any write-allocated cache lines in the vector page are written
1326 * back. After this point, we can start to touch devices again.
1327 */
1328 local_flush_tlb_all();
1329 flush_cache_all();
1330}
1331
Nicolas Pitred73cd422008-09-15 16:44:55 -04001332static void __init kmap_init(void)
1333{
1334#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001335 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1336 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Liu Huaa05e54c2014-04-18 09:43:32 +01001337
1338 fixmap_page_table = early_pte_alloc(pmd_off_k(FIXADDR_START),
1339 FIXADDR_START, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001340#endif
1341}
1342
Russell Kinga2227122010-03-25 18:56:05 +00001343static void __init map_lowmem(void)
1344{
Russell King8df65162010-10-27 19:57:38 +01001345 struct memblock_region *reg;
Russell Kingebd49222013-10-24 08:12:39 +01001346 unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE);
1347 unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001348
1349 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001350 for_each_memblock(memory, reg) {
1351 phys_addr_t start = reg->base;
1352 phys_addr_t end = start + reg->size;
1353 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001354
Marek Szyprowskic7909502011-12-29 13:09:51 +01001355 if (end > arm_lowmem_limit)
1356 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001357 if (start >= end)
1358 break;
1359
Russell Kingebd49222013-10-24 08:12:39 +01001360 if (end < kernel_x_start || start >= kernel_x_end) {
1361 map.pfn = __phys_to_pfn(start);
1362 map.virtual = __phys_to_virt(start);
1363 map.length = end - start;
1364 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001365
Russell Kingebd49222013-10-24 08:12:39 +01001366 create_mapping(&map);
1367 } else {
1368 /* This better cover the entire kernel */
1369 if (start < kernel_x_start) {
1370 map.pfn = __phys_to_pfn(start);
1371 map.virtual = __phys_to_virt(start);
1372 map.length = kernel_x_start - start;
1373 map.type = MT_MEMORY_RW;
1374
1375 create_mapping(&map);
1376 }
1377
1378 map.pfn = __phys_to_pfn(kernel_x_start);
1379 map.virtual = __phys_to_virt(kernel_x_start);
1380 map.length = kernel_x_end - kernel_x_start;
1381 map.type = MT_MEMORY_RWX;
1382
1383 create_mapping(&map);
1384
1385 if (kernel_x_end < end) {
1386 map.pfn = __phys_to_pfn(kernel_x_end);
1387 map.virtual = __phys_to_virt(kernel_x_end);
1388 map.length = end - kernel_x_end;
1389 map.type = MT_MEMORY_RW;
1390
1391 create_mapping(&map);
1392 }
1393 }
Russell Kinga2227122010-03-25 18:56:05 +00001394 }
1395}
1396
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001397#ifdef CONFIG_ARM_LPAE
1398/*
1399 * early_paging_init() recreates boot time page table setup, allowing machines
1400 * to switch over to a high (>4G) address space on LPAE systems
1401 */
1402void __init early_paging_init(const struct machine_desc *mdesc,
1403 struct proc_info_list *procinfo)
1404{
1405 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1406 unsigned long map_start, map_end;
1407 pgd_t *pgd0, *pgdk;
1408 pud_t *pud0, *pudk, *pud_start;
1409 pmd_t *pmd0, *pmdk;
1410 phys_addr_t phys;
1411 int i;
1412
1413 if (!(mdesc->init_meminfo))
1414 return;
1415
1416 /* remap kernel code and data */
Russell King3bb70de2014-07-29 09:27:13 +01001417 map_start = init_mm.start_code & PMD_MASK;
1418 map_end = ALIGN(init_mm.brk, PMD_SIZE);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001419
1420 /* get a handle on things... */
1421 pgd0 = pgd_offset_k(0);
1422 pud_start = pud0 = pud_offset(pgd0, 0);
1423 pmd0 = pmd_offset(pud0, 0);
1424
1425 pgdk = pgd_offset_k(map_start);
1426 pudk = pud_offset(pgdk, map_start);
1427 pmdk = pmd_offset(pudk, map_start);
1428
1429 mdesc->init_meminfo();
1430
1431 /* Run the patch stub to update the constants */
1432 fixup_pv_table(&__pv_table_begin,
1433 (&__pv_table_end - &__pv_table_begin) << 2);
1434
1435 /*
1436 * Cache cleaning operations for self-modifying code
1437 * We should clean the entries by MVA but running a
1438 * for loop over every pv_table entry pointer would
1439 * just complicate the code.
1440 */
1441 flush_cache_louis();
Will Deacon95819602014-05-09 18:36:27 +01001442 dsb(ishst);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001443 isb();
1444
Russell King3bb70de2014-07-29 09:27:13 +01001445 /*
1446 * FIXME: This code is not architecturally compliant: we modify
1447 * the mappings in-place, indeed while they are in use by this
1448 * very same code. This may lead to unpredictable behaviour of
1449 * the CPU.
1450 *
1451 * Even modifying the mappings in a separate page table does
1452 * not resolve this.
1453 *
1454 * The architecture strongly recommends that when a mapping is
1455 * changed, that it is changed by first going via an invalid
1456 * mapping and back to the new mapping. This is to ensure that
1457 * no TLB conflicts (caused by the TLB having more than one TLB
1458 * entry match a translation) can occur. However, doing that
1459 * here will result in unmapping the code we are running.
1460 */
1461 pr_warn("WARNING: unsafe modification of in-place page tables - tainting kernel\n");
1462 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
1463
1464 /*
1465 * Remap level 1 table. This changes the physical addresses
1466 * used to refer to the level 2 page tables to the high
1467 * physical address alias, leaving everything else the same.
1468 */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001469 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1470 set_pud(pud0,
1471 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1472 pmd0 += PTRS_PER_PMD;
1473 }
1474
Russell King3bb70de2014-07-29 09:27:13 +01001475 /*
1476 * Remap the level 2 table, pointing the mappings at the high
1477 * physical address alias of these pages.
1478 */
1479 phys = __pa(map_start);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001480 do {
1481 *pmdk++ = __pmd(phys | pmdprot);
1482 phys += PMD_SIZE;
1483 } while (phys < map_end);
1484
Russell King3bb70de2014-07-29 09:27:13 +01001485 /*
1486 * Ensure that the above updates are flushed out of the cache.
1487 * This is not strictly correct; on a system where the caches
1488 * are coherent with each other, but the MMU page table walks
1489 * may not be coherent, flush_cache_all() may be a no-op, and
1490 * this will fail.
1491 */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001492 flush_cache_all();
Russell King3bb70de2014-07-29 09:27:13 +01001493
1494 /*
1495 * Re-write the TTBR values to point them at the high physical
1496 * alias of the page tables. We expect __va() will work on
1497 * cpu_get_pgd(), which returns the value of TTBR0.
1498 */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001499 cpu_switch_mm(pgd0, &init_mm);
1500 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
Russell King3bb70de2014-07-29 09:27:13 +01001501
1502 /* Finally flush any stale TLB values. */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001503 local_flush_bp_all();
1504 local_flush_tlb_all();
1505}
1506
1507#else
1508
1509void __init early_paging_init(const struct machine_desc *mdesc,
1510 struct proc_info_list *procinfo)
1511{
1512 if (mdesc->init_meminfo)
1513 mdesc->init_meminfo();
1514}
1515
1516#endif
1517
Russell Kingd111e8f2006-09-27 15:27:33 +01001518/*
1519 * paging_init() sets up the page tables, initialises the zone memory
1520 * maps, and sets up the zero page, bad page and bad page tables.
1521 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001522void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001523{
1524 void *zero_page;
1525
1526 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001527 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001528 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001529 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001530 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001531 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001532 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001533
1534 top_pmd = pmd_off_k(0xffff0000);
1535
Russell King3abe9d32010-03-25 17:02:59 +00001536 /* allocate the zero page. */
1537 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001538
Russell King8d717a52010-05-22 19:47:18 +01001539 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001540
Russell Kingd111e8f2006-09-27 15:27:33 +01001541 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001542 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001543}