blob: fbdc838586f941a14d81f74b05822b14d3de7859 [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinena2207022013-12-16 15:14:15 +020037#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050038#include <linux/of_graph.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030039#include <linux/component.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030040
Peter Ujfalusi32043da2016-05-27 14:40:49 +030041#include "omapdss.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030042#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030043#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030044
Tomi Valkeinenb2886272009-08-05 16:18:06 +030045/* Venc registers */
46#define VENC_REV_ID 0x00
47#define VENC_STATUS 0x04
48#define VENC_F_CONTROL 0x08
49#define VENC_VIDOUT_CTRL 0x10
50#define VENC_SYNC_CTRL 0x14
51#define VENC_LLEN 0x1C
52#define VENC_FLENS 0x20
53#define VENC_HFLTR_CTRL 0x24
54#define VENC_CC_CARR_WSS_CARR 0x28
55#define VENC_C_PHASE 0x2C
56#define VENC_GAIN_U 0x30
57#define VENC_GAIN_V 0x34
58#define VENC_GAIN_Y 0x38
59#define VENC_BLACK_LEVEL 0x3C
60#define VENC_BLANK_LEVEL 0x40
61#define VENC_X_COLOR 0x44
62#define VENC_M_CONTROL 0x48
63#define VENC_BSTAMP_WSS_DATA 0x4C
64#define VENC_S_CARR 0x50
65#define VENC_LINE21 0x54
66#define VENC_LN_SEL 0x58
67#define VENC_L21__WC_CTL 0x5C
68#define VENC_HTRIGGER_VTRIGGER 0x60
69#define VENC_SAVID__EAVID 0x64
70#define VENC_FLEN__FAL 0x68
71#define VENC_LAL__PHASE_RESET 0x6C
72#define VENC_HS_INT_START_STOP_X 0x70
73#define VENC_HS_EXT_START_STOP_X 0x74
74#define VENC_VS_INT_START_X 0x78
75#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
76#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
77#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
78#define VENC_VS_EXT_STOP_Y 0x88
79#define VENC_AVID_START_STOP_X 0x90
80#define VENC_AVID_START_STOP_Y 0x94
81#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
82#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
83#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
84#define VENC_TVDETGP_INT_START_STOP_X 0xB0
85#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
86#define VENC_GEN_CTRL 0xB8
87#define VENC_OUTPUT_CONTROL 0xC4
88#define VENC_OUTPUT_TEST 0xC8
89#define VENC_DAC_B__DAC_C 0xC8
90
91struct venc_config {
92 u32 f_control;
93 u32 vidout_ctrl;
94 u32 sync_ctrl;
95 u32 llen;
96 u32 flens;
97 u32 hfltr_ctrl;
98 u32 cc_carr_wss_carr;
99 u32 c_phase;
100 u32 gain_u;
101 u32 gain_v;
102 u32 gain_y;
103 u32 black_level;
104 u32 blank_level;
105 u32 x_color;
106 u32 m_control;
107 u32 bstamp_wss_data;
108 u32 s_carr;
109 u32 line21;
110 u32 ln_sel;
111 u32 l21__wc_ctl;
112 u32 htrigger_vtrigger;
113 u32 savid__eavid;
114 u32 flen__fal;
115 u32 lal__phase_reset;
116 u32 hs_int_start_stop_x;
117 u32 hs_ext_start_stop_x;
118 u32 vs_int_start_x;
119 u32 vs_int_stop_x__vs_int_start_y;
120 u32 vs_int_stop_y__vs_ext_start_x;
121 u32 vs_ext_stop_x__vs_ext_start_y;
122 u32 vs_ext_stop_y;
123 u32 avid_start_stop_x;
124 u32 avid_start_stop_y;
125 u32 fid_int_start_x__fid_int_start_y;
126 u32 fid_int_offset_y__fid_ext_start_x;
127 u32 fid_ext_start_y__fid_ext_offset_y;
128 u32 tvdetgp_int_start_stop_x;
129 u32 tvdetgp_int_start_stop_y;
130 u32 gen_ctrl;
131};
132
133/* from TRM */
134static const struct venc_config venc_config_pal_trm = {
135 .f_control = 0,
136 .vidout_ctrl = 1,
137 .sync_ctrl = 0x40,
138 .llen = 0x35F, /* 863 */
139 .flens = 0x270, /* 624 */
140 .hfltr_ctrl = 0,
141 .cc_carr_wss_carr = 0x2F7225ED,
142 .c_phase = 0,
143 .gain_u = 0x111,
144 .gain_v = 0x181,
145 .gain_y = 0x140,
146 .black_level = 0x3B,
147 .blank_level = 0x3B,
148 .x_color = 0x7,
149 .m_control = 0x2,
150 .bstamp_wss_data = 0x3F,
151 .s_carr = 0x2A098ACB,
152 .line21 = 0,
153 .ln_sel = 0x01290015,
154 .l21__wc_ctl = 0x0000F603,
155 .htrigger_vtrigger = 0,
156
157 .savid__eavid = 0x06A70108,
158 .flen__fal = 0x00180270,
159 .lal__phase_reset = 0x00040135,
160 .hs_int_start_stop_x = 0x00880358,
161 .hs_ext_start_stop_x = 0x000F035F,
162 .vs_int_start_x = 0x01A70000,
163 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
164 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
165 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
166 .vs_ext_stop_y = 0x00000025,
167 .avid_start_stop_x = 0x03530083,
168 .avid_start_stop_y = 0x026C002E,
169 .fid_int_start_x__fid_int_start_y = 0x0001008A,
170 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
171 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
172
173 .tvdetgp_int_start_stop_x = 0x00140001,
174 .tvdetgp_int_start_stop_y = 0x00010001,
175 .gen_ctrl = 0x00FF0000,
176};
177
178/* from TRM */
179static const struct venc_config venc_config_ntsc_trm = {
180 .f_control = 0,
181 .vidout_ctrl = 1,
182 .sync_ctrl = 0x8040,
183 .llen = 0x359,
184 .flens = 0x20C,
185 .hfltr_ctrl = 0,
186 .cc_carr_wss_carr = 0x043F2631,
187 .c_phase = 0,
188 .gain_u = 0x102,
189 .gain_v = 0x16C,
190 .gain_y = 0x12F,
191 .black_level = 0x43,
192 .blank_level = 0x38,
193 .x_color = 0x7,
194 .m_control = 0x1,
195 .bstamp_wss_data = 0x38,
196 .s_carr = 0x21F07C1F,
197 .line21 = 0,
198 .ln_sel = 0x01310011,
199 .l21__wc_ctl = 0x0000F003,
200 .htrigger_vtrigger = 0,
201
202 .savid__eavid = 0x069300F4,
203 .flen__fal = 0x0016020C,
204 .lal__phase_reset = 0x00060107,
205 .hs_int_start_stop_x = 0x008E0350,
206 .hs_ext_start_stop_x = 0x000F0359,
207 .vs_int_start_x = 0x01A00000,
208 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
209 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
210 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
211 .vs_ext_stop_y = 0x00000006,
212 .avid_start_stop_x = 0x03480078,
213 .avid_start_stop_y = 0x02060024,
214 .fid_int_start_x__fid_int_start_y = 0x0001008A,
215 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
216 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
217
218 .tvdetgp_int_start_stop_x = 0x00140001,
219 .tvdetgp_int_start_stop_y = 0x00010001,
220 .gen_ctrl = 0x00F90000,
221};
222
223static const struct venc_config venc_config_pal_bdghi = {
224 .f_control = 0,
225 .vidout_ctrl = 0,
226 .sync_ctrl = 0,
227 .hfltr_ctrl = 0,
228 .x_color = 0,
229 .line21 = 0,
230 .ln_sel = 21,
231 .htrigger_vtrigger = 0,
232 .tvdetgp_int_start_stop_x = 0x00140001,
233 .tvdetgp_int_start_stop_y = 0x00010001,
234 .gen_ctrl = 0x00FB0000,
235
236 .llen = 864-1,
237 .flens = 625-1,
238 .cc_carr_wss_carr = 0x2F7625ED,
239 .c_phase = 0xDF,
240 .gain_u = 0x111,
241 .gain_v = 0x181,
242 .gain_y = 0x140,
243 .black_level = 0x3e,
244 .blank_level = 0x3e,
245 .m_control = 0<<2 | 1<<1,
246 .bstamp_wss_data = 0x42,
247 .s_carr = 0x2a098acb,
248 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
249 .savid__eavid = 0x06A70108,
250 .flen__fal = 23<<16 | 624<<0,
251 .lal__phase_reset = 2<<17 | 310<<0,
252 .hs_int_start_stop_x = 0x00920358,
253 .hs_ext_start_stop_x = 0x000F035F,
254 .vs_int_start_x = 0x1a7<<16,
255 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
256 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
257 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
258 .vs_ext_stop_y = 0x05,
259 .avid_start_stop_x = 0x03530082,
260 .avid_start_stop_y = 0x0270002E,
261 .fid_int_start_x__fid_int_start_y = 0x0005008A,
262 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
263 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
264};
265
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300266const struct videomode omap_dss_pal_vm = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300267 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300268 .vactive = 574,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300269 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300270 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300271 .hfront_porch = 12,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300272 .hback_porch = 68,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300273 .vsync_len = 5,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300274 .vfront_porch = 5,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300275 .vback_porch = 41,
Archit Taneja23c8f882012-06-28 11:15:51 +0530276
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +0300277 .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
Peter Ujfalusif149e172016-09-22 14:07:00 +0300278 DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_DE_HIGH |
Peter Ujfalusid34afb72016-09-22 14:07:01 +0300279 DISPLAY_FLAGS_PIXDATA_POSEDGE |
280 DISPLAY_FLAGS_SYNC_NEGEDGE,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300281};
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300282EXPORT_SYMBOL(omap_dss_pal_vm);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300283
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300284const struct videomode omap_dss_ntsc_vm = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300285 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300286 .vactive = 482,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300287 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300288 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300289 .hfront_porch = 16,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300290 .hback_porch = 58,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300291 .vsync_len = 6,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300292 .vfront_porch = 6,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300293 .vback_porch = 31,
Archit Taneja23c8f882012-06-28 11:15:51 +0530294
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +0300295 .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
Peter Ujfalusif149e172016-09-22 14:07:00 +0300296 DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_DE_HIGH |
Peter Ujfalusid34afb72016-09-22 14:07:01 +0300297 DISPLAY_FLAGS_PIXDATA_POSEDGE |
298 DISPLAY_FLAGS_SYNC_NEGEDGE,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300299};
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300300EXPORT_SYMBOL(omap_dss_ntsc_vm);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300301
302static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000303 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300304 void __iomem *base;
305 struct mutex venc_lock;
306 u32 wss_data;
307 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300308
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300309 struct clk *tv_dac_clk;
Archit Tanejaa5abf472012-07-20 16:15:44 +0530310
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300311 struct videomode vm;
Archit Tanejafebe2902012-08-16 11:55:15 +0530312 enum omap_dss_venc_type type;
Archit Taneja89e71952012-08-16 11:56:31 +0530313 bool invert_polarity;
Archit Taneja81b87f52012-09-26 16:30:49 +0530314
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300315 struct omap_dss_device output;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300316} venc;
317
318static inline void venc_write_reg(int idx, u32 val)
319{
320 __raw_writel(val, venc.base + idx);
321}
322
323static inline u32 venc_read_reg(int idx)
324{
325 u32 l = __raw_readl(venc.base + idx);
326 return l;
327}
328
329static void venc_write_config(const struct venc_config *config)
330{
331 DSSDBG("write venc conf\n");
332
333 venc_write_reg(VENC_LLEN, config->llen);
334 venc_write_reg(VENC_FLENS, config->flens);
335 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
336 venc_write_reg(VENC_C_PHASE, config->c_phase);
337 venc_write_reg(VENC_GAIN_U, config->gain_u);
338 venc_write_reg(VENC_GAIN_V, config->gain_v);
339 venc_write_reg(VENC_GAIN_Y, config->gain_y);
340 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
341 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
342 venc_write_reg(VENC_M_CONTROL, config->m_control);
343 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
344 venc.wss_data);
345 venc_write_reg(VENC_S_CARR, config->s_carr);
346 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
347 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
348 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
349 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
350 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
351 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
352 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
353 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
354 config->vs_int_stop_x__vs_int_start_y);
355 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
356 config->vs_int_stop_y__vs_ext_start_x);
357 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
358 config->vs_ext_stop_x__vs_ext_start_y);
359 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
360 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
361 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
362 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
363 config->fid_int_start_x__fid_int_start_y);
364 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
365 config->fid_int_offset_y__fid_ext_start_x);
366 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
367 config->fid_ext_start_y__fid_ext_offset_y);
368
369 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
370 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
371 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
372 venc_write_reg(VENC_X_COLOR, config->x_color);
373 venc_write_reg(VENC_LINE21, config->line21);
374 venc_write_reg(VENC_LN_SEL, config->ln_sel);
375 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
376 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
377 config->tvdetgp_int_start_stop_x);
378 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
379 config->tvdetgp_int_start_stop_y);
380 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
381 venc_write_reg(VENC_F_CONTROL, config->f_control);
382 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
383}
384
385static void venc_reset(void)
386{
387 int t = 1000;
388
389 venc_write_reg(VENC_F_CONTROL, 1<<8);
390 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
391 if (--t == 0) {
392 DSSERR("Failed to reset venc\n");
393 return;
394 }
395 }
396
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300397#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300398 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300399 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300400 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300401#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300402}
403
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300404static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300405{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300406 int r;
407
408 DSSDBG("venc_runtime_get\n");
409
410 r = pm_runtime_get_sync(&venc.pdev->dev);
411 WARN_ON(r < 0);
412 return r < 0 ? r : 0;
413}
414
415static void venc_runtime_put(void)
416{
417 int r;
418
419 DSSDBG("venc_runtime_put\n");
420
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200421 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300422 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300423}
424
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300425static const struct venc_config *venc_timings_to_config(struct videomode *vm)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300426{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300427 if (memcmp(&omap_dss_pal_vm, vm, sizeof(*vm)) == 0)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300428 return &venc_config_pal_trm;
429
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300430 if (memcmp(&omap_dss_ntsc_vm, vm, sizeof(*vm)) == 0)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300431 return &venc_config_ntsc_trm;
432
433 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300434 return NULL;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300435}
436
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200437static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200438{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200439 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200440 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200441 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200442
Archit Taneja156fd992012-07-06 20:52:37 +0530443 r = venc_runtime_get();
444 if (r)
445 goto err0;
446
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200447 venc_reset();
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300448 venc_write_config(venc_timings_to_config(&venc.vm));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200449
Archit Tanejafebe2902012-08-16 11:55:15 +0530450 dss_set_venc_output(venc.type);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200451 dss_set_dac_pwrdn_bgz(1);
452
453 l = 0;
454
Archit Tanejafebe2902012-08-16 11:55:15 +0530455 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200456 l |= 1 << 1;
457 else /* S-Video */
458 l |= (1 << 0) | (1 << 2);
459
Archit Taneja89e71952012-08-16 11:56:31 +0530460 if (venc.invert_polarity == false)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200461 l |= 1 << 3;
462
463 venc_write_reg(VENC_OUTPUT_CONTROL, l);
464
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300465 dss_mgr_set_timings(channel, &venc.vm);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200466
Mark Brownec874102012-03-19 14:56:39 +0000467 r = regulator_enable(venc.vdda_dac_reg);
468 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530469 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200470
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200471 r = dss_mgr_enable(channel);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200472 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530473 goto err2;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200474
475 return 0;
476
Archit Taneja156fd992012-07-06 20:52:37 +0530477err2:
478 regulator_disable(venc.vdda_dac_reg);
479err1:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200480 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
481 dss_set_dac_pwrdn_bgz(0);
482
Archit Taneja156fd992012-07-06 20:52:37 +0530483 venc_runtime_put();
484err0:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200485 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200486}
487
488static void venc_power_off(struct omap_dss_device *dssdev)
489{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200490 enum omap_channel channel = dssdev->dispc_channel;
Archit Taneja8f1f7362012-09-07 17:54:27 +0530491
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200492 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
493 dss_set_dac_pwrdn_bgz(0);
494
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200495 dss_mgr_disable(channel);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200496
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200497 regulator_disable(venc.vdda_dac_reg);
Archit Taneja156fd992012-07-06 20:52:37 +0530498
499 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200500}
501
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300502static int venc_display_enable(struct omap_dss_device *dssdev)
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300503{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300504 struct omap_dss_device *out = &venc.output;
Archit Taneja156fd992012-07-06 20:52:37 +0530505 int r;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300506
Archit Taneja156fd992012-07-06 20:52:37 +0530507 DSSDBG("venc_display_enable\n");
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300508
509 mutex_lock(&venc.venc_lock);
510
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +0200511 if (!out->dispc_channel_connected) {
Archit Taneja8f1f7362012-09-07 17:54:27 +0530512 DSSERR("Failed to enable display: no output/manager\n");
Archit Taneja156fd992012-07-06 20:52:37 +0530513 r = -ENODEV;
514 goto err0;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300515 }
516
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200517 r = venc_power_on(dssdev);
518 if (r)
Tomi Valkeinend3923932013-04-25 13:12:07 +0300519 goto err0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200520
521 venc.wss_data = 0;
522
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300523 mutex_unlock(&venc.venc_lock);
Archit Taneja156fd992012-07-06 20:52:37 +0530524
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300525 return 0;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300526err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200527 mutex_unlock(&venc.venc_lock);
528 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300529}
530
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300531static void venc_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300532{
Archit Taneja156fd992012-07-06 20:52:37 +0530533 DSSDBG("venc_display_disable\n");
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200534
535 mutex_lock(&venc.venc_lock);
536
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200537 venc_power_off(dssdev);
538
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200539 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300540}
541
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300542static void venc_set_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300543 struct videomode *vm)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200544{
545 DSSDBG("venc_set_timings\n");
546
Archit Taneja156fd992012-07-06 20:52:37 +0530547 mutex_lock(&venc.venc_lock);
548
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200549 /* Reset WSS data when the TV standard changes. */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300550 if (memcmp(&venc.vm, vm, sizeof(*vm)))
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200551 venc.wss_data = 0;
552
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300553 venc.vm = *vm;
Archit Taneja156fd992012-07-06 20:52:37 +0530554
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300555 dispc_set_tv_pclk(13500000);
556
Archit Taneja156fd992012-07-06 20:52:37 +0530557 mutex_unlock(&venc.venc_lock);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200558}
559
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300560static int venc_check_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300561 struct videomode *vm)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200562{
563 DSSDBG("venc_check_timings\n");
564
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300565 if (memcmp(&omap_dss_pal_vm, vm, sizeof(*vm)) == 0)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200566 return 0;
567
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300568 if (memcmp(&omap_dss_ntsc_vm, vm, sizeof(*vm)) == 0)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200569 return 0;
570
571 return -EINVAL;
572}
573
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300574static void venc_get_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300575 struct videomode *vm)
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300576{
577 mutex_lock(&venc.venc_lock);
578
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300579 *vm = venc.vm;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300580
581 mutex_unlock(&venc.venc_lock);
582}
583
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300584static u32 venc_get_wss(struct omap_dss_device *dssdev)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200585{
586 /* Invert due to VENC_L21_WC_CTL:INV=1 */
587 return (venc.wss_data >> 8) ^ 0xfffff;
588}
589
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300590static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200591{
592 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300593 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200594
595 DSSDBG("venc_set_wss\n");
596
597 mutex_lock(&venc.venc_lock);
598
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300599 config = venc_timings_to_config(&venc.vm);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200600
601 /* Invert due to VENC_L21_WC_CTL:INV=1 */
602 venc.wss_data = (wss ^ 0xfffff) << 8;
603
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300604 r = venc_runtime_get();
605 if (r)
606 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200607
608 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
609 venc.wss_data);
610
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300611 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200612
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300613err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200614 mutex_unlock(&venc.venc_lock);
615
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300616 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200617}
618
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300619static void venc_set_type(struct omap_dss_device *dssdev,
Archit Tanejafebe2902012-08-16 11:55:15 +0530620 enum omap_dss_venc_type type)
621{
622 mutex_lock(&venc.venc_lock);
623
624 venc.type = type;
625
626 mutex_unlock(&venc.venc_lock);
627}
628
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300629static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
Archit Taneja89e71952012-08-16 11:56:31 +0530630 bool invert_polarity)
631{
632 mutex_lock(&venc.venc_lock);
633
634 venc.invert_polarity = invert_polarity;
635
636 mutex_unlock(&venc.venc_lock);
637}
638
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300639static int venc_init_regulator(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300640{
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300641 struct regulator *vdda_dac;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300642
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300643 if (venc.vdda_dac_reg != NULL)
644 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200645
Tomi Valkeinene6fa68b2014-01-02 12:54:31 +0200646 if (venc.pdev->dev.of_node)
647 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
648 else
649 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200650
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300651 if (IS_ERR(vdda_dac)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200652 if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
653 DSSERR("can't get VDDA_DAC regulator\n");
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300654 return PTR_ERR(vdda_dac);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200655 }
656
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300657 venc.vdda_dac_reg = vdda_dac;
658
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300659 return 0;
660}
661
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200662static void venc_dump_regs(struct seq_file *s)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300663{
664#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
665
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300666 if (venc_runtime_get())
667 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300668
669 DUMPREG(VENC_F_CONTROL);
670 DUMPREG(VENC_VIDOUT_CTRL);
671 DUMPREG(VENC_SYNC_CTRL);
672 DUMPREG(VENC_LLEN);
673 DUMPREG(VENC_FLENS);
674 DUMPREG(VENC_HFLTR_CTRL);
675 DUMPREG(VENC_CC_CARR_WSS_CARR);
676 DUMPREG(VENC_C_PHASE);
677 DUMPREG(VENC_GAIN_U);
678 DUMPREG(VENC_GAIN_V);
679 DUMPREG(VENC_GAIN_Y);
680 DUMPREG(VENC_BLACK_LEVEL);
681 DUMPREG(VENC_BLANK_LEVEL);
682 DUMPREG(VENC_X_COLOR);
683 DUMPREG(VENC_M_CONTROL);
684 DUMPREG(VENC_BSTAMP_WSS_DATA);
685 DUMPREG(VENC_S_CARR);
686 DUMPREG(VENC_LINE21);
687 DUMPREG(VENC_LN_SEL);
688 DUMPREG(VENC_L21__WC_CTL);
689 DUMPREG(VENC_HTRIGGER_VTRIGGER);
690 DUMPREG(VENC_SAVID__EAVID);
691 DUMPREG(VENC_FLEN__FAL);
692 DUMPREG(VENC_LAL__PHASE_RESET);
693 DUMPREG(VENC_HS_INT_START_STOP_X);
694 DUMPREG(VENC_HS_EXT_START_STOP_X);
695 DUMPREG(VENC_VS_INT_START_X);
696 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
697 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
698 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
699 DUMPREG(VENC_VS_EXT_STOP_Y);
700 DUMPREG(VENC_AVID_START_STOP_X);
701 DUMPREG(VENC_AVID_START_STOP_Y);
702 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
703 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
704 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
705 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
706 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
707 DUMPREG(VENC_GEN_CTRL);
708 DUMPREG(VENC_OUTPUT_CONTROL);
709 DUMPREG(VENC_OUTPUT_TEST);
710
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300711 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300712
713#undef DUMPREG
714}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000715
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300716static int venc_get_clocks(struct platform_device *pdev)
717{
718 struct clk *clk;
719
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300720 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300721 clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300722 if (IS_ERR(clk)) {
723 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300724 return PTR_ERR(clk);
725 }
726 } else {
727 clk = NULL;
728 }
729
730 venc.tv_dac_clk = clk;
731
732 return 0;
733}
734
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300735static int venc_connect(struct omap_dss_device *dssdev,
736 struct omap_dss_device *dst)
737{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200738 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300739 int r;
740
741 r = venc_init_regulator();
742 if (r)
743 return r;
744
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200745 r = dss_mgr_connect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300746 if (r)
747 return r;
748
749 r = omapdss_output_set_device(dssdev, dst);
750 if (r) {
751 DSSERR("failed to connect output to new device: %s\n",
752 dst->name);
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200753 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300754 return r;
755 }
756
757 return 0;
758}
759
760static void venc_disconnect(struct omap_dss_device *dssdev,
761 struct omap_dss_device *dst)
762{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200763 enum omap_channel channel = dssdev->dispc_channel;
764
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300765 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300766
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300767 if (dst != dssdev->dst)
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300768 return;
769
770 omapdss_output_unset_device(dssdev);
771
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200772 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300773}
774
775static const struct omapdss_atv_ops venc_ops = {
776 .connect = venc_connect,
777 .disconnect = venc_disconnect,
778
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300779 .enable = venc_display_enable,
780 .disable = venc_display_disable,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300781
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300782 .check_timings = venc_check_timings,
783 .set_timings = venc_set_timings,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300784 .get_timings = venc_get_timings,
785
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300786 .set_type = venc_set_type,
787 .invert_vid_out_polarity = venc_invert_vid_out_polarity,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300788
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300789 .set_wss = venc_set_wss,
790 .get_wss = venc_get_wss,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300791};
792
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300793static void venc_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530794{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300795 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530796
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300797 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530798 out->id = OMAP_DSS_OUTPUT_VENC;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300799 out->output_type = OMAP_DISPLAY_TYPE_VENC;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200800 out->name = "venc.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200801 out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300802 out->ops.atv = &venc_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300803 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530804
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300805 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530806}
807
Tomi Valkeinenede92692015-06-04 14:12:16 +0300808static void venc_uninit_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530809{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300810 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530811
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300812 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530813}
814
Tomi Valkeinena2207022013-12-16 15:14:15 +0200815static int venc_probe_of(struct platform_device *pdev)
816{
817 struct device_node *node = pdev->dev.of_node;
818 struct device_node *ep;
819 u32 channels;
820 int r;
821
Rob Herring09bffa62017-03-22 08:26:08 -0500822 ep = of_graph_get_endpoint_by_regs(node, 0, 0);
Tomi Valkeinena2207022013-12-16 15:14:15 +0200823 if (!ep)
824 return 0;
825
826 venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");
827
828 r = of_property_read_u32(ep, "ti,channels", &channels);
829 if (r) {
830 dev_err(&pdev->dev,
831 "failed to read property 'ti,channels': %d\n", r);
832 goto err;
833 }
834
835 switch (channels) {
836 case 1:
837 venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
838 break;
839 case 2:
840 venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
841 break;
842 default:
843 dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
844 r = -EINVAL;
845 goto err;
846 }
847
848 of_node_put(ep);
849
850 return 0;
851err:
852 of_node_put(ep);
853
854 return 0;
855}
856
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000857/* VENC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300858static int venc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000859{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300860 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000861 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000862 struct resource *venc_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300863 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000864
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000865 venc.pdev = pdev;
866
867 mutex_init(&venc.venc_lock);
868
869 venc.wss_data = 0;
870
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000871 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +0300872 venc.base = devm_ioremap_resource(&pdev->dev, venc_mem);
873 if (IS_ERR(venc.base))
874 return PTR_ERR(venc.base);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000875
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300876 r = venc_get_clocks(pdev);
877 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200878 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300879
880 pm_runtime_enable(&pdev->dev);
881
882 r = venc_runtime_get();
883 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200884 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000885
886 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000887 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000888
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300889 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000890
Tomi Valkeinena2207022013-12-16 15:14:15 +0200891 if (pdev->dev.of_node) {
892 r = venc_probe_of(pdev);
893 if (r) {
894 DSSERR("Invalid DT data\n");
895 goto err_probe_of;
896 }
897 }
898
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200899 dss_debugfs_create_file("venc", venc_dump_regs);
900
Archit Taneja81b87f52012-09-26 16:30:49 +0530901 venc_init_output(pdev);
902
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200903 return 0;
904
Tomi Valkeinena2207022013-12-16 15:14:15 +0200905err_probe_of:
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200906err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300907 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300908 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000909}
910
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300911static void venc_unbind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000912{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300913 struct platform_device *pdev = to_platform_device(dev);
914
Archit Taneja81b87f52012-09-26 16:30:49 +0530915 venc_uninit_output(pdev);
916
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300917 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300918}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300919
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300920static const struct component_ops venc_component_ops = {
921 .bind = venc_bind,
922 .unbind = venc_unbind,
923};
924
925static int venc_probe(struct platform_device *pdev)
926{
927 return component_add(&pdev->dev, &venc_component_ops);
928}
929
930static int venc_remove(struct platform_device *pdev)
931{
932 component_del(&pdev->dev, &venc_component_ops);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000933 return 0;
934}
935
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300936static int venc_runtime_suspend(struct device *dev)
937{
938 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530939 clk_disable_unprepare(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300940
941 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300942
943 return 0;
944}
945
946static int venc_runtime_resume(struct device *dev)
947{
948 int r;
949
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300950 r = dispc_runtime_get();
951 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200952 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300953
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300954 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530955 clk_prepare_enable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300956
957 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300958}
959
960static const struct dev_pm_ops venc_pm_ops = {
961 .runtime_suspend = venc_runtime_suspend,
962 .runtime_resume = venc_runtime_resume,
963};
964
Tomi Valkeinena2207022013-12-16 15:14:15 +0200965static const struct of_device_id venc_of_match[] = {
966 { .compatible = "ti,omap2-venc", },
967 { .compatible = "ti,omap3-venc", },
968 { .compatible = "ti,omap4-venc", },
969 {},
970};
971
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000972static struct platform_driver omap_venchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300973 .probe = venc_probe,
974 .remove = venc_remove,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000975 .driver = {
976 .name = "omapdss_venc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300977 .pm = &venc_pm_ops,
Tomi Valkeinena2207022013-12-16 15:14:15 +0200978 .of_match_table = venc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +0300979 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000980 },
981};
982
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200983int __init venc_init_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000984{
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300985 return platform_driver_register(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000986}
987
Tomi Valkeinenede92692015-06-04 14:12:16 +0300988void venc_uninit_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000989{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +0200990 platform_driver_unregister(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000991}