blob: 411eea6bc99fc54b46d94bb5ffd9c9f83c620cd7 [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinena2207022013-12-16 15:14:15 +020037#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030038#include <linux/component.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030039
Peter Ujfalusi32043da2016-05-27 14:40:49 +030040#include "omapdss.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030041#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030042#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030043
Tomi Valkeinenb2886272009-08-05 16:18:06 +030044/* Venc registers */
45#define VENC_REV_ID 0x00
46#define VENC_STATUS 0x04
47#define VENC_F_CONTROL 0x08
48#define VENC_VIDOUT_CTRL 0x10
49#define VENC_SYNC_CTRL 0x14
50#define VENC_LLEN 0x1C
51#define VENC_FLENS 0x20
52#define VENC_HFLTR_CTRL 0x24
53#define VENC_CC_CARR_WSS_CARR 0x28
54#define VENC_C_PHASE 0x2C
55#define VENC_GAIN_U 0x30
56#define VENC_GAIN_V 0x34
57#define VENC_GAIN_Y 0x38
58#define VENC_BLACK_LEVEL 0x3C
59#define VENC_BLANK_LEVEL 0x40
60#define VENC_X_COLOR 0x44
61#define VENC_M_CONTROL 0x48
62#define VENC_BSTAMP_WSS_DATA 0x4C
63#define VENC_S_CARR 0x50
64#define VENC_LINE21 0x54
65#define VENC_LN_SEL 0x58
66#define VENC_L21__WC_CTL 0x5C
67#define VENC_HTRIGGER_VTRIGGER 0x60
68#define VENC_SAVID__EAVID 0x64
69#define VENC_FLEN__FAL 0x68
70#define VENC_LAL__PHASE_RESET 0x6C
71#define VENC_HS_INT_START_STOP_X 0x70
72#define VENC_HS_EXT_START_STOP_X 0x74
73#define VENC_VS_INT_START_X 0x78
74#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
75#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
76#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
77#define VENC_VS_EXT_STOP_Y 0x88
78#define VENC_AVID_START_STOP_X 0x90
79#define VENC_AVID_START_STOP_Y 0x94
80#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
81#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
82#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
83#define VENC_TVDETGP_INT_START_STOP_X 0xB0
84#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
85#define VENC_GEN_CTRL 0xB8
86#define VENC_OUTPUT_CONTROL 0xC4
87#define VENC_OUTPUT_TEST 0xC8
88#define VENC_DAC_B__DAC_C 0xC8
89
90struct venc_config {
91 u32 f_control;
92 u32 vidout_ctrl;
93 u32 sync_ctrl;
94 u32 llen;
95 u32 flens;
96 u32 hfltr_ctrl;
97 u32 cc_carr_wss_carr;
98 u32 c_phase;
99 u32 gain_u;
100 u32 gain_v;
101 u32 gain_y;
102 u32 black_level;
103 u32 blank_level;
104 u32 x_color;
105 u32 m_control;
106 u32 bstamp_wss_data;
107 u32 s_carr;
108 u32 line21;
109 u32 ln_sel;
110 u32 l21__wc_ctl;
111 u32 htrigger_vtrigger;
112 u32 savid__eavid;
113 u32 flen__fal;
114 u32 lal__phase_reset;
115 u32 hs_int_start_stop_x;
116 u32 hs_ext_start_stop_x;
117 u32 vs_int_start_x;
118 u32 vs_int_stop_x__vs_int_start_y;
119 u32 vs_int_stop_y__vs_ext_start_x;
120 u32 vs_ext_stop_x__vs_ext_start_y;
121 u32 vs_ext_stop_y;
122 u32 avid_start_stop_x;
123 u32 avid_start_stop_y;
124 u32 fid_int_start_x__fid_int_start_y;
125 u32 fid_int_offset_y__fid_ext_start_x;
126 u32 fid_ext_start_y__fid_ext_offset_y;
127 u32 tvdetgp_int_start_stop_x;
128 u32 tvdetgp_int_start_stop_y;
129 u32 gen_ctrl;
130};
131
132/* from TRM */
133static const struct venc_config venc_config_pal_trm = {
134 .f_control = 0,
135 .vidout_ctrl = 1,
136 .sync_ctrl = 0x40,
137 .llen = 0x35F, /* 863 */
138 .flens = 0x270, /* 624 */
139 .hfltr_ctrl = 0,
140 .cc_carr_wss_carr = 0x2F7225ED,
141 .c_phase = 0,
142 .gain_u = 0x111,
143 .gain_v = 0x181,
144 .gain_y = 0x140,
145 .black_level = 0x3B,
146 .blank_level = 0x3B,
147 .x_color = 0x7,
148 .m_control = 0x2,
149 .bstamp_wss_data = 0x3F,
150 .s_carr = 0x2A098ACB,
151 .line21 = 0,
152 .ln_sel = 0x01290015,
153 .l21__wc_ctl = 0x0000F603,
154 .htrigger_vtrigger = 0,
155
156 .savid__eavid = 0x06A70108,
157 .flen__fal = 0x00180270,
158 .lal__phase_reset = 0x00040135,
159 .hs_int_start_stop_x = 0x00880358,
160 .hs_ext_start_stop_x = 0x000F035F,
161 .vs_int_start_x = 0x01A70000,
162 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
163 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
164 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
165 .vs_ext_stop_y = 0x00000025,
166 .avid_start_stop_x = 0x03530083,
167 .avid_start_stop_y = 0x026C002E,
168 .fid_int_start_x__fid_int_start_y = 0x0001008A,
169 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
170 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
171
172 .tvdetgp_int_start_stop_x = 0x00140001,
173 .tvdetgp_int_start_stop_y = 0x00010001,
174 .gen_ctrl = 0x00FF0000,
175};
176
177/* from TRM */
178static const struct venc_config venc_config_ntsc_trm = {
179 .f_control = 0,
180 .vidout_ctrl = 1,
181 .sync_ctrl = 0x8040,
182 .llen = 0x359,
183 .flens = 0x20C,
184 .hfltr_ctrl = 0,
185 .cc_carr_wss_carr = 0x043F2631,
186 .c_phase = 0,
187 .gain_u = 0x102,
188 .gain_v = 0x16C,
189 .gain_y = 0x12F,
190 .black_level = 0x43,
191 .blank_level = 0x38,
192 .x_color = 0x7,
193 .m_control = 0x1,
194 .bstamp_wss_data = 0x38,
195 .s_carr = 0x21F07C1F,
196 .line21 = 0,
197 .ln_sel = 0x01310011,
198 .l21__wc_ctl = 0x0000F003,
199 .htrigger_vtrigger = 0,
200
201 .savid__eavid = 0x069300F4,
202 .flen__fal = 0x0016020C,
203 .lal__phase_reset = 0x00060107,
204 .hs_int_start_stop_x = 0x008E0350,
205 .hs_ext_start_stop_x = 0x000F0359,
206 .vs_int_start_x = 0x01A00000,
207 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
208 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
209 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
210 .vs_ext_stop_y = 0x00000006,
211 .avid_start_stop_x = 0x03480078,
212 .avid_start_stop_y = 0x02060024,
213 .fid_int_start_x__fid_int_start_y = 0x0001008A,
214 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
215 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
216
217 .tvdetgp_int_start_stop_x = 0x00140001,
218 .tvdetgp_int_start_stop_y = 0x00010001,
219 .gen_ctrl = 0x00F90000,
220};
221
222static const struct venc_config venc_config_pal_bdghi = {
223 .f_control = 0,
224 .vidout_ctrl = 0,
225 .sync_ctrl = 0,
226 .hfltr_ctrl = 0,
227 .x_color = 0,
228 .line21 = 0,
229 .ln_sel = 21,
230 .htrigger_vtrigger = 0,
231 .tvdetgp_int_start_stop_x = 0x00140001,
232 .tvdetgp_int_start_stop_y = 0x00010001,
233 .gen_ctrl = 0x00FB0000,
234
235 .llen = 864-1,
236 .flens = 625-1,
237 .cc_carr_wss_carr = 0x2F7625ED,
238 .c_phase = 0xDF,
239 .gain_u = 0x111,
240 .gain_v = 0x181,
241 .gain_y = 0x140,
242 .black_level = 0x3e,
243 .blank_level = 0x3e,
244 .m_control = 0<<2 | 1<<1,
245 .bstamp_wss_data = 0x42,
246 .s_carr = 0x2a098acb,
247 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
248 .savid__eavid = 0x06A70108,
249 .flen__fal = 23<<16 | 624<<0,
250 .lal__phase_reset = 2<<17 | 310<<0,
251 .hs_int_start_stop_x = 0x00920358,
252 .hs_ext_start_stop_x = 0x000F035F,
253 .vs_int_start_x = 0x1a7<<16,
254 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
255 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
256 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
257 .vs_ext_stop_y = 0x05,
258 .avid_start_stop_x = 0x03530082,
259 .avid_start_stop_y = 0x0270002E,
260 .fid_int_start_x__fid_int_start_y = 0x0005008A,
261 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
262 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
263};
264
265const struct omap_video_timings omap_dss_pal_timings = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300266 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300267 .vactive = 574,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300268 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300269 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300270 .hfront_porch = 12,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300271 .hback_porch = 68,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300272 .vsync_len = 5,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300273 .vfront_porch = 5,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300274 .vback_porch = 41,
Archit Taneja23c8f882012-06-28 11:15:51 +0530275
276 .interlace = true,
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100277
278 .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
279 .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
280 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
281 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
282 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300283};
284EXPORT_SYMBOL(omap_dss_pal_timings);
285
286const struct omap_video_timings omap_dss_ntsc_timings = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300287 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300288 .vactive = 482,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300289 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300290 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300291 .hfront_porch = 16,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300292 .hback_porch = 58,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300293 .vsync_len = 6,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300294 .vfront_porch = 6,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300295 .vback_porch = 31,
Archit Taneja23c8f882012-06-28 11:15:51 +0530296
297 .interlace = true,
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100298
299 .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
300 .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
301 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
302 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
303 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300304};
305EXPORT_SYMBOL(omap_dss_ntsc_timings);
306
307static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000308 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300309 void __iomem *base;
310 struct mutex venc_lock;
311 u32 wss_data;
312 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300313
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300314 struct clk *tv_dac_clk;
Archit Tanejaa5abf472012-07-20 16:15:44 +0530315
316 struct omap_video_timings timings;
Archit Tanejafebe2902012-08-16 11:55:15 +0530317 enum omap_dss_venc_type type;
Archit Taneja89e71952012-08-16 11:56:31 +0530318 bool invert_polarity;
Archit Taneja81b87f52012-09-26 16:30:49 +0530319
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300320 struct omap_dss_device output;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300321} venc;
322
323static inline void venc_write_reg(int idx, u32 val)
324{
325 __raw_writel(val, venc.base + idx);
326}
327
328static inline u32 venc_read_reg(int idx)
329{
330 u32 l = __raw_readl(venc.base + idx);
331 return l;
332}
333
334static void venc_write_config(const struct venc_config *config)
335{
336 DSSDBG("write venc conf\n");
337
338 venc_write_reg(VENC_LLEN, config->llen);
339 venc_write_reg(VENC_FLENS, config->flens);
340 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
341 venc_write_reg(VENC_C_PHASE, config->c_phase);
342 venc_write_reg(VENC_GAIN_U, config->gain_u);
343 venc_write_reg(VENC_GAIN_V, config->gain_v);
344 venc_write_reg(VENC_GAIN_Y, config->gain_y);
345 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
346 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
347 venc_write_reg(VENC_M_CONTROL, config->m_control);
348 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
349 venc.wss_data);
350 venc_write_reg(VENC_S_CARR, config->s_carr);
351 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
352 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
353 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
354 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
355 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
356 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
357 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
358 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
359 config->vs_int_stop_x__vs_int_start_y);
360 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
361 config->vs_int_stop_y__vs_ext_start_x);
362 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
363 config->vs_ext_stop_x__vs_ext_start_y);
364 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
365 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
366 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
367 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
368 config->fid_int_start_x__fid_int_start_y);
369 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
370 config->fid_int_offset_y__fid_ext_start_x);
371 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
372 config->fid_ext_start_y__fid_ext_offset_y);
373
374 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
375 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
376 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
377 venc_write_reg(VENC_X_COLOR, config->x_color);
378 venc_write_reg(VENC_LINE21, config->line21);
379 venc_write_reg(VENC_LN_SEL, config->ln_sel);
380 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
381 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
382 config->tvdetgp_int_start_stop_x);
383 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
384 config->tvdetgp_int_start_stop_y);
385 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
386 venc_write_reg(VENC_F_CONTROL, config->f_control);
387 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
388}
389
390static void venc_reset(void)
391{
392 int t = 1000;
393
394 venc_write_reg(VENC_F_CONTROL, 1<<8);
395 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
396 if (--t == 0) {
397 DSSERR("Failed to reset venc\n");
398 return;
399 }
400 }
401
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300402#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300403 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300404 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300405 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300406#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300407}
408
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300409static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300410{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300411 int r;
412
413 DSSDBG("venc_runtime_get\n");
414
415 r = pm_runtime_get_sync(&venc.pdev->dev);
416 WARN_ON(r < 0);
417 return r < 0 ? r : 0;
418}
419
420static void venc_runtime_put(void)
421{
422 int r;
423
424 DSSDBG("venc_runtime_put\n");
425
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200426 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300427 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300428}
429
430static const struct venc_config *venc_timings_to_config(
431 struct omap_video_timings *timings)
432{
433 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
434 return &venc_config_pal_trm;
435
436 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
437 return &venc_config_ntsc_trm;
438
439 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300440 return NULL;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300441}
442
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200443static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200444{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200445 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200446 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200447 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200448
Archit Taneja156fd992012-07-06 20:52:37 +0530449 r = venc_runtime_get();
450 if (r)
451 goto err0;
452
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200453 venc_reset();
Archit Tanejaa5abf472012-07-20 16:15:44 +0530454 venc_write_config(venc_timings_to_config(&venc.timings));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200455
Archit Tanejafebe2902012-08-16 11:55:15 +0530456 dss_set_venc_output(venc.type);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200457 dss_set_dac_pwrdn_bgz(1);
458
459 l = 0;
460
Archit Tanejafebe2902012-08-16 11:55:15 +0530461 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200462 l |= 1 << 1;
463 else /* S-Video */
464 l |= (1 << 0) | (1 << 2);
465
Archit Taneja89e71952012-08-16 11:56:31 +0530466 if (venc.invert_polarity == false)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200467 l |= 1 << 3;
468
469 venc_write_reg(VENC_OUTPUT_CONTROL, l);
470
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200471 dss_mgr_set_timings(channel, &venc.timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200472
Mark Brownec874102012-03-19 14:56:39 +0000473 r = regulator_enable(venc.vdda_dac_reg);
474 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530475 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200476
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200477 r = dss_mgr_enable(channel);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200478 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530479 goto err2;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200480
481 return 0;
482
Archit Taneja156fd992012-07-06 20:52:37 +0530483err2:
484 regulator_disable(venc.vdda_dac_reg);
485err1:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200486 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
487 dss_set_dac_pwrdn_bgz(0);
488
Archit Taneja156fd992012-07-06 20:52:37 +0530489 venc_runtime_put();
490err0:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200491 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200492}
493
494static void venc_power_off(struct omap_dss_device *dssdev)
495{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200496 enum omap_channel channel = dssdev->dispc_channel;
Archit Taneja8f1f7362012-09-07 17:54:27 +0530497
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200498 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
499 dss_set_dac_pwrdn_bgz(0);
500
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200501 dss_mgr_disable(channel);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200502
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200503 regulator_disable(venc.vdda_dac_reg);
Archit Taneja156fd992012-07-06 20:52:37 +0530504
505 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200506}
507
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300508static int venc_display_enable(struct omap_dss_device *dssdev)
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300509{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300510 struct omap_dss_device *out = &venc.output;
Archit Taneja156fd992012-07-06 20:52:37 +0530511 int r;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300512
Archit Taneja156fd992012-07-06 20:52:37 +0530513 DSSDBG("venc_display_enable\n");
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300514
515 mutex_lock(&venc.venc_lock);
516
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +0200517 if (!out->dispc_channel_connected) {
Archit Taneja8f1f7362012-09-07 17:54:27 +0530518 DSSERR("Failed to enable display: no output/manager\n");
Archit Taneja156fd992012-07-06 20:52:37 +0530519 r = -ENODEV;
520 goto err0;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300521 }
522
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200523 r = venc_power_on(dssdev);
524 if (r)
Tomi Valkeinend3923932013-04-25 13:12:07 +0300525 goto err0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200526
527 venc.wss_data = 0;
528
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300529 mutex_unlock(&venc.venc_lock);
Archit Taneja156fd992012-07-06 20:52:37 +0530530
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300531 return 0;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300532err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200533 mutex_unlock(&venc.venc_lock);
534 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300535}
536
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300537static void venc_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300538{
Archit Taneja156fd992012-07-06 20:52:37 +0530539 DSSDBG("venc_display_disable\n");
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200540
541 mutex_lock(&venc.venc_lock);
542
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200543 venc_power_off(dssdev);
544
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200545 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300546}
547
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300548static void venc_set_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530549 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200550{
551 DSSDBG("venc_set_timings\n");
552
Archit Taneja156fd992012-07-06 20:52:37 +0530553 mutex_lock(&venc.venc_lock);
554
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200555 /* Reset WSS data when the TV standard changes. */
Archit Tanejaa5abf472012-07-20 16:15:44 +0530556 if (memcmp(&venc.timings, timings, sizeof(*timings)))
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200557 venc.wss_data = 0;
558
Archit Tanejaa5abf472012-07-20 16:15:44 +0530559 venc.timings = *timings;
Archit Taneja156fd992012-07-06 20:52:37 +0530560
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300561 dispc_set_tv_pclk(13500000);
562
Archit Taneja156fd992012-07-06 20:52:37 +0530563 mutex_unlock(&venc.venc_lock);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200564}
565
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300566static int venc_check_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530567 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200568{
569 DSSDBG("venc_check_timings\n");
570
571 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
572 return 0;
573
574 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
575 return 0;
576
577 return -EINVAL;
578}
579
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300580static void venc_get_timings(struct omap_dss_device *dssdev,
581 struct omap_video_timings *timings)
582{
583 mutex_lock(&venc.venc_lock);
584
585 *timings = venc.timings;
586
587 mutex_unlock(&venc.venc_lock);
588}
589
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300590static u32 venc_get_wss(struct omap_dss_device *dssdev)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200591{
592 /* Invert due to VENC_L21_WC_CTL:INV=1 */
593 return (venc.wss_data >> 8) ^ 0xfffff;
594}
595
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300596static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200597{
598 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300599 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200600
601 DSSDBG("venc_set_wss\n");
602
603 mutex_lock(&venc.venc_lock);
604
Archit Tanejaa5abf472012-07-20 16:15:44 +0530605 config = venc_timings_to_config(&venc.timings);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200606
607 /* Invert due to VENC_L21_WC_CTL:INV=1 */
608 venc.wss_data = (wss ^ 0xfffff) << 8;
609
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300610 r = venc_runtime_get();
611 if (r)
612 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200613
614 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
615 venc.wss_data);
616
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300617 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200618
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300619err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200620 mutex_unlock(&venc.venc_lock);
621
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300622 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200623}
624
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300625static void venc_set_type(struct omap_dss_device *dssdev,
Archit Tanejafebe2902012-08-16 11:55:15 +0530626 enum omap_dss_venc_type type)
627{
628 mutex_lock(&venc.venc_lock);
629
630 venc.type = type;
631
632 mutex_unlock(&venc.venc_lock);
633}
634
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300635static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
Archit Taneja89e71952012-08-16 11:56:31 +0530636 bool invert_polarity)
637{
638 mutex_lock(&venc.venc_lock);
639
640 venc.invert_polarity = invert_polarity;
641
642 mutex_unlock(&venc.venc_lock);
643}
644
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300645static int venc_init_regulator(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300646{
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300647 struct regulator *vdda_dac;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300648
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300649 if (venc.vdda_dac_reg != NULL)
650 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200651
Tomi Valkeinene6fa68b2014-01-02 12:54:31 +0200652 if (venc.pdev->dev.of_node)
653 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
654 else
655 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200656
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300657 if (IS_ERR(vdda_dac)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200658 if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
659 DSSERR("can't get VDDA_DAC regulator\n");
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300660 return PTR_ERR(vdda_dac);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200661 }
662
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300663 venc.vdda_dac_reg = vdda_dac;
664
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300665 return 0;
666}
667
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200668static void venc_dump_regs(struct seq_file *s)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300669{
670#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
671
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300672 if (venc_runtime_get())
673 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300674
675 DUMPREG(VENC_F_CONTROL);
676 DUMPREG(VENC_VIDOUT_CTRL);
677 DUMPREG(VENC_SYNC_CTRL);
678 DUMPREG(VENC_LLEN);
679 DUMPREG(VENC_FLENS);
680 DUMPREG(VENC_HFLTR_CTRL);
681 DUMPREG(VENC_CC_CARR_WSS_CARR);
682 DUMPREG(VENC_C_PHASE);
683 DUMPREG(VENC_GAIN_U);
684 DUMPREG(VENC_GAIN_V);
685 DUMPREG(VENC_GAIN_Y);
686 DUMPREG(VENC_BLACK_LEVEL);
687 DUMPREG(VENC_BLANK_LEVEL);
688 DUMPREG(VENC_X_COLOR);
689 DUMPREG(VENC_M_CONTROL);
690 DUMPREG(VENC_BSTAMP_WSS_DATA);
691 DUMPREG(VENC_S_CARR);
692 DUMPREG(VENC_LINE21);
693 DUMPREG(VENC_LN_SEL);
694 DUMPREG(VENC_L21__WC_CTL);
695 DUMPREG(VENC_HTRIGGER_VTRIGGER);
696 DUMPREG(VENC_SAVID__EAVID);
697 DUMPREG(VENC_FLEN__FAL);
698 DUMPREG(VENC_LAL__PHASE_RESET);
699 DUMPREG(VENC_HS_INT_START_STOP_X);
700 DUMPREG(VENC_HS_EXT_START_STOP_X);
701 DUMPREG(VENC_VS_INT_START_X);
702 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
703 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
704 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
705 DUMPREG(VENC_VS_EXT_STOP_Y);
706 DUMPREG(VENC_AVID_START_STOP_X);
707 DUMPREG(VENC_AVID_START_STOP_Y);
708 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
709 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
710 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
711 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
712 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
713 DUMPREG(VENC_GEN_CTRL);
714 DUMPREG(VENC_OUTPUT_CONTROL);
715 DUMPREG(VENC_OUTPUT_TEST);
716
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300717 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300718
719#undef DUMPREG
720}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000721
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300722static int venc_get_clocks(struct platform_device *pdev)
723{
724 struct clk *clk;
725
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300726 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300727 clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300728 if (IS_ERR(clk)) {
729 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300730 return PTR_ERR(clk);
731 }
732 } else {
733 clk = NULL;
734 }
735
736 venc.tv_dac_clk = clk;
737
738 return 0;
739}
740
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300741static int venc_connect(struct omap_dss_device *dssdev,
742 struct omap_dss_device *dst)
743{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200744 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300745 int r;
746
747 r = venc_init_regulator();
748 if (r)
749 return r;
750
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200751 r = dss_mgr_connect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300752 if (r)
753 return r;
754
755 r = omapdss_output_set_device(dssdev, dst);
756 if (r) {
757 DSSERR("failed to connect output to new device: %s\n",
758 dst->name);
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200759 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300760 return r;
761 }
762
763 return 0;
764}
765
766static void venc_disconnect(struct omap_dss_device *dssdev,
767 struct omap_dss_device *dst)
768{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200769 enum omap_channel channel = dssdev->dispc_channel;
770
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300771 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300772
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300773 if (dst != dssdev->dst)
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300774 return;
775
776 omapdss_output_unset_device(dssdev);
777
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200778 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300779}
780
781static const struct omapdss_atv_ops venc_ops = {
782 .connect = venc_connect,
783 .disconnect = venc_disconnect,
784
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300785 .enable = venc_display_enable,
786 .disable = venc_display_disable,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300787
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300788 .check_timings = venc_check_timings,
789 .set_timings = venc_set_timings,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300790 .get_timings = venc_get_timings,
791
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300792 .set_type = venc_set_type,
793 .invert_vid_out_polarity = venc_invert_vid_out_polarity,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300794
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300795 .set_wss = venc_set_wss,
796 .get_wss = venc_get_wss,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300797};
798
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300799static void venc_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530800{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300801 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530802
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300803 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530804 out->id = OMAP_DSS_OUTPUT_VENC;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300805 out->output_type = OMAP_DISPLAY_TYPE_VENC;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200806 out->name = "venc.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200807 out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300808 out->ops.atv = &venc_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300809 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530810
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300811 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530812}
813
Tomi Valkeinenede92692015-06-04 14:12:16 +0300814static void venc_uninit_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530815{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300816 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530817
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300818 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530819}
820
Tomi Valkeinena2207022013-12-16 15:14:15 +0200821static int venc_probe_of(struct platform_device *pdev)
822{
823 struct device_node *node = pdev->dev.of_node;
824 struct device_node *ep;
825 u32 channels;
826 int r;
827
828 ep = omapdss_of_get_first_endpoint(node);
829 if (!ep)
830 return 0;
831
832 venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");
833
834 r = of_property_read_u32(ep, "ti,channels", &channels);
835 if (r) {
836 dev_err(&pdev->dev,
837 "failed to read property 'ti,channels': %d\n", r);
838 goto err;
839 }
840
841 switch (channels) {
842 case 1:
843 venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
844 break;
845 case 2:
846 venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
847 break;
848 default:
849 dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
850 r = -EINVAL;
851 goto err;
852 }
853
854 of_node_put(ep);
855
856 return 0;
857err:
858 of_node_put(ep);
859
860 return 0;
861}
862
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000863/* VENC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300864static int venc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000865{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300866 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000867 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000868 struct resource *venc_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300869 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000870
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000871 venc.pdev = pdev;
872
873 mutex_init(&venc.venc_lock);
874
875 venc.wss_data = 0;
876
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000877 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
878 if (!venc_mem) {
879 DSSERR("can't get IORESOURCE_MEM VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200880 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000881 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200882
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100883 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
884 resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000885 if (!venc.base) {
886 DSSERR("can't ioremap VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200887 return -ENOMEM;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000888 }
889
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300890 r = venc_get_clocks(pdev);
891 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200892 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300893
894 pm_runtime_enable(&pdev->dev);
895
896 r = venc_runtime_get();
897 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200898 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000899
900 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000901 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000902
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300903 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000904
Tomi Valkeinena2207022013-12-16 15:14:15 +0200905 if (pdev->dev.of_node) {
906 r = venc_probe_of(pdev);
907 if (r) {
908 DSSERR("Invalid DT data\n");
909 goto err_probe_of;
910 }
911 }
912
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200913 dss_debugfs_create_file("venc", venc_dump_regs);
914
Archit Taneja81b87f52012-09-26 16:30:49 +0530915 venc_init_output(pdev);
916
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200917 return 0;
918
Tomi Valkeinena2207022013-12-16 15:14:15 +0200919err_probe_of:
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200920err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300921 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300922 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000923}
924
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300925static void venc_unbind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000926{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300927 struct platform_device *pdev = to_platform_device(dev);
928
Archit Taneja81b87f52012-09-26 16:30:49 +0530929 venc_uninit_output(pdev);
930
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300931 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300932}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300933
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300934static const struct component_ops venc_component_ops = {
935 .bind = venc_bind,
936 .unbind = venc_unbind,
937};
938
939static int venc_probe(struct platform_device *pdev)
940{
941 return component_add(&pdev->dev, &venc_component_ops);
942}
943
944static int venc_remove(struct platform_device *pdev)
945{
946 component_del(&pdev->dev, &venc_component_ops);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000947 return 0;
948}
949
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300950static int venc_runtime_suspend(struct device *dev)
951{
952 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530953 clk_disable_unprepare(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300954
955 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300956
957 return 0;
958}
959
960static int venc_runtime_resume(struct device *dev)
961{
962 int r;
963
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300964 r = dispc_runtime_get();
965 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200966 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300967
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300968 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530969 clk_prepare_enable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300970
971 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300972}
973
974static const struct dev_pm_ops venc_pm_ops = {
975 .runtime_suspend = venc_runtime_suspend,
976 .runtime_resume = venc_runtime_resume,
977};
978
Tomi Valkeinena2207022013-12-16 15:14:15 +0200979static const struct of_device_id venc_of_match[] = {
980 { .compatible = "ti,omap2-venc", },
981 { .compatible = "ti,omap3-venc", },
982 { .compatible = "ti,omap4-venc", },
983 {},
984};
985
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000986static struct platform_driver omap_venchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300987 .probe = venc_probe,
988 .remove = venc_remove,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000989 .driver = {
990 .name = "omapdss_venc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300991 .pm = &venc_pm_ops,
Tomi Valkeinena2207022013-12-16 15:14:15 +0200992 .of_match_table = venc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +0300993 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000994 },
995};
996
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200997int __init venc_init_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000998{
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300999 return platform_driver_register(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001000}
1001
Tomi Valkeinenede92692015-06-04 14:12:16 +03001002void venc_uninit_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001003{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001004 platform_driver_unregister(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001005}