blob: 1c52c8e9437254e272e8a56dcb1c9c5c797aabc8 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Kees Cook99b4ac92014-04-04 23:27:49 +020025#include <asm/fixmap.h>
Russell Kingebd49222013-10-24 08:12:39 +010026#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010028#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010029#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040030#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010031#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010032#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040033#include <asm/procinfo.h>
34#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010035
36#include <asm/mach/arch.h>
37#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060038#include <asm/mach/pci.h>
Liu Huaa05e54c2014-04-18 09:43:32 +010039#include <asm/fixmap.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010040
41#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010042#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010043
Russell Kingd111e8f2006-09-27 15:27:33 +010044/*
45 * empty_zero_page is a special page that is used for
46 * zero-initialized data and COW.
47 */
48struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040049EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010050
51/*
52 * The pmd table for the upper-most set of pages.
53 */
54pmd_t *top_pmd;
55
Russell Kingae8f1542006-09-27 15:38:34 +010056#define CPOLICY_UNCACHED 0
57#define CPOLICY_BUFFERED 1
58#define CPOLICY_WRITETHROUGH 2
59#define CPOLICY_WRITEBACK 3
60#define CPOLICY_WRITEALLOC 4
61
62static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
63static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010064pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010065pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050066pgprot_t pgprot_hyp_device;
67pgprot_t pgprot_s2;
68pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010069
Imre_Deak44b18692007-02-11 13:45:13 +010070EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010071EXPORT_SYMBOL(pgprot_kernel);
72
73struct cachepolicy {
74 const char policy[16];
75 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010076 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000077 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050078 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010079};
80
Christoffer Dallcc577c22013-01-20 18:28:04 -050081#ifdef CONFIG_ARM_LPAE
82#define s2_policy(policy) policy
83#else
84#define s2_policy(policy) 0
85#endif
86
Russell Kingae8f1542006-09-27 15:38:34 +010087static struct cachepolicy cache_policies[] __initdata = {
88 {
89 .policy = "uncached",
90 .cr_mask = CR_W|CR_C,
91 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010092 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050093 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010094 }, {
95 .policy = "buffered",
96 .cr_mask = CR_C,
97 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010098 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050099 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +0100100 }, {
101 .policy = "writethrough",
102 .cr_mask = 0,
103 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100104 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500105 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100106 }, {
107 .policy = "writeback",
108 .cr_mask = 0,
109 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100110 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500111 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100112 }, {
113 .policy = "writealloc",
114 .cr_mask = 0,
115 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100116 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500117 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100118 }
119};
120
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100121#ifdef CONFIG_CPU_CP15
Russell King20e7e362014-06-02 09:29:37 +0100122static unsigned long initial_pmd_value __initdata = 0;
123
Russell Kingae8f1542006-09-27 15:38:34 +0100124/*
Russell Kingca8f0b02014-05-27 20:34:28 +0100125 * Initialise the cache_policy variable with the initial state specified
126 * via the "pmd" value. This is used to ensure that on ARMv6 and later,
127 * the C code sets the page tables up with the same policy as the head
128 * assembly code, which avoids an illegal state where the TLBs can get
129 * confused. See comments in early_cachepolicy() for more information.
130 */
131void __init init_default_cache_policy(unsigned long pmd)
132{
133 int i;
134
Russell King20e7e362014-06-02 09:29:37 +0100135 initial_pmd_value = pmd;
136
Russell Kingca8f0b02014-05-27 20:34:28 +0100137 pmd &= PMD_SECT_TEX(1) | PMD_SECT_BUFFERABLE | PMD_SECT_CACHEABLE;
138
139 for (i = 0; i < ARRAY_SIZE(cache_policies); i++)
140 if (cache_policies[i].pmd == pmd) {
141 cachepolicy = i;
142 break;
143 }
144
145 if (i == ARRAY_SIZE(cache_policies))
146 pr_err("ERROR: could not find cache policy\n");
147}
148
149/*
150 * These are useful for identifying cache coherency problems by allowing
151 * the cache or the cache and writebuffer to be turned off. (Note: the
152 * write buffer should not be on and the cache off).
Russell Kingae8f1542006-09-27 15:38:34 +0100153 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100155{
Russell Kingca8f0b02014-05-27 20:34:28 +0100156 int i, selected = -1;
Russell Kingae8f1542006-09-27 15:38:34 +0100157
158 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
159 int len = strlen(cache_policies[i].policy);
160
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100161 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingca8f0b02014-05-27 20:34:28 +0100162 selected = i;
Russell Kingae8f1542006-09-27 15:38:34 +0100163 break;
164 }
165 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100166
167 if (selected == -1)
168 pr_err("ERROR: unknown or unsupported cache policy\n");
169
Russell King4b46d642009-11-01 17:44:24 +0000170 /*
171 * This restriction is partly to do with the way we boot; it is
172 * unpredictable to have memory mapped using two different sets of
173 * memory attributes (shared, type, and cache attribs). We can not
174 * change these attributes once the initial assembly has setup the
175 * page tables.
176 */
Russell Kingca8f0b02014-05-27 20:34:28 +0100177 if (cpu_architecture() >= CPU_ARCH_ARMv6 && selected != cachepolicy) {
178 pr_warn("Only cachepolicy=%s supported on ARMv6 and later\n",
179 cache_policies[cachepolicy].policy);
180 return 0;
Catalin Marinas11179d82007-07-20 11:42:24 +0100181 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100182
183 if (selected != cachepolicy) {
184 unsigned long cr = __clear_cr(cache_policies[selected].cr_mask);
185 cachepolicy = selected;
186 flush_cache_all();
187 set_cr(cr);
188 }
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100189 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100190}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100191early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100192
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100193static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100194{
195 char *p = "buffered";
196 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100197 early_cachepolicy(p);
198 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100199}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100200early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100201
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100202static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100203{
204 char *p = "uncached";
205 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100206 early_cachepolicy(p);
207 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100208}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100209early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100210
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000211#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100212static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100213{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100214 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100215 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100216 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100217 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100218 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100219}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100220early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000221#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100222
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100223#else /* ifdef CONFIG_CPU_CP15 */
224
225static int __init early_cachepolicy(char *p)
226{
227 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
228}
229early_param("cachepolicy", early_cachepolicy);
230
231static int __init noalign_setup(char *__unused)
232{
233 pr_warning("noalign kernel parameter not supported without cp15\n");
234}
235__setup("noalign", noalign_setup);
236
237#endif /* ifdef CONFIG_CPU_CP15 / else */
238
Russell King36bb94b2010-11-16 08:40:36 +0000239#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100240#define PROT_PTE_S2_DEVICE PROT_PTE_DEVICE
Russell Kingb1cce6b2008-11-04 10:52:28 +0000241#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100242
Russell Kingb29e9f52007-04-21 10:47:29 +0100243static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100244 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100245 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
246 L_PTE_SHARED,
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100247 .prot_pte_s2 = s2_policy(PROT_PTE_S2_DEVICE) |
248 s2_policy(L_PTE_S2_MT_DEV_SHARED) |
249 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100250 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000251 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100252 .domain = DOMAIN_IO,
253 },
254 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100255 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100256 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000257 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100258 .domain = DOMAIN_IO,
259 },
260 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100261 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100262 .prot_l1 = PMD_TYPE_TABLE,
263 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
264 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600265 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100266 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100267 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100268 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000269 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100270 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100271 },
Russell Kingebb4c652008-11-09 11:18:36 +0000272 [MT_UNCACHED] = {
273 .prot_pte = PROT_PTE_DEVICE,
274 .prot_l1 = PMD_TYPE_TABLE,
275 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
276 .domain = DOMAIN_IO,
277 },
Russell Kingae8f1542006-09-27 15:38:34 +0100278 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100279 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100280 .domain = DOMAIN_KERNEL,
281 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000282#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100283 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100284 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100285 .domain = DOMAIN_KERNEL,
286 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000287#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100288 [MT_LOW_VECTORS] = {
289 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000290 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100291 .prot_l1 = PMD_TYPE_TABLE,
292 .domain = DOMAIN_USER,
293 },
294 [MT_HIGH_VECTORS] = {
295 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000296 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100297 .prot_l1 = PMD_TYPE_TABLE,
298 .domain = DOMAIN_USER,
299 },
Russell King2e2c9de2013-10-24 10:26:40 +0100300 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000301 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100302 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100303 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100304 .domain = DOMAIN_KERNEL,
305 },
Russell Kingebd49222013-10-24 08:12:39 +0100306 [MT_MEMORY_RW] = {
307 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
308 L_PTE_XN,
309 .prot_l1 = PMD_TYPE_TABLE,
310 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
311 .domain = DOMAIN_KERNEL,
312 },
Russell Kingae8f1542006-09-27 15:38:34 +0100313 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100314 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100315 .domain = DOMAIN_KERNEL,
316 },
Russell King2e2c9de2013-10-24 10:26:40 +0100317 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100318 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000319 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100320 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100321 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
322 .domain = DOMAIN_KERNEL,
323 },
Russell King2e2c9de2013-10-24 10:26:40 +0100324 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100325 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000326 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100327 .prot_l1 = PMD_TYPE_TABLE,
328 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
329 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100330 },
Russell King2e2c9de2013-10-24 10:26:40 +0100331 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000332 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100333 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100334 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100335 },
Russell King2e2c9de2013-10-24 10:26:40 +0100336 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700337 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100338 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700339 .prot_l1 = PMD_TYPE_TABLE,
340 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
341 PMD_SECT_UNCACHED | PMD_SECT_XN,
342 .domain = DOMAIN_KERNEL,
343 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100344 [MT_MEMORY_DMA_READY] = {
Russell King71b55662013-11-25 12:01:03 +0000345 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
346 L_PTE_XN,
Marek Szyprowskic7909502011-12-29 13:09:51 +0100347 .prot_l1 = PMD_TYPE_TABLE,
348 .domain = DOMAIN_KERNEL,
349 },
Russell Kingae8f1542006-09-27 15:38:34 +0100350};
351
Russell Kingb29e9f52007-04-21 10:47:29 +0100352const struct mem_type *get_mem_type(unsigned int type)
353{
354 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
355}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200356EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100357
Laura Abbott75374ad2013-06-17 10:29:13 -0700358#define PTE_SET_FN(_name, pteop) \
359static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \
360 void *data) \
361{ \
362 pte_t pte = pteop(*ptep); \
363\
364 set_pte_ext(ptep, pte, 0); \
365 return 0; \
366} \
367
368#define SET_MEMORY_FN(_name, callback) \
369int set_memory_##_name(unsigned long addr, int numpages) \
370{ \
371 unsigned long start = addr; \
372 unsigned long size = PAGE_SIZE*numpages; \
373 unsigned end = start + size; \
374\
375 if (start < MODULES_VADDR || start >= MODULES_END) \
376 return -EINVAL;\
377\
378 if (end < MODULES_VADDR || end >= MODULES_END) \
379 return -EINVAL; \
380\
381 apply_to_page_range(&init_mm, start, size, callback, NULL); \
382 flush_tlb_kernel_range(start, end); \
383 return 0;\
384}
385
386PTE_SET_FN(ro, pte_wrprotect)
387PTE_SET_FN(rw, pte_mkwrite)
388PTE_SET_FN(x, pte_mkexec)
389PTE_SET_FN(nx, pte_mknexec)
390
391SET_MEMORY_FN(ro, pte_set_ro)
392SET_MEMORY_FN(rw, pte_set_rw)
393SET_MEMORY_FN(x, pte_set_x)
394SET_MEMORY_FN(nx, pte_set_nx)
395
Russell Kingae8f1542006-09-27 15:38:34 +0100396/*
Kees Cook99b4ac92014-04-04 23:27:49 +0200397 * To avoid TLB flush broadcasts, this uses local_flush_tlb_kernel_range().
398 * As a result, this can only be called with preemption disabled, as under
399 * stop_machine().
400 */
401void __set_fixmap(enum fixed_addresses idx, phys_addr_t phys, pgprot_t prot)
402{
403 unsigned long vaddr = __fix_to_virt(idx);
404 pte_t *pte = pte_offset_kernel(pmd_off_k(vaddr), vaddr);
405
406 /* Make sure fixmap region does not exceed available allocation. */
407 BUILD_BUG_ON(FIXADDR_START + (__end_of_fixed_addresses * PAGE_SIZE) >
408 FIXADDR_END);
409 BUG_ON(idx >= __end_of_fixed_addresses);
410
411 if (pgprot_val(prot))
412 set_pte_at(NULL, vaddr, pte,
413 pfn_pte(phys >> PAGE_SHIFT, prot));
414 else
415 pte_clear(NULL, vaddr, pte);
416 local_flush_tlb_kernel_range(vaddr, vaddr + PAGE_SIZE);
417}
418
419/*
Russell Kingae8f1542006-09-27 15:38:34 +0100420 * Adjust the PMD section entries according to the CPU in use.
421 */
422static void __init build_mem_type_table(void)
423{
424 struct cachepolicy *cp;
425 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100426 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500427 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100428 int cpu_arch = cpu_architecture();
429 int i;
430
Catalin Marinas11179d82007-07-20 11:42:24 +0100431 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100432#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100433 if (cachepolicy > CPOLICY_BUFFERED)
434 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100435#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100436 if (cachepolicy > CPOLICY_WRITETHROUGH)
437 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100438#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100439 }
Russell Kingae8f1542006-09-27 15:38:34 +0100440 if (cpu_arch < CPU_ARCH_ARMv5) {
441 if (cachepolicy >= CPOLICY_WRITEALLOC)
442 cachepolicy = CPOLICY_WRITEBACK;
443 ecc_mask = 0;
444 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100445
Russell King20e7e362014-06-02 09:29:37 +0100446 if (is_smp()) {
447 if (cachepolicy != CPOLICY_WRITEALLOC) {
448 pr_warn("Forcing write-allocate cache policy for SMP\n");
449 cachepolicy = CPOLICY_WRITEALLOC;
450 }
451 if (!(initial_pmd_value & PMD_SECT_S)) {
452 pr_warn("Forcing shared mappings for SMP\n");
453 initial_pmd_value |= PMD_SECT_S;
454 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100455 }
Russell Kingae8f1542006-09-27 15:38:34 +0100456
457 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000458 * Strip out features not present on earlier architectures.
459 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
460 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100461 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000462 if (cpu_arch < CPU_ARCH_ARMv5)
463 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
464 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
465 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
466 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
467 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100468
469 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000470 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
471 * "update-able on write" bit on ARM610). However, Xscale and
472 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100473 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000474 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100475 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100476 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100477 mem_types[i].prot_l1 &= ~PMD_BIT4;
478 }
479 } else if (cpu_arch < CPU_ARCH_ARMv6) {
480 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100481 if (mem_types[i].prot_l1)
482 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100483 if (mem_types[i].prot_sect)
484 mem_types[i].prot_sect |= PMD_BIT4;
485 }
486 }
Russell Kingae8f1542006-09-27 15:38:34 +0100487
Russell Kingb1cce6b2008-11-04 10:52:28 +0000488 /*
489 * Mark the device areas according to the CPU/architecture.
490 */
491 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
492 if (!cpu_is_xsc3()) {
493 /*
494 * Mark device regions on ARMv6+ as execute-never
495 * to prevent speculative instruction fetches.
496 */
497 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
498 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
499 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
500 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100501
502 /* Also setup NX memory mapping */
503 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000504 }
505 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
506 /*
507 * For ARMv7 with TEX remapping,
508 * - shared device is SXCB=1100
509 * - nonshared device is SXCB=0100
510 * - write combine device mem is SXCB=0001
511 * (Uncached Normal memory)
512 */
513 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
514 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
515 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
516 } else if (cpu_is_xsc3()) {
517 /*
518 * For Xscale3,
519 * - shared device is TEXCB=00101
520 * - nonshared device is TEXCB=01000
521 * - write combine device mem is TEXCB=00100
522 * (Inner/Outer Uncacheable in xsc3 parlance)
523 */
524 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
525 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
526 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
527 } else {
528 /*
529 * For ARMv6 and ARMv7 without TEX remapping,
530 * - shared device is TEXCB=00001
531 * - nonshared device is TEXCB=01000
532 * - write combine device mem is TEXCB=00100
533 * (Uncached Normal in ARMv6 parlance).
534 */
535 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
536 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
537 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
538 }
539 } else {
540 /*
541 * On others, write combining is "Uncached/Buffered"
542 */
543 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
544 }
545
546 /*
547 * Now deal with the memory-type mappings
548 */
Russell Kingae8f1542006-09-27 15:38:34 +0100549 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100550 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500551 s2_pgprot = cp->pte_s2;
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100552 hyp_device_pgprot = mem_types[MT_DEVICE].prot_pte;
553 s2_device_pgprot = mem_types[MT_DEVICE].prot_pte_s2;
Russell Kingbb30f362008-09-06 20:04:59 +0100554
Russell Kingbb30f362008-09-06 20:04:59 +0100555 /*
Will Deaconb6ccb982014-02-07 19:12:27 +0100556 * We don't use domains on ARMv6 (since this causes problems with
557 * v6/v7 kernels), so we must use a separate memory type for user
558 * r/o, kernel r/w to map the vectors page.
559 */
560#ifndef CONFIG_ARM_LPAE
561 if (cpu_arch == CPU_ARCH_ARMv6)
562 vecs_pgprot |= L_PTE_MT_VECTORS;
563#endif
Russell Kingbb30f362008-09-06 20:04:59 +0100564
565 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100566 * ARMv6 and above have extended page tables.
567 */
568 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000569#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100570 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100571 * Mark cache clean areas and XIP ROM read only
572 * from SVC mode and no access from userspace.
573 */
574 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
575 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
576 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000577#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100578
Russell King20e7e362014-06-02 09:29:37 +0100579 /*
580 * If the initial page tables were created with the S bit
581 * set, then we need to do the same here for the same
582 * reasons given in early_cachepolicy().
583 */
584 if (initial_pmd_value & PMD_SECT_S) {
Russell Kingf00ec482010-09-04 10:47:48 +0100585 user_pgprot |= L_PTE_SHARED;
586 kern_pgprot |= L_PTE_SHARED;
587 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500588 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100589 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
590 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
591 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
592 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100593 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
594 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100595 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
596 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100597 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100598 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
599 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100600 }
Russell Kingae8f1542006-09-27 15:38:34 +0100601 }
602
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100603 /*
604 * Non-cacheable Normal - intended for memory areas that must
605 * not cause dirty cache line writebacks when used
606 */
607 if (cpu_arch >= CPU_ARCH_ARMv6) {
608 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
609 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100610 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100611 PMD_SECT_BUFFERED;
612 } else {
613 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100614 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100615 PMD_SECT_TEX(1);
616 }
617 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100618 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100619 }
620
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000621#ifdef CONFIG_ARM_LPAE
622 /*
623 * Do not generate access flag faults for the kernel mappings.
624 */
625 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
626 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100627 if (mem_types[i].prot_sect)
628 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000629 }
630 kern_pgprot |= PTE_EXT_AF;
631 vecs_pgprot |= PTE_EXT_AF;
632#endif
633
Russell Kingae8f1542006-09-27 15:38:34 +0100634 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100635 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100636 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100637 }
638
Russell Kingbb30f362008-09-06 20:04:59 +0100639 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
640 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100641
Imre_Deak44b18692007-02-11 13:45:13 +0100642 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100643 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000644 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500645 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
646 pgprot_s2_device = __pgprot(s2_device_pgprot);
647 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100648
649 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
650 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100651 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
652 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100653 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
654 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100655 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100656 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100657 mem_types[MT_ROM].prot_sect |= cp->pmd;
658
659 switch (cp->pmd) {
660 case PMD_SECT_WT:
661 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
662 break;
663 case PMD_SECT_WB:
664 case PMD_SECT_WBWA:
665 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
666 break;
667 }
Michal Simek905b5792013-11-07 12:49:53 +0100668 pr_info("Memory policy: %sData cache %s\n",
669 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100670
671 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
672 struct mem_type *t = &mem_types[i];
673 if (t->prot_l1)
674 t->prot_l1 |= PMD_DOMAIN(t->domain);
675 if (t->prot_sect)
676 t->prot_sect |= PMD_DOMAIN(t->domain);
677 }
Russell Kingae8f1542006-09-27 15:38:34 +0100678}
679
Catalin Marinasd9073872010-09-13 16:01:24 +0100680#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
681pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
682 unsigned long size, pgprot_t vma_prot)
683{
684 if (!pfn_valid(pfn))
685 return pgprot_noncached(vma_prot);
686 else if (file->f_flags & O_SYNC)
687 return pgprot_writecombine(vma_prot);
688 return vma_prot;
689}
690EXPORT_SYMBOL(phys_mem_access_prot);
691#endif
692
Russell Kingae8f1542006-09-27 15:38:34 +0100693#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
694
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400695static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000696{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400697 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100698 memset(ptr, 0, sz);
699 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000700}
701
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400702static void __init *early_alloc(unsigned long sz)
703{
704 return early_alloc_aligned(sz, sz);
705}
706
Russell King4bb2e272010-07-01 18:33:29 +0100707static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
708{
709 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100710 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000711 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100712 }
713 BUG_ON(pmd_bad(*pmd));
714 return pte_offset_kernel(pmd, addr);
715}
716
Russell King24e6c692007-04-21 10:21:28 +0100717static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
718 unsigned long end, unsigned long pfn,
719 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100720{
Russell King4bb2e272010-07-01 18:33:29 +0100721 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100722 do {
Russell King40d192b2008-09-06 21:15:56 +0100723 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100724 pfn++;
725 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100726}
727
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100728static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100729 unsigned long end, phys_addr_t phys,
730 const struct mem_type *type)
731{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100732 pmd_t *p = pmd;
733
Sricharan Re651eab2013-03-18 12:24:04 +0100734#ifndef CONFIG_ARM_LPAE
735 /*
736 * In classic MMU format, puds and pmds are folded in to
737 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
738 * group of L1 entries making up one logical pointer to
739 * an L2 table (2MB), where as PMDs refer to the individual
740 * L1 entries (1MB). Hence increment to get the correct
741 * offset for odd 1MB sections.
742 * (See arch/arm/include/asm/pgtable-2level.h)
743 */
744 if (addr & SECTION_SIZE)
745 pmd++;
746#endif
747 do {
748 *pmd = __pmd(phys | type->prot_sect);
749 phys += SECTION_SIZE;
750 } while (pmd++, addr += SECTION_SIZE, addr != end);
751
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100752 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100753}
754
755static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000756 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100757 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100758{
Russell King516295e2010-11-21 16:27:49 +0000759 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100760 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100761
Sricharan Re651eab2013-03-18 12:24:04 +0100762 do {
Russell King24e6c692007-04-21 10:21:28 +0100763 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100764 * With LPAE, we must loop over to map
765 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100766 */
Sricharan Re651eab2013-03-18 12:24:04 +0100767 next = pmd_addr_end(addr, end);
768
769 /*
770 * Try a section mapping - addr, next and phys must all be
771 * aligned to a section boundary.
772 */
773 if (type->prot_sect &&
774 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100775 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100776 } else {
777 alloc_init_pte(pmd, addr, next,
778 __phys_to_pfn(phys), type);
779 }
780
781 phys += next - addr;
782
783 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100784}
785
Stephen Boyd14904922012-04-27 01:40:10 +0100786static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400787 unsigned long end, phys_addr_t phys,
788 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000789{
790 pud_t *pud = pud_offset(pgd, addr);
791 unsigned long next;
792
793 do {
794 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100795 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000796 phys += next - addr;
797 } while (pud++, addr = next, addr != end);
798}
799
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000800#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100801static void __init create_36bit_mapping(struct map_desc *md,
802 const struct mem_type *type)
803{
Russell King97092e02010-11-16 00:16:01 +0000804 unsigned long addr, length, end;
805 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100806 pgd_t *pgd;
807
808 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100809 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100810 length = PAGE_ALIGN(md->length);
811
812 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
813 printk(KERN_ERR "MM: CPU does not support supersection "
814 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100815 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100816 return;
817 }
818
819 /* N.B. ARMv6 supersections are only defined to work with domain 0.
820 * Since domain assignments can in fact be arbitrary, the
821 * 'domain == 0' check below is required to insure that ARMv6
822 * supersections are only allocated for domain 0 regardless
823 * of the actual domain assignments in use.
824 */
825 if (type->domain) {
826 printk(KERN_ERR "MM: invalid domain in supersection "
827 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100828 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100829 return;
830 }
831
832 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100833 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
834 " at 0x%08lx invalid alignment\n",
835 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100836 return;
837 }
838
839 /*
840 * Shift bits [35:32] of address into bits [23:20] of PMD
841 * (See ARMv6 spec).
842 */
843 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
844
845 pgd = pgd_offset_k(addr);
846 end = addr + length;
847 do {
Russell King516295e2010-11-21 16:27:49 +0000848 pud_t *pud = pud_offset(pgd, addr);
849 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100850 int i;
851
852 for (i = 0; i < 16; i++)
853 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
854
855 addr += SUPERSECTION_SIZE;
856 phys += SUPERSECTION_SIZE;
857 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
858 } while (addr != end);
859}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000860#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100861
Russell Kingae8f1542006-09-27 15:38:34 +0100862/*
863 * Create the page directory entries and any necessary
864 * page tables for the mapping specified by `md'. We
865 * are able to cope here with varying sizes and address
866 * offsets, and we take full advantage of sections and
867 * supersections.
868 */
Russell Kinga2227122010-03-25 18:56:05 +0000869static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100870{
Will Deaconcae62922011-02-15 12:42:57 +0100871 unsigned long addr, length, end;
872 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100873 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100874 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100875
876 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100877 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
878 " at 0x%08lx in user region\n",
879 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100880 return;
881 }
882
883 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400884 md->virtual >= PAGE_OFFSET &&
885 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100886 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400887 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100888 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100889 }
890
Russell Kingd5c98172007-04-21 10:05:32 +0100891 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100892
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000893#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100894 /*
895 * Catch 36-bit addresses
896 */
Russell King4a56c1e2007-04-21 10:16:48 +0100897 if (md->pfn >= 0x100000) {
898 create_36bit_mapping(md, type);
899 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100900 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000901#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100902
Russell King7b9c7b42007-07-04 21:16:33 +0100903 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100904 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100905 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100906
Russell King24e6c692007-04-21 10:21:28 +0100907 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100908 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100909 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100910 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100911 return;
912 }
913
Russell King24e6c692007-04-21 10:21:28 +0100914 pgd = pgd_offset_k(addr);
915 end = addr + length;
916 do {
917 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100918
Russell King516295e2010-11-21 16:27:49 +0000919 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100920
Russell King24e6c692007-04-21 10:21:28 +0100921 phys += next - addr;
922 addr = next;
923 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100924}
925
926/*
927 * Create the architecture specific mappings
928 */
929void __init iotable_init(struct map_desc *io_desc, int nr)
930{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400931 struct map_desc *md;
932 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100933 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100934
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400935 if (!nr)
936 return;
937
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100938 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400939
940 for (md = io_desc; nr; md++, nr--) {
941 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100942
943 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400944 vm->addr = (void *)(md->virtual & PAGE_MASK);
945 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600946 vm->phys_addr = __pfn_to_phys(md->pfn);
947 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400948 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400949 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100950 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400951 }
Russell Kingae8f1542006-09-27 15:38:34 +0100952}
953
Rob Herringc2794432012-02-29 18:10:58 -0600954void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
955 void *caller)
956{
957 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100958 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600959
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100960 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
961
962 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600963 vm->addr = (void *)addr;
964 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200965 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600966 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100967 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600968}
969
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100970#ifndef CONFIG_ARM_LPAE
971
972/*
973 * The Linux PMD is made of two consecutive section entries covering 2MB
974 * (see definition in include/asm/pgtable-2level.h). However a call to
975 * create_mapping() may optimize static mappings by using individual
976 * 1MB section mappings. This leaves the actual PMD potentially half
977 * initialized if the top or bottom section entry isn't used, leaving it
978 * open to problems if a subsequent ioremap() or vmalloc() tries to use
979 * the virtual space left free by that unused section entry.
980 *
981 * Let's avoid the issue by inserting dummy vm entries covering the unused
982 * PMD halves once the static mappings are in place.
983 */
984
985static void __init pmd_empty_section_gap(unsigned long addr)
986{
Rob Herringc2794432012-02-29 18:10:58 -0600987 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100988}
989
990static void __init fill_pmd_gaps(void)
991{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100992 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100993 struct vm_struct *vm;
994 unsigned long addr, next = 0;
995 pmd_t *pmd;
996
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100997 list_for_each_entry(svm, &static_vmlist, list) {
998 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100999 addr = (unsigned long)vm->addr;
1000 if (addr < next)
1001 continue;
1002
1003 /*
1004 * Check if this vm starts on an odd section boundary.
1005 * If so and the first section entry for this PMD is free
1006 * then we block the corresponding virtual address.
1007 */
1008 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
1009 pmd = pmd_off_k(addr);
1010 if (pmd_none(*pmd))
1011 pmd_empty_section_gap(addr & PMD_MASK);
1012 }
1013
1014 /*
1015 * Then check if this vm ends on an odd section boundary.
1016 * If so and the second section entry for this PMD is empty
1017 * then we block the corresponding virtual address.
1018 */
1019 addr += vm->size;
1020 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
1021 pmd = pmd_off_k(addr) + 1;
1022 if (pmd_none(*pmd))
1023 pmd_empty_section_gap(addr);
1024 }
1025
1026 /* no need to look at any vm entry until we hit the next PMD */
1027 next = (addr + PMD_SIZE - 1) & PMD_MASK;
1028 }
1029}
1030
1031#else
1032#define fill_pmd_gaps() do { } while (0)
1033#endif
1034
Rob Herringc2794432012-02-29 18:10:58 -06001035#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
1036static void __init pci_reserve_io(void)
1037{
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001038 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -06001039
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001040 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
1041 if (svm)
1042 return;
Rob Herringc2794432012-02-29 18:10:58 -06001043
Rob Herringc2794432012-02-29 18:10:58 -06001044 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
1045}
1046#else
1047#define pci_reserve_io() do { } while (0)
1048#endif
1049
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001050#ifdef CONFIG_DEBUG_LL
1051void __init debug_ll_io_init(void)
1052{
1053 struct map_desc map;
1054
1055 debug_ll_addr(&map.pfn, &map.virtual);
1056 if (!map.pfn || !map.virtual)
1057 return;
1058 map.pfn = __phys_to_pfn(map.pfn);
1059 map.virtual &= PAGE_MASK;
1060 map.length = PAGE_SIZE;
1061 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +01001062 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001063}
1064#endif
1065
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001066static void * __initdata vmalloc_min =
1067 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001068
1069/*
1070 * vmalloc=size forces the vmalloc area to be exactly 'size'
1071 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001072 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001073 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001074static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001075{
Russell King79612392010-05-22 16:20:14 +01001076 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001077
1078 if (vmalloc_reserve < SZ_16M) {
1079 vmalloc_reserve = SZ_16M;
1080 printk(KERN_WARNING
1081 "vmalloc area too small, limiting to %luMB\n",
1082 vmalloc_reserve >> 20);
1083 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001084
1085 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1086 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
1087 printk(KERN_WARNING
1088 "vmalloc area is too big, limiting to %luMB\n",
1089 vmalloc_reserve >> 20);
1090 }
Russell King79612392010-05-22 16:20:14 +01001091
1092 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001093 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001094}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001095early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001096
Marek Szyprowskic7909502011-12-29 13:09:51 +01001097phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001098
Russell King0371d3f2011-07-05 19:58:29 +01001099void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001100{
Russell Kingc65b7e92013-07-17 17:53:04 +01001101 phys_addr_t memblock_limit = 0;
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001102 int highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001103 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001104 struct memblock_region *reg;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001105
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001106 for_each_memblock(memory, reg) {
1107 phys_addr_t block_start = reg->base;
1108 phys_addr_t block_end = reg->base + reg->size;
1109 phys_addr_t size_limit = reg->size;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001110
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001111 if (reg->base >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001112 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001113 else
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001114 size_limit = vmalloc_limit - reg->base;
Russell Kingdde58282009-08-15 12:36:00 +01001115
Russell Kingdde58282009-08-15 12:36:00 +01001116
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001117 if (!IS_ENABLED(CONFIG_HIGHMEM) || cache_is_vipt_aliasing()) {
1118
1119 if (highmem) {
1120 pr_notice("Ignoring RAM at %pa-%pa (!CONFIG_HIGHMEM)\n",
1121 &block_start, &block_end);
1122 memblock_remove(reg->base, reg->size);
1123 continue;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001124 }
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001125
1126 if (reg->size > size_limit) {
1127 phys_addr_t overlap_size = reg->size - size_limit;
1128
1129 pr_notice("Truncating RAM at %pa-%pa to -%pa",
1130 &block_start, &block_end, &vmalloc_limit);
1131 memblock_remove(vmalloc_limit, overlap_size);
1132 block_end = vmalloc_limit;
1133 }
Will Deacon77f73a22011-11-22 17:30:32 +00001134 }
1135
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001136 if (!highmem) {
1137 if (block_end > arm_lowmem_limit) {
1138 if (reg->size > size_limit)
1139 arm_lowmem_limit = vmalloc_limit;
1140 else
1141 arm_lowmem_limit = block_end;
1142 }
Russell Kingc65b7e92013-07-17 17:53:04 +01001143
1144 /*
1145 * Find the first non-section-aligned page, and point
1146 * memblock_limit at it. This relies on rounding the
1147 * limit down to be section-aligned, which happens at
1148 * the end of this function.
1149 *
1150 * With this algorithm, the start or end of almost any
1151 * bank can be non-section-aligned. The only exception
1152 * is that the start of the bank 0 must be section-
1153 * aligned, since otherwise memory would need to be
1154 * allocated when mapping the start of bank 0, which
1155 * occurs before any free memory is mapped.
1156 */
1157 if (!memblock_limit) {
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001158 if (!IS_ALIGNED(block_start, SECTION_SIZE))
1159 memblock_limit = block_start;
1160 else if (!IS_ALIGNED(block_end, SECTION_SIZE))
1161 memblock_limit = arm_lowmem_limit;
Russell Kingc65b7e92013-07-17 17:53:04 +01001162 }
Russell Kinge616c592009-09-27 20:55:43 +01001163
Russell Kinge616c592009-09-27 20:55:43 +01001164 }
1165 }
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001166
Marek Szyprowskic7909502011-12-29 13:09:51 +01001167 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001168
1169 /*
1170 * Round the memblock limit down to a section size. This
1171 * helps to ensure that we will allocate memory from the
1172 * last full section, which should be mapped.
1173 */
1174 if (memblock_limit)
1175 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1176 if (!memblock_limit)
1177 memblock_limit = arm_lowmem_limit;
1178
1179 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001180}
1181
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001182static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001183{
1184 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001185 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001186
1187 /*
1188 * Clear out all the mappings below the kernel image.
1189 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001190 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001191 pmd_clear(pmd_off_k(addr));
1192
1193#ifdef CONFIG_XIP_KERNEL
1194 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001195 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001196#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001197 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001198 pmd_clear(pmd_off_k(addr));
1199
1200 /*
Russell King8df65162010-10-27 19:57:38 +01001201 * Find the end of the first block of lowmem.
1202 */
1203 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001204 if (end >= arm_lowmem_limit)
1205 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001206
1207 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001208 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001209 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001210 */
Russell King8df65162010-10-27 19:57:38 +01001211 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001212 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001213 pmd_clear(pmd_off_k(addr));
1214}
1215
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001216#ifdef CONFIG_ARM_LPAE
1217/* the first page is reserved for pgd */
1218#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1219 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1220#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001221#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001222#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001223
Russell Kingd111e8f2006-09-27 15:27:33 +01001224/*
Russell King2778f622010-07-09 16:27:52 +01001225 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001226 */
Russell King2778f622010-07-09 16:27:52 +01001227void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001228{
Russell Kingd111e8f2006-09-27 15:27:33 +01001229 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001230 * Reserve the page tables. These are already in use,
1231 * and can only be in node 0.
1232 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001233 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001234
Russell Kingd111e8f2006-09-27 15:27:33 +01001235#ifdef CONFIG_SA1111
1236 /*
1237 * Because of the SA1111 DMA bug, we want to preserve our
1238 * precious DMA-able memory...
1239 */
Russell King2778f622010-07-09 16:27:52 +01001240 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001241#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001242}
1243
1244/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001245 * Set up the device mappings. Since we clear out the page tables for all
1246 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001247 * This means you have to be careful how you debug this function, or any
1248 * called function. This means you can't use any function or debugging
1249 * method which may touch any device, otherwise the kernel _will_ crash.
1250 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001251static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001252{
1253 struct map_desc map;
1254 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001255 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001256
1257 /*
1258 * Allocate the vector page early.
1259 */
Russell King19accfd2013-07-04 11:40:32 +01001260 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001261
1262 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001263
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001264 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001265 pmd_clear(pmd_off_k(addr));
1266
1267 /*
1268 * Map the kernel if it is XIP.
1269 * It is always first in the modulearea.
1270 */
1271#ifdef CONFIG_XIP_KERNEL
1272 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001273 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001274 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001275 map.type = MT_ROM;
1276 create_mapping(&map);
1277#endif
1278
1279 /*
1280 * Map the cache flushing regions.
1281 */
1282#ifdef FLUSH_BASE
1283 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1284 map.virtual = FLUSH_BASE;
1285 map.length = SZ_1M;
1286 map.type = MT_CACHECLEAN;
1287 create_mapping(&map);
1288#endif
1289#ifdef FLUSH_BASE_MINICACHE
1290 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1291 map.virtual = FLUSH_BASE_MINICACHE;
1292 map.length = SZ_1M;
1293 map.type = MT_MINICLEAN;
1294 create_mapping(&map);
1295#endif
1296
1297 /*
1298 * Create a mapping for the machine vectors at the high-vectors
1299 * location (0xffff0000). If we aren't using high-vectors, also
1300 * create a mapping at the low-vectors virtual address.
1301 */
Russell King94e5a852012-01-18 15:32:49 +00001302 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001303 map.virtual = 0xffff0000;
1304 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001305#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001306 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001307#else
1308 map.type = MT_LOW_VECTORS;
1309#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001310 create_mapping(&map);
1311
1312 if (!vectors_high()) {
1313 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001314 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001315 map.type = MT_LOW_VECTORS;
1316 create_mapping(&map);
1317 }
1318
Russell King19accfd2013-07-04 11:40:32 +01001319 /* Now create a kernel read-only mapping */
1320 map.pfn += 1;
1321 map.virtual = 0xffff0000 + PAGE_SIZE;
1322 map.length = PAGE_SIZE;
1323 map.type = MT_LOW_VECTORS;
1324 create_mapping(&map);
1325
Russell Kingd111e8f2006-09-27 15:27:33 +01001326 /*
1327 * Ask the machine support to map in the statically mapped devices.
1328 */
1329 if (mdesc->map_io)
1330 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001331 else
1332 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001333 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001334
Rob Herringc2794432012-02-29 18:10:58 -06001335 /* Reserve fixed i/o space in VMALLOC region */
1336 pci_reserve_io();
1337
Russell Kingd111e8f2006-09-27 15:27:33 +01001338 /*
1339 * Finally flush the caches and tlb to ensure that we're in a
1340 * consistent state wrt the writebuffer. This also ensures that
1341 * any write-allocated cache lines in the vector page are written
1342 * back. After this point, we can start to touch devices again.
1343 */
1344 local_flush_tlb_all();
1345 flush_cache_all();
1346}
1347
Nicolas Pitred73cd422008-09-15 16:44:55 -04001348static void __init kmap_init(void)
1349{
1350#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001351 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1352 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001353#endif
Rob Herring836a2412014-07-02 02:01:15 -05001354
1355 early_pte_alloc(pmd_off_k(FIXADDR_START), FIXADDR_START,
1356 _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001357}
1358
Russell Kinga2227122010-03-25 18:56:05 +00001359static void __init map_lowmem(void)
1360{
Russell King8df65162010-10-27 19:57:38 +01001361 struct memblock_region *reg;
Russell Kingebd49222013-10-24 08:12:39 +01001362 unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE);
1363 unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001364
1365 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001366 for_each_memblock(memory, reg) {
1367 phys_addr_t start = reg->base;
1368 phys_addr_t end = start + reg->size;
1369 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001370
Marek Szyprowskic7909502011-12-29 13:09:51 +01001371 if (end > arm_lowmem_limit)
1372 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001373 if (start >= end)
1374 break;
1375
Kees Cook1e6b4812014-04-03 17:28:11 -07001376 if (end < kernel_x_start) {
Russell Kingebd49222013-10-24 08:12:39 +01001377 map.pfn = __phys_to_pfn(start);
1378 map.virtual = __phys_to_virt(start);
1379 map.length = end - start;
1380 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001381
Russell Kingebd49222013-10-24 08:12:39 +01001382 create_mapping(&map);
Kees Cook1e6b4812014-04-03 17:28:11 -07001383 } else if (start >= kernel_x_end) {
1384 map.pfn = __phys_to_pfn(start);
1385 map.virtual = __phys_to_virt(start);
1386 map.length = end - start;
1387 map.type = MT_MEMORY_RW;
1388
1389 create_mapping(&map);
Russell Kingebd49222013-10-24 08:12:39 +01001390 } else {
1391 /* This better cover the entire kernel */
1392 if (start < kernel_x_start) {
1393 map.pfn = __phys_to_pfn(start);
1394 map.virtual = __phys_to_virt(start);
1395 map.length = kernel_x_start - start;
1396 map.type = MT_MEMORY_RW;
1397
1398 create_mapping(&map);
1399 }
1400
1401 map.pfn = __phys_to_pfn(kernel_x_start);
1402 map.virtual = __phys_to_virt(kernel_x_start);
1403 map.length = kernel_x_end - kernel_x_start;
1404 map.type = MT_MEMORY_RWX;
1405
1406 create_mapping(&map);
1407
1408 if (kernel_x_end < end) {
1409 map.pfn = __phys_to_pfn(kernel_x_end);
1410 map.virtual = __phys_to_virt(kernel_x_end);
1411 map.length = end - kernel_x_end;
1412 map.type = MT_MEMORY_RW;
1413
1414 create_mapping(&map);
1415 }
1416 }
Russell Kinga2227122010-03-25 18:56:05 +00001417 }
1418}
1419
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001420#ifdef CONFIG_ARM_LPAE
1421/*
1422 * early_paging_init() recreates boot time page table setup, allowing machines
1423 * to switch over to a high (>4G) address space on LPAE systems
1424 */
1425void __init early_paging_init(const struct machine_desc *mdesc,
1426 struct proc_info_list *procinfo)
1427{
1428 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1429 unsigned long map_start, map_end;
1430 pgd_t *pgd0, *pgdk;
1431 pud_t *pud0, *pudk, *pud_start;
1432 pmd_t *pmd0, *pmdk;
1433 phys_addr_t phys;
1434 int i;
1435
1436 if (!(mdesc->init_meminfo))
1437 return;
1438
1439 /* remap kernel code and data */
Russell King3bb70de2014-07-29 09:27:13 +01001440 map_start = init_mm.start_code & PMD_MASK;
1441 map_end = ALIGN(init_mm.brk, PMD_SIZE);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001442
1443 /* get a handle on things... */
1444 pgd0 = pgd_offset_k(0);
1445 pud_start = pud0 = pud_offset(pgd0, 0);
1446 pmd0 = pmd_offset(pud0, 0);
1447
1448 pgdk = pgd_offset_k(map_start);
1449 pudk = pud_offset(pgdk, map_start);
1450 pmdk = pmd_offset(pudk, map_start);
1451
1452 mdesc->init_meminfo();
1453
1454 /* Run the patch stub to update the constants */
1455 fixup_pv_table(&__pv_table_begin,
1456 (&__pv_table_end - &__pv_table_begin) << 2);
1457
1458 /*
1459 * Cache cleaning operations for self-modifying code
1460 * We should clean the entries by MVA but running a
1461 * for loop over every pv_table entry pointer would
1462 * just complicate the code.
1463 */
1464 flush_cache_louis();
Will Deacon95819602014-05-09 18:36:27 +01001465 dsb(ishst);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001466 isb();
1467
Russell King3bb70de2014-07-29 09:27:13 +01001468 /*
1469 * FIXME: This code is not architecturally compliant: we modify
1470 * the mappings in-place, indeed while they are in use by this
1471 * very same code. This may lead to unpredictable behaviour of
1472 * the CPU.
1473 *
1474 * Even modifying the mappings in a separate page table does
1475 * not resolve this.
1476 *
1477 * The architecture strongly recommends that when a mapping is
1478 * changed, that it is changed by first going via an invalid
1479 * mapping and back to the new mapping. This is to ensure that
1480 * no TLB conflicts (caused by the TLB having more than one TLB
1481 * entry match a translation) can occur. However, doing that
1482 * here will result in unmapping the code we are running.
1483 */
1484 pr_warn("WARNING: unsafe modification of in-place page tables - tainting kernel\n");
1485 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
1486
1487 /*
1488 * Remap level 1 table. This changes the physical addresses
1489 * used to refer to the level 2 page tables to the high
1490 * physical address alias, leaving everything else the same.
1491 */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001492 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1493 set_pud(pud0,
1494 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1495 pmd0 += PTRS_PER_PMD;
1496 }
1497
Russell King3bb70de2014-07-29 09:27:13 +01001498 /*
1499 * Remap the level 2 table, pointing the mappings at the high
1500 * physical address alias of these pages.
1501 */
1502 phys = __pa(map_start);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001503 do {
1504 *pmdk++ = __pmd(phys | pmdprot);
1505 phys += PMD_SIZE;
1506 } while (phys < map_end);
1507
Russell King3bb70de2014-07-29 09:27:13 +01001508 /*
1509 * Ensure that the above updates are flushed out of the cache.
1510 * This is not strictly correct; on a system where the caches
1511 * are coherent with each other, but the MMU page table walks
1512 * may not be coherent, flush_cache_all() may be a no-op, and
1513 * this will fail.
1514 */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001515 flush_cache_all();
Russell King3bb70de2014-07-29 09:27:13 +01001516
1517 /*
1518 * Re-write the TTBR values to point them at the high physical
1519 * alias of the page tables. We expect __va() will work on
1520 * cpu_get_pgd(), which returns the value of TTBR0.
1521 */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001522 cpu_switch_mm(pgd0, &init_mm);
1523 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
Russell King3bb70de2014-07-29 09:27:13 +01001524
1525 /* Finally flush any stale TLB values. */
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001526 local_flush_bp_all();
1527 local_flush_tlb_all();
1528}
1529
1530#else
1531
1532void __init early_paging_init(const struct machine_desc *mdesc,
1533 struct proc_info_list *procinfo)
1534{
1535 if (mdesc->init_meminfo)
1536 mdesc->init_meminfo();
1537}
1538
1539#endif
1540
Russell Kingd111e8f2006-09-27 15:27:33 +01001541/*
1542 * paging_init() sets up the page tables, initialises the zone memory
1543 * maps, and sets up the zero page, bad page and bad page tables.
1544 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001545void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001546{
1547 void *zero_page;
1548
1549 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001550 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001551 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001552 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001553 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001554 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001555 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001556
1557 top_pmd = pmd_off_k(0xffff0000);
1558
Russell King3abe9d32010-03-25 17:02:59 +00001559 /* allocate the zero page. */
1560 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001561
Russell King8d717a52010-05-22 19:47:18 +01001562 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001563
Russell Kingd111e8f2006-09-27 15:27:33 +01001564 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001565 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001566}