blob: b63b78b772b9e19a4b04923c81bf28e4caa36083 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Finger9003a4a2012-01-07 20:46:44 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050033#include "../regd.h"
Larry Finger0c817332010-12-08 11:12:31 -060034#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
John W. Linville5c405b52010-12-16 15:43:36 -050037#include "reg.h"
38#include "def.h"
39#include "phy.h"
Larry Finger9f087a92014-09-26 16:40:26 -050040#include "../rtl8192c/dm_common.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050041#include "../rtl8192c/fw_common.h"
Larry Finger9f087a92014-09-26 16:40:26 -050042#include "../rtl8192c/phy_common.h"
John W. Linville5c405b52010-12-16 15:43:36 -050043#include "dm.h"
John W. Linville5c405b52010-12-16 15:43:36 -050044#include "led.h"
45#include "hw.h"
Larry Finger0c817332010-12-08 11:12:31 -060046
47#define LLT_CONFIG 5
48
49static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
50 u8 set_bits, u8 clear_bits)
51{
52 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
53 struct rtl_priv *rtlpriv = rtl_priv(hw);
54
55 rtlpci->reg_bcn_ctrl_val |= set_bits;
56 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
57
Larry Finger9f087a92014-09-26 16:40:26 -050058 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
Larry Finger0c817332010-12-08 11:12:31 -060059}
60
61static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
62{
63 struct rtl_priv *rtlpriv = rtl_priv(hw);
64 u8 tmp1byte;
65
66 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
67 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
68 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
69 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
70 tmp1byte &= ~(BIT(0));
71 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
72}
73
74static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
75{
76 struct rtl_priv *rtlpriv = rtl_priv(hw);
77 u8 tmp1byte;
78
79 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
80 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
81 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
82 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
83 tmp1byte |= BIT(0);
84 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
85}
86
87static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
88{
89 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
90}
91
92static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
93{
94 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
95}
96
97void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
98{
99 struct rtl_priv *rtlpriv = rtl_priv(hw);
100 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
101 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
102
103 switch (variable) {
104 case HW_VAR_RCR:
105 *((u32 *) (val)) = rtlpci->receive_config;
106 break;
107 case HW_VAR_RF_STATE:
108 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
109 break;
110 case HW_VAR_FWLPS_RF_ON:{
111 enum rf_pwrstate rfState;
112 u32 val_rcr;
113
114 rtlpriv->cfg->ops->get_hw_reg(hw,
115 HW_VAR_RF_STATE,
116 (u8 *) (&rfState));
117 if (rfState == ERFOFF) {
118 *((bool *) (val)) = true;
119 } else {
120 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
121 val_rcr &= 0x00070000;
122 if (val_rcr)
123 *((bool *) (val)) = false;
124 else
125 *((bool *) (val)) = true;
126 }
127 break;
128 }
129 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600130 *((bool *) (val)) = ppsc->fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -0600131 break;
132 case HW_VAR_CORRECT_TSF:{
133 u64 tsf;
134 u32 *ptsf_low = (u32 *)&tsf;
135 u32 *ptsf_high = ((u32 *)&tsf) + 1;
136
137 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
138 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
139
140 *((u64 *) (val)) = tsf;
141
142 break;
143 }
Larry Finger0c817332010-12-08 11:12:31 -0600144 default:
145 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800146 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600147 break;
148 }
149}
150
151void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
152{
153 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500154 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600155 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
156 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
157 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
158 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
159 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
160 u8 idx;
161
162 switch (variable) {
163 case HW_VAR_ETHER_ADDR:{
164 for (idx = 0; idx < ETH_ALEN; idx++) {
165 rtl_write_byte(rtlpriv, (REG_MACID + idx),
166 val[idx]);
167 }
168 break;
169 }
170 case HW_VAR_BASIC_RATE:{
Larry Finger7ea47242011-02-19 16:28:57 -0600171 u16 rate_cfg = ((u16 *) val)[0];
Larry Finger0c817332010-12-08 11:12:31 -0600172 u8 rate_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -0600173 rate_cfg &= 0x15f;
174 rate_cfg |= 0x01;
175 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
Larry Finger0c817332010-12-08 11:12:31 -0600176 rtl_write_byte(rtlpriv, REG_RRSR + 1,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500177 (rate_cfg >> 8) & 0xff);
Larry Finger7ea47242011-02-19 16:28:57 -0600178 while (rate_cfg > 0x1) {
179 rate_cfg = (rate_cfg >> 1);
Larry Finger0c817332010-12-08 11:12:31 -0600180 rate_index++;
181 }
182 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
183 rate_index);
184 break;
185 }
186 case HW_VAR_BSSID:{
187 for (idx = 0; idx < ETH_ALEN; idx++) {
188 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
189 val[idx]);
190 }
191 break;
192 }
193 case HW_VAR_SIFS:{
194 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
195 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
196
197 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
198 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
199
200 if (!mac->ht_enable)
201 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
202 0x0e0e);
203 else
204 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
205 *((u16 *) val));
206 break;
207 }
208 case HW_VAR_SLOT_TIME:{
209 u8 e_aci;
210
211 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800212 "HW_VAR_SLOT_TIME %x\n", val[0]);
Larry Finger0c817332010-12-08 11:12:31 -0600213
214 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
215
216 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
217 rtlpriv->cfg->ops->set_hw_reg(hw,
218 HW_VAR_AC_PARAM,
Joe Perches2c208892012-06-04 12:44:17 +0000219 &e_aci);
Larry Finger0c817332010-12-08 11:12:31 -0600220 }
221 break;
222 }
223 case HW_VAR_ACK_PREAMBLE:{
224 u8 reg_tmp;
Joe Perches2c208892012-06-04 12:44:17 +0000225 u8 short_preamble = (bool)*val;
Larry Finger0c817332010-12-08 11:12:31 -0600226 reg_tmp = (mac->cur_40_prime_sc) << 5;
227 if (short_preamble)
228 reg_tmp |= 0x80;
229
230 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
231 break;
232 }
233 case HW_VAR_AMPDU_MIN_SPACE:{
234 u8 min_spacing_to_set;
235 u8 sec_min_space;
236
Joe Perches2c208892012-06-04 12:44:17 +0000237 min_spacing_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600238 if (min_spacing_to_set <= 7) {
239 sec_min_space = 0;
240
241 if (min_spacing_to_set < sec_min_space)
242 min_spacing_to_set = sec_min_space;
243
244 mac->min_space_cfg = ((mac->min_space_cfg &
245 0xf8) |
246 min_spacing_to_set);
247
248 *val = min_spacing_to_set;
249
250 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800251 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
252 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600253
254 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
255 mac->min_space_cfg);
256 }
257 break;
258 }
259 case HW_VAR_SHORTGI_DENSITY:{
260 u8 density_to_set;
261
Joe Perches2c208892012-06-04 12:44:17 +0000262 density_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600263 mac->min_space_cfg |= (density_to_set << 3);
264
265 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800266 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
267 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600268
269 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
270 mac->min_space_cfg);
271
272 break;
273 }
274 case HW_VAR_AMPDU_FACTOR:{
Chaoming_Lif73b2792011-04-25 12:53:50 -0500275 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
276 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
Larry Finger0c817332010-12-08 11:12:31 -0600277
278 u8 factor_toset;
279 u8 *p_regtoset = NULL;
280 u8 index = 0;
281
Chaoming_Lif73b2792011-04-25 12:53:50 -0500282 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
283 (rtlpcipriv->bt_coexist.bt_coexist_type ==
284 BT_CSR_BC4))
285 p_regtoset = regtoset_bt;
286 else
287 p_regtoset = regtoset_normal;
Larry Finger0c817332010-12-08 11:12:31 -0600288
Joe Perches2c208892012-06-04 12:44:17 +0000289 factor_toset = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600290 if (factor_toset <= 3) {
291 factor_toset = (1 << (factor_toset + 2));
292 if (factor_toset > 0xf)
293 factor_toset = 0xf;
294
295 for (index = 0; index < 4; index++) {
296 if ((p_regtoset[index] & 0xf0) >
297 (factor_toset << 4))
298 p_regtoset[index] =
299 (p_regtoset[index] & 0x0f) |
300 (factor_toset << 4);
301
302 if ((p_regtoset[index] & 0x0f) >
303 factor_toset)
304 p_regtoset[index] =
305 (p_regtoset[index] & 0xf0) |
306 (factor_toset);
307
308 rtl_write_byte(rtlpriv,
309 (REG_AGGLEN_LMT + index),
310 p_regtoset[index]);
311
312 }
313
314 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800315 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
316 factor_toset);
Larry Finger0c817332010-12-08 11:12:31 -0600317 }
318 break;
319 }
320 case HW_VAR_AC_PARAM:{
Joe Perches2c208892012-06-04 12:44:17 +0000321 u8 e_aci = *(val);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500322 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600323
Larry Finger2cddad32014-02-28 15:16:46 -0600324 if (rtlpci->acm_method != EACMWAY2_SW)
Larry Finger0c817332010-12-08 11:12:31 -0600325 rtlpriv->cfg->ops->set_hw_reg(hw,
326 HW_VAR_ACM_CTRL,
Joe Perches2c208892012-06-04 12:44:17 +0000327 (&e_aci));
Larry Finger0c817332010-12-08 11:12:31 -0600328 break;
329 }
330 case HW_VAR_ACM_CTRL:{
Joe Perches2c208892012-06-04 12:44:17 +0000331 u8 e_aci = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600332 union aci_aifsn *p_aci_aifsn =
333 (union aci_aifsn *)(&(mac->ac[0].aifs));
334 u8 acm = p_aci_aifsn->f.acm;
335 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
336
337 acm_ctrl =
338 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
339
340 if (acm) {
341 switch (e_aci) {
342 case AC0_BE:
343 acm_ctrl |= AcmHw_BeqEn;
344 break;
345 case AC2_VI:
346 acm_ctrl |= AcmHw_ViqEn;
347 break;
348 case AC3_VO:
349 acm_ctrl |= AcmHw_VoqEn;
350 break;
351 default:
352 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800353 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
354 acm);
Larry Finger0c817332010-12-08 11:12:31 -0600355 break;
356 }
357 } else {
358 switch (e_aci) {
359 case AC0_BE:
360 acm_ctrl &= (~AcmHw_BeqEn);
361 break;
362 case AC2_VI:
363 acm_ctrl &= (~AcmHw_ViqEn);
364 break;
365 case AC3_VO:
366 acm_ctrl &= (~AcmHw_BeqEn);
367 break;
368 default:
369 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800370 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600371 break;
372 }
373 }
374
375 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -0800376 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
377 acm_ctrl);
Larry Finger0c817332010-12-08 11:12:31 -0600378 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
379 break;
380 }
381 case HW_VAR_RCR:{
382 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
383 rtlpci->receive_config = ((u32 *) (val))[0];
384 break;
385 }
386 case HW_VAR_RETRY_LIMIT:{
Joe Perches2c208892012-06-04 12:44:17 +0000387 u8 retry_limit = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600388
389 rtl_write_word(rtlpriv, REG_RL,
390 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
391 retry_limit << RETRY_LIMIT_LONG_SHIFT);
392 break;
393 }
394 case HW_VAR_DUAL_TSF_RST:
395 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
396 break;
397 case HW_VAR_EFUSE_BYTES:
398 rtlefuse->efuse_usedbytes = *((u16 *) val);
399 break;
400 case HW_VAR_EFUSE_USAGE:
Joe Perches2c208892012-06-04 12:44:17 +0000401 rtlefuse->efuse_usedpercentage = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600402 break;
403 case HW_VAR_IO_CMD:
404 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
405 break;
406 case HW_VAR_WPA_CONFIG:
Joe Perches2c208892012-06-04 12:44:17 +0000407 rtl_write_byte(rtlpriv, REG_SECCFG, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600408 break;
409 case HW_VAR_SET_RPWM:{
410 u8 rpwm_val;
411
412 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
413 udelay(1);
414
415 if (rpwm_val & BIT(7)) {
Joe Perches2c208892012-06-04 12:44:17 +0000416 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600417 } else {
418 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
Joe Perches2c208892012-06-04 12:44:17 +0000419 *val | BIT(7));
Larry Finger0c817332010-12-08 11:12:31 -0600420 }
421
422 break;
423 }
424 case HW_VAR_H2C_FW_PWRMODE:{
Joe Perches2c208892012-06-04 12:44:17 +0000425 u8 psmode = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600426
427 if ((psmode != FW_PS_ACTIVE_MODE) &&
428 (!IS_92C_SERIAL(rtlhal->version))) {
429 rtl92c_dm_rf_saving(hw, true);
430 }
431
Joe Perches2c208892012-06-04 12:44:17 +0000432 rtl92c_set_fw_pwrmode_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600433 break;
434 }
435 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600436 ppsc->fw_current_inpsmode = *((bool *) val);
Larry Finger0c817332010-12-08 11:12:31 -0600437 break;
438 case HW_VAR_H2C_FW_JOINBSSRPT:{
Joe Perches2c208892012-06-04 12:44:17 +0000439 u8 mstatus = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600440 u8 tmp_regcr, tmp_reg422;
Larry Finger7ea47242011-02-19 16:28:57 -0600441 bool recover = false;
Larry Finger0c817332010-12-08 11:12:31 -0600442
443 if (mstatus == RT_MEDIA_CONNECT) {
444 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
445 NULL);
446
447 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
448 rtl_write_byte(rtlpriv, REG_CR + 1,
449 (tmp_regcr | BIT(0)));
450
451 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
452 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
453
454 tmp_reg422 =
455 rtl_read_byte(rtlpriv,
456 REG_FWHW_TXQ_CTRL + 2);
457 if (tmp_reg422 & BIT(6))
Larry Finger7ea47242011-02-19 16:28:57 -0600458 recover = true;
Larry Finger0c817332010-12-08 11:12:31 -0600459 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
460 tmp_reg422 & (~BIT(6)));
461
Karsten Wiese4f2b2442014-10-22 15:47:34 +0200462 rtl92c_set_fw_rsvdpagepkt(hw, NULL);
Larry Finger0c817332010-12-08 11:12:31 -0600463
464 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
465 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
466
Larry Finger7ea47242011-02-19 16:28:57 -0600467 if (recover) {
Larry Finger0c817332010-12-08 11:12:31 -0600468 rtl_write_byte(rtlpriv,
469 REG_FWHW_TXQ_CTRL + 2,
470 tmp_reg422);
471 }
472
473 rtl_write_byte(rtlpriv, REG_CR + 1,
474 (tmp_regcr & ~(BIT(0))));
475 }
Joe Perches2c208892012-06-04 12:44:17 +0000476 rtl92c_set_fw_joinbss_report_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600477
478 break;
479 }
Larry Finger3a16b412013-03-24 22:06:40 -0500480 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
Joe Perches1851cb42014-03-24 13:15:40 -0700481 rtl92c_set_p2p_ps_offload_cmd(hw, *val);
Larry Finger3a16b412013-03-24 22:06:40 -0500482 break;
Larry Finger0c817332010-12-08 11:12:31 -0600483 case HW_VAR_AID:{
484 u16 u2btmp;
485 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
486 u2btmp &= 0xC000;
487 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
488 mac->assoc_id));
489
490 break;
491 }
492 case HW_VAR_CORRECT_TSF:{
Joe Perches2c208892012-06-04 12:44:17 +0000493 u8 btype_ibss = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600494
Mike McCormacke10542c2011-06-20 10:47:51 +0900495 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600496 _rtl92ce_stop_tx_beacon(hw);
497
498 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
499
500 rtl_write_dword(rtlpriv, REG_TSFTR,
501 (u32) (mac->tsf & 0xffffffff));
502 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500503 (u32) ((mac->tsf >> 32) & 0xffffffff));
Larry Finger0c817332010-12-08 11:12:31 -0600504
505 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
506
Mike McCormacke10542c2011-06-20 10:47:51 +0900507 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600508 _rtl92ce_resume_tx_beacon(hw);
509
510 break;
511
512 }
Larry Finger3a16b412013-03-24 22:06:40 -0500513 case HW_VAR_FW_LPS_ACTION: {
514 bool enter_fwlps = *((bool *)val);
515 u8 rpwm_val, fw_pwrmode;
516 bool fw_current_inps;
517
518 if (enter_fwlps) {
519 rpwm_val = 0x02; /* RF off */
520 fw_current_inps = true;
521 rtlpriv->cfg->ops->set_hw_reg(hw,
522 HW_VAR_FW_PSMODE_STATUS,
523 (u8 *)(&fw_current_inps));
524 rtlpriv->cfg->ops->set_hw_reg(hw,
525 HW_VAR_H2C_FW_PWRMODE,
Joe Perches1851cb42014-03-24 13:15:40 -0700526 &ppsc->fwctrl_psmode);
Larry Finger3a16b412013-03-24 22:06:40 -0500527
528 rtlpriv->cfg->ops->set_hw_reg(hw,
Joe Perches1851cb42014-03-24 13:15:40 -0700529 HW_VAR_SET_RPWM,
530 &rpwm_val);
Larry Finger3a16b412013-03-24 22:06:40 -0500531 } else {
532 rpwm_val = 0x0C; /* RF on */
533 fw_pwrmode = FW_PS_ACTIVE_MODE;
534 fw_current_inps = false;
535 rtlpriv->cfg->ops->set_hw_reg(hw,
Joe Perches1851cb42014-03-24 13:15:40 -0700536 HW_VAR_SET_RPWM,
537 &rpwm_val);
Larry Finger3a16b412013-03-24 22:06:40 -0500538 rtlpriv->cfg->ops->set_hw_reg(hw,
539 HW_VAR_H2C_FW_PWRMODE,
Joe Perches1851cb42014-03-24 13:15:40 -0700540 &fw_pwrmode);
Larry Finger3a16b412013-03-24 22:06:40 -0500541
542 rtlpriv->cfg->ops->set_hw_reg(hw,
543 HW_VAR_FW_PSMODE_STATUS,
544 (u8 *)(&fw_current_inps));
545 }
546 break; }
Larry Finger1ed03272014-12-18 03:05:27 -0600547 case HW_VAR_KEEP_ALIVE: {
548 u8 array[2];
549
550 array[0] = 0xff;
551 array[1] = *((u8 *)val);
552 rtl92c_fill_h2c_cmd(hw, H2C_92C_KEEP_ALIVE_CTRL, 2, array);
553 break; }
Larry Finger0c817332010-12-08 11:12:31 -0600554 default:
Joe Perchesf30d7502012-01-04 19:40:41 -0800555 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Larry Finger2d9d5322014-03-05 17:25:59 -0600556 "switch case %d not processed\n", variable);
Larry Finger0c817332010-12-08 11:12:31 -0600557 break;
558 }
559}
560
561static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
562{
563 struct rtl_priv *rtlpriv = rtl_priv(hw);
564 bool status = true;
565 long count = 0;
566 u32 value = _LLT_INIT_ADDR(address) |
567 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
568
569 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
570
571 do {
572 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
573 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
574 break;
575
576 if (count > POLLING_LLT_THRESHOLD) {
577 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800578 "Failed to polling write LLT done at address %d!\n",
579 address);
Larry Finger0c817332010-12-08 11:12:31 -0600580 status = false;
581 break;
582 }
583 } while (++count);
584
585 return status;
586}
587
588static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
589{
590 struct rtl_priv *rtlpriv = rtl_priv(hw);
591 unsigned short i;
592 u8 txpktbuf_bndy;
593 u8 maxPage;
594 bool status;
595
596#if LLT_CONFIG == 1
597 maxPage = 255;
598 txpktbuf_bndy = 252;
599#elif LLT_CONFIG == 2
600 maxPage = 127;
601 txpktbuf_bndy = 124;
602#elif LLT_CONFIG == 3
603 maxPage = 255;
604 txpktbuf_bndy = 174;
605#elif LLT_CONFIG == 4
606 maxPage = 255;
607 txpktbuf_bndy = 246;
608#elif LLT_CONFIG == 5
609 maxPage = 255;
610 txpktbuf_bndy = 246;
611#endif
612
613#if LLT_CONFIG == 1
614 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
615 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
616#elif LLT_CONFIG == 2
617 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
618#elif LLT_CONFIG == 3
619 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
620#elif LLT_CONFIG == 4
621 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
622#elif LLT_CONFIG == 5
623 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
624
625 rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
626#endif
627
628 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
629 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
630
631 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
632 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
633
634 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
635 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
636 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
637
638 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
639 status = _rtl92ce_llt_write(hw, i, i + 1);
640 if (true != status)
641 return status;
642 }
643
644 status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
645 if (true != status)
646 return status;
647
648 for (i = txpktbuf_bndy; i < maxPage; i++) {
649 status = _rtl92ce_llt_write(hw, i, (i + 1));
650 if (true != status)
651 return status;
652 }
653
654 status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
655 if (true != status)
656 return status;
657
658 return true;
659}
660
661static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
662{
663 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
664 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
665 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
666 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
667
668 if (rtlpci->up_first_time)
669 return;
670
671 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
672 rtl92ce_sw_led_on(hw, pLed0);
673 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
674 rtl92ce_sw_led_on(hw, pLed0);
675 else
676 rtl92ce_sw_led_off(hw, pLed0);
Larry Finger0c817332010-12-08 11:12:31 -0600677}
678
679static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
680{
681 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500682 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600683 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
684 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
685
686 unsigned char bytetmp;
687 unsigned short wordtmp;
688 u16 retry;
689
690 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500691 if (rtlpcipriv->bt_coexist.bt_coexistence) {
692 u32 value32;
693 value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
694 value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
695 rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
696 }
Larry Finger0c817332010-12-08 11:12:31 -0600697 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
698 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
699
Chaoming_Lif73b2792011-04-25 12:53:50 -0500700 if (rtlpcipriv->bt_coexist.bt_coexistence) {
701 u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
702
703 u4b_tmp &= (~0x00024800);
704 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
705 }
706
Larry Finger0c817332010-12-08 11:12:31 -0600707 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
708 udelay(2);
709
710 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
711 udelay(2);
712
713 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
714 udelay(2);
715
716 retry = 0;
Joe Perchesf30d7502012-01-04 19:40:41 -0800717 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
718 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600719
720 while ((bytetmp & BIT(0)) && retry < 1000) {
721 retry++;
722 udelay(50);
723 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
Joe Perchesf30d7502012-01-04 19:40:41 -0800724 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
725 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600726 udelay(50);
727 }
728
729 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
730
731 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
732 udelay(2);
733
Chaoming_Lif73b2792011-04-25 12:53:50 -0500734 if (rtlpcipriv->bt_coexist.bt_coexistence) {
735 bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
736 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
737 }
738
Larry Finger0c817332010-12-08 11:12:31 -0600739 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
740
Joe Perches23677ce2012-02-09 11:17:23 +0000741 if (!_rtl92ce_llt_table_init(hw))
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700742 return false;
Larry Finger0c817332010-12-08 11:12:31 -0600743
744 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
745 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
746
747 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
748
749 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
750 wordtmp &= 0xf;
751 wordtmp |= 0xF771;
752 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
753
754 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
755 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
756 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
757
758 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
759
760 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
761 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
762 DMA_BIT_MASK(32));
763 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
764 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
765 DMA_BIT_MASK(32));
766 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
767 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
768 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
769 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
770 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
771 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
772 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
773 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
774 rtl_write_dword(rtlpriv, REG_HQ_DESA,
775 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
776 DMA_BIT_MASK(32));
777 rtl_write_dword(rtlpriv, REG_RX_DESA,
778 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
779 DMA_BIT_MASK(32));
780
781 if (IS_92C_SERIAL(rtlhal->version))
782 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
783 else
784 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
785
786 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
787
788 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
789 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
790 do {
791 retry++;
792 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
793 } while ((retry < 200) && (bytetmp & BIT(7)));
794
795 _rtl92ce_gen_refresh_led_state(hw);
796
797 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
798
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700799 return true;
Larry Finger0c817332010-12-08 11:12:31 -0600800}
801
802static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
803{
804 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
805 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500806 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600807 u8 reg_bw_opmode;
Larry Finger6c0d4982011-05-22 20:54:37 -0500808 u32 reg_prsr;
Larry Finger0c817332010-12-08 11:12:31 -0600809
810 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Finger0c817332010-12-08 11:12:31 -0600811 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
812
813 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
814
815 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
816
817 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
818
819 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
820
821 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
822
823 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
824
825 rtl_write_word(rtlpriv, REG_RL, 0x0707);
826
827 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
828
829 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
830
831 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
832 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
833 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
834 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
835
Chaoming_Lif73b2792011-04-25 12:53:50 -0500836 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
837 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
838 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
839 else
840 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
Larry Finger0c817332010-12-08 11:12:31 -0600841
842 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
843
844 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
845
846 rtlpci->reg_bcn_ctrl_val = 0x1f;
847 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
848
849 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
850
851 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
852
853 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
854 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
855
Chaoming_Lif73b2792011-04-25 12:53:50 -0500856 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
857 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
858 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
859 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
860 } else {
861 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
862 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
863 }
Larry Finger0c817332010-12-08 11:12:31 -0600864
Chaoming_Lif73b2792011-04-25 12:53:50 -0500865 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
866 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
867 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
868 else
869 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
Larry Finger0c817332010-12-08 11:12:31 -0600870
871 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
872
873 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
874 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
875
876 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
877
878 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
879
880 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
881 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
882
883}
884
885static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
886{
887 struct rtl_priv *rtlpriv = rtl_priv(hw);
888 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
889
890 rtl_write_byte(rtlpriv, 0x34b, 0x93);
891 rtl_write_word(rtlpriv, 0x350, 0x870c);
892 rtl_write_byte(rtlpriv, 0x352, 0x1);
893
Larry Finger7ea47242011-02-19 16:28:57 -0600894 if (ppsc->support_backdoor)
Larry Finger0c817332010-12-08 11:12:31 -0600895 rtl_write_byte(rtlpriv, 0x349, 0x1b);
896 else
897 rtl_write_byte(rtlpriv, 0x349, 0x03);
898
899 rtl_write_word(rtlpriv, 0x350, 0x2718);
900 rtl_write_byte(rtlpriv, 0x352, 0x1);
901}
902
903void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
904{
905 struct rtl_priv *rtlpriv = rtl_priv(hw);
906 u8 sec_reg_value;
907
908 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800909 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
910 rtlpriv->sec.pairwise_enc_algorithm,
911 rtlpriv->sec.group_enc_algorithm);
Larry Finger0c817332010-12-08 11:12:31 -0600912
913 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800914 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
915 "not open hw encryption\n");
Larry Finger0c817332010-12-08 11:12:31 -0600916 return;
917 }
918
919 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
920
921 if (rtlpriv->sec.use_defaultkey) {
922 sec_reg_value |= SCR_TxUseDK;
923 sec_reg_value |= SCR_RxUseDK;
924 }
925
926 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
927
928 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
929
930 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800931 "The SECR-value %x\n", sec_reg_value);
Larry Finger0c817332010-12-08 11:12:31 -0600932
933 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
934
935}
936
937int rtl92ce_hw_init(struct ieee80211_hw *hw)
938{
939 struct rtl_priv *rtlpriv = rtl_priv(hw);
940 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
941 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
942 struct rtl_phy *rtlphy = &(rtlpriv->phy);
943 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
944 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600945 bool rtstatus = true;
946 bool is92c;
947 int err;
948 u8 tmp_u1b;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500949 unsigned long flags;
Larry Finger0c817332010-12-08 11:12:31 -0600950
951 rtlpci->being_init_adapter = true;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500952
953 /* Since this function can take a very long time (up to 350 ms)
954 * and can be called with irqs disabled, reenable the irqs
955 * to let the other devices continue being serviced.
956 *
957 * It is safe doing so since our own interrupts will only be enabled
958 * in a subsequent step.
959 */
960 local_save_flags(flags);
961 local_irq_enable();
962
Larry Finger9a1dce32014-12-10 14:38:29 -0600963 rtlhal->fw_ready = false;
Larry Finger0c817332010-12-08 11:12:31 -0600964 rtlpriv->intf_ops->disable_aspm(hw);
965 rtstatus = _rtl92ce_init_mac(hw);
Joe Perches23677ce2012-02-09 11:17:23 +0000966 if (!rtstatus) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800967 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600968 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500969 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600970 }
971
972 err = rtl92c_download_fw(hw);
973 if (err) {
974 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800975 "Failed to download FW. Init HW without FW now..\n");
Larry Finger0c817332010-12-08 11:12:31 -0600976 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500977 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600978 }
979
Larry Finger9a1dce32014-12-10 14:38:29 -0600980 rtlhal->fw_ready = true;
Larry Finger0c817332010-12-08 11:12:31 -0600981 rtlhal->last_hmeboxnum = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500982 rtl92c_phy_mac_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500983 /* because last function modify RCR, so we update
984 * rcr var here, or TP will unstable for receive_config
985 * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
986 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
987 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
988 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
989 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500990 rtl92c_phy_bb_config(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600991 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
992 rtl92c_phy_rf_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500993 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
994 !IS_92C_SERIAL(rtlhal->version)) {
995 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
996 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
Larry Finger9f087a92014-09-26 16:40:26 -0500997 } else if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version)) {
Larry Finger0bd899e2012-10-25 13:46:30 -0500998 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
999 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
1000 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
1001 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
1002 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
1003 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
1004 }
Larry Finger0c817332010-12-08 11:12:31 -06001005 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1006 RF_CHNLBW, RFREG_OFFSET_MASK);
1007 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
1008 RF_CHNLBW, RFREG_OFFSET_MASK);
1009 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1010 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1011 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
1012 _rtl92ce_hw_configure(hw);
1013 rtl_cam_reset_all_entry(hw);
1014 rtl92ce_enable_hw_security_config(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001015
Larry Finger0c817332010-12-08 11:12:31 -06001016 ppsc->rfpwr_state = ERFON;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001017
Larry Finger0c817332010-12-08 11:12:31 -06001018 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1019 _rtl92ce_enable_aspm_back_door(hw);
1020 rtlpriv->intf_ops->enable_aspm(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001021
1022 rtl8192ce_bt_hw_init(hw);
1023
Larry Finger0c817332010-12-08 11:12:31 -06001024 if (ppsc->rfpwr_state == ERFON) {
1025 rtl92c_phy_set_rfpath_switch(hw, 1);
Larry Finger0bd899e2012-10-25 13:46:30 -05001026 if (rtlphy->iqk_initialized) {
Larry Finger0c817332010-12-08 11:12:31 -06001027 rtl92c_phy_iq_calibrate(hw, true);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001028 } else {
Larry Finger0c817332010-12-08 11:12:31 -06001029 rtl92c_phy_iq_calibrate(hw, false);
Larry Finger0bd899e2012-10-25 13:46:30 -05001030 rtlphy->iqk_initialized = true;
Larry Finger0c817332010-12-08 11:12:31 -06001031 }
1032
1033 rtl92c_dm_check_txpower_tracking(hw);
1034 rtl92c_phy_lc_calibrate(hw);
1035 }
1036
1037 is92c = IS_92C_SERIAL(rtlhal->version);
1038 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1039 if (!(tmp_u1b & BIT(0))) {
1040 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001041 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
Larry Finger0c817332010-12-08 11:12:31 -06001042 }
1043
1044 if (!(tmp_u1b & BIT(1)) && is92c) {
1045 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001046 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
Larry Finger0c817332010-12-08 11:12:31 -06001047 }
1048
1049 if (!(tmp_u1b & BIT(4))) {
1050 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1051 tmp_u1b &= 0x0F;
1052 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1053 udelay(10);
1054 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
Joe Perchesf30d7502012-01-04 19:40:41 -08001055 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
Larry Finger0c817332010-12-08 11:12:31 -06001056 }
1057 rtl92c_dm_init(hw);
Olivier Langloisf78bccd2014-02-01 01:11:09 -05001058exit:
1059 local_irq_restore(flags);
Larry Finger0c817332010-12-08 11:12:31 -06001060 rtlpci->being_init_adapter = false;
1061 return err;
1062}
1063
1064static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
1065{
1066 struct rtl_priv *rtlpriv = rtl_priv(hw);
1067 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1068 enum version_8192c version = VERSION_UNKNOWN;
1069 u32 value32;
Joe Perches07839b12012-01-06 11:31:43 -08001070 const char *versionid;
Larry Finger0c817332010-12-08 11:12:31 -06001071
1072 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1073 if (value32 & TRP_VAUX_EN) {
1074 version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
1075 VERSION_A_CHIP_88C;
1076 } else {
Larry Finger022e1d02012-09-11 11:11:13 -05001077 version = (enum version_8192c) (CHIP_VER_B |
1078 ((value32 & TYPE_ID) ? CHIP_92C_BITMASK : 0) |
1079 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1080 if ((!IS_CHIP_VENDOR_UMC(version)) && (value32 &
1081 CHIP_VER_RTL_MASK)) {
1082 version = (enum version_8192c)(version |
1083 ((((value32 & CHIP_VER_RTL_MASK) == BIT(12))
1084 ? CHIP_VENDOR_UMC_B_CUT : CHIP_UNKNOWN) |
1085 CHIP_VENDOR_UMC));
1086 }
Larry Finger0bd899e2012-10-25 13:46:30 -05001087 if (IS_92C_SERIAL(version)) {
1088 value32 = rtl_read_dword(rtlpriv, REG_HPON_FSM);
1089 version = (enum version_8192c)(version |
1090 ((CHIP_BONDING_IDENTIFIER(value32)
1091 == CHIP_BONDING_92C_1T2R) ?
1092 RF_TYPE_1T2R : 0));
1093 }
Larry Finger0c817332010-12-08 11:12:31 -06001094 }
1095
1096 switch (version) {
1097 case VERSION_B_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001098 versionid = "B_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001099 break;
1100 case VERSION_B_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001101 versionid = "B_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001102 break;
1103 case VERSION_A_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001104 versionid = "A_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001105 break;
1106 case VERSION_A_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001107 versionid = "A_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001108 break;
Larry Finger0bd899e2012-10-25 13:46:30 -05001109 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT:
1110 versionid = "A_CUT_92C_1T2R";
1111 break;
1112 case VERSION_NORMAL_UMC_CHIP_92C_A_CUT:
1113 versionid = "A_CUT_92C";
1114 break;
1115 case VERSION_NORMAL_UMC_CHIP_88C_A_CUT:
1116 versionid = "A_CUT_88C";
1117 break;
1118 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT:
1119 versionid = "B_CUT_92C_1T2R";
1120 break;
1121 case VERSION_NORMAL_UMC_CHIP_92C_B_CUT:
1122 versionid = "B_CUT_92C";
1123 break;
1124 case VERSION_NORMAL_UMC_CHIP_88C_B_CUT:
1125 versionid = "B_CUT_88C";
1126 break;
Larry Finger0c817332010-12-08 11:12:31 -06001127 default:
Joe Perches07839b12012-01-06 11:31:43 -08001128 versionid = "Unknown. Bug?";
Larry Finger0c817332010-12-08 11:12:31 -06001129 break;
1130 }
1131
Larry Finger0bd899e2012-10-25 13:46:30 -05001132 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perches07839b12012-01-06 11:31:43 -08001133 "Chip Version ID: %s\n", versionid);
1134
Larry Finger0c817332010-12-08 11:12:31 -06001135 switch (version & 0x3) {
1136 case CHIP_88C:
1137 rtlphy->rf_type = RF_1T1R;
1138 break;
1139 case CHIP_92C:
1140 rtlphy->rf_type = RF_2T2R;
1141 break;
1142 case CHIP_92C_1T2R:
1143 rtlphy->rf_type = RF_1T2R;
1144 break;
1145 default:
1146 rtlphy->rf_type = RF_1T1R;
1147 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001148 "ERROR RF_Type is set!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001149 break;
1150 }
1151
Joe Perchesf30d7502012-01-04 19:40:41 -08001152 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1153 rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
Larry Finger0c817332010-12-08 11:12:31 -06001154
1155 return version;
1156}
1157
1158static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
1159 enum nl80211_iftype type)
1160{
1161 struct rtl_priv *rtlpriv = rtl_priv(hw);
1162 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1163 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1164 bt_msr &= 0xfc;
1165
1166 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1167 type == NL80211_IFTYPE_STATION) {
1168 _rtl92ce_stop_tx_beacon(hw);
1169 _rtl92ce_enable_bcn_sub_func(hw);
Larry Finger3a16b412013-03-24 22:06:40 -05001170 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP ||
1171 type == NL80211_IFTYPE_MESH_POINT) {
Larry Finger0c817332010-12-08 11:12:31 -06001172 _rtl92ce_resume_tx_beacon(hw);
1173 _rtl92ce_disable_bcn_sub_func(hw);
1174 } else {
1175 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001176 "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
1177 type);
Larry Finger0c817332010-12-08 11:12:31 -06001178 }
1179
1180 switch (type) {
1181 case NL80211_IFTYPE_UNSPECIFIED:
1182 bt_msr |= MSR_NOLINK;
1183 ledaction = LED_CTL_LINK;
1184 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001185 "Set Network type to NO LINK!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001186 break;
1187 case NL80211_IFTYPE_ADHOC:
1188 bt_msr |= MSR_ADHOC;
1189 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001190 "Set Network type to Ad Hoc!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001191 break;
1192 case NL80211_IFTYPE_STATION:
1193 bt_msr |= MSR_INFRA;
1194 ledaction = LED_CTL_LINK;
1195 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001196 "Set Network type to STA!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001197 break;
1198 case NL80211_IFTYPE_AP:
1199 bt_msr |= MSR_AP;
1200 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001201 "Set Network type to AP!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001202 break;
Larry Finger3a16b412013-03-24 22:06:40 -05001203 case NL80211_IFTYPE_MESH_POINT:
1204 bt_msr |= MSR_ADHOC;
1205 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1206 "Set Network type to Mesh Point!\n");
1207 break;
Larry Finger0c817332010-12-08 11:12:31 -06001208 default:
1209 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001210 "Network type %d not supported!\n", type);
Larry Finger0c817332010-12-08 11:12:31 -06001211 return 1;
Larry Finger0c817332010-12-08 11:12:31 -06001212
1213 }
1214
1215 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1216 rtlpriv->cfg->ops->led_control(hw, ledaction);
Rickard Strandqvist965ec742014-06-23 23:53:55 +02001217 if ((bt_msr & MSR_MASK) == MSR_AP)
Larry Finger0c817332010-12-08 11:12:31 -06001218 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1219 else
1220 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1221 return 0;
1222}
1223
Chaoming_Lif73b2792011-04-25 12:53:50 -05001224void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
Larry Finger0c817332010-12-08 11:12:31 -06001225{
1226 struct rtl_priv *rtlpriv = rtl_priv(hw);
Peter Wue51048c2014-02-14 19:03:44 +01001227 u32 reg_rcr;
Larry Finger0c817332010-12-08 11:12:31 -06001228
Chaoming_Lif73b2792011-04-25 12:53:50 -05001229 if (rtlpriv->psc.rfpwr_state != ERFON)
1230 return;
Larry Finger0c817332010-12-08 11:12:31 -06001231
Peter Wue51048c2014-02-14 19:03:44 +01001232 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1233
Mike McCormacke10542c2011-06-20 10:47:51 +09001234 if (check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001235 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1236 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1237 (u8 *) (&reg_rcr));
1238 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
Joe Perches23677ce2012-02-09 11:17:23 +00001239 } else if (!check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001240 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1241 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
1242 rtlpriv->cfg->ops->set_hw_reg(hw,
1243 HW_VAR_RCR, (u8 *) (&reg_rcr));
1244 }
Chaoming_Lif73b2792011-04-25 12:53:50 -05001245
Larry Finger0c817332010-12-08 11:12:31 -06001246}
1247
1248int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1249{
Chaoming_Lif73b2792011-04-25 12:53:50 -05001250 struct rtl_priv *rtlpriv = rtl_priv(hw);
1251
Larry Finger0c817332010-12-08 11:12:31 -06001252 if (_rtl92ce_set_media_status(hw, type))
1253 return -EOPNOTSUPP;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001254
1255 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
Larry Finger3a16b412013-03-24 22:06:40 -05001256 if (type != NL80211_IFTYPE_AP &&
1257 type != NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001258 rtl92ce_set_check_bssid(hw, true);
1259 } else {
1260 rtl92ce_set_check_bssid(hw, false);
1261 }
1262
Larry Finger0c817332010-12-08 11:12:31 -06001263 return 0;
1264}
1265
Chaoming_Lif73b2792011-04-25 12:53:50 -05001266/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
Larry Finger0c817332010-12-08 11:12:31 -06001267void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
1268{
1269 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001270 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001271 switch (aci) {
1272 case AC1_BK:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001273 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
Larry Finger0c817332010-12-08 11:12:31 -06001274 break;
1275 case AC0_BE:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001276 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
Larry Finger0c817332010-12-08 11:12:31 -06001277 break;
1278 case AC2_VI:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001279 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
Larry Finger0c817332010-12-08 11:12:31 -06001280 break;
1281 case AC3_VO:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001282 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
Larry Finger0c817332010-12-08 11:12:31 -06001283 break;
1284 default:
Joe Perches9d833ed2012-01-04 19:40:43 -08001285 RT_ASSERT(false, "invalid aci: %d !\n", aci);
Larry Finger0c817332010-12-08 11:12:31 -06001286 break;
1287 }
1288}
1289
1290void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
1291{
1292 struct rtl_priv *rtlpriv = rtl_priv(hw);
1293 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1294
1295 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1296 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
Larry Finger87141db2014-11-28 10:41:16 -06001297 rtlpci->irq_enabled = true;
Larry Finger0c817332010-12-08 11:12:31 -06001298}
1299
1300void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
1301{
1302 struct rtl_priv *rtlpriv = rtl_priv(hw);
1303 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1304
1305 rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1306 rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
Larry Finger87141db2014-11-28 10:41:16 -06001307 rtlpci->irq_enabled = false;
Larry Finger0c817332010-12-08 11:12:31 -06001308}
1309
1310static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
1311{
1312 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001313 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001314 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
Larry Finger0c817332010-12-08 11:12:31 -06001315 u8 u1b_tmp;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001316 u32 u4b_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001317
1318 rtlpriv->intf_ops->enable_aspm(hw);
1319 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1320 rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1321 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1322 rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1323 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1324 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
Larry Fingerb0302ab2012-01-30 09:54:49 -06001325 if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
Larry Finger0c817332010-12-08 11:12:31 -06001326 rtl92c_firmware_selfreset(hw);
1327 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1328 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1329 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1330 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001331 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1332 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
1333 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
1334 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
1335 (u1b_tmp << 8));
1336 } else {
1337 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
1338 (u1b_tmp << 8));
1339 }
Larry Finger0c817332010-12-08 11:12:31 -06001340 rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1341 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1342 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
Larry Finger9f087a92014-09-26 16:40:26 -05001343 if (!IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version))
Larry Finger0bd899e2012-10-25 13:46:30 -05001344 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001345 if (rtlpcipriv->bt_coexist.bt_coexistence) {
1346 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
1347 u4b_tmp |= 0x03824800;
1348 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
1349 } else {
1350 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1351 }
1352
Larry Finger0c817332010-12-08 11:12:31 -06001353 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1354 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1355}
1356
1357void rtl92ce_card_disable(struct ieee80211_hw *hw)
1358{
1359 struct rtl_priv *rtlpriv = rtl_priv(hw);
1360 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1361 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1362 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1363 enum nl80211_iftype opmode;
1364
1365 mac->link_state = MAC80211_NOLINK;
1366 opmode = NL80211_IFTYPE_UNSPECIFIED;
1367 _rtl92ce_set_media_status(hw, opmode);
1368 if (rtlpci->driver_is_goingto_unload ||
1369 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1370 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1371 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1372 _rtl92ce_poweroff_adapter(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001373
1374 /* after power off we should do iqk again */
1375 rtlpriv->phy.iqk_initialized = false;
Larry Finger0c817332010-12-08 11:12:31 -06001376}
1377
1378void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
1379 u32 *p_inta, u32 *p_intb)
1380{
1381 struct rtl_priv *rtlpriv = rtl_priv(hw);
1382 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1383
1384 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1385 rtl_write_dword(rtlpriv, ISR, *p_inta);
1386
1387 /*
1388 * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1389 * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
1390 */
1391}
1392
1393void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
1394{
1395
1396 struct rtl_priv *rtlpriv = rtl_priv(hw);
1397 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1398 u16 bcn_interval, atim_window;
1399
1400 bcn_interval = mac->beacon_interval;
1401 atim_window = 2; /*FIX MERGE */
1402 rtl92ce_disable_interrupt(hw);
1403 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1404 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1405 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1406 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1407 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1408 rtl_write_byte(rtlpriv, 0x606, 0x30);
1409 rtl92ce_enable_interrupt(hw);
1410}
1411
1412void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
1413{
1414 struct rtl_priv *rtlpriv = rtl_priv(hw);
1415 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1416 u16 bcn_interval = mac->beacon_interval;
1417
1418 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001419 "beacon_interval:%d\n", bcn_interval);
Larry Finger0c817332010-12-08 11:12:31 -06001420 rtl92ce_disable_interrupt(hw);
1421 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1422 rtl92ce_enable_interrupt(hw);
1423}
1424
1425void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
1426 u32 add_msr, u32 rm_msr)
1427{
1428 struct rtl_priv *rtlpriv = rtl_priv(hw);
1429 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1430
Joe Perchesf30d7502012-01-04 19:40:41 -08001431 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1432 add_msr, rm_msr);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001433
Larry Finger0c817332010-12-08 11:12:31 -06001434 if (add_msr)
1435 rtlpci->irq_mask[0] |= add_msr;
1436 if (rm_msr)
1437 rtlpci->irq_mask[0] &= (~rm_msr);
1438 rtl92ce_disable_interrupt(hw);
1439 rtl92ce_enable_interrupt(hw);
1440}
1441
Larry Finger0c817332010-12-08 11:12:31 -06001442static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1443 bool autoload_fail,
1444 u8 *hwinfo)
1445{
1446 struct rtl_priv *rtlpriv = rtl_priv(hw);
1447 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1448 u8 rf_path, index, tempval;
1449 u16 i;
1450
1451 for (rf_path = 0; rf_path < 2; rf_path++) {
1452 for (i = 0; i < 3; i++) {
1453 if (!autoload_fail) {
1454 rtlefuse->
1455 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1456 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1457 rtlefuse->
1458 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1459 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
1460 i];
1461 } else {
1462 rtlefuse->
1463 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1464 EEPROM_DEFAULT_TXPOWERLEVEL;
1465 rtlefuse->
1466 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1467 EEPROM_DEFAULT_TXPOWERLEVEL;
1468 }
1469 }
1470 }
1471
1472 for (i = 0; i < 3; i++) {
1473 if (!autoload_fail)
1474 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1475 else
1476 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001477 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001478 (tempval & 0xf);
Larry Fingerda17fcf2012-10-25 13:46:31 -05001479 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001480 ((tempval & 0xf0) >> 4);
1481 }
1482
1483 for (rf_path = 0; rf_path < 2; rf_path++)
1484 for (i = 0; i < 3; i++)
1485 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001486 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
1487 rf_path, i,
1488 rtlefuse->
1489 eeprom_chnlarea_txpwr_cck[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001490 for (rf_path = 0; rf_path < 2; rf_path++)
1491 for (i = 0; i < 3; i++)
1492 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001493 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1494 rf_path, i,
1495 rtlefuse->
1496 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001497 for (rf_path = 0; rf_path < 2; rf_path++)
1498 for (i = 0; i < 3; i++)
1499 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001500 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1501 rf_path, i,
1502 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001503 eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001504
1505 for (rf_path = 0; rf_path < 2; rf_path++) {
1506 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -05001507 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001508
1509 rtlefuse->txpwrlevel_cck[rf_path][i] =
1510 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
1511 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1512 rtlefuse->
1513 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
1514
1515 if ((rtlefuse->
1516 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
1517 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001518 eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
Larry Finger0c817332010-12-08 11:12:31 -06001519 > 0) {
1520 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1521 rtlefuse->
1522 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
1523 [index] -
1524 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001525 eprom_chnl_txpwr_ht40_2sdf[rf_path]
Larry Finger0c817332010-12-08 11:12:31 -06001526 [index];
1527 } else {
1528 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1529 }
1530 }
1531
1532 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -05001533 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001534 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1535 rf_path, i,
1536 rtlefuse->txpwrlevel_cck[rf_path][i],
1537 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1538 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001539 }
1540 }
1541
1542 for (i = 0; i < 3; i++) {
1543 if (!autoload_fail) {
1544 rtlefuse->eeprom_pwrlimit_ht40[i] =
1545 hwinfo[EEPROM_TXPWR_GROUP + i];
1546 rtlefuse->eeprom_pwrlimit_ht20[i] =
1547 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1548 } else {
1549 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1550 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1551 }
1552 }
1553
1554 for (rf_path = 0; rf_path < 2; rf_path++) {
1555 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -05001556 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001557
1558 if (rf_path == RF90_PATH_A) {
1559 rtlefuse->pwrgroup_ht20[rf_path][i] =
1560 (rtlefuse->eeprom_pwrlimit_ht20[index]
1561 & 0xf);
1562 rtlefuse->pwrgroup_ht40[rf_path][i] =
1563 (rtlefuse->eeprom_pwrlimit_ht40[index]
1564 & 0xf);
1565 } else if (rf_path == RF90_PATH_B) {
1566 rtlefuse->pwrgroup_ht20[rf_path][i] =
1567 ((rtlefuse->eeprom_pwrlimit_ht20[index]
1568 & 0xf0) >> 4);
1569 rtlefuse->pwrgroup_ht40[rf_path][i] =
1570 ((rtlefuse->eeprom_pwrlimit_ht40[index]
1571 & 0xf0) >> 4);
1572 }
1573
Larry Fingere6deaf82013-03-24 22:06:55 -05001574 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001575 "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1576 rf_path, i,
1577 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -05001578 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001579 "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1580 rf_path, i,
1581 rtlefuse->pwrgroup_ht40[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001582 }
1583 }
1584
1585 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -05001586 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001587
1588 if (!autoload_fail)
1589 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1590 else
1591 tempval = EEPROM_DEFAULT_HT20_DIFF;
1592
1593 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1594 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1595 ((tempval >> 4) & 0xF);
1596
1597 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1598 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1599
1600 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1601 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1602
Larry Finger9f087a92014-09-26 16:40:26 -05001603 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001604
1605 if (!autoload_fail)
1606 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1607 else
1608 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1609
1610 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1611 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1612 ((tempval >> 4) & 0xF);
1613 }
1614
1615 rtlefuse->legacy_ht_txpowerdiff =
1616 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1617
1618 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001619 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001620 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
1621 i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001622 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001623 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001624 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
1625 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001626 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001627 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001628 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
1629 i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001630 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001631 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001632 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
1633 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001634
1635 if (!autoload_fail)
1636 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1637 else
1638 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -05001639 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001640 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
Larry Finger0c817332010-12-08 11:12:31 -06001641
1642 if (!autoload_fail) {
1643 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1644 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
1645 } else {
1646 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1647 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
1648 }
Larry Fingere6deaf82013-03-24 22:06:55 -05001649 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
Joe Perches4c488692012-01-04 19:40:42 -08001650 rtlefuse->eeprom_tssi[RF90_PATH_A],
1651 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Larry Finger0c817332010-12-08 11:12:31 -06001652
1653 if (!autoload_fail)
1654 tempval = hwinfo[EEPROM_THERMAL_METER];
1655 else
1656 tempval = EEPROM_DEFAULT_THERMALMETER;
1657 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1658
1659 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
Larry Finger7ea47242011-02-19 16:28:57 -06001660 rtlefuse->apk_thermalmeterignore = true;
Larry Finger0c817332010-12-08 11:12:31 -06001661
1662 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -05001663 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001664 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
Larry Finger0c817332010-12-08 11:12:31 -06001665}
1666
1667static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
1668{
1669 struct rtl_priv *rtlpriv = rtl_priv(hw);
1670 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1671 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1672 u16 i, usvalue;
1673 u8 hwinfo[HWSET_MAX_SIZE];
1674 u16 eeprom_id;
1675
1676 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1677 rtl_efuse_shadow_map_update(hw);
1678
1679 memcpy((void *)hwinfo,
1680 (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1681 HWSET_MAX_SIZE);
1682 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1683 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001684 "RTL819X Not boot from eeprom, check it !!");
Larry Finger0c817332010-12-08 11:12:31 -06001685 }
1686
Joe Perchesaf086872012-01-04 19:40:40 -08001687 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
Larry Finger0c817332010-12-08 11:12:31 -06001688 hwinfo, HWSET_MAX_SIZE);
1689
1690 eeprom_id = *((u16 *)&hwinfo[0]);
1691 if (eeprom_id != RTL8190_EEPROM_ID) {
1692 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001693 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
Larry Finger0c817332010-12-08 11:12:31 -06001694 rtlefuse->autoload_failflag = true;
1695 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001696 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001697 rtlefuse->autoload_failflag = false;
1698 }
1699
Mike McCormacke10542c2011-06-20 10:47:51 +09001700 if (rtlefuse->autoload_failflag)
Larry Finger0c817332010-12-08 11:12:31 -06001701 return;
1702
Larry Finger3a16b412013-03-24 22:06:40 -05001703 rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
1704 rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
1705 rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
1706 rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
1707 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1708 "EEPROMId = 0x%4x\n", eeprom_id);
1709 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1710 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1711 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1712 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1713 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1714 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1715 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1716 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1717
Larry Finger0c817332010-12-08 11:12:31 -06001718 for (i = 0; i < 6; i += 2) {
1719 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1720 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1721 }
1722
Joe Perchesf30d7502012-01-04 19:40:41 -08001723 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
Larry Finger0c817332010-12-08 11:12:31 -06001724
1725 _rtl92ce_read_txpower_info_from_hwpg(hw,
1726 rtlefuse->autoload_failflag,
1727 hwinfo);
1728
Chaoming_Lif73b2792011-04-25 12:53:50 -05001729 rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
1730 rtlefuse->autoload_failflag,
1731 hwinfo);
1732
Joe Perches2c208892012-06-04 12:44:17 +00001733 rtlefuse->eeprom_channelplan = *&hwinfo[EEPROM_CHANNELPLAN];
Larry Finger0c817332010-12-08 11:12:31 -06001734 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
Larry Finger7ea47242011-02-19 16:28:57 -06001735 rtlefuse->txpwr_fromeprom = true;
Joe Perches2c208892012-06-04 12:44:17 +00001736 rtlefuse->eeprom_oemid = *&hwinfo[EEPROM_CUSTOMER_ID];
Larry Finger0c817332010-12-08 11:12:31 -06001737
1738 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001739 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
Larry Finger0c817332010-12-08 11:12:31 -06001740
Chaoming_Lif73b2792011-04-25 12:53:50 -05001741 /* set channel paln to world wide 13 */
1742 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1743
Larry Finger0c817332010-12-08 11:12:31 -06001744 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1745 switch (rtlefuse->eeprom_oemid) {
1746 case EEPROM_CID_DEFAULT:
1747 if (rtlefuse->eeprom_did == 0x8176) {
1748 if ((rtlefuse->eeprom_svid == 0x103C &&
1749 rtlefuse->eeprom_smid == 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -06001750 rtlhal->oem_id = RT_CID_819X_HP;
Larry Finger0c817332010-12-08 11:12:31 -06001751 else
1752 rtlhal->oem_id = RT_CID_DEFAULT;
1753 } else {
1754 rtlhal->oem_id = RT_CID_DEFAULT;
1755 }
1756 break;
1757 case EEPROM_CID_TOSHIBA:
1758 rtlhal->oem_id = RT_CID_TOSHIBA;
1759 break;
1760 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -06001761 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Finger0c817332010-12-08 11:12:31 -06001762 break;
1763 case EEPROM_CID_WHQL:
1764 default:
1765 rtlhal->oem_id = RT_CID_DEFAULT;
1766 break;
1767
1768 }
1769 }
1770
1771}
1772
1773static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
1774{
1775 struct rtl_priv *rtlpriv = rtl_priv(hw);
1776 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1777 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1778
1779 switch (rtlhal->oem_id) {
Larry Finger2cddad32014-02-28 15:16:46 -06001780 case RT_CID_819X_HP:
Larry Finger7ea47242011-02-19 16:28:57 -06001781 pcipriv->ledctl.led_opendrain = true;
Larry Finger0c817332010-12-08 11:12:31 -06001782 break;
Larry Finger2cddad32014-02-28 15:16:46 -06001783 case RT_CID_819X_LENOVO:
Larry Finger0c817332010-12-08 11:12:31 -06001784 case RT_CID_DEFAULT:
1785 case RT_CID_TOSHIBA:
1786 case RT_CID_CCX:
Larry Finger2cddad32014-02-28 15:16:46 -06001787 case RT_CID_819X_ACER:
Larry Finger0c817332010-12-08 11:12:31 -06001788 case RT_CID_WHQL:
1789 default:
1790 break;
1791 }
1792 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001793 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
Larry Finger0c817332010-12-08 11:12:31 -06001794}
1795
1796void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
1797{
1798 struct rtl_priv *rtlpriv = rtl_priv(hw);
1799 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1800 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1801 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1802 u8 tmp_u1b;
1803
1804 rtlhal->version = _rtl92ce_read_chip_version(hw);
1805 if (get_rf_type(rtlphy) == RF_1T1R)
Larry Finger7ea47242011-02-19 16:28:57 -06001806 rtlpriv->dm.rfpath_rxenable[0] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001807 else
Larry Finger7ea47242011-02-19 16:28:57 -06001808 rtlpriv->dm.rfpath_rxenable[0] =
1809 rtlpriv->dm.rfpath_rxenable[1] = true;
Joe Perchesf30d7502012-01-04 19:40:41 -08001810 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1811 rtlhal->version);
Larry Finger0c817332010-12-08 11:12:31 -06001812 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1813 if (tmp_u1b & BIT(4)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001814 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
Larry Finger0c817332010-12-08 11:12:31 -06001815 rtlefuse->epromtype = EEPROM_93C46;
1816 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001817 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
Larry Finger0c817332010-12-08 11:12:31 -06001818 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1819 }
1820 if (tmp_u1b & BIT(5)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001821 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001822 rtlefuse->autoload_failflag = false;
1823 _rtl92ce_read_adapter_info(hw);
1824 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001825 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001826 }
Larry Finger0c817332010-12-08 11:12:31 -06001827 _rtl92ce_hal_customized_behavior(hw);
1828}
1829
Chaoming_Lif73b2792011-04-25 12:53:50 -05001830static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
1831 struct ieee80211_sta *sta)
Larry Finger0c817332010-12-08 11:12:31 -06001832{
1833 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001834 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001835 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1836 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001837 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1838 u32 ratr_value;
Larry Finger0c817332010-12-08 11:12:31 -06001839 u8 ratr_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001840 u8 nmode = mac->ht_enable;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001841 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001842 u16 shortgi_rate;
1843 u32 tmp_ratr_value;
Larry Finger7ea47242011-02-19 16:28:57 -06001844 u8 curtxbw_40mhz = mac->bw_40;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001845 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1846 1 : 0;
1847 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1848 1 : 0;
Larry Finger0c817332010-12-08 11:12:31 -06001849 enum wireless_mode wirelessmode = mac->mode;
1850
Chaoming_Lif73b2792011-04-25 12:53:50 -05001851 if (rtlhal->current_bandtype == BAND_ON_5G)
1852 ratr_value = sta->supp_rates[1] << 4;
1853 else
1854 ratr_value = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001855 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1856 ratr_value = 0xfff;
1857
Chaoming_Lif73b2792011-04-25 12:53:50 -05001858 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1859 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001860 switch (wirelessmode) {
1861 case WIRELESS_MODE_B:
1862 if (ratr_value & 0x0000000c)
1863 ratr_value &= 0x0000000d;
1864 else
1865 ratr_value &= 0x0000000f;
1866 break;
1867 case WIRELESS_MODE_G:
1868 ratr_value &= 0x00000FF5;
1869 break;
1870 case WIRELESS_MODE_N_24G:
1871 case WIRELESS_MODE_N_5G:
Larry Finger7ea47242011-02-19 16:28:57 -06001872 nmode = 1;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001873 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001874 ratr_value &= 0x0007F005;
1875 } else {
1876 u32 ratr_mask;
1877
1878 if (get_rf_type(rtlphy) == RF_1T2R ||
1879 get_rf_type(rtlphy) == RF_1T1R)
1880 ratr_mask = 0x000ff005;
1881 else
1882 ratr_mask = 0x0f0ff005;
1883
1884 ratr_value &= ratr_mask;
1885 }
1886 break;
1887 default:
1888 if (rtlphy->rf_type == RF_1T2R)
1889 ratr_value &= 0x000ff0ff;
1890 else
1891 ratr_value &= 0x0f0ff0ff;
1892
1893 break;
1894 }
1895
Chaoming_Lif73b2792011-04-25 12:53:50 -05001896 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1897 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1898 (rtlpcipriv->bt_coexist.bt_cur_state) &&
1899 (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
1900 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
1901 (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
1902 ratr_value &= 0x0fffcfc0;
1903 else
1904 ratr_value &= 0x0FFFFFFF;
Larry Finger0c817332010-12-08 11:12:31 -06001905
Chaoming_Lif73b2792011-04-25 12:53:50 -05001906 if (nmode && ((curtxbw_40mhz &&
1907 curshortgi_40mhz) || (!curtxbw_40mhz &&
1908 curshortgi_20mhz))) {
Larry Finger0c817332010-12-08 11:12:31 -06001909
1910 ratr_value |= 0x10000000;
1911 tmp_ratr_value = (ratr_value >> 12);
1912
1913 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1914 if ((1 << shortgi_rate) & tmp_ratr_value)
1915 break;
1916 }
1917
1918 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1919 (shortgi_rate << 4) | (shortgi_rate);
1920 }
1921
1922 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1923
Joe Perchesf30d7502012-01-04 19:40:41 -08001924 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1925 rtl_read_dword(rtlpriv, REG_ARFR0));
Larry Finger0c817332010-12-08 11:12:31 -06001926}
1927
Chaoming_Lif73b2792011-04-25 12:53:50 -05001928static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
1929 struct ieee80211_sta *sta, u8 rssi_level)
Larry Finger0c817332010-12-08 11:12:31 -06001930{
1931 struct rtl_priv *rtlpriv = rtl_priv(hw);
1932 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1933 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001934 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1935 struct rtl_sta_info *sta_entry = NULL;
1936 u32 ratr_bitmap;
Larry Finger0c817332010-12-08 11:12:31 -06001937 u8 ratr_index;
Johannes Berge1a0c6b2013-02-07 11:47:44 +01001938 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
1939 u8 curshortgi_40mhz = curtxbw_40mhz &&
1940 (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
Chaoming_Lif73b2792011-04-25 12:53:50 -05001941 1 : 0;
1942 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1943 1 : 0;
1944 enum wireless_mode wirelessmode = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001945 bool shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001946 u8 rate_mask[5];
1947 u8 macid = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001948 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001949
Chaoming_Lif73b2792011-04-25 12:53:50 -05001950 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1951 wirelessmode = sta_entry->wireless_mode;
Larry Finger3a16b412013-03-24 22:06:40 -05001952 if (mac->opmode == NL80211_IFTYPE_STATION ||
1953 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001954 curtxbw_40mhz = mac->bw_40;
1955 else if (mac->opmode == NL80211_IFTYPE_AP ||
1956 mac->opmode == NL80211_IFTYPE_ADHOC)
1957 macid = sta->aid + 1;
1958
1959 if (rtlhal->current_bandtype == BAND_ON_5G)
1960 ratr_bitmap = sta->supp_rates[1] << 4;
1961 else
1962 ratr_bitmap = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001963 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1964 ratr_bitmap = 0xfff;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001965 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1966 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001967 switch (wirelessmode) {
1968 case WIRELESS_MODE_B:
1969 ratr_index = RATR_INX_WIRELESS_B;
1970 if (ratr_bitmap & 0x0000000c)
1971 ratr_bitmap &= 0x0000000d;
1972 else
1973 ratr_bitmap &= 0x0000000f;
1974 break;
1975 case WIRELESS_MODE_G:
1976 ratr_index = RATR_INX_WIRELESS_GB;
1977
1978 if (rssi_level == 1)
1979 ratr_bitmap &= 0x00000f00;
1980 else if (rssi_level == 2)
1981 ratr_bitmap &= 0x00000ff0;
1982 else
1983 ratr_bitmap &= 0x00000ff5;
1984 break;
1985 case WIRELESS_MODE_A:
1986 ratr_index = RATR_INX_WIRELESS_A;
1987 ratr_bitmap &= 0x00000ff0;
1988 break;
1989 case WIRELESS_MODE_N_24G:
1990 case WIRELESS_MODE_N_5G:
1991 ratr_index = RATR_INX_WIRELESS_NGB;
1992
Chaoming_Lif73b2792011-04-25 12:53:50 -05001993 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001994 if (rssi_level == 1)
1995 ratr_bitmap &= 0x00070000;
1996 else if (rssi_level == 2)
1997 ratr_bitmap &= 0x0007f000;
1998 else
1999 ratr_bitmap &= 0x0007f005;
2000 } else {
2001 if (rtlphy->rf_type == RF_1T2R ||
2002 rtlphy->rf_type == RF_1T1R) {
Larry Finger7ea47242011-02-19 16:28:57 -06002003 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06002004 if (rssi_level == 1)
2005 ratr_bitmap &= 0x000f0000;
2006 else if (rssi_level == 2)
2007 ratr_bitmap &= 0x000ff000;
2008 else
2009 ratr_bitmap &= 0x000ff015;
2010 } else {
2011 if (rssi_level == 1)
2012 ratr_bitmap &= 0x000f0000;
2013 else if (rssi_level == 2)
2014 ratr_bitmap &= 0x000ff000;
2015 else
2016 ratr_bitmap &= 0x000ff005;
2017 }
2018 } else {
Larry Finger7ea47242011-02-19 16:28:57 -06002019 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06002020 if (rssi_level == 1)
2021 ratr_bitmap &= 0x0f0f0000;
2022 else if (rssi_level == 2)
2023 ratr_bitmap &= 0x0f0ff000;
2024 else
2025 ratr_bitmap &= 0x0f0ff015;
2026 } else {
2027 if (rssi_level == 1)
2028 ratr_bitmap &= 0x0f0f0000;
2029 else if (rssi_level == 2)
2030 ratr_bitmap &= 0x0f0ff000;
2031 else
2032 ratr_bitmap &= 0x0f0ff005;
2033 }
2034 }
2035 }
2036
Larry Finger7ea47242011-02-19 16:28:57 -06002037 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2038 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger0c817332010-12-08 11:12:31 -06002039
2040 if (macid == 0)
Larry Finger7ea47242011-02-19 16:28:57 -06002041 shortgi = true;
Larry Finger0c817332010-12-08 11:12:31 -06002042 else if (macid == 1)
Larry Finger7ea47242011-02-19 16:28:57 -06002043 shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06002044 }
2045 break;
2046 default:
2047 ratr_index = RATR_INX_WIRELESS_NGB;
2048
2049 if (rtlphy->rf_type == RF_1T2R)
2050 ratr_bitmap &= 0x000ff0ff;
2051 else
2052 ratr_bitmap &= 0x0f0ff0ff;
2053 break;
2054 }
Larry Finger0bd899e2012-10-25 13:46:30 -05002055 sta_entry->ratr_index = ratr_index;
2056
Larry Finger0c817332010-12-08 11:12:31 -06002057 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002058 "ratr_bitmap :%x\n", ratr_bitmap);
Larry Finger8e2c4062012-08-31 15:39:00 -05002059 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2060 (ratr_index << 28);
Larry Finger7ea47242011-02-19 16:28:57 -06002061 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Joe Perchesf30d7502012-01-04 19:40:41 -08002062 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Andy Shevchenkoed9f0ed2012-10-02 17:19:44 +03002063 "Rate_index:%x, ratr_val:%x, %5phC\n",
2064 ratr_index, ratr_bitmap, rate_mask);
Larry Finger0c817332010-12-08 11:12:31 -06002065 rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002066
2067 if (macid != 0)
2068 sta_entry->ratr_index = ratr_index;
2069}
2070
2071void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
2072 struct ieee80211_sta *sta, u8 rssi_level)
2073{
2074 struct rtl_priv *rtlpriv = rtl_priv(hw);
2075
2076 if (rtlpriv->dm.useramask)
2077 rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
2078 else
2079 rtl92ce_update_hal_rate_table(hw, sta);
Larry Finger0c817332010-12-08 11:12:31 -06002080}
2081
2082void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
2083{
2084 struct rtl_priv *rtlpriv = rtl_priv(hw);
2085 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2086 u16 sifs_timer;
2087
2088 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
Joe Perches2c208892012-06-04 12:44:17 +00002089 &mac->slot_time);
Larry Finger0c817332010-12-08 11:12:31 -06002090 if (!mac->ht_enable)
2091 sifs_timer = 0x0a0a;
2092 else
2093 sifs_timer = 0x1010;
2094 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2095}
2096
Chaoming_Lif73b2792011-04-25 12:53:50 -05002097bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
Larry Finger0c817332010-12-08 11:12:31 -06002098{
2099 struct rtl_priv *rtlpriv = rtl_priv(hw);
2100 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2101 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger6c0d4982011-05-22 20:54:37 -05002102 enum rf_pwrstate e_rfpowerstate_toset;
Larry Finger0c817332010-12-08 11:12:31 -06002103 u8 u1tmp;
Larry Finger7ea47242011-02-19 16:28:57 -06002104 bool actuallyset = false;
Larry Finger0c817332010-12-08 11:12:31 -06002105 unsigned long flag;
2106
Chaoming_Lif73b2792011-04-25 12:53:50 -05002107 if (rtlpci->being_init_adapter)
Larry Finger0c817332010-12-08 11:12:31 -06002108 return false;
2109
Larry Finger7ea47242011-02-19 16:28:57 -06002110 if (ppsc->swrf_processing)
Larry Finger0c817332010-12-08 11:12:31 -06002111 return false;
2112
2113 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2114 if (ppsc->rfchange_inprogress) {
2115 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2116 return false;
2117 } else {
2118 ppsc->rfchange_inprogress = true;
2119 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2120 }
2121
Larry Finger0c817332010-12-08 11:12:31 -06002122 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
2123 REG_MAC_PINMUX_CFG)&~(BIT(3)));
2124
2125 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2126 e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
2127
Mike McCormacke10542c2011-06-20 10:47:51 +09002128 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Larry Finger0c817332010-12-08 11:12:31 -06002129 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002130 "GPIOChangeRF - HW Radio ON, RF ON\n");
Larry Finger0c817332010-12-08 11:12:31 -06002131
2132 e_rfpowerstate_toset = ERFON;
Larry Finger7ea47242011-02-19 16:28:57 -06002133 ppsc->hwradiooff = false;
2134 actuallyset = true;
Joe Perches23677ce2012-02-09 11:17:23 +00002135 } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
Larry Finger0c817332010-12-08 11:12:31 -06002136 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002137 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
Larry Finger0c817332010-12-08 11:12:31 -06002138
2139 e_rfpowerstate_toset = ERFOFF;
Larry Finger7ea47242011-02-19 16:28:57 -06002140 ppsc->hwradiooff = true;
2141 actuallyset = true;
Larry Finger0c817332010-12-08 11:12:31 -06002142 }
2143
Larry Finger7ea47242011-02-19 16:28:57 -06002144 if (actuallyset) {
Larry Finger0c817332010-12-08 11:12:31 -06002145 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2146 ppsc->rfchange_inprogress = false;
2147 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2148 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002149 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2150 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2151
Larry Finger0c817332010-12-08 11:12:31 -06002152 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2153 ppsc->rfchange_inprogress = false;
2154 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2155 }
2156
2157 *valid = 1;
Larry Finger7ea47242011-02-19 16:28:57 -06002158 return !ppsc->hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06002159
2160}
2161
2162void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
2163 u8 *p_macaddr, bool is_group, u8 enc_algo,
2164 bool is_wepkey, bool clear_all)
2165{
2166 struct rtl_priv *rtlpriv = rtl_priv(hw);
2167 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2168 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2169 u8 *macaddr = p_macaddr;
2170 u32 entry_id = 0;
2171 bool is_pairwise = false;
2172
2173 static u8 cam_const_addr[4][6] = {
2174 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2175 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2176 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2177 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2178 };
2179 static u8 cam_const_broad[] = {
2180 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2181 };
2182
2183 if (clear_all) {
2184 u8 idx = 0;
2185 u8 cam_offset = 0;
2186 u8 clear_number = 5;
2187
Joe Perchesf30d7502012-01-04 19:40:41 -08002188 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
Larry Finger0c817332010-12-08 11:12:31 -06002189
2190 for (idx = 0; idx < clear_number; idx++) {
2191 rtl_cam_mark_invalid(hw, cam_offset + idx);
2192 rtl_cam_empty_entry(hw, cam_offset + idx);
2193
2194 if (idx < 5) {
2195 memset(rtlpriv->sec.key_buf[idx], 0,
2196 MAX_KEY_LEN);
2197 rtlpriv->sec.key_len[idx] = 0;
2198 }
2199 }
2200
2201 } else {
2202 switch (enc_algo) {
2203 case WEP40_ENCRYPTION:
2204 enc_algo = CAM_WEP40;
2205 break;
2206 case WEP104_ENCRYPTION:
2207 enc_algo = CAM_WEP104;
2208 break;
2209 case TKIP_ENCRYPTION:
2210 enc_algo = CAM_TKIP;
2211 break;
2212 case AESCCMP_ENCRYPTION:
2213 enc_algo = CAM_AES;
2214 break;
2215 default:
Joe Perchesf30d7502012-01-04 19:40:41 -08002216 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2217 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -06002218 enc_algo = CAM_TKIP;
2219 break;
2220 }
2221
2222 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2223 macaddr = cam_const_addr[key_index];
2224 entry_id = key_index;
2225 } else {
2226 if (is_group) {
2227 macaddr = cam_const_broad;
2228 entry_id = key_index;
2229 } else {
Larry Finger3a16b412013-03-24 22:06:40 -05002230 if (mac->opmode == NL80211_IFTYPE_AP ||
2231 mac->opmode == NL80211_IFTYPE_MESH_POINT) {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002232 entry_id = rtl_cam_get_free_entry(hw,
2233 p_macaddr);
2234 if (entry_id >= TOTAL_CAM_ENTRY) {
2235 RT_TRACE(rtlpriv, COMP_SEC,
Joe Perchesf30d7502012-01-04 19:40:41 -08002236 DBG_EMERG,
2237 "Can not find free hw security cam entry\n");
Chaoming_Lif73b2792011-04-25 12:53:50 -05002238 return;
2239 }
2240 } else {
2241 entry_id = CAM_PAIRWISE_KEY_POSITION;
2242 }
2243
Larry Finger0c817332010-12-08 11:12:31 -06002244 key_index = PAIRWISE_KEYIDX;
Larry Finger0c817332010-12-08 11:12:31 -06002245 is_pairwise = true;
2246 }
2247 }
2248
2249 if (rtlpriv->sec.key_len[key_index] == 0) {
2250 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002251 "delete one entry, entry_id is %d\n",
2252 entry_id);
Larry Finger3a16b412013-03-24 22:06:40 -05002253 if (mac->opmode == NL80211_IFTYPE_AP ||
2254 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002255 rtl_cam_del_entry(hw, p_macaddr);
Larry Finger0c817332010-12-08 11:12:31 -06002256 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2257 } else {
2258 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002259 "The insert KEY length is %d\n",
2260 rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
Larry Finger0c817332010-12-08 11:12:31 -06002261 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002262 "The insert KEY is %x %x\n",
2263 rtlpriv->sec.key_buf[0][0],
2264 rtlpriv->sec.key_buf[0][1]);
Larry Finger0c817332010-12-08 11:12:31 -06002265
2266 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002267 "add one entry\n");
Larry Finger0c817332010-12-08 11:12:31 -06002268 if (is_pairwise) {
2269 RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesaf086872012-01-04 19:40:40 -08002270 "Pairwise Key content",
Larry Finger0c817332010-12-08 11:12:31 -06002271 rtlpriv->sec.pairwise_key,
2272 rtlpriv->sec.
2273 key_len[PAIRWISE_KEYIDX]);
2274
2275 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002276 "set Pairwise key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002277
2278 rtl_cam_add_one_entry(hw, macaddr, key_index,
2279 entry_id, enc_algo,
2280 CAM_CONFIG_NO_USEDK,
2281 rtlpriv->sec.
2282 key_buf[key_index]);
2283 } else {
2284 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002285 "set group key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002286
2287 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2288 rtl_cam_add_one_entry(hw,
2289 rtlefuse->dev_addr,
2290 PAIRWISE_KEYIDX,
2291 CAM_PAIRWISE_KEY_POSITION,
2292 enc_algo,
2293 CAM_CONFIG_NO_USEDK,
2294 rtlpriv->sec.key_buf
2295 [entry_id]);
2296 }
2297
2298 rtl_cam_add_one_entry(hw, macaddr, key_index,
2299 entry_id, enc_algo,
2300 CAM_CONFIG_NO_USEDK,
2301 rtlpriv->sec.key_buf[entry_id]);
2302 }
2303
2304 }
2305 }
2306}
Chaoming_Lif73b2792011-04-25 12:53:50 -05002307
Larry Fingerd3bb1422011-04-25 13:23:20 -05002308static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002309{
2310 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2311
2312 rtlpcipriv->bt_coexist.bt_coexistence =
2313 rtlpcipriv->bt_coexist.eeprom_bt_coexist;
2314 rtlpcipriv->bt_coexist.bt_ant_num =
2315 rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
2316 rtlpcipriv->bt_coexist.bt_coexist_type =
2317 rtlpcipriv->bt_coexist.eeprom_bt_type;
2318
2319 if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
2320 rtlpcipriv->bt_coexist.bt_ant_isolation =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002321 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002322 else
2323 rtlpcipriv->bt_coexist.bt_ant_isolation =
2324 rtlpcipriv->bt_coexist.reg_bt_iso;
2325
2326 rtlpcipriv->bt_coexist.bt_radio_shared_type =
2327 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
2328
2329 if (rtlpcipriv->bt_coexist.bt_coexistence) {
2330
2331 if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
2332 rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
2333 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
2334 rtlpcipriv->bt_coexist.bt_service = BT_SCO;
2335 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
2336 rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
2337 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
2338 rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
2339 else
2340 rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
2341
2342 rtlpcipriv->bt_coexist.bt_edca_ul = 0;
2343 rtlpcipriv->bt_coexist.bt_edca_dl = 0;
2344 rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
2345 }
2346}
2347
2348void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2349 bool auto_load_fail, u8 *hwinfo)
2350{
2351 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002352 u8 val;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002353
2354 if (!auto_load_fail) {
2355 rtlpcipriv->bt_coexist.eeprom_bt_coexist =
2356 ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002357 val = hwinfo[RF_OPTION4];
2358 rtlpcipriv->bt_coexist.eeprom_bt_type = ((val & 0xe) >> 1);
2359 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (val & 0x1);
2360 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = ((val & 0x10) >> 4);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002361 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002362 ((val & 0x20) >> 5);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002363 } else {
2364 rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
2365 rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
2366 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002367 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002368 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2369 }
2370
2371 rtl8192ce_bt_var_init(hw);
2372}
2373
2374void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
2375{
2376 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2377
2378 /* 0:Low, 1:High, 2:From Efuse. */
2379 rtlpcipriv->bt_coexist.reg_bt_iso = 2;
2380 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2381 rtlpcipriv->bt_coexist.reg_bt_sco = 3;
2382 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2383 rtlpcipriv->bt_coexist.reg_bt_sco = 0;
2384}
2385
2386
2387void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
2388{
2389 struct rtl_priv *rtlpriv = rtl_priv(hw);
2390 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2391 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2392
2393 u8 u1_tmp;
2394
2395 if (rtlpcipriv->bt_coexist.bt_coexistence &&
2396 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
2397 rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
2398
2399 if (rtlpcipriv->bt_coexist.bt_ant_isolation)
2400 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2401
2402 u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
2403 BIT_OFFSET_LEN_MASK_32(0, 1);
2404 u1_tmp = u1_tmp |
2405 ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
2406 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
2407 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
2408 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
2409 rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2410
2411 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2412 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2413 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2414
2415 /* Config to 1T1R. */
2416 if (rtlphy->rf_type == RF_1T1R) {
2417 u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2418 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2419 rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2420
2421 u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2422 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2423 rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2424 }
2425 }
2426}
2427
2428void rtl92ce_suspend(struct ieee80211_hw *hw)
2429{
2430}
2431
2432void rtl92ce_resume(struct ieee80211_hw *hw)
2433{
2434}