blob: 3795ac6dae229b212559b37e369d638463c9b713 [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
Bruce Allane921eb12012-11-28 09:28:37 +000029/* 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070030 * 82562G-2 10/100 Network Connection
31 * 82562GT 10/100 Network Connection
32 * 82562GT-2 10/100 Network Connection
33 * 82562V 10/100 Network Connection
34 * 82562V-2 10/100 Network Connection
35 * 82566DC-2 Gigabit Network Connection
36 * 82566DC Gigabit Network Connection
37 * 82566DM-2 Gigabit Network Connection
38 * 82566DM Gigabit Network Connection
39 * 82566MC Gigabit Network Connection
40 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070041 * 82567LM Gigabit Network Connection
42 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080043 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070044 * 82567LM-2 Gigabit Network Connection
45 * 82567LF-2 Gigabit Network Connection
46 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070047 * 82567LF-3 Gigabit Network Connection
48 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070049 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000050 * 82577LM Gigabit Network Connection
51 * 82577LC Gigabit Network Connection
52 * 82578DM Gigabit Network Connection
53 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000054 * 82579LM Gigabit Network Connection
55 * 82579V Gigabit Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070056 */
57
Auke Kokbc7f75f2007-09-17 12:30:59 -070058#include "e1000.h"
59
60#define ICH_FLASH_GFPREG 0x0000
61#define ICH_FLASH_HSFSTS 0x0004
62#define ICH_FLASH_HSFCTL 0x0006
63#define ICH_FLASH_FADDR 0x0008
64#define ICH_FLASH_FDATA0 0x0010
Bruce Allan4a770352008-10-01 17:18:35 -070065#define ICH_FLASH_PR0 0x0074
Auke Kokbc7f75f2007-09-17 12:30:59 -070066
67#define ICH_FLASH_READ_COMMAND_TIMEOUT 500
68#define ICH_FLASH_WRITE_COMMAND_TIMEOUT 500
69#define ICH_FLASH_ERASE_COMMAND_TIMEOUT 3000000
70#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
71#define ICH_FLASH_CYCLE_REPEAT_COUNT 10
72
73#define ICH_CYCLE_READ 0
74#define ICH_CYCLE_WRITE 2
75#define ICH_CYCLE_ERASE 3
76
77#define FLASH_GFPREG_BASE_MASK 0x1FFF
78#define FLASH_SECTOR_ADDR_SHIFT 12
79
80#define ICH_FLASH_SEG_SIZE_256 256
81#define ICH_FLASH_SEG_SIZE_4K 4096
82#define ICH_FLASH_SEG_SIZE_8K 8192
83#define ICH_FLASH_SEG_SIZE_64K 65536
84
85
86#define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
Bruce Allan6dfaa762010-05-05 22:00:06 +000087/* FW established a valid mode */
88#define E1000_ICH_FWSM_FW_VALID 0x00008000
Auke Kokbc7f75f2007-09-17 12:30:59 -070089
90#define E1000_ICH_MNG_IAMT_MODE 0x2
91
92#define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
93 (ID_LED_DEF1_OFF2 << 8) | \
94 (ID_LED_DEF1_ON2 << 4) | \
95 (ID_LED_DEF1_DEF2))
96
97#define E1000_ICH_NVM_SIG_WORD 0x13
98#define E1000_ICH_NVM_SIG_MASK 0xC000
Bruce Allane2434552008-11-21 17:02:41 -080099#define E1000_ICH_NVM_VALID_SIG_MASK 0xC0
100#define E1000_ICH_NVM_SIG_VALUE 0x80
Auke Kokbc7f75f2007-09-17 12:30:59 -0700101
102#define E1000_ICH8_LAN_INIT_TIMEOUT 1500
103
104#define E1000_FEXTNVM_SW_CONFIG 1
105#define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* Bit redefined for ICH8M :/ */
106
Bruce Allan62bc8132012-03-20 03:47:57 +0000107#define E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK 0x0C000000
108#define E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC 0x08000000
109
Bruce Allan831bd2e2010-09-22 17:16:18 +0000110#define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
111#define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
112#define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
113
Auke Kokbc7f75f2007-09-17 12:30:59 -0700114#define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
115
116#define E1000_ICH_RAR_ENTRIES 7
Bruce Allan69e1e012012-04-14 03:28:50 +0000117#define E1000_PCH2_RAR_ENTRIES 5 /* RAR[0], SHRA[0-3] */
Bruce Allan2fbe4522012-04-19 03:21:47 +0000118#define E1000_PCH_LPT_RAR_ENTRIES 12 /* RAR[0], SHRA[0-10] */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700119
120#define PHY_PAGE_SHIFT 5
121#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
122 ((reg) & MAX_PHY_REG_ADDRESS))
123#define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
124#define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
125
126#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
127#define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
128#define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
129
Bruce Allana4f58f52009-06-02 11:29:18 +0000130#define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
131
Bruce Allan53ac5a82009-10-26 11:23:06 +0000132#define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in milliseconds */
133
Bruce Allan2fbe4522012-04-19 03:21:47 +0000134/* SMBus Control Phy Register */
135#define CV_SMB_CTRL PHY_REG(769, 23)
136#define CV_SMB_CTRL_FORCE_SMBUS 0x0001
137
Bruce Allanf523d212009-10-29 13:45:45 +0000138/* SMBus Address Phy Register */
139#define HV_SMB_ADDR PHY_REG(768, 26)
Bruce Allan8395ae82010-09-22 17:15:08 +0000140#define HV_SMB_ADDR_MASK 0x007F
Bruce Allanf523d212009-10-29 13:45:45 +0000141#define HV_SMB_ADDR_PEC_EN 0x0200
142#define HV_SMB_ADDR_VALID 0x0080
Bruce Allan2fbe4522012-04-19 03:21:47 +0000143#define HV_SMB_ADDR_FREQ_MASK 0x1100
144#define HV_SMB_ADDR_FREQ_LOW_SHIFT 8
145#define HV_SMB_ADDR_FREQ_HIGH_SHIFT 12
Bruce Allanf523d212009-10-29 13:45:45 +0000146
Bruce Alland3738bb2010-06-16 13:27:28 +0000147/* PHY Power Management Control */
148#define HV_PM_CTRL PHY_REG(770, 17)
Bruce Allan36ceeb42012-03-20 03:47:47 +0000149#define HV_PM_CTRL_PLL_STOP_IN_K1_GIGA 0x100
Bruce Alland3738bb2010-06-16 13:27:28 +0000150
Bruce Allan2fbe4522012-04-19 03:21:47 +0000151/* Intel Rapid Start Technology Support */
Bruce Allan6d7407b2012-05-10 02:51:17 +0000152#define I217_PROXY_CTRL BM_PHY_REG(BM_WUC_PAGE, 70)
Bruce Allan2fbe4522012-04-19 03:21:47 +0000153#define I217_PROXY_CTRL_AUTO_DISABLE 0x0080
154#define I217_SxCTRL PHY_REG(BM_PORT_CTRL_PAGE, 28)
Bruce Allan6d7407b2012-05-10 02:51:17 +0000155#define I217_SxCTRL_ENABLE_LPI_RESET 0x1000
Bruce Allan2fbe4522012-04-19 03:21:47 +0000156#define I217_CGFREG PHY_REG(772, 29)
Bruce Allan6d7407b2012-05-10 02:51:17 +0000157#define I217_CGFREG_ENABLE_MTA_RESET 0x0002
Bruce Allan2fbe4522012-04-19 03:21:47 +0000158#define I217_MEMPWR PHY_REG(772, 26)
Bruce Allan6d7407b2012-05-10 02:51:17 +0000159#define I217_MEMPWR_DISABLE_SMB_RELEASE 0x0010
Bruce Allan1effb452011-02-25 06:58:03 +0000160
Bruce Allanf523d212009-10-29 13:45:45 +0000161/* Strapping Option Register - RO */
162#define E1000_STRAP 0x0000C
163#define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
164#define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
Bruce Allan2fbe4522012-04-19 03:21:47 +0000165#define E1000_STRAP_SMT_FREQ_MASK 0x00003000
166#define E1000_STRAP_SMT_FREQ_SHIFT 12
Bruce Allanf523d212009-10-29 13:45:45 +0000167
Bruce Allanfa2ce132009-10-26 11:23:25 +0000168/* OEM Bits Phy Register */
169#define HV_OEM_BITS PHY_REG(768, 25)
170#define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
Bruce Allanf523d212009-10-29 13:45:45 +0000171#define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
Bruce Allanfa2ce132009-10-26 11:23:25 +0000172#define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
173
Bruce Allan1d5846b2009-10-29 13:46:05 +0000174#define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
175#define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
176
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000177/* KMRN Mode Control */
178#define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
179#define HV_KMRN_MDIO_SLOW 0x0400
180
Bruce Allan1d2101a72011-07-22 06:21:56 +0000181/* KMRN FIFO Control and Status */
182#define HV_KMRN_FIFO_CTRLSTA PHY_REG(770, 16)
183#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK 0x7000
184#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT 12
185
Auke Kokbc7f75f2007-09-17 12:30:59 -0700186/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
187/* Offset 04h HSFSTS */
188union ich8_hws_flash_status {
189 struct ich8_hsfsts {
190 u16 flcdone :1; /* bit 0 Flash Cycle Done */
191 u16 flcerr :1; /* bit 1 Flash Cycle Error */
192 u16 dael :1; /* bit 2 Direct Access error Log */
193 u16 berasesz :2; /* bit 4:3 Sector Erase Size */
194 u16 flcinprog :1; /* bit 5 flash cycle in Progress */
195 u16 reserved1 :2; /* bit 13:6 Reserved */
196 u16 reserved2 :6; /* bit 13:6 Reserved */
197 u16 fldesvalid :1; /* bit 14 Flash Descriptor Valid */
198 u16 flockdn :1; /* bit 15 Flash Config Lock-Down */
199 } hsf_status;
200 u16 regval;
201};
202
203/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
204/* Offset 06h FLCTL */
205union ich8_hws_flash_ctrl {
206 struct ich8_hsflctl {
207 u16 flcgo :1; /* 0 Flash Cycle Go */
208 u16 flcycle :2; /* 2:1 Flash Cycle */
209 u16 reserved :5; /* 7:3 Reserved */
210 u16 fldbcount :2; /* 9:8 Flash Data Byte Count */
211 u16 flockdn :6; /* 15:10 Reserved */
212 } hsf_ctrl;
213 u16 regval;
214};
215
216/* ICH Flash Region Access Permissions */
217union ich8_hws_flash_regacc {
218 struct ich8_flracc {
219 u32 grra :8; /* 0:7 GbE region Read Access */
220 u32 grwa :8; /* 8:15 GbE region Write Access */
221 u32 gmrag :8; /* 23:16 GbE Master Read Access Grant */
222 u32 gmwag :8; /* 31:24 GbE Master Write Access Grant */
223 } hsf_flregacc;
224 u16 regval;
225};
226
Bruce Allan4a770352008-10-01 17:18:35 -0700227/* ICH Flash Protected Region */
228union ich8_flash_protected_range {
229 struct ich8_pr {
230 u32 base:13; /* 0:12 Protected Range Base */
231 u32 reserved1:2; /* 13:14 Reserved */
232 u32 rpe:1; /* 15 Read Protection Enable */
233 u32 limit:13; /* 16:28 Protected Range Limit */
234 u32 reserved2:2; /* 29:30 Reserved */
235 u32 wpe:1; /* 31 Write Protection Enable */
236 } range;
237 u32 regval;
238};
239
Auke Kokbc7f75f2007-09-17 12:30:59 -0700240static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
241static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700242static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
243static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
244 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700245static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
246 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700247static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
248 u16 *data);
249static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
250 u8 size, u16 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700251static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000252static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
253static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
254static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
255static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
256static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
257static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
258static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
259static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000260static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000261static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000262static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1f96012d2013-01-05 03:06:54 +0000263static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000264static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000265static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
266static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
Bruce Allan69e1e012012-04-14 03:28:50 +0000267static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000268static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000269static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000270static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700271
272static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
273{
274 return readw(hw->flash_address + reg);
275}
276
277static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
278{
279 return readl(hw->flash_address + reg);
280}
281
282static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
283{
284 writew(val, hw->flash_address + reg);
285}
286
287static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
288{
289 writel(val, hw->flash_address + reg);
290}
291
292#define er16flash(reg) __er16flash(hw, (reg))
293#define er32flash(reg) __er32flash(hw, (reg))
Bruce Allan0e15df42012-01-31 06:37:11 +0000294#define ew16flash(reg, val) __ew16flash(hw, (reg), (val))
295#define ew32flash(reg, val) __ew32flash(hw, (reg), (val))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700296
Bruce Allancb17aab2012-04-13 03:16:22 +0000297/**
298 * e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
299 * @hw: pointer to the HW structure
300 *
301 * Test access to the PHY registers by reading the PHY ID registers. If
302 * the PHY ID is already known (e.g. resume path) compare it with known ID,
303 * otherwise assume the read PHY ID is correct if it is valid.
304 *
305 * Assumes the sw/fw/hw semaphore is already acquired.
306 **/
307static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
Bruce Allan99730e42011-05-13 07:19:48 +0000308{
Bruce Allana52359b2012-07-14 04:23:58 +0000309 u16 phy_reg = 0;
310 u32 phy_id = 0;
311 s32 ret_val;
312 u16 retry_count;
Bruce Allan99730e42011-05-13 07:19:48 +0000313
Bruce Allana52359b2012-07-14 04:23:58 +0000314 for (retry_count = 0; retry_count < 2; retry_count++) {
315 ret_val = e1e_rphy_locked(hw, PHY_ID1, &phy_reg);
316 if (ret_val || (phy_reg == 0xFFFF))
317 continue;
318 phy_id = (u32)(phy_reg << 16);
319
320 ret_val = e1e_rphy_locked(hw, PHY_ID2, &phy_reg);
321 if (ret_val || (phy_reg == 0xFFFF)) {
322 phy_id = 0;
323 continue;
324 }
325 phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
326 break;
327 }
Bruce Allan62bc8132012-03-20 03:47:57 +0000328
Bruce Allancb17aab2012-04-13 03:16:22 +0000329 if (hw->phy.id) {
330 if (hw->phy.id == phy_id)
331 return true;
Bruce Allana52359b2012-07-14 04:23:58 +0000332 } else if (phy_id) {
333 hw->phy.id = phy_id;
334 hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
Bruce Allancb17aab2012-04-13 03:16:22 +0000335 return true;
336 }
337
Bruce Allane921eb12012-11-28 09:28:37 +0000338 /* In case the PHY needs to be in mdio slow mode,
Bruce Allana52359b2012-07-14 04:23:58 +0000339 * set slow mode and try to get the PHY id again.
340 */
341 hw->phy.ops.release(hw);
342 ret_val = e1000_set_mdio_slow_mode_hv(hw);
343 if (!ret_val)
344 ret_val = e1000e_get_phy_id(hw);
345 hw->phy.ops.acquire(hw);
346
347 return !ret_val;
Bruce Allancb17aab2012-04-13 03:16:22 +0000348}
349
350/**
351 * e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
352 * @hw: pointer to the HW structure
353 *
354 * Workarounds/flow necessary for PHY initialization during driver load
355 * and resume paths.
356 **/
357static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
358{
359 u32 mac_reg, fwsm = er32(FWSM);
360 s32 ret_val;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000361 u16 phy_reg;
Bruce Allancb17aab2012-04-13 03:16:22 +0000362
Bruce Allan6e928b72012-12-12 04:45:51 +0000363 /* Gate automatic PHY configuration by hardware on managed and
364 * non-managed 82579 and newer adapters.
365 */
366 e1000_gate_hw_phy_config_ich8lan(hw, true);
367
Bruce Allancb17aab2012-04-13 03:16:22 +0000368 ret_val = hw->phy.ops.acquire(hw);
369 if (ret_val) {
370 e_dbg("Failed to initialize PHY flow\n");
Bruce Allan6e928b72012-12-12 04:45:51 +0000371 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000372 }
373
Bruce Allane921eb12012-11-28 09:28:37 +0000374 /* The MAC-PHY interconnect may be in SMBus mode. If the PHY is
Bruce Allancb17aab2012-04-13 03:16:22 +0000375 * inaccessible and resetting the PHY is not blocked, toggle the
376 * LANPHYPC Value bit to force the interconnect to PCIe mode.
377 */
378 switch (hw->mac.type) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000379 case e1000_pch_lpt:
380 if (e1000_phy_is_accessible_pchlan(hw))
381 break;
382
Bruce Allane921eb12012-11-28 09:28:37 +0000383 /* Before toggling LANPHYPC, see if PHY is accessible by
Bruce Allan2fbe4522012-04-19 03:21:47 +0000384 * forcing MAC to SMBus mode first.
385 */
386 mac_reg = er32(CTRL_EXT);
387 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
388 ew32(CTRL_EXT, mac_reg);
389
390 /* fall-through */
Bruce Allancb17aab2012-04-13 03:16:22 +0000391 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000392 if (e1000_phy_is_accessible_pchlan(hw)) {
393 if (hw->mac.type == e1000_pch_lpt) {
394 /* Unforce SMBus mode in PHY */
395 e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
396 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
397 e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);
398
399 /* Unforce SMBus mode in MAC */
400 mac_reg = er32(CTRL_EXT);
401 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
402 ew32(CTRL_EXT, mac_reg);
403 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000404 break;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000405 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000406
407 /* fall-through */
408 case e1000_pchlan:
409 if ((hw->mac.type == e1000_pchlan) &&
410 (fwsm & E1000_ICH_FWSM_FW_VALID))
411 break;
412
413 if (hw->phy.ops.check_reset_block(hw)) {
414 e_dbg("Required LANPHYPC toggle blocked by ME\n");
415 break;
416 }
417
418 e_dbg("Toggling LANPHYPC\n");
419
420 /* Set Phy Config Counter to 50msec */
421 mac_reg = er32(FEXTNVM3);
422 mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
423 mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
424 ew32(FEXTNVM3, mac_reg);
425
Bruce Allan4e035102013-01-04 09:53:19 +0000426 if (hw->mac.type == e1000_pch_lpt) {
427 /* Toggling LANPHYPC brings the PHY out of SMBus mode
428 * So ensure that the MAC is also out of SMBus mode
429 */
430 mac_reg = er32(CTRL_EXT);
431 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
432 ew32(CTRL_EXT, mac_reg);
433 }
434
Bruce Allancb17aab2012-04-13 03:16:22 +0000435 /* Toggle LANPHYPC Value bit */
436 mac_reg = er32(CTRL);
437 mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
438 mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
439 ew32(CTRL, mac_reg);
440 e1e_flush();
441 udelay(10);
442 mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
443 ew32(CTRL, mac_reg);
444 e1e_flush();
Bruce Allan2fbe4522012-04-19 03:21:47 +0000445 if (hw->mac.type < e1000_pch_lpt) {
446 msleep(50);
447 } else {
448 u16 count = 20;
449 do {
450 usleep_range(5000, 10000);
451 } while (!(er32(CTRL_EXT) &
452 E1000_CTRL_EXT_LPCD) && count--);
453 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000454 break;
455 default:
456 break;
457 }
458
459 hw->phy.ops.release(hw);
460
Bruce Allane921eb12012-11-28 09:28:37 +0000461 /* Reset the PHY before any access to it. Doing so, ensures
Bruce Allancb17aab2012-04-13 03:16:22 +0000462 * that the PHY is in a known good state before we read/write
463 * PHY registers. The generic reset is sufficient here,
464 * because we haven't determined the PHY type yet.
465 */
466 ret_val = e1000e_phy_hw_reset_generic(hw);
467
Bruce Allan6e928b72012-12-12 04:45:51 +0000468out:
Bruce Allancb17aab2012-04-13 03:16:22 +0000469 /* Ungate automatic PHY configuration on non-managed 82579 */
470 if ((hw->mac.type == e1000_pch2lan) &&
471 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
472 usleep_range(10000, 20000);
473 e1000_gate_hw_phy_config_ich8lan(hw, false);
474 }
475
476 return ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +0000477}
478
Auke Kokbc7f75f2007-09-17 12:30:59 -0700479/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000480 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
481 * @hw: pointer to the HW structure
482 *
483 * Initialize family-specific PHY parameters and function pointers.
484 **/
485static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
486{
487 struct e1000_phy_info *phy = &hw->phy;
488 s32 ret_val = 0;
489
490 phy->addr = 1;
491 phy->reset_delay_us = 100;
492
Bruce Allan2b6b1682011-05-13 07:20:09 +0000493 phy->ops.set_page = e1000_set_page_igp;
Bruce Allan94d81862009-11-20 23:25:26 +0000494 phy->ops.read_reg = e1000_read_phy_reg_hv;
495 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000496 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
Bruce Allanfa2ce132009-10-26 11:23:25 +0000497 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
498 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
Bruce Allan94d81862009-11-20 23:25:26 +0000499 phy->ops.write_reg = e1000_write_phy_reg_hv;
500 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000501 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
Bruce Allan17f208d2009-12-01 15:47:22 +0000502 phy->ops.power_up = e1000_power_up_phy_copper;
503 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000504 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
505
506 phy->id = e1000_phy_unknown;
Bruce Allancb17aab2012-04-13 03:16:22 +0000507
508 ret_val = e1000_init_phy_workarounds_pchlan(hw);
509 if (ret_val)
510 return ret_val;
511
512 if (phy->id == e1000_phy_unknown)
513 switch (hw->mac.type) {
514 default:
515 ret_val = e1000e_get_phy_id(hw);
516 if (ret_val)
517 return ret_val;
518 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
519 break;
520 /* fall-through */
521 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000522 case e1000_pch_lpt:
Bruce Allane921eb12012-11-28 09:28:37 +0000523 /* In case the PHY needs to be in mdio slow mode,
Bruce Allancb17aab2012-04-13 03:16:22 +0000524 * set slow mode and try to get the PHY id again.
525 */
526 ret_val = e1000_set_mdio_slow_mode_hv(hw);
527 if (ret_val)
528 return ret_val;
529 ret_val = e1000e_get_phy_id(hw);
530 if (ret_val)
531 return ret_val;
Bruce Allan664dc872010-11-24 06:01:46 +0000532 break;
Bruce Allancb17aab2012-04-13 03:16:22 +0000533 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000534 phy->type = e1000e_get_phy_type_from_id(phy->id);
535
Bruce Allan0be84012009-12-02 17:03:18 +0000536 switch (phy->type) {
537 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000538 case e1000_phy_82579:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000539 case e1000_phy_i217:
Bruce Allana4f58f52009-06-02 11:29:18 +0000540 phy->ops.check_polarity = e1000_check_polarity_82577;
541 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000542 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000543 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000544 phy->ops.get_info = e1000_get_phy_info_82577;
545 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000546 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000547 case e1000_phy_82578:
548 phy->ops.check_polarity = e1000_check_polarity_m88;
549 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
550 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
551 phy->ops.get_info = e1000e_get_phy_info_m88;
552 break;
553 default:
554 ret_val = -E1000_ERR_PHY;
555 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000556 }
557
558 return ret_val;
559}
560
561/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700562 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
563 * @hw: pointer to the HW structure
564 *
565 * Initialize family-specific PHY parameters and function pointers.
566 **/
567static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
568{
569 struct e1000_phy_info *phy = &hw->phy;
570 s32 ret_val;
571 u16 i = 0;
572
573 phy->addr = 1;
574 phy->reset_delay_us = 100;
575
Bruce Allan17f208d2009-12-01 15:47:22 +0000576 phy->ops.power_up = e1000_power_up_phy_copper;
577 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
578
Bruce Allane921eb12012-11-28 09:28:37 +0000579 /* We may need to do this twice - once for IGP and if that fails,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700580 * we'll set BM func pointers and try again
581 */
582 ret_val = e1000e_determine_phy_address(hw);
583 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000584 phy->ops.write_reg = e1000e_write_phy_reg_bm;
585 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700586 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000587 if (ret_val) {
588 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700589 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000590 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700591 }
592
Auke Kokbc7f75f2007-09-17 12:30:59 -0700593 phy->id = 0;
594 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
595 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000596 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700597 ret_val = e1000e_get_phy_id(hw);
598 if (ret_val)
599 return ret_val;
600 }
601
602 /* Verify phy id */
603 switch (phy->id) {
604 case IGP03E1000_E_PHY_ID:
605 phy->type = e1000_phy_igp_3;
606 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000607 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
608 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000609 phy->ops.get_info = e1000e_get_phy_info_igp;
610 phy->ops.check_polarity = e1000_check_polarity_igp;
611 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700612 break;
613 case IFE_E_PHY_ID:
614 case IFE_PLUS_E_PHY_ID:
615 case IFE_C_E_PHY_ID:
616 phy->type = e1000_phy_ife;
617 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000618 phy->ops.get_info = e1000_get_phy_info_ife;
619 phy->ops.check_polarity = e1000_check_polarity_ife;
620 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700621 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700622 case BME1000_E_PHY_ID:
623 phy->type = e1000_phy_bm;
624 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000625 phy->ops.read_reg = e1000e_read_phy_reg_bm;
626 phy->ops.write_reg = e1000e_write_phy_reg_bm;
627 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000628 phy->ops.get_info = e1000e_get_phy_info_m88;
629 phy->ops.check_polarity = e1000_check_polarity_m88;
630 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700631 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700632 default:
633 return -E1000_ERR_PHY;
634 break;
635 }
636
637 return 0;
638}
639
640/**
641 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
642 * @hw: pointer to the HW structure
643 *
644 * Initialize family-specific NVM parameters and function
645 * pointers.
646 **/
647static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
648{
649 struct e1000_nvm_info *nvm = &hw->nvm;
650 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000651 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700652 u16 i;
653
Bruce Allanad680762008-03-28 09:15:03 -0700654 /* Can't read flash registers if the register set isn't mapped. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700655 if (!hw->flash_address) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000656 e_dbg("ERROR: Flash registers not mapped\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700657 return -E1000_ERR_CONFIG;
658 }
659
660 nvm->type = e1000_nvm_flash_sw;
661
662 gfpreg = er32flash(ICH_FLASH_GFPREG);
663
Bruce Allane921eb12012-11-28 09:28:37 +0000664 /* sector_X_addr is a "sector"-aligned address (4096 bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700665 * Add 1 to sector_end_addr since this sector is included in
Bruce Allanad680762008-03-28 09:15:03 -0700666 * the overall size.
667 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700668 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
669 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
670
671 /* flash_base_addr is byte-aligned */
672 nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;
673
Bruce Allane921eb12012-11-28 09:28:37 +0000674 /* find total size of the NVM, then cut in half since the total
Bruce Allanad680762008-03-28 09:15:03 -0700675 * size represents two separate NVM banks.
676 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700677 nvm->flash_bank_size = (sector_end_addr - sector_base_addr)
678 << FLASH_SECTOR_ADDR_SHIFT;
679 nvm->flash_bank_size /= 2;
680 /* Adjust to word count */
681 nvm->flash_bank_size /= sizeof(u16);
682
683 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
684
685 /* Clear shadow ram */
686 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000687 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700688 dev_spec->shadow_ram[i].value = 0xFFFF;
689 }
690
691 return 0;
692}
693
694/**
695 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
696 * @hw: pointer to the HW structure
697 *
698 * Initialize family-specific MAC parameters and function
699 * pointers.
700 **/
Bruce Allanec34c172012-02-01 10:53:05 +0000701static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700702{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700703 struct e1000_mac_info *mac = &hw->mac;
704
705 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700706 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700707
708 /* Set mta register count */
709 mac->mta_reg_count = 32;
710 /* Set rar entry count */
711 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
712 if (mac->type == e1000_ich8lan)
713 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000714 /* FWSM register */
715 mac->has_fwsm = true;
716 /* ARC subsystem not supported */
717 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000718 /* Adaptive IFS supported */
719 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700720
Bruce Allan2fbe4522012-04-19 03:21:47 +0000721 /* LED and other operations */
Bruce Allana4f58f52009-06-02 11:29:18 +0000722 switch (mac->type) {
723 case e1000_ich8lan:
724 case e1000_ich9lan:
725 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000726 /* check management mode */
727 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000728 /* ID LED init */
Bruce Alland1964eb2012-02-22 09:02:21 +0000729 mac->ops.id_led_init = e1000e_id_led_init_generic;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000730 /* blink LED */
731 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000732 /* setup LED */
733 mac->ops.setup_led = e1000e_setup_led_generic;
734 /* cleanup LED */
735 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
736 /* turn on/off LED */
737 mac->ops.led_on = e1000_led_on_ich8lan;
738 mac->ops.led_off = e1000_led_off_ich8lan;
739 break;
Bruce Alland3738bb2010-06-16 13:27:28 +0000740 case e1000_pch2lan:
Bruce Allan69e1e012012-04-14 03:28:50 +0000741 mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
742 mac->ops.rar_set = e1000_rar_set_pch2lan;
743 /* fall-through */
Bruce Allan2fbe4522012-04-19 03:21:47 +0000744 case e1000_pch_lpt:
Bruce Allan69e1e012012-04-14 03:28:50 +0000745 case e1000_pchlan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000746 /* check management mode */
747 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000748 /* ID LED init */
749 mac->ops.id_led_init = e1000_id_led_init_pchlan;
750 /* setup LED */
751 mac->ops.setup_led = e1000_setup_led_pchlan;
752 /* cleanup LED */
753 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
754 /* turn on/off LED */
755 mac->ops.led_on = e1000_led_on_pchlan;
756 mac->ops.led_off = e1000_led_off_pchlan;
757 break;
758 default:
759 break;
760 }
761
Bruce Allan2fbe4522012-04-19 03:21:47 +0000762 if (mac->type == e1000_pch_lpt) {
763 mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
764 mac->ops.rar_set = e1000_rar_set_pch_lpt;
765 }
766
Auke Kokbc7f75f2007-09-17 12:30:59 -0700767 /* Enable PCS Lock-loss workaround for ICH8 */
768 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000769 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700770
771 return 0;
772}
773
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000774/**
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000775 * __e1000_access_emi_reg_locked - Read/write EMI register
776 * @hw: pointer to the HW structure
777 * @addr: EMI address to program
778 * @data: pointer to value to read/write from/to the EMI address
779 * @read: boolean flag to indicate read or write
780 *
781 * This helper function assumes the SW/FW/HW Semaphore is already acquired.
782 **/
783static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
784 u16 *data, bool read)
785{
786 s32 ret_val = 0;
787
788 ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
789 if (ret_val)
790 return ret_val;
791
792 if (read)
793 ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
794 else
795 ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);
796
797 return ret_val;
798}
799
800/**
801 * e1000_read_emi_reg_locked - Read Extended Management Interface register
802 * @hw: pointer to the HW structure
803 * @addr: EMI address to program
804 * @data: value to be read from the EMI address
805 *
806 * Assumes the SW/FW/HW Semaphore is already acquired.
807 **/
Bruce Allan203e4152012-12-05 08:40:59 +0000808s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000809{
810 return __e1000_access_emi_reg_locked(hw, addr, data, true);
811}
812
813/**
814 * e1000_write_emi_reg_locked - Write Extended Management Interface register
815 * @hw: pointer to the HW structure
816 * @addr: EMI address to program
817 * @data: value to be written to the EMI address
818 *
819 * Assumes the SW/FW/HW Semaphore is already acquired.
820 **/
821static s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
822{
823 return __e1000_access_emi_reg_locked(hw, addr, &data, false);
824}
825
826/**
Bruce Allane52997f2010-06-16 13:27:49 +0000827 * e1000_set_eee_pchlan - Enable/disable EEE support
828 * @hw: pointer to the HW structure
829 *
Bruce Allan3d4d5752012-12-05 06:26:08 +0000830 * Enable/disable EEE based on setting in dev_spec structure, the duplex of
831 * the link and the EEE capabilities of the link partner. The LPI Control
832 * register bits will remain set only if/when link is up.
Bruce Allane52997f2010-06-16 13:27:49 +0000833 **/
834static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
835{
Bruce Allan2fbe4522012-04-19 03:21:47 +0000836 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan3d4d5752012-12-05 06:26:08 +0000837 s32 ret_val;
838 u16 lpi_ctrl;
Bruce Allane52997f2010-06-16 13:27:49 +0000839
Bruce Allan2fbe4522012-04-19 03:21:47 +0000840 if ((hw->phy.type != e1000_phy_82579) &&
841 (hw->phy.type != e1000_phy_i217))
Bruce Allan5015e532012-02-08 02:55:56 +0000842 return 0;
Bruce Allane52997f2010-06-16 13:27:49 +0000843
Bruce Allan3d4d5752012-12-05 06:26:08 +0000844 ret_val = hw->phy.ops.acquire(hw);
Bruce Allane52997f2010-06-16 13:27:49 +0000845 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000846 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000847
Bruce Allan3d4d5752012-12-05 06:26:08 +0000848 ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000849 if (ret_val)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000850 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000851
Bruce Allan3d4d5752012-12-05 06:26:08 +0000852 /* Clear bits that enable EEE in various speeds */
853 lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;
854
855 /* Enable EEE if not disabled by user */
856 if (!dev_spec->eee_disable) {
857 u16 lpa, pcs_status, data;
858
Bruce Allan2fbe4522012-04-19 03:21:47 +0000859 /* Save off link partner's EEE ability */
Bruce Allan3d4d5752012-12-05 06:26:08 +0000860 switch (hw->phy.type) {
861 case e1000_phy_82579:
862 lpa = I82579_EEE_LP_ABILITY;
863 pcs_status = I82579_EEE_PCS_STATUS;
864 break;
865 case e1000_phy_i217:
866 lpa = I217_EEE_LP_ABILITY;
867 pcs_status = I217_EEE_PCS_STATUS;
868 break;
869 default:
870 ret_val = -E1000_ERR_PHY;
871 goto release;
872 }
873 ret_val = e1000_read_emi_reg_locked(hw, lpa,
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000874 &dev_spec->eee_lp_ability);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000875 if (ret_val)
876 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000877
Bruce Allan3d4d5752012-12-05 06:26:08 +0000878 /* Enable EEE only for speeds in which the link partner is
879 * EEE capable.
Bruce Allan2fbe4522012-04-19 03:21:47 +0000880 */
Bruce Allan3d4d5752012-12-05 06:26:08 +0000881 if (dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
882 lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
883
884 if (dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
885 e1e_rphy_locked(hw, PHY_LP_ABILITY, &data);
886 if (data & NWAY_LPAR_100TX_FD_CAPS)
887 lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
888 else
889 /* EEE is not supported in 100Half, so ignore
890 * partner's EEE in 100 ability if full-duplex
891 * is not advertised.
892 */
893 dev_spec->eee_lp_ability &=
894 ~I82579_EEE_100_SUPPORTED;
895 }
896
897 /* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
898 ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
899 if (ret_val)
900 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000901 }
902
Bruce Allan3d4d5752012-12-05 06:26:08 +0000903 ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
904release:
905 hw->phy.ops.release(hw);
906
907 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000908}
909
910/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000911 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
912 * @hw: pointer to the HW structure
913 *
914 * Checks to see of the link status of the hardware has changed. If a
915 * change in link status has been detected, then we read the PHY registers
916 * to get the current speed/duplex if link exists.
917 **/
918static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
919{
920 struct e1000_mac_info *mac = &hw->mac;
921 s32 ret_val;
922 bool link;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000923 u16 phy_reg;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000924
Bruce Allane921eb12012-11-28 09:28:37 +0000925 /* We only want to go out to the PHY registers to see if Auto-Neg
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000926 * has completed and/or if our link status has changed. The
927 * get_link_status flag is set upon receiving a Link Status
928 * Change or Rx Sequence Error interrupt.
929 */
Bruce Allan5015e532012-02-08 02:55:56 +0000930 if (!mac->get_link_status)
931 return 0;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000932
Bruce Allane921eb12012-11-28 09:28:37 +0000933 /* First we want to see if the MII Status Register reports
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000934 * link. If so, then we want to get the current speed/duplex
935 * of the PHY.
936 */
937 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
938 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000939 return ret_val;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000940
Bruce Allan1d5846b2009-10-29 13:46:05 +0000941 if (hw->mac.type == e1000_pchlan) {
942 ret_val = e1000_k1_gig_workaround_hv(hw, link);
943 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000944 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +0000945 }
946
Bruce Allan2fbe4522012-04-19 03:21:47 +0000947 /* Clear link partner's EEE ability */
948 hw->dev_spec.ich8lan.eee_lp_ability = 0;
949
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000950 if (!link)
Bruce Allan5015e532012-02-08 02:55:56 +0000951 return 0; /* No link detected */
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000952
953 mac->get_link_status = false;
954
Bruce Allan1d2101a72011-07-22 06:21:56 +0000955 switch (hw->mac.type) {
956 case e1000_pch2lan:
Bruce Allan831bd2e2010-09-22 17:16:18 +0000957 ret_val = e1000_k1_workaround_lv(hw);
958 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000959 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000960 /* fall-thru */
961 case e1000_pchlan:
962 if (hw->phy.type == e1000_phy_82578) {
963 ret_val = e1000_link_stall_workaround_hv(hw);
964 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000965 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000966 }
967
Bruce Allane921eb12012-11-28 09:28:37 +0000968 /* Workaround for PCHx parts in half-duplex:
Bruce Allan1d2101a72011-07-22 06:21:56 +0000969 * Set the number of preambles removed from the packet
970 * when it is passed from the PHY to the MAC to prevent
971 * the MAC from misinterpreting the packet type.
972 */
973 e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
974 phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;
975
976 if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
977 phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);
978
979 e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
980 break;
981 default:
982 break;
Bruce Allan831bd2e2010-09-22 17:16:18 +0000983 }
984
Bruce Allane921eb12012-11-28 09:28:37 +0000985 /* Check if there was DownShift, must be checked
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000986 * immediately after link-up
987 */
988 e1000e_check_downshift(hw);
989
Bruce Allane52997f2010-06-16 13:27:49 +0000990 /* Enable/Disable EEE after link up */
991 ret_val = e1000_set_eee_pchlan(hw);
992 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000993 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000994
Bruce Allane921eb12012-11-28 09:28:37 +0000995 /* If we are forcing speed/duplex, then we simply return since
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000996 * we have already determined whether we have link or not.
997 */
Bruce Allan5015e532012-02-08 02:55:56 +0000998 if (!mac->autoneg)
999 return -E1000_ERR_CONFIG;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001000
Bruce Allane921eb12012-11-28 09:28:37 +00001001 /* Auto-Neg is enabled. Auto Speed Detection takes care
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001002 * of MAC speed/duplex configuration. So we only need to
1003 * configure Collision Distance in the MAC.
1004 */
Bruce Allan57cde762012-02-22 09:02:58 +00001005 mac->ops.config_collision_dist(hw);
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001006
Bruce Allane921eb12012-11-28 09:28:37 +00001007 /* Configure Flow Control now that Auto-Neg has completed.
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001008 * First, we need to restore the desired flow control
1009 * settings because we may have had to re-autoneg with a
1010 * different link partner.
1011 */
1012 ret_val = e1000e_config_fc_after_link_up(hw);
1013 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001014 e_dbg("Error configuring flow control\n");
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001015
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001016 return ret_val;
1017}
1018
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07001019static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001020{
1021 struct e1000_hw *hw = &adapter->hw;
1022 s32 rc;
1023
Bruce Allanec34c172012-02-01 10:53:05 +00001024 rc = e1000_init_mac_params_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001025 if (rc)
1026 return rc;
1027
1028 rc = e1000_init_nvm_params_ich8lan(hw);
1029 if (rc)
1030 return rc;
1031
Bruce Alland3738bb2010-06-16 13:27:28 +00001032 switch (hw->mac.type) {
1033 case e1000_ich8lan:
1034 case e1000_ich9lan:
1035 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +00001036 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001037 break;
1038 case e1000_pchlan:
1039 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00001040 case e1000_pch_lpt:
Bruce Alland3738bb2010-06-16 13:27:28 +00001041 rc = e1000_init_phy_params_pchlan(hw);
1042 break;
1043 default:
1044 break;
1045 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001046 if (rc)
1047 return rc;
1048
Bruce Allane921eb12012-11-28 09:28:37 +00001049 /* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
Bruce Allan23e4f062011-02-25 07:44:51 +00001050 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
1051 */
1052 if ((adapter->hw.phy.type == e1000_phy_ife) ||
1053 ((adapter->hw.mac.type >= e1000_pch2lan) &&
1054 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +00001055 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
1056 adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +00001057
1058 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +00001059 }
1060
Auke Kokbc7f75f2007-09-17 12:30:59 -07001061 if ((adapter->hw.mac.type == e1000_ich8lan) &&
Bruce Allan462d5992011-09-30 08:07:11 +00001062 (adapter->hw.phy.type != e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001063 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
1064
Bruce Allanc6e7f512011-07-29 05:53:02 +00001065 /* Enable workaround for 82579 w/ ME enabled */
1066 if ((adapter->hw.mac.type == e1000_pch2lan) &&
1067 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
1068 adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;
1069
Bruce Allan5a86f282010-06-29 18:13:13 +00001070 /* Disable EEE by default until IEEE802.3az spec is finalized */
1071 if (adapter->flags2 & FLAG2_HAS_EEE)
1072 adapter->hw.dev_spec.ich8lan.eee_disable = true;
1073
Auke Kokbc7f75f2007-09-17 12:30:59 -07001074 return 0;
1075}
1076
Thomas Gleixner717d4382008-10-02 16:33:40 -07001077static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -07001078
Auke Kokbc7f75f2007-09-17 12:30:59 -07001079/**
Bruce Allanca15df52009-10-26 11:23:43 +00001080 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
1081 * @hw: pointer to the HW structure
1082 *
1083 * Acquires the mutex for performing NVM operations.
1084 **/
1085static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw *hw)
1086{
1087 mutex_lock(&nvm_mutex);
1088
1089 return 0;
1090}
1091
1092/**
1093 * e1000_release_nvm_ich8lan - Release NVM mutex
1094 * @hw: pointer to the HW structure
1095 *
1096 * Releases the mutex used while performing NVM operations.
1097 **/
1098static void e1000_release_nvm_ich8lan(struct e1000_hw *hw)
1099{
1100 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +00001101}
1102
Bruce Allanca15df52009-10-26 11:23:43 +00001103/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001104 * e1000_acquire_swflag_ich8lan - Acquire software control flag
1105 * @hw: pointer to the HW structure
1106 *
Bruce Allanca15df52009-10-26 11:23:43 +00001107 * Acquires the software control flag for performing PHY and select
1108 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001109 **/
1110static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
1111{
Bruce Allan373a88d2009-08-07 07:41:37 +00001112 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
1113 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001114
Bruce Allana90b4122011-10-07 03:50:38 +00001115 if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
1116 &hw->adapter->state)) {
Bruce Allan34c9ef82011-10-21 04:33:47 +00001117 e_dbg("contention for Phy access\n");
Bruce Allana90b4122011-10-07 03:50:38 +00001118 return -E1000_ERR_PHY;
1119 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001120
Auke Kokbc7f75f2007-09-17 12:30:59 -07001121 while (timeout) {
1122 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +00001123 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
1124 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001125
Auke Kokbc7f75f2007-09-17 12:30:59 -07001126 mdelay(1);
1127 timeout--;
1128 }
1129
1130 if (!timeout) {
Bruce Allana90b4122011-10-07 03:50:38 +00001131 e_dbg("SW has already locked the resource.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +00001132 ret_val = -E1000_ERR_CONFIG;
1133 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001134 }
1135
Bruce Allan53ac5a82009-10-26 11:23:06 +00001136 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +00001137
1138 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
1139 ew32(EXTCNF_CTRL, extcnf_ctrl);
1140
1141 while (timeout) {
1142 extcnf_ctrl = er32(EXTCNF_CTRL);
1143 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
1144 break;
1145
1146 mdelay(1);
1147 timeout--;
1148 }
1149
1150 if (!timeout) {
Bruce Allan434f1392011-12-16 00:46:54 +00001151 e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
Bruce Allana90b4122011-10-07 03:50:38 +00001152 er32(FWSM), extcnf_ctrl);
Bruce Allan373a88d2009-08-07 07:41:37 +00001153 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1154 ew32(EXTCNF_CTRL, extcnf_ctrl);
1155 ret_val = -E1000_ERR_CONFIG;
1156 goto out;
1157 }
1158
1159out:
1160 if (ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00001161 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Bruce Allan373a88d2009-08-07 07:41:37 +00001162
1163 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001164}
1165
1166/**
1167 * e1000_release_swflag_ich8lan - Release software control flag
1168 * @hw: pointer to the HW structure
1169 *
Bruce Allanca15df52009-10-26 11:23:43 +00001170 * Releases the software control flag for performing PHY and select
1171 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001172 **/
1173static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
1174{
1175 u32 extcnf_ctrl;
1176
1177 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +00001178
1179 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
1180 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1181 ew32(EXTCNF_CTRL, extcnf_ctrl);
1182 } else {
1183 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
1184 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001185
Bruce Allana90b4122011-10-07 03:50:38 +00001186 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001187}
1188
1189/**
Bruce Allan4662e822008-08-26 18:37:06 -07001190 * e1000_check_mng_mode_ich8lan - Checks management mode
1191 * @hw: pointer to the HW structure
1192 *
Bruce Allaneb7700d2010-06-16 13:27:05 +00001193 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -07001194 * This is a function pointer entry point only called by read/write
1195 * routines for the PHY and NVM parts.
1196 **/
1197static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
1198{
Bruce Allana708dd82009-11-20 23:28:37 +00001199 u32 fwsm;
1200
1201 fwsm = er32(FWSM);
Bruce Allaneb7700d2010-06-16 13:27:05 +00001202 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
1203 ((fwsm & E1000_FWSM_MODE_MASK) ==
1204 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
1205}
Bruce Allan4662e822008-08-26 18:37:06 -07001206
Bruce Allaneb7700d2010-06-16 13:27:05 +00001207/**
1208 * e1000_check_mng_mode_pchlan - Checks management mode
1209 * @hw: pointer to the HW structure
1210 *
1211 * This checks if the adapter has iAMT enabled.
1212 * This is a function pointer entry point only called by read/write
1213 * routines for the PHY and NVM parts.
1214 **/
1215static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
1216{
1217 u32 fwsm;
1218
1219 fwsm = er32(FWSM);
1220 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
1221 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -07001222}
1223
1224/**
Bruce Allan69e1e012012-04-14 03:28:50 +00001225 * e1000_rar_set_pch2lan - Set receive address register
1226 * @hw: pointer to the HW structure
1227 * @addr: pointer to the receive address
1228 * @index: receive address array register
1229 *
1230 * Sets the receive address array register at index to the address passed
1231 * in by addr. For 82579, RAR[0] is the base address register that is to
1232 * contain the MAC address but RAR[1-6] are reserved for manageability (ME).
1233 * Use SHRA[0-3] in place of those reserved for ME.
1234 **/
1235static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
1236{
1237 u32 rar_low, rar_high;
1238
Bruce Allane921eb12012-11-28 09:28:37 +00001239 /* HW expects these in little endian so we reverse the byte order
Bruce Allan69e1e012012-04-14 03:28:50 +00001240 * from network order (big endian) to little endian
1241 */
1242 rar_low = ((u32)addr[0] |
1243 ((u32)addr[1] << 8) |
1244 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1245
1246 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1247
1248 /* If MAC address zero, no need to set the AV bit */
1249 if (rar_low || rar_high)
1250 rar_high |= E1000_RAH_AV;
1251
1252 if (index == 0) {
1253 ew32(RAL(index), rar_low);
1254 e1e_flush();
1255 ew32(RAH(index), rar_high);
1256 e1e_flush();
1257 return;
1258 }
1259
1260 if (index < hw->mac.rar_entry_count) {
1261 s32 ret_val;
1262
1263 ret_val = e1000_acquire_swflag_ich8lan(hw);
1264 if (ret_val)
1265 goto out;
1266
1267 ew32(SHRAL(index - 1), rar_low);
1268 e1e_flush();
1269 ew32(SHRAH(index - 1), rar_high);
1270 e1e_flush();
1271
1272 e1000_release_swflag_ich8lan(hw);
1273
1274 /* verify the register updates */
1275 if ((er32(SHRAL(index - 1)) == rar_low) &&
1276 (er32(SHRAH(index - 1)) == rar_high))
1277 return;
1278
1279 e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
1280 (index - 1), er32(FWSM));
1281 }
1282
1283out:
1284 e_dbg("Failed to write receive address at index %d\n", index);
1285}
1286
1287/**
Bruce Allan2fbe4522012-04-19 03:21:47 +00001288 * e1000_rar_set_pch_lpt - Set receive address registers
1289 * @hw: pointer to the HW structure
1290 * @addr: pointer to the receive address
1291 * @index: receive address array register
1292 *
1293 * Sets the receive address register array at index to the address passed
1294 * in by addr. For LPT, RAR[0] is the base address register that is to
1295 * contain the MAC address. SHRA[0-10] are the shared receive address
1296 * registers that are shared between the Host and manageability engine (ME).
1297 **/
1298static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
1299{
1300 u32 rar_low, rar_high;
1301 u32 wlock_mac;
1302
Bruce Allane921eb12012-11-28 09:28:37 +00001303 /* HW expects these in little endian so we reverse the byte order
Bruce Allan2fbe4522012-04-19 03:21:47 +00001304 * from network order (big endian) to little endian
1305 */
1306 rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
1307 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1308
1309 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1310
1311 /* If MAC address zero, no need to set the AV bit */
1312 if (rar_low || rar_high)
1313 rar_high |= E1000_RAH_AV;
1314
1315 if (index == 0) {
1316 ew32(RAL(index), rar_low);
1317 e1e_flush();
1318 ew32(RAH(index), rar_high);
1319 e1e_flush();
1320 return;
1321 }
1322
Bruce Allane921eb12012-11-28 09:28:37 +00001323 /* The manageability engine (ME) can lock certain SHRAR registers that
Bruce Allan2fbe4522012-04-19 03:21:47 +00001324 * it is using - those registers are unavailable for use.
1325 */
1326 if (index < hw->mac.rar_entry_count) {
1327 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1328 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1329
1330 /* Check if all SHRAR registers are locked */
1331 if (wlock_mac == 1)
1332 goto out;
1333
1334 if ((wlock_mac == 0) || (index <= wlock_mac)) {
1335 s32 ret_val;
1336
1337 ret_val = e1000_acquire_swflag_ich8lan(hw);
1338
1339 if (ret_val)
1340 goto out;
1341
1342 ew32(SHRAL_PCH_LPT(index - 1), rar_low);
1343 e1e_flush();
1344 ew32(SHRAH_PCH_LPT(index - 1), rar_high);
1345 e1e_flush();
1346
1347 e1000_release_swflag_ich8lan(hw);
1348
1349 /* verify the register updates */
1350 if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
1351 (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
1352 return;
1353 }
1354 }
1355
1356out:
1357 e_dbg("Failed to write receive address at index %d\n", index);
1358}
1359
1360/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001361 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
1362 * @hw: pointer to the HW structure
1363 *
1364 * Checks if firmware is blocking the reset of the PHY.
1365 * This is a function pointer entry point only called by
1366 * reset routines.
1367 **/
1368static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
1369{
1370 u32 fwsm;
1371
1372 fwsm = er32(FWSM);
1373
1374 return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
1375}
1376
1377/**
Bruce Allan8395ae82010-09-22 17:15:08 +00001378 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
1379 * @hw: pointer to the HW structure
1380 *
1381 * Assumes semaphore already acquired.
1382 *
1383 **/
1384static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
1385{
1386 u16 phy_data;
1387 u32 strap = er32(STRAP);
Bruce Allan2fbe4522012-04-19 03:21:47 +00001388 u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
1389 E1000_STRAP_SMT_FREQ_SHIFT;
Bruce Allan8395ae82010-09-22 17:15:08 +00001390 s32 ret_val = 0;
1391
1392 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
1393
1394 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
1395 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001396 return ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00001397
1398 phy_data &= ~HV_SMB_ADDR_MASK;
1399 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
1400 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
Bruce Allan8395ae82010-09-22 17:15:08 +00001401
Bruce Allan2fbe4522012-04-19 03:21:47 +00001402 if (hw->phy.type == e1000_phy_i217) {
1403 /* Restore SMBus frequency */
1404 if (freq--) {
1405 phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
1406 phy_data |= (freq & (1 << 0)) <<
1407 HV_SMB_ADDR_FREQ_LOW_SHIFT;
1408 phy_data |= (freq & (1 << 1)) <<
1409 (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
1410 } else {
1411 e_dbg("Unsupported SMB frequency in PHY\n");
1412 }
1413 }
1414
Bruce Allan5015e532012-02-08 02:55:56 +00001415 return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
Bruce Allan8395ae82010-09-22 17:15:08 +00001416}
1417
1418/**
Bruce Allanf523d212009-10-29 13:45:45 +00001419 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
1420 * @hw: pointer to the HW structure
1421 *
1422 * SW should configure the LCD from the NVM extended configuration region
1423 * as a workaround for certain parts.
1424 **/
1425static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
1426{
1427 struct e1000_phy_info *phy = &hw->phy;
1428 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +00001429 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +00001430 u16 word_addr, reg_data, reg_addr, phy_page = 0;
1431
Bruce Allane921eb12012-11-28 09:28:37 +00001432 /* Initialize the PHY from the NVM on ICH platforms. This
Bruce Allanf523d212009-10-29 13:45:45 +00001433 * is needed due to an issue where the NVM configuration is
1434 * not properly autoloaded after power transitions.
1435 * Therefore, after each PHY reset, we will load the
1436 * configuration data out of the NVM manually.
1437 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001438 switch (hw->mac.type) {
1439 case e1000_ich8lan:
1440 if (phy->type != e1000_phy_igp_3)
1441 return ret_val;
1442
Bruce Allan5f3eed62010-09-22 17:15:54 +00001443 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
1444 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001445 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
1446 break;
1447 }
1448 /* Fall-thru */
1449 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00001450 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00001451 case e1000_pch_lpt:
Bruce Allan8b802a72010-05-10 15:01:10 +00001452 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001453 break;
1454 default:
1455 return ret_val;
1456 }
1457
1458 ret_val = hw->phy.ops.acquire(hw);
1459 if (ret_val)
1460 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00001461
Bruce Allan8b802a72010-05-10 15:01:10 +00001462 data = er32(FEXTNVM);
1463 if (!(data & sw_cfg_mask))
Bruce Allan75ce1532012-02-08 02:54:48 +00001464 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001465
Bruce Allane921eb12012-11-28 09:28:37 +00001466 /* Make sure HW does not configure LCD from PHY
Bruce Allan8b802a72010-05-10 15:01:10 +00001467 * extended configuration before SW configuration
1468 */
1469 data = er32(EXTCNF_CTRL);
Bruce Allan2fbe4522012-04-19 03:21:47 +00001470 if ((hw->mac.type < e1000_pch2lan) &&
1471 (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
1472 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001473
Bruce Allan8b802a72010-05-10 15:01:10 +00001474 cnf_size = er32(EXTCNF_SIZE);
1475 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
1476 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
1477 if (!cnf_size)
Bruce Allan75ce1532012-02-08 02:54:48 +00001478 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00001479
1480 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
1481 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
1482
Bruce Allan2fbe4522012-04-19 03:21:47 +00001483 if (((hw->mac.type == e1000_pchlan) &&
1484 !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
1485 (hw->mac.type > e1000_pchlan)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001486 /* HW configures the SMBus address and LEDs when the
Bruce Allan8b802a72010-05-10 15:01:10 +00001487 * OEM and LCD Write Enable bits are set in the NVM.
1488 * When both NVM bits are cleared, SW will configure
1489 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00001490 */
Bruce Allan8395ae82010-09-22 17:15:08 +00001491 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00001492 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001493 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001494
Bruce Allan8b802a72010-05-10 15:01:10 +00001495 data = er32(LEDCTL);
1496 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
1497 (u16)data);
1498 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001499 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00001500 }
1501
1502 /* Configure LCD from extended configuration region. */
1503
1504 /* cnf_base_addr is in DWORD */
1505 word_addr = (u16)(cnf_base_addr << 1);
1506
1507 for (i = 0; i < cnf_size; i++) {
1508 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1,
1509 &reg_data);
1510 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001511 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001512
Bruce Allan8b802a72010-05-10 15:01:10 +00001513 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
1514 1, &reg_addr);
1515 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001516 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001517
Bruce Allan8b802a72010-05-10 15:01:10 +00001518 /* Save off the PHY page for future writes. */
1519 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
1520 phy_page = reg_data;
1521 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00001522 }
Bruce Allanf523d212009-10-29 13:45:45 +00001523
Bruce Allan8b802a72010-05-10 15:01:10 +00001524 reg_addr &= PHY_REG_MASK;
1525 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00001526
Bruce Allanf1430d62012-04-14 04:21:52 +00001527 ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00001528 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001529 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001530 }
1531
Bruce Allan75ce1532012-02-08 02:54:48 +00001532release:
Bruce Allan94d81862009-11-20 23:25:26 +00001533 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001534 return ret_val;
1535}
1536
1537/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00001538 * e1000_k1_gig_workaround_hv - K1 Si workaround
1539 * @hw: pointer to the HW structure
1540 * @link: link up bool flag
1541 *
1542 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
1543 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
1544 * If link is down, the function will restore the default K1 setting located
1545 * in the NVM.
1546 **/
1547static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
1548{
1549 s32 ret_val = 0;
1550 u16 status_reg = 0;
1551 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
1552
1553 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00001554 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001555
1556 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00001557 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001558 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001559 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001560
1561 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
1562 if (link) {
1563 if (hw->phy.type == e1000_phy_82578) {
Bruce Allanf1430d62012-04-14 04:21:52 +00001564 ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
1565 &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001566 if (ret_val)
1567 goto release;
1568
1569 status_reg &= BM_CS_STATUS_LINK_UP |
1570 BM_CS_STATUS_RESOLVED |
1571 BM_CS_STATUS_SPEED_MASK;
1572
1573 if (status_reg == (BM_CS_STATUS_LINK_UP |
1574 BM_CS_STATUS_RESOLVED |
1575 BM_CS_STATUS_SPEED_1000))
1576 k1_enable = false;
1577 }
1578
1579 if (hw->phy.type == e1000_phy_82577) {
Bruce Allanf1430d62012-04-14 04:21:52 +00001580 ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001581 if (ret_val)
1582 goto release;
1583
1584 status_reg &= HV_M_STATUS_LINK_UP |
1585 HV_M_STATUS_AUTONEG_COMPLETE |
1586 HV_M_STATUS_SPEED_MASK;
1587
1588 if (status_reg == (HV_M_STATUS_LINK_UP |
1589 HV_M_STATUS_AUTONEG_COMPLETE |
1590 HV_M_STATUS_SPEED_1000))
1591 k1_enable = false;
1592 }
1593
1594 /* Link stall fix for link up */
Bruce Allanf1430d62012-04-14 04:21:52 +00001595 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001596 if (ret_val)
1597 goto release;
1598
1599 } else {
1600 /* Link stall fix for link down */
Bruce Allanf1430d62012-04-14 04:21:52 +00001601 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001602 if (ret_val)
1603 goto release;
1604 }
1605
1606 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
1607
1608release:
Bruce Allan94d81862009-11-20 23:25:26 +00001609 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00001610
Bruce Allan1d5846b2009-10-29 13:46:05 +00001611 return ret_val;
1612}
1613
1614/**
1615 * e1000_configure_k1_ich8lan - Configure K1 power state
1616 * @hw: pointer to the HW structure
1617 * @enable: K1 state to configure
1618 *
1619 * Configure the K1 power state based on the provided parameter.
1620 * Assumes semaphore already acquired.
1621 *
1622 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
1623 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00001624s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00001625{
1626 s32 ret_val = 0;
1627 u32 ctrl_reg = 0;
1628 u32 ctrl_ext = 0;
1629 u32 reg = 0;
1630 u16 kmrn_reg = 0;
1631
Bruce Allan3d3a1672012-02-23 03:13:18 +00001632 ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
1633 &kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001634 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001635 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001636
1637 if (k1_enable)
1638 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
1639 else
1640 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
1641
Bruce Allan3d3a1672012-02-23 03:13:18 +00001642 ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
1643 kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001644 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001645 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001646
1647 udelay(20);
1648 ctrl_ext = er32(CTRL_EXT);
1649 ctrl_reg = er32(CTRL);
1650
1651 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
1652 reg |= E1000_CTRL_FRCSPD;
1653 ew32(CTRL, reg);
1654
1655 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001656 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001657 udelay(20);
1658 ew32(CTRL, ctrl_reg);
1659 ew32(CTRL_EXT, ctrl_ext);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001660 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001661 udelay(20);
1662
Bruce Allan5015e532012-02-08 02:55:56 +00001663 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001664}
1665
1666/**
Bruce Allanf523d212009-10-29 13:45:45 +00001667 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
1668 * @hw: pointer to the HW structure
1669 * @d0_state: boolean if entering d0 or d3 device state
1670 *
1671 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
1672 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
1673 * in NVM determines whether HW should configure LPLU and Gbe Disable.
1674 **/
1675static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
1676{
1677 s32 ret_val = 0;
1678 u32 mac_reg;
1679 u16 oem_reg;
1680
Bruce Allan2fbe4522012-04-19 03:21:47 +00001681 if (hw->mac.type < e1000_pchlan)
Bruce Allanf523d212009-10-29 13:45:45 +00001682 return ret_val;
1683
Bruce Allan94d81862009-11-20 23:25:26 +00001684 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001685 if (ret_val)
1686 return ret_val;
1687
Bruce Allan2fbe4522012-04-19 03:21:47 +00001688 if (hw->mac.type == e1000_pchlan) {
Bruce Alland3738bb2010-06-16 13:27:28 +00001689 mac_reg = er32(EXTCNF_CTRL);
1690 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
Bruce Allan75ce1532012-02-08 02:54:48 +00001691 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00001692 }
Bruce Allanf523d212009-10-29 13:45:45 +00001693
1694 mac_reg = er32(FEXTNVM);
1695 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
Bruce Allan75ce1532012-02-08 02:54:48 +00001696 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001697
1698 mac_reg = er32(PHY_CTRL);
1699
Bruce Allanf1430d62012-04-14 04:21:52 +00001700 ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001701 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00001702 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00001703
1704 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
1705
1706 if (d0_state) {
1707 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
1708 oem_reg |= HV_OEM_BITS_GBE_DIS;
1709
1710 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
1711 oem_reg |= HV_OEM_BITS_LPLU;
1712 } else {
Bruce Allan03299e42011-09-30 08:07:05 +00001713 if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
1714 E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
Bruce Allanf523d212009-10-29 13:45:45 +00001715 oem_reg |= HV_OEM_BITS_GBE_DIS;
1716
Bruce Allan03299e42011-09-30 08:07:05 +00001717 if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
1718 E1000_PHY_CTRL_NOND0A_LPLU))
Bruce Allanf523d212009-10-29 13:45:45 +00001719 oem_reg |= HV_OEM_BITS_LPLU;
1720 }
Bruce Allan03299e42011-09-30 08:07:05 +00001721
Bruce Allan92fe1732012-04-12 06:27:03 +00001722 /* Set Restart auto-neg to activate the bits */
1723 if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
1724 !hw->phy.ops.check_reset_block(hw))
1725 oem_reg |= HV_OEM_BITS_RESTART_AN;
1726
Bruce Allanf1430d62012-04-14 04:21:52 +00001727 ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001728
Bruce Allan75ce1532012-02-08 02:54:48 +00001729release:
Bruce Allan94d81862009-11-20 23:25:26 +00001730 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001731
1732 return ret_val;
1733}
1734
1735
1736/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001737 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
1738 * @hw: pointer to the HW structure
1739 **/
1740static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
1741{
1742 s32 ret_val;
1743 u16 data;
1744
1745 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
1746 if (ret_val)
1747 return ret_val;
1748
1749 data |= HV_KMRN_MDIO_SLOW;
1750
1751 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
1752
1753 return ret_val;
1754}
1755
1756/**
Bruce Allana4f58f52009-06-02 11:29:18 +00001757 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1758 * done after every PHY reset.
1759 **/
1760static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1761{
1762 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00001763 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00001764
1765 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00001766 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00001767
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001768 /* Set MDIO slow mode before any other MDIO access */
1769 if (hw->phy.type == e1000_phy_82577) {
1770 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1771 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001772 return ret_val;
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001773 }
1774
Bruce Allana4f58f52009-06-02 11:29:18 +00001775 if (((hw->phy.type == e1000_phy_82577) &&
1776 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
1777 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
1778 /* Disable generation of early preamble */
1779 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
1780 if (ret_val)
1781 return ret_val;
1782
1783 /* Preamble tuning for SSC */
Bruce Allan1d2101a72011-07-22 06:21:56 +00001784 ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
Bruce Allana4f58f52009-06-02 11:29:18 +00001785 if (ret_val)
1786 return ret_val;
1787 }
1788
1789 if (hw->phy.type == e1000_phy_82578) {
Bruce Allane921eb12012-11-28 09:28:37 +00001790 /* Return registers to default by doing a soft reset then
Bruce Allana4f58f52009-06-02 11:29:18 +00001791 * writing 0x3140 to the control register.
1792 */
1793 if (hw->phy.revision < 2) {
1794 e1000e_phy_sw_reset(hw);
1795 ret_val = e1e_wphy(hw, PHY_CONTROL, 0x3140);
1796 }
1797 }
1798
1799 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00001800 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00001801 if (ret_val)
1802 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001803
Bruce Allana4f58f52009-06-02 11:29:18 +00001804 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001805 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001806 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001807 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001808 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00001809
Bruce Allane921eb12012-11-28 09:28:37 +00001810 /* Configure the K1 Si workaround during phy reset assuming there is
Bruce Allan1d5846b2009-10-29 13:46:05 +00001811 * link so that it disables K1 if link is in 1Gbps.
1812 */
1813 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001814 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001815 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001816
Bruce Allanbaf86c92010-01-13 01:53:08 +00001817 /* Workaround for link disconnects on a busy hub in half duplex */
1818 ret_val = hw->phy.ops.acquire(hw);
1819 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001820 return ret_val;
Bruce Allanf1430d62012-04-14 04:21:52 +00001821 ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001822 if (ret_val)
1823 goto release;
Bruce Allanf1430d62012-04-14 04:21:52 +00001824 ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
Bruce Allan651fb102012-12-05 06:26:03 +00001825 if (ret_val)
1826 goto release;
1827
1828 /* set MSE higher to enable link to stay up when noise is high */
1829 ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001830release:
1831 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00001832
Bruce Allana4f58f52009-06-02 11:29:18 +00001833 return ret_val;
1834}
1835
1836/**
Bruce Alland3738bb2010-06-16 13:27:28 +00001837 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
1838 * @hw: pointer to the HW structure
1839 **/
1840void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
1841{
1842 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00001843 u16 i, phy_reg = 0;
1844 s32 ret_val;
1845
1846 ret_val = hw->phy.ops.acquire(hw);
1847 if (ret_val)
1848 return;
1849 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1850 if (ret_val)
1851 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00001852
1853 /* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
1854 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1855 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001856 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
1857 (u16)(mac_reg & 0xFFFF));
1858 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
1859 (u16)((mac_reg >> 16) & 0xFFFF));
1860
Bruce Alland3738bb2010-06-16 13:27:28 +00001861 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001862 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
1863 (u16)(mac_reg & 0xFFFF));
1864 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
1865 (u16)((mac_reg & E1000_RAH_AV)
1866 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00001867 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00001868
1869 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1870
1871release:
1872 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001873}
1874
Bruce Alland3738bb2010-06-16 13:27:28 +00001875/**
1876 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
1877 * with 82579 PHY
1878 * @hw: pointer to the HW structure
1879 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
1880 **/
1881s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
1882{
1883 s32 ret_val = 0;
1884 u16 phy_reg, data;
1885 u32 mac_reg;
1886 u16 i;
1887
Bruce Allan2fbe4522012-04-19 03:21:47 +00001888 if (hw->mac.type < e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00001889 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00001890
1891 /* disable Rx path while enabling/disabling workaround */
1892 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
1893 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
1894 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001895 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001896
1897 if (enable) {
Bruce Allane921eb12012-11-28 09:28:37 +00001898 /* Write Rx addresses (rar_entry_count for RAL/H, +4 for
Bruce Alland3738bb2010-06-16 13:27:28 +00001899 * SHRAL/H) and initial CRC values to the MAC
1900 */
1901 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1902 u8 mac_addr[ETH_ALEN] = {0};
1903 u32 addr_high, addr_low;
1904
1905 addr_high = er32(RAH(i));
1906 if (!(addr_high & E1000_RAH_AV))
1907 continue;
1908 addr_low = er32(RAL(i));
1909 mac_addr[0] = (addr_low & 0xFF);
1910 mac_addr[1] = ((addr_low >> 8) & 0xFF);
1911 mac_addr[2] = ((addr_low >> 16) & 0xFF);
1912 mac_addr[3] = ((addr_low >> 24) & 0xFF);
1913 mac_addr[4] = (addr_high & 0xFF);
1914 mac_addr[5] = ((addr_high >> 8) & 0xFF);
1915
Bruce Allanfe46f582011-01-06 14:29:51 +00001916 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00001917 }
1918
1919 /* Write Rx addresses to the PHY */
1920 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
1921
1922 /* Enable jumbo frame workaround in the MAC */
1923 mac_reg = er32(FFLT_DBG);
1924 mac_reg &= ~(1 << 14);
1925 mac_reg |= (7 << 15);
1926 ew32(FFLT_DBG, mac_reg);
1927
1928 mac_reg = er32(RCTL);
1929 mac_reg |= E1000_RCTL_SECRC;
1930 ew32(RCTL, mac_reg);
1931
1932 ret_val = e1000e_read_kmrn_reg(hw,
1933 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1934 &data);
1935 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001936 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001937 ret_val = e1000e_write_kmrn_reg(hw,
1938 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1939 data | (1 << 0));
1940 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001941 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001942 ret_val = e1000e_read_kmrn_reg(hw,
1943 E1000_KMRNCTRLSTA_HD_CTRL,
1944 &data);
1945 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001946 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001947 data &= ~(0xF << 8);
1948 data |= (0xB << 8);
1949 ret_val = e1000e_write_kmrn_reg(hw,
1950 E1000_KMRNCTRLSTA_HD_CTRL,
1951 data);
1952 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001953 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001954
1955 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00001956 e1e_rphy(hw, PHY_REG(769, 23), &data);
1957 data &= ~(0x7F << 5);
1958 data |= (0x37 << 5);
1959 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1960 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001961 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001962 e1e_rphy(hw, PHY_REG(769, 16), &data);
1963 data &= ~(1 << 13);
Bruce Alland3738bb2010-06-16 13:27:28 +00001964 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1965 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001966 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001967 e1e_rphy(hw, PHY_REG(776, 20), &data);
1968 data &= ~(0x3FF << 2);
1969 data |= (0x1A << 2);
1970 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1971 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001972 return ret_val;
Bruce Allanb64e9dd2011-09-30 08:07:00 +00001973 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
Bruce Alland3738bb2010-06-16 13:27:28 +00001974 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001975 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001976 e1e_rphy(hw, HV_PM_CTRL, &data);
1977 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
1978 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001979 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001980 } else {
1981 /* Write MAC register values back to h/w defaults */
1982 mac_reg = er32(FFLT_DBG);
1983 mac_reg &= ~(0xF << 14);
1984 ew32(FFLT_DBG, mac_reg);
1985
1986 mac_reg = er32(RCTL);
1987 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00001988 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00001989
1990 ret_val = e1000e_read_kmrn_reg(hw,
1991 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1992 &data);
1993 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001994 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00001995 ret_val = e1000e_write_kmrn_reg(hw,
1996 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1997 data & ~(1 << 0));
1998 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001999 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002000 ret_val = e1000e_read_kmrn_reg(hw,
2001 E1000_KMRNCTRLSTA_HD_CTRL,
2002 &data);
2003 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002004 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002005 data &= ~(0xF << 8);
2006 data |= (0xB << 8);
2007 ret_val = e1000e_write_kmrn_reg(hw,
2008 E1000_KMRNCTRLSTA_HD_CTRL,
2009 data);
2010 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002011 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002012
2013 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00002014 e1e_rphy(hw, PHY_REG(769, 23), &data);
2015 data &= ~(0x7F << 5);
2016 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
2017 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002018 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002019 e1e_rphy(hw, PHY_REG(769, 16), &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002020 data |= (1 << 13);
2021 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
2022 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002023 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002024 e1e_rphy(hw, PHY_REG(776, 20), &data);
2025 data &= ~(0x3FF << 2);
2026 data |= (0x8 << 2);
2027 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
2028 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002029 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002030 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
2031 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002032 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002033 e1e_rphy(hw, HV_PM_CTRL, &data);
2034 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
2035 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002036 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002037 }
2038
2039 /* re-enable Rx path after enabling/disabling workaround */
Bruce Allan5015e532012-02-08 02:55:56 +00002040 return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
Bruce Alland3738bb2010-06-16 13:27:28 +00002041}
2042
2043/**
2044 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
2045 * done after every PHY reset.
2046 **/
2047static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
2048{
2049 s32 ret_val = 0;
2050
2051 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002052 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00002053
2054 /* Set MDIO slow mode before any other MDIO access */
2055 ret_val = e1000_set_mdio_slow_mode_hv(hw);
Bruce Allan8e5ab422012-12-05 06:26:19 +00002056 if (ret_val)
2057 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002058
Bruce Allan4d241362011-12-16 00:46:06 +00002059 ret_val = hw->phy.ops.acquire(hw);
2060 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002061 return ret_val;
Bruce Allan4d241362011-12-16 00:46:06 +00002062 /* set MSE higher to enable link to stay up when noise is high */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002063 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
Bruce Allan4d241362011-12-16 00:46:06 +00002064 if (ret_val)
2065 goto release;
2066 /* drop link after 5 times MSE threshold was reached */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002067 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
Bruce Allan4d241362011-12-16 00:46:06 +00002068release:
2069 hw->phy.ops.release(hw);
2070
Bruce Alland3738bb2010-06-16 13:27:28 +00002071 return ret_val;
2072}
2073
2074/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00002075 * e1000_k1_gig_workaround_lv - K1 Si workaround
2076 * @hw: pointer to the HW structure
2077 *
2078 * Workaround to set the K1 beacon duration for 82579 parts
2079 **/
2080static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
2081{
2082 s32 ret_val = 0;
2083 u16 status_reg = 0;
2084 u32 mac_reg;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002085 u16 phy_reg;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002086
2087 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002088 return 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002089
2090 /* Set K1 beacon duration based on 1Gbps speed or otherwise */
2091 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
2092 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002093 return ret_val;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002094
2095 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
2096 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
2097 mac_reg = er32(FEXTNVM4);
2098 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
2099
Bruce Allan0ed013e2011-07-29 05:52:56 +00002100 ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
2101 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002102 return ret_val;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002103
Bruce Allan0ed013e2011-07-29 05:52:56 +00002104 if (status_reg & HV_M_STATUS_SPEED_1000) {
Bruce Allan36ceeb42012-03-20 03:47:47 +00002105 u16 pm_phy_reg;
2106
Bruce Allan0ed013e2011-07-29 05:52:56 +00002107 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
2108 phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
Bruce Allan36ceeb42012-03-20 03:47:47 +00002109 /* LV 1G Packet drop issue wa */
2110 ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
2111 if (ret_val)
2112 return ret_val;
2113 pm_phy_reg &= ~HV_PM_CTRL_PLL_STOP_IN_K1_GIGA;
2114 ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
2115 if (ret_val)
2116 return ret_val;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002117 } else {
2118 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
2119 phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
2120 }
Bruce Allan831bd2e2010-09-22 17:16:18 +00002121 ew32(FEXTNVM4, mac_reg);
Bruce Allan0ed013e2011-07-29 05:52:56 +00002122 ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
Bruce Allan831bd2e2010-09-22 17:16:18 +00002123 }
2124
Bruce Allan831bd2e2010-09-22 17:16:18 +00002125 return ret_val;
2126}
2127
2128/**
Bruce Allan605c82b2010-09-22 17:17:01 +00002129 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
2130 * @hw: pointer to the HW structure
2131 * @gate: boolean set to true to gate, false to ungate
2132 *
2133 * Gate/ungate the automatic PHY configuration via hardware; perform
2134 * the configuration via software instead.
2135 **/
2136static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
2137{
2138 u32 extcnf_ctrl;
2139
Bruce Allan2fbe4522012-04-19 03:21:47 +00002140 if (hw->mac.type < e1000_pch2lan)
Bruce Allan605c82b2010-09-22 17:17:01 +00002141 return;
2142
2143 extcnf_ctrl = er32(EXTCNF_CTRL);
2144
2145 if (gate)
2146 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2147 else
2148 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2149
2150 ew32(EXTCNF_CTRL, extcnf_ctrl);
Bruce Allan605c82b2010-09-22 17:17:01 +00002151}
2152
2153/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00002154 * e1000_lan_init_done_ich8lan - Check for PHY config completion
2155 * @hw: pointer to the HW structure
2156 *
2157 * Check the appropriate indication the MAC has finished configuring the
2158 * PHY after a software reset.
2159 **/
2160static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
2161{
2162 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
2163
2164 /* Wait for basic configuration completes before proceeding */
2165 do {
2166 data = er32(STATUS);
2167 data &= E1000_STATUS_LAN_INIT_DONE;
2168 udelay(100);
2169 } while ((!data) && --loop);
2170
Bruce Allane921eb12012-11-28 09:28:37 +00002171 /* If basic configuration is incomplete before the above loop
Bruce Allanfc0c7762009-07-01 13:27:55 +00002172 * count reaches 0, loading the configuration from NVM will
2173 * leave the PHY in a bad state possibly resulting in no link.
2174 */
2175 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002176 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00002177
2178 /* Clear the Init Done bit for the next init event */
2179 data = er32(STATUS);
2180 data &= ~E1000_STATUS_LAN_INIT_DONE;
2181 ew32(STATUS, data);
2182}
2183
2184/**
Bruce Allane98cac42010-05-10 15:02:32 +00002185 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002186 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002187 **/
Bruce Allane98cac42010-05-10 15:02:32 +00002188static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002189{
Bruce Allanf523d212009-10-29 13:45:45 +00002190 s32 ret_val = 0;
2191 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002192
Bruce Allan44abd5c2012-02-22 09:02:37 +00002193 if (hw->phy.ops.check_reset_block(hw))
Bruce Allan5015e532012-02-08 02:55:56 +00002194 return 0;
Bruce Allanfc0c7762009-07-01 13:27:55 +00002195
Bruce Allan5f3eed62010-09-22 17:15:54 +00002196 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00002197 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00002198
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002199 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00002200 switch (hw->mac.type) {
2201 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00002202 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
2203 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002204 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002205 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00002206 case e1000_pch2lan:
2207 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
2208 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002209 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002210 break;
Bruce Allane98cac42010-05-10 15:02:32 +00002211 default:
2212 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00002213 }
2214
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00002215 /* Clear the host wakeup bit after lcd reset */
2216 if (hw->mac.type >= e1000_pchlan) {
2217 e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
2218 reg &= ~BM_WUC_HOST_WU_BIT;
2219 e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
2220 }
Bruce Allandb2932e2009-10-26 11:22:47 +00002221
Bruce Allanf523d212009-10-29 13:45:45 +00002222 /* Configure the LCD with the extended configuration region in NVM */
2223 ret_val = e1000_sw_lcd_config_ich8lan(hw);
2224 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002225 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002226
Bruce Allanf523d212009-10-29 13:45:45 +00002227 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00002228 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002229
Bruce Allan1effb452011-02-25 06:58:03 +00002230 if (hw->mac.type == e1000_pch2lan) {
2231 /* Ungate automatic PHY configuration on non-managed 82579 */
2232 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00002233 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00002234 e1000_gate_hw_phy_config_ich8lan(hw, false);
2235 }
2236
2237 /* Set EEE LPI Update Timer to 200usec */
2238 ret_val = hw->phy.ops.acquire(hw);
2239 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002240 return ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002241 ret_val = e1000_write_emi_reg_locked(hw,
2242 I82579_LPI_UPDATE_TIMER,
2243 0x1387);
Bruce Allan1effb452011-02-25 06:58:03 +00002244 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00002245 }
2246
Bruce Allane98cac42010-05-10 15:02:32 +00002247 return ret_val;
2248}
2249
2250/**
2251 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
2252 * @hw: pointer to the HW structure
2253 *
2254 * Resets the PHY
2255 * This is a function pointer entry point called by drivers
2256 * or other shared routines.
2257 **/
2258static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
2259{
2260 s32 ret_val = 0;
2261
Bruce Allan605c82b2010-09-22 17:17:01 +00002262 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
2263 if ((hw->mac.type == e1000_pch2lan) &&
2264 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
2265 e1000_gate_hw_phy_config_ich8lan(hw, true);
2266
Bruce Allane98cac42010-05-10 15:02:32 +00002267 ret_val = e1000e_phy_hw_reset_generic(hw);
2268 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002269 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002270
Bruce Allan5015e532012-02-08 02:55:56 +00002271 return e1000_post_phy_reset_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002272}
2273
2274/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00002275 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
2276 * @hw: pointer to the HW structure
2277 * @active: true to enable LPLU, false to disable
2278 *
2279 * Sets the LPLU state according to the active flag. For PCH, if OEM write
2280 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
2281 * the phy speed. This function will manually set the LPLU bit and restart
2282 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
2283 * since it configures the same bit.
2284 **/
2285static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
2286{
2287 s32 ret_val = 0;
2288 u16 oem_reg;
2289
2290 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
2291 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002292 return ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002293
2294 if (active)
2295 oem_reg |= HV_OEM_BITS_LPLU;
2296 else
2297 oem_reg &= ~HV_OEM_BITS_LPLU;
2298
Bruce Allan44abd5c2012-02-22 09:02:37 +00002299 if (!hw->phy.ops.check_reset_block(hw))
Bruce Allan464c85e2011-12-16 00:46:49 +00002300 oem_reg |= HV_OEM_BITS_RESTART_AN;
2301
Bruce Allan5015e532012-02-08 02:55:56 +00002302 return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
Bruce Allanfa2ce132009-10-26 11:23:25 +00002303}
2304
2305/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002306 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
2307 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00002308 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07002309 *
2310 * Sets the LPLU D0 state according to the active flag. When
2311 * activating LPLU this function also disables smart speed
2312 * and vice versa. LPLU will not be activated unless the
2313 * device autonegotiation advertisement meets standards of
2314 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2315 * This is a function pointer entry point only called by
2316 * PHY setup routines.
2317 **/
2318static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2319{
2320 struct e1000_phy_info *phy = &hw->phy;
2321 u32 phy_ctrl;
2322 s32 ret_val = 0;
2323 u16 data;
2324
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002325 if (phy->type == e1000_phy_ife)
Bruce Allan82607252012-02-08 02:55:09 +00002326 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002327
2328 phy_ctrl = er32(PHY_CTRL);
2329
2330 if (active) {
2331 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
2332 ew32(PHY_CTRL, phy_ctrl);
2333
Bruce Allan60f12922009-07-01 13:28:14 +00002334 if (phy->type != e1000_phy_igp_3)
2335 return 0;
2336
Bruce Allane921eb12012-11-28 09:28:37 +00002337 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07002338 * any PHY registers
2339 */
Bruce Allan60f12922009-07-01 13:28:14 +00002340 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002341 e1000e_gig_downshift_workaround_ich8lan(hw);
2342
2343 /* When LPLU is enabled, we should disable SmartSpeed */
2344 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2345 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2346 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2347 if (ret_val)
2348 return ret_val;
2349 } else {
2350 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
2351 ew32(PHY_CTRL, phy_ctrl);
2352
Bruce Allan60f12922009-07-01 13:28:14 +00002353 if (phy->type != e1000_phy_igp_3)
2354 return 0;
2355
Bruce Allane921eb12012-11-28 09:28:37 +00002356 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002357 * during Dx states where the power conservation is most
2358 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002359 * SmartSpeed, so performance is maintained.
2360 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002361 if (phy->smart_speed == e1000_smart_speed_on) {
2362 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002363 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002364 if (ret_val)
2365 return ret_val;
2366
2367 data |= IGP01E1000_PSCFR_SMART_SPEED;
2368 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002369 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002370 if (ret_val)
2371 return ret_val;
2372 } else if (phy->smart_speed == e1000_smart_speed_off) {
2373 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002374 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002375 if (ret_val)
2376 return ret_val;
2377
2378 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2379 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002380 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002381 if (ret_val)
2382 return ret_val;
2383 }
2384 }
2385
2386 return 0;
2387}
2388
2389/**
2390 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
2391 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00002392 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07002393 *
2394 * Sets the LPLU D3 state according to the active flag. When
2395 * activating LPLU this function also disables smart speed
2396 * and vice versa. LPLU will not be activated unless the
2397 * device autonegotiation advertisement meets standards of
2398 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2399 * This is a function pointer entry point only called by
2400 * PHY setup routines.
2401 **/
2402static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2403{
2404 struct e1000_phy_info *phy = &hw->phy;
2405 u32 phy_ctrl;
Bruce Alland7eb3382012-02-08 02:55:14 +00002406 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002407 u16 data;
2408
2409 phy_ctrl = er32(PHY_CTRL);
2410
2411 if (!active) {
2412 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
2413 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00002414
2415 if (phy->type != e1000_phy_igp_3)
2416 return 0;
2417
Bruce Allane921eb12012-11-28 09:28:37 +00002418 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002419 * during Dx states where the power conservation is most
2420 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002421 * SmartSpeed, so performance is maintained.
2422 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002423 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07002424 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2425 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002426 if (ret_val)
2427 return ret_val;
2428
2429 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002430 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2431 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002432 if (ret_val)
2433 return ret_val;
2434 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07002435 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2436 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002437 if (ret_val)
2438 return ret_val;
2439
2440 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002441 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2442 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002443 if (ret_val)
2444 return ret_val;
2445 }
2446 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
2447 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
2448 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
2449 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
2450 ew32(PHY_CTRL, phy_ctrl);
2451
Bruce Allan60f12922009-07-01 13:28:14 +00002452 if (phy->type != e1000_phy_igp_3)
2453 return 0;
2454
Bruce Allane921eb12012-11-28 09:28:37 +00002455 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07002456 * any PHY registers
2457 */
Bruce Allan60f12922009-07-01 13:28:14 +00002458 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002459 e1000e_gig_downshift_workaround_ich8lan(hw);
2460
2461 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07002462 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002463 if (ret_val)
2464 return ret_val;
2465
2466 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002467 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002468 }
2469
Bruce Alland7eb3382012-02-08 02:55:14 +00002470 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002471}
2472
2473/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002474 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
2475 * @hw: pointer to the HW structure
2476 * @bank: pointer to the variable that returns the active bank
2477 *
2478 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08002479 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07002480 **/
2481static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
2482{
Bruce Allane2434552008-11-21 17:02:41 -08002483 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07002484 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07002485 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
2486 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Bruce Allane2434552008-11-21 17:02:41 -08002487 u8 sig_byte = 0;
Bruce Allanf71dde62012-02-08 02:55:35 +00002488 s32 ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07002489
Bruce Allane2434552008-11-21 17:02:41 -08002490 switch (hw->mac.type) {
2491 case e1000_ich8lan:
2492 case e1000_ich9lan:
2493 eecd = er32(EECD);
2494 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
2495 E1000_EECD_SEC1VAL_VALID_MASK) {
2496 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07002497 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08002498 else
2499 *bank = 0;
2500
2501 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002502 }
Bruce Allan434f1392011-12-16 00:46:54 +00002503 e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
Bruce Allane2434552008-11-21 17:02:41 -08002504 /* fall-thru */
2505 default:
2506 /* set bank to 0 in case flash read fails */
2507 *bank = 0;
2508
2509 /* Check bank 0 */
2510 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2511 &sig_byte);
2512 if (ret_val)
2513 return ret_val;
2514 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2515 E1000_ICH_NVM_SIG_VALUE) {
2516 *bank = 0;
2517 return 0;
2518 }
2519
2520 /* Check bank 1 */
2521 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2522 bank1_offset,
2523 &sig_byte);
2524 if (ret_val)
2525 return ret_val;
2526 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2527 E1000_ICH_NVM_SIG_VALUE) {
2528 *bank = 1;
2529 return 0;
2530 }
2531
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002532 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08002533 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07002534 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002535}
2536
2537/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002538 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
2539 * @hw: pointer to the HW structure
2540 * @offset: The offset (in bytes) of the word(s) to read.
2541 * @words: Size of data to read in words
2542 * @data: Pointer to the word(s) to read at offset.
2543 *
2544 * Reads a word(s) from the NVM using the flash access registers.
2545 **/
2546static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2547 u16 *data)
2548{
2549 struct e1000_nvm_info *nvm = &hw->nvm;
2550 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2551 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00002552 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002553 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002554 u16 i, word;
2555
2556 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2557 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002558 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00002559 ret_val = -E1000_ERR_NVM;
2560 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002561 }
2562
Bruce Allan94d81862009-11-20 23:25:26 +00002563 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002564
Bruce Allanf4187b52008-08-26 18:36:50 -07002565 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00002566 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002567 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002568 bank = 0;
2569 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002570
2571 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002572 act_offset += offset;
2573
Bruce Allan148675a2009-08-07 07:41:56 +00002574 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002575 for (i = 0; i < words; i++) {
Bruce Allanb9e06f72011-07-22 06:21:41 +00002576 if (dev_spec->shadow_ram[offset+i].modified) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002577 data[i] = dev_spec->shadow_ram[offset+i].value;
2578 } else {
2579 ret_val = e1000_read_flash_word_ich8lan(hw,
2580 act_offset + i,
2581 &word);
2582 if (ret_val)
2583 break;
2584 data[i] = word;
2585 }
2586 }
2587
Bruce Allan94d81862009-11-20 23:25:26 +00002588 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002589
Bruce Allane2434552008-11-21 17:02:41 -08002590out:
2591 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002592 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002593
Auke Kokbc7f75f2007-09-17 12:30:59 -07002594 return ret_val;
2595}
2596
2597/**
2598 * e1000_flash_cycle_init_ich8lan - Initialize flash
2599 * @hw: pointer to the HW structure
2600 *
2601 * This function does initial flash setup so that a new read/write/erase cycle
2602 * can be started.
2603 **/
2604static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
2605{
2606 union ich8_hws_flash_status hsfsts;
2607 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002608
2609 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2610
2611 /* Check if the flash descriptor is valid */
Bruce Allan04499ec2012-04-13 00:08:31 +00002612 if (!hsfsts.hsf_status.fldesvalid) {
Bruce Allan434f1392011-12-16 00:46:54 +00002613 e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002614 return -E1000_ERR_NVM;
2615 }
2616
2617 /* Clear FCERR and DAEL in hw status by writing 1 */
2618 hsfsts.hsf_status.flcerr = 1;
2619 hsfsts.hsf_status.dael = 1;
2620
2621 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2622
Bruce Allane921eb12012-11-28 09:28:37 +00002623 /* Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07002624 * bit to check against, in order to start a new cycle or
2625 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08002626 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07002627 * indication whether a cycle is in progress or has been
2628 * completed.
2629 */
2630
Bruce Allan04499ec2012-04-13 00:08:31 +00002631 if (!hsfsts.hsf_status.flcinprog) {
Bruce Allane921eb12012-11-28 09:28:37 +00002632 /* There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00002633 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07002634 * Begin by setting Flash Cycle Done.
2635 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002636 hsfsts.hsf_status.flcdone = 1;
2637 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2638 ret_val = 0;
2639 } else {
Bruce Allanf71dde62012-02-08 02:55:35 +00002640 s32 i;
Bruce Allan90da0662011-01-06 07:02:53 +00002641
Bruce Allane921eb12012-11-28 09:28:37 +00002642 /* Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07002643 * cycle has a chance to end before giving up.
2644 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002645 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
Bruce Allanc8243ee2011-12-17 08:32:57 +00002646 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00002647 if (!hsfsts.hsf_status.flcinprog) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002648 ret_val = 0;
2649 break;
2650 }
2651 udelay(1);
2652 }
Bruce Allan9e2d7652012-01-31 06:37:27 +00002653 if (!ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00002654 /* Successful in waiting for previous cycle to timeout,
Bruce Allanad680762008-03-28 09:15:03 -07002655 * now set the Flash Cycle Done.
2656 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002657 hsfsts.hsf_status.flcdone = 1;
2658 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2659 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00002660 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002661 }
2662 }
2663
2664 return ret_val;
2665}
2666
2667/**
2668 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
2669 * @hw: pointer to the HW structure
2670 * @timeout: maximum time to wait for completion
2671 *
2672 * This function starts a flash cycle and waits for its completion.
2673 **/
2674static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
2675{
2676 union ich8_hws_flash_ctrl hsflctl;
2677 union ich8_hws_flash_status hsfsts;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002678 u32 i = 0;
2679
2680 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
2681 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2682 hsflctl.hsf_ctrl.flcgo = 1;
2683 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2684
2685 /* wait till FDONE bit is set to 1 */
2686 do {
2687 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00002688 if (hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002689 break;
2690 udelay(1);
2691 } while (i++ < timeout);
2692
Bruce Allan04499ec2012-04-13 00:08:31 +00002693 if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002694 return 0;
2695
Bruce Allan55920b52012-02-08 02:55:25 +00002696 return -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002697}
2698
2699/**
2700 * e1000_read_flash_word_ich8lan - Read word from flash
2701 * @hw: pointer to the HW structure
2702 * @offset: offset to data location
2703 * @data: pointer to the location for storing the data
2704 *
2705 * Reads the flash word at offset into data. Offset is converted
2706 * to bytes before read.
2707 **/
2708static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
2709 u16 *data)
2710{
2711 /* Must convert offset into bytes. */
2712 offset <<= 1;
2713
2714 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
2715}
2716
2717/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002718 * e1000_read_flash_byte_ich8lan - Read byte from flash
2719 * @hw: pointer to the HW structure
2720 * @offset: The offset of the byte to read.
2721 * @data: Pointer to a byte to store the value read.
2722 *
2723 * Reads a single byte from the NVM using the flash access registers.
2724 **/
2725static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2726 u8 *data)
2727{
2728 s32 ret_val;
2729 u16 word = 0;
2730
2731 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
2732 if (ret_val)
2733 return ret_val;
2734
2735 *data = (u8)word;
2736
2737 return 0;
2738}
2739
2740/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002741 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
2742 * @hw: pointer to the HW structure
2743 * @offset: The offset (in bytes) of the byte or word to read.
2744 * @size: Size of data to read, 1=byte 2=word
2745 * @data: Pointer to the word to store the value read.
2746 *
2747 * Reads a byte or word from the NVM using the flash access registers.
2748 **/
2749static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2750 u8 size, u16 *data)
2751{
2752 union ich8_hws_flash_status hsfsts;
2753 union ich8_hws_flash_ctrl hsflctl;
2754 u32 flash_linear_addr;
2755 u32 flash_data = 0;
2756 s32 ret_val = -E1000_ERR_NVM;
2757 u8 count = 0;
2758
2759 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
2760 return -E1000_ERR_NVM;
2761
2762 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2763 hw->nvm.flash_base_addr;
2764
2765 do {
2766 udelay(1);
2767 /* Steps */
2768 ret_val = e1000_flash_cycle_init_ich8lan(hw);
Bruce Allan9e2d7652012-01-31 06:37:27 +00002769 if (ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002770 break;
2771
2772 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2773 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2774 hsflctl.hsf_ctrl.fldbcount = size - 1;
2775 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
2776 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2777
2778 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2779
2780 ret_val = e1000_flash_cycle_ich8lan(hw,
2781 ICH_FLASH_READ_COMMAND_TIMEOUT);
2782
Bruce Allane921eb12012-11-28 09:28:37 +00002783 /* Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07002784 * and try the whole sequence a few more times, else
2785 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07002786 * least significant byte first msb to lsb
2787 */
Bruce Allan9e2d7652012-01-31 06:37:27 +00002788 if (!ret_val) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002789 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002790 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002791 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002792 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002793 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002794 break;
2795 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00002796 /* If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002797 * completely hosed, but if the error condition is
2798 * detected, it won't hurt to give it another try...
2799 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
2800 */
2801 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00002802 if (hsfsts.hsf_status.flcerr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002803 /* Repeat for some time before giving up. */
2804 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00002805 } else if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00002806 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002807 break;
2808 }
2809 }
2810 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2811
2812 return ret_val;
2813}
2814
2815/**
2816 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
2817 * @hw: pointer to the HW structure
2818 * @offset: The offset (in bytes) of the word(s) to write.
2819 * @words: Size of data to write in words
2820 * @data: Pointer to the word(s) to write at offset.
2821 *
2822 * Writes a byte or word to the NVM using the flash access registers.
2823 **/
2824static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2825 u16 *data)
2826{
2827 struct e1000_nvm_info *nvm = &hw->nvm;
2828 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002829 u16 i;
2830
2831 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2832 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002833 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002834 return -E1000_ERR_NVM;
2835 }
2836
Bruce Allan94d81862009-11-20 23:25:26 +00002837 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002838
Auke Kokbc7f75f2007-09-17 12:30:59 -07002839 for (i = 0; i < words; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002840 dev_spec->shadow_ram[offset+i].modified = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002841 dev_spec->shadow_ram[offset+i].value = data[i];
2842 }
2843
Bruce Allan94d81862009-11-20 23:25:26 +00002844 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002845
Auke Kokbc7f75f2007-09-17 12:30:59 -07002846 return 0;
2847}
2848
2849/**
2850 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
2851 * @hw: pointer to the HW structure
2852 *
2853 * The NVM checksum is updated by calling the generic update_nvm_checksum,
2854 * which writes the checksum to the shadow ram. The changes in the shadow
2855 * ram are then committed to the EEPROM by processing each bank at a time
2856 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08002857 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07002858 * future writes.
2859 **/
2860static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
2861{
2862 struct e1000_nvm_info *nvm = &hw->nvm;
2863 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07002864 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002865 s32 ret_val;
2866 u16 data;
2867
2868 ret_val = e1000e_update_nvm_checksum_generic(hw);
2869 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08002870 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002871
2872 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08002873 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002874
Bruce Allan94d81862009-11-20 23:25:26 +00002875 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002876
Bruce Allane921eb12012-11-28 09:28:37 +00002877 /* We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002878 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07002879 * is going to be written
2880 */
Bruce Allanf4187b52008-08-26 18:36:50 -07002881 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08002882 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002883 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002884 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002885 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002886
2887 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002888 new_bank_offset = nvm->flash_bank_size;
2889 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002890 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002891 if (ret_val)
2892 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002893 } else {
2894 old_bank_offset = nvm->flash_bank_size;
2895 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002896 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002897 if (ret_val)
2898 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002899 }
2900
2901 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allane921eb12012-11-28 09:28:37 +00002902 /* Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07002903 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07002904 * in the shadow RAM
2905 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002906 if (dev_spec->shadow_ram[i].modified) {
2907 data = dev_spec->shadow_ram[i].value;
2908 } else {
Bruce Allane2434552008-11-21 17:02:41 -08002909 ret_val = e1000_read_flash_word_ich8lan(hw, i +
2910 old_bank_offset,
2911 &data);
2912 if (ret_val)
2913 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002914 }
2915
Bruce Allane921eb12012-11-28 09:28:37 +00002916 /* If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07002917 * (15:14) are 11b until the commit has completed.
2918 * This will allow us to write 10b which indicates the
2919 * signature is valid. We want to do this after the write
2920 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07002921 * while the write is still in progress
2922 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002923 if (i == E1000_ICH_NVM_SIG_WORD)
2924 data |= E1000_ICH_NVM_SIG_MASK;
2925
2926 /* Convert offset to bytes. */
2927 act_offset = (i + new_bank_offset) << 1;
2928
2929 udelay(100);
2930 /* Write the bytes to the new bank. */
2931 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2932 act_offset,
2933 (u8)data);
2934 if (ret_val)
2935 break;
2936
2937 udelay(100);
2938 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2939 act_offset + 1,
2940 (u8)(data >> 8));
2941 if (ret_val)
2942 break;
2943 }
2944
Bruce Allane921eb12012-11-28 09:28:37 +00002945 /* Don't bother writing the segment valid bits if sector
Bruce Allanad680762008-03-28 09:15:03 -07002946 * programming failed.
2947 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002948 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07002949 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002950 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00002951 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002952 }
2953
Bruce Allane921eb12012-11-28 09:28:37 +00002954 /* Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07002955 * to 10b in word 0x13 , this can be done without an
2956 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07002957 * and we need to change bit 14 to 0b
2958 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002959 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08002960 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002961 if (ret_val)
2962 goto release;
2963
Auke Kokbc7f75f2007-09-17 12:30:59 -07002964 data &= 0xBFFF;
2965 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2966 act_offset * 2 + 1,
2967 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00002968 if (ret_val)
2969 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002970
Bruce Allane921eb12012-11-28 09:28:37 +00002971 /* And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07002972 * its signature word (0x13) high_byte to 0b. This can be
2973 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07002974 * to 1's. We can write 1's to 0's without an erase
2975 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002976 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
2977 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002978 if (ret_val)
2979 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002980
2981 /* Great! Everything worked, we can now clear the cached entries. */
2982 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002983 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002984 dev_spec->shadow_ram[i].value = 0xFFFF;
2985 }
2986
Bruce Allan9c5e2092010-05-10 15:00:31 +00002987release:
Bruce Allan94d81862009-11-20 23:25:26 +00002988 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002989
Bruce Allane921eb12012-11-28 09:28:37 +00002990 /* Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07002991 * until after the next adapter reset.
2992 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00002993 if (!ret_val) {
Bruce Allane85e3632012-02-22 09:03:14 +00002994 nvm->ops.reload(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00002995 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002996 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002997
Bruce Allane2434552008-11-21 17:02:41 -08002998out:
2999 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003000 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08003001
Auke Kokbc7f75f2007-09-17 12:30:59 -07003002 return ret_val;
3003}
3004
3005/**
3006 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
3007 * @hw: pointer to the HW structure
3008 *
3009 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
3010 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
3011 * calculated, in which case we need to calculate the checksum and set bit 6.
3012 **/
3013static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
3014{
3015 s32 ret_val;
3016 u16 data;
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00003017 u16 word;
3018 u16 valid_csum_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003019
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00003020 /* Read NVM and check Invalid Image CSUM bit. If this bit is 0,
3021 * the checksum needs to be fixed. This bit is an indication that
3022 * the NVM was prepared by OEM software and did not calculate
3023 * the checksum...a likely scenario.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003024 */
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00003025 switch (hw->mac.type) {
3026 case e1000_pch_lpt:
3027 word = NVM_COMPAT;
3028 valid_csum_mask = NVM_COMPAT_VALID_CSUM;
3029 break;
3030 default:
3031 word = NVM_FUTURE_INIT_WORD1;
3032 valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
3033 break;
3034 }
3035
3036 ret_val = e1000_read_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003037 if (ret_val)
3038 return ret_val;
3039
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00003040 if (!(data & valid_csum_mask)) {
3041 data |= valid_csum_mask;
3042 ret_val = e1000_write_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003043 if (ret_val)
3044 return ret_val;
3045 ret_val = e1000e_update_nvm_checksum(hw);
3046 if (ret_val)
3047 return ret_val;
3048 }
3049
3050 return e1000e_validate_nvm_checksum_generic(hw);
3051}
3052
3053/**
Bruce Allan4a770352008-10-01 17:18:35 -07003054 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
3055 * @hw: pointer to the HW structure
3056 *
3057 * To prevent malicious write/erase of the NVM, set it to be read-only
3058 * so that the hardware ignores all write/erase cycles of the NVM via
3059 * the flash control registers. The shadow-ram copy of the NVM will
3060 * still be updated, however any updates to this copy will not stick
3061 * across driver reloads.
3062 **/
3063void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
3064{
Bruce Allanca15df52009-10-26 11:23:43 +00003065 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07003066 union ich8_flash_protected_range pr0;
3067 union ich8_hws_flash_status hsfsts;
3068 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07003069
Bruce Allan94d81862009-11-20 23:25:26 +00003070 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07003071
3072 gfpreg = er32flash(ICH_FLASH_GFPREG);
3073
3074 /* Write-protect GbE Sector of NVM */
3075 pr0.regval = er32flash(ICH_FLASH_PR0);
3076 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
3077 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
3078 pr0.range.wpe = true;
3079 ew32flash(ICH_FLASH_PR0, pr0.regval);
3080
Bruce Allane921eb12012-11-28 09:28:37 +00003081 /* Lock down a subset of GbE Flash Control Registers, e.g.
Bruce Allan4a770352008-10-01 17:18:35 -07003082 * PR0 to prevent the write-protection from being lifted.
3083 * Once FLOCKDN is set, the registers protected by it cannot
3084 * be written until FLOCKDN is cleared by a hardware reset.
3085 */
3086 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3087 hsfsts.hsf_status.flockdn = true;
3088 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
3089
Bruce Allan94d81862009-11-20 23:25:26 +00003090 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07003091}
3092
3093/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003094 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
3095 * @hw: pointer to the HW structure
3096 * @offset: The offset (in bytes) of the byte/word to read.
3097 * @size: Size of data to read, 1=byte 2=word
3098 * @data: The byte(s) to write to the NVM.
3099 *
3100 * Writes one/two bytes to the NVM using the flash access registers.
3101 **/
3102static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
3103 u8 size, u16 data)
3104{
3105 union ich8_hws_flash_status hsfsts;
3106 union ich8_hws_flash_ctrl hsflctl;
3107 u32 flash_linear_addr;
3108 u32 flash_data = 0;
3109 s32 ret_val;
3110 u8 count = 0;
3111
3112 if (size < 1 || size > 2 || data > size * 0xff ||
3113 offset > ICH_FLASH_LINEAR_ADDR_MASK)
3114 return -E1000_ERR_NVM;
3115
3116 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
3117 hw->nvm.flash_base_addr;
3118
3119 do {
3120 udelay(1);
3121 /* Steps */
3122 ret_val = e1000_flash_cycle_init_ich8lan(hw);
3123 if (ret_val)
3124 break;
3125
3126 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
3127 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3128 hsflctl.hsf_ctrl.fldbcount = size -1;
3129 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
3130 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
3131
3132 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3133
3134 if (size == 1)
3135 flash_data = (u32)data & 0x00FF;
3136 else
3137 flash_data = (u32)data;
3138
3139 ew32flash(ICH_FLASH_FDATA0, flash_data);
3140
Bruce Allane921eb12012-11-28 09:28:37 +00003141 /* check if FCERR is set to 1 , if set to 1, clear it
Bruce Allanad680762008-03-28 09:15:03 -07003142 * and try the whole sequence a few more times else done
3143 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003144 ret_val = e1000_flash_cycle_ich8lan(hw,
3145 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
3146 if (!ret_val)
3147 break;
3148
Bruce Allane921eb12012-11-28 09:28:37 +00003149 /* If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07003150 * completely hosed, but if the error condition
3151 * is detected, it won't hurt to give it another
3152 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
3153 */
3154 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003155 if (hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003156 /* Repeat for some time before giving up. */
3157 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00003158 if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00003159 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003160 break;
3161 }
3162 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3163
3164 return ret_val;
3165}
3166
3167/**
3168 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
3169 * @hw: pointer to the HW structure
3170 * @offset: The index of the byte to read.
3171 * @data: The byte to write to the NVM.
3172 *
3173 * Writes a single byte to the NVM using the flash access registers.
3174 **/
3175static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
3176 u8 data)
3177{
3178 u16 word = (u16)data;
3179
3180 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
3181}
3182
3183/**
3184 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
3185 * @hw: pointer to the HW structure
3186 * @offset: The offset of the byte to write.
3187 * @byte: The byte to write to the NVM.
3188 *
3189 * Writes a single byte to the NVM using the flash access registers.
3190 * Goes through a retry algorithm before giving up.
3191 **/
3192static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
3193 u32 offset, u8 byte)
3194{
3195 s32 ret_val;
3196 u16 program_retries;
3197
3198 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
3199 if (!ret_val)
3200 return ret_val;
3201
3202 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003203 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003204 udelay(100);
3205 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
3206 if (!ret_val)
3207 break;
3208 }
3209 if (program_retries == 100)
3210 return -E1000_ERR_NVM;
3211
3212 return 0;
3213}
3214
3215/**
3216 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
3217 * @hw: pointer to the HW structure
3218 * @bank: 0 for first bank, 1 for second bank, etc.
3219 *
3220 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
3221 * bank N is 4096 * N + flash_reg_addr.
3222 **/
3223static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
3224{
3225 struct e1000_nvm_info *nvm = &hw->nvm;
3226 union ich8_hws_flash_status hsfsts;
3227 union ich8_hws_flash_ctrl hsflctl;
3228 u32 flash_linear_addr;
3229 /* bank size is in 16bit words - adjust to bytes */
3230 u32 flash_bank_size = nvm->flash_bank_size * 2;
3231 s32 ret_val;
3232 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00003233 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003234
3235 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3236
Bruce Allane921eb12012-11-28 09:28:37 +00003237 /* Determine HW Sector size: Read BERASE bits of hw flash status
Bruce Allanad680762008-03-28 09:15:03 -07003238 * register
3239 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07003240 * consecutive sectors. The start index for the nth Hw sector
3241 * can be calculated as = bank * 4096 + n * 256
3242 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
3243 * The start index for the nth Hw sector can be calculated
3244 * as = bank * 4096
3245 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
3246 * (ich9 only, otherwise error condition)
3247 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
3248 */
3249 switch (hsfsts.hsf_status.berasesz) {
3250 case 0:
3251 /* Hw sector size 256 */
3252 sector_size = ICH_FLASH_SEG_SIZE_256;
3253 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
3254 break;
3255 case 1:
3256 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00003257 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003258 break;
3259 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00003260 sector_size = ICH_FLASH_SEG_SIZE_8K;
3261 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003262 break;
3263 case 3:
3264 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00003265 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003266 break;
3267 default:
3268 return -E1000_ERR_NVM;
3269 }
3270
3271 /* Start with the base address, then add the sector offset. */
3272 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00003273 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003274
3275 for (j = 0; j < iteration ; j++) {
3276 do {
3277 /* Steps */
3278 ret_val = e1000_flash_cycle_init_ich8lan(hw);
3279 if (ret_val)
3280 return ret_val;
3281
Bruce Allane921eb12012-11-28 09:28:37 +00003282 /* Write a value 11 (block Erase) in Flash
Bruce Allanad680762008-03-28 09:15:03 -07003283 * Cycle field in hw flash control
3284 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003285 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
3286 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
3287 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
3288
Bruce Allane921eb12012-11-28 09:28:37 +00003289 /* Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07003290 * block into Flash Linear address field in Flash
3291 * Address.
3292 */
3293 flash_linear_addr += (j * sector_size);
3294 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3295
3296 ret_val = e1000_flash_cycle_ich8lan(hw,
3297 ICH_FLASH_ERASE_COMMAND_TIMEOUT);
Bruce Allan9e2d7652012-01-31 06:37:27 +00003298 if (!ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003299 break;
3300
Bruce Allane921eb12012-11-28 09:28:37 +00003301 /* Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003302 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07003303 * a few more times else Done
3304 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003305 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003306 if (hsfsts.hsf_status.flcerr)
Bruce Allanad680762008-03-28 09:15:03 -07003307 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003308 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00003309 else if (!hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003310 return ret_val;
3311 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
3312 }
3313
3314 return 0;
3315}
3316
3317/**
3318 * e1000_valid_led_default_ich8lan - Set the default LED settings
3319 * @hw: pointer to the HW structure
3320 * @data: Pointer to the LED settings
3321 *
3322 * Reads the LED default settings from the NVM to data. If the NVM LED
3323 * settings is all 0's or F's, set the LED default to a valid LED default
3324 * setting.
3325 **/
3326static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
3327{
3328 s32 ret_val;
3329
3330 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
3331 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003332 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003333 return ret_val;
3334 }
3335
3336 if (*data == ID_LED_RESERVED_0000 ||
3337 *data == ID_LED_RESERVED_FFFF)
3338 *data = ID_LED_DEFAULT_ICH8LAN;
3339
3340 return 0;
3341}
3342
3343/**
Bruce Allana4f58f52009-06-02 11:29:18 +00003344 * e1000_id_led_init_pchlan - store LED configurations
3345 * @hw: pointer to the HW structure
3346 *
3347 * PCH does not control LEDs via the LEDCTL register, rather it uses
3348 * the PHY LED configuration register.
3349 *
3350 * PCH also does not have an "always on" or "always off" mode which
3351 * complicates the ID feature. Instead of using the "on" mode to indicate
Bruce Alland1964eb2012-02-22 09:02:21 +00003352 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
Bruce Allana4f58f52009-06-02 11:29:18 +00003353 * use "link_up" mode. The LEDs will still ID on request if there is no
3354 * link based on logic in e1000_led_[on|off]_pchlan().
3355 **/
3356static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
3357{
3358 struct e1000_mac_info *mac = &hw->mac;
3359 s32 ret_val;
3360 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
3361 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
3362 u16 data, i, temp, shift;
3363
3364 /* Get default ID LED modes */
3365 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
3366 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00003367 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003368
3369 mac->ledctl_default = er32(LEDCTL);
3370 mac->ledctl_mode1 = mac->ledctl_default;
3371 mac->ledctl_mode2 = mac->ledctl_default;
3372
3373 for (i = 0; i < 4; i++) {
3374 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
3375 shift = (i * 5);
3376 switch (temp) {
3377 case ID_LED_ON1_DEF2:
3378 case ID_LED_ON1_ON2:
3379 case ID_LED_ON1_OFF2:
3380 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
3381 mac->ledctl_mode1 |= (ledctl_on << shift);
3382 break;
3383 case ID_LED_OFF1_DEF2:
3384 case ID_LED_OFF1_ON2:
3385 case ID_LED_OFF1_OFF2:
3386 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
3387 mac->ledctl_mode1 |= (ledctl_off << shift);
3388 break;
3389 default:
3390 /* Do nothing */
3391 break;
3392 }
3393 switch (temp) {
3394 case ID_LED_DEF1_ON2:
3395 case ID_LED_ON1_ON2:
3396 case ID_LED_OFF1_ON2:
3397 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3398 mac->ledctl_mode2 |= (ledctl_on << shift);
3399 break;
3400 case ID_LED_DEF1_OFF2:
3401 case ID_LED_ON1_OFF2:
3402 case ID_LED_OFF1_OFF2:
3403 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3404 mac->ledctl_mode2 |= (ledctl_off << shift);
3405 break;
3406 default:
3407 /* Do nothing */
3408 break;
3409 }
3410 }
3411
Bruce Allan5015e532012-02-08 02:55:56 +00003412 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00003413}
3414
3415/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003416 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
3417 * @hw: pointer to the HW structure
3418 *
3419 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
3420 * register, so the the bus width is hard coded.
3421 **/
3422static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
3423{
3424 struct e1000_bus_info *bus = &hw->bus;
3425 s32 ret_val;
3426
3427 ret_val = e1000e_get_bus_info_pcie(hw);
3428
Bruce Allane921eb12012-11-28 09:28:37 +00003429 /* ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07003430 * a configuration space, but do not contain
3431 * PCI Express Capability registers, so bus width
3432 * must be hardcoded.
3433 */
3434 if (bus->width == e1000_bus_width_unknown)
3435 bus->width = e1000_bus_width_pcie_x1;
3436
3437 return ret_val;
3438}
3439
3440/**
3441 * e1000_reset_hw_ich8lan - Reset the hardware
3442 * @hw: pointer to the HW structure
3443 *
3444 * Does a full reset of the hardware which includes a reset of the PHY and
3445 * MAC.
3446 **/
3447static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
3448{
Bruce Allan1d5846b2009-10-29 13:46:05 +00003449 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan62bc8132012-03-20 03:47:57 +00003450 u16 kum_cfg;
3451 u32 ctrl, reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003452 s32 ret_val;
3453
Bruce Allane921eb12012-11-28 09:28:37 +00003454 /* Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07003455 * on the last TLP read/write transaction when MAC is reset.
3456 */
3457 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003458 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003459 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003460
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003461 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003462 ew32(IMC, 0xffffffff);
3463
Bruce Allane921eb12012-11-28 09:28:37 +00003464 /* Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07003465 * any pending transactions to complete before we hit the MAC
3466 * with the global reset.
3467 */
3468 ew32(RCTL, 0);
3469 ew32(TCTL, E1000_TCTL_PSP);
3470 e1e_flush();
3471
Bruce Allan1bba4382011-03-19 00:27:20 +00003472 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003473
3474 /* Workaround for ICH8 bit corruption issue in FIFO memory */
3475 if (hw->mac.type == e1000_ich8lan) {
3476 /* Set Tx and Rx buffer allocation to 8k apiece. */
3477 ew32(PBA, E1000_PBA_8K);
3478 /* Set Packet Buffer Size to 16k. */
3479 ew32(PBS, E1000_PBS_16K);
3480 }
3481
Bruce Allan1d5846b2009-10-29 13:46:05 +00003482 if (hw->mac.type == e1000_pchlan) {
Bruce Allan62bc8132012-03-20 03:47:57 +00003483 /* Save the NVM K1 bit setting */
3484 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00003485 if (ret_val)
3486 return ret_val;
3487
Bruce Allan62bc8132012-03-20 03:47:57 +00003488 if (kum_cfg & E1000_NVM_K1_ENABLE)
Bruce Allan1d5846b2009-10-29 13:46:05 +00003489 dev_spec->nvm_k1_enabled = true;
3490 else
3491 dev_spec->nvm_k1_enabled = false;
3492 }
3493
Auke Kokbc7f75f2007-09-17 12:30:59 -07003494 ctrl = er32(CTRL);
3495
Bruce Allan44abd5c2012-02-22 09:02:37 +00003496 if (!hw->phy.ops.check_reset_block(hw)) {
Bruce Allane921eb12012-11-28 09:28:37 +00003497 /* Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07003498 * time to make sure the interface between MAC and the
3499 * external PHY is reset.
3500 */
3501 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00003502
Bruce Allane921eb12012-11-28 09:28:37 +00003503 /* Gate automatic PHY configuration by hardware on
Bruce Allan605c82b2010-09-22 17:17:01 +00003504 * non-managed 82579
3505 */
3506 if ((hw->mac.type == e1000_pch2lan) &&
3507 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
3508 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003509 }
3510 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003511 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003512 ew32(CTRL, (ctrl | E1000_CTRL_RST));
Jesse Brandeburg945a5152011-07-20 00:56:21 +00003513 /* cannot issue a flush here because it hangs the hardware */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003514 msleep(20);
3515
Bruce Allan62bc8132012-03-20 03:47:57 +00003516 /* Set Phy Config Counter to 50msec */
3517 if (hw->mac.type == e1000_pch2lan) {
3518 reg = er32(FEXTNVM3);
3519 reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
3520 reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
3521 ew32(FEXTNVM3, reg);
3522 }
3523
Bruce Allanfc0c7762009-07-01 13:27:55 +00003524 if (!ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00003525 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07003526
Bruce Allane98cac42010-05-10 15:02:32 +00003527 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00003528 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003529 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00003530 return ret_val;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003531
Bruce Allane98cac42010-05-10 15:02:32 +00003532 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00003533 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00003534 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00003535 }
Bruce Allane98cac42010-05-10 15:02:32 +00003536
Bruce Allane921eb12012-11-28 09:28:37 +00003537 /* For PCH, this write will make sure that any noise
Bruce Allan7d3cabb2009-07-01 13:29:08 +00003538 * will be detected as a CRC error and be dropped rather than show up
3539 * as a bad packet to the DMA engine.
3540 */
3541 if (hw->mac.type == e1000_pchlan)
3542 ew32(CRC_OFFSET, 0x65656565);
3543
Auke Kokbc7f75f2007-09-17 12:30:59 -07003544 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00003545 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003546
Bruce Allan62bc8132012-03-20 03:47:57 +00003547 reg = er32(KABGTXD);
3548 reg |= E1000_KABGTXD_BGSQLBIAS;
3549 ew32(KABGTXD, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003550
Bruce Allan5015e532012-02-08 02:55:56 +00003551 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003552}
3553
3554/**
3555 * e1000_init_hw_ich8lan - Initialize the hardware
3556 * @hw: pointer to the HW structure
3557 *
3558 * Prepares the hardware for transmit and receive by doing the following:
3559 * - initialize hardware bits
3560 * - initialize LED identification
3561 * - setup receive address registers
3562 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08003563 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07003564 * - clear statistics
3565 **/
3566static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
3567{
3568 struct e1000_mac_info *mac = &hw->mac;
3569 u32 ctrl_ext, txdctl, snoop;
3570 s32 ret_val;
3571 u16 i;
3572
3573 e1000_initialize_hw_bits_ich8lan(hw);
3574
3575 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00003576 ret_val = mac->ops.id_led_init(hw);
Bruce Allande39b752009-11-20 23:27:59 +00003577 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003578 e_dbg("Error initializing identification LED\n");
Bruce Allande39b752009-11-20 23:27:59 +00003579 /* This is not fatal and we should not stop init due to this */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003580
3581 /* Setup the receive address. */
3582 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
3583
3584 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003585 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003586 for (i = 0; i < mac->mta_reg_count; i++)
3587 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
3588
Bruce Allane921eb12012-11-28 09:28:37 +00003589 /* The 82578 Rx buffer will stall if wakeup is enabled in host and
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003590 * the ME. Disable wakeup by clearing the host wakeup bit.
Bruce Allanfc0c7762009-07-01 13:27:55 +00003591 * Reset the phy after disabling host wakeup to reset the Rx buffer.
3592 */
3593 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003594 e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
3595 i &= ~BM_WUC_HOST_WU_BIT;
3596 e1e_wphy(hw, BM_PORT_GEN_CFG, i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00003597 ret_val = e1000_phy_hw_reset_ich8lan(hw);
3598 if (ret_val)
3599 return ret_val;
3600 }
3601
Auke Kokbc7f75f2007-09-17 12:30:59 -07003602 /* Setup link and flow control */
Bruce Allan1a46b402012-02-22 09:02:26 +00003603 ret_val = mac->ops.setup_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003604
3605 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003606 txdctl = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003607 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3608 E1000_TXDCTL_FULL_TX_DESC_WB;
3609 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3610 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003611 ew32(TXDCTL(0), txdctl);
3612 txdctl = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003613 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3614 E1000_TXDCTL_FULL_TX_DESC_WB;
3615 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3616 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003617 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003618
Bruce Allane921eb12012-11-28 09:28:37 +00003619 /* ICH8 has opposite polarity of no_snoop bits.
Bruce Allanad680762008-03-28 09:15:03 -07003620 * By default, we should use snoop behavior.
3621 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003622 if (mac->type == e1000_ich8lan)
3623 snoop = PCIE_ICH8_SNOOP_ALL;
3624 else
3625 snoop = (u32) ~(PCIE_NO_SNOOP_ALL);
3626 e1000e_set_pcie_no_snoop(hw, snoop);
3627
3628 ctrl_ext = er32(CTRL_EXT);
3629 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
3630 ew32(CTRL_EXT, ctrl_ext);
3631
Bruce Allane921eb12012-11-28 09:28:37 +00003632 /* Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07003633 * important that we do this after we have tried to establish link
3634 * because the symbol error count will increment wildly if there
3635 * is no link.
3636 */
3637 e1000_clear_hw_cntrs_ich8lan(hw);
3638
Bruce Allane561a702012-02-08 02:55:46 +00003639 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003640}
3641/**
3642 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
3643 * @hw: pointer to the HW structure
3644 *
3645 * Sets/Clears required hardware bits necessary for correctly setting up the
3646 * hardware for transmit and receive.
3647 **/
3648static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
3649{
3650 u32 reg;
3651
3652 /* Extended Device Control */
3653 reg = er32(CTRL_EXT);
3654 reg |= (1 << 22);
Bruce Allana4f58f52009-06-02 11:29:18 +00003655 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3656 if (hw->mac.type >= e1000_pchlan)
3657 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003658 ew32(CTRL_EXT, reg);
3659
3660 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003661 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003662 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003663 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003664
3665 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003666 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003667 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003668 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003669
3670 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003671 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003672 if (hw->mac.type == e1000_ich8lan)
3673 reg |= (1 << 28) | (1 << 29);
3674 reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003675 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003676
3677 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003678 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003679 if (er32(TCTL) & E1000_TCTL_MULR)
3680 reg &= ~(1 << 28);
3681 else
3682 reg |= (1 << 28);
3683 reg |= (1 << 24) | (1 << 26) | (1 << 30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003684 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003685
3686 /* Device Status */
3687 if (hw->mac.type == e1000_ich8lan) {
3688 reg = er32(STATUS);
3689 reg &= ~(1 << 31);
3690 ew32(STATUS, reg);
3691 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003692
Bruce Allane921eb12012-11-28 09:28:37 +00003693 /* work-around descriptor data corruption issue during nfs v2 udp
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003694 * traffic, just disable the nfs filtering capability
3695 */
3696 reg = er32(RFCTL);
3697 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
Matthew Vickf6bd5572012-04-25 08:01:05 +00003698
Bruce Allane921eb12012-11-28 09:28:37 +00003699 /* Disable IPv6 extension header parsing because some malformed
Matthew Vickf6bd5572012-04-25 08:01:05 +00003700 * IPv6 headers can hang the Rx.
3701 */
3702 if (hw->mac.type == e1000_ich8lan)
3703 reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003704 ew32(RFCTL, reg);
Bruce Allan94fb8482013-01-23 09:00:03 +00003705
3706 /* Enable ECC on Lynxpoint */
3707 if (hw->mac.type == e1000_pch_lpt) {
3708 reg = er32(PBECCSTS);
3709 reg |= E1000_PBECCSTS_ECC_ENABLE;
3710 ew32(PBECCSTS, reg);
3711
3712 reg = er32(CTRL);
3713 reg |= E1000_CTRL_MEHE;
3714 ew32(CTRL, reg);
3715 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003716}
3717
3718/**
3719 * e1000_setup_link_ich8lan - Setup flow control and link settings
3720 * @hw: pointer to the HW structure
3721 *
3722 * Determines which flow control settings to use, then configures flow
3723 * control. Calls the appropriate media-specific link configuration
3724 * function. Assuming the adapter has a valid link partner, a valid link
3725 * should be established. Assumes the hardware has previously been reset
3726 * and the transmitter and receiver are not enabled.
3727 **/
3728static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
3729{
Auke Kokbc7f75f2007-09-17 12:30:59 -07003730 s32 ret_val;
3731
Bruce Allan44abd5c2012-02-22 09:02:37 +00003732 if (hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07003733 return 0;
3734
Bruce Allane921eb12012-11-28 09:28:37 +00003735 /* ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07003736 * the default flow control setting, so we explicitly
3737 * set it to full.
3738 */
Bruce Allan37289d92009-06-02 11:29:37 +00003739 if (hw->fc.requested_mode == e1000_fc_default) {
3740 /* Workaround h/w hang when Tx flow control enabled */
3741 if (hw->mac.type == e1000_pchlan)
3742 hw->fc.requested_mode = e1000_fc_rx_pause;
3743 else
3744 hw->fc.requested_mode = e1000_fc_full;
3745 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003746
Bruce Allane921eb12012-11-28 09:28:37 +00003747 /* Save off the requested flow control mode for use later. Depending
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003748 * on the link partner's capabilities, we may or may not use this mode.
3749 */
3750 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003751
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003752 e_dbg("After fix-ups FlowControl is now = %x\n",
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003753 hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003754
3755 /* Continue to configure the copper link. */
Bruce Allan944ce012012-02-22 09:02:42 +00003756 ret_val = hw->mac.ops.setup_physical_interface(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003757 if (ret_val)
3758 return ret_val;
3759
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003760 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003761 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003762 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00003763 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003764 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00003765 ew32(FCRTV_PCH, hw->fc.refresh_time);
3766
Bruce Allan482fed82011-01-06 14:29:49 +00003767 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
3768 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003769 if (ret_val)
3770 return ret_val;
3771 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003772
3773 return e1000e_set_fc_watermarks(hw);
3774}
3775
3776/**
3777 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
3778 * @hw: pointer to the HW structure
3779 *
3780 * Configures the kumeran interface to the PHY to wait the appropriate time
3781 * when polling the PHY, then call the generic setup_copper_link to finish
3782 * configuring the copper link.
3783 **/
3784static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
3785{
3786 u32 ctrl;
3787 s32 ret_val;
3788 u16 reg_data;
3789
3790 ctrl = er32(CTRL);
3791 ctrl |= E1000_CTRL_SLU;
3792 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
3793 ew32(CTRL, ctrl);
3794
Bruce Allane921eb12012-11-28 09:28:37 +00003795 /* Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07003796 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07003797 * this fixes erroneous timeouts at 10Mbps.
3798 */
Bruce Allan07818952009-12-08 07:28:01 +00003799 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003800 if (ret_val)
3801 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00003802 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3803 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003804 if (ret_val)
3805 return ret_val;
3806 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00003807 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3808 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003809 if (ret_val)
3810 return ret_val;
3811
Bruce Allana4f58f52009-06-02 11:29:18 +00003812 switch (hw->phy.type) {
3813 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003814 ret_val = e1000e_copper_link_setup_igp(hw);
3815 if (ret_val)
3816 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003817 break;
3818 case e1000_phy_bm:
3819 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003820 ret_val = e1000e_copper_link_setup_m88(hw);
3821 if (ret_val)
3822 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003823 break;
3824 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00003825 case e1000_phy_82579:
Bruce Allan2fbe4522012-04-19 03:21:47 +00003826 case e1000_phy_i217:
Bruce Allana4f58f52009-06-02 11:29:18 +00003827 ret_val = e1000_copper_link_setup_82577(hw);
3828 if (ret_val)
3829 return ret_val;
3830 break;
3831 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00003832 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003833 if (ret_val)
3834 return ret_val;
3835
3836 reg_data &= ~IFE_PMC_AUTO_MDIX;
3837
3838 switch (hw->phy.mdix) {
3839 case 1:
3840 reg_data &= ~IFE_PMC_FORCE_MDIX;
3841 break;
3842 case 2:
3843 reg_data |= IFE_PMC_FORCE_MDIX;
3844 break;
3845 case 0:
3846 default:
3847 reg_data |= IFE_PMC_AUTO_MDIX;
3848 break;
3849 }
Bruce Allan482fed82011-01-06 14:29:49 +00003850 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003851 if (ret_val)
3852 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003853 break;
3854 default:
3855 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003856 }
Bruce Allan3fa8293632012-02-08 02:55:40 +00003857
Auke Kokbc7f75f2007-09-17 12:30:59 -07003858 return e1000e_setup_copper_link(hw);
3859}
3860
3861/**
3862 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
3863 * @hw: pointer to the HW structure
3864 * @speed: pointer to store current link speed
3865 * @duplex: pointer to store the current link duplex
3866 *
Bruce Allanad680762008-03-28 09:15:03 -07003867 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07003868 * information and then calls the Kumeran lock loss workaround for links at
3869 * gigabit speeds.
3870 **/
3871static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
3872 u16 *duplex)
3873{
3874 s32 ret_val;
3875
3876 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
3877 if (ret_val)
3878 return ret_val;
3879
3880 if ((hw->mac.type == e1000_ich8lan) &&
3881 (hw->phy.type == e1000_phy_igp_3) &&
3882 (*speed == SPEED_1000)) {
3883 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
3884 }
3885
3886 return ret_val;
3887}
3888
3889/**
3890 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
3891 * @hw: pointer to the HW structure
3892 *
3893 * Work-around for 82566 Kumeran PCS lock loss:
3894 * On link status change (i.e. PCI reset, speed change) and link is up and
3895 * speed is gigabit-
3896 * 0) if workaround is optionally disabled do nothing
3897 * 1) wait 1ms for Kumeran link to come up
3898 * 2) check Kumeran Diagnostic register PCS lock loss bit
3899 * 3) if not set the link is locked (all is good), otherwise...
3900 * 4) reset the PHY
3901 * 5) repeat up to 10 times
3902 * Note: this is only called for IGP3 copper when speed is 1gb.
3903 **/
3904static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
3905{
3906 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3907 u32 phy_ctrl;
3908 s32 ret_val;
3909 u16 i, data;
3910 bool link;
3911
3912 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
3913 return 0;
3914
Bruce Allane921eb12012-11-28 09:28:37 +00003915 /* Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003916 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07003917 * stability
3918 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003919 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
3920 if (!link)
3921 return 0;
3922
3923 for (i = 0; i < 10; i++) {
3924 /* read once to clear */
3925 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3926 if (ret_val)
3927 return ret_val;
3928 /* and again to get new status */
3929 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3930 if (ret_val)
3931 return ret_val;
3932
3933 /* check for PCS lock */
3934 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
3935 return 0;
3936
3937 /* Issue PHY reset */
3938 e1000_phy_hw_reset(hw);
3939 mdelay(5);
3940 }
3941 /* Disable GigE link negotiation */
3942 phy_ctrl = er32(PHY_CTRL);
3943 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
3944 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3945 ew32(PHY_CTRL, phy_ctrl);
3946
Bruce Allane921eb12012-11-28 09:28:37 +00003947 /* Call gig speed drop workaround on Gig disable before accessing
Bruce Allanad680762008-03-28 09:15:03 -07003948 * any PHY registers
3949 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003950 e1000e_gig_downshift_workaround_ich8lan(hw);
3951
3952 /* unable to acquire PCS lock */
3953 return -E1000_ERR_PHY;
3954}
3955
3956/**
Bruce Allan6e3c8072012-02-22 09:02:47 +00003957 * e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003958 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08003959 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003960 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00003961 * If ICH8, set the current Kumeran workaround state (enabled - true
3962 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07003963 **/
3964void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
3965 bool state)
3966{
3967 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3968
3969 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003970 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003971 return;
3972 }
3973
3974 dev_spec->kmrn_lock_loss_workaround_enabled = state;
3975}
3976
3977/**
3978 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
3979 * @hw: pointer to the HW structure
3980 *
3981 * Workaround for 82566 power-down on D3 entry:
3982 * 1) disable gigabit link
3983 * 2) write VR power-down enable
3984 * 3) read it back
3985 * Continue if successful, else issue LCD reset and repeat
3986 **/
3987void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
3988{
3989 u32 reg;
3990 u16 data;
3991 u8 retry = 0;
3992
3993 if (hw->phy.type != e1000_phy_igp_3)
3994 return;
3995
3996 /* Try the workaround twice (if needed) */
3997 do {
3998 /* Disable link */
3999 reg = er32(PHY_CTRL);
4000 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
4001 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
4002 ew32(PHY_CTRL, reg);
4003
Bruce Allane921eb12012-11-28 09:28:37 +00004004 /* Call gig speed drop workaround on Gig disable before
Bruce Allanad680762008-03-28 09:15:03 -07004005 * accessing any PHY registers
4006 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004007 if (hw->mac.type == e1000_ich8lan)
4008 e1000e_gig_downshift_workaround_ich8lan(hw);
4009
4010 /* Write VR power-down enable */
4011 e1e_rphy(hw, IGP3_VR_CTRL, &data);
4012 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
4013 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
4014
4015 /* Read it back and test */
4016 e1e_rphy(hw, IGP3_VR_CTRL, &data);
4017 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
4018 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
4019 break;
4020
4021 /* Issue PHY reset and repeat at most one more time */
4022 reg = er32(CTRL);
4023 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
4024 retry++;
4025 } while (retry);
4026}
4027
4028/**
4029 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
4030 * @hw: pointer to the HW structure
4031 *
4032 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08004033 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07004034 * 1) Set Kumeran Near-end loopback
4035 * 2) Clear Kumeran Near-end loopback
Bruce Allan462d5992011-09-30 08:07:11 +00004036 * Should only be called for ICH8[m] devices with any 1G Phy.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004037 **/
4038void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
4039{
4040 s32 ret_val;
4041 u16 reg_data;
4042
Bruce Allan462d5992011-09-30 08:07:11 +00004043 if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07004044 return;
4045
4046 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
4047 &reg_data);
4048 if (ret_val)
4049 return;
4050 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
4051 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
4052 reg_data);
4053 if (ret_val)
4054 return;
4055 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
4056 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
4057 reg_data);
4058}
4059
4060/**
Bruce Allan99730e42011-05-13 07:19:48 +00004061 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004062 * @hw: pointer to the HW structure
4063 *
4064 * During S0 to Sx transition, it is possible the link remains at gig
4065 * instead of negotiating to a lower speed. Before going to Sx, set
Bruce Allanc077a902011-12-16 00:46:38 +00004066 * 'Gig Disable' to force link speed negotiation to a lower speed based on
4067 * the LPLU setting in the NVM or custom setting. For PCH and newer parts,
4068 * the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
4069 * needs to be written.
Bruce Allan2fbe4522012-04-19 03:21:47 +00004070 * Parts that support (and are linked to a partner which support) EEE in
4071 * 100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
4072 * than 10Mbps w/o EEE.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004073 **/
Bruce Allan99730e42011-05-13 07:19:48 +00004074void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004075{
Bruce Allan2fbe4522012-04-19 03:21:47 +00004076 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004077 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00004078 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004079
Bruce Allan17f085d2010-06-17 18:59:48 +00004080 phy_ctrl = er32(PHY_CTRL);
Bruce Allanc077a902011-12-16 00:46:38 +00004081 phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004082 if (hw->phy.type == e1000_phy_i217) {
4083 u16 phy_reg;
4084
4085 ret_val = hw->phy.ops.acquire(hw);
4086 if (ret_val)
4087 goto out;
4088
4089 if (!dev_spec->eee_disable) {
4090 u16 eee_advert;
4091
Bruce Allan4ddc48a2012-12-05 06:25:58 +00004092 ret_val =
4093 e1000_read_emi_reg_locked(hw,
4094 I217_EEE_ADVERTISEMENT,
4095 &eee_advert);
Bruce Allan2fbe4522012-04-19 03:21:47 +00004096 if (ret_val)
4097 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004098
Bruce Allane921eb12012-11-28 09:28:37 +00004099 /* Disable LPLU if both link partners support 100BaseT
Bruce Allan2fbe4522012-04-19 03:21:47 +00004100 * EEE and 100Full is advertised on both ends of the
4101 * link.
4102 */
Bruce Allan3d4d5752012-12-05 06:26:08 +00004103 if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
Bruce Allan2fbe4522012-04-19 03:21:47 +00004104 (dev_spec->eee_lp_ability &
Bruce Allan3d4d5752012-12-05 06:26:08 +00004105 I82579_EEE_100_SUPPORTED) &&
Bruce Allan2fbe4522012-04-19 03:21:47 +00004106 (hw->phy.autoneg_advertised & ADVERTISE_100_FULL))
4107 phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
4108 E1000_PHY_CTRL_NOND0A_LPLU);
4109 }
4110
Bruce Allane921eb12012-11-28 09:28:37 +00004111 /* For i217 Intel Rapid Start Technology support,
Bruce Allan2fbe4522012-04-19 03:21:47 +00004112 * when the system is going into Sx and no manageability engine
4113 * is present, the driver must configure proxy to reset only on
4114 * power good. LPI (Low Power Idle) state must also reset only
4115 * on power good, as well as the MTA (Multicast table array).
4116 * The SMBus release must also be disabled on LCD reset.
4117 */
4118 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
4119
4120 /* Enable proxy to reset only on power good. */
4121 e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
4122 phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
4123 e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);
4124
Bruce Allane921eb12012-11-28 09:28:37 +00004125 /* Set bit enable LPI (EEE) to reset only on
Bruce Allan2fbe4522012-04-19 03:21:47 +00004126 * power good.
4127 */
4128 e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00004129 phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004130 e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);
4131
4132 /* Disable the SMB release on LCD reset. */
4133 e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00004134 phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004135 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
4136 }
4137
Bruce Allane921eb12012-11-28 09:28:37 +00004138 /* Enable MTA to reset for Intel Rapid Start Technology
Bruce Allan2fbe4522012-04-19 03:21:47 +00004139 * Support
4140 */
4141 e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00004142 phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004143 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
4144
4145release:
4146 hw->phy.ops.release(hw);
4147 }
4148out:
Bruce Allan17f085d2010-06-17 18:59:48 +00004149 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00004150
Bruce Allan462d5992011-09-30 08:07:11 +00004151 if (hw->mac.type == e1000_ich8lan)
4152 e1000e_gig_downshift_workaround_ich8lan(hw);
4153
Bruce Allan8395ae82010-09-22 17:15:08 +00004154 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00004155 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan92fe1732012-04-12 06:27:03 +00004156
4157 /* Reset PHY to activate OEM bits on 82577/8 */
4158 if (hw->mac.type == e1000_pchlan)
4159 e1000e_phy_hw_reset_generic(hw);
4160
Bruce Allan8395ae82010-09-22 17:15:08 +00004161 ret_val = hw->phy.ops.acquire(hw);
4162 if (ret_val)
4163 return;
4164 e1000_write_smbus_addr(hw);
4165 hw->phy.ops.release(hw);
4166 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004167}
4168
4169/**
Bruce Allan99730e42011-05-13 07:19:48 +00004170 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
4171 * @hw: pointer to the HW structure
4172 *
4173 * During Sx to S0 transitions on non-managed devices or managed devices
4174 * on which PHY resets are not blocked, if the PHY registers cannot be
4175 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
4176 * the PHY.
Bruce Allan2fbe4522012-04-19 03:21:47 +00004177 * On i217, setup Intel Rapid Start Technology.
Bruce Allan99730e42011-05-13 07:19:48 +00004178 **/
4179void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
4180{
Bruce Allan90b82982011-12-16 00:46:33 +00004181 s32 ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +00004182
Bruce Allancb17aab2012-04-13 03:16:22 +00004183 if (hw->mac.type < e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00004184 return;
4185
Bruce Allancb17aab2012-04-13 03:16:22 +00004186 ret_val = e1000_init_phy_workarounds_pchlan(hw);
Bruce Allan90b82982011-12-16 00:46:33 +00004187 if (ret_val) {
Bruce Allancb17aab2012-04-13 03:16:22 +00004188 e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
Bruce Allan99730e42011-05-13 07:19:48 +00004189 return;
4190 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00004191
Bruce Allane921eb12012-11-28 09:28:37 +00004192 /* For i217 Intel Rapid Start Technology support when the system
Bruce Allan2fbe4522012-04-19 03:21:47 +00004193 * is transitioning from Sx and no manageability engine is present
4194 * configure SMBus to restore on reset, disable proxy, and enable
4195 * the reset on MTA (Multicast table array).
4196 */
4197 if (hw->phy.type == e1000_phy_i217) {
4198 u16 phy_reg;
4199
4200 ret_val = hw->phy.ops.acquire(hw);
4201 if (ret_val) {
4202 e_dbg("Failed to setup iRST\n");
4203 return;
4204 }
4205
4206 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allane921eb12012-11-28 09:28:37 +00004207 /* Restore clear on SMB if no manageability engine
Bruce Allan2fbe4522012-04-19 03:21:47 +00004208 * is present
4209 */
4210 ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
4211 if (ret_val)
4212 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00004213 phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004214 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
4215
4216 /* Disable Proxy */
4217 e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
4218 }
4219 /* Enable reset on MTA */
4220 ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
4221 if (ret_val)
4222 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00004223 phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00004224 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
4225release:
4226 if (ret_val)
4227 e_dbg("Error %d in resume workarounds\n", ret_val);
4228 hw->phy.ops.release(hw);
4229 }
Bruce Allan99730e42011-05-13 07:19:48 +00004230}
4231
4232/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004233 * e1000_cleanup_led_ich8lan - Restore the default LED operation
4234 * @hw: pointer to the HW structure
4235 *
4236 * Return the LED back to the default configuration.
4237 **/
4238static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
4239{
4240 if (hw->phy.type == e1000_phy_ife)
4241 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
4242
4243 ew32(LEDCTL, hw->mac.ledctl_default);
4244 return 0;
4245}
4246
4247/**
Auke Kok489815c2008-02-21 15:11:07 -08004248 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07004249 * @hw: pointer to the HW structure
4250 *
Auke Kok489815c2008-02-21 15:11:07 -08004251 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004252 **/
4253static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
4254{
4255 if (hw->phy.type == e1000_phy_ife)
4256 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
4257 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
4258
4259 ew32(LEDCTL, hw->mac.ledctl_mode2);
4260 return 0;
4261}
4262
4263/**
Auke Kok489815c2008-02-21 15:11:07 -08004264 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07004265 * @hw: pointer to the HW structure
4266 *
Auke Kok489815c2008-02-21 15:11:07 -08004267 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004268 **/
4269static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
4270{
4271 if (hw->phy.type == e1000_phy_ife)
4272 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00004273 (IFE_PSCL_PROBE_MODE |
4274 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004275
4276 ew32(LEDCTL, hw->mac.ledctl_mode1);
4277 return 0;
4278}
4279
4280/**
Bruce Allana4f58f52009-06-02 11:29:18 +00004281 * e1000_setup_led_pchlan - Configures SW controllable LED
4282 * @hw: pointer to the HW structure
4283 *
4284 * This prepares the SW controllable LED for use.
4285 **/
4286static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
4287{
Bruce Allan482fed82011-01-06 14:29:49 +00004288 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00004289}
4290
4291/**
4292 * e1000_cleanup_led_pchlan - Restore the default LED operation
4293 * @hw: pointer to the HW structure
4294 *
4295 * Return the LED back to the default configuration.
4296 **/
4297static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
4298{
Bruce Allan482fed82011-01-06 14:29:49 +00004299 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00004300}
4301
4302/**
4303 * e1000_led_on_pchlan - Turn LEDs on
4304 * @hw: pointer to the HW structure
4305 *
4306 * Turn on the LEDs.
4307 **/
4308static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
4309{
4310 u16 data = (u16)hw->mac.ledctl_mode2;
4311 u32 i, led;
4312
Bruce Allane921eb12012-11-28 09:28:37 +00004313 /* If no link, then turn LED on by setting the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00004314 * for each LED that's mode is "link_up" in ledctl_mode2.
4315 */
4316 if (!(er32(STATUS) & E1000_STATUS_LU)) {
4317 for (i = 0; i < 3; i++) {
4318 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
4319 if ((led & E1000_PHY_LED0_MODE_MASK) !=
4320 E1000_LEDCTL_MODE_LINK_UP)
4321 continue;
4322 if (led & E1000_PHY_LED0_IVRT)
4323 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
4324 else
4325 data |= (E1000_PHY_LED0_IVRT << (i * 5));
4326 }
4327 }
4328
Bruce Allan482fed82011-01-06 14:29:49 +00004329 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00004330}
4331
4332/**
4333 * e1000_led_off_pchlan - Turn LEDs off
4334 * @hw: pointer to the HW structure
4335 *
4336 * Turn off the LEDs.
4337 **/
4338static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
4339{
4340 u16 data = (u16)hw->mac.ledctl_mode1;
4341 u32 i, led;
4342
Bruce Allane921eb12012-11-28 09:28:37 +00004343 /* If no link, then turn LED off by clearing the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00004344 * for each LED that's mode is "link_up" in ledctl_mode1.
4345 */
4346 if (!(er32(STATUS) & E1000_STATUS_LU)) {
4347 for (i = 0; i < 3; i++) {
4348 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
4349 if ((led & E1000_PHY_LED0_MODE_MASK) !=
4350 E1000_LEDCTL_MODE_LINK_UP)
4351 continue;
4352 if (led & E1000_PHY_LED0_IVRT)
4353 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
4354 else
4355 data |= (E1000_PHY_LED0_IVRT << (i * 5));
4356 }
4357 }
4358
Bruce Allan482fed82011-01-06 14:29:49 +00004359 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00004360}
4361
4362/**
Bruce Allane98cac42010-05-10 15:02:32 +00004363 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07004364 * @hw: pointer to the HW structure
4365 *
Bruce Allane98cac42010-05-10 15:02:32 +00004366 * Read appropriate register for the config done bit for completion status
4367 * and configure the PHY through s/w for EEPROM-less parts.
4368 *
4369 * NOTE: some silicon which is EEPROM-less will fail trying to read the
4370 * config done bit, so only an error is logged and continues. If we were
4371 * to return with error, EEPROM-less silicon would not be able to be reset
4372 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07004373 **/
4374static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
4375{
Bruce Allane98cac42010-05-10 15:02:32 +00004376 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07004377 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00004378 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00004379
Bruce Allanf4187b52008-08-26 18:36:50 -07004380 e1000e_get_cfg_done(hw);
4381
Bruce Allane98cac42010-05-10 15:02:32 +00004382 /* Wait for indication from h/w that it has completed basic config */
4383 if (hw->mac.type >= e1000_ich10lan) {
4384 e1000_lan_init_done_ich8lan(hw);
4385 } else {
4386 ret_val = e1000e_get_auto_rd_done(hw);
4387 if (ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00004388 /* When auto config read does not complete, do not
Bruce Allane98cac42010-05-10 15:02:32 +00004389 * return with an error. This can happen in situations
4390 * where there is no eeprom and prevents getting link.
4391 */
4392 e_dbg("Auto Read Done did not complete\n");
4393 ret_val = 0;
4394 }
4395 }
4396
4397 /* Clear PHY Reset Asserted bit */
4398 status = er32(STATUS);
4399 if (status & E1000_STATUS_PHYRA)
4400 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
4401 else
4402 e_dbg("PHY Reset Asserted not set - needs delay\n");
4403
Bruce Allanf4187b52008-08-26 18:36:50 -07004404 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00004405 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allan04499ec2012-04-13 00:08:31 +00004406 if (!(er32(EECD) & E1000_EECD_PRES) &&
Bruce Allanf4187b52008-08-26 18:36:50 -07004407 (hw->phy.type == e1000_phy_igp_3)) {
4408 e1000e_phy_init_script_igp3(hw);
4409 }
4410 } else {
4411 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
4412 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004413 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00004414 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07004415 }
4416 }
4417
Bruce Allane98cac42010-05-10 15:02:32 +00004418 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07004419}
4420
4421/**
Bruce Allan17f208d2009-12-01 15:47:22 +00004422 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
4423 * @hw: pointer to the HW structure
4424 *
4425 * In the case of a PHY power down to save power, or to turn off link during a
4426 * driver unload, or wake on lan is not enabled, remove the link.
4427 **/
4428static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
4429{
4430 /* If the management interface is not enabled, then power down */
4431 if (!(hw->mac.ops.check_mng_mode(hw) ||
4432 hw->phy.ops.check_reset_block(hw)))
4433 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00004434}
4435
4436/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004437 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
4438 * @hw: pointer to the HW structure
4439 *
4440 * Clears hardware counters specific to the silicon family and calls
4441 * clear_hw_cntrs_generic to clear all general purpose counters.
4442 **/
4443static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
4444{
Bruce Allana4f58f52009-06-02 11:29:18 +00004445 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00004446 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004447
4448 e1000e_clear_hw_cntrs_base(hw);
4449
Bruce Allan99673d92009-11-20 23:27:21 +00004450 er32(ALGNERRC);
4451 er32(RXERRC);
4452 er32(TNCRS);
4453 er32(CEXTERR);
4454 er32(TSCTC);
4455 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004456
Bruce Allan99673d92009-11-20 23:27:21 +00004457 er32(MGTPRC);
4458 er32(MGTPDC);
4459 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004460
Bruce Allan99673d92009-11-20 23:27:21 +00004461 er32(IAC);
4462 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004463
Bruce Allana4f58f52009-06-02 11:29:18 +00004464 /* Clear PHY statistics registers */
4465 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00004466 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00004467 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00004468 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00004469 ret_val = hw->phy.ops.acquire(hw);
4470 if (ret_val)
4471 return;
4472 ret_val = hw->phy.ops.set_page(hw,
4473 HV_STATS_PAGE << IGP_PAGE_SHIFT);
4474 if (ret_val)
4475 goto release;
4476 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
4477 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
4478 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
4479 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
4480 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
4481 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
4482 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
4483 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
4484 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
4485 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
4486 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4487 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
4488 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4489 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
4490release:
4491 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00004492 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004493}
4494
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004495static const struct e1000_mac_operations ich8_mac_ops = {
Bruce Allaneb7700d2010-06-16 13:27:05 +00004496 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00004497 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004498 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004499 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
4500 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00004501 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004502 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004503 /* led_on dependent on mac type */
4504 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07004505 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004506 .reset_hw = e1000_reset_hw_ich8lan,
4507 .init_hw = e1000_init_hw_ich8lan,
4508 .setup_link = e1000_setup_link_ich8lan,
4509 .setup_physical_interface= e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004510 /* id_led_init dependent on mac type */
Bruce Allan57cde762012-02-22 09:02:58 +00004511 .config_collision_dist = e1000e_config_collision_dist_generic,
Bruce Allan69e1e012012-04-14 03:28:50 +00004512 .rar_set = e1000e_rar_set_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004513};
4514
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004515static const struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004516 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004517 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004518 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07004519 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004520 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00004521 .read_reg = e1000e_read_phy_reg_igp,
4522 .release = e1000_release_swflag_ich8lan,
4523 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004524 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
4525 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004526 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004527};
4528
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004529static const struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004530 .acquire = e1000_acquire_nvm_ich8lan,
4531 .read = e1000_read_nvm_ich8lan,
4532 .release = e1000_release_nvm_ich8lan,
Bruce Allane85e3632012-02-22 09:03:14 +00004533 .reload = e1000e_reload_nvm_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00004534 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004535 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004536 .validate = e1000_validate_nvm_checksum_ich8lan,
4537 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004538};
4539
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004540const struct e1000_info e1000_ich8_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004541 .mac = e1000_ich8lan,
4542 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004543 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004544 | FLAG_HAS_CTRLEXT_ON_LOAD
4545 | FLAG_HAS_AMT
4546 | FLAG_HAS_FLASH
4547 | FLAG_APME_IN_WUC,
4548 .pba = 8,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004549 .max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004550 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004551 .mac_ops = &ich8_mac_ops,
4552 .phy_ops = &ich8_phy_ops,
4553 .nvm_ops = &ich8_nvm_ops,
4554};
4555
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004556const struct e1000_info e1000_ich9_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004557 .mac = e1000_ich9lan,
4558 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004559 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004560 | FLAG_HAS_WOL
Auke Kokbc7f75f2007-09-17 12:30:59 -07004561 | FLAG_HAS_CTRLEXT_ON_LOAD
4562 | FLAG_HAS_AMT
Auke Kokbc7f75f2007-09-17 12:30:59 -07004563 | FLAG_HAS_FLASH
4564 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00004565 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004566 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004567 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004568 .mac_ops = &ich8_mac_ops,
4569 .phy_ops = &ich8_phy_ops,
4570 .nvm_ops = &ich8_nvm_ops,
4571};
4572
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004573const struct e1000_info e1000_ich10_info = {
Bruce Allanf4187b52008-08-26 18:36:50 -07004574 .mac = e1000_ich10lan,
4575 .flags = FLAG_HAS_JUMBO_FRAMES
4576 | FLAG_IS_ICH
4577 | FLAG_HAS_WOL
Bruce Allanf4187b52008-08-26 18:36:50 -07004578 | FLAG_HAS_CTRLEXT_ON_LOAD
4579 | FLAG_HAS_AMT
Bruce Allanf4187b52008-08-26 18:36:50 -07004580 | FLAG_HAS_FLASH
4581 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00004582 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004583 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07004584 .get_variants = e1000_get_variants_ich8lan,
4585 .mac_ops = &ich8_mac_ops,
4586 .phy_ops = &ich8_phy_ops,
4587 .nvm_ops = &ich8_nvm_ops,
4588};
Bruce Allana4f58f52009-06-02 11:29:18 +00004589
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004590const struct e1000_info e1000_pch_info = {
Bruce Allana4f58f52009-06-02 11:29:18 +00004591 .mac = e1000_pchlan,
4592 .flags = FLAG_IS_ICH
4593 | FLAG_HAS_WOL
Bruce Allana4f58f52009-06-02 11:29:18 +00004594 | FLAG_HAS_CTRLEXT_ON_LOAD
4595 | FLAG_HAS_AMT
4596 | FLAG_HAS_FLASH
4597 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00004598 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00004599 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004600 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00004601 .pba = 26,
4602 .max_hw_frame_size = 4096,
4603 .get_variants = e1000_get_variants_ich8lan,
4604 .mac_ops = &ich8_mac_ops,
4605 .phy_ops = &ich8_phy_ops,
4606 .nvm_ops = &ich8_nvm_ops,
4607};
Bruce Alland3738bb2010-06-16 13:27:28 +00004608
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004609const struct e1000_info e1000_pch2_info = {
Bruce Alland3738bb2010-06-16 13:27:28 +00004610 .mac = e1000_pch2lan,
4611 .flags = FLAG_IS_ICH
4612 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00004613 | FLAG_HAS_HW_TIMESTAMP
Bruce Alland3738bb2010-06-16 13:27:28 +00004614 | FLAG_HAS_CTRLEXT_ON_LOAD
4615 | FLAG_HAS_AMT
4616 | FLAG_HAS_FLASH
4617 | FLAG_HAS_JUMBO_FRAMES
4618 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00004619 .flags2 = FLAG2_HAS_PHY_STATS
4620 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00004621 .pba = 26,
Bruce Alland3738bb2010-06-16 13:27:28 +00004622 .max_hw_frame_size = DEFAULT_JUMBO,
4623 .get_variants = e1000_get_variants_ich8lan,
4624 .mac_ops = &ich8_mac_ops,
4625 .phy_ops = &ich8_phy_ops,
4626 .nvm_ops = &ich8_nvm_ops,
4627};
Bruce Allan2fbe4522012-04-19 03:21:47 +00004628
4629const struct e1000_info e1000_pch_lpt_info = {
4630 .mac = e1000_pch_lpt,
4631 .flags = FLAG_IS_ICH
4632 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00004633 | FLAG_HAS_HW_TIMESTAMP
Bruce Allan2fbe4522012-04-19 03:21:47 +00004634 | FLAG_HAS_CTRLEXT_ON_LOAD
4635 | FLAG_HAS_AMT
4636 | FLAG_HAS_FLASH
4637 | FLAG_HAS_JUMBO_FRAMES
4638 | FLAG_APME_IN_WUC,
4639 .flags2 = FLAG2_HAS_PHY_STATS
4640 | FLAG2_HAS_EEE,
4641 .pba = 26,
Bruce Allaned1a4262013-01-04 09:51:36 +00004642 .max_hw_frame_size = 9018,
Bruce Allan2fbe4522012-04-19 03:21:47 +00004643 .get_variants = e1000_get_variants_ich8lan,
4644 .mac_ops = &ich8_mac_ops,
4645 .phy_ops = &ich8_phy_ops,
4646 .nvm_ops = &ich8_nvm_ops,
4647};