blob: 12d84e9a2d646aac018d931ab73fa39274b99f83 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070073#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070074#include "iwl-csr.h"
75#include "iwl-prph.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070077#include "iwl-agn-hw.h"
Johannes Berg6238b002012-04-02 15:04:33 +020078/* FIXME: need to abstract out TX command (once we know what it looks like) */
79#include "iwl-commands.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030080
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080081#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -070082 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080083 (~(1<<(trans_pcie)->cmd_queue)))
84
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_trans_pcie *trans_pcie =
88 IWL_TRANS_GET_PCIE_TRANS(trans);
89 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020090 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070092 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095
96 if (WARN_ON(rxq->bd || rxq->rb_stts))
97 return -EINVAL;
98
99 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100100 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
101 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102 if (!rxq->bd)
103 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300104
105 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100106 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
107 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108 if (!rxq->rb_stts)
109 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300110
111 return 0;
112
113err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300114 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
115 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300116 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
117 rxq->bd = NULL;
118err_bd:
119 return -ENOMEM;
120}
121
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700122static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700124 struct iwl_trans_pcie *trans_pcie =
125 IWL_TRANS_GET_PCIE_TRANS(trans);
126 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300127 int i;
128
129 /* Fill the rx_used queue with _all_ of the Rx buffers */
130 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
131 /* In the reset function, these buffers may have been allocated
132 * to an SKB, so we need to unmap and free potential storage */
133 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700135 PAGE_SIZE << trans_pcie->rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700137 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700138 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300139 rxq->pool[i].page = NULL;
140 }
141 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
142 }
143}
144
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700145static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 struct iwl_rx_queue *rxq)
147{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700148 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149 u32 rb_size;
150 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700151 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152
Johannes Bergb2cf4102012-04-09 17:46:51 -0700153 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
155 else
156 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
157
158 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200159 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163
164 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200165 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700166 (u32)(rxq->bd_dma >> 8));
167
168 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200169 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700170 rxq->rb_stts_dma >> 4);
171
172 /* Enable Rx DMA
173 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
174 * the credit mechanism in 5000 HW RX FIFO
175 * Direct rx interrupts to hosts
176 * Rx buffer size 4 or 8k
177 * RB timeout 0x10
178 * 256 RBDs
179 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200180 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
182 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
183 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700184 rb_size|
185 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
186 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
187
188 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200189 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190}
191
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300193{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700194 struct iwl_trans_pcie *trans_pcie =
195 IWL_TRANS_GET_PCIE_TRANS(trans);
196 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
197
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300198 int i, err;
199 unsigned long flags;
200
201 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700202 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300203 if (err)
204 return err;
205 }
206
207 spin_lock_irqsave(&rxq->lock, flags);
208 INIT_LIST_HEAD(&rxq->rx_free);
209 INIT_LIST_HEAD(&rxq->rx_used);
210
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700211 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300212
213 for (i = 0; i < RX_QUEUE_SIZE; i++)
214 rxq->queue[i] = NULL;
215
216 /* Set us so that we have processed and used all buffers, but have
217 * not restocked the Rx queue with fresh buffers */
218 rxq->read = rxq->write = 0;
219 rxq->write_actual = 0;
220 rxq->free_count = 0;
221 spin_unlock_irqrestore(&rxq->lock, flags);
222
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700223 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700225 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226
Johannes Berg7b114882012-02-05 13:55:11 -0800227 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700229 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800230 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700231
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300232 return 0;
233}
234
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300236{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700237 struct iwl_trans_pcie *trans_pcie =
238 IWL_TRANS_GET_PCIE_TRANS(trans);
239 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
240
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 unsigned long flags;
242
243 /*if rxq->bd is NULL, it means that nothing has been allocated,
244 * exit now */
245 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700246 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300247 return;
248 }
249
250 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700251 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300252 spin_unlock_irqrestore(&rxq->lock, flags);
253
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 rxq->bd, rxq->bd_dma);
256 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
257 rxq->bd = NULL;
258
259 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200260 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300261 sizeof(struct iwl_rb_status),
262 rxq->rb_stts, rxq->rb_stts_dma);
263 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700264 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300265 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
266 rxq->rb_stts = NULL;
267}
268
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700269static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270{
271
272 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200273 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
274 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700275 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
276}
277
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700278static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 struct iwl_dma_ptr *ptr, size_t size)
280{
281 if (WARN_ON(ptr->addr))
282 return -EINVAL;
283
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200284 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700285 &ptr->dma, GFP_KERNEL);
286 if (!ptr->addr)
287 return -ENOMEM;
288 ptr->size = size;
289 return 0;
290}
291
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700292static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 struct iwl_dma_ptr *ptr)
294{
295 if (unlikely(!ptr->addr))
296 return;
297
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200298 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700299 memset(ptr, 0, sizeof(*ptr));
300}
301
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700302static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
303{
304 struct iwl_tx_queue *txq = (void *)data;
305 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
306 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
307
308 spin_lock(&txq->lock);
309 /* check if triggered erroneously */
310 if (txq->q.read_ptr == txq->q.write_ptr) {
311 spin_unlock(&txq->lock);
312 return;
313 }
314 spin_unlock(&txq->lock);
315
316
317 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
318 jiffies_to_msecs(trans_pcie->wd_timeout));
319 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
320 txq->q.read_ptr, txq->q.write_ptr);
321 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
322 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
323 & (TFD_QUEUE_SIZE_MAX - 1),
324 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
325
326 iwl_op_mode_nic_error(trans->op_mode);
327}
328
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700329static int iwl_trans_txq_alloc(struct iwl_trans *trans,
330 struct iwl_tx_queue *txq, int slots_num,
331 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700333 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700334 int i;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800335 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700336
Johannes Bergbf8440e2012-03-19 17:12:06 +0100337 if (WARN_ON(txq->entries || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700338 return -EINVAL;
339
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700340 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
341 (unsigned long)txq);
342 txq->trans_pcie = trans_pcie;
343
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700344 txq->q.n_window = slots_num;
345
Johannes Bergbf8440e2012-03-19 17:12:06 +0100346 txq->entries = kcalloc(slots_num,
347 sizeof(struct iwl_pcie_tx_queue_entry),
348 GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700349
Johannes Bergbf8440e2012-03-19 17:12:06 +0100350 if (!txq->entries)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700351 goto error;
352
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800353 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700354 for (i = 0; i < slots_num; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100355 txq->entries[i].cmd =
356 kmalloc(sizeof(struct iwl_device_cmd),
357 GFP_KERNEL);
358 if (!txq->entries[i].cmd)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700359 goto error;
360 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700361
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700362 /* Circular buffer of transmit frame descriptors (TFDs),
363 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200364 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700365 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700366 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700367 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700368 goto error;
369 }
370 txq->q.id = txq_id;
371
372 return 0;
373error:
Johannes Bergbf8440e2012-03-19 17:12:06 +0100374 if (txq->entries && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700375 for (i = 0; i < slots_num; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100376 kfree(txq->entries[i].cmd);
377 kfree(txq->entries);
378 txq->entries = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700379
380 return -ENOMEM;
381
382}
383
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700384static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700385 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700386{
387 int ret;
388
389 txq->need_update = 0;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700390
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700391 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
392 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
393 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
394
395 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700396 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700397 txq_id);
398 if (ret)
399 return ret;
400
Johannes Berg015c15e2012-03-05 11:24:24 -0800401 spin_lock_init(&txq->lock);
402
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700403 /*
404 * Tell nic where to find circular buffer of Tx Frame Descriptors for
405 * given Tx queue, and enable the DMA channel used for that queue.
406 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200407 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700408 txq->q.dma_addr >> 8);
409
410 return 0;
411}
412
413/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700414 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
415 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700416static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700417{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700418 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
419 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700420 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700421 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700422
423 if (!q->n_bd)
424 return;
425
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700426 /* In the command queue, all the TBs are mapped as BIDI
427 * so unmap them as such.
428 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800429 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700430 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800431 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700432 dma_dir = DMA_TO_DEVICE;
433
Johannes Berg015c15e2012-03-05 11:24:24 -0800434 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700435 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200436 iwl_txq_free_tfd(trans, txq, dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700437 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
438 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800439 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700440}
441
442/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700443 * iwl_tx_queue_free - Deallocate DMA queue.
444 * @txq: Transmit queue to deallocate.
445 *
446 * Empty queue by removing and destroying all BD's.
447 * Free all buffers.
448 * 0-fill, but do not free "txq" descriptor structure.
449 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700450static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700451{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700452 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
453 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200454 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700455 int i;
456 if (WARN_ON(!txq))
457 return;
458
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700459 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460
461 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700462
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800463 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700464 for (i = 0; i < txq->q.n_window; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100465 kfree(txq->entries[i].cmd);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700466
467 /* De-alloc circular buffer of TFDs */
468 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700469 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700470 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
471 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
472 }
473
Johannes Bergbf8440e2012-03-19 17:12:06 +0100474 kfree(txq->entries);
475 txq->entries = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700476
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700477 del_timer_sync(&txq->stuck_timer);
478
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700479 /* 0-fill queue descriptor structure */
480 memset(txq, 0, sizeof(*txq));
481}
482
483/**
484 * iwl_trans_tx_free - Free TXQ Context
485 *
486 * Destroy all TX DMA queues and structures
487 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700488static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700489{
490 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700491 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700492
493 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700494 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700495 for (txq_id = 0;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700496 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700497 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700498 }
499
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700500 kfree(trans_pcie->txq);
501 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700502
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700503 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700504
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700505 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700506}
507
508/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700509 * iwl_trans_tx_alloc - allocate TX context
510 * Allocate all Tx DMA structures and initialize them
511 *
512 * @param priv
513 * @return error code
514 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700515static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700516{
517 int ret;
518 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700519 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700520
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700521 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700522 sizeof(struct iwlagn_scd_bc_tbl);
523
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700524 /*It is not allowed to alloc twice, so warn when this happens.
525 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700526 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700527 ret = -EINVAL;
528 goto error;
529 }
530
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700531 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700532 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700533 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700534 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700535 goto error;
536 }
537
538 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700539 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700540 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700541 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700542 goto error;
543 }
544
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700545 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700546 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700547 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700548 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700549 ret = ENOMEM;
550 goto error;
551 }
552
553 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700554 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800555 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800556 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700557 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700558 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
559 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700560 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700561 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700562 goto error;
563 }
564 }
565
566 return 0;
567
568error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700569 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700570
571 return ret;
572}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700573static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700574{
575 int ret;
576 int txq_id, slots_num;
577 unsigned long flags;
578 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700579 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700580
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700581 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700582 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700583 if (ret)
584 goto error;
585 alloc = true;
586 }
587
Johannes Berg7b114882012-02-05 13:55:11 -0800588 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700589
590 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200591 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700592
593 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200594 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700595 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596
Johannes Berg7b114882012-02-05 13:55:11 -0800597 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598
599 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700600 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800601 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800602 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700604 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
605 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700606 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700607 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700608 goto error;
609 }
610 }
611
612 return 0;
613error:
614 /*Upon error, free only if we allocated something */
615 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700616 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700617 return ret;
618}
619
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700620static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300621{
622/*
623 * (for documentation purposes)
624 * to set power to V_AUX, do:
625
626 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200627 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300628 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
629 ~APMG_PS_CTRL_MSK_PWR_SRC);
630 */
631
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200632 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300633 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
634 ~APMG_PS_CTRL_MSK_PWR_SRC);
635}
636
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200637/* PCI registers */
638#define PCI_CFG_RETRY_TIMEOUT 0x041
639#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
640#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
641
642static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
643{
644 int pos;
645 u16 pci_lnk_ctl;
646 struct iwl_trans_pcie *trans_pcie =
647 IWL_TRANS_GET_PCIE_TRANS(trans);
648
649 struct pci_dev *pci_dev = trans_pcie->pci_dev;
650
651 pos = pci_pcie_cap(pci_dev);
652 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
653 return pci_lnk_ctl;
654}
655
656static void iwl_apm_config(struct iwl_trans *trans)
657{
658 /*
659 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
660 * Check if BIOS (or OS) enabled L1-ASPM on this device.
661 * If so (likely), disable L0S, so device moves directly L0->L1;
662 * costs negligible amount of power savings.
663 * If not (unlikely), enable L0S, so there is at least some
664 * power savings, even without L1.
665 */
666 u16 lctl = iwl_pciexp_link_ctrl(trans);
667
668 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
669 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
670 /* L1-ASPM enabled; disable(!) L0S */
671 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
672 dev_printk(KERN_INFO, trans->dev,
673 "L1 Enabled; Disabling L0S\n");
674 } else {
675 /* L1-ASPM disabled; enable(!) L0S */
676 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
677 dev_printk(KERN_INFO, trans->dev,
678 "L1 Disabled; Enabling L0S\n");
679 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200680 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200681}
682
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200683/*
684 * Start up NIC's basic functionality after it has been reset
685 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
686 * NOTE: This does not load uCode nor start the embedded processor
687 */
688static int iwl_apm_init(struct iwl_trans *trans)
689{
Don Fry83626402012-03-07 09:52:37 -0800690 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200691 int ret = 0;
692 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
693
694 /*
695 * Use "set_bit" below rather than "write", to preserve any hardware
696 * bits already set by default after reset.
697 */
698
699 /* Disable L0S exit timer (platform NMI Work/Around) */
700 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
701 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
702
703 /*
704 * Disable L0s without affecting L1;
705 * don't wait for ICH L0s (ICH bug W/A)
706 */
707 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
708 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
709
710 /* Set FH wait threshold to maximum (HW error during stress W/A) */
711 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
712
713 /*
714 * Enable HAP INTA (interrupt from management bus) to
715 * wake device's PCI Express link L1a -> L0s
716 */
717 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
718 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
719
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200720 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200721
722 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700723 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200724 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700725 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200726
727 /*
728 * Set "initialization complete" bit to move adapter from
729 * D0U* --> D0A* (powered-up active) state.
730 */
731 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
732
733 /*
734 * Wait for clock stabilization; once stabilized, access to
735 * device-internal resources is supported, e.g. iwl_write_prph()
736 * and accesses to uCode SRAM.
737 */
738 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
739 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
740 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
741 if (ret < 0) {
742 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
743 goto out;
744 }
745
746 /*
747 * Enable DMA clock and wait for it to stabilize.
748 *
749 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
750 * do not disable clocks. This preserves any hardware bits already
751 * set by default in "CLK_CTRL_REG" after reset.
752 */
753 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
754 udelay(20);
755
756 /* Disable L1-Active */
757 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
758 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
759
Don Fry83626402012-03-07 09:52:37 -0800760 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200761
762out:
763 return ret;
764}
765
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200766static int iwl_apm_stop_master(struct iwl_trans *trans)
767{
768 int ret = 0;
769
770 /* stop device's busmaster DMA activity */
771 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
772
773 ret = iwl_poll_bit(trans, CSR_RESET,
774 CSR_RESET_REG_FLAG_MASTER_DISABLED,
775 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
776 if (ret)
777 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
778
779 IWL_DEBUG_INFO(trans, "stop master\n");
780
781 return ret;
782}
783
784static void iwl_apm_stop(struct iwl_trans *trans)
785{
Don Fry83626402012-03-07 09:52:37 -0800786 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200787 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
788
Don Fry83626402012-03-07 09:52:37 -0800789 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200790
791 /* Stop device's DMA activity */
792 iwl_apm_stop_master(trans);
793
794 /* Reset the entire device */
795 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
796
797 udelay(10);
798
799 /*
800 * Clear "initialization complete" bit to move adapter from
801 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
802 */
803 iwl_clear_bit(trans, CSR_GP_CNTRL,
804 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
805}
806
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700807static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300808{
Johannes Berg7b114882012-02-05 13:55:11 -0800809 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810 unsigned long flags;
811
812 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800813 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200814 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300815
816 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200817 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700818 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300819
Johannes Berg7b114882012-02-05 13:55:11 -0800820 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300821
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700822 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823
Johannes Bergecdb9752012-03-06 13:31:03 -0800824 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825
Gregory Greenmana5916972012-01-10 19:22:56 +0200826#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300827 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700828 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200829#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300830
831 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700832 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300833 return -ENOMEM;
834
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700835 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300836 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200837 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300838 0x800FFFFF);
839 }
840
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300841 return 0;
842}
843
844#define HW_READY_TIMEOUT (50)
845
846/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700847static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300848{
849 int ret;
850
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200851 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
853
854 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200855 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300856 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
857 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
858 HW_READY_TIMEOUT);
859
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700860 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300861 return ret;
862}
863
864/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200865static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300866{
867 int ret;
868
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700869 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300870
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700871 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200872 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300873 if (ret >= 0)
874 return 0;
875
876 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200877 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300878 CSR_HW_IF_CONFIG_REG_PREPARE);
879
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200880 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300881 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
882 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
883
884 if (ret < 0)
885 return ret;
886
887 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700888 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300889 if (ret >= 0)
890 return 0;
891 return ret;
892}
893
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200894/*
895 * ucode
896 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800897static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
898 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200899{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800900 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800901 dma_addr_t phy_addr = section->p_addr;
902 u32 byte_cnt = section->len;
903 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200904 int ret;
905
Johannes Berg13df1aa2012-03-06 13:31:00 -0800906 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200907
908 iwl_write_direct32(trans,
909 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
910 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
911
912 iwl_write_direct32(trans,
913 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
914
915 iwl_write_direct32(trans,
916 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
917 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
918
919 iwl_write_direct32(trans,
920 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
921 (iwl_get_dma_hi_addr(phy_addr)
922 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
923
924 iwl_write_direct32(trans,
925 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
926 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
927 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
928 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
929
930 iwl_write_direct32(trans,
931 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
932 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
933 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
934 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
935
David Spinadel6dfa8d02012-03-10 13:00:14 -0800936 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
937 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800938 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
939 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200940 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800941 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
942 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200943 return -ETIMEDOUT;
944 }
945
946 return 0;
947}
948
Johannes Berg0692fe42012-03-06 13:30:37 -0800949static int iwl_load_given_ucode(struct iwl_trans *trans,
950 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200951{
952 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800953 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200954
David Spinadel6dfa8d02012-03-10 13:00:14 -0800955 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
956 if (!image->sec[i].p_addr)
957 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200958
David Spinadel6dfa8d02012-03-10 13:00:14 -0800959 ret = iwl_load_section(trans, i, &image->sec[i]);
960 if (ret)
961 return ret;
962 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200963
964 /* Remove all resets to allow NIC to operate */
965 iwl_write32(trans, CSR_RESET, 0);
966
967 return 0;
968}
969
Johannes Berg0692fe42012-03-06 13:30:37 -0800970static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
971 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300972{
973 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800974 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300975
Johannes Berg496bab32012-03-06 13:30:45 -0800976 /* This may fail if AMT took ownership of the device */
977 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700978 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300979 return -EIO;
980 }
981
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200982 iwl_enable_rfkill_int(trans);
983
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300984 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200985 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800986 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200987 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300988 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300989
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200990 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300991
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700992 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300993 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700994 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300995 return ret;
996 }
997
998 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200999 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1000 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001001 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1002
1003 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001004 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001005 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001006
1007 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001008 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1009 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001010
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001011 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001012 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001013}
1014
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001015/*
1016 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001017 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001018 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001019static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001020{
Johannes Berg7b114882012-02-05 13:55:11 -08001021 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1022 IWL_TRANS_GET_PCIE_TRANS(trans);
1023
1024 lockdep_assert_held(&trans_pcie->irq_lock);
1025
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001026 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001027}
1028
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001029static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001030{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001031 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001032 u32 a;
1033 unsigned long flags;
1034 int i, chan;
1035 u32 reg_val;
1036
Johannes Berg7b114882012-02-05 13:55:11 -08001037 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001038
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001039 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001040 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001041 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001042 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001043 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001044 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001045 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001046 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001047 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001048 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001049 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001050 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001051 SCD_TRANS_TBL_OFFSET_QUEUE(
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001052 trans->cfg->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001053 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001055
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001056 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001057 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001058
1059 /* Enable DMA channel */
1060 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001061 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001062 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1063 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1064
1065 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001066 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1067 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001068 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1069
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001070 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001071 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001072 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001073
1074 /* initiate the queues */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001075 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001076 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1077 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1078 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001079 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001080 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001081 SCD_CONTEXT_QUEUE_OFFSET(i) +
1082 sizeof(u32),
1083 ((SCD_WIN_SIZE <<
1084 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1085 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1086 ((SCD_FRAME_LIMIT <<
1087 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1088 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1089 }
1090
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001091 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001092 IWL_MASK(0, trans->cfg->base_params->num_of_queues));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001093
1094 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001095 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001096
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001097 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001098
Johannes Berg9eae88f2012-03-15 13:26:52 -07001099 /* make sure all queue are not stopped/used */
1100 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1101 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001102
Johannes Berg9eae88f2012-03-15 13:26:52 -07001103 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1104 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001105
Johannes Berg9eae88f2012-03-15 13:26:52 -07001106 set_bit(i, trans_pcie->queue_used);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001107
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001108 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
Johannes Berg9eae88f2012-03-15 13:26:52 -07001109 fifo, true);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001110 }
1111
Johannes Berg7b114882012-02-05 13:55:11 -08001112 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001113
1114 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001115 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001116 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1117}
1118
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001119static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1120{
1121 iwl_reset_ict(trans);
1122 iwl_tx_start(trans);
1123}
1124
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001125/**
1126 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1127 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001128static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001129{
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001130 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001131 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001132 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001133
1134 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001135 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001136
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001137 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001138
1139 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001140 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001141 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001142 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001143 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001144 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001145 1000);
1146 if (ret < 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001147 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001148 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001149 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001150 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001151 }
Johannes Berg7b114882012-02-05 13:55:11 -08001152 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001153
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001154 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001155 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001156 return 0;
1157 }
1158
1159 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001160 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001161 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001162 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001163
1164 return 0;
1165}
1166
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001167static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001168{
1169 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001170 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001171
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001172 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001173 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001174 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001175 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001176
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001177 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001178 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001179
1180 /*
1181 * If a HW restart happens during firmware loading,
1182 * then the firmware loading might call this function
1183 * and later it might be called again due to the
1184 * restart. So don't process again if the device is
1185 * already dead.
1186 */
Don Fry83626402012-03-07 09:52:37 -08001187 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001188 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001189#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001190 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001191#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001192 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001193 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001194 APMG_CLK_VAL_DMA_CLK_RQT);
1195 udelay(5);
1196 }
1197
1198 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001199 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001200 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001201
1202 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001203 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001204
1205 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1206 * Clean again the interrupt here
1207 */
Johannes Berg7b114882012-02-05 13:55:11 -08001208 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001209 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001210 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001211
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001212 iwl_enable_rfkill_int(trans);
1213
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001214 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001215 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001216 tasklet_kill(&trans_pcie->irq_tasklet);
1217
Johannes Berg1ee158d2012-02-17 10:07:44 -08001218 cancel_work_sync(&trans_pcie->rx_replenish);
1219
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001220 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001221 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001222
1223 /* clear all status bits */
1224 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1225 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1226 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001227 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001228}
1229
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001230static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1231{
1232 /* let the ucode operate on its own */
1233 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1234 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1235
1236 iwl_disable_interrupts(trans);
1237 iwl_clear_bit(trans, CSR_GP_CNTRL,
1238 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1239}
1240
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001241static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001242 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001243{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001244 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1245 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001246 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001247 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001248 struct iwl_tx_queue *txq;
1249 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001250 dma_addr_t phys_addr = 0;
1251 dma_addr_t txcmd_phys;
1252 dma_addr_t scratch_phys;
1253 u16 len, firstlen, secondlen;
1254 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001255 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001256 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001257 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001258
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001259 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001260 q = &txq->q;
1261
Johannes Berg9eae88f2012-03-15 13:26:52 -07001262 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1263 WARN_ON_ONCE(1);
1264 return -EINVAL;
1265 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001266
Johannes Berg9eae88f2012-03-15 13:26:52 -07001267 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001268
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001269 /* Set up driver data for this TFD */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001270 txq->entries[q->write_ptr].skb = skb;
1271 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001272
1273 dev_cmd->hdr.cmd = REPLY_TX;
1274 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1275 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001276
1277 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001278 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001279
1280 /*
1281 * Use the first empty entry in this queue's command buffer array
1282 * to contain the Tx command and MAC header concatenated together
1283 * (payload data will be in another buffer).
1284 * Size of this varies, due to varying MAC header length.
1285 * If end is not dword aligned, we'll have 2 extra bytes at the end
1286 * of the MAC header (device reads on dword boundaries).
1287 * We'll tell device about this padding later.
1288 */
1289 len = sizeof(struct iwl_tx_cmd) +
1290 sizeof(struct iwl_cmd_header) + hdr_len;
1291 firstlen = (len + 3) & ~3;
1292
1293 /* Tell NIC about any 2-byte padding after MAC header */
1294 if (firstlen != len)
1295 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1296
1297 /* Physical address of this Tx command's header (not MAC header!),
1298 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001299 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001300 &dev_cmd->hdr, firstlen,
1301 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001302 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001303 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001304 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1305 dma_unmap_len_set(out_meta, len, firstlen);
1306
1307 if (!ieee80211_has_morefrags(fc)) {
1308 txq->need_update = 1;
1309 } else {
1310 wait_write_ptr = 1;
1311 txq->need_update = 0;
1312 }
1313
1314 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1315 * if any (802.11 null frames have no payload). */
1316 secondlen = skb->len - hdr_len;
1317 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001318 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001319 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001320 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1321 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001322 dma_unmap_addr(out_meta, mapping),
1323 dma_unmap_len(out_meta, len),
1324 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001325 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001326 }
1327 }
1328
1329 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001330 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001331 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001332 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001333 secondlen, 0);
1334
1335 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1336 offsetof(struct iwl_tx_cmd, scratch);
1337
1338 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001339 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001340 DMA_BIDIRECTIONAL);
1341 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1342 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1343
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001344 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001345 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001346 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001347
1348 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001349 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001350
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001351 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001352 DMA_BIDIRECTIONAL);
1353
Johannes Berg6c1011e2012-03-06 13:30:48 -08001354 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001355 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1356 sizeof(struct iwl_tfd),
1357 &dev_cmd->hdr, firstlen,
1358 skb->data + hdr_len, secondlen);
1359
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001360 /* start timer if queue currently empty */
1361 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1362 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1363
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001364 /* Tell device the write index *just past* this latest filled TFD */
1365 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001366 iwl_txq_update_write_ptr(trans, txq);
1367
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001368 /*
1369 * At this point the frame is "transmitted" successfully
1370 * and we will get a TX status notification eventually,
1371 * regardless of the value of ret. "ret" only indicates
1372 * whether or not we should update the write pointer.
1373 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001374 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001375 if (wait_write_ptr) {
1376 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001377 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001378 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001379 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001380 }
1381 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001382 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001383 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001384 out_err:
1385 spin_unlock(&txq->lock);
1386 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001387}
1388
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001389static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001390{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001391 struct iwl_trans_pcie *trans_pcie =
1392 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001393 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001394 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001395
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001396 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001397
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001398 if (!trans_pcie->irq_requested) {
1399 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1400 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001401
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001402 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001403
Johannes Berg75595532012-03-06 13:31:01 -08001404 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001405 DRV_NAME, trans);
1406 if (err) {
1407 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001408 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001409 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001410 }
1411
1412 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1413 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001414 }
1415
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001416 err = iwl_prepare_card_hw(trans);
1417 if (err) {
1418 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001419 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001420 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001421
1422 iwl_apm_init(trans);
1423
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001424 /* From now on, the op_mode will be kept updated about RF kill state */
1425 iwl_enable_rfkill_int(trans);
1426
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001427 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001428 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001429
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001430 return err;
1431
Johannes Bergf057ac42012-01-29 18:36:01 -08001432err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001433 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001434error:
1435 iwl_free_isr_ict(trans);
1436 tasklet_kill(&trans_pcie->irq_tasklet);
1437 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001438}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001439
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001440static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1441 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001442{
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001443 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001444 unsigned long flags;
1445 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001446
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001447 iwl_apm_stop(trans);
1448
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001449 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1450 iwl_disable_interrupts(trans);
1451 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1452
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001453 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1454
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001455 if (!op_mode_leaving) {
1456 /*
1457 * Even if we stop the HW, we still want the RF kill
1458 * interrupt
1459 */
1460 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001461
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001462 /*
1463 * Check again since the RF kill state may have changed while
1464 * all the interrupts were disabled, in this case we couldn't
1465 * receive the RF kill interrupt and update the state in the
1466 * op_mode.
1467 */
1468 hw_rfkill = iwl_is_rfkill_set(trans);
1469 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1470 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001471}
1472
Johannes Berg9eae88f2012-03-15 13:26:52 -07001473static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1474 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001475{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001476 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1477 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001478 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1479 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001480 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001481
Johannes Berg015c15e2012-03-05 11:24:24 -08001482 spin_lock(&txq->lock);
1483
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001484 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001485 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1486 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001487 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001488 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001489 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001490 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001491
1492 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001493}
1494
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001495static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1496{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001497 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001498}
1499
1500static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1501{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001502 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001503}
1504
1505static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1506{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001507 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001508}
1509
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001510static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001511 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001512{
1513 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1514
1515 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001516 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1517 trans_pcie->n_no_reclaim_cmds = 0;
1518 else
1519 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1520 if (trans_pcie->n_no_reclaim_cmds)
1521 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1522 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001523
1524 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1525
1526 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1527 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1528
1529 /* at least the command queue must be mapped */
1530 WARN_ON(!trans_pcie->n_q_to_fifo);
1531
1532 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1533 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001534
1535 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1536 if (trans_pcie->rx_buf_size_8k)
1537 trans_pcie->rx_page_order = get_order(8 * 1024);
1538 else
1539 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001540
1541 trans_pcie->wd_timeout =
1542 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001543
1544 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001545}
1546
Johannes Bergd1ff5252012-04-12 06:24:30 -07001547void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001548{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001549 struct iwl_trans_pcie *trans_pcie =
1550 IWL_TRANS_GET_PCIE_TRANS(trans);
1551
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001552 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001553#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001554 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001555#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001556 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001557 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001558 iwl_free_isr_ict(trans);
1559 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001560
1561 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001562 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001563 pci_release_regions(trans_pcie->pci_dev);
1564 pci_disable_device(trans_pcie->pci_dev);
1565
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001566 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001567}
1568
Don Fry47107e82012-03-15 13:27:06 -07001569static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1570{
1571 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1572
1573 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001574 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001575 else
Don Fry01d651d2012-03-23 08:34:31 -07001576 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001577}
1578
Johannes Bergc01a4042011-09-15 11:46:45 -07001579#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001580static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1581{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001582 return 0;
1583}
1584
1585static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1586{
Johannes Bergc9eec952012-03-06 13:30:43 -08001587 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001588
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001589 iwl_enable_rfkill_int(trans);
1590
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001591 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001592 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001593
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001594 if (!hw_rfkill)
1595 iwl_enable_interrupts(trans);
1596
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001597 return 0;
1598}
Johannes Bergc01a4042011-09-15 11:46:45 -07001599#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001600
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001601#define IWL_FLUSH_WAIT_MS 2000
1602
1603static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1604{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001605 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001606 struct iwl_tx_queue *txq;
1607 struct iwl_queue *q;
1608 int cnt;
1609 unsigned long now = jiffies;
1610 int ret = 0;
1611
1612 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001613 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001614 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001615 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001616 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001617 q = &txq->q;
1618 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1619 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1620 msleep(1);
1621
1622 if (q->read_ptr != q->write_ptr) {
1623 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1624 ret = -ETIMEDOUT;
1625 break;
1626 }
1627 }
1628 return ret;
1629}
1630
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001631static const char *get_fh_string(int cmd)
1632{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001633#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001634 switch (cmd) {
1635 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1636 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1637 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1638 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1639 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1640 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1641 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1642 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1643 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1644 default:
1645 return "UNKNOWN";
1646 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001647#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001648}
1649
1650int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1651{
1652 int i;
1653#ifdef CONFIG_IWLWIFI_DEBUG
1654 int pos = 0;
1655 size_t bufsz = 0;
1656#endif
1657 static const u32 fh_tbl[] = {
1658 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1659 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1660 FH_RSCSR_CHNL0_WPTR,
1661 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1662 FH_MEM_RSSR_SHARED_CTRL_REG,
1663 FH_MEM_RSSR_RX_STATUS_REG,
1664 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1665 FH_TSSR_TX_STATUS_REG,
1666 FH_TSSR_TX_ERROR_REG
1667 };
1668#ifdef CONFIG_IWLWIFI_DEBUG
1669 if (display) {
1670 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1671 *buf = kmalloc(bufsz, GFP_KERNEL);
1672 if (!*buf)
1673 return -ENOMEM;
1674 pos += scnprintf(*buf + pos, bufsz - pos,
1675 "FH register values:\n");
1676 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1677 pos += scnprintf(*buf + pos, bufsz - pos,
1678 " %34s: 0X%08x\n",
1679 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001680 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001681 }
1682 return pos;
1683 }
1684#endif
1685 IWL_ERR(trans, "FH register values:\n");
1686 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1687 IWL_ERR(trans, " %34s: 0X%08x\n",
1688 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001689 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001690 }
1691 return 0;
1692}
1693
1694static const char *get_csr_string(int cmd)
1695{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001696#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001697 switch (cmd) {
1698 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1699 IWL_CMD(CSR_INT_COALESCING);
1700 IWL_CMD(CSR_INT);
1701 IWL_CMD(CSR_INT_MASK);
1702 IWL_CMD(CSR_FH_INT_STATUS);
1703 IWL_CMD(CSR_GPIO_IN);
1704 IWL_CMD(CSR_RESET);
1705 IWL_CMD(CSR_GP_CNTRL);
1706 IWL_CMD(CSR_HW_REV);
1707 IWL_CMD(CSR_EEPROM_REG);
1708 IWL_CMD(CSR_EEPROM_GP);
1709 IWL_CMD(CSR_OTP_GP_REG);
1710 IWL_CMD(CSR_GIO_REG);
1711 IWL_CMD(CSR_GP_UCODE_REG);
1712 IWL_CMD(CSR_GP_DRIVER_REG);
1713 IWL_CMD(CSR_UCODE_DRV_GP1);
1714 IWL_CMD(CSR_UCODE_DRV_GP2);
1715 IWL_CMD(CSR_LED_REG);
1716 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1717 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1718 IWL_CMD(CSR_ANA_PLL_CFG);
1719 IWL_CMD(CSR_HW_REV_WA_REG);
1720 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1721 default:
1722 return "UNKNOWN";
1723 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001724#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001725}
1726
1727void iwl_dump_csr(struct iwl_trans *trans)
1728{
1729 int i;
1730 static const u32 csr_tbl[] = {
1731 CSR_HW_IF_CONFIG_REG,
1732 CSR_INT_COALESCING,
1733 CSR_INT,
1734 CSR_INT_MASK,
1735 CSR_FH_INT_STATUS,
1736 CSR_GPIO_IN,
1737 CSR_RESET,
1738 CSR_GP_CNTRL,
1739 CSR_HW_REV,
1740 CSR_EEPROM_REG,
1741 CSR_EEPROM_GP,
1742 CSR_OTP_GP_REG,
1743 CSR_GIO_REG,
1744 CSR_GP_UCODE_REG,
1745 CSR_GP_DRIVER_REG,
1746 CSR_UCODE_DRV_GP1,
1747 CSR_UCODE_DRV_GP2,
1748 CSR_LED_REG,
1749 CSR_DRAM_INT_TBL_REG,
1750 CSR_GIO_CHICKEN_BITS,
1751 CSR_ANA_PLL_CFG,
1752 CSR_HW_REV_WA_REG,
1753 CSR_DBG_HPET_MEM_REG
1754 };
1755 IWL_ERR(trans, "CSR values:\n");
1756 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1757 "CSR_INT_PERIODIC_REG)\n");
1758 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1759 IWL_ERR(trans, " %25s: 0X%08x\n",
1760 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001761 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001762 }
1763}
1764
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001765#ifdef CONFIG_IWLWIFI_DEBUGFS
1766/* create and remove of files */
1767#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001768 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001769 &iwl_dbgfs_##name##_ops)) \
1770 return -ENOMEM; \
1771} while (0)
1772
1773/* file operation */
1774#define DEBUGFS_READ_FUNC(name) \
1775static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1776 char __user *user_buf, \
1777 size_t count, loff_t *ppos);
1778
1779#define DEBUGFS_WRITE_FUNC(name) \
1780static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1781 const char __user *user_buf, \
1782 size_t count, loff_t *ppos);
1783
1784
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001785#define DEBUGFS_READ_FILE_OPS(name) \
1786 DEBUGFS_READ_FUNC(name); \
1787static const struct file_operations iwl_dbgfs_##name##_ops = { \
1788 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001789 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001790 .llseek = generic_file_llseek, \
1791};
1792
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001793#define DEBUGFS_WRITE_FILE_OPS(name) \
1794 DEBUGFS_WRITE_FUNC(name); \
1795static const struct file_operations iwl_dbgfs_##name##_ops = { \
1796 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001797 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001798 .llseek = generic_file_llseek, \
1799};
1800
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001801#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1802 DEBUGFS_READ_FUNC(name); \
1803 DEBUGFS_WRITE_FUNC(name); \
1804static const struct file_operations iwl_dbgfs_##name##_ops = { \
1805 .write = iwl_dbgfs_##name##_write, \
1806 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001807 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001808 .llseek = generic_file_llseek, \
1809};
1810
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001811static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1812 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001813 size_t count, loff_t *ppos)
1814{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001815 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001816 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001817 struct iwl_tx_queue *txq;
1818 struct iwl_queue *q;
1819 char *buf;
1820 int pos = 0;
1821 int cnt;
1822 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001823 size_t bufsz;
1824
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001825 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001826
Johannes Bergf9e75442012-03-30 09:37:39 +02001827 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001828 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001829
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001830 buf = kzalloc(bufsz, GFP_KERNEL);
1831 if (!buf)
1832 return -ENOMEM;
1833
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001834 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001835 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001836 q = &txq->q;
1837 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001838 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001839 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001840 !!test_bit(cnt, trans_pcie->queue_used),
1841 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001842 }
1843 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1844 kfree(buf);
1845 return ret;
1846}
1847
1848static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1849 char __user *user_buf,
1850 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001851 struct iwl_trans *trans = file->private_data;
1852 struct iwl_trans_pcie *trans_pcie =
1853 IWL_TRANS_GET_PCIE_TRANS(trans);
1854 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001855 char buf[256];
1856 int pos = 0;
1857 const size_t bufsz = sizeof(buf);
1858
1859 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1860 rxq->read);
1861 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1862 rxq->write);
1863 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1864 rxq->free_count);
1865 if (rxq->rb_stts) {
1866 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1867 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1868 } else {
1869 pos += scnprintf(buf + pos, bufsz - pos,
1870 "closed_rb_num: Not Allocated\n");
1871 }
1872 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1873}
1874
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001875static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1876 char __user *user_buf,
1877 size_t count, loff_t *ppos) {
1878
1879 struct iwl_trans *trans = file->private_data;
1880 struct iwl_trans_pcie *trans_pcie =
1881 IWL_TRANS_GET_PCIE_TRANS(trans);
1882 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1883
1884 int pos = 0;
1885 char *buf;
1886 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1887 ssize_t ret;
1888
1889 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001890 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001891 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001892
1893 pos += scnprintf(buf + pos, bufsz - pos,
1894 "Interrupt Statistics Report:\n");
1895
1896 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1897 isr_stats->hw);
1898 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1899 isr_stats->sw);
1900 if (isr_stats->sw || isr_stats->hw) {
1901 pos += scnprintf(buf + pos, bufsz - pos,
1902 "\tLast Restarting Code: 0x%X\n",
1903 isr_stats->err_code);
1904 }
1905#ifdef CONFIG_IWLWIFI_DEBUG
1906 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1907 isr_stats->sch);
1908 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1909 isr_stats->alive);
1910#endif
1911 pos += scnprintf(buf + pos, bufsz - pos,
1912 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1913
1914 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1915 isr_stats->ctkill);
1916
1917 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1918 isr_stats->wakeup);
1919
1920 pos += scnprintf(buf + pos, bufsz - pos,
1921 "Rx command responses:\t\t %u\n", isr_stats->rx);
1922
1923 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1924 isr_stats->tx);
1925
1926 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1927 isr_stats->unhandled);
1928
1929 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1930 kfree(buf);
1931 return ret;
1932}
1933
1934static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1935 const char __user *user_buf,
1936 size_t count, loff_t *ppos)
1937{
1938 struct iwl_trans *trans = file->private_data;
1939 struct iwl_trans_pcie *trans_pcie =
1940 IWL_TRANS_GET_PCIE_TRANS(trans);
1941 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1942
1943 char buf[8];
1944 int buf_size;
1945 u32 reset_flag;
1946
1947 memset(buf, 0, sizeof(buf));
1948 buf_size = min(count, sizeof(buf) - 1);
1949 if (copy_from_user(buf, user_buf, buf_size))
1950 return -EFAULT;
1951 if (sscanf(buf, "%x", &reset_flag) != 1)
1952 return -EFAULT;
1953 if (reset_flag == 0)
1954 memset(isr_stats, 0, sizeof(*isr_stats));
1955
1956 return count;
1957}
1958
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001959static ssize_t iwl_dbgfs_csr_write(struct file *file,
1960 const char __user *user_buf,
1961 size_t count, loff_t *ppos)
1962{
1963 struct iwl_trans *trans = file->private_data;
1964 char buf[8];
1965 int buf_size;
1966 int csr;
1967
1968 memset(buf, 0, sizeof(buf));
1969 buf_size = min(count, sizeof(buf) - 1);
1970 if (copy_from_user(buf, user_buf, buf_size))
1971 return -EFAULT;
1972 if (sscanf(buf, "%d", &csr) != 1)
1973 return -EFAULT;
1974
1975 iwl_dump_csr(trans);
1976
1977 return count;
1978}
1979
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001980static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1981 char __user *user_buf,
1982 size_t count, loff_t *ppos)
1983{
1984 struct iwl_trans *trans = file->private_data;
1985 char *buf;
1986 int pos = 0;
1987 ssize_t ret = -EFAULT;
1988
1989 ret = pos = iwl_dump_fh(trans, &buf, true);
1990 if (buf) {
1991 ret = simple_read_from_buffer(user_buf,
1992 count, ppos, buf, pos);
1993 kfree(buf);
1994 }
1995
1996 return ret;
1997}
1998
Johannes Berg48dffd32012-04-09 17:46:57 -07001999static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2000 const char __user *user_buf,
2001 size_t count, loff_t *ppos)
2002{
2003 struct iwl_trans *trans = file->private_data;
2004
2005 if (!trans->op_mode)
2006 return -EAGAIN;
2007
2008 iwl_op_mode_nic_error(trans->op_mode);
2009
2010 return count;
2011}
2012
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002013DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002014DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002015DEBUGFS_READ_FILE_OPS(rx_queue);
2016DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002017DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07002018DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002019
2020/*
2021 * Create the debugfs files and directories
2022 *
2023 */
2024static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2025 struct dentry *dir)
2026{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002027 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2028 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002029 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002030 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2031 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002032 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002033 return 0;
2034}
2035#else
2036static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2037 struct dentry *dir)
2038{ return 0; }
2039
2040#endif /*CONFIG_IWLWIFI_DEBUGFS */
2041
Johannes Bergd1ff5252012-04-12 06:24:30 -07002042static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002043 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002044 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002045 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002046 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002047 .stop_device = iwl_trans_pcie_stop_device,
2048
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002049 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2050
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002051 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002052
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002053 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002054 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002055
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002056 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002057 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002058
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002059 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002060
2061 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2062
Johannes Bergc01a4042011-09-15 11:46:45 -07002063#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002064 .suspend = iwl_trans_pcie_suspend,
2065 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002066#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002067 .write8 = iwl_trans_pcie_write8,
2068 .write32 = iwl_trans_pcie_write32,
2069 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002070 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002071 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002072};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002073
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002074struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002075 const struct pci_device_id *ent,
2076 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002077{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002078 struct iwl_trans_pcie *trans_pcie;
2079 struct iwl_trans *trans;
2080 u16 pci_cmd;
2081 int err;
2082
2083 trans = kzalloc(sizeof(struct iwl_trans) +
2084 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2085
2086 if (WARN_ON(!trans))
2087 return NULL;
2088
2089 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2090
2091 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002092 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002093 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002094 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002095 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002096
2097 /* W/A - seems to solve weird behavior. We need to remove this if we
2098 * don't want to stay in L1 all the time. This wastes a lot of power */
2099 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2100 PCIE_LINK_STATE_CLKPM);
2101
2102 if (pci_enable_device(pdev)) {
2103 err = -ENODEV;
2104 goto out_no_pci;
2105 }
2106
2107 pci_set_master(pdev);
2108
2109 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2110 if (!err)
2111 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2112 if (err) {
2113 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2114 if (!err)
2115 err = pci_set_consistent_dma_mask(pdev,
2116 DMA_BIT_MASK(32));
2117 /* both attempts failed: */
2118 if (err) {
2119 dev_printk(KERN_ERR, &pdev->dev,
2120 "No suitable DMA available.\n");
2121 goto out_pci_disable_device;
2122 }
2123 }
2124
2125 err = pci_request_regions(pdev, DRV_NAME);
2126 if (err) {
2127 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2128 goto out_pci_disable_device;
2129 }
2130
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002131 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002132 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002133 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002134 err = -ENODEV;
2135 goto out_pci_release_regions;
2136 }
2137
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002138 dev_printk(KERN_INFO, &pdev->dev,
2139 "pci_resource_len = 0x%08llx\n",
2140 (unsigned long long) pci_resource_len(pdev, 0));
2141 dev_printk(KERN_INFO, &pdev->dev,
2142 "pci_resource_base = %p\n", trans_pcie->hw_base);
2143
2144 dev_printk(KERN_INFO, &pdev->dev,
2145 "HW Revision ID = 0x%X\n", pdev->revision);
2146
2147 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2148 * PCI Tx retries from interfering with C3 CPU state */
2149 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2150
2151 err = pci_enable_msi(pdev);
2152 if (err)
2153 dev_printk(KERN_ERR, &pdev->dev,
2154 "pci_enable_msi failed(0X%x)", err);
2155
2156 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002157 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002158 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002159 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002160 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002161 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2162 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002163
2164 /* TODO: Move this away, not needed if not MSI */
2165 /* enable rfkill interrupt: hw bug w/a */
2166 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2167 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2168 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2169 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2170 }
2171
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002172 /* Initialize the wait queue for commands */
2173 init_waitqueue_head(&trans->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07002174 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002175
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002176 return trans;
2177
2178out_pci_release_regions:
2179 pci_release_regions(pdev);
2180out_pci_disable_device:
2181 pci_disable_device(pdev);
2182out_no_pci:
2183 kfree(trans);
2184 return NULL;
2185}
2186