blob: 1d100491be4c20948df8df793794c1b0ef369e9f [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030071#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070072#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070077#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078
Johannes Berg0439bb62012-03-05 11:24:45 -080079#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
80
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080081#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
82 (((1<<cfg(trans)->base_params->num_of_queues) - 1) &\
83 (~(1<<(trans_pcie)->cmd_queue)))
84
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_trans_pcie *trans_pcie =
88 IWL_TRANS_GET_PCIE_TRANS(trans);
89 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020090 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070092 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095
96 if (WARN_ON(rxq->bd || rxq->rb_stts))
97 return -EINVAL;
98
99 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100100 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
101 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102 if (!rxq->bd)
103 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300104
105 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100106 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
107 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108 if (!rxq->rb_stts)
109 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300110
111 return 0;
112
113err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300114 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
115 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300116 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
117 rxq->bd = NULL;
118err_bd:
119 return -ENOMEM;
120}
121
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700122static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700124 struct iwl_trans_pcie *trans_pcie =
125 IWL_TRANS_GET_PCIE_TRANS(trans);
126 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300127 int i;
128
129 /* Fill the rx_used queue with _all_ of the Rx buffers */
130 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
131 /* In the reset function, these buffers may have been allocated
132 * to an SKB, so we need to unmap and free potential storage */
133 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700135 PAGE_SIZE << trans_pcie->rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700137 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700138 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300139 rxq->pool[i].page = NULL;
140 }
141 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
142 }
143}
144
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700145static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 struct iwl_rx_queue *rxq)
147{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700148 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149 u32 rb_size;
150 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700151 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152
Johannes Bergb2cf4102012-04-09 17:46:51 -0700153 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
155 else
156 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
157
158 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200159 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163
164 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200165 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700166 (u32)(rxq->bd_dma >> 8));
167
168 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200169 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700170 rxq->rb_stts_dma >> 4);
171
172 /* Enable Rx DMA
173 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
174 * the credit mechanism in 5000 HW RX FIFO
175 * Direct rx interrupts to hosts
176 * Rx buffer size 4 or 8k
177 * RB timeout 0x10
178 * 256 RBDs
179 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200180 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
182 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
183 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700184 rb_size|
185 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
186 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
187
188 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200189 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190}
191
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300193{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700194 struct iwl_trans_pcie *trans_pcie =
195 IWL_TRANS_GET_PCIE_TRANS(trans);
196 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
197
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300198 int i, err;
199 unsigned long flags;
200
201 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700202 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300203 if (err)
204 return err;
205 }
206
207 spin_lock_irqsave(&rxq->lock, flags);
208 INIT_LIST_HEAD(&rxq->rx_free);
209 INIT_LIST_HEAD(&rxq->rx_used);
210
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700211 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300212
213 for (i = 0; i < RX_QUEUE_SIZE; i++)
214 rxq->queue[i] = NULL;
215
216 /* Set us so that we have processed and used all buffers, but have
217 * not restocked the Rx queue with fresh buffers */
218 rxq->read = rxq->write = 0;
219 rxq->write_actual = 0;
220 rxq->free_count = 0;
221 spin_unlock_irqrestore(&rxq->lock, flags);
222
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700223 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700225 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226
Johannes Berg7b114882012-02-05 13:55:11 -0800227 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700229 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800230 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700231
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300232 return 0;
233}
234
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300236{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700237 struct iwl_trans_pcie *trans_pcie =
238 IWL_TRANS_GET_PCIE_TRANS(trans);
239 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
240
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 unsigned long flags;
242
243 /*if rxq->bd is NULL, it means that nothing has been allocated,
244 * exit now */
245 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700246 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300247 return;
248 }
249
250 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700251 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300252 spin_unlock_irqrestore(&rxq->lock, flags);
253
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 rxq->bd, rxq->bd_dma);
256 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
257 rxq->bd = NULL;
258
259 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200260 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300261 sizeof(struct iwl_rb_status),
262 rxq->rb_stts, rxq->rb_stts_dma);
263 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700264 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300265 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
266 rxq->rb_stts = NULL;
267}
268
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700269static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270{
271
272 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200273 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
274 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700275 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
276}
277
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700278static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 struct iwl_dma_ptr *ptr, size_t size)
280{
281 if (WARN_ON(ptr->addr))
282 return -EINVAL;
283
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200284 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700285 &ptr->dma, GFP_KERNEL);
286 if (!ptr->addr)
287 return -ENOMEM;
288 ptr->size = size;
289 return 0;
290}
291
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700292static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 struct iwl_dma_ptr *ptr)
294{
295 if (unlikely(!ptr->addr))
296 return;
297
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200298 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700299 memset(ptr, 0, sizeof(*ptr));
300}
301
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700302static int iwl_trans_txq_alloc(struct iwl_trans *trans,
303 struct iwl_tx_queue *txq, int slots_num,
304 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700305{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700306 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700307 int i;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800308 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700309
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700310 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700311 return -EINVAL;
312
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700313 txq->q.n_window = slots_num;
314
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700315 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
316 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700317
318 if (!txq->meta || !txq->cmd)
319 goto error;
320
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800321 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700322 for (i = 0; i < slots_num; i++) {
323 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
324 GFP_KERNEL);
325 if (!txq->cmd[i])
326 goto error;
327 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700328
329 /* Alloc driver data array and TFD circular buffer */
330 /* Driver private data, only for Tx (not command) queues,
331 * not shared with device. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800332 if (txq_id != trans_pcie->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700333 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
334 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700335 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700336 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700337 "structures failed\n");
338 goto error;
339 }
340 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700341 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700342 }
343
344 /* Circular buffer of transmit frame descriptors (TFDs),
345 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200346 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700347 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700348 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700349 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700350 goto error;
351 }
352 txq->q.id = txq_id;
353
354 return 0;
355error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700356 kfree(txq->skbs);
357 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700358 /* since txq->cmd has been zeroed,
359 * all non allocated cmd[i] will be NULL */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800360 if (txq->cmd && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700361 for (i = 0; i < slots_num; i++)
362 kfree(txq->cmd[i]);
363 kfree(txq->meta);
364 kfree(txq->cmd);
365 txq->meta = NULL;
366 txq->cmd = NULL;
367
368 return -ENOMEM;
369
370}
371
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700372static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700373 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700374{
375 int ret;
376
377 txq->need_update = 0;
378 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
379
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700380 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
381 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
382 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
383
384 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700385 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700386 txq_id);
387 if (ret)
388 return ret;
389
Johannes Berg015c15e2012-03-05 11:24:24 -0800390 spin_lock_init(&txq->lock);
391
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700392 /*
393 * Tell nic where to find circular buffer of Tx Frame Descriptors for
394 * given Tx queue, and enable the DMA channel used for that queue.
395 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200396 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700397 txq->q.dma_addr >> 8);
398
399 return 0;
400}
401
402/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700403 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
404 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700405static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700406{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700407 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
408 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700409 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700410 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411
412 if (!q->n_bd)
413 return;
414
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700415 /* In the command queue, all the TBs are mapped as BIDI
416 * so unmap them as such.
417 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800418 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700419 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800420 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700421 dma_dir = DMA_TO_DEVICE;
422
Johannes Berg015c15e2012-03-05 11:24:24 -0800423 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700424 while (q->write_ptr != q->read_ptr) {
425 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700426 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
427 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700428 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
429 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800430 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700431}
432
433/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700434 * iwl_tx_queue_free - Deallocate DMA queue.
435 * @txq: Transmit queue to deallocate.
436 *
437 * Empty queue by removing and destroying all BD's.
438 * Free all buffers.
439 * 0-fill, but do not free "txq" descriptor structure.
440 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700441static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700442{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700443 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
444 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200445 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700446 int i;
447 if (WARN_ON(!txq))
448 return;
449
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700450 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700451
452 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700453
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800454 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700455 for (i = 0; i < txq->q.n_window; i++)
456 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700457
458 /* De-alloc circular buffer of TFDs */
459 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700460 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700461 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
462 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
463 }
464
465 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700466 kfree(txq->skbs);
467 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700468
469 /* deallocate arrays */
470 kfree(txq->cmd);
471 kfree(txq->meta);
472 txq->cmd = NULL;
473 txq->meta = NULL;
474
475 /* 0-fill queue descriptor structure */
476 memset(txq, 0, sizeof(*txq));
477}
478
479/**
480 * iwl_trans_tx_free - Free TXQ Context
481 *
482 * Destroy all TX DMA queues and structures
483 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700484static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700485{
486 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700487 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700488
489 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700490 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700491 for (txq_id = 0;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800492 txq_id < cfg(trans)->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700493 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700494 }
495
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700496 kfree(trans_pcie->txq);
497 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700498
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700499 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700500
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700501 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700502}
503
504/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700505 * iwl_trans_tx_alloc - allocate TX context
506 * Allocate all Tx DMA structures and initialize them
507 *
508 * @param priv
509 * @return error code
510 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700511static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700512{
513 int ret;
514 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700515 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700516
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800517 u16 scd_bc_tbls_size = cfg(trans)->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700518 sizeof(struct iwlagn_scd_bc_tbl);
519
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700520 /*It is not allowed to alloc twice, so warn when this happens.
521 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700522 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700523 ret = -EINVAL;
524 goto error;
525 }
526
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700527 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700528 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700529 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700530 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700531 goto error;
532 }
533
534 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700535 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700536 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700537 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700538 goto error;
539 }
540
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800541 trans_pcie->txq = kcalloc(cfg(trans)->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700542 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700543 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700544 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700545 ret = ENOMEM;
546 goto error;
547 }
548
549 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800550 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
551 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800552 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700553 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700554 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
555 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700556 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700557 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 goto error;
559 }
560 }
561
562 return 0;
563
564error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700565 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566
567 return ret;
568}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700569static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700570{
571 int ret;
572 int txq_id, slots_num;
573 unsigned long flags;
574 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700575 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700576
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700579 if (ret)
580 goto error;
581 alloc = true;
582 }
583
Johannes Berg7b114882012-02-05 13:55:11 -0800584 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700585
586 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200587 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700588
589 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200590 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700591 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700592
Johannes Berg7b114882012-02-05 13:55:11 -0800593 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
595 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800596 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
597 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800598 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700599 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700600 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
601 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700602 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700603 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700604 goto error;
605 }
606 }
607
608 return 0;
609error:
610 /*Upon error, free only if we allocated something */
611 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700612 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700613 return ret;
614}
615
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700616static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300617{
618/*
619 * (for documentation purposes)
620 * to set power to V_AUX, do:
621
622 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200623 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300624 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
625 ~APMG_PS_CTRL_MSK_PWR_SRC);
626 */
627
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200628 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300629 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
630 ~APMG_PS_CTRL_MSK_PWR_SRC);
631}
632
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200633/* PCI registers */
634#define PCI_CFG_RETRY_TIMEOUT 0x041
635#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
636#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
637
638static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
639{
640 int pos;
641 u16 pci_lnk_ctl;
642 struct iwl_trans_pcie *trans_pcie =
643 IWL_TRANS_GET_PCIE_TRANS(trans);
644
645 struct pci_dev *pci_dev = trans_pcie->pci_dev;
646
647 pos = pci_pcie_cap(pci_dev);
648 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
649 return pci_lnk_ctl;
650}
651
652static void iwl_apm_config(struct iwl_trans *trans)
653{
654 /*
655 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
656 * Check if BIOS (or OS) enabled L1-ASPM on this device.
657 * If so (likely), disable L0S, so device moves directly L0->L1;
658 * costs negligible amount of power savings.
659 * If not (unlikely), enable L0S, so there is at least some
660 * power savings, even without L1.
661 */
662 u16 lctl = iwl_pciexp_link_ctrl(trans);
663
664 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
665 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
666 /* L1-ASPM enabled; disable(!) L0S */
667 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
668 dev_printk(KERN_INFO, trans->dev,
669 "L1 Enabled; Disabling L0S\n");
670 } else {
671 /* L1-ASPM disabled; enable(!) L0S */
672 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
673 dev_printk(KERN_INFO, trans->dev,
674 "L1 Disabled; Enabling L0S\n");
675 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200676 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200677}
678
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200679/*
680 * Start up NIC's basic functionality after it has been reset
681 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
682 * NOTE: This does not load uCode nor start the embedded processor
683 */
684static int iwl_apm_init(struct iwl_trans *trans)
685{
Don Fry83626402012-03-07 09:52:37 -0800686 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200687 int ret = 0;
688 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
689
690 /*
691 * Use "set_bit" below rather than "write", to preserve any hardware
692 * bits already set by default after reset.
693 */
694
695 /* Disable L0S exit timer (platform NMI Work/Around) */
696 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
697 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
698
699 /*
700 * Disable L0s without affecting L1;
701 * don't wait for ICH L0s (ICH bug W/A)
702 */
703 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
704 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
705
706 /* Set FH wait threshold to maximum (HW error during stress W/A) */
707 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
708
709 /*
710 * Enable HAP INTA (interrupt from management bus) to
711 * wake device's PCI Express link L1a -> L0s
712 */
713 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
714 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
715
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200716 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200717
718 /* Configure analog phase-lock-loop before activating to D0A */
719 if (cfg(trans)->base_params->pll_cfg_val)
720 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
721 cfg(trans)->base_params->pll_cfg_val);
722
723 /*
724 * Set "initialization complete" bit to move adapter from
725 * D0U* --> D0A* (powered-up active) state.
726 */
727 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
728
729 /*
730 * Wait for clock stabilization; once stabilized, access to
731 * device-internal resources is supported, e.g. iwl_write_prph()
732 * and accesses to uCode SRAM.
733 */
734 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
735 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
736 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
737 if (ret < 0) {
738 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
739 goto out;
740 }
741
742 /*
743 * Enable DMA clock and wait for it to stabilize.
744 *
745 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
746 * do not disable clocks. This preserves any hardware bits already
747 * set by default in "CLK_CTRL_REG" after reset.
748 */
749 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
750 udelay(20);
751
752 /* Disable L1-Active */
753 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
754 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
755
Don Fry83626402012-03-07 09:52:37 -0800756 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200757
758out:
759 return ret;
760}
761
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200762static int iwl_apm_stop_master(struct iwl_trans *trans)
763{
764 int ret = 0;
765
766 /* stop device's busmaster DMA activity */
767 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
768
769 ret = iwl_poll_bit(trans, CSR_RESET,
770 CSR_RESET_REG_FLAG_MASTER_DISABLED,
771 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
772 if (ret)
773 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
774
775 IWL_DEBUG_INFO(trans, "stop master\n");
776
777 return ret;
778}
779
780static void iwl_apm_stop(struct iwl_trans *trans)
781{
Don Fry83626402012-03-07 09:52:37 -0800782 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200783 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
784
Don Fry83626402012-03-07 09:52:37 -0800785 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200786
787 /* Stop device's DMA activity */
788 iwl_apm_stop_master(trans);
789
790 /* Reset the entire device */
791 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
792
793 udelay(10);
794
795 /*
796 * Clear "initialization complete" bit to move adapter from
797 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
798 */
799 iwl_clear_bit(trans, CSR_GP_CNTRL,
800 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
801}
802
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700803static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300804{
Johannes Berg7b114882012-02-05 13:55:11 -0800805 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300806 unsigned long flags;
807
808 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800809 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200810 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300811
812 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200813 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700814 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300815
Johannes Berg7b114882012-02-05 13:55:11 -0800816 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300817
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700818 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300819
Johannes Bergecdb9752012-03-06 13:31:03 -0800820 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300821
Gregory Greenmana5916972012-01-10 19:22:56 +0200822#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700824 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200825#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300826
827 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700828 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300829 return -ENOMEM;
830
Johannes Berg0dde86b2012-03-06 13:30:46 -0800831 if (cfg(trans)->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300832 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200833 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300834 0x800FFFFF);
835 }
836
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300837 return 0;
838}
839
840#define HW_READY_TIMEOUT (50)
841
842/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700843static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300844{
845 int ret;
846
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200847 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300848 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
849
850 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200851 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
853 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
854 HW_READY_TIMEOUT);
855
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700856 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300857 return ret;
858}
859
860/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200861static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300862{
863 int ret;
864
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700865 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300866
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700867 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200868 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300869 if (ret >= 0)
870 return 0;
871
872 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200873 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300874 CSR_HW_IF_CONFIG_REG_PREPARE);
875
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200876 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300877 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
878 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
879
880 if (ret < 0)
881 return ret;
882
883 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700884 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300885 if (ret >= 0)
886 return 0;
887 return ret;
888}
889
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200890/*
891 * ucode
892 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800893static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
894 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200895{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800896 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800897 dma_addr_t phy_addr = section->p_addr;
898 u32 byte_cnt = section->len;
899 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200900 int ret;
901
Johannes Berg13df1aa2012-03-06 13:31:00 -0800902 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200903
904 iwl_write_direct32(trans,
905 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
906 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
907
908 iwl_write_direct32(trans,
909 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
910
911 iwl_write_direct32(trans,
912 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
913 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
914
915 iwl_write_direct32(trans,
916 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
917 (iwl_get_dma_hi_addr(phy_addr)
918 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
919
920 iwl_write_direct32(trans,
921 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
922 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
923 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
924 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
925
926 iwl_write_direct32(trans,
927 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
928 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
929 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
930 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
931
David Spinadel6dfa8d02012-03-10 13:00:14 -0800932 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
933 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800934 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
935 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200936 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800937 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
938 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200939 return -ETIMEDOUT;
940 }
941
942 return 0;
943}
944
Johannes Berg0692fe42012-03-06 13:30:37 -0800945static int iwl_load_given_ucode(struct iwl_trans *trans,
946 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200947{
948 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800949 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200950
David Spinadel6dfa8d02012-03-10 13:00:14 -0800951 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
952 if (!image->sec[i].p_addr)
953 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200954
David Spinadel6dfa8d02012-03-10 13:00:14 -0800955 ret = iwl_load_section(trans, i, &image->sec[i]);
956 if (ret)
957 return ret;
958 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200959
960 /* Remove all resets to allow NIC to operate */
961 iwl_write32(trans, CSR_RESET, 0);
962
963 return 0;
964}
965
Johannes Berg0692fe42012-03-06 13:30:37 -0800966static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
967 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300968{
969 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800970 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300971
Johannes Berg496bab32012-03-06 13:30:45 -0800972 /* This may fail if AMT took ownership of the device */
973 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700974 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300975 return -EIO;
976 }
977
978 /* If platform's RF_KILL switch is NOT set to KILL */
Johannes Bergc9eec952012-03-06 13:30:43 -0800979 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
980 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
981 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300982
Johannes Bergc9eec952012-03-06 13:30:43 -0800983 if (hw_rfkill) {
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800984 iwl_enable_rfkill_int(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300985 return -ERFKILL;
986 }
987
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200988 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300989
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700990 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300991 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700992 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300993 return ret;
994 }
995
996 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200997 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
998 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300999 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1000
1001 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001002 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001003 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001004
1005 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001006 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1007 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001008
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001009 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001010 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001011}
1012
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001013/*
1014 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001015 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001016 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001017static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001018{
Johannes Berg7b114882012-02-05 13:55:11 -08001019 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1020 IWL_TRANS_GET_PCIE_TRANS(trans);
1021
1022 lockdep_assert_held(&trans_pcie->irq_lock);
1023
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001024 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001025}
1026
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001027static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001028{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001029 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001030 u32 a;
1031 unsigned long flags;
1032 int i, chan;
1033 u32 reg_val;
1034
Johannes Berg7b114882012-02-05 13:55:11 -08001035 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001036
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001037 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001038 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001039 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001040 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001041 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001042 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001043 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001044 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001045 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001046 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001047 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001048 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001049 SCD_TRANS_TBL_OFFSET_QUEUE(
1050 cfg(trans)->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001051 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001052 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001053
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001055 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001056
1057 /* Enable DMA channel */
1058 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001059 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001060 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1061 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1062
1063 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001064 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1065 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001066 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1067
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001068 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001069 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001070 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001071
1072 /* initiate the queues */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001073 for (i = 0; i < cfg(trans)->base_params->num_of_queues; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001074 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1075 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1076 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001077 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001078 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001079 SCD_CONTEXT_QUEUE_OFFSET(i) +
1080 sizeof(u32),
1081 ((SCD_WIN_SIZE <<
1082 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1083 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1084 ((SCD_FRAME_LIMIT <<
1085 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1086 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1087 }
1088
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001089 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001090 IWL_MASK(0, cfg(trans)->base_params->num_of_queues));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001091
1092 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001093 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001094
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001095 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001096
Johannes Berg9eae88f2012-03-15 13:26:52 -07001097 /* make sure all queue are not stopped/used */
1098 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1099 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001100
Johannes Berg9eae88f2012-03-15 13:26:52 -07001101 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1102 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001103
Johannes Berg9eae88f2012-03-15 13:26:52 -07001104 set_bit(i, trans_pcie->queue_used);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001105
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001106 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
Johannes Berg9eae88f2012-03-15 13:26:52 -07001107 fifo, true);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001108 }
1109
Johannes Berg7b114882012-02-05 13:55:11 -08001110 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001111
1112 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001113 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001114 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1115}
1116
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001117static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1118{
1119 iwl_reset_ict(trans);
1120 iwl_tx_start(trans);
1121}
1122
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001123/**
1124 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1125 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001126static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001127{
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001128 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001129 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001130 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001131
1132 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001133 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001134
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001135 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001136
1137 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001138 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001139 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001140 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001141 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001142 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001143 1000);
1144 if (ret < 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001145 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001146 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001147 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001148 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001149 }
Johannes Berg7b114882012-02-05 13:55:11 -08001150 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001151
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001152 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001153 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001154 return 0;
1155 }
1156
1157 /* Unmap DMA from host system and free skb's */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001158 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
1159 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001160 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001161
1162 return 0;
1163}
1164
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001165static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001166{
1167 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001168 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001169
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001170 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001171 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001172 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001173 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001174
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001175 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001176 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001177
1178 /*
1179 * If a HW restart happens during firmware loading,
1180 * then the firmware loading might call this function
1181 * and later it might be called again due to the
1182 * restart. So don't process again if the device is
1183 * already dead.
1184 */
Don Fry83626402012-03-07 09:52:37 -08001185 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001186 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001187#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001188 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001189#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001190 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001191 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001192 APMG_CLK_VAL_DMA_CLK_RQT);
1193 udelay(5);
1194 }
1195
1196 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001197 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001198 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001199
1200 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001201 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001202
1203 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1204 * Clean again the interrupt here
1205 */
Johannes Berg7b114882012-02-05 13:55:11 -08001206 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001207 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001208 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001209
1210 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001211 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001212 tasklet_kill(&trans_pcie->irq_tasklet);
1213
Johannes Berg1ee158d2012-02-17 10:07:44 -08001214 cancel_work_sync(&trans_pcie->rx_replenish);
1215
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001216 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001217 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001218}
1219
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001220static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1221{
1222 /* let the ucode operate on its own */
1223 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1224 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1225
1226 iwl_disable_interrupts(trans);
1227 iwl_clear_bit(trans, CSR_GP_CNTRL,
1228 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1229}
1230
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001231static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001232 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001233{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001234 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1235 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001236 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001237 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001238 struct iwl_tx_queue *txq;
1239 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001240 dma_addr_t phys_addr = 0;
1241 dma_addr_t txcmd_phys;
1242 dma_addr_t scratch_phys;
1243 u16 len, firstlen, secondlen;
1244 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001245 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001246 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001247 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001248
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001249 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001250 q = &txq->q;
1251
Johannes Berg9eae88f2012-03-15 13:26:52 -07001252 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1253 WARN_ON_ONCE(1);
1254 return -EINVAL;
1255 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001256
Johannes Berg9eae88f2012-03-15 13:26:52 -07001257 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001258
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001259 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001260 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001261 txq->cmd[q->write_ptr] = dev_cmd;
1262
1263 dev_cmd->hdr.cmd = REPLY_TX;
1264 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1265 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001266
1267 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1268 out_meta = &txq->meta[q->write_ptr];
1269
1270 /*
1271 * Use the first empty entry in this queue's command buffer array
1272 * to contain the Tx command and MAC header concatenated together
1273 * (payload data will be in another buffer).
1274 * Size of this varies, due to varying MAC header length.
1275 * If end is not dword aligned, we'll have 2 extra bytes at the end
1276 * of the MAC header (device reads on dword boundaries).
1277 * We'll tell device about this padding later.
1278 */
1279 len = sizeof(struct iwl_tx_cmd) +
1280 sizeof(struct iwl_cmd_header) + hdr_len;
1281 firstlen = (len + 3) & ~3;
1282
1283 /* Tell NIC about any 2-byte padding after MAC header */
1284 if (firstlen != len)
1285 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1286
1287 /* Physical address of this Tx command's header (not MAC header!),
1288 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001289 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001290 &dev_cmd->hdr, firstlen,
1291 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001292 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001293 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001294 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1295 dma_unmap_len_set(out_meta, len, firstlen);
1296
1297 if (!ieee80211_has_morefrags(fc)) {
1298 txq->need_update = 1;
1299 } else {
1300 wait_write_ptr = 1;
1301 txq->need_update = 0;
1302 }
1303
1304 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1305 * if any (802.11 null frames have no payload). */
1306 secondlen = skb->len - hdr_len;
1307 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001308 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001309 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001310 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1311 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001312 dma_unmap_addr(out_meta, mapping),
1313 dma_unmap_len(out_meta, len),
1314 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001315 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001316 }
1317 }
1318
1319 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001320 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001321 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001322 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001323 secondlen, 0);
1324
1325 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1326 offsetof(struct iwl_tx_cmd, scratch);
1327
1328 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001329 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001330 DMA_BIDIRECTIONAL);
1331 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1332 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1333
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001334 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001335 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001336 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001337
1338 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001339 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001340
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001341 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001342 DMA_BIDIRECTIONAL);
1343
Johannes Berg6c1011e2012-03-06 13:30:48 -08001344 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001345 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1346 sizeof(struct iwl_tfd),
1347 &dev_cmd->hdr, firstlen,
1348 skb->data + hdr_len, secondlen);
1349
1350 /* Tell device the write index *just past* this latest filled TFD */
1351 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001352 iwl_txq_update_write_ptr(trans, txq);
1353
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001354 /*
1355 * At this point the frame is "transmitted" successfully
1356 * and we will get a TX status notification eventually,
1357 * regardless of the value of ret. "ret" only indicates
1358 * whether or not we should update the write pointer.
1359 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001360 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001361 if (wait_write_ptr) {
1362 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001363 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001364 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001365 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001366 }
1367 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001368 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001369 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001370 out_err:
1371 spin_unlock(&txq->lock);
1372 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001373}
1374
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001375static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001376{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001377 struct iwl_trans_pcie *trans_pcie =
1378 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001379 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001380 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001381
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001382 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001383
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001384 if (!trans_pcie->irq_requested) {
1385 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1386 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001387
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001388 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001389
Johannes Berg75595532012-03-06 13:31:01 -08001390 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001391 DRV_NAME, trans);
1392 if (err) {
1393 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001394 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001395 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001396 }
1397
1398 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1399 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001400 }
1401
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001402 err = iwl_prepare_card_hw(trans);
1403 if (err) {
1404 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001405 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001406 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001407
1408 iwl_apm_init(trans);
1409
Johannes Bergc9eec952012-03-06 13:30:43 -08001410 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1411 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1412 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001413
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001414 return err;
1415
Johannes Bergf057ac42012-01-29 18:36:01 -08001416err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001417 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001418error:
1419 iwl_free_isr_ict(trans);
1420 tasklet_kill(&trans_pcie->irq_tasklet);
1421 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001422}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001423
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001424static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1425{
1426 iwl_apm_stop(trans);
1427
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001428 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1429
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001430 /* Even if we stop the HW, we still want the RF kill interrupt */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001431 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001432}
1433
Johannes Berg9eae88f2012-03-15 13:26:52 -07001434static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1435 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001436{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001437 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1438 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001439 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1440 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001441 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001442
Johannes Berg015c15e2012-03-05 11:24:24 -08001443 spin_lock(&txq->lock);
1444
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001445 txq->time_stamp = jiffies;
1446
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001447 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001448 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1449 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001450 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001451 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001452 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001453 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001454
1455 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001456}
1457
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001458static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1459{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001460 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001461}
1462
1463static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1464{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001465 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001466}
1467
1468static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1469{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001470 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001471}
1472
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001473static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001474 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001475{
1476 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1477
1478 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001479 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1480 trans_pcie->n_no_reclaim_cmds = 0;
1481 else
1482 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1483 if (trans_pcie->n_no_reclaim_cmds)
1484 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1485 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001486
1487 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1488
1489 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1490 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1491
1492 /* at least the command queue must be mapped */
1493 WARN_ON(!trans_pcie->n_q_to_fifo);
1494
1495 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1496 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001497
1498 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1499 if (trans_pcie->rx_buf_size_8k)
1500 trans_pcie->rx_page_order = get_order(8 * 1024);
1501 else
1502 trans_pcie->rx_page_order = get_order(4 * 1024);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001503}
1504
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001505static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001506{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001507 struct iwl_trans_pcie *trans_pcie =
1508 IWL_TRANS_GET_PCIE_TRANS(trans);
1509
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001510 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001511#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001512 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001513#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001514 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001515 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001516 iwl_free_isr_ict(trans);
1517 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001518
1519 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001520 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001521 pci_release_regions(trans_pcie->pci_dev);
1522 pci_disable_device(trans_pcie->pci_dev);
1523
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001524 trans->shrd->trans = NULL;
1525 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001526}
1527
Don Fry47107e82012-03-15 13:27:06 -07001528static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1529{
1530 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1531
1532 if (state)
1533 set_bit(STATUS_POWER_PMI, &trans_pcie->status);
1534 else
1535 clear_bit(STATUS_POWER_PMI, &trans_pcie->status);
1536}
1537
Johannes Bergc01a4042011-09-15 11:46:45 -07001538#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001539static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1540{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001541 return 0;
1542}
1543
1544static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1545{
Johannes Bergc9eec952012-03-06 13:30:43 -08001546 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001547
Johannes Bergc9eec952012-03-06 13:30:43 -08001548 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1549 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001550
1551 if (hw_rfkill)
1552 iwl_enable_rfkill_int(trans);
1553 else
1554 iwl_enable_interrupts(trans);
1555
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001556 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001557
1558 return 0;
1559}
Johannes Bergc01a4042011-09-15 11:46:45 -07001560#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001561
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001562#define IWL_FLUSH_WAIT_MS 2000
1563
1564static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1565{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001566 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001567 struct iwl_tx_queue *txq;
1568 struct iwl_queue *q;
1569 int cnt;
1570 unsigned long now = jiffies;
1571 int ret = 0;
1572
1573 /* waiting for all the tx frames complete might take a while */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001574 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001575 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001576 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001577 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001578 q = &txq->q;
1579 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1580 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1581 msleep(1);
1582
1583 if (q->read_ptr != q->write_ptr) {
1584 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1585 ret = -ETIMEDOUT;
1586 break;
1587 }
1588 }
1589 return ret;
1590}
1591
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001592/*
1593 * On every watchdog tick we check (latest) time stamp. If it does not
1594 * change during timeout period and queue is not empty we reset firmware.
1595 */
1596static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1597{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001598 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1599 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001600 struct iwl_queue *q = &txq->q;
1601 unsigned long timeout;
1602
1603 if (q->read_ptr == q->write_ptr) {
1604 txq->time_stamp = jiffies;
1605 return 0;
1606 }
1607
1608 timeout = txq->time_stamp +
1609 msecs_to_jiffies(hw_params(trans).wd_timeout);
1610
1611 if (time_after(jiffies, timeout)) {
1612 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1613 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001614 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001615 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001616 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001617 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001618 & (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001619 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001620 return 1;
1621 }
1622
1623 return 0;
1624}
1625
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001626static const char *get_fh_string(int cmd)
1627{
1628 switch (cmd) {
1629 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1630 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1631 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1632 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1633 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1634 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1635 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1636 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1637 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1638 default:
1639 return "UNKNOWN";
1640 }
1641}
1642
1643int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1644{
1645 int i;
1646#ifdef CONFIG_IWLWIFI_DEBUG
1647 int pos = 0;
1648 size_t bufsz = 0;
1649#endif
1650 static const u32 fh_tbl[] = {
1651 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1652 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1653 FH_RSCSR_CHNL0_WPTR,
1654 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1655 FH_MEM_RSSR_SHARED_CTRL_REG,
1656 FH_MEM_RSSR_RX_STATUS_REG,
1657 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1658 FH_TSSR_TX_STATUS_REG,
1659 FH_TSSR_TX_ERROR_REG
1660 };
1661#ifdef CONFIG_IWLWIFI_DEBUG
1662 if (display) {
1663 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1664 *buf = kmalloc(bufsz, GFP_KERNEL);
1665 if (!*buf)
1666 return -ENOMEM;
1667 pos += scnprintf(*buf + pos, bufsz - pos,
1668 "FH register values:\n");
1669 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1670 pos += scnprintf(*buf + pos, bufsz - pos,
1671 " %34s: 0X%08x\n",
1672 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001673 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001674 }
1675 return pos;
1676 }
1677#endif
1678 IWL_ERR(trans, "FH register values:\n");
1679 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1680 IWL_ERR(trans, " %34s: 0X%08x\n",
1681 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001682 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001683 }
1684 return 0;
1685}
1686
1687static const char *get_csr_string(int cmd)
1688{
1689 switch (cmd) {
1690 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1691 IWL_CMD(CSR_INT_COALESCING);
1692 IWL_CMD(CSR_INT);
1693 IWL_CMD(CSR_INT_MASK);
1694 IWL_CMD(CSR_FH_INT_STATUS);
1695 IWL_CMD(CSR_GPIO_IN);
1696 IWL_CMD(CSR_RESET);
1697 IWL_CMD(CSR_GP_CNTRL);
1698 IWL_CMD(CSR_HW_REV);
1699 IWL_CMD(CSR_EEPROM_REG);
1700 IWL_CMD(CSR_EEPROM_GP);
1701 IWL_CMD(CSR_OTP_GP_REG);
1702 IWL_CMD(CSR_GIO_REG);
1703 IWL_CMD(CSR_GP_UCODE_REG);
1704 IWL_CMD(CSR_GP_DRIVER_REG);
1705 IWL_CMD(CSR_UCODE_DRV_GP1);
1706 IWL_CMD(CSR_UCODE_DRV_GP2);
1707 IWL_CMD(CSR_LED_REG);
1708 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1709 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1710 IWL_CMD(CSR_ANA_PLL_CFG);
1711 IWL_CMD(CSR_HW_REV_WA_REG);
1712 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1713 default:
1714 return "UNKNOWN";
1715 }
1716}
1717
1718void iwl_dump_csr(struct iwl_trans *trans)
1719{
1720 int i;
1721 static const u32 csr_tbl[] = {
1722 CSR_HW_IF_CONFIG_REG,
1723 CSR_INT_COALESCING,
1724 CSR_INT,
1725 CSR_INT_MASK,
1726 CSR_FH_INT_STATUS,
1727 CSR_GPIO_IN,
1728 CSR_RESET,
1729 CSR_GP_CNTRL,
1730 CSR_HW_REV,
1731 CSR_EEPROM_REG,
1732 CSR_EEPROM_GP,
1733 CSR_OTP_GP_REG,
1734 CSR_GIO_REG,
1735 CSR_GP_UCODE_REG,
1736 CSR_GP_DRIVER_REG,
1737 CSR_UCODE_DRV_GP1,
1738 CSR_UCODE_DRV_GP2,
1739 CSR_LED_REG,
1740 CSR_DRAM_INT_TBL_REG,
1741 CSR_GIO_CHICKEN_BITS,
1742 CSR_ANA_PLL_CFG,
1743 CSR_HW_REV_WA_REG,
1744 CSR_DBG_HPET_MEM_REG
1745 };
1746 IWL_ERR(trans, "CSR values:\n");
1747 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1748 "CSR_INT_PERIODIC_REG)\n");
1749 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1750 IWL_ERR(trans, " %25s: 0X%08x\n",
1751 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001752 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001753 }
1754}
1755
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001756#ifdef CONFIG_IWLWIFI_DEBUGFS
1757/* create and remove of files */
1758#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001759 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001760 &iwl_dbgfs_##name##_ops)) \
1761 return -ENOMEM; \
1762} while (0)
1763
1764/* file operation */
1765#define DEBUGFS_READ_FUNC(name) \
1766static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1767 char __user *user_buf, \
1768 size_t count, loff_t *ppos);
1769
1770#define DEBUGFS_WRITE_FUNC(name) \
1771static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1772 const char __user *user_buf, \
1773 size_t count, loff_t *ppos);
1774
1775
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001776#define DEBUGFS_READ_FILE_OPS(name) \
1777 DEBUGFS_READ_FUNC(name); \
1778static const struct file_operations iwl_dbgfs_##name##_ops = { \
1779 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001780 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001781 .llseek = generic_file_llseek, \
1782};
1783
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001784#define DEBUGFS_WRITE_FILE_OPS(name) \
1785 DEBUGFS_WRITE_FUNC(name); \
1786static const struct file_operations iwl_dbgfs_##name##_ops = { \
1787 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001788 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001789 .llseek = generic_file_llseek, \
1790};
1791
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001792#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1793 DEBUGFS_READ_FUNC(name); \
1794 DEBUGFS_WRITE_FUNC(name); \
1795static const struct file_operations iwl_dbgfs_##name##_ops = { \
1796 .write = iwl_dbgfs_##name##_write, \
1797 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001798 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001799 .llseek = generic_file_llseek, \
1800};
1801
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001802static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1803 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001804 size_t count, loff_t *ppos)
1805{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001806 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001807 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001808 struct iwl_tx_queue *txq;
1809 struct iwl_queue *q;
1810 char *buf;
1811 int pos = 0;
1812 int cnt;
1813 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001814 size_t bufsz;
1815
1816 bufsz = sizeof(char) * 64 * cfg(trans)->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001817
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001818 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001819 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001820 return -EAGAIN;
1821 }
1822 buf = kzalloc(bufsz, GFP_KERNEL);
1823 if (!buf)
1824 return -ENOMEM;
1825
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001826 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001827 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001828 q = &txq->q;
1829 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001830 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001831 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001832 !!test_bit(cnt, trans_pcie->queue_used),
1833 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001834 }
1835 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1836 kfree(buf);
1837 return ret;
1838}
1839
1840static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1841 char __user *user_buf,
1842 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001843 struct iwl_trans *trans = file->private_data;
1844 struct iwl_trans_pcie *trans_pcie =
1845 IWL_TRANS_GET_PCIE_TRANS(trans);
1846 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001847 char buf[256];
1848 int pos = 0;
1849 const size_t bufsz = sizeof(buf);
1850
1851 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1852 rxq->read);
1853 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1854 rxq->write);
1855 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1856 rxq->free_count);
1857 if (rxq->rb_stts) {
1858 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1859 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1860 } else {
1861 pos += scnprintf(buf + pos, bufsz - pos,
1862 "closed_rb_num: Not Allocated\n");
1863 }
1864 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1865}
1866
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001867static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1868 char __user *user_buf,
1869 size_t count, loff_t *ppos) {
1870
1871 struct iwl_trans *trans = file->private_data;
1872 struct iwl_trans_pcie *trans_pcie =
1873 IWL_TRANS_GET_PCIE_TRANS(trans);
1874 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1875
1876 int pos = 0;
1877 char *buf;
1878 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1879 ssize_t ret;
1880
1881 buf = kzalloc(bufsz, GFP_KERNEL);
1882 if (!buf) {
1883 IWL_ERR(trans, "Can not allocate Buffer\n");
1884 return -ENOMEM;
1885 }
1886
1887 pos += scnprintf(buf + pos, bufsz - pos,
1888 "Interrupt Statistics Report:\n");
1889
1890 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1891 isr_stats->hw);
1892 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1893 isr_stats->sw);
1894 if (isr_stats->sw || isr_stats->hw) {
1895 pos += scnprintf(buf + pos, bufsz - pos,
1896 "\tLast Restarting Code: 0x%X\n",
1897 isr_stats->err_code);
1898 }
1899#ifdef CONFIG_IWLWIFI_DEBUG
1900 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1901 isr_stats->sch);
1902 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1903 isr_stats->alive);
1904#endif
1905 pos += scnprintf(buf + pos, bufsz - pos,
1906 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1907
1908 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1909 isr_stats->ctkill);
1910
1911 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1912 isr_stats->wakeup);
1913
1914 pos += scnprintf(buf + pos, bufsz - pos,
1915 "Rx command responses:\t\t %u\n", isr_stats->rx);
1916
1917 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1918 isr_stats->tx);
1919
1920 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1921 isr_stats->unhandled);
1922
1923 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1924 kfree(buf);
1925 return ret;
1926}
1927
1928static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1929 const char __user *user_buf,
1930 size_t count, loff_t *ppos)
1931{
1932 struct iwl_trans *trans = file->private_data;
1933 struct iwl_trans_pcie *trans_pcie =
1934 IWL_TRANS_GET_PCIE_TRANS(trans);
1935 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1936
1937 char buf[8];
1938 int buf_size;
1939 u32 reset_flag;
1940
1941 memset(buf, 0, sizeof(buf));
1942 buf_size = min(count, sizeof(buf) - 1);
1943 if (copy_from_user(buf, user_buf, buf_size))
1944 return -EFAULT;
1945 if (sscanf(buf, "%x", &reset_flag) != 1)
1946 return -EFAULT;
1947 if (reset_flag == 0)
1948 memset(isr_stats, 0, sizeof(*isr_stats));
1949
1950 return count;
1951}
1952
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001953static ssize_t iwl_dbgfs_csr_write(struct file *file,
1954 const char __user *user_buf,
1955 size_t count, loff_t *ppos)
1956{
1957 struct iwl_trans *trans = file->private_data;
1958 char buf[8];
1959 int buf_size;
1960 int csr;
1961
1962 memset(buf, 0, sizeof(buf));
1963 buf_size = min(count, sizeof(buf) - 1);
1964 if (copy_from_user(buf, user_buf, buf_size))
1965 return -EFAULT;
1966 if (sscanf(buf, "%d", &csr) != 1)
1967 return -EFAULT;
1968
1969 iwl_dump_csr(trans);
1970
1971 return count;
1972}
1973
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001974static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1975 char __user *user_buf,
1976 size_t count, loff_t *ppos)
1977{
1978 struct iwl_trans *trans = file->private_data;
1979 char *buf;
1980 int pos = 0;
1981 ssize_t ret = -EFAULT;
1982
1983 ret = pos = iwl_dump_fh(trans, &buf, true);
1984 if (buf) {
1985 ret = simple_read_from_buffer(user_buf,
1986 count, ppos, buf, pos);
1987 kfree(buf);
1988 }
1989
1990 return ret;
1991}
1992
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001993DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001994DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001995DEBUGFS_READ_FILE_OPS(rx_queue);
1996DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001997DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001998
1999/*
2000 * Create the debugfs files and directories
2001 *
2002 */
2003static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2004 struct dentry *dir)
2005{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002006 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2007 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002008 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002009 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2010 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002011 return 0;
2012}
2013#else
2014static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2015 struct dentry *dir)
2016{ return 0; }
2017
2018#endif /*CONFIG_IWLWIFI_DEBUGFS */
2019
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002020const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002021 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002022 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002023 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002024 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002025 .stop_device = iwl_trans_pcie_stop_device,
2026
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002027 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2028
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002029 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002030
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002031 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002032 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002033
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002034 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002035 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002036
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002037 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002038
2039 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002040
2041 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07002042 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002043
Johannes Bergc01a4042011-09-15 11:46:45 -07002044#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002045 .suspend = iwl_trans_pcie_suspend,
2046 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002047#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002048 .write8 = iwl_trans_pcie_write8,
2049 .write32 = iwl_trans_pcie_write32,
2050 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002051 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002052 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002053};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002054
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002055struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
2056 struct pci_dev *pdev,
2057 const struct pci_device_id *ent)
2058{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002059 struct iwl_trans_pcie *trans_pcie;
2060 struct iwl_trans *trans;
2061 u16 pci_cmd;
2062 int err;
2063
2064 trans = kzalloc(sizeof(struct iwl_trans) +
2065 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2066
2067 if (WARN_ON(!trans))
2068 return NULL;
2069
2070 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2071
2072 trans->ops = &trans_ops_pcie;
2073 trans->shrd = shrd;
2074 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002075 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002076 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002077
2078 /* W/A - seems to solve weird behavior. We need to remove this if we
2079 * don't want to stay in L1 all the time. This wastes a lot of power */
2080 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2081 PCIE_LINK_STATE_CLKPM);
2082
2083 if (pci_enable_device(pdev)) {
2084 err = -ENODEV;
2085 goto out_no_pci;
2086 }
2087
2088 pci_set_master(pdev);
2089
2090 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2091 if (!err)
2092 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2093 if (err) {
2094 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2095 if (!err)
2096 err = pci_set_consistent_dma_mask(pdev,
2097 DMA_BIT_MASK(32));
2098 /* both attempts failed: */
2099 if (err) {
2100 dev_printk(KERN_ERR, &pdev->dev,
2101 "No suitable DMA available.\n");
2102 goto out_pci_disable_device;
2103 }
2104 }
2105
2106 err = pci_request_regions(pdev, DRV_NAME);
2107 if (err) {
2108 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2109 goto out_pci_disable_device;
2110 }
2111
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002112 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002113 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002114 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002115 err = -ENODEV;
2116 goto out_pci_release_regions;
2117 }
2118
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002119 dev_printk(KERN_INFO, &pdev->dev,
2120 "pci_resource_len = 0x%08llx\n",
2121 (unsigned long long) pci_resource_len(pdev, 0));
2122 dev_printk(KERN_INFO, &pdev->dev,
2123 "pci_resource_base = %p\n", trans_pcie->hw_base);
2124
2125 dev_printk(KERN_INFO, &pdev->dev,
2126 "HW Revision ID = 0x%X\n", pdev->revision);
2127
2128 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2129 * PCI Tx retries from interfering with C3 CPU state */
2130 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2131
2132 err = pci_enable_msi(pdev);
2133 if (err)
2134 dev_printk(KERN_ERR, &pdev->dev,
2135 "pci_enable_msi failed(0X%x)", err);
2136
2137 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002138 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002139 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002140 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002141 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002142 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2143 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002144
2145 /* TODO: Move this away, not needed if not MSI */
2146 /* enable rfkill interrupt: hw bug w/a */
2147 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2148 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2149 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2150 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2151 }
2152
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002153 /* Initialize the wait queue for commands */
2154 init_waitqueue_head(&trans->wait_command_queue);
2155
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002156 return trans;
2157
2158out_pci_release_regions:
2159 pci_release_regions(pdev);
2160out_pci_disable_device:
2161 pci_disable_device(pdev);
2162out_no_pci:
2163 kfree(trans);
2164 return NULL;
2165}
2166