blob: 52e218b2bd375a9f09acb4bd957036757ec44447 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030071#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070072#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070077#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078
Johannes Berg0439bb62012-03-05 11:24:45 -080079#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
80
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080081#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
82 (((1<<cfg(trans)->base_params->num_of_queues) - 1) &\
83 (~(1<<(trans_pcie)->cmd_queue)))
84
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_trans_pcie *trans_pcie =
88 IWL_TRANS_GET_PCIE_TRANS(trans);
89 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020090 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070092 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095
96 if (WARN_ON(rxq->bd || rxq->rb_stts))
97 return -EINVAL;
98
99 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100100 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
101 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102 if (!rxq->bd)
103 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300104
105 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100106 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
107 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108 if (!rxq->rb_stts)
109 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300110
111 return 0;
112
113err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300114 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
115 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300116 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
117 rxq->bd = NULL;
118err_bd:
119 return -ENOMEM;
120}
121
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700122static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700124 struct iwl_trans_pcie *trans_pcie =
125 IWL_TRANS_GET_PCIE_TRANS(trans);
126 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300127 int i;
128
129 /* Fill the rx_used queue with _all_ of the Rx buffers */
130 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
131 /* In the reset function, these buffers may have been allocated
132 * to an SKB, so we need to unmap and free potential storage */
133 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700135 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700137 __free_pages(rxq->pool[i].page,
138 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300139 rxq->pool[i].page = NULL;
140 }
141 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
142 }
143}
144
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700145static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 struct iwl_rx_queue *rxq)
147{
148 u32 rb_size;
149 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700150 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151
152 if (iwlagn_mod_params.amsdu_size_8K)
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
154 else
155 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
156
157 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200158 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700159
160 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200161 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162
163 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200164 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700165 (u32)(rxq->bd_dma >> 8));
166
167 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200168 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700169 rxq->rb_stts_dma >> 4);
170
171 /* Enable Rx DMA
172 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
173 * the credit mechanism in 5000 HW RX FIFO
174 * Direct rx interrupts to hosts
175 * Rx buffer size 4 or 8k
176 * RB timeout 0x10
177 * 256 RBDs
178 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200179 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700180 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
181 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
182 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183 rb_size|
184 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
185 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
186
187 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200188 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700189}
190
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700191static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300192{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700193 struct iwl_trans_pcie *trans_pcie =
194 IWL_TRANS_GET_PCIE_TRANS(trans);
195 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
196
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300197 int i, err;
198 unsigned long flags;
199
200 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700201 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300202 if (err)
203 return err;
204 }
205
206 spin_lock_irqsave(&rxq->lock, flags);
207 INIT_LIST_HEAD(&rxq->rx_free);
208 INIT_LIST_HEAD(&rxq->rx_used);
209
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700210 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300211
212 for (i = 0; i < RX_QUEUE_SIZE; i++)
213 rxq->queue[i] = NULL;
214
215 /* Set us so that we have processed and used all buffers, but have
216 * not restocked the Rx queue with fresh buffers */
217 rxq->read = rxq->write = 0;
218 rxq->write_actual = 0;
219 rxq->free_count = 0;
220 spin_unlock_irqrestore(&rxq->lock, flags);
221
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700222 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700223
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700224 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225
Johannes Berg7b114882012-02-05 13:55:11 -0800226 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800229 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700230
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300231 return 0;
232}
233
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700234static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300235{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700236 struct iwl_trans_pcie *trans_pcie =
237 IWL_TRANS_GET_PCIE_TRANS(trans);
238 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
239
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300240 unsigned long flags;
241
242 /*if rxq->bd is NULL, it means that nothing has been allocated,
243 * exit now */
244 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 return;
247 }
248
249 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700250 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300251 spin_unlock_irqrestore(&rxq->lock, flags);
252
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200253 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300254 rxq->bd, rxq->bd_dma);
255 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
256 rxq->bd = NULL;
257
258 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200259 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300260 sizeof(struct iwl_rb_status),
261 rxq->rb_stts, rxq->rb_stts_dma);
262 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700263 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300264 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
265 rxq->rb_stts = NULL;
266}
267
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700268static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700269{
270
271 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200272 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
273 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700274 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
275}
276
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700277static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700278 struct iwl_dma_ptr *ptr, size_t size)
279{
280 if (WARN_ON(ptr->addr))
281 return -EINVAL;
282
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200283 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700284 &ptr->dma, GFP_KERNEL);
285 if (!ptr->addr)
286 return -ENOMEM;
287 ptr->size = size;
288 return 0;
289}
290
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700291static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700292 struct iwl_dma_ptr *ptr)
293{
294 if (unlikely(!ptr->addr))
295 return;
296
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200297 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700298 memset(ptr, 0, sizeof(*ptr));
299}
300
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700301static int iwl_trans_txq_alloc(struct iwl_trans *trans,
302 struct iwl_tx_queue *txq, int slots_num,
303 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700304{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700305 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700306 int i;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800307 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700308
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700309 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700310 return -EINVAL;
311
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700312 txq->q.n_window = slots_num;
313
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700314 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
315 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700316
317 if (!txq->meta || !txq->cmd)
318 goto error;
319
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800320 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700321 for (i = 0; i < slots_num; i++) {
322 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
323 GFP_KERNEL);
324 if (!txq->cmd[i])
325 goto error;
326 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700327
328 /* Alloc driver data array and TFD circular buffer */
329 /* Driver private data, only for Tx (not command) queues,
330 * not shared with device. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800331 if (txq_id != trans_pcie->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700332 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
333 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700334 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700335 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700336 "structures failed\n");
337 goto error;
338 }
339 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700340 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700341 }
342
343 /* Circular buffer of transmit frame descriptors (TFDs),
344 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200345 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700346 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700347 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700348 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700349 goto error;
350 }
351 txq->q.id = txq_id;
352
353 return 0;
354error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700355 kfree(txq->skbs);
356 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700357 /* since txq->cmd has been zeroed,
358 * all non allocated cmd[i] will be NULL */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800359 if (txq->cmd && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700360 for (i = 0; i < slots_num; i++)
361 kfree(txq->cmd[i]);
362 kfree(txq->meta);
363 kfree(txq->cmd);
364 txq->meta = NULL;
365 txq->cmd = NULL;
366
367 return -ENOMEM;
368
369}
370
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700371static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700372 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700373{
374 int ret;
375
376 txq->need_update = 0;
377 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
378
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700379 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
380 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
381 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
382
383 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700384 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700385 txq_id);
386 if (ret)
387 return ret;
388
Johannes Berg015c15e2012-03-05 11:24:24 -0800389 spin_lock_init(&txq->lock);
390
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700391 /*
392 * Tell nic where to find circular buffer of Tx Frame Descriptors for
393 * given Tx queue, and enable the DMA channel used for that queue.
394 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200395 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700396 txq->q.dma_addr >> 8);
397
398 return 0;
399}
400
401/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700402 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
403 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700404static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700405{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700406 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
407 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700408 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700409 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700410
411 if (!q->n_bd)
412 return;
413
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700414 /* In the command queue, all the TBs are mapped as BIDI
415 * so unmap them as such.
416 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800417 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700418 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800419 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700420 dma_dir = DMA_TO_DEVICE;
421
Johannes Berg015c15e2012-03-05 11:24:24 -0800422 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700423 while (q->write_ptr != q->read_ptr) {
424 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700425 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
426 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700427 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
428 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800429 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700430}
431
432/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700433 * iwl_tx_queue_free - Deallocate DMA queue.
434 * @txq: Transmit queue to deallocate.
435 *
436 * Empty queue by removing and destroying all BD's.
437 * Free all buffers.
438 * 0-fill, but do not free "txq" descriptor structure.
439 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700440static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700441{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700442 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
443 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200444 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700445 int i;
446 if (WARN_ON(!txq))
447 return;
448
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700449 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700450
451 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700452
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800453 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700454 for (i = 0; i < txq->q.n_window; i++)
455 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700456
457 /* De-alloc circular buffer of TFDs */
458 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700459 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
461 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
462 }
463
464 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700465 kfree(txq->skbs);
466 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700467
468 /* deallocate arrays */
469 kfree(txq->cmd);
470 kfree(txq->meta);
471 txq->cmd = NULL;
472 txq->meta = NULL;
473
474 /* 0-fill queue descriptor structure */
475 memset(txq, 0, sizeof(*txq));
476}
477
478/**
479 * iwl_trans_tx_free - Free TXQ Context
480 *
481 * Destroy all TX DMA queues and structures
482 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700483static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700484{
485 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700486 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700487
488 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700489 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700490 for (txq_id = 0;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800491 txq_id < cfg(trans)->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700492 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700493 }
494
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700495 kfree(trans_pcie->txq);
496 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700498 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700499
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700500 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501}
502
503/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700504 * iwl_trans_tx_alloc - allocate TX context
505 * Allocate all Tx DMA structures and initialize them
506 *
507 * @param priv
508 * @return error code
509 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700510static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700511{
512 int ret;
513 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700514 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800516 u16 scd_bc_tbls_size = cfg(trans)->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700517 sizeof(struct iwlagn_scd_bc_tbl);
518
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700519 /*It is not allowed to alloc twice, so warn when this happens.
520 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700521 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700522 ret = -EINVAL;
523 goto error;
524 }
525
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700526 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700527 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700528 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700529 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700530 goto error;
531 }
532
533 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700534 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700535 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700536 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700537 goto error;
538 }
539
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800540 trans_pcie->txq = kcalloc(cfg(trans)->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700541 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700542 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700543 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700544 ret = ENOMEM;
545 goto error;
546 }
547
548 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800549 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
550 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800551 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700552 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700553 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
554 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700555 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700556 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700557 goto error;
558 }
559 }
560
561 return 0;
562
563error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700564 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700565
566 return ret;
567}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700568static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700569{
570 int ret;
571 int txq_id, slots_num;
572 unsigned long flags;
573 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700574 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700575
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700576 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700577 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578 if (ret)
579 goto error;
580 alloc = true;
581 }
582
Johannes Berg7b114882012-02-05 13:55:11 -0800583 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700584
585 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200586 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587
588 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200589 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700590 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700591
Johannes Berg7b114882012-02-05 13:55:11 -0800592 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700593
594 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800595 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
596 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800597 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700599 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
600 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700601 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700602 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 goto error;
604 }
605 }
606
607 return 0;
608error:
609 /*Upon error, free only if we allocated something */
610 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700611 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700612 return ret;
613}
614
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700615static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300616{
617/*
618 * (for documentation purposes)
619 * to set power to V_AUX, do:
620
621 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200622 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300623 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
624 ~APMG_PS_CTRL_MSK_PWR_SRC);
625 */
626
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200627 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300628 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
629 ~APMG_PS_CTRL_MSK_PWR_SRC);
630}
631
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200632/* PCI registers */
633#define PCI_CFG_RETRY_TIMEOUT 0x041
634#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
635#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
636
637static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
638{
639 int pos;
640 u16 pci_lnk_ctl;
641 struct iwl_trans_pcie *trans_pcie =
642 IWL_TRANS_GET_PCIE_TRANS(trans);
643
644 struct pci_dev *pci_dev = trans_pcie->pci_dev;
645
646 pos = pci_pcie_cap(pci_dev);
647 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
648 return pci_lnk_ctl;
649}
650
651static void iwl_apm_config(struct iwl_trans *trans)
652{
653 /*
654 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
655 * Check if BIOS (or OS) enabled L1-ASPM on this device.
656 * If so (likely), disable L0S, so device moves directly L0->L1;
657 * costs negligible amount of power savings.
658 * If not (unlikely), enable L0S, so there is at least some
659 * power savings, even without L1.
660 */
661 u16 lctl = iwl_pciexp_link_ctrl(trans);
662
663 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
664 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
665 /* L1-ASPM enabled; disable(!) L0S */
666 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
667 dev_printk(KERN_INFO, trans->dev,
668 "L1 Enabled; Disabling L0S\n");
669 } else {
670 /* L1-ASPM disabled; enable(!) L0S */
671 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
672 dev_printk(KERN_INFO, trans->dev,
673 "L1 Disabled; Enabling L0S\n");
674 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200675 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200676}
677
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200678/*
679 * Start up NIC's basic functionality after it has been reset
680 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
681 * NOTE: This does not load uCode nor start the embedded processor
682 */
683static int iwl_apm_init(struct iwl_trans *trans)
684{
Don Fry83626402012-03-07 09:52:37 -0800685 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200686 int ret = 0;
687 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
688
689 /*
690 * Use "set_bit" below rather than "write", to preserve any hardware
691 * bits already set by default after reset.
692 */
693
694 /* Disable L0S exit timer (platform NMI Work/Around) */
695 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
696 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
697
698 /*
699 * Disable L0s without affecting L1;
700 * don't wait for ICH L0s (ICH bug W/A)
701 */
702 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
703 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
704
705 /* Set FH wait threshold to maximum (HW error during stress W/A) */
706 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
707
708 /*
709 * Enable HAP INTA (interrupt from management bus) to
710 * wake device's PCI Express link L1a -> L0s
711 */
712 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
713 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
714
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200715 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200716
717 /* Configure analog phase-lock-loop before activating to D0A */
718 if (cfg(trans)->base_params->pll_cfg_val)
719 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
720 cfg(trans)->base_params->pll_cfg_val);
721
722 /*
723 * Set "initialization complete" bit to move adapter from
724 * D0U* --> D0A* (powered-up active) state.
725 */
726 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
727
728 /*
729 * Wait for clock stabilization; once stabilized, access to
730 * device-internal resources is supported, e.g. iwl_write_prph()
731 * and accesses to uCode SRAM.
732 */
733 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
734 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
735 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
736 if (ret < 0) {
737 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
738 goto out;
739 }
740
741 /*
742 * Enable DMA clock and wait for it to stabilize.
743 *
744 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
745 * do not disable clocks. This preserves any hardware bits already
746 * set by default in "CLK_CTRL_REG" after reset.
747 */
748 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
749 udelay(20);
750
751 /* Disable L1-Active */
752 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
753 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
754
Don Fry83626402012-03-07 09:52:37 -0800755 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200756
757out:
758 return ret;
759}
760
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200761static int iwl_apm_stop_master(struct iwl_trans *trans)
762{
763 int ret = 0;
764
765 /* stop device's busmaster DMA activity */
766 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
767
768 ret = iwl_poll_bit(trans, CSR_RESET,
769 CSR_RESET_REG_FLAG_MASTER_DISABLED,
770 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
771 if (ret)
772 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
773
774 IWL_DEBUG_INFO(trans, "stop master\n");
775
776 return ret;
777}
778
779static void iwl_apm_stop(struct iwl_trans *trans)
780{
Don Fry83626402012-03-07 09:52:37 -0800781 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200782 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
783
Don Fry83626402012-03-07 09:52:37 -0800784 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200785
786 /* Stop device's DMA activity */
787 iwl_apm_stop_master(trans);
788
789 /* Reset the entire device */
790 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
791
792 udelay(10);
793
794 /*
795 * Clear "initialization complete" bit to move adapter from
796 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
797 */
798 iwl_clear_bit(trans, CSR_GP_CNTRL,
799 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
800}
801
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300803{
Johannes Berg7b114882012-02-05 13:55:11 -0800804 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300805 unsigned long flags;
806
807 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800808 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200809 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810
811 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200812 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700813 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300814
Johannes Berg7b114882012-02-05 13:55:11 -0800815 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300816
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700817 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300818
Johannes Bergecdb9752012-03-06 13:31:03 -0800819 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300820
Gregory Greenmana5916972012-01-10 19:22:56 +0200821#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300822 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700823 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200824#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825
826 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700827 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300828 return -ENOMEM;
829
Johannes Berg0dde86b2012-03-06 13:30:46 -0800830 if (cfg(trans)->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300831 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200832 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300833 0x800FFFFF);
834 }
835
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300836 return 0;
837}
838
839#define HW_READY_TIMEOUT (50)
840
841/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700842static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300843{
844 int ret;
845
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200846 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300847 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
848
849 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200850 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300851 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
852 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
853 HW_READY_TIMEOUT);
854
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700855 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300856 return ret;
857}
858
859/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200860static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300861{
862 int ret;
863
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700864 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300865
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700866 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200867 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300868 if (ret >= 0)
869 return 0;
870
871 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200872 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300873 CSR_HW_IF_CONFIG_REG_PREPARE);
874
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200875 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300876 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
877 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
878
879 if (ret < 0)
880 return ret;
881
882 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700883 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300884 if (ret >= 0)
885 return 0;
886 return ret;
887}
888
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200889/*
890 * ucode
891 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800892static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
893 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200894{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800895 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800896 dma_addr_t phy_addr = section->p_addr;
897 u32 byte_cnt = section->len;
898 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200899 int ret;
900
Johannes Berg13df1aa2012-03-06 13:31:00 -0800901 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200902
903 iwl_write_direct32(trans,
904 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
905 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
906
907 iwl_write_direct32(trans,
908 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
909
910 iwl_write_direct32(trans,
911 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
912 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
913
914 iwl_write_direct32(trans,
915 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
916 (iwl_get_dma_hi_addr(phy_addr)
917 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
918
919 iwl_write_direct32(trans,
920 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
921 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
922 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
923 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
924
925 iwl_write_direct32(trans,
926 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
927 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
928 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
929 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
930
David Spinadel6dfa8d02012-03-10 13:00:14 -0800931 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
932 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800933 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
934 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200935 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800936 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
937 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200938 return -ETIMEDOUT;
939 }
940
941 return 0;
942}
943
Johannes Berg0692fe42012-03-06 13:30:37 -0800944static int iwl_load_given_ucode(struct iwl_trans *trans,
945 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200946{
947 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800948 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200949
David Spinadel6dfa8d02012-03-10 13:00:14 -0800950 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
951 if (!image->sec[i].p_addr)
952 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200953
David Spinadel6dfa8d02012-03-10 13:00:14 -0800954 ret = iwl_load_section(trans, i, &image->sec[i]);
955 if (ret)
956 return ret;
957 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200958
959 /* Remove all resets to allow NIC to operate */
960 iwl_write32(trans, CSR_RESET, 0);
961
962 return 0;
963}
964
Johannes Berg0692fe42012-03-06 13:30:37 -0800965static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
966 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300967{
968 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800969 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300970
Johannes Berg496bab32012-03-06 13:30:45 -0800971 /* This may fail if AMT took ownership of the device */
972 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700973 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300974 return -EIO;
975 }
976
977 /* If platform's RF_KILL switch is NOT set to KILL */
Johannes Bergc9eec952012-03-06 13:30:43 -0800978 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
979 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
980 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300981
Johannes Bergc9eec952012-03-06 13:30:43 -0800982 if (hw_rfkill) {
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800983 iwl_enable_rfkill_int(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300984 return -ERFKILL;
985 }
986
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200987 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300988
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700989 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300990 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700991 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300992 return ret;
993 }
994
995 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200996 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
997 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300998 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
999
1000 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001001 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001002 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001003
1004 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001005 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1006 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001007
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001008 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001009 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001010}
1011
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001012/*
1013 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001014 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001015 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001016static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001017{
Johannes Berg7b114882012-02-05 13:55:11 -08001018 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1019 IWL_TRANS_GET_PCIE_TRANS(trans);
1020
1021 lockdep_assert_held(&trans_pcie->irq_lock);
1022
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001023 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001024}
1025
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001026static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001027{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001028 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001029 u32 a;
1030 unsigned long flags;
1031 int i, chan;
1032 u32 reg_val;
1033
Johannes Berg7b114882012-02-05 13:55:11 -08001034 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001035
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001036 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001037 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001038 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001039 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001040 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001041 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001042 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001043 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001044 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001045 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001046 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001047 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001048 SCD_TRANS_TBL_OFFSET_QUEUE(
1049 cfg(trans)->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001050 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001051 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001052
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001053 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001054 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001055
1056 /* Enable DMA channel */
1057 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001058 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001059 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1060 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1061
1062 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001063 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1064 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001065 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1066
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001067 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001068 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001069 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001070
1071 /* initiate the queues */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001072 for (i = 0; i < cfg(trans)->base_params->num_of_queues; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001073 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1074 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1075 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001076 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001077 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001078 SCD_CONTEXT_QUEUE_OFFSET(i) +
1079 sizeof(u32),
1080 ((SCD_WIN_SIZE <<
1081 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1082 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1083 ((SCD_FRAME_LIMIT <<
1084 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1085 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1086 }
1087
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001088 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001089 IWL_MASK(0, cfg(trans)->base_params->num_of_queues));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001090
1091 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001092 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001093
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001094 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001095
Johannes Berg9eae88f2012-03-15 13:26:52 -07001096 /* make sure all queue are not stopped/used */
1097 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1098 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001099
Johannes Berg9eae88f2012-03-15 13:26:52 -07001100 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1101 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001102
Johannes Berg9eae88f2012-03-15 13:26:52 -07001103 set_bit(i, trans_pcie->queue_used);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001104
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001105 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
Johannes Berg9eae88f2012-03-15 13:26:52 -07001106 fifo, true);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001107 }
1108
Johannes Berg7b114882012-02-05 13:55:11 -08001109 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001110
1111 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001112 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001113 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1114}
1115
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001116static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1117{
1118 iwl_reset_ict(trans);
1119 iwl_tx_start(trans);
1120}
1121
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001122/**
1123 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1124 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001125static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001126{
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001127 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001128 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001129 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001130
1131 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001132 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001133
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001134 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001135
1136 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001137 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001138 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001139 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001140 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001141 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001142 1000);
1143 if (ret < 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001144 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001145 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001146 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001147 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001148 }
Johannes Berg7b114882012-02-05 13:55:11 -08001149 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001150
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001151 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001152 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001153 return 0;
1154 }
1155
1156 /* Unmap DMA from host system and free skb's */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001157 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
1158 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001159 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001160
1161 return 0;
1162}
1163
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001164static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001165{
1166 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001167 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001168
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001169 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001170 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001171 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001172 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001173
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001174 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001175 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001176
1177 /*
1178 * If a HW restart happens during firmware loading,
1179 * then the firmware loading might call this function
1180 * and later it might be called again due to the
1181 * restart. So don't process again if the device is
1182 * already dead.
1183 */
Don Fry83626402012-03-07 09:52:37 -08001184 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001185 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001186#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001187 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001188#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001189 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001190 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001191 APMG_CLK_VAL_DMA_CLK_RQT);
1192 udelay(5);
1193 }
1194
1195 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001196 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001197 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001198
1199 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001200 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001201
1202 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1203 * Clean again the interrupt here
1204 */
Johannes Berg7b114882012-02-05 13:55:11 -08001205 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001206 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001207 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001208
1209 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001210 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001211 tasklet_kill(&trans_pcie->irq_tasklet);
1212
Johannes Berg1ee158d2012-02-17 10:07:44 -08001213 cancel_work_sync(&trans_pcie->rx_replenish);
1214
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001215 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001216 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001217}
1218
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001219static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1220{
1221 /* let the ucode operate on its own */
1222 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1223 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1224
1225 iwl_disable_interrupts(trans);
1226 iwl_clear_bit(trans, CSR_GP_CNTRL,
1227 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1228}
1229
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001230static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001231 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001232{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1234 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001235 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001236 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001237 struct iwl_tx_queue *txq;
1238 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001239 dma_addr_t phys_addr = 0;
1240 dma_addr_t txcmd_phys;
1241 dma_addr_t scratch_phys;
1242 u16 len, firstlen, secondlen;
1243 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001244 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001245 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001246 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001247
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001248 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001249 q = &txq->q;
1250
Johannes Berg9eae88f2012-03-15 13:26:52 -07001251 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1252 WARN_ON_ONCE(1);
1253 return -EINVAL;
1254 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001255
Johannes Berg9eae88f2012-03-15 13:26:52 -07001256 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001257
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001258 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001259 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001260 txq->cmd[q->write_ptr] = dev_cmd;
1261
1262 dev_cmd->hdr.cmd = REPLY_TX;
1263 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1264 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001265
1266 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1267 out_meta = &txq->meta[q->write_ptr];
1268
1269 /*
1270 * Use the first empty entry in this queue's command buffer array
1271 * to contain the Tx command and MAC header concatenated together
1272 * (payload data will be in another buffer).
1273 * Size of this varies, due to varying MAC header length.
1274 * If end is not dword aligned, we'll have 2 extra bytes at the end
1275 * of the MAC header (device reads on dword boundaries).
1276 * We'll tell device about this padding later.
1277 */
1278 len = sizeof(struct iwl_tx_cmd) +
1279 sizeof(struct iwl_cmd_header) + hdr_len;
1280 firstlen = (len + 3) & ~3;
1281
1282 /* Tell NIC about any 2-byte padding after MAC header */
1283 if (firstlen != len)
1284 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1285
1286 /* Physical address of this Tx command's header (not MAC header!),
1287 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001288 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001289 &dev_cmd->hdr, firstlen,
1290 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001291 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001292 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001293 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1294 dma_unmap_len_set(out_meta, len, firstlen);
1295
1296 if (!ieee80211_has_morefrags(fc)) {
1297 txq->need_update = 1;
1298 } else {
1299 wait_write_ptr = 1;
1300 txq->need_update = 0;
1301 }
1302
1303 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1304 * if any (802.11 null frames have no payload). */
1305 secondlen = skb->len - hdr_len;
1306 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001307 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001308 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001309 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1310 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001311 dma_unmap_addr(out_meta, mapping),
1312 dma_unmap_len(out_meta, len),
1313 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001314 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001315 }
1316 }
1317
1318 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001319 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001320 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001321 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001322 secondlen, 0);
1323
1324 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1325 offsetof(struct iwl_tx_cmd, scratch);
1326
1327 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001328 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001329 DMA_BIDIRECTIONAL);
1330 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1331 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1332
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001333 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001334 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001335 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001336
1337 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001338 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001339
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001340 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001341 DMA_BIDIRECTIONAL);
1342
Johannes Berg6c1011e2012-03-06 13:30:48 -08001343 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001344 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1345 sizeof(struct iwl_tfd),
1346 &dev_cmd->hdr, firstlen,
1347 skb->data + hdr_len, secondlen);
1348
1349 /* Tell device the write index *just past* this latest filled TFD */
1350 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001351 iwl_txq_update_write_ptr(trans, txq);
1352
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001353 /*
1354 * At this point the frame is "transmitted" successfully
1355 * and we will get a TX status notification eventually,
1356 * regardless of the value of ret. "ret" only indicates
1357 * whether or not we should update the write pointer.
1358 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001359 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001360 if (wait_write_ptr) {
1361 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001362 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001363 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001364 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001365 }
1366 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001367 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001368 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001369 out_err:
1370 spin_unlock(&txq->lock);
1371 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001372}
1373
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001374static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001375{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001376 struct iwl_trans_pcie *trans_pcie =
1377 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001378 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001379 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001380
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001381 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001382
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001383 if (!trans_pcie->irq_requested) {
1384 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1385 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001386
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001387 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001388
Johannes Berg75595532012-03-06 13:31:01 -08001389 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001390 DRV_NAME, trans);
1391 if (err) {
1392 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001393 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001394 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001395 }
1396
1397 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1398 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001399 }
1400
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001401 err = iwl_prepare_card_hw(trans);
1402 if (err) {
1403 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001404 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001405 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001406
1407 iwl_apm_init(trans);
1408
Johannes Bergc9eec952012-03-06 13:30:43 -08001409 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1410 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1411 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001412
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001413 return err;
1414
Johannes Bergf057ac42012-01-29 18:36:01 -08001415err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001416 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001417error:
1418 iwl_free_isr_ict(trans);
1419 tasklet_kill(&trans_pcie->irq_tasklet);
1420 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001421}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001422
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001423static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1424{
1425 iwl_apm_stop(trans);
1426
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001427 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1428
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001429 /* Even if we stop the HW, we still want the RF kill interrupt */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001430 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001431}
1432
Johannes Berg9eae88f2012-03-15 13:26:52 -07001433static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1434 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001435{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001436 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1437 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001438 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1439 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001440 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001441
Johannes Berg015c15e2012-03-05 11:24:24 -08001442 spin_lock(&txq->lock);
1443
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001444 txq->time_stamp = jiffies;
1445
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001446 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001447 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1448 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001449 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001450 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001451 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001452 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001453
1454 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001455}
1456
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001457static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1458{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001459 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001460}
1461
1462static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1463{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001464 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001465}
1466
1467static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1468{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001469 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001470}
1471
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001472static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001473 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001474{
1475 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1476
1477 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001478 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1479 trans_pcie->n_no_reclaim_cmds = 0;
1480 else
1481 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1482 if (trans_pcie->n_no_reclaim_cmds)
1483 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1484 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001485
1486 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1487
1488 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1489 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1490
1491 /* at least the command queue must be mapped */
1492 WARN_ON(!trans_pcie->n_q_to_fifo);
1493
1494 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1495 trans_pcie->n_q_to_fifo * sizeof(u8));
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001496}
1497
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001498static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001499{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001500 struct iwl_trans_pcie *trans_pcie =
1501 IWL_TRANS_GET_PCIE_TRANS(trans);
1502
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001503 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001504#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001505 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001506#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001507 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001508 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001509 iwl_free_isr_ict(trans);
1510 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001511
1512 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001513 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001514 pci_release_regions(trans_pcie->pci_dev);
1515 pci_disable_device(trans_pcie->pci_dev);
1516
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001517 trans->shrd->trans = NULL;
1518 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001519}
1520
Don Fry47107e82012-03-15 13:27:06 -07001521static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1522{
1523 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1524
1525 if (state)
1526 set_bit(STATUS_POWER_PMI, &trans_pcie->status);
1527 else
1528 clear_bit(STATUS_POWER_PMI, &trans_pcie->status);
1529}
1530
Johannes Bergc01a4042011-09-15 11:46:45 -07001531#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001532static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1533{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001534 return 0;
1535}
1536
1537static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1538{
Johannes Bergc9eec952012-03-06 13:30:43 -08001539 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001540
Johannes Bergc9eec952012-03-06 13:30:43 -08001541 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1542 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001543
1544 if (hw_rfkill)
1545 iwl_enable_rfkill_int(trans);
1546 else
1547 iwl_enable_interrupts(trans);
1548
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001549 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001550
1551 return 0;
1552}
Johannes Bergc01a4042011-09-15 11:46:45 -07001553#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001554
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001555#define IWL_FLUSH_WAIT_MS 2000
1556
1557static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1558{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001559 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001560 struct iwl_tx_queue *txq;
1561 struct iwl_queue *q;
1562 int cnt;
1563 unsigned long now = jiffies;
1564 int ret = 0;
1565
1566 /* waiting for all the tx frames complete might take a while */
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001567 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001568 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001569 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001570 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001571 q = &txq->q;
1572 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1573 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1574 msleep(1);
1575
1576 if (q->read_ptr != q->write_ptr) {
1577 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1578 ret = -ETIMEDOUT;
1579 break;
1580 }
1581 }
1582 return ret;
1583}
1584
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001585/*
1586 * On every watchdog tick we check (latest) time stamp. If it does not
1587 * change during timeout period and queue is not empty we reset firmware.
1588 */
1589static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1590{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001591 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1592 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001593 struct iwl_queue *q = &txq->q;
1594 unsigned long timeout;
1595
1596 if (q->read_ptr == q->write_ptr) {
1597 txq->time_stamp = jiffies;
1598 return 0;
1599 }
1600
1601 timeout = txq->time_stamp +
1602 msecs_to_jiffies(hw_params(trans).wd_timeout);
1603
1604 if (time_after(jiffies, timeout)) {
1605 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1606 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001607 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001608 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001609 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001610 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001611 & (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001612 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001613 return 1;
1614 }
1615
1616 return 0;
1617}
1618
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001619static const char *get_fh_string(int cmd)
1620{
1621 switch (cmd) {
1622 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1623 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1624 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1625 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1626 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1627 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1628 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1629 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1630 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1631 default:
1632 return "UNKNOWN";
1633 }
1634}
1635
1636int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1637{
1638 int i;
1639#ifdef CONFIG_IWLWIFI_DEBUG
1640 int pos = 0;
1641 size_t bufsz = 0;
1642#endif
1643 static const u32 fh_tbl[] = {
1644 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1645 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1646 FH_RSCSR_CHNL0_WPTR,
1647 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1648 FH_MEM_RSSR_SHARED_CTRL_REG,
1649 FH_MEM_RSSR_RX_STATUS_REG,
1650 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1651 FH_TSSR_TX_STATUS_REG,
1652 FH_TSSR_TX_ERROR_REG
1653 };
1654#ifdef CONFIG_IWLWIFI_DEBUG
1655 if (display) {
1656 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1657 *buf = kmalloc(bufsz, GFP_KERNEL);
1658 if (!*buf)
1659 return -ENOMEM;
1660 pos += scnprintf(*buf + pos, bufsz - pos,
1661 "FH register values:\n");
1662 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1663 pos += scnprintf(*buf + pos, bufsz - pos,
1664 " %34s: 0X%08x\n",
1665 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001666 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001667 }
1668 return pos;
1669 }
1670#endif
1671 IWL_ERR(trans, "FH register values:\n");
1672 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1673 IWL_ERR(trans, " %34s: 0X%08x\n",
1674 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001675 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001676 }
1677 return 0;
1678}
1679
1680static const char *get_csr_string(int cmd)
1681{
1682 switch (cmd) {
1683 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1684 IWL_CMD(CSR_INT_COALESCING);
1685 IWL_CMD(CSR_INT);
1686 IWL_CMD(CSR_INT_MASK);
1687 IWL_CMD(CSR_FH_INT_STATUS);
1688 IWL_CMD(CSR_GPIO_IN);
1689 IWL_CMD(CSR_RESET);
1690 IWL_CMD(CSR_GP_CNTRL);
1691 IWL_CMD(CSR_HW_REV);
1692 IWL_CMD(CSR_EEPROM_REG);
1693 IWL_CMD(CSR_EEPROM_GP);
1694 IWL_CMD(CSR_OTP_GP_REG);
1695 IWL_CMD(CSR_GIO_REG);
1696 IWL_CMD(CSR_GP_UCODE_REG);
1697 IWL_CMD(CSR_GP_DRIVER_REG);
1698 IWL_CMD(CSR_UCODE_DRV_GP1);
1699 IWL_CMD(CSR_UCODE_DRV_GP2);
1700 IWL_CMD(CSR_LED_REG);
1701 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1702 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1703 IWL_CMD(CSR_ANA_PLL_CFG);
1704 IWL_CMD(CSR_HW_REV_WA_REG);
1705 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1706 default:
1707 return "UNKNOWN";
1708 }
1709}
1710
1711void iwl_dump_csr(struct iwl_trans *trans)
1712{
1713 int i;
1714 static const u32 csr_tbl[] = {
1715 CSR_HW_IF_CONFIG_REG,
1716 CSR_INT_COALESCING,
1717 CSR_INT,
1718 CSR_INT_MASK,
1719 CSR_FH_INT_STATUS,
1720 CSR_GPIO_IN,
1721 CSR_RESET,
1722 CSR_GP_CNTRL,
1723 CSR_HW_REV,
1724 CSR_EEPROM_REG,
1725 CSR_EEPROM_GP,
1726 CSR_OTP_GP_REG,
1727 CSR_GIO_REG,
1728 CSR_GP_UCODE_REG,
1729 CSR_GP_DRIVER_REG,
1730 CSR_UCODE_DRV_GP1,
1731 CSR_UCODE_DRV_GP2,
1732 CSR_LED_REG,
1733 CSR_DRAM_INT_TBL_REG,
1734 CSR_GIO_CHICKEN_BITS,
1735 CSR_ANA_PLL_CFG,
1736 CSR_HW_REV_WA_REG,
1737 CSR_DBG_HPET_MEM_REG
1738 };
1739 IWL_ERR(trans, "CSR values:\n");
1740 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1741 "CSR_INT_PERIODIC_REG)\n");
1742 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1743 IWL_ERR(trans, " %25s: 0X%08x\n",
1744 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001745 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001746 }
1747}
1748
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001749#ifdef CONFIG_IWLWIFI_DEBUGFS
1750/* create and remove of files */
1751#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001752 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001753 &iwl_dbgfs_##name##_ops)) \
1754 return -ENOMEM; \
1755} while (0)
1756
1757/* file operation */
1758#define DEBUGFS_READ_FUNC(name) \
1759static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1760 char __user *user_buf, \
1761 size_t count, loff_t *ppos);
1762
1763#define DEBUGFS_WRITE_FUNC(name) \
1764static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1765 const char __user *user_buf, \
1766 size_t count, loff_t *ppos);
1767
1768
1769static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1770{
1771 file->private_data = inode->i_private;
1772 return 0;
1773}
1774
1775#define DEBUGFS_READ_FILE_OPS(name) \
1776 DEBUGFS_READ_FUNC(name); \
1777static const struct file_operations iwl_dbgfs_##name##_ops = { \
1778 .read = iwl_dbgfs_##name##_read, \
1779 .open = iwl_dbgfs_open_file_generic, \
1780 .llseek = generic_file_llseek, \
1781};
1782
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001783#define DEBUGFS_WRITE_FILE_OPS(name) \
1784 DEBUGFS_WRITE_FUNC(name); \
1785static const struct file_operations iwl_dbgfs_##name##_ops = { \
1786 .write = iwl_dbgfs_##name##_write, \
1787 .open = iwl_dbgfs_open_file_generic, \
1788 .llseek = generic_file_llseek, \
1789};
1790
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001791#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1792 DEBUGFS_READ_FUNC(name); \
1793 DEBUGFS_WRITE_FUNC(name); \
1794static const struct file_operations iwl_dbgfs_##name##_ops = { \
1795 .write = iwl_dbgfs_##name##_write, \
1796 .read = iwl_dbgfs_##name##_read, \
1797 .open = iwl_dbgfs_open_file_generic, \
1798 .llseek = generic_file_llseek, \
1799};
1800
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001801static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1802 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001803 size_t count, loff_t *ppos)
1804{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001805 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001806 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001807 struct iwl_tx_queue *txq;
1808 struct iwl_queue *q;
1809 char *buf;
1810 int pos = 0;
1811 int cnt;
1812 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001813 size_t bufsz;
1814
1815 bufsz = sizeof(char) * 64 * cfg(trans)->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001816
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001817 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001818 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001819 return -EAGAIN;
1820 }
1821 buf = kzalloc(bufsz, GFP_KERNEL);
1822 if (!buf)
1823 return -ENOMEM;
1824
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001825 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001826 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001827 q = &txq->q;
1828 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001829 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001830 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001831 !!test_bit(cnt, trans_pcie->queue_used),
1832 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001833 }
1834 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1835 kfree(buf);
1836 return ret;
1837}
1838
1839static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1840 char __user *user_buf,
1841 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001842 struct iwl_trans *trans = file->private_data;
1843 struct iwl_trans_pcie *trans_pcie =
1844 IWL_TRANS_GET_PCIE_TRANS(trans);
1845 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001846 char buf[256];
1847 int pos = 0;
1848 const size_t bufsz = sizeof(buf);
1849
1850 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1851 rxq->read);
1852 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1853 rxq->write);
1854 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1855 rxq->free_count);
1856 if (rxq->rb_stts) {
1857 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1858 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1859 } else {
1860 pos += scnprintf(buf + pos, bufsz - pos,
1861 "closed_rb_num: Not Allocated\n");
1862 }
1863 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1864}
1865
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001866static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1867 char __user *user_buf,
1868 size_t count, loff_t *ppos) {
1869
1870 struct iwl_trans *trans = file->private_data;
1871 struct iwl_trans_pcie *trans_pcie =
1872 IWL_TRANS_GET_PCIE_TRANS(trans);
1873 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1874
1875 int pos = 0;
1876 char *buf;
1877 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1878 ssize_t ret;
1879
1880 buf = kzalloc(bufsz, GFP_KERNEL);
1881 if (!buf) {
1882 IWL_ERR(trans, "Can not allocate Buffer\n");
1883 return -ENOMEM;
1884 }
1885
1886 pos += scnprintf(buf + pos, bufsz - pos,
1887 "Interrupt Statistics Report:\n");
1888
1889 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1890 isr_stats->hw);
1891 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1892 isr_stats->sw);
1893 if (isr_stats->sw || isr_stats->hw) {
1894 pos += scnprintf(buf + pos, bufsz - pos,
1895 "\tLast Restarting Code: 0x%X\n",
1896 isr_stats->err_code);
1897 }
1898#ifdef CONFIG_IWLWIFI_DEBUG
1899 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1900 isr_stats->sch);
1901 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1902 isr_stats->alive);
1903#endif
1904 pos += scnprintf(buf + pos, bufsz - pos,
1905 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1906
1907 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1908 isr_stats->ctkill);
1909
1910 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1911 isr_stats->wakeup);
1912
1913 pos += scnprintf(buf + pos, bufsz - pos,
1914 "Rx command responses:\t\t %u\n", isr_stats->rx);
1915
1916 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1917 isr_stats->tx);
1918
1919 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1920 isr_stats->unhandled);
1921
1922 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1923 kfree(buf);
1924 return ret;
1925}
1926
1927static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1928 const char __user *user_buf,
1929 size_t count, loff_t *ppos)
1930{
1931 struct iwl_trans *trans = file->private_data;
1932 struct iwl_trans_pcie *trans_pcie =
1933 IWL_TRANS_GET_PCIE_TRANS(trans);
1934 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1935
1936 char buf[8];
1937 int buf_size;
1938 u32 reset_flag;
1939
1940 memset(buf, 0, sizeof(buf));
1941 buf_size = min(count, sizeof(buf) - 1);
1942 if (copy_from_user(buf, user_buf, buf_size))
1943 return -EFAULT;
1944 if (sscanf(buf, "%x", &reset_flag) != 1)
1945 return -EFAULT;
1946 if (reset_flag == 0)
1947 memset(isr_stats, 0, sizeof(*isr_stats));
1948
1949 return count;
1950}
1951
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001952static ssize_t iwl_dbgfs_csr_write(struct file *file,
1953 const char __user *user_buf,
1954 size_t count, loff_t *ppos)
1955{
1956 struct iwl_trans *trans = file->private_data;
1957 char buf[8];
1958 int buf_size;
1959 int csr;
1960
1961 memset(buf, 0, sizeof(buf));
1962 buf_size = min(count, sizeof(buf) - 1);
1963 if (copy_from_user(buf, user_buf, buf_size))
1964 return -EFAULT;
1965 if (sscanf(buf, "%d", &csr) != 1)
1966 return -EFAULT;
1967
1968 iwl_dump_csr(trans);
1969
1970 return count;
1971}
1972
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001973static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1974 char __user *user_buf,
1975 size_t count, loff_t *ppos)
1976{
1977 struct iwl_trans *trans = file->private_data;
1978 char *buf;
1979 int pos = 0;
1980 ssize_t ret = -EFAULT;
1981
1982 ret = pos = iwl_dump_fh(trans, &buf, true);
1983 if (buf) {
1984 ret = simple_read_from_buffer(user_buf,
1985 count, ppos, buf, pos);
1986 kfree(buf);
1987 }
1988
1989 return ret;
1990}
1991
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001992DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001993DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001994DEBUGFS_READ_FILE_OPS(rx_queue);
1995DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001996DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001997
1998/*
1999 * Create the debugfs files and directories
2000 *
2001 */
2002static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2003 struct dentry *dir)
2004{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002005 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2006 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002007 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002008 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2009 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002010 return 0;
2011}
2012#else
2013static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2014 struct dentry *dir)
2015{ return 0; }
2016
2017#endif /*CONFIG_IWLWIFI_DEBUGFS */
2018
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002019const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002020 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002021 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002022 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002023 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002024 .stop_device = iwl_trans_pcie_stop_device,
2025
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002026 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2027
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002028 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002029
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002030 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002031 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002032
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002033 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002034 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002035
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002036 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002037
2038 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002039
2040 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07002041 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002042
Johannes Bergc01a4042011-09-15 11:46:45 -07002043#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002044 .suspend = iwl_trans_pcie_suspend,
2045 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002046#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002047 .write8 = iwl_trans_pcie_write8,
2048 .write32 = iwl_trans_pcie_write32,
2049 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002050 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002051 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002052};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002053
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002054struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
2055 struct pci_dev *pdev,
2056 const struct pci_device_id *ent)
2057{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002058 struct iwl_trans_pcie *trans_pcie;
2059 struct iwl_trans *trans;
2060 u16 pci_cmd;
2061 int err;
2062
2063 trans = kzalloc(sizeof(struct iwl_trans) +
2064 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2065
2066 if (WARN_ON(!trans))
2067 return NULL;
2068
2069 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2070
2071 trans->ops = &trans_ops_pcie;
2072 trans->shrd = shrd;
2073 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002074 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002075 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002076
2077 /* W/A - seems to solve weird behavior. We need to remove this if we
2078 * don't want to stay in L1 all the time. This wastes a lot of power */
2079 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2080 PCIE_LINK_STATE_CLKPM);
2081
2082 if (pci_enable_device(pdev)) {
2083 err = -ENODEV;
2084 goto out_no_pci;
2085 }
2086
2087 pci_set_master(pdev);
2088
2089 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2090 if (!err)
2091 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2092 if (err) {
2093 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2094 if (!err)
2095 err = pci_set_consistent_dma_mask(pdev,
2096 DMA_BIT_MASK(32));
2097 /* both attempts failed: */
2098 if (err) {
2099 dev_printk(KERN_ERR, &pdev->dev,
2100 "No suitable DMA available.\n");
2101 goto out_pci_disable_device;
2102 }
2103 }
2104
2105 err = pci_request_regions(pdev, DRV_NAME);
2106 if (err) {
2107 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2108 goto out_pci_disable_device;
2109 }
2110
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002111 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002112 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002113 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002114 err = -ENODEV;
2115 goto out_pci_release_regions;
2116 }
2117
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002118 dev_printk(KERN_INFO, &pdev->dev,
2119 "pci_resource_len = 0x%08llx\n",
2120 (unsigned long long) pci_resource_len(pdev, 0));
2121 dev_printk(KERN_INFO, &pdev->dev,
2122 "pci_resource_base = %p\n", trans_pcie->hw_base);
2123
2124 dev_printk(KERN_INFO, &pdev->dev,
2125 "HW Revision ID = 0x%X\n", pdev->revision);
2126
2127 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2128 * PCI Tx retries from interfering with C3 CPU state */
2129 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2130
2131 err = pci_enable_msi(pdev);
2132 if (err)
2133 dev_printk(KERN_ERR, &pdev->dev,
2134 "pci_enable_msi failed(0X%x)", err);
2135
2136 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002137 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002138 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002139 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002140 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002141 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2142 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002143
2144 /* TODO: Move this away, not needed if not MSI */
2145 /* enable rfkill interrupt: hw bug w/a */
2146 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2147 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2148 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2149 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2150 }
2151
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002152 /* Initialize the wait queue for commands */
2153 init_waitqueue_head(&trans->wait_command_queue);
2154
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002155 return trans;
2156
2157out_pci_release_regions:
2158 pci_release_regions(pdev);
2159out_pci_disable_device:
2160 pci_disable_device(pdev);
2161out_no_pci:
2162 kfree(trans);
2163 return NULL;
2164}
2165