blob: 9d3af3cb5a0b3f9936a8d322e2b876a49d94a8e3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 struct drm_device *dev = crtc->dev;
648 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800649 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800650 int refclk = 120;
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
653 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
654 refclk = 100;
655
656 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
657 LVDS_CLKB_POWER_UP) {
658 /* LVDS dual channel */
659 if (refclk == 100)
660 limit = &intel_limits_ironlake_dual_lvds_100m;
661 else
662 limit = &intel_limits_ironlake_dual_lvds;
663 } else {
664 if (refclk == 100)
665 limit = &intel_limits_ironlake_single_lvds_100m;
666 else
667 limit = &intel_limits_ironlake_single_lvds;
668 }
669 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800670 HAS_eDP)
671 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800672 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800673 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674
675 return limit;
676}
677
Ma Ling044c7c42009-03-18 20:13:23 +0800678static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
679{
680 struct drm_device *dev = crtc->dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 const intel_limit_t *limit;
683
684 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
685 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
686 LVDS_CLKB_POWER_UP)
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 else
690 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
693 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700694 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800695 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700696 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700697 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700698 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800699 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700700 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800701
702 return limit;
703}
704
Jesse Barnes79e53942008-11-07 14:24:08 -0800705static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
706{
707 struct drm_device *dev = crtc->dev;
708 const intel_limit_t *limit;
709
Eric Anholtbad720f2009-10-22 16:11:14 -0700710 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800712 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800713 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500714 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500716 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800717 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100719 } else if (!IS_GEN2(dev)) {
720 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
721 limit = &intel_limits_i9xx_lvds;
722 else
723 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 } else {
725 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700726 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 else
Keith Packarde4b36692009-06-05 19:22:17 -0700728 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800729 }
730 return limit;
731}
732
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500733/* m1 is reserved as 0 in Pineview, n is a ring counter */
734static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800735{
Shaohua Li21778322009-02-23 15:19:16 +0800736 clock->m = clock->m2 + 2;
737 clock->p = clock->p1 * clock->p2;
738 clock->vco = refclk * clock->m / clock->n;
739 clock->dot = clock->vco / clock->p;
740}
741
742static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
743{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500744 if (IS_PINEVIEW(dev)) {
745 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800746 return;
747 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
749 clock->p = clock->p1 * clock->p2;
750 clock->vco = refclk * clock->m / (clock->n + 2);
751 clock->dot = clock->vco / clock->p;
752}
753
Jesse Barnes79e53942008-11-07 14:24:08 -0800754/**
755 * Returns whether any output on the specified pipe is of the specified type
756 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100757bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800758{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100759 struct drm_device *dev = crtc->dev;
760 struct drm_mode_config *mode_config = &dev->mode_config;
761 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762
Chris Wilson4ef69c72010-09-09 15:14:28 +0100763 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
764 if (encoder->base.crtc == crtc && encoder->type == type)
765 return true;
766
767 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800768}
769
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800770#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771/**
772 * Returns whether the given set of divisors are valid for a given refclk with
773 * the given connectors.
774 */
775
776static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
777{
778 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800779 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800780
781 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
782 INTELPllInvalid ("p1 out of range\n");
783 if (clock->p < limit->p.min || limit->p.max < clock->p)
784 INTELPllInvalid ("p out of range\n");
785 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
786 INTELPllInvalid ("m2 out of range\n");
787 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
788 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500789 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 INTELPllInvalid ("m1 <= m2\n");
791 if (clock->m < limit->m.min || limit->m.max < clock->m)
792 INTELPllInvalid ("m out of range\n");
793 if (clock->n < limit->n.min || limit->n.max < clock->n)
794 INTELPllInvalid ("n out of range\n");
795 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
796 INTELPllInvalid ("vco out of range\n");
797 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
798 * connector, etc., rather than just a single range.
799 */
800 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
801 INTELPllInvalid ("dot out of range\n");
802
803 return true;
804}
805
Ma Lingd4906092009-03-18 20:13:27 +0800806static bool
807intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
808 int target, int refclk, intel_clock_t *best_clock)
809
Jesse Barnes79e53942008-11-07 14:24:08 -0800810{
811 struct drm_device *dev = crtc->dev;
812 struct drm_i915_private *dev_priv = dev->dev_private;
813 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 int err = target;
815
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200816 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800817 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800818 /*
819 * For LVDS, if the panel is on, just rely on its current
820 * settings for dual-channel. We haven't figured out how to
821 * reliably set up different single/dual channel state, if we
822 * even can.
823 */
824 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
825 LVDS_CLKB_POWER_UP)
826 clock.p2 = limit->p2.p2_fast;
827 else
828 clock.p2 = limit->p2.p2_slow;
829 } else {
830 if (target < limit->p2.dot_limit)
831 clock.p2 = limit->p2.p2_slow;
832 else
833 clock.p2 = limit->p2.p2_fast;
834 }
835
836 memset (best_clock, 0, sizeof (*best_clock));
837
Zhao Yakui42158662009-11-20 11:24:18 +0800838 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
839 clock.m1++) {
840 for (clock.m2 = limit->m2.min;
841 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500842 /* m1 is always 0 in Pineview */
843 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800844 break;
845 for (clock.n = limit->n.min;
846 clock.n <= limit->n.max; clock.n++) {
847 for (clock.p1 = limit->p1.min;
848 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800849 int this_err;
850
Shaohua Li21778322009-02-23 15:19:16 +0800851 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800852
853 if (!intel_PLL_is_valid(crtc, &clock))
854 continue;
855
856 this_err = abs(clock.dot - target);
857 if (this_err < err) {
858 *best_clock = clock;
859 err = this_err;
860 }
861 }
862 }
863 }
864 }
865
866 return (err != target);
867}
868
Ma Lingd4906092009-03-18 20:13:27 +0800869static bool
870intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
871 int target, int refclk, intel_clock_t *best_clock)
872{
873 struct drm_device *dev = crtc->dev;
874 struct drm_i915_private *dev_priv = dev->dev_private;
875 intel_clock_t clock;
876 int max_n;
877 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400878 /* approximately equals target * 0.00585 */
879 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800880 found = false;
881
882 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800883 int lvds_reg;
884
Eric Anholtc619eed2010-01-28 16:45:52 -0800885 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800886 lvds_reg = PCH_LVDS;
887 else
888 lvds_reg = LVDS;
889 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800890 LVDS_CLKB_POWER_UP)
891 clock.p2 = limit->p2.p2_fast;
892 else
893 clock.p2 = limit->p2.p2_slow;
894 } else {
895 if (target < limit->p2.dot_limit)
896 clock.p2 = limit->p2.p2_slow;
897 else
898 clock.p2 = limit->p2.p2_fast;
899 }
900
901 memset(best_clock, 0, sizeof(*best_clock));
902 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200903 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800904 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200905 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800906 for (clock.m1 = limit->m1.max;
907 clock.m1 >= limit->m1.min; clock.m1--) {
908 for (clock.m2 = limit->m2.max;
909 clock.m2 >= limit->m2.min; clock.m2--) {
910 for (clock.p1 = limit->p1.max;
911 clock.p1 >= limit->p1.min; clock.p1--) {
912 int this_err;
913
Shaohua Li21778322009-02-23 15:19:16 +0800914 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800915 if (!intel_PLL_is_valid(crtc, &clock))
916 continue;
917 this_err = abs(clock.dot - target) ;
918 if (this_err < err_most) {
919 *best_clock = clock;
920 err_most = this_err;
921 max_n = clock.n;
922 found = true;
923 }
924 }
925 }
926 }
927 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928 return found;
929}
Ma Lingd4906092009-03-18 20:13:27 +0800930
Zhenyu Wang2c072452009-06-05 15:38:42 +0800931static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500932intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
933 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800934{
935 struct drm_device *dev = crtc->dev;
936 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800937
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800938 if (target < 200000) {
939 clock.n = 1;
940 clock.p1 = 2;
941 clock.p2 = 10;
942 clock.m1 = 12;
943 clock.m2 = 9;
944 } else {
945 clock.n = 2;
946 clock.p1 = 1;
947 clock.p2 = 10;
948 clock.m1 = 14;
949 clock.m2 = 8;
950 }
951 intel_clock(dev, refclk, &clock);
952 memcpy(best_clock, &clock, sizeof(intel_clock_t));
953 return true;
954}
955
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956/* DisplayPort has only two frequencies, 162MHz and 270MHz */
957static bool
958intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
959 int target, int refclk, intel_clock_t *best_clock)
960{
Chris Wilson5eddb702010-09-11 13:48:45 +0100961 intel_clock_t clock;
962 if (target < 200000) {
963 clock.p1 = 2;
964 clock.p2 = 10;
965 clock.n = 2;
966 clock.m1 = 23;
967 clock.m2 = 8;
968 } else {
969 clock.p1 = 1;
970 clock.p2 = 10;
971 clock.n = 1;
972 clock.m1 = 14;
973 clock.m2 = 2;
974 }
975 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
976 clock.p = (clock.p1 * clock.p2);
977 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
978 clock.vco = 0;
979 memcpy(best_clock, &clock, sizeof(intel_clock_t));
980 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700981}
982
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983/**
984 * intel_wait_for_vblank - wait for vblank on a given pipe
985 * @dev: drm device
986 * @pipe: pipe to wait for
987 *
988 * Wait for vblank to occur on a given pipe. Needed for various bits of
989 * mode setting code.
990 */
991void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800992{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993 struct drm_i915_private *dev_priv = dev->dev_private;
994 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
995
Chris Wilson300387c2010-09-05 20:25:43 +0100996 /* Clear existing vblank status. Note this will clear any other
997 * sticky status fields as well.
998 *
999 * This races with i915_driver_irq_handler() with the result
1000 * that either function could miss a vblank event. Here it is not
1001 * fatal, as we will either wait upon the next vblank interrupt or
1002 * timeout. Generally speaking intel_wait_for_vblank() is only
1003 * called during modeset at which time the GPU should be idle and
1004 * should *not* be performing page flips and thus not waiting on
1005 * vblanks...
1006 * Currently, the result of us stealing a vblank from the irq
1007 * handler is that a single frame will be skipped during swapbuffers.
1008 */
1009 I915_WRITE(pipestat_reg,
1010 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1011
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001012 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001013 if (wait_for(I915_READ(pipestat_reg) &
1014 PIPE_VBLANK_INTERRUPT_STATUS,
1015 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001016 DRM_DEBUG_KMS("vblank wait timed out\n");
1017}
1018
Keith Packardab7ad7f2010-10-03 00:33:06 -07001019/*
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001021 * @dev: drm device
1022 * @pipe: pipe to wait for
1023 *
1024 * After disabling a pipe, we can't wait for vblank in the usual way,
1025 * spinning on the vblank interrupt status bit, since we won't actually
1026 * see an interrupt when the pipe is disabled.
1027 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001028 * On Gen4 and above:
1029 * wait for the pipe register state bit to turn off
1030 *
1031 * Otherwise:
1032 * wait for the display line value to settle (it usually
1033 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001036void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037{
1038 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001039
Keith Packardab7ad7f2010-10-03 00:33:06 -07001040 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001044 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1045 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1047 } else {
1048 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001049 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1051
1052 /* Wait for the display line to settle */
1053 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001056 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 time_after(timeout, jiffies));
1058 if (time_after(jiffies, timeout))
1059 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1060 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001061}
1062
Jesse Barnes80824002009-09-10 15:28:06 -07001063static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1064{
1065 struct drm_device *dev = crtc->dev;
1066 struct drm_i915_private *dev_priv = dev->dev_private;
1067 struct drm_framebuffer *fb = crtc->fb;
1068 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001069 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1071 int plane, i;
1072 u32 fbc_ctl, fbc_ctl2;
1073
Chris Wilsonbed4a672010-09-11 10:47:47 +01001074 if (fb->pitch == dev_priv->cfb_pitch &&
1075 obj_priv->fence_reg == dev_priv->cfb_fence &&
1076 intel_crtc->plane == dev_priv->cfb_plane &&
1077 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1078 return;
1079
1080 i8xx_disable_fbc(dev);
1081
Jesse Barnes80824002009-09-10 15:28:06 -07001082 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1083
1084 if (fb->pitch < dev_priv->cfb_pitch)
1085 dev_priv->cfb_pitch = fb->pitch;
1086
1087 /* FBC_CTL wants 64B units */
1088 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1089 dev_priv->cfb_fence = obj_priv->fence_reg;
1090 dev_priv->cfb_plane = intel_crtc->plane;
1091 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1092
1093 /* Clear old tags */
1094 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1095 I915_WRITE(FBC_TAG + (i * 4), 0);
1096
1097 /* Set it up... */
1098 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1099 if (obj_priv->tiling_mode != I915_TILING_NONE)
1100 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1101 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1102 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1103
1104 /* enable it... */
1105 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001106 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001107 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001108 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1109 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1110 if (obj_priv->tiling_mode != I915_TILING_NONE)
1111 fbc_ctl |= dev_priv->cfb_fence;
1112 I915_WRITE(FBC_CONTROL, fbc_ctl);
1113
Zhao Yakui28c97732009-10-09 11:39:41 +08001114 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001115 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001116}
1117
1118void i8xx_disable_fbc(struct drm_device *dev)
1119{
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 u32 fbc_ctl;
1122
1123 /* Disable compression */
1124 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001125 if ((fbc_ctl & FBC_CTL_EN) == 0)
1126 return;
1127
Jesse Barnes80824002009-09-10 15:28:06 -07001128 fbc_ctl &= ~FBC_CTL_EN;
1129 I915_WRITE(FBC_CONTROL, fbc_ctl);
1130
1131 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001132 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001133 DRM_DEBUG_KMS("FBC idle timed out\n");
1134 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001135 }
Jesse Barnes80824002009-09-10 15:28:06 -07001136
Zhao Yakui28c97732009-10-09 11:39:41 +08001137 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001138}
1139
Adam Jacksonee5382a2010-04-23 11:17:39 -04001140static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001141{
Jesse Barnes80824002009-09-10 15:28:06 -07001142 struct drm_i915_private *dev_priv = dev->dev_private;
1143
1144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1145}
1146
Jesse Barnes74dff282009-09-14 15:39:40 -07001147static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1148{
1149 struct drm_device *dev = crtc->dev;
1150 struct drm_i915_private *dev_priv = dev->dev_private;
1151 struct drm_framebuffer *fb = crtc->fb;
1152 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001153 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001155 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001156 unsigned long stall_watermark = 200;
1157 u32 dpfc_ctl;
1158
Chris Wilsonbed4a672010-09-11 10:47:47 +01001159 dpfc_ctl = I915_READ(DPFC_CONTROL);
1160 if (dpfc_ctl & DPFC_CTL_EN) {
1161 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1162 dev_priv->cfb_fence == obj_priv->fence_reg &&
1163 dev_priv->cfb_plane == intel_crtc->plane &&
1164 dev_priv->cfb_y == crtc->y)
1165 return;
1166
1167 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1168 POSTING_READ(DPFC_CONTROL);
1169 intel_wait_for_vblank(dev, intel_crtc->pipe);
1170 }
1171
Jesse Barnes74dff282009-09-14 15:39:40 -07001172 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1173 dev_priv->cfb_fence = obj_priv->fence_reg;
1174 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001175 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001176
1177 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1178 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1179 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1180 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1181 } else {
1182 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1183 }
1184
Jesse Barnes74dff282009-09-14 15:39:40 -07001185 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1186 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1187 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1188 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1189
1190 /* enable it... */
1191 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1192
Zhao Yakui28c97732009-10-09 11:39:41 +08001193 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001194}
1195
1196void g4x_disable_fbc(struct drm_device *dev)
1197{
1198 struct drm_i915_private *dev_priv = dev->dev_private;
1199 u32 dpfc_ctl;
1200
1201 /* Disable compression */
1202 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001203 if (dpfc_ctl & DPFC_CTL_EN) {
1204 dpfc_ctl &= ~DPFC_CTL_EN;
1205 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001206
Chris Wilsonbed4a672010-09-11 10:47:47 +01001207 DRM_DEBUG_KMS("disabled FBC\n");
1208 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001209}
1210
Adam Jacksonee5382a2010-04-23 11:17:39 -04001211static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001212{
Jesse Barnes74dff282009-09-14 15:39:40 -07001213 struct drm_i915_private *dev_priv = dev->dev_private;
1214
1215 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1216}
1217
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001218static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1219{
1220 struct drm_device *dev = crtc->dev;
1221 struct drm_i915_private *dev_priv = dev->dev_private;
1222 struct drm_framebuffer *fb = crtc->fb;
1223 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1224 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001226 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001227 unsigned long stall_watermark = 200;
1228 u32 dpfc_ctl;
1229
Chris Wilsonbed4a672010-09-11 10:47:47 +01001230 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1231 if (dpfc_ctl & DPFC_CTL_EN) {
1232 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1233 dev_priv->cfb_fence == obj_priv->fence_reg &&
1234 dev_priv->cfb_plane == intel_crtc->plane &&
1235 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1236 dev_priv->cfb_y == crtc->y)
1237 return;
1238
1239 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1240 POSTING_READ(ILK_DPFC_CONTROL);
1241 intel_wait_for_vblank(dev, intel_crtc->pipe);
1242 }
1243
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001244 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1245 dev_priv->cfb_fence = obj_priv->fence_reg;
1246 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001247 dev_priv->cfb_offset = obj_priv->gtt_offset;
1248 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001249
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001250 dpfc_ctl &= DPFC_RESERVED;
1251 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1252 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1253 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1254 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1255 } else {
1256 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1257 }
1258
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001259 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1260 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1261 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1262 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1263 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1264 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001265 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001266
1267 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1268}
1269
1270void ironlake_disable_fbc(struct drm_device *dev)
1271{
1272 struct drm_i915_private *dev_priv = dev->dev_private;
1273 u32 dpfc_ctl;
1274
1275 /* Disable compression */
1276 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001277 if (dpfc_ctl & DPFC_CTL_EN) {
1278 dpfc_ctl &= ~DPFC_CTL_EN;
1279 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001280
Chris Wilsonbed4a672010-09-11 10:47:47 +01001281 DRM_DEBUG_KMS("disabled FBC\n");
1282 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001283}
1284
1285static bool ironlake_fbc_enabled(struct drm_device *dev)
1286{
1287 struct drm_i915_private *dev_priv = dev->dev_private;
1288
1289 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1290}
1291
Adam Jacksonee5382a2010-04-23 11:17:39 -04001292bool intel_fbc_enabled(struct drm_device *dev)
1293{
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295
1296 if (!dev_priv->display.fbc_enabled)
1297 return false;
1298
1299 return dev_priv->display.fbc_enabled(dev);
1300}
1301
1302void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1303{
1304 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1305
1306 if (!dev_priv->display.enable_fbc)
1307 return;
1308
1309 dev_priv->display.enable_fbc(crtc, interval);
1310}
1311
1312void intel_disable_fbc(struct drm_device *dev)
1313{
1314 struct drm_i915_private *dev_priv = dev->dev_private;
1315
1316 if (!dev_priv->display.disable_fbc)
1317 return;
1318
1319 dev_priv->display.disable_fbc(dev);
1320}
1321
Jesse Barnes80824002009-09-10 15:28:06 -07001322/**
1323 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001324 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001325 *
1326 * Set up the framebuffer compression hardware at mode set time. We
1327 * enable it if possible:
1328 * - plane A only (on pre-965)
1329 * - no pixel mulitply/line duplication
1330 * - no alpha buffer discard
1331 * - no dual wide
1332 * - framebuffer <= 2048 in width, 1536 in height
1333 *
1334 * We can't assume that any compression will take place (worst case),
1335 * so the compressed buffer has to be the same size as the uncompressed
1336 * one. It also must reside (along with the line length buffer) in
1337 * stolen memory.
1338 *
1339 * We need to enable/disable FBC on a global basis.
1340 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001341static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001342{
Jesse Barnes80824002009-09-10 15:28:06 -07001343 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001344 struct drm_crtc *crtc = NULL, *tmp_crtc;
1345 struct intel_crtc *intel_crtc;
1346 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 struct intel_framebuffer *intel_fb;
1348 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001349
1350 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001351
1352 if (!i915_powersave)
1353 return;
1354
Adam Jacksonee5382a2010-04-23 11:17:39 -04001355 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001356 return;
1357
Jesse Barnes80824002009-09-10 15:28:06 -07001358 /*
1359 * If FBC is already on, we just have to verify that we can
1360 * keep it that way...
1361 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001362 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001363 * - changing FBC params (stride, fence, mode)
1364 * - new fb is too large to fit in compressed buffer
1365 * - going to an unsupported config (interlace, pixel multiply, etc.)
1366 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001367 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001368 if (tmp_crtc->enabled) {
1369 if (crtc) {
1370 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1371 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1372 goto out_disable;
1373 }
1374 crtc = tmp_crtc;
1375 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001376 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001377
1378 if (!crtc || crtc->fb == NULL) {
1379 DRM_DEBUG_KMS("no output, disabling\n");
1380 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001381 goto out_disable;
1382 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001383
1384 intel_crtc = to_intel_crtc(crtc);
1385 fb = crtc->fb;
1386 intel_fb = to_intel_framebuffer(fb);
1387 obj_priv = to_intel_bo(intel_fb->obj);
1388
Jesse Barnes80824002009-09-10 15:28:06 -07001389 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001390 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001391 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001392 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001393 goto out_disable;
1394 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001395 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1396 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001397 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001398 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001399 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001400 goto out_disable;
1401 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001402 if ((crtc->mode.hdisplay > 2048) ||
1403 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001404 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001405 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001406 goto out_disable;
1407 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001408 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001409 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001410 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001411 goto out_disable;
1412 }
1413 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001414 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001415 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001416 goto out_disable;
1417 }
1418
Jason Wesselc924b932010-08-05 09:22:32 -05001419 /* If the kernel debugger is active, always disable compression */
1420 if (in_dbg_master())
1421 goto out_disable;
1422
Chris Wilsonbed4a672010-09-11 10:47:47 +01001423 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001424 return;
1425
1426out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001427 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001428 if (intel_fbc_enabled(dev)) {
1429 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001430 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001431 }
Jesse Barnes80824002009-09-10 15:28:06 -07001432}
1433
Chris Wilson127bd2a2010-07-23 23:32:05 +01001434int
Chris Wilson48b956c2010-09-14 12:50:34 +01001435intel_pin_and_fence_fb_obj(struct drm_device *dev,
1436 struct drm_gem_object *obj,
1437 bool pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001438{
Daniel Vetter23010e42010-03-08 13:35:02 +01001439 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001440 u32 alignment;
1441 int ret;
1442
1443 switch (obj_priv->tiling_mode) {
1444 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001445 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1446 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001447 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001448 alignment = 4 * 1024;
1449 else
1450 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001451 break;
1452 case I915_TILING_X:
1453 /* pin() will align the object as required by fence */
1454 alignment = 0;
1455 break;
1456 case I915_TILING_Y:
1457 /* FIXME: Is this true? */
1458 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1459 return -EINVAL;
1460 default:
1461 BUG();
1462 }
1463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001464 ret = i915_gem_object_pin(obj, alignment);
Chris Wilson48b956c2010-09-14 12:50:34 +01001465 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001466 return ret;
1467
Chris Wilson48b956c2010-09-14 12:50:34 +01001468 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1469 if (ret)
1470 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001471
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001472 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1473 * fence, whereas 965+ only requires a fence if using
1474 * framebuffer compression. For simplicity, we always install
1475 * a fence as the cost is not that onerous.
1476 */
1477 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1478 obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001479 ret = i915_gem_object_get_fence_reg(obj, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01001480 if (ret)
1481 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001482 }
1483
1484 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001485
1486err_unpin:
1487 i915_gem_object_unpin(obj);
1488 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001489}
1490
Jesse Barnes81255562010-08-02 12:07:50 -07001491/* Assume fb object is pinned & idle & fenced and just update base pointers */
1492static int
1493intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001494 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001495{
1496 struct drm_device *dev = crtc->dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1499 struct intel_framebuffer *intel_fb;
1500 struct drm_i915_gem_object *obj_priv;
1501 struct drm_gem_object *obj;
1502 int plane = intel_crtc->plane;
1503 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001504 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001505 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001506
1507 switch (plane) {
1508 case 0:
1509 case 1:
1510 break;
1511 default:
1512 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1513 return -EINVAL;
1514 }
1515
1516 intel_fb = to_intel_framebuffer(fb);
1517 obj = intel_fb->obj;
1518 obj_priv = to_intel_bo(obj);
1519
Chris Wilson5eddb702010-09-11 13:48:45 +01001520 reg = DSPCNTR(plane);
1521 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001522 /* Mask out pixel format bits in case we change it */
1523 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1524 switch (fb->bits_per_pixel) {
1525 case 8:
1526 dspcntr |= DISPPLANE_8BPP;
1527 break;
1528 case 16:
1529 if (fb->depth == 15)
1530 dspcntr |= DISPPLANE_15_16BPP;
1531 else
1532 dspcntr |= DISPPLANE_16BPP;
1533 break;
1534 case 24:
1535 case 32:
1536 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1537 break;
1538 default:
1539 DRM_ERROR("Unknown color depth\n");
1540 return -EINVAL;
1541 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001542 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes81255562010-08-02 12:07:50 -07001543 if (obj_priv->tiling_mode != I915_TILING_NONE)
1544 dspcntr |= DISPPLANE_TILED;
1545 else
1546 dspcntr &= ~DISPPLANE_TILED;
1547 }
1548
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001549 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001550 /* must disable */
1551 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1552
Chris Wilson5eddb702010-09-11 13:48:45 +01001553 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001554
1555 Start = obj_priv->gtt_offset;
1556 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1557
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001558 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1559 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001560 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001561 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001562 I915_WRITE(DSPSURF(plane), Start);
1563 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1564 I915_WRITE(DSPADDR(plane), Offset);
1565 } else
1566 I915_WRITE(DSPADDR(plane), Start + Offset);
1567 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001568
Chris Wilsonbed4a672010-09-11 10:47:47 +01001569 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001570 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001571
1572 return 0;
1573}
1574
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001575static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001576intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1577 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001578{
1579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001580 struct drm_i915_master_private *master_priv;
1581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001583
1584 /* no fb bound */
1585 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001586 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001587 return 0;
1588 }
1589
Chris Wilson265db952010-09-20 15:41:01 +01001590 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001591 case 0:
1592 case 1:
1593 break;
1594 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001596 }
1597
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001598 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001599 ret = intel_pin_and_fence_fb_obj(dev,
1600 to_intel_framebuffer(crtc->fb)->obj,
1601 false);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001602 if (ret != 0) {
1603 mutex_unlock(&dev->struct_mutex);
1604 return ret;
1605 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001606
Chris Wilson265db952010-09-20 15:41:01 +01001607 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001608 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson265db952010-09-20 15:41:01 +01001609 struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1610 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1611
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001612 wait_event(dev_priv->pending_flip_queue,
1613 atomic_read(&obj_priv->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00001614
1615 /* Big Hammer, we also need to ensure that any pending
1616 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1617 * current scanout is retired before unpinning the old
1618 * framebuffer.
1619 */
1620 ret = i915_gem_object_flush_gpu(obj_priv, false);
1621 if (ret) {
1622 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1623 mutex_unlock(&dev->struct_mutex);
1624 return ret;
1625 }
Chris Wilson265db952010-09-20 15:41:01 +01001626 }
1627
Jason Wessel21c74a82010-10-13 14:09:44 -05001628 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1629 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001630 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001631 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001632 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001633 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001634 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001635
Chris Wilson265db952010-09-20 15:41:01 +01001636 if (old_fb)
1637 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001638
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001639 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001640
1641 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001642 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001643
1644 master_priv = dev->primary->master->driver_priv;
1645 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001646 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001647
Chris Wilson265db952010-09-20 15:41:01 +01001648 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001649 master_priv->sarea_priv->pipeB_x = x;
1650 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001651 } else {
1652 master_priv->sarea_priv->pipeA_x = x;
1653 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001654 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001655
1656 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001657}
1658
Chris Wilson5eddb702010-09-11 13:48:45 +01001659static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001660{
1661 struct drm_device *dev = crtc->dev;
1662 struct drm_i915_private *dev_priv = dev->dev_private;
1663 u32 dpa_ctl;
1664
Zhao Yakui28c97732009-10-09 11:39:41 +08001665 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001666 dpa_ctl = I915_READ(DP_A);
1667 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1668
1669 if (clock < 200000) {
1670 u32 temp;
1671 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1672 /* workaround for 160Mhz:
1673 1) program 0x4600c bits 15:0 = 0x8124
1674 2) program 0x46010 bit 0 = 1
1675 3) program 0x46034 bit 24 = 1
1676 4) program 0x64000 bit 14 = 1
1677 */
1678 temp = I915_READ(0x4600c);
1679 temp &= 0xffff0000;
1680 I915_WRITE(0x4600c, temp | 0x8124);
1681
1682 temp = I915_READ(0x46010);
1683 I915_WRITE(0x46010, temp | 1);
1684
1685 temp = I915_READ(0x46034);
1686 I915_WRITE(0x46034, temp | (1 << 24));
1687 } else {
1688 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1689 }
1690 I915_WRITE(DP_A, dpa_ctl);
1691
Chris Wilson5eddb702010-09-11 13:48:45 +01001692 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001693 udelay(500);
1694}
1695
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08001696static void intel_fdi_normal_train(struct drm_crtc *crtc)
1697{
1698 struct drm_device *dev = crtc->dev;
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1701 int pipe = intel_crtc->pipe;
1702 u32 reg, temp;
1703
1704 /* enable normal train */
1705 reg = FDI_TX_CTL(pipe);
1706 temp = I915_READ(reg);
1707 temp &= ~FDI_LINK_TRAIN_NONE;
1708 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
1709 I915_WRITE(reg, temp);
1710
1711 reg = FDI_RX_CTL(pipe);
1712 temp = I915_READ(reg);
1713 if (HAS_PCH_CPT(dev)) {
1714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1715 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1716 } else {
1717 temp &= ~FDI_LINK_TRAIN_NONE;
1718 temp |= FDI_LINK_TRAIN_NONE;
1719 }
1720 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
1721
1722 /* wait one idle pattern time */
1723 POSTING_READ(reg);
1724 udelay(1000);
1725}
1726
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001727/* The FDI link training functions for ILK/Ibexpeak. */
1728static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1729{
1730 struct drm_device *dev = crtc->dev;
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1733 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001734 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001735
Adam Jacksone1a44742010-06-25 15:32:14 -04001736 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1737 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001738 reg = FDI_RX_IMR(pipe);
1739 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001740 temp &= ~FDI_RX_SYMBOL_LOCK;
1741 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001742 I915_WRITE(reg, temp);
1743 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001744 udelay(150);
1745
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001746 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001747 reg = FDI_TX_CTL(pipe);
1748 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001749 temp &= ~(7 << 19);
1750 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001751 temp &= ~FDI_LINK_TRAIN_NONE;
1752 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001753 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001754
Chris Wilson5eddb702010-09-11 13:48:45 +01001755 reg = FDI_RX_CTL(pipe);
1756 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001757 temp &= ~FDI_LINK_TRAIN_NONE;
1758 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001759 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1760
1761 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001762 udelay(150);
1763
Jesse Barnes5b2adf82010-10-07 16:01:15 -07001764 /* Ironlake workaround, enable clock pointer after FDI enable*/
1765 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);
1766
Chris Wilson5eddb702010-09-11 13:48:45 +01001767 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001768 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001769 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001770 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1771
1772 if ((temp & FDI_RX_BIT_LOCK)) {
1773 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001774 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001775 break;
1776 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001777 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001778 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001779 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001780
1781 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001782 reg = FDI_TX_CTL(pipe);
1783 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001784 temp &= ~FDI_LINK_TRAIN_NONE;
1785 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001786 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001787
Chris Wilson5eddb702010-09-11 13:48:45 +01001788 reg = FDI_RX_CTL(pipe);
1789 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001790 temp &= ~FDI_LINK_TRAIN_NONE;
1791 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001792 I915_WRITE(reg, temp);
1793
1794 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001795 udelay(150);
1796
Chris Wilson5eddb702010-09-11 13:48:45 +01001797 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001798 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001799 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001800 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1801
1802 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001803 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001804 DRM_DEBUG_KMS("FDI train 2 done.\n");
1805 break;
1806 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001807 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001808 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001809 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001810
1811 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07001812
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001813}
1814
Chris Wilson5eddb702010-09-11 13:48:45 +01001815static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001816 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1817 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1818 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1819 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1820};
1821
1822/* The FDI link training functions for SNB/Cougarpoint. */
1823static void gen6_fdi_link_train(struct drm_crtc *crtc)
1824{
1825 struct drm_device *dev = crtc->dev;
1826 struct drm_i915_private *dev_priv = dev->dev_private;
1827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1828 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001829 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001830
Adam Jacksone1a44742010-06-25 15:32:14 -04001831 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1832 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001833 reg = FDI_RX_IMR(pipe);
1834 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001835 temp &= ~FDI_RX_SYMBOL_LOCK;
1836 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001837 I915_WRITE(reg, temp);
1838
1839 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001840 udelay(150);
1841
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001842 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001843 reg = FDI_TX_CTL(pipe);
1844 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001845 temp &= ~(7 << 19);
1846 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001847 temp &= ~FDI_LINK_TRAIN_NONE;
1848 temp |= FDI_LINK_TRAIN_PATTERN_1;
1849 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1850 /* SNB-B */
1851 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001852 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001853
Chris Wilson5eddb702010-09-11 13:48:45 +01001854 reg = FDI_RX_CTL(pipe);
1855 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001856 if (HAS_PCH_CPT(dev)) {
1857 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1858 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1859 } else {
1860 temp &= ~FDI_LINK_TRAIN_NONE;
1861 temp |= FDI_LINK_TRAIN_PATTERN_1;
1862 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001863 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1864
1865 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001866 udelay(150);
1867
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001868 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001869 reg = FDI_TX_CTL(pipe);
1870 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001871 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1872 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001873 I915_WRITE(reg, temp);
1874
1875 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001876 udelay(500);
1877
Chris Wilson5eddb702010-09-11 13:48:45 +01001878 reg = FDI_RX_IIR(pipe);
1879 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001880 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1881
1882 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001883 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001884 DRM_DEBUG_KMS("FDI train 1 done.\n");
1885 break;
1886 }
1887 }
1888 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001889 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001890
1891 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001892 reg = FDI_TX_CTL(pipe);
1893 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001894 temp &= ~FDI_LINK_TRAIN_NONE;
1895 temp |= FDI_LINK_TRAIN_PATTERN_2;
1896 if (IS_GEN6(dev)) {
1897 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1898 /* SNB-B */
1899 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1900 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001901 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001902
Chris Wilson5eddb702010-09-11 13:48:45 +01001903 reg = FDI_RX_CTL(pipe);
1904 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001905 if (HAS_PCH_CPT(dev)) {
1906 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1907 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1908 } else {
1909 temp &= ~FDI_LINK_TRAIN_NONE;
1910 temp |= FDI_LINK_TRAIN_PATTERN_2;
1911 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001912 I915_WRITE(reg, temp);
1913
1914 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001915 udelay(150);
1916
1917 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001918 reg = FDI_TX_CTL(pipe);
1919 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001920 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1921 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001922 I915_WRITE(reg, temp);
1923
1924 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001925 udelay(500);
1926
Chris Wilson5eddb702010-09-11 13:48:45 +01001927 reg = FDI_RX_IIR(pipe);
1928 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001929 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1930
1931 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001932 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001933 DRM_DEBUG_KMS("FDI train 2 done.\n");
1934 break;
1935 }
1936 }
1937 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001938 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001939
1940 DRM_DEBUG_KMS("FDI train done.\n");
1941}
1942
Jesse Barnes0e23b992010-09-10 11:10:00 -07001943static void ironlake_fdi_enable(struct drm_crtc *crtc)
1944{
1945 struct drm_device *dev = crtc->dev;
1946 struct drm_i915_private *dev_priv = dev->dev_private;
1947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1948 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001949 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001950
Jesse Barnesc64e3112010-09-10 11:27:03 -07001951 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001952 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1953 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001954
Jesse Barnes0e23b992010-09-10 11:10:00 -07001955 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001956 reg = FDI_RX_CTL(pipe);
1957 temp = I915_READ(reg);
1958 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001959 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001960 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1961 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1962
1963 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001964 udelay(200);
1965
1966 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001967 temp = I915_READ(reg);
1968 I915_WRITE(reg, temp | FDI_PCDCLK);
1969
1970 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001971 udelay(200);
1972
1973 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001974 reg = FDI_TX_CTL(pipe);
1975 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001976 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001977 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1978
1979 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001980 udelay(100);
1981 }
1982}
1983
Chris Wilson5eddb702010-09-11 13:48:45 +01001984static void intel_flush_display_plane(struct drm_device *dev,
1985 int plane)
1986{
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 u32 reg = DSPADDR(plane);
1989 I915_WRITE(reg, I915_READ(reg));
1990}
1991
Chris Wilson6b383a72010-09-13 13:54:26 +01001992/*
1993 * When we disable a pipe, we need to clear any pending scanline wait events
1994 * to avoid hanging the ring, which we assume we are waiting on.
1995 */
1996static void intel_clear_scanline_wait(struct drm_device *dev)
1997{
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 u32 tmp;
2000
2001 if (IS_GEN2(dev))
2002 /* Can't break the hang on i8xx */
2003 return;
2004
2005 tmp = I915_READ(PRB0_CTL);
2006 if (tmp & RING_WAIT) {
2007 I915_WRITE(PRB0_CTL, tmp);
2008 POSTING_READ(PRB0_CTL);
2009 }
2010}
2011
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002012static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2013{
2014 struct drm_i915_gem_object *obj_priv;
2015 struct drm_i915_private *dev_priv;
2016
2017 if (crtc->fb == NULL)
2018 return;
2019
2020 obj_priv = to_intel_bo(to_intel_framebuffer(crtc->fb)->obj);
2021 dev_priv = crtc->dev->dev_private;
2022 wait_event(dev_priv->pending_flip_queue,
2023 atomic_read(&obj_priv->pending_flip) == 0);
2024}
2025
Jesse Barnes6be4a602010-09-10 10:26:01 -07002026static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002027{
2028 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002029 struct drm_i915_private *dev_priv = dev->dev_private;
2030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2031 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002032 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002033 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002034
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002035 if (intel_crtc->active)
2036 return;
2037
2038 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002039 intel_update_watermarks(dev);
2040
Jesse Barnes6be4a602010-09-10 10:26:01 -07002041 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2042 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002043 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002044 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002045 }
2046
Jesse Barnes0e23b992010-09-10 11:10:00 -07002047 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002048
2049 /* Enable panel fitting for LVDS */
2050 if (dev_priv->pch_pf_size &&
Jesse Barnes1d850362010-10-07 16:01:10 -07002051 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
Jesse Barnes6be4a602010-09-10 10:26:01 -07002052 /* Force use of hard-coded filter coefficients
2053 * as some pre-programmed values are broken,
2054 * e.g. x201.
2055 */
2056 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2057 PF_ENABLE | PF_FILTER_MED_3x3);
2058 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2059 dev_priv->pch_pf_pos);
2060 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2061 dev_priv->pch_pf_size);
2062 }
2063
2064 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002065 reg = PIPECONF(pipe);
2066 temp = I915_READ(reg);
2067 if ((temp & PIPECONF_ENABLE) == 0) {
2068 I915_WRITE(reg, temp | PIPECONF_ENABLE);
2069 POSTING_READ(reg);
Jesse Barnes17f67662010-10-07 16:01:19 -07002070 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002071 }
2072
2073 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 reg = DSPCNTR(plane);
2075 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002076 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002077 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2078 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002079 }
2080
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002081 /* For PCH output, training FDI link */
2082 if (IS_GEN6(dev))
2083 gen6_fdi_link_train(crtc);
2084 else
2085 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002086
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002087 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 reg = PCH_DPLL(pipe);
2089 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002090 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002091 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2092 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01002093 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002094 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002095
2096 if (HAS_PCH_CPT(dev)) {
2097 /* Be sure PCH DPLL SEL is set */
2098 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002099 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002100 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002101 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002102 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2103 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002104 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002105
Chris Wilson5eddb702010-09-11 13:48:45 +01002106 /* set transcoder timing */
2107 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2108 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2109 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2110
2111 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2112 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2113 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002114
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002115 intel_fdi_normal_train(crtc);
2116
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002117 /* For PCH DP, enable TRANS_DP_CTL */
2118 if (HAS_PCH_CPT(dev) &&
2119 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002120 reg = TRANS_DP_CTL(pipe);
2121 temp = I915_READ(reg);
2122 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002123 TRANS_DP_SYNC_MASK |
2124 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002125 temp |= (TRANS_DP_OUTPUT_ENABLE |
2126 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002127 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002128
2129 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002130 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002131 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002132 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002133
2134 switch (intel_trans_dp_port_sel(crtc)) {
2135 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002136 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002137 break;
2138 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002139 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002140 break;
2141 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002142 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002143 break;
2144 default:
2145 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002146 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002147 break;
2148 }
2149
Chris Wilson5eddb702010-09-11 13:48:45 +01002150 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002151 }
2152
2153 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002154 reg = TRANSCONF(pipe);
2155 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002156 /*
2157 * make the BPC in transcoder be consistent with
2158 * that in pipeconf reg.
2159 */
2160 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002161 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2162 I915_WRITE(reg, temp | TRANS_ENABLE);
2163 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnes17f67662010-10-07 16:01:19 -07002164 DRM_ERROR("failed to enable transcoder %d\n", pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002165
2166 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002167 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002168 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002169}
2170
2171static void ironlake_crtc_disable(struct drm_crtc *crtc)
2172{
2173 struct drm_device *dev = crtc->dev;
2174 struct drm_i915_private *dev_priv = dev->dev_private;
2175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2176 int pipe = intel_crtc->pipe;
2177 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002178 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002179
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002180 if (!intel_crtc->active)
2181 return;
2182
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002183 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002184 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002185 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002186
Jesse Barnes6be4a602010-09-10 10:26:01 -07002187 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002188 reg = DSPCNTR(plane);
2189 temp = I915_READ(reg);
2190 if (temp & DISPLAY_PLANE_ENABLE) {
2191 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2192 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002193 }
2194
2195 if (dev_priv->cfb_plane == plane &&
2196 dev_priv->display.disable_fbc)
2197 dev_priv->display.disable_fbc(dev);
2198
2199 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002200 reg = PIPECONF(pipe);
2201 temp = I915_READ(reg);
2202 if (temp & PIPECONF_ENABLE) {
2203 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes17f67662010-10-07 16:01:19 -07002204 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002205 /* wait for cpu pipe off, pipe state */
Jesse Barnes17f67662010-10-07 16:01:19 -07002206 intel_wait_for_pipe_off(dev, intel_crtc->pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002208
Jesse Barnes6be4a602010-09-10 10:26:01 -07002209 /* Disable PF */
2210 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2211 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2212
2213 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002214 reg = FDI_TX_CTL(pipe);
2215 temp = I915_READ(reg);
2216 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2217 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002218
Chris Wilson5eddb702010-09-11 13:48:45 +01002219 reg = FDI_RX_CTL(pipe);
2220 temp = I915_READ(reg);
2221 temp &= ~(0x7 << 16);
2222 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2223 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002224
Chris Wilson5eddb702010-09-11 13:48:45 +01002225 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002226 udelay(100);
2227
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002228 /* Ironlake workaround, disable clock pointer after downing FDI */
Zhenyu Wange07ac3a2010-11-04 09:02:54 +00002229 if (HAS_PCH_IBX(dev))
2230 I915_WRITE(FDI_RX_CHICKEN(pipe),
2231 I915_READ(FDI_RX_CHICKEN(pipe) &
2232 ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002233
Jesse Barnes6be4a602010-09-10 10:26:01 -07002234 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002235 reg = FDI_TX_CTL(pipe);
2236 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002237 temp &= ~FDI_LINK_TRAIN_NONE;
2238 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002239 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002240
Chris Wilson5eddb702010-09-11 13:48:45 +01002241 reg = FDI_RX_CTL(pipe);
2242 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002243 if (HAS_PCH_CPT(dev)) {
2244 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2245 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2246 } else {
2247 temp &= ~FDI_LINK_TRAIN_NONE;
2248 temp |= FDI_LINK_TRAIN_PATTERN_1;
2249 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002250 /* BPC in FDI rx is consistent with that in PIPECONF */
2251 temp &= ~(0x07 << 16);
2252 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2253 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002254
Chris Wilson5eddb702010-09-11 13:48:45 +01002255 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002256 udelay(100);
2257
2258 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2259 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 if (temp & LVDS_PORT_EN) {
2261 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2262 POSTING_READ(PCH_LVDS);
2263 udelay(100);
2264 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002265 }
2266
2267 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002268 reg = TRANSCONF(plane);
2269 temp = I915_READ(reg);
2270 if (temp & TRANS_ENABLE) {
2271 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002272 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002273 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002274 DRM_ERROR("failed to disable transcoder\n");
2275 }
2276
Jesse Barnes6be4a602010-09-10 10:26:01 -07002277 if (HAS_PCH_CPT(dev)) {
2278 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002279 reg = TRANS_DP_CTL(pipe);
2280 temp = I915_READ(reg);
2281 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2282 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002283
2284 /* disable DPLL_SEL */
2285 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002286 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002287 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2288 else
2289 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2290 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002291 }
2292
2293 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002294 reg = PCH_DPLL(pipe);
2295 temp = I915_READ(reg);
2296 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002297
2298 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002299 reg = FDI_RX_CTL(pipe);
2300 temp = I915_READ(reg);
2301 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002302
2303 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002304 reg = FDI_TX_CTL(pipe);
2305 temp = I915_READ(reg);
2306 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2307
2308 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002309 udelay(100);
2310
Chris Wilson5eddb702010-09-11 13:48:45 +01002311 reg = FDI_RX_CTL(pipe);
2312 temp = I915_READ(reg);
2313 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002314
2315 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002316 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002317 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002318
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002319 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002320 intel_update_watermarks(dev);
2321 intel_update_fbc(dev);
2322 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002323}
2324
2325static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2326{
2327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2328 int pipe = intel_crtc->pipe;
2329 int plane = intel_crtc->plane;
2330
Zhenyu Wang2c072452009-06-05 15:38:42 +08002331 /* XXX: When our outputs are all unaware of DPMS modes other than off
2332 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2333 */
2334 switch (mode) {
2335 case DRM_MODE_DPMS_ON:
2336 case DRM_MODE_DPMS_STANDBY:
2337 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002338 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002339 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002340 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002341
Zhenyu Wang2c072452009-06-05 15:38:42 +08002342 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002343 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002344 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002345 break;
2346 }
2347}
2348
Daniel Vetter02e792f2009-09-15 22:57:34 +02002349static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2350{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002351 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002352 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002353
Chris Wilson23f09ce2010-08-12 13:53:37 +01002354 mutex_lock(&dev->struct_mutex);
2355 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2356 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002357 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002358
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002359 /* Let userspace switch the overlay on again. In most cases userspace
2360 * has to recompute where to put it anyway.
2361 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002362}
2363
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002364static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002365{
2366 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2369 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002370 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002372
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002373 if (intel_crtc->active)
2374 return;
2375
2376 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002377 intel_update_watermarks(dev);
2378
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002379 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = DPLL(pipe);
2381 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002382 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 I915_WRITE(reg, temp);
2384
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002385 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002387 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002388
2389 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2390
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002391 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002393 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002394
2395 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2396
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002397 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002399 udelay(150);
2400 }
2401
2402 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 reg = PIPECONF(pipe);
2404 temp = I915_READ(reg);
2405 if ((temp & PIPECONF_ENABLE) == 0)
2406 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002407
2408 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 reg = DSPCNTR(plane);
2410 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002411 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2413 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002414 }
2415
2416 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002417 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002418
2419 /* Give the overlay scaler a chance to enable if it's on this pipe */
2420 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002421 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002422}
2423
2424static void i9xx_crtc_disable(struct drm_crtc *crtc)
2425{
2426 struct drm_device *dev = crtc->dev;
2427 struct drm_i915_private *dev_priv = dev->dev_private;
2428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2429 int pipe = intel_crtc->pipe;
2430 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002432
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002433 if (!intel_crtc->active)
2434 return;
2435
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002436 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002437 intel_crtc_wait_for_pending_flips(crtc);
2438 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002439 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002440 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002441
2442 if (dev_priv->cfb_plane == plane &&
2443 dev_priv->display.disable_fbc)
2444 dev_priv->display.disable_fbc(dev);
2445
2446 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 reg = DSPCNTR(plane);
2448 temp = I915_READ(reg);
2449 if (temp & DISPLAY_PLANE_ENABLE) {
2450 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002451 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002453
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002454 /* Wait for vblank for the disable to take effect */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002455 if (IS_GEN2(dev))
Chris Wilson58e10eb2010-10-03 10:56:11 +01002456 intel_wait_for_vblank(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002457 }
2458
2459 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002460 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
Chris Wilson6b383a72010-09-13 13:54:26 +01002461 goto done;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002462
2463 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 reg = PIPECONF(pipe);
2465 temp = I915_READ(reg);
2466 if (temp & PIPECONF_ENABLE) {
2467 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2468
Chris Wilson58e10eb2010-10-03 10:56:11 +01002469 /* Wait for the pipe to turn off */
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 POSTING_READ(reg);
Chris Wilson58e10eb2010-10-03 10:56:11 +01002471 intel_wait_for_pipe_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002472 }
2473
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 reg = DPLL(pipe);
2475 temp = I915_READ(reg);
2476 if (temp & DPLL_VCO_ENABLE) {
2477 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002478
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 /* Wait for the clocks to turn off. */
2480 POSTING_READ(reg);
2481 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002482 }
Chris Wilson6b383a72010-09-13 13:54:26 +01002483
2484done:
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002485 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002486 intel_update_fbc(dev);
2487 intel_update_watermarks(dev);
2488 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002489}
2490
2491static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2492{
Jesse Barnes79e53942008-11-07 14:24:08 -08002493 /* XXX: When our outputs are all unaware of DPMS modes other than off
2494 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2495 */
2496 switch (mode) {
2497 case DRM_MODE_DPMS_ON:
2498 case DRM_MODE_DPMS_STANDBY:
2499 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002500 i9xx_crtc_enable(crtc);
2501 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002502 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002503 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002504 break;
2505 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002506}
2507
2508/**
2509 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002510 */
2511static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2512{
2513 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002514 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002515 struct drm_i915_master_private *master_priv;
2516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2517 int pipe = intel_crtc->pipe;
2518 bool enabled;
2519
Chris Wilson032d2a02010-09-06 16:17:22 +01002520 if (intel_crtc->dpms_mode == mode)
2521 return;
2522
Chris Wilsondebcadd2010-08-07 11:01:33 +01002523 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002524
Jesse Barnese70236a2009-09-21 10:42:27 -07002525 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002526
2527 if (!dev->primary->master)
2528 return;
2529
2530 master_priv = dev->primary->master->driver_priv;
2531 if (!master_priv->sarea_priv)
2532 return;
2533
2534 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2535
2536 switch (pipe) {
2537 case 0:
2538 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2539 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2540 break;
2541 case 1:
2542 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2543 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2544 break;
2545 default:
2546 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2547 break;
2548 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002549}
2550
Chris Wilsoncdd59982010-09-08 16:30:16 +01002551static void intel_crtc_disable(struct drm_crtc *crtc)
2552{
2553 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2554 struct drm_device *dev = crtc->dev;
2555
2556 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2557
2558 if (crtc->fb) {
2559 mutex_lock(&dev->struct_mutex);
2560 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2561 mutex_unlock(&dev->struct_mutex);
2562 }
2563}
2564
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002565/* Prepare for a mode set.
2566 *
2567 * Note we could be a lot smarter here. We need to figure out which outputs
2568 * will be enabled, which disabled (in short, how the config will changes)
2569 * and perform the minimum necessary steps to accomplish that, e.g. updating
2570 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2571 * panel fitting is in the proper state, etc.
2572 */
2573static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002574{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002575 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002576}
2577
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002578static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002579{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002580 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002581}
2582
2583static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2584{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002585 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002586}
2587
2588static void ironlake_crtc_commit(struct drm_crtc *crtc)
2589{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002590 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002591}
2592
2593void intel_encoder_prepare (struct drm_encoder *encoder)
2594{
2595 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2596 /* lvds has its own version of prepare see intel_lvds_prepare */
2597 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2598}
2599
2600void intel_encoder_commit (struct drm_encoder *encoder)
2601{
2602 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2603 /* lvds has its own version of commit see intel_lvds_commit */
2604 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2605}
2606
Chris Wilsonea5b2132010-08-04 13:50:23 +01002607void intel_encoder_destroy(struct drm_encoder *encoder)
2608{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002609 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002610
Chris Wilsonea5b2132010-08-04 13:50:23 +01002611 drm_encoder_cleanup(encoder);
2612 kfree(intel_encoder);
2613}
2614
Jesse Barnes79e53942008-11-07 14:24:08 -08002615static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2616 struct drm_display_mode *mode,
2617 struct drm_display_mode *adjusted_mode)
2618{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002619 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01002620
Eric Anholtbad720f2009-10-22 16:11:14 -07002621 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002622 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002623 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2624 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002625 }
Chris Wilson89749352010-09-12 18:25:19 +01002626
2627 /* XXX some encoders set the crtcinfo, others don't.
2628 * Obviously we need some form of conflict resolution here...
2629 */
2630 if (adjusted_mode->crtc_htotal == 0)
2631 drm_mode_set_crtcinfo(adjusted_mode, 0);
2632
Jesse Barnes79e53942008-11-07 14:24:08 -08002633 return true;
2634}
2635
Jesse Barnese70236a2009-09-21 10:42:27 -07002636static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002637{
Jesse Barnese70236a2009-09-21 10:42:27 -07002638 return 400000;
2639}
Jesse Barnes79e53942008-11-07 14:24:08 -08002640
Jesse Barnese70236a2009-09-21 10:42:27 -07002641static int i915_get_display_clock_speed(struct drm_device *dev)
2642{
2643 return 333000;
2644}
Jesse Barnes79e53942008-11-07 14:24:08 -08002645
Jesse Barnese70236a2009-09-21 10:42:27 -07002646static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2647{
2648 return 200000;
2649}
Jesse Barnes79e53942008-11-07 14:24:08 -08002650
Jesse Barnese70236a2009-09-21 10:42:27 -07002651static int i915gm_get_display_clock_speed(struct drm_device *dev)
2652{
2653 u16 gcfgc = 0;
2654
2655 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2656
2657 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002658 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002659 else {
2660 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2661 case GC_DISPLAY_CLOCK_333_MHZ:
2662 return 333000;
2663 default:
2664 case GC_DISPLAY_CLOCK_190_200_MHZ:
2665 return 190000;
2666 }
2667 }
2668}
Jesse Barnes79e53942008-11-07 14:24:08 -08002669
Jesse Barnese70236a2009-09-21 10:42:27 -07002670static int i865_get_display_clock_speed(struct drm_device *dev)
2671{
2672 return 266000;
2673}
2674
2675static int i855_get_display_clock_speed(struct drm_device *dev)
2676{
2677 u16 hpllcc = 0;
2678 /* Assume that the hardware is in the high speed state. This
2679 * should be the default.
2680 */
2681 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2682 case GC_CLOCK_133_200:
2683 case GC_CLOCK_100_200:
2684 return 200000;
2685 case GC_CLOCK_166_250:
2686 return 250000;
2687 case GC_CLOCK_100_133:
2688 return 133000;
2689 }
2690
2691 /* Shouldn't happen */
2692 return 0;
2693}
2694
2695static int i830_get_display_clock_speed(struct drm_device *dev)
2696{
2697 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002698}
2699
Zhenyu Wang2c072452009-06-05 15:38:42 +08002700struct fdi_m_n {
2701 u32 tu;
2702 u32 gmch_m;
2703 u32 gmch_n;
2704 u32 link_m;
2705 u32 link_n;
2706};
2707
2708static void
2709fdi_reduce_ratio(u32 *num, u32 *den)
2710{
2711 while (*num > 0xffffff || *den > 0xffffff) {
2712 *num >>= 1;
2713 *den >>= 1;
2714 }
2715}
2716
2717#define DATA_N 0x800000
2718#define LINK_N 0x80000
2719
2720static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002721ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2722 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002723{
2724 u64 temp;
2725
2726 m_n->tu = 64; /* default size */
2727
2728 temp = (u64) DATA_N * pixel_clock;
2729 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002730 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2731 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002732 m_n->gmch_n = DATA_N;
2733 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2734
2735 temp = (u64) LINK_N * pixel_clock;
2736 m_n->link_m = div_u64(temp, link_clock);
2737 m_n->link_n = LINK_N;
2738 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2739}
2740
2741
Shaohua Li7662c8b2009-06-26 11:23:55 +08002742struct intel_watermark_params {
2743 unsigned long fifo_size;
2744 unsigned long max_wm;
2745 unsigned long default_wm;
2746 unsigned long guard_size;
2747 unsigned long cacheline_size;
2748};
2749
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002750/* Pineview has different values for various configs */
2751static struct intel_watermark_params pineview_display_wm = {
2752 PINEVIEW_DISPLAY_FIFO,
2753 PINEVIEW_MAX_WM,
2754 PINEVIEW_DFT_WM,
2755 PINEVIEW_GUARD_WM,
2756 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002757};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002758static struct intel_watermark_params pineview_display_hplloff_wm = {
2759 PINEVIEW_DISPLAY_FIFO,
2760 PINEVIEW_MAX_WM,
2761 PINEVIEW_DFT_HPLLOFF_WM,
2762 PINEVIEW_GUARD_WM,
2763 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002764};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002765static struct intel_watermark_params pineview_cursor_wm = {
2766 PINEVIEW_CURSOR_FIFO,
2767 PINEVIEW_CURSOR_MAX_WM,
2768 PINEVIEW_CURSOR_DFT_WM,
2769 PINEVIEW_CURSOR_GUARD_WM,
2770 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002771};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002772static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2773 PINEVIEW_CURSOR_FIFO,
2774 PINEVIEW_CURSOR_MAX_WM,
2775 PINEVIEW_CURSOR_DFT_WM,
2776 PINEVIEW_CURSOR_GUARD_WM,
2777 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002778};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002779static struct intel_watermark_params g4x_wm_info = {
2780 G4X_FIFO_SIZE,
2781 G4X_MAX_WM,
2782 G4X_MAX_WM,
2783 2,
2784 G4X_FIFO_LINE_SIZE,
2785};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002786static struct intel_watermark_params g4x_cursor_wm_info = {
2787 I965_CURSOR_FIFO,
2788 I965_CURSOR_MAX_WM,
2789 I965_CURSOR_DFT_WM,
2790 2,
2791 G4X_FIFO_LINE_SIZE,
2792};
2793static struct intel_watermark_params i965_cursor_wm_info = {
2794 I965_CURSOR_FIFO,
2795 I965_CURSOR_MAX_WM,
2796 I965_CURSOR_DFT_WM,
2797 2,
2798 I915_FIFO_LINE_SIZE,
2799};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002800static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002801 I945_FIFO_SIZE,
2802 I915_MAX_WM,
2803 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002804 2,
2805 I915_FIFO_LINE_SIZE
2806};
2807static struct intel_watermark_params i915_wm_info = {
2808 I915_FIFO_SIZE,
2809 I915_MAX_WM,
2810 1,
2811 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002812 I915_FIFO_LINE_SIZE
2813};
2814static struct intel_watermark_params i855_wm_info = {
2815 I855GM_FIFO_SIZE,
2816 I915_MAX_WM,
2817 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002818 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002819 I830_FIFO_LINE_SIZE
2820};
2821static struct intel_watermark_params i830_wm_info = {
2822 I830_FIFO_SIZE,
2823 I915_MAX_WM,
2824 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002825 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002826 I830_FIFO_LINE_SIZE
2827};
2828
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002829static struct intel_watermark_params ironlake_display_wm_info = {
2830 ILK_DISPLAY_FIFO,
2831 ILK_DISPLAY_MAXWM,
2832 ILK_DISPLAY_DFTWM,
2833 2,
2834 ILK_FIFO_LINE_SIZE
2835};
2836
Zhao Yakuic936f442010-06-12 14:32:26 +08002837static struct intel_watermark_params ironlake_cursor_wm_info = {
2838 ILK_CURSOR_FIFO,
2839 ILK_CURSOR_MAXWM,
2840 ILK_CURSOR_DFTWM,
2841 2,
2842 ILK_FIFO_LINE_SIZE
2843};
2844
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002845static struct intel_watermark_params ironlake_display_srwm_info = {
2846 ILK_DISPLAY_SR_FIFO,
2847 ILK_DISPLAY_MAX_SRWM,
2848 ILK_DISPLAY_DFT_SRWM,
2849 2,
2850 ILK_FIFO_LINE_SIZE
2851};
2852
2853static struct intel_watermark_params ironlake_cursor_srwm_info = {
2854 ILK_CURSOR_SR_FIFO,
2855 ILK_CURSOR_MAX_SRWM,
2856 ILK_CURSOR_DFT_SRWM,
2857 2,
2858 ILK_FIFO_LINE_SIZE
2859};
2860
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002861/**
2862 * intel_calculate_wm - calculate watermark level
2863 * @clock_in_khz: pixel clock
2864 * @wm: chip FIFO params
2865 * @pixel_size: display pixel size
2866 * @latency_ns: memory latency for the platform
2867 *
2868 * Calculate the watermark level (the level at which the display plane will
2869 * start fetching from memory again). Each chip has a different display
2870 * FIFO size and allocation, so the caller needs to figure that out and pass
2871 * in the correct intel_watermark_params structure.
2872 *
2873 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2874 * on the pixel size. When it reaches the watermark level, it'll start
2875 * fetching FIFO line sized based chunks from memory until the FIFO fills
2876 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2877 * will occur, and a display engine hang could result.
2878 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002879static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2880 struct intel_watermark_params *wm,
2881 int pixel_size,
2882 unsigned long latency_ns)
2883{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002884 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002885
Jesse Barnesd6604672009-09-11 12:25:56 -07002886 /*
2887 * Note: we need to make sure we don't overflow for various clock &
2888 * latency values.
2889 * clocks go from a few thousand to several hundred thousand.
2890 * latency is usually a few thousand
2891 */
2892 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2893 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002894 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002895
Zhao Yakui28c97732009-10-09 11:39:41 +08002896 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002897
2898 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2899
Zhao Yakui28c97732009-10-09 11:39:41 +08002900 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002901
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002902 /* Don't promote wm_size to unsigned... */
2903 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002904 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002905 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002906 wm_size = wm->default_wm;
2907 return wm_size;
2908}
2909
2910struct cxsr_latency {
2911 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002912 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002913 unsigned long fsb_freq;
2914 unsigned long mem_freq;
2915 unsigned long display_sr;
2916 unsigned long display_hpll_disable;
2917 unsigned long cursor_sr;
2918 unsigned long cursor_hpll_disable;
2919};
2920
Chris Wilson403c89f2010-08-04 15:25:31 +01002921static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002922 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2923 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2924 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2925 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2926 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002927
Li Peng95534262010-05-18 18:58:44 +08002928 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2929 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2930 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2931 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2932 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002933
Li Peng95534262010-05-18 18:58:44 +08002934 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2935 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2936 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2937 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2938 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002939
Li Peng95534262010-05-18 18:58:44 +08002940 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2941 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2942 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2943 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2944 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002945
Li Peng95534262010-05-18 18:58:44 +08002946 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2947 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2948 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2949 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2950 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002951
Li Peng95534262010-05-18 18:58:44 +08002952 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2953 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2954 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2955 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2956 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002957};
2958
Chris Wilson403c89f2010-08-04 15:25:31 +01002959static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2960 int is_ddr3,
2961 int fsb,
2962 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002963{
Chris Wilson403c89f2010-08-04 15:25:31 +01002964 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002965 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002966
2967 if (fsb == 0 || mem == 0)
2968 return NULL;
2969
2970 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2971 latency = &cxsr_latency_table[i];
2972 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002973 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302974 fsb == latency->fsb_freq && mem == latency->mem_freq)
2975 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002976 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302977
Zhao Yakui28c97732009-10-09 11:39:41 +08002978 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302979
2980 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002981}
2982
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002983static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002984{
2985 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002986
2987 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002988 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002989}
2990
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002991/*
2992 * Latency for FIFO fetches is dependent on several factors:
2993 * - memory configuration (speed, channels)
2994 * - chipset
2995 * - current MCH state
2996 * It can be fairly high in some situations, so here we assume a fairly
2997 * pessimal value. It's a tradeoff between extra memory fetches (if we
2998 * set this value too high, the FIFO will fetch frequently to stay full)
2999 * and power consumption (set it too low to save power and we might see
3000 * FIFO underruns and display "flicker").
3001 *
3002 * A value of 5us seems to be a good balance; safe for very low end
3003 * platforms but not overly aggressive on lower latency configs.
3004 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003005static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003006
Jesse Barnese70236a2009-09-21 10:42:27 -07003007static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 uint32_t dsparb = I915_READ(DSPARB);
3011 int size;
3012
Chris Wilson8de9b312010-07-19 19:59:52 +01003013 size = dsparb & 0x7f;
3014 if (plane)
3015 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003016
Zhao Yakui28c97732009-10-09 11:39:41 +08003017 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003019
3020 return size;
3021}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003022
Jesse Barnese70236a2009-09-21 10:42:27 -07003023static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3024{
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 uint32_t dsparb = I915_READ(DSPARB);
3027 int size;
3028
Chris Wilson8de9b312010-07-19 19:59:52 +01003029 size = dsparb & 0x1ff;
3030 if (plane)
3031 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003032 size >>= 1; /* Convert to cachelines */
3033
Zhao Yakui28c97732009-10-09 11:39:41 +08003034 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003035 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003036
3037 return size;
3038}
3039
3040static int i845_get_fifo_size(struct drm_device *dev, int plane)
3041{
3042 struct drm_i915_private *dev_priv = dev->dev_private;
3043 uint32_t dsparb = I915_READ(DSPARB);
3044 int size;
3045
3046 size = dsparb & 0x7f;
3047 size >>= 2; /* Convert to cachelines */
3048
Zhao Yakui28c97732009-10-09 11:39:41 +08003049 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 plane ? "B" : "A",
3051 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003052
3053 return size;
3054}
3055
3056static int i830_get_fifo_size(struct drm_device *dev, int plane)
3057{
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 uint32_t dsparb = I915_READ(DSPARB);
3060 int size;
3061
3062 size = dsparb & 0x7f;
3063 size >>= 1; /* Convert to cachelines */
3064
Zhao Yakui28c97732009-10-09 11:39:41 +08003065 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003066 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003067
3068 return size;
3069}
3070
Zhao Yakuid4294342010-03-22 22:45:36 +08003071static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 int planeb_clock, int sr_hdisplay, int unused,
3073 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003074{
3075 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003076 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003077 u32 reg;
3078 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003079 int sr_clock;
3080
Chris Wilson403c89f2010-08-04 15:25:31 +01003081 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003082 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003083 if (!latency) {
3084 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3085 pineview_disable_cxsr(dev);
3086 return;
3087 }
3088
3089 if (!planea_clock || !planeb_clock) {
3090 sr_clock = planea_clock ? planea_clock : planeb_clock;
3091
3092 /* Display SR */
3093 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3094 pixel_size, latency->display_sr);
3095 reg = I915_READ(DSPFW1);
3096 reg &= ~DSPFW_SR_MASK;
3097 reg |= wm << DSPFW_SR_SHIFT;
3098 I915_WRITE(DSPFW1, reg);
3099 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3100
3101 /* cursor SR */
3102 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3103 pixel_size, latency->cursor_sr);
3104 reg = I915_READ(DSPFW3);
3105 reg &= ~DSPFW_CURSOR_SR_MASK;
3106 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3107 I915_WRITE(DSPFW3, reg);
3108
3109 /* Display HPLL off SR */
3110 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3111 pixel_size, latency->display_hpll_disable);
3112 reg = I915_READ(DSPFW3);
3113 reg &= ~DSPFW_HPLL_SR_MASK;
3114 reg |= wm & DSPFW_HPLL_SR_MASK;
3115 I915_WRITE(DSPFW3, reg);
3116
3117 /* cursor HPLL off SR */
3118 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3119 pixel_size, latency->cursor_hpll_disable);
3120 reg = I915_READ(DSPFW3);
3121 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3122 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3123 I915_WRITE(DSPFW3, reg);
3124 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3125
3126 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003127 I915_WRITE(DSPFW3,
3128 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003129 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3130 } else {
3131 pineview_disable_cxsr(dev);
3132 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3133 }
3134}
3135
Jesse Barnes0e442c62009-10-19 10:09:33 +09003136static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003137 int planeb_clock, int sr_hdisplay, int sr_htotal,
3138 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003139{
3140 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003141 int total_size, cacheline_size;
3142 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3143 struct intel_watermark_params planea_params, planeb_params;
3144 unsigned long line_time_us;
3145 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003146
Jesse Barnes0e442c62009-10-19 10:09:33 +09003147 /* Create copies of the base settings for each pipe */
3148 planea_params = planeb_params = g4x_wm_info;
3149
3150 /* Grab a couple of global values before we overwrite them */
3151 total_size = planea_params.fifo_size;
3152 cacheline_size = planea_params.cacheline_size;
3153
3154 /*
3155 * Note: we need to make sure we don't overflow for various clock &
3156 * latency values.
3157 * clocks go from a few thousand to several hundred thousand.
3158 * latency is usually a few thousand
3159 */
3160 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3161 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003162 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003163 planea_wm = entries_required + planea_params.guard_size;
3164
3165 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3166 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003167 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003168 planeb_wm = entries_required + planeb_params.guard_size;
3169
3170 cursora_wm = cursorb_wm = 16;
3171 cursor_sr = 32;
3172
3173 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3174
3175 /* Calc sr entries for one plane configs */
3176 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3177 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003178 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003179
3180 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003181 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003182
3183 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003184 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003185 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003186 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003187
3188 entries_required = (((sr_latency_ns / line_time_us) +
3189 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003190 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003191 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003192 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3193
3194 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3195 cursor_sr = g4x_cursor_wm_info.max_wm;
3196 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3197 "cursor %d\n", sr_entries, cursor_sr);
3198
Jesse Barnes0e442c62009-10-19 10:09:33 +09003199 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303200 } else {
3201 /* Turn off self refresh if both pipes are enabled */
3202 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003203 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003204 }
3205
3206 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3207 planea_wm, planeb_wm, sr_entries);
3208
3209 planea_wm &= 0x3f;
3210 planeb_wm &= 0x3f;
3211
3212 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3213 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3214 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3215 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3216 (cursora_wm << DSPFW_CURSORA_SHIFT));
3217 /* HPLL off in SR has some issues on G4x... disable it */
3218 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3219 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003220}
3221
Jesse Barnes1dc75462009-10-19 10:08:17 +09003222static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003223 int planeb_clock, int sr_hdisplay, int sr_htotal,
3224 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003225{
3226 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003227 unsigned long line_time_us;
3228 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003229 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003230
Jesse Barnes1dc75462009-10-19 10:08:17 +09003231 /* Calc sr entries for one plane configs */
3232 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3233 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003234 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003235
3236 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003237 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003238
3239 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003240 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003241 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003242 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003243 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003244 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003245 if (srwm < 0)
3246 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003247 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003248
3249 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003250 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003251 sr_entries = DIV_ROUND_UP(sr_entries,
3252 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003253 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003254 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003255
3256 if (cursor_sr > i965_cursor_wm_info.max_wm)
3257 cursor_sr = i965_cursor_wm_info.max_wm;
3258
3259 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3260 "cursor %d\n", srwm, cursor_sr);
3261
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003262 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003263 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303264 } else {
3265 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003266 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003267 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3268 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003269 }
3270
3271 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3272 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003273
3274 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003275 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3276 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003277 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003278 /* update cursor SR watermark */
3279 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003280}
3281
3282static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003283 int planeb_clock, int sr_hdisplay, int sr_htotal,
3284 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003285{
3286 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003287 uint32_t fwater_lo;
3288 uint32_t fwater_hi;
3289 int total_size, cacheline_size, cwm, srwm = 1;
3290 int planea_wm, planeb_wm;
3291 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003292 unsigned long line_time_us;
3293 int sr_clock, sr_entries = 0;
3294
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003295 /* Create copies of the base settings for each pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003296 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003297 planea_params = planeb_params = i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003298 else if (!IS_GEN2(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003299 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003300 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003301 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003302
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003303 /* Grab a couple of global values before we overwrite them */
3304 total_size = planea_params.fifo_size;
3305 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003306
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003307 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003308 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3309 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003310
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003311 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3312 pixel_size, latency_ns);
3313 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3314 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003315 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003316
3317 /*
3318 * Overlay gets an aggressive default since video jitter is bad.
3319 */
3320 cwm = 2;
3321
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003322 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003323 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3324 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003325 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003326 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003327
Shaohua Li7662c8b2009-06-26 11:23:55 +08003328 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003329 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003330
3331 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003332 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003334 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003335 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003336 srwm = total_size - sr_entries;
3337 if (srwm < 0)
3338 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003339
3340 if (IS_I945G(dev) || IS_I945GM(dev))
3341 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3342 else if (IS_I915GM(dev)) {
3343 /* 915M has a smaller SRWM field */
3344 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3345 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3346 }
David John33c5fd12010-01-27 15:19:08 +05303347 } else {
3348 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003349 if (IS_I945G(dev) || IS_I945GM(dev)) {
3350 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3351 & ~FW_BLC_SELF_EN);
3352 } else if (IS_I915GM(dev)) {
3353 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3354 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003355 }
3356
Zhao Yakui28c97732009-10-09 11:39:41 +08003357 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003358 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003359
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003360 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3361 fwater_hi = (cwm & 0x1f);
3362
3363 /* Set request length to 8 cachelines per fetch */
3364 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3365 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003366
3367 I915_WRITE(FW_BLC, fwater_lo);
3368 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003369}
3370
Jesse Barnese70236a2009-09-21 10:42:27 -07003371static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003372 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003373{
3374 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003375 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003376 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003377
Jesse Barnese70236a2009-09-21 10:42:27 -07003378 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003379
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003380 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3381 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003382 fwater_lo |= (3<<8) | planea_wm;
3383
Zhao Yakui28c97732009-10-09 11:39:41 +08003384 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003385
3386 I915_WRITE(FW_BLC, fwater_lo);
3387}
3388
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003389#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003390#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003391
Chris Wilson4ed765f2010-09-11 10:46:47 +01003392static bool ironlake_compute_wm0(struct drm_device *dev,
3393 int pipe,
3394 int *plane_wm,
3395 int *cursor_wm)
3396{
3397 struct drm_crtc *crtc;
3398 int htotal, hdisplay, clock, pixel_size = 0;
3399 int line_time_us, line_count, entries;
3400
3401 crtc = intel_get_crtc_for_pipe(dev, pipe);
3402 if (crtc->fb == NULL || !crtc->enabled)
3403 return false;
3404
3405 htotal = crtc->mode.htotal;
3406 hdisplay = crtc->mode.hdisplay;
3407 clock = crtc->mode.clock;
3408 pixel_size = crtc->fb->bits_per_pixel / 8;
3409
3410 /* Use the small buffer method to calculate plane watermark */
3411 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3412 entries = DIV_ROUND_UP(entries,
3413 ironlake_display_wm_info.cacheline_size);
3414 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3415 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3416 *plane_wm = ironlake_display_wm_info.max_wm;
3417
3418 /* Use the large buffer method to calculate cursor watermark */
3419 line_time_us = ((htotal * 1000) / clock);
3420 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3421 entries = line_count * 64 * pixel_size;
3422 entries = DIV_ROUND_UP(entries,
3423 ironlake_cursor_wm_info.cacheline_size);
3424 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3425 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3426 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3427
3428 return true;
3429}
3430
3431static void ironlake_update_wm(struct drm_device *dev,
3432 int planea_clock, int planeb_clock,
3433 int sr_hdisplay, int sr_htotal,
3434 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003435{
3436 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003437 int plane_wm, cursor_wm, enabled;
3438 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003439
Chris Wilson4ed765f2010-09-11 10:46:47 +01003440 enabled = 0;
3441 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3442 I915_WRITE(WM0_PIPEA_ILK,
3443 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3444 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3445 " plane %d, " "cursor: %d\n",
3446 plane_wm, cursor_wm);
3447 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003448 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003449
Chris Wilson4ed765f2010-09-11 10:46:47 +01003450 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3451 I915_WRITE(WM0_PIPEB_ILK,
3452 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3453 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3454 " plane %d, cursor: %d\n",
3455 plane_wm, cursor_wm);
3456 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003457 }
3458
3459 /*
3460 * Calculate and update the self-refresh watermark only when one
3461 * display plane is used.
3462 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003463 tmp = 0;
3464 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3465 unsigned long line_time_us;
3466 int small, large, plane_fbc;
3467 int sr_clock, entries;
3468 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003469 /* Read the self-refresh latency. The unit is 0.5us */
3470 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3471
3472 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003473 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003474
3475 /* Use ns/us then divide to preserve precision */
3476 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003478 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003479
Chris Wilson4ed765f2010-09-11 10:46:47 +01003480 /* Use the minimum of the small and large buffer method for primary */
3481 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3482 large = line_count * line_size;
3483
3484 entries = DIV_ROUND_UP(min(small, large),
3485 ironlake_display_srwm_info.cacheline_size);
3486
3487 plane_fbc = entries * 64;
3488 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3489
3490 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3491 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3492 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003493
3494 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003495 entries = line_count * pixel_size * 64;
3496 entries = DIV_ROUND_UP(entries,
3497 ironlake_cursor_srwm_info.cacheline_size);
3498
3499 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3500 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3501 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003502
3503 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003504 tmp = (WM1_LP_SR_EN |
3505 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3506 (plane_fbc << WM1_LP_FBC_SHIFT) |
3507 (plane_wm << WM1_LP_SR_SHIFT) |
3508 cursor_wm);
3509 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3510 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003511 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003512 I915_WRITE(WM1_LP_ILK, tmp);
3513 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003514}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003515
Shaohua Li7662c8b2009-06-26 11:23:55 +08003516/**
3517 * intel_update_watermarks - update FIFO watermark values based on current modes
3518 *
3519 * Calculate watermark values for the various WM regs based on current mode
3520 * and plane configuration.
3521 *
3522 * There are several cases to deal with here:
3523 * - normal (i.e. non-self-refresh)
3524 * - self-refresh (SR) mode
3525 * - lines are large relative to FIFO size (buffer can hold up to 2)
3526 * - lines are small relative to FIFO size (buffer can hold more than 2
3527 * lines), so need to account for TLB latency
3528 *
3529 * The normal calculation is:
3530 * watermark = dotclock * bytes per pixel * latency
3531 * where latency is platform & configuration dependent (we assume pessimal
3532 * values here).
3533 *
3534 * The SR calculation is:
3535 * watermark = (trunc(latency/line time)+1) * surface width *
3536 * bytes per pixel
3537 * where
3538 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003539 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003540 * and latency is assumed to be high, as above.
3541 *
3542 * The final value programmed to the register should always be rounded up,
3543 * and include an extra 2 entries to account for clock crossings.
3544 *
3545 * We don't use the sprite, so we can ignore that. And on Crestline we have
3546 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003548static void intel_update_watermarks(struct drm_device *dev)
3549{
Jesse Barnese70236a2009-09-21 10:42:27 -07003550 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003551 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003552 int sr_hdisplay = 0;
3553 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3554 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003555 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003556
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003557 if (!dev_priv->display.update_wm)
3558 return;
3559
Shaohua Li7662c8b2009-06-26 11:23:55 +08003560 /* Get the clock config from both planes */
3561 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003563 if (intel_crtc->active) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003564 enabled++;
3565 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003566 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003568 planea_clock = crtc->mode.clock;
3569 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003570 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003572 planeb_clock = crtc->mode.clock;
3573 }
3574 sr_hdisplay = crtc->mode.hdisplay;
3575 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003576 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003577 if (crtc->fb)
3578 pixel_size = crtc->fb->bits_per_pixel / 8;
3579 else
3580 pixel_size = 4; /* by default */
3581 }
3582 }
3583
3584 if (enabled <= 0)
3585 return;
3586
Jesse Barnese70236a2009-09-21 10:42:27 -07003587 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003588 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003589}
3590
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003591static int intel_crtc_mode_set(struct drm_crtc *crtc,
3592 struct drm_display_mode *mode,
3593 struct drm_display_mode *adjusted_mode,
3594 int x, int y,
3595 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003596{
3597 struct drm_device *dev = crtc->dev;
3598 struct drm_i915_private *dev_priv = dev->dev_private;
3599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3600 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003601 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003603 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003604 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003605 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003606 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003608 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003609 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003611 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003612 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003613 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003614 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003615 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003616
3617 drm_vblank_pre_modeset(dev, pipe);
3618
Chris Wilson5eddb702010-09-11 13:48:45 +01003619 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3620 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003621 continue;
3622
Chris Wilson5eddb702010-09-11 13:48:45 +01003623 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003624 case INTEL_OUTPUT_LVDS:
3625 is_lvds = true;
3626 break;
3627 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003628 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003629 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003630 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003631 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003632 break;
3633 case INTEL_OUTPUT_DVO:
3634 is_dvo = true;
3635 break;
3636 case INTEL_OUTPUT_TVOUT:
3637 is_tv = true;
3638 break;
3639 case INTEL_OUTPUT_ANALOG:
3640 is_crt = true;
3641 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642 case INTEL_OUTPUT_DISPLAYPORT:
3643 is_dp = true;
3644 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003645 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003646 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003647 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003648 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003649
Eric Anholtc751ce42010-03-25 11:48:48 -07003650 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003651 }
3652
Eric Anholtc751ce42010-03-25 11:48:48 -07003653 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003654 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003655 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003656 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003657 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003658 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07003659 if (HAS_PCH_SPLIT(dev) &&
3660 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003661 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003662 } else {
3663 refclk = 48000;
3664 }
3665
Ma Lingd4906092009-03-18 20:13:27 +08003666 /*
3667 * Returns a set of divisors for the desired target clock with the given
3668 * refclk, or FALSE. The returned values represent the clock equation:
3669 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3670 */
3671 limit = intel_limit(crtc);
3672 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003673 if (!ok) {
3674 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003675 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003676 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003677 }
3678
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003679 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01003680 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003681
Zhao Yakuiddc90032010-01-06 22:05:56 +08003682 if (is_lvds && dev_priv->lvds_downclock_avail) {
3683 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003684 dev_priv->lvds_downclock,
3685 refclk,
3686 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003687 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3688 /*
3689 * If the different P is found, it means that we can't
3690 * switch the display clock by using the FP0/FP1.
3691 * In such case we will disable the LVDS downclock
3692 * feature.
3693 */
3694 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003695 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003696 has_reduced_clock = 0;
3697 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003698 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003699 /* SDVO TV has fixed PLL values depend on its clock range,
3700 this mirrors vbios setting. */
3701 if (is_sdvo && is_tv) {
3702 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003703 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003704 clock.p1 = 2;
3705 clock.p2 = 10;
3706 clock.n = 3;
3707 clock.m1 = 16;
3708 clock.m2 = 8;
3709 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003710 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003711 clock.p1 = 1;
3712 clock.p2 = 10;
3713 clock.n = 6;
3714 clock.m1 = 12;
3715 clock.m2 = 8;
3716 }
3717 }
3718
Zhenyu Wang2c072452009-06-05 15:38:42 +08003719 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003720 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003721 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003722 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003723 according to current link config */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003724 if (has_edp_encoder && !intel_encoder_is_pch_edp(&encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003725 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003726 intel_edp_link_config(has_edp_encoder,
3727 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003728 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003729 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003730 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003731 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003732 target_clock = mode->clock;
3733 else
3734 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003735
3736 /* FDI is a binary signal running at ~2.7GHz, encoding
3737 * each output octet as 10 bits. The actual frequency
3738 * is stored as a divider into a 100MHz clock, and the
3739 * mode pixel clock is stored in units of 1KHz.
3740 * Hence the bw of each lane in terms of the mode signal
3741 * is:
3742 */
3743 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003744 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003745
3746 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003747 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003748 temp &= ~PIPE_BPC_MASK;
3749 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003750 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003752 temp |= PIPE_8BPC;
3753 else
3754 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07003755 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01003756 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003757 case 8:
3758 temp |= PIPE_8BPC;
3759 break;
3760 case 10:
3761 temp |= PIPE_10BPC;
3762 break;
3763 case 6:
3764 temp |= PIPE_6BPC;
3765 break;
3766 case 12:
3767 temp |= PIPE_12BPC;
3768 break;
3769 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003770 } else
3771 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003773
3774 switch (temp & PIPE_BPC_MASK) {
3775 case PIPE_8BPC:
3776 bpp = 24;
3777 break;
3778 case PIPE_10BPC:
3779 bpp = 30;
3780 break;
3781 case PIPE_6BPC:
3782 bpp = 18;
3783 break;
3784 case PIPE_12BPC:
3785 bpp = 36;
3786 break;
3787 default:
3788 DRM_ERROR("unknown pipe bpc value\n");
3789 bpp = 24;
3790 }
3791
Adam Jackson77ffb592010-04-12 11:38:44 -04003792 if (!lane) {
3793 /*
3794 * Account for spread spectrum to avoid
3795 * oversubscribing the link. Max center spread
3796 * is 2.5%; use 5% for safety's sake.
3797 */
3798 u32 bps = target_clock * bpp * 21 / 20;
3799 lane = bps / (link_bw * 8) + 1;
3800 }
3801
3802 intel_crtc->fdi_lanes = lane;
3803
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003804 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003805 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003806
Zhenyu Wangc038e512009-10-19 15:43:48 +08003807 /* Ironlake: try to setup display ref clock before DPLL
3808 * enabling. This is only under driver's control after
3809 * PCH B stepping, previous chipset stepping should be
3810 * ignoring this setting.
3811 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003812 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003813 temp = I915_READ(PCH_DREF_CONTROL);
3814 /* Always enable nonspread source */
3815 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3816 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003817 temp &= ~DREF_SSC_SOURCE_MASK;
3818 temp |= DREF_SSC_SOURCE_ENABLE;
3819 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003820
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003822 udelay(200);
3823
Chris Wilson8e647a22010-08-22 10:54:23 +01003824 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003825 if (dev_priv->lvds_use_ssc) {
3826 temp |= DREF_SSC1_ENABLE;
3827 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003828
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003830 udelay(200);
Jesse Barnes7f823282010-10-07 16:01:16 -07003831 }
3832 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003833
Jesse Barnes7f823282010-10-07 16:01:16 -07003834 /* Enable CPU source on CPU attached eDP */
3835 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
3836 if (dev_priv->lvds_use_ssc)
3837 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3838 else
3839 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003840 } else {
Jesse Barnes7f823282010-10-07 16:01:16 -07003841 /* Enable SSC on PCH eDP if needed */
3842 if (dev_priv->lvds_use_ssc) {
3843 DRM_ERROR("enabling SSC on PCH\n");
3844 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
3845 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08003846 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 I915_WRITE(PCH_DREF_CONTROL, temp);
Jesse Barnes7f823282010-10-07 16:01:16 -07003848 POSTING_READ(PCH_DREF_CONTROL);
3849 udelay(200);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003850 }
3851 }
3852
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003853 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003854 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003855 if (has_reduced_clock)
3856 fp2 = (1 << reduced_clock.n) << 16 |
3857 reduced_clock.m1 << 8 | reduced_clock.m2;
3858 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003859 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003860 if (has_reduced_clock)
3861 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3862 reduced_clock.m2;
3863 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003864
Chris Wilson5eddb702010-09-11 13:48:45 +01003865 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003866 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003867 dpll = DPLL_VGA_MODE_DIS;
3868
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003869 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003870 if (is_lvds)
3871 dpll |= DPLLB_MODE_LVDS;
3872 else
3873 dpll |= DPLLB_MODE_DAC_SERIAL;
3874 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003875 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3876 if (pixel_multiplier > 1) {
3877 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3878 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3879 else if (HAS_PCH_SPLIT(dev))
3880 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3881 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003882 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003883 }
Jesse Barnes83240122010-10-07 16:01:18 -07003884 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003885 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003886
3887 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003888 if (IS_PINEVIEW(dev))
3889 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003890 else {
Shaohua Li21778322009-02-23 15:19:16 +08003891 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003892 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003893 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003894 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003895 if (IS_G4X(dev) && has_reduced_clock)
3896 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003897 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003898 switch (clock.p2) {
3899 case 5:
3900 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3901 break;
3902 case 7:
3903 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3904 break;
3905 case 10:
3906 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3907 break;
3908 case 14:
3909 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3910 break;
3911 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003912 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003913 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3914 } else {
3915 if (is_lvds) {
3916 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3917 } else {
3918 if (clock.p1 == 2)
3919 dpll |= PLL_P1_DIVIDE_BY_TWO;
3920 else
3921 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3922 if (clock.p2 == 4)
3923 dpll |= PLL_P2_DIVIDE_BY_4;
3924 }
3925 }
3926
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003927 if (is_sdvo && is_tv)
3928 dpll |= PLL_REF_INPUT_TVCLKINBC;
3929 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003930 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003931 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003932 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003933 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003934 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003935 else
3936 dpll |= PLL_REF_INPUT_DREFCLK;
3937
3938 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003939 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003940
3941 /* Set up the display plane register */
3942 dspcntr = DISPPLANE_GAMMA_ENABLE;
3943
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003944 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003945 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003946 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003947 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003948 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003949 else
3950 dspcntr |= DISPPLANE_SEL_PIPE_B;
3951 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003952
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003953 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003954 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3955 * core speed.
3956 *
3957 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3958 * pipe == 0 check?
3959 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003960 if (mode->clock >
3961 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003962 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003963 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003965 }
3966
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003967 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003969 dpll |= DPLL_VCO_ENABLE;
3970
Zhao Yakui28c97732009-10-09 11:39:41 +08003971 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003972 drm_mode_debug_printmodeline(mode);
3973
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003974 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003975 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 fp_reg = PCH_FP0(pipe);
3977 dpll_reg = PCH_DPLL(pipe);
3978 } else {
3979 fp_reg = FP0(pipe);
3980 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003981 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003982
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003983 /* PCH eDP needs FDI, but CPU eDP does not */
3984 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003985 I915_WRITE(fp_reg, fp);
3986 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003987
3988 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003989 udelay(150);
3990 }
3991
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 /* enable transcoder DPLL */
3993 if (HAS_PCH_CPT(dev)) {
3994 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003995 if (pipe == 0)
3996 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003997 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003998 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003999 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004000
4001 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004002 udelay(150);
4003 }
4004
Jesse Barnes79e53942008-11-07 14:24:08 -08004005 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4006 * This is an exception to the general rule that mode_set doesn't turn
4007 * things on.
4008 */
4009 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004010 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004011 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004012 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004013
Chris Wilson5eddb702010-09-11 13:48:45 +01004014 temp = I915_READ(reg);
4015 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004016 if (pipe == 1) {
4017 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004018 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004019 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004020 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004021 } else {
4022 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004023 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004024 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004025 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004026 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004027 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004028 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004029 /* Set the B0-B3 data pairs corresponding to whether we're going to
4030 * set the DPLLs for dual-channel mode or not.
4031 */
4032 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004033 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004034 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004035 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004036
4037 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4038 * appropriately here, but we need to look more thoroughly into how
4039 * panels behave in the two modes.
4040 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004041 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004042 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004043 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004044 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004045 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004046 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004047 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004048 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004049 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004050
4051 /* set the dithering flag and clear for anything other than a panel. */
4052 if (HAS_PCH_SPLIT(dev)) {
4053 pipeconf &= ~PIPECONF_DITHER_EN;
4054 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4055 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4056 pipeconf |= PIPECONF_DITHER_EN;
4057 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4058 }
4059 }
4060
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004061 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004062 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004063 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004064 /* For non-DP output, clear any trans DP clock recovery setting.*/
4065 if (pipe == 0) {
4066 I915_WRITE(TRANSA_DATA_M1, 0);
4067 I915_WRITE(TRANSA_DATA_N1, 0);
4068 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4069 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4070 } else {
4071 I915_WRITE(TRANSB_DATA_M1, 0);
4072 I915_WRITE(TRANSB_DATA_N1, 0);
4073 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4074 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4075 }
4076 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004077
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004078 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004079 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004080 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004081
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004082 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004083 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004084 udelay(150);
4085
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004086 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004087 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004088 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004089 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4090 if (temp > 1)
4091 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004092 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 temp = 0;
4094 }
4095 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004096 } else {
4097 /* write it again -- the BIOS does, after all */
4098 I915_WRITE(dpll_reg, dpll);
4099 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004100
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004101 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004102 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004103 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004104 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004105
Chris Wilson5eddb702010-09-11 13:48:45 +01004106 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004107 if (is_lvds && has_reduced_clock && i915_powersave) {
4108 I915_WRITE(fp_reg + 4, fp2);
4109 intel_crtc->lowfreq_avail = true;
4110 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004111 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004112 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4113 }
4114 } else {
4115 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004116 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004117 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004118 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4119 }
4120 }
4121
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004122 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4123 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4124 /* the chip adds 2 halflines automatically */
4125 adjusted_mode->crtc_vdisplay -= 1;
4126 adjusted_mode->crtc_vtotal -= 1;
4127 adjusted_mode->crtc_vblank_start -= 1;
4128 adjusted_mode->crtc_vblank_end -= 1;
4129 adjusted_mode->crtc_vsync_end -= 1;
4130 adjusted_mode->crtc_vsync_start -= 1;
4131 } else
4132 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4133
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 I915_WRITE(HTOTAL(pipe),
4135 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004136 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 I915_WRITE(HBLANK(pipe),
4138 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004139 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 I915_WRITE(HSYNC(pipe),
4141 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004142 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004143
4144 I915_WRITE(VTOTAL(pipe),
4145 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004146 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 I915_WRITE(VBLANK(pipe),
4148 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004149 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 I915_WRITE(VSYNC(pipe),
4151 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004152 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004153
4154 /* pipesrc and dspsize control the size that is scaled from,
4155 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004156 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004157 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 I915_WRITE(DSPSIZE(plane),
4159 ((mode->vdisplay - 1) << 16) |
4160 (mode->hdisplay - 1));
4161 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004162 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 I915_WRITE(PIPESRC(pipe),
4164 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004165
Eric Anholtbad720f2009-10-22 16:11:14 -07004166 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4168 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4169 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4170 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004171
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004172 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004173 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004174 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004175 }
4176
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 I915_WRITE(PIPECONF(pipe), pipeconf);
4178 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004179
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004180 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004181
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01004182 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004183 /* enable address swizzle for tiling buffer */
4184 temp = I915_READ(DISP_ARB_CTL);
4185 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4186 }
4187
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004189
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004190 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004191
4192 intel_update_watermarks(dev);
4193
Jesse Barnes79e53942008-11-07 14:24:08 -08004194 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004195
Chris Wilson1f803ee2009-06-06 09:45:59 +01004196 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004197}
4198
4199/** Loads the palette/gamma unit for the CRTC with the prepared values */
4200void intel_crtc_load_lut(struct drm_crtc *crtc)
4201{
4202 struct drm_device *dev = crtc->dev;
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4205 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4206 int i;
4207
4208 /* The clocks have to be on to load the palette. */
4209 if (!crtc->enabled)
4210 return;
4211
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004212 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004213 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004214 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4215 LGC_PALETTE_B;
4216
Jesse Barnes79e53942008-11-07 14:24:08 -08004217 for (i = 0; i < 256; i++) {
4218 I915_WRITE(palreg + 4 * i,
4219 (intel_crtc->lut_r[i] << 16) |
4220 (intel_crtc->lut_g[i] << 8) |
4221 intel_crtc->lut_b[i]);
4222 }
4223}
4224
Chris Wilson560b85b2010-08-07 11:01:38 +01004225static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4226{
4227 struct drm_device *dev = crtc->dev;
4228 struct drm_i915_private *dev_priv = dev->dev_private;
4229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4230 bool visible = base != 0;
4231 u32 cntl;
4232
4233 if (intel_crtc->cursor_visible == visible)
4234 return;
4235
4236 cntl = I915_READ(CURACNTR);
4237 if (visible) {
4238 /* On these chipsets we can only modify the base whilst
4239 * the cursor is disabled.
4240 */
4241 I915_WRITE(CURABASE, base);
4242
4243 cntl &= ~(CURSOR_FORMAT_MASK);
4244 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4245 cntl |= CURSOR_ENABLE |
4246 CURSOR_GAMMA_ENABLE |
4247 CURSOR_FORMAT_ARGB;
4248 } else
4249 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4250 I915_WRITE(CURACNTR, cntl);
4251
4252 intel_crtc->cursor_visible = visible;
4253}
4254
4255static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4256{
4257 struct drm_device *dev = crtc->dev;
4258 struct drm_i915_private *dev_priv = dev->dev_private;
4259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4260 int pipe = intel_crtc->pipe;
4261 bool visible = base != 0;
4262
4263 if (intel_crtc->cursor_visible != visible) {
4264 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4265 if (base) {
4266 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4267 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4268 cntl |= pipe << 28; /* Connect to correct pipe */
4269 } else {
4270 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4271 cntl |= CURSOR_MODE_DISABLE;
4272 }
4273 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4274
4275 intel_crtc->cursor_visible = visible;
4276 }
4277 /* and commit changes on next vblank */
4278 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4279}
4280
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004281/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004282static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4283 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004284{
4285 struct drm_device *dev = crtc->dev;
4286 struct drm_i915_private *dev_priv = dev->dev_private;
4287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4288 int pipe = intel_crtc->pipe;
4289 int x = intel_crtc->cursor_x;
4290 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004291 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004292 bool visible;
4293
4294 pos = 0;
4295
Chris Wilson6b383a72010-09-13 13:54:26 +01004296 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004297 base = intel_crtc->cursor_addr;
4298 if (x > (int) crtc->fb->width)
4299 base = 0;
4300
4301 if (y > (int) crtc->fb->height)
4302 base = 0;
4303 } else
4304 base = 0;
4305
4306 if (x < 0) {
4307 if (x + intel_crtc->cursor_width < 0)
4308 base = 0;
4309
4310 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4311 x = -x;
4312 }
4313 pos |= x << CURSOR_X_SHIFT;
4314
4315 if (y < 0) {
4316 if (y + intel_crtc->cursor_height < 0)
4317 base = 0;
4318
4319 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4320 y = -y;
4321 }
4322 pos |= y << CURSOR_Y_SHIFT;
4323
4324 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004325 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004326 return;
4327
4328 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004329 if (IS_845G(dev) || IS_I865G(dev))
4330 i845_update_cursor(crtc, base);
4331 else
4332 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004333
4334 if (visible)
4335 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4336}
4337
Jesse Barnes79e53942008-11-07 14:24:08 -08004338static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4339 struct drm_file *file_priv,
4340 uint32_t handle,
4341 uint32_t width, uint32_t height)
4342{
4343 struct drm_device *dev = crtc->dev;
4344 struct drm_i915_private *dev_priv = dev->dev_private;
4345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4346 struct drm_gem_object *bo;
4347 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004348 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004349 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004350
Zhao Yakui28c97732009-10-09 11:39:41 +08004351 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004352
4353 /* if we want to turn off the cursor ignore width and height */
4354 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004355 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004356 addr = 0;
4357 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004358 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004359 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004360 }
4361
4362 /* Currently we only support 64x64 cursors */
4363 if (width != 64 || height != 64) {
4364 DRM_ERROR("we currently only support 64x64 cursors\n");
4365 return -EINVAL;
4366 }
4367
4368 bo = drm_gem_object_lookup(dev, file_priv, handle);
4369 if (!bo)
4370 return -ENOENT;
4371
Daniel Vetter23010e42010-03-08 13:35:02 +01004372 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004373
4374 if (bo->size < width * height * 4) {
4375 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004376 ret = -ENOMEM;
4377 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004378 }
4379
Dave Airlie71acb5e2008-12-30 20:31:46 +10004380 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004381 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004382 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004383 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4384 if (ret) {
4385 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004386 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004387 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004388
4389 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4390 if (ret) {
4391 DRM_ERROR("failed to move cursor bo into the GTT\n");
4392 goto fail_unpin;
4393 }
4394
Jesse Barnes79e53942008-11-07 14:24:08 -08004395 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004396 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004397 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004398 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004399 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4400 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004401 if (ret) {
4402 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004403 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004404 }
4405 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004406 }
4407
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004408 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04004409 I915_WRITE(CURSIZE, (height << 12) | width);
4410
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004411 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004412 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004413 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004414 if (intel_crtc->cursor_bo != bo)
4415 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4416 } else
4417 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004418 drm_gem_object_unreference(intel_crtc->cursor_bo);
4419 }
Jesse Barnes80824002009-09-10 15:28:06 -07004420
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004421 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004422
4423 intel_crtc->cursor_addr = addr;
4424 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004425 intel_crtc->cursor_width = width;
4426 intel_crtc->cursor_height = height;
4427
Chris Wilson6b383a72010-09-13 13:54:26 +01004428 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004429
Jesse Barnes79e53942008-11-07 14:24:08 -08004430 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004431fail_unpin:
4432 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004433fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004434 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004435fail:
4436 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004437 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004438}
4439
4440static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4441{
Jesse Barnes79e53942008-11-07 14:24:08 -08004442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004443
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004444 intel_crtc->cursor_x = x;
4445 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004446
Chris Wilson6b383a72010-09-13 13:54:26 +01004447 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08004448
4449 return 0;
4450}
4451
4452/** Sets the color ramps on behalf of RandR */
4453void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4454 u16 blue, int regno)
4455{
4456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4457
4458 intel_crtc->lut_r[regno] = red >> 8;
4459 intel_crtc->lut_g[regno] = green >> 8;
4460 intel_crtc->lut_b[regno] = blue >> 8;
4461}
4462
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004463void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4464 u16 *blue, int regno)
4465{
4466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4467
4468 *red = intel_crtc->lut_r[regno] << 8;
4469 *green = intel_crtc->lut_g[regno] << 8;
4470 *blue = intel_crtc->lut_b[regno] << 8;
4471}
4472
Jesse Barnes79e53942008-11-07 14:24:08 -08004473static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004474 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004475{
James Simmons72034252010-08-03 01:33:19 +01004476 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004478
James Simmons72034252010-08-03 01:33:19 +01004479 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004480 intel_crtc->lut_r[i] = red[i] >> 8;
4481 intel_crtc->lut_g[i] = green[i] >> 8;
4482 intel_crtc->lut_b[i] = blue[i] >> 8;
4483 }
4484
4485 intel_crtc_load_lut(crtc);
4486}
4487
4488/**
4489 * Get a pipe with a simple mode set on it for doing load-based monitor
4490 * detection.
4491 *
4492 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004493 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004494 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004495 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004496 * configured for it. In the future, it could choose to temporarily disable
4497 * some outputs to free up a pipe for its use.
4498 *
4499 * \return crtc, or NULL if no pipes are available.
4500 */
4501
4502/* VESA 640x480x72Hz mode to set on the pipe */
4503static struct drm_display_mode load_detect_mode = {
4504 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4505 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4506};
4507
Eric Anholt21d40d32010-03-25 11:11:14 -07004508struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004509 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004510 struct drm_display_mode *mode,
4511 int *dpms_mode)
4512{
4513 struct intel_crtc *intel_crtc;
4514 struct drm_crtc *possible_crtc;
4515 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004516 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004517 struct drm_crtc *crtc = NULL;
4518 struct drm_device *dev = encoder->dev;
4519 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4520 struct drm_crtc_helper_funcs *crtc_funcs;
4521 int i = -1;
4522
4523 /*
4524 * Algorithm gets a little messy:
4525 * - if the connector already has an assigned crtc, use it (but make
4526 * sure it's on first)
4527 * - try to find the first unused crtc that can drive this connector,
4528 * and use that if we find one
4529 * - if there are no unused crtcs available, try to use the first
4530 * one we found that supports the connector
4531 */
4532
4533 /* See if we already have a CRTC for this connector */
4534 if (encoder->crtc) {
4535 crtc = encoder->crtc;
4536 /* Make sure the crtc and connector are running */
4537 intel_crtc = to_intel_crtc(crtc);
4538 *dpms_mode = intel_crtc->dpms_mode;
4539 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4540 crtc_funcs = crtc->helper_private;
4541 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4542 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4543 }
4544 return crtc;
4545 }
4546
4547 /* Find an unused one (if possible) */
4548 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4549 i++;
4550 if (!(encoder->possible_crtcs & (1 << i)))
4551 continue;
4552 if (!possible_crtc->enabled) {
4553 crtc = possible_crtc;
4554 break;
4555 }
4556 if (!supported_crtc)
4557 supported_crtc = possible_crtc;
4558 }
4559
4560 /*
4561 * If we didn't find an unused CRTC, don't use any.
4562 */
4563 if (!crtc) {
4564 return NULL;
4565 }
4566
4567 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004568 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004569 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004570
4571 intel_crtc = to_intel_crtc(crtc);
4572 *dpms_mode = intel_crtc->dpms_mode;
4573
4574 if (!crtc->enabled) {
4575 if (!mode)
4576 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004577 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004578 } else {
4579 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4580 crtc_funcs = crtc->helper_private;
4581 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4582 }
4583
4584 /* Add this connector to the crtc */
4585 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4586 encoder_funcs->commit(encoder);
4587 }
4588 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004589 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004590
4591 return crtc;
4592}
4593
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004594void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4595 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004596{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004597 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004598 struct drm_device *dev = encoder->dev;
4599 struct drm_crtc *crtc = encoder->crtc;
4600 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4601 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4602
Eric Anholt21d40d32010-03-25 11:11:14 -07004603 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004604 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004605 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004606 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004607 crtc->enabled = drm_helper_crtc_in_use(crtc);
4608 drm_helper_disable_unused_functions(dev);
4609 }
4610
Eric Anholtc751ce42010-03-25 11:48:48 -07004611 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004612 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4613 if (encoder->crtc == crtc)
4614 encoder_funcs->dpms(encoder, dpms_mode);
4615 crtc_funcs->dpms(crtc, dpms_mode);
4616 }
4617}
4618
4619/* Returns the clock of the currently programmed mode of the given pipe. */
4620static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4621{
4622 struct drm_i915_private *dev_priv = dev->dev_private;
4623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4624 int pipe = intel_crtc->pipe;
4625 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4626 u32 fp;
4627 intel_clock_t clock;
4628
4629 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4630 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4631 else
4632 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4633
4634 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004635 if (IS_PINEVIEW(dev)) {
4636 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4637 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004638 } else {
4639 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4640 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4641 }
4642
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004643 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004644 if (IS_PINEVIEW(dev))
4645 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4646 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004647 else
4648 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004649 DPLL_FPA01_P1_POST_DIV_SHIFT);
4650
4651 switch (dpll & DPLL_MODE_MASK) {
4652 case DPLLB_MODE_DAC_SERIAL:
4653 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4654 5 : 10;
4655 break;
4656 case DPLLB_MODE_LVDS:
4657 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4658 7 : 14;
4659 break;
4660 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004661 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004662 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4663 return 0;
4664 }
4665
4666 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004667 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004668 } else {
4669 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4670
4671 if (is_lvds) {
4672 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4673 DPLL_FPA01_P1_POST_DIV_SHIFT);
4674 clock.p2 = 14;
4675
4676 if ((dpll & PLL_REF_INPUT_MASK) ==
4677 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4678 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004679 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004680 } else
Shaohua Li21778322009-02-23 15:19:16 +08004681 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004682 } else {
4683 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4684 clock.p1 = 2;
4685 else {
4686 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4687 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4688 }
4689 if (dpll & PLL_P2_DIVIDE_BY_4)
4690 clock.p2 = 4;
4691 else
4692 clock.p2 = 2;
4693
Shaohua Li21778322009-02-23 15:19:16 +08004694 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004695 }
4696 }
4697
4698 /* XXX: It would be nice to validate the clocks, but we can't reuse
4699 * i830PllIsValid() because it relies on the xf86_config connector
4700 * configuration being accurate, which it isn't necessarily.
4701 */
4702
4703 return clock.dot;
4704}
4705
4706/** Returns the currently programmed mode of the given pipe. */
4707struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4708 struct drm_crtc *crtc)
4709{
4710 struct drm_i915_private *dev_priv = dev->dev_private;
4711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
4713 struct drm_display_mode *mode;
4714 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4715 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4716 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4717 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4718
4719 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4720 if (!mode)
4721 return NULL;
4722
4723 mode->clock = intel_crtc_clock_get(dev, crtc);
4724 mode->hdisplay = (htot & 0xffff) + 1;
4725 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4726 mode->hsync_start = (hsync & 0xffff) + 1;
4727 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4728 mode->vdisplay = (vtot & 0xffff) + 1;
4729 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4730 mode->vsync_start = (vsync & 0xffff) + 1;
4731 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4732
4733 drm_mode_set_name(mode);
4734 drm_mode_set_crtcinfo(mode, 0);
4735
4736 return mode;
4737}
4738
Jesse Barnes652c3932009-08-17 13:31:43 -07004739#define GPU_IDLE_TIMEOUT 500 /* ms */
4740
4741/* When this timer fires, we've been idle for awhile */
4742static void intel_gpu_idle_timer(unsigned long arg)
4743{
4744 struct drm_device *dev = (struct drm_device *)arg;
4745 drm_i915_private_t *dev_priv = dev->dev_private;
4746
Jesse Barnes652c3932009-08-17 13:31:43 -07004747 dev_priv->busy = false;
4748
Eric Anholt01dfba92009-09-06 15:18:53 -07004749 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004750}
4751
Jesse Barnes652c3932009-08-17 13:31:43 -07004752#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4753
4754static void intel_crtc_idle_timer(unsigned long arg)
4755{
4756 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4757 struct drm_crtc *crtc = &intel_crtc->base;
4758 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4759
Jesse Barnes652c3932009-08-17 13:31:43 -07004760 intel_crtc->busy = false;
4761
Eric Anholt01dfba92009-09-06 15:18:53 -07004762 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004763}
4764
Daniel Vetter3dec0092010-08-20 21:40:52 +02004765static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004766{
4767 struct drm_device *dev = crtc->dev;
4768 drm_i915_private_t *dev_priv = dev->dev_private;
4769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4770 int pipe = intel_crtc->pipe;
4771 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4772 int dpll = I915_READ(dpll_reg);
4773
Eric Anholtbad720f2009-10-22 16:11:14 -07004774 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004775 return;
4776
4777 if (!dev_priv->lvds_downclock_avail)
4778 return;
4779
4780 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004781 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004782
4783 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004784 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4785 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004786
4787 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4788 I915_WRITE(dpll_reg, dpll);
4789 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004790 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004791 dpll = I915_READ(dpll_reg);
4792 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004793 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004794
4795 /* ...and lock them again */
4796 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4797 }
4798
4799 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004800 mod_timer(&intel_crtc->idle_timer, jiffies +
4801 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004802}
4803
4804static void intel_decrease_pllclock(struct drm_crtc *crtc)
4805{
4806 struct drm_device *dev = crtc->dev;
4807 drm_i915_private_t *dev_priv = dev->dev_private;
4808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4809 int pipe = intel_crtc->pipe;
4810 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4811 int dpll = I915_READ(dpll_reg);
4812
Eric Anholtbad720f2009-10-22 16:11:14 -07004813 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004814 return;
4815
4816 if (!dev_priv->lvds_downclock_avail)
4817 return;
4818
4819 /*
4820 * Since this is called by a timer, we should never get here in
4821 * the manual case.
4822 */
4823 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004824 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004825
4826 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004827 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4828 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004829
4830 dpll |= DISPLAY_RATE_SELECT_FPA1;
4831 I915_WRITE(dpll_reg, dpll);
4832 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004833 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004834 dpll = I915_READ(dpll_reg);
4835 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004836 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004837
4838 /* ...and lock them again */
4839 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4840 }
4841
4842}
4843
4844/**
4845 * intel_idle_update - adjust clocks for idleness
4846 * @work: work struct
4847 *
4848 * Either the GPU or display (or both) went idle. Check the busy status
4849 * here and adjust the CRTC and GPU clocks as necessary.
4850 */
4851static void intel_idle_update(struct work_struct *work)
4852{
4853 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4854 idle_work);
4855 struct drm_device *dev = dev_priv->dev;
4856 struct drm_crtc *crtc;
4857 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004858 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004859
4860 if (!i915_powersave)
4861 return;
4862
4863 mutex_lock(&dev->struct_mutex);
4864
Jesse Barnes7648fa92010-05-20 14:28:11 -07004865 i915_update_gfx_val(dev_priv);
4866
Jesse Barnes652c3932009-08-17 13:31:43 -07004867 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4868 /* Skip inactive CRTCs */
4869 if (!crtc->fb)
4870 continue;
4871
Li Peng45ac22c2010-06-12 23:38:35 +08004872 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004873 intel_crtc = to_intel_crtc(crtc);
4874 if (!intel_crtc->busy)
4875 intel_decrease_pllclock(crtc);
4876 }
4877
Li Peng45ac22c2010-06-12 23:38:35 +08004878 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4879 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4880 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4881 }
4882
Jesse Barnes652c3932009-08-17 13:31:43 -07004883 mutex_unlock(&dev->struct_mutex);
4884}
4885
4886/**
4887 * intel_mark_busy - mark the GPU and possibly the display busy
4888 * @dev: drm device
4889 * @obj: object we're operating on
4890 *
4891 * Callers can use this function to indicate that the GPU is busy processing
4892 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4893 * buffer), we'll also mark the display as busy, so we know to increase its
4894 * clock frequency.
4895 */
4896void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4897{
4898 drm_i915_private_t *dev_priv = dev->dev_private;
4899 struct drm_crtc *crtc = NULL;
4900 struct intel_framebuffer *intel_fb;
4901 struct intel_crtc *intel_crtc;
4902
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004903 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4904 return;
4905
Li Peng060e6452010-02-10 01:54:24 +08004906 if (!dev_priv->busy) {
4907 if (IS_I945G(dev) || IS_I945GM(dev)) {
4908 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004909
Li Peng060e6452010-02-10 01:54:24 +08004910 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4911 fw_blc_self = I915_READ(FW_BLC_SELF);
4912 fw_blc_self &= ~FW_BLC_SELF_EN;
4913 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4914 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004915 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004916 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004917 mod_timer(&dev_priv->idle_timer, jiffies +
4918 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004919
4920 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4921 if (!crtc->fb)
4922 continue;
4923
4924 intel_crtc = to_intel_crtc(crtc);
4925 intel_fb = to_intel_framebuffer(crtc->fb);
4926 if (intel_fb->obj == obj) {
4927 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004928 if (IS_I945G(dev) || IS_I945GM(dev)) {
4929 u32 fw_blc_self;
4930
4931 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4932 fw_blc_self = I915_READ(FW_BLC_SELF);
4933 fw_blc_self &= ~FW_BLC_SELF_EN;
4934 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4935 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004936 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004937 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004938 intel_crtc->busy = true;
4939 } else {
4940 /* Busy -> busy, put off timer */
4941 mod_timer(&intel_crtc->idle_timer, jiffies +
4942 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4943 }
4944 }
4945 }
4946}
4947
Jesse Barnes79e53942008-11-07 14:24:08 -08004948static void intel_crtc_destroy(struct drm_crtc *crtc)
4949{
4950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004951 struct drm_device *dev = crtc->dev;
4952 struct intel_unpin_work *work;
4953 unsigned long flags;
4954
4955 spin_lock_irqsave(&dev->event_lock, flags);
4956 work = intel_crtc->unpin_work;
4957 intel_crtc->unpin_work = NULL;
4958 spin_unlock_irqrestore(&dev->event_lock, flags);
4959
4960 if (work) {
4961 cancel_work_sync(&work->work);
4962 kfree(work);
4963 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004964
4965 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004966
Jesse Barnes79e53942008-11-07 14:24:08 -08004967 kfree(intel_crtc);
4968}
4969
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004970static void intel_unpin_work_fn(struct work_struct *__work)
4971{
4972 struct intel_unpin_work *work =
4973 container_of(__work, struct intel_unpin_work, work);
4974
4975 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004976 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004977 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004978 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004979 mutex_unlock(&work->dev->struct_mutex);
4980 kfree(work);
4981}
4982
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004983static void do_intel_finish_page_flip(struct drm_device *dev,
4984 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004985{
4986 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4988 struct intel_unpin_work *work;
4989 struct drm_i915_gem_object *obj_priv;
4990 struct drm_pending_vblank_event *e;
4991 struct timeval now;
4992 unsigned long flags;
4993
4994 /* Ignore early vblank irqs */
4995 if (intel_crtc == NULL)
4996 return;
4997
4998 spin_lock_irqsave(&dev->event_lock, flags);
4999 work = intel_crtc->unpin_work;
5000 if (work == NULL || !work->pending) {
5001 spin_unlock_irqrestore(&dev->event_lock, flags);
5002 return;
5003 }
5004
5005 intel_crtc->unpin_work = NULL;
5006 drm_vblank_put(dev, intel_crtc->pipe);
5007
5008 if (work->event) {
5009 e = work->event;
5010 do_gettimeofday(&now);
5011 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5012 e->event.tv_sec = now.tv_sec;
5013 e->event.tv_usec = now.tv_usec;
5014 list_add_tail(&e->base.link,
5015 &e->base.file_priv->event_list);
5016 wake_up_interruptible(&e->base.file_priv->event_wait);
5017 }
5018
5019 spin_unlock_irqrestore(&dev->event_lock, flags);
5020
Chia-I Wudc3f82c2010-10-21 19:35:54 +01005021 obj_priv = to_intel_bo(work->old_fb_obj);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005022 atomic_clear_mask(1 << intel_crtc->plane,
5023 &obj_priv->pending_flip.counter);
5024 if (atomic_read(&obj_priv->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005025 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005026 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005027
5028 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005029}
5030
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005031void intel_finish_page_flip(struct drm_device *dev, int pipe)
5032{
5033 drm_i915_private_t *dev_priv = dev->dev_private;
5034 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5035
5036 do_intel_finish_page_flip(dev, crtc);
5037}
5038
5039void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5040{
5041 drm_i915_private_t *dev_priv = dev->dev_private;
5042 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5043
5044 do_intel_finish_page_flip(dev, crtc);
5045}
5046
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005047void intel_prepare_page_flip(struct drm_device *dev, int plane)
5048{
5049 drm_i915_private_t *dev_priv = dev->dev_private;
5050 struct intel_crtc *intel_crtc =
5051 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5052 unsigned long flags;
5053
5054 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005055 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005056 if ((++intel_crtc->unpin_work->pending) > 1)
5057 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005058 } else {
5059 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5060 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005061 spin_unlock_irqrestore(&dev->event_lock, flags);
5062}
5063
5064static int intel_crtc_page_flip(struct drm_crtc *crtc,
5065 struct drm_framebuffer *fb,
5066 struct drm_pending_vblank_event *event)
5067{
5068 struct drm_device *dev = crtc->dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 struct intel_framebuffer *intel_fb;
5071 struct drm_i915_gem_object *obj_priv;
5072 struct drm_gem_object *obj;
5073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5074 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005075 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005076 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01005077 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005078 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005079
5080 work = kzalloc(sizeof *work, GFP_KERNEL);
5081 if (work == NULL)
5082 return -ENOMEM;
5083
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005084 work->event = event;
5085 work->dev = crtc->dev;
5086 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005087 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005088 INIT_WORK(&work->work, intel_unpin_work_fn);
5089
5090 /* We borrow the event spin lock for protecting unpin_work */
5091 spin_lock_irqsave(&dev->event_lock, flags);
5092 if (intel_crtc->unpin_work) {
5093 spin_unlock_irqrestore(&dev->event_lock, flags);
5094 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005095
5096 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005097 return -EBUSY;
5098 }
5099 intel_crtc->unpin_work = work;
5100 spin_unlock_irqrestore(&dev->event_lock, flags);
5101
5102 intel_fb = to_intel_framebuffer(fb);
5103 obj = intel_fb->obj;
5104
Chris Wilson468f0b42010-05-27 13:18:13 +01005105 mutex_lock(&dev->struct_mutex);
Chris Wilson48b956c2010-09-14 12:50:34 +01005106 ret = intel_pin_and_fence_fb_obj(dev, obj, true);
Chris Wilson96b099f2010-06-07 14:03:04 +01005107 if (ret)
5108 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005109
Jesse Barnes75dfca82010-02-10 15:09:44 -08005110 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005111 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005112 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005113
5114 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005115
5116 ret = drm_vblank_get(dev, intel_crtc->pipe);
5117 if (ret)
5118 goto cleanup_objs;
5119
Chia-I Wudc3f82c2010-10-21 19:35:54 +01005120 /* Block clients from rendering to the new back buffer until
5121 * the flip occurs and the object is no longer visible.
5122 */
5123 atomic_add(1 << intel_crtc->plane,
5124 &to_intel_bo(work->old_fb_obj)->pending_flip);
5125
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005126 work->pending_flip_obj = obj;
Chia-I Wudc3f82c2010-10-21 19:35:54 +01005127 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005128
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005129 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5130 u32 flip_mask;
5131
5132 /* Can't queue multiple flips, so wait for the previous
5133 * one to finish before executing the next.
5134 */
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005135 BEGIN_LP_RING(2);
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005136 if (intel_crtc->plane)
5137 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5138 else
5139 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5140 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5141 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005142 ADVANCE_LP_RING();
5143 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005144
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005145 work->enable_stall_check = true;
5146
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005147 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005148 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005149
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005150 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005151 switch(INTEL_INFO(dev)->gen) {
5152 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005153 OUT_RING(MI_DISPLAY_FLIP |
5154 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5155 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005156 OUT_RING(obj_priv->gtt_offset + offset);
5157 OUT_RING(MI_NOOP);
5158 break;
5159
5160 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005161 OUT_RING(MI_DISPLAY_FLIP_I915 |
5162 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5163 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005164 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005165 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005166 break;
5167
5168 case 4:
5169 case 5:
5170 /* i965+ uses the linear or tiled offsets from the
5171 * Display Registers (which do not change across a page-flip)
5172 * so we need only reprogram the base address.
5173 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005174 OUT_RING(MI_DISPLAY_FLIP |
5175 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5176 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005177 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5178
5179 /* XXX Enabling the panel-fitter across page-flip is so far
5180 * untested on non-native modes, so ignore it for now.
5181 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5182 */
5183 pf = 0;
5184 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5185 OUT_RING(pf | pipesrc);
5186 break;
5187
5188 case 6:
5189 OUT_RING(MI_DISPLAY_FLIP |
5190 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5191 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5192 OUT_RING(obj_priv->gtt_offset);
5193
5194 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5195 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5196 OUT_RING(pf | pipesrc);
5197 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005198 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005199 ADVANCE_LP_RING();
5200
5201 mutex_unlock(&dev->struct_mutex);
5202
Jesse Barnese5510fa2010-07-01 16:48:37 -07005203 trace_i915_flip_request(intel_crtc->plane, obj);
5204
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005205 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005206
5207cleanup_objs:
5208 drm_gem_object_unreference(work->old_fb_obj);
5209 drm_gem_object_unreference(obj);
5210cleanup_work:
5211 mutex_unlock(&dev->struct_mutex);
5212
5213 spin_lock_irqsave(&dev->event_lock, flags);
5214 intel_crtc->unpin_work = NULL;
5215 spin_unlock_irqrestore(&dev->event_lock, flags);
5216
5217 kfree(work);
5218
5219 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005220}
5221
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005222static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005223 .dpms = intel_crtc_dpms,
5224 .mode_fixup = intel_crtc_mode_fixup,
5225 .mode_set = intel_crtc_mode_set,
5226 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005227 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005228 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01005229 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08005230};
5231
5232static const struct drm_crtc_funcs intel_crtc_funcs = {
5233 .cursor_set = intel_crtc_cursor_set,
5234 .cursor_move = intel_crtc_cursor_move,
5235 .gamma_set = intel_crtc_gamma_set,
5236 .set_config = drm_crtc_helper_set_config,
5237 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005238 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005239};
5240
5241
Hannes Ederb358d0a2008-12-18 21:18:47 +01005242static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005243{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005244 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005245 struct intel_crtc *intel_crtc;
5246 int i;
5247
5248 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5249 if (intel_crtc == NULL)
5250 return;
5251
5252 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5253
5254 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08005255 for (i = 0; i < 256; i++) {
5256 intel_crtc->lut_r[i] = i;
5257 intel_crtc->lut_g[i] = i;
5258 intel_crtc->lut_b[i] = i;
5259 }
5260
Jesse Barnes80824002009-09-10 15:28:06 -07005261 /* Swap pipes & planes for FBC on pre-965 */
5262 intel_crtc->pipe = pipe;
5263 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01005264 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005265 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01005266 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005267 }
5268
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005269 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5270 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5271 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5272 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5273
Jesse Barnes79e53942008-11-07 14:24:08 -08005274 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005275 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01005276 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005277
5278 if (HAS_PCH_SPLIT(dev)) {
5279 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5280 intel_helper_funcs.commit = ironlake_crtc_commit;
5281 } else {
5282 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5283 intel_helper_funcs.commit = i9xx_crtc_commit;
5284 }
5285
Jesse Barnes79e53942008-11-07 14:24:08 -08005286 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5287
Jesse Barnes652c3932009-08-17 13:31:43 -07005288 intel_crtc->busy = false;
5289
5290 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5291 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005292}
5293
Carl Worth08d7b3d2009-04-29 14:43:54 -07005294int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5295 struct drm_file *file_priv)
5296{
5297 drm_i915_private_t *dev_priv = dev->dev_private;
5298 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005299 struct drm_mode_object *drmmode_obj;
5300 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005301
5302 if (!dev_priv) {
5303 DRM_ERROR("called with no initialization\n");
5304 return -EINVAL;
5305 }
5306
Daniel Vetterc05422d2009-08-11 16:05:30 +02005307 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5308 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005309
Daniel Vetterc05422d2009-08-11 16:05:30 +02005310 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005311 DRM_ERROR("no such CRTC id\n");
5312 return -EINVAL;
5313 }
5314
Daniel Vetterc05422d2009-08-11 16:05:30 +02005315 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5316 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005317
Daniel Vetterc05422d2009-08-11 16:05:30 +02005318 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005319}
5320
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005321static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005322{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005323 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005324 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005325 int entry = 0;
5326
Chris Wilson4ef69c72010-09-09 15:14:28 +01005327 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5328 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005329 index_mask |= (1 << entry);
5330 entry++;
5331 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005332
Jesse Barnes79e53942008-11-07 14:24:08 -08005333 return index_mask;
5334}
5335
Jesse Barnes79e53942008-11-07 14:24:08 -08005336static void intel_setup_outputs(struct drm_device *dev)
5337{
Eric Anholt725e30a2009-01-22 13:01:02 -08005338 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005339 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005340 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00005341 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005342
Zhenyu Wang541998a2009-06-05 15:38:44 +08005343 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00005344 has_lvds = intel_lvds_init(dev);
5345 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
5346 /* disable the panel fitter on everything but LVDS */
5347 I915_WRITE(PFIT_CONTROL, 0);
5348 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005349
Eric Anholtbad720f2009-10-22 16:11:14 -07005350 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005351 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005352
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005353 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5354 intel_dp_init(dev, DP_A);
5355
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005356 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5357 intel_dp_init(dev, PCH_DP_D);
5358 }
5359
5360 intel_crt_init(dev);
5361
5362 if (HAS_PCH_SPLIT(dev)) {
5363 int found;
5364
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005365 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005366 /* PCH SDVOB multiplex with HDMIB */
5367 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005368 if (!found)
5369 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005370 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5371 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005372 }
5373
5374 if (I915_READ(HDMIC) & PORT_DETECTED)
5375 intel_hdmi_init(dev, HDMIC);
5376
5377 if (I915_READ(HDMID) & PORT_DETECTED)
5378 intel_hdmi_init(dev, HDMID);
5379
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005380 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5381 intel_dp_init(dev, PCH_DP_C);
5382
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005383 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005384 intel_dp_init(dev, PCH_DP_D);
5385
Zhenyu Wang103a1962009-11-27 11:44:36 +08005386 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005387 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005388
Eric Anholt725e30a2009-01-22 13:01:02 -08005389 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005390 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005391 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005392 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5393 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005394 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005395 }
Ma Ling27185ae2009-08-24 13:50:23 +08005396
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005397 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5398 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005399 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005400 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005401 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005402
5403 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005404
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005405 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5406 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005407 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005408 }
Ma Ling27185ae2009-08-24 13:50:23 +08005409
5410 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5411
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005412 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5413 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005414 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005415 }
5416 if (SUPPORTS_INTEGRATED_DP(dev)) {
5417 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005418 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005419 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005420 }
Ma Ling27185ae2009-08-24 13:50:23 +08005421
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005422 if (SUPPORTS_INTEGRATED_DP(dev) &&
5423 (I915_READ(DP_D) & DP_DETECTED)) {
5424 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005425 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005426 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005427 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005428 intel_dvo_init(dev);
5429
Zhenyu Wang103a1962009-11-27 11:44:36 +08005430 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005431 intel_tv_init(dev);
5432
Chris Wilson4ef69c72010-09-09 15:14:28 +01005433 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5434 encoder->base.possible_crtcs = encoder->crtc_mask;
5435 encoder->base.possible_clones =
5436 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005437 }
5438}
5439
5440static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5441{
5442 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005443
5444 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005445 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005446
5447 kfree(intel_fb);
5448}
5449
5450static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5451 struct drm_file *file_priv,
5452 unsigned int *handle)
5453{
5454 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5455 struct drm_gem_object *object = intel_fb->obj;
5456
5457 return drm_gem_handle_create(file_priv, object, handle);
5458}
5459
5460static const struct drm_framebuffer_funcs intel_fb_funcs = {
5461 .destroy = intel_user_framebuffer_destroy,
5462 .create_handle = intel_user_framebuffer_create_handle,
5463};
5464
Dave Airlie38651672010-03-30 05:34:13 +00005465int intel_framebuffer_init(struct drm_device *dev,
5466 struct intel_framebuffer *intel_fb,
5467 struct drm_mode_fb_cmd *mode_cmd,
5468 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005469{
Chris Wilson57cd6502010-08-08 12:34:44 +01005470 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005471 int ret;
5472
Chris Wilson57cd6502010-08-08 12:34:44 +01005473 if (obj_priv->tiling_mode == I915_TILING_Y)
5474 return -EINVAL;
5475
5476 if (mode_cmd->pitch & 63)
5477 return -EINVAL;
5478
5479 switch (mode_cmd->bpp) {
5480 case 8:
5481 case 16:
5482 case 24:
5483 case 32:
5484 break;
5485 default:
5486 return -EINVAL;
5487 }
5488
Jesse Barnes79e53942008-11-07 14:24:08 -08005489 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5490 if (ret) {
5491 DRM_ERROR("framebuffer init failed %d\n", ret);
5492 return ret;
5493 }
5494
5495 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005496 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005497 return 0;
5498}
5499
Jesse Barnes79e53942008-11-07 14:24:08 -08005500static struct drm_framebuffer *
5501intel_user_framebuffer_create(struct drm_device *dev,
5502 struct drm_file *filp,
5503 struct drm_mode_fb_cmd *mode_cmd)
5504{
5505 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005506 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005507 int ret;
5508
5509 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5510 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005511 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005512
Dave Airlie38651672010-03-30 05:34:13 +00005513 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5514 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005515 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005516
5517 ret = intel_framebuffer_init(dev, intel_fb,
5518 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005519 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005520 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005521 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005522 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005523 }
5524
Dave Airlie38651672010-03-30 05:34:13 +00005525 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005526}
5527
Jesse Barnes79e53942008-11-07 14:24:08 -08005528static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005529 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005530 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005531};
5532
Chris Wilson9ea8d052010-01-04 18:57:56 +00005533static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005534intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005535{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005536 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005537 int ret;
5538
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005539 ctx = i915_gem_alloc_object(dev, 4096);
5540 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005541 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5542 return NULL;
5543 }
5544
5545 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005546 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005547 if (ret) {
5548 DRM_ERROR("failed to pin power context: %d\n", ret);
5549 goto err_unref;
5550 }
5551
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005552 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005553 if (ret) {
5554 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5555 goto err_unpin;
5556 }
5557 mutex_unlock(&dev->struct_mutex);
5558
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005559 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005560
5561err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005562 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005563err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005564 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005565 mutex_unlock(&dev->struct_mutex);
5566 return NULL;
5567}
5568
Jesse Barnes7648fa92010-05-20 14:28:11 -07005569bool ironlake_set_drps(struct drm_device *dev, u8 val)
5570{
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572 u16 rgvswctl;
5573
5574 rgvswctl = I915_READ16(MEMSWCTL);
5575 if (rgvswctl & MEMCTL_CMD_STS) {
5576 DRM_DEBUG("gpu busy, RCS change rejected\n");
5577 return false; /* still busy with another command */
5578 }
5579
5580 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5581 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5582 I915_WRITE16(MEMSWCTL, rgvswctl);
5583 POSTING_READ16(MEMSWCTL);
5584
5585 rgvswctl |= MEMCTL_CMD_STS;
5586 I915_WRITE16(MEMSWCTL, rgvswctl);
5587
5588 return true;
5589}
5590
Jesse Barnesf97108d2010-01-29 11:27:07 -08005591void ironlake_enable_drps(struct drm_device *dev)
5592{
5593 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005594 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005595 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005596
Jesse Barnesea056c12010-09-10 10:02:13 -07005597 /* Enable temp reporting */
5598 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5599 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5600
Jesse Barnesf97108d2010-01-29 11:27:07 -08005601 /* 100ms RC evaluation intervals */
5602 I915_WRITE(RCUPEI, 100000);
5603 I915_WRITE(RCDNEI, 100000);
5604
5605 /* Set max/min thresholds to 90ms and 80ms respectively */
5606 I915_WRITE(RCBMAXAVG, 90000);
5607 I915_WRITE(RCBMINAVG, 80000);
5608
5609 I915_WRITE(MEMIHYST, 1);
5610
5611 /* Set up min, max, and cur for interrupt handling */
5612 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5613 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5614 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5615 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005616
Jesse Barnesf97108d2010-01-29 11:27:07 -08005617 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5618 PXVFREQ_PX_SHIFT;
5619
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07005620 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005621 dev_priv->fstart = fstart;
5622
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07005623 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005624 dev_priv->min_delay = fmin;
5625 dev_priv->cur_delay = fstart;
5626
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07005627 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5628 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07005629
Jesse Barnesf97108d2010-01-29 11:27:07 -08005630 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5631
5632 /*
5633 * Interrupts will be enabled in ironlake_irq_postinstall
5634 */
5635
5636 I915_WRITE(VIDSTART, vstart);
5637 POSTING_READ(VIDSTART);
5638
5639 rgvmodectl |= MEMMODE_SWMODE_EN;
5640 I915_WRITE(MEMMODECTL, rgvmodectl);
5641
Chris Wilson481b6af2010-08-23 17:43:35 +01005642 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005643 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005644 msleep(1);
5645
Jesse Barnes7648fa92010-05-20 14:28:11 -07005646 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005647
Jesse Barnes7648fa92010-05-20 14:28:11 -07005648 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5649 I915_READ(0x112e0);
5650 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5651 dev_priv->last_count2 = I915_READ(0x112f4);
5652 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005653}
5654
5655void ironlake_disable_drps(struct drm_device *dev)
5656{
5657 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005658 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005659
5660 /* Ack interrupts, disable EFC interrupt */
5661 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5662 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5663 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5664 I915_WRITE(DEIIR, DE_PCU_EVENT);
5665 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5666
5667 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005668 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005669 msleep(1);
5670 rgvswctl |= MEMCTL_CMD_STS;
5671 I915_WRITE(MEMSWCTL, rgvswctl);
5672 msleep(1);
5673
5674}
5675
Jesse Barnes7648fa92010-05-20 14:28:11 -07005676static unsigned long intel_pxfreq(u32 vidfreq)
5677{
5678 unsigned long freq;
5679 int div = (vidfreq & 0x3f0000) >> 16;
5680 int post = (vidfreq & 0x3000) >> 12;
5681 int pre = (vidfreq & 0x7);
5682
5683 if (!pre)
5684 return 0;
5685
5686 freq = ((div * 133333) / ((1<<post) * pre));
5687
5688 return freq;
5689}
5690
5691void intel_init_emon(struct drm_device *dev)
5692{
5693 struct drm_i915_private *dev_priv = dev->dev_private;
5694 u32 lcfuse;
5695 u8 pxw[16];
5696 int i;
5697
5698 /* Disable to program */
5699 I915_WRITE(ECR, 0);
5700 POSTING_READ(ECR);
5701
5702 /* Program energy weights for various events */
5703 I915_WRITE(SDEW, 0x15040d00);
5704 I915_WRITE(CSIEW0, 0x007f0000);
5705 I915_WRITE(CSIEW1, 0x1e220004);
5706 I915_WRITE(CSIEW2, 0x04000004);
5707
5708 for (i = 0; i < 5; i++)
5709 I915_WRITE(PEW + (i * 4), 0);
5710 for (i = 0; i < 3; i++)
5711 I915_WRITE(DEW + (i * 4), 0);
5712
5713 /* Program P-state weights to account for frequency power adjustment */
5714 for (i = 0; i < 16; i++) {
5715 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5716 unsigned long freq = intel_pxfreq(pxvidfreq);
5717 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5718 PXVFREQ_PX_SHIFT;
5719 unsigned long val;
5720
5721 val = vid * vid;
5722 val *= (freq / 1000);
5723 val *= 255;
5724 val /= (127*127*900);
5725 if (val > 0xff)
5726 DRM_ERROR("bad pxval: %ld\n", val);
5727 pxw[i] = val;
5728 }
5729 /* Render standby states get 0 weight */
5730 pxw[14] = 0;
5731 pxw[15] = 0;
5732
5733 for (i = 0; i < 4; i++) {
5734 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5735 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5736 I915_WRITE(PXW + (i * 4), val);
5737 }
5738
5739 /* Adjust magic regs to magic values (more experimental results) */
5740 I915_WRITE(OGW0, 0);
5741 I915_WRITE(OGW1, 0);
5742 I915_WRITE(EG0, 0x00007f00);
5743 I915_WRITE(EG1, 0x0000000e);
5744 I915_WRITE(EG2, 0x000e0000);
5745 I915_WRITE(EG3, 0x68000300);
5746 I915_WRITE(EG4, 0x42000000);
5747 I915_WRITE(EG5, 0x00140031);
5748 I915_WRITE(EG6, 0);
5749 I915_WRITE(EG7, 0);
5750
5751 for (i = 0; i < 8; i++)
5752 I915_WRITE(PXWL + (i * 4), 0);
5753
5754 /* Enable PMON + select events */
5755 I915_WRITE(ECR, 0x80000019);
5756
5757 lcfuse = I915_READ(LCFUSE02);
5758
5759 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5760}
5761
Jesse Barnes652c3932009-08-17 13:31:43 -07005762void intel_init_clock_gating(struct drm_device *dev)
5763{
5764 struct drm_i915_private *dev_priv = dev->dev_private;
5765
5766 /*
5767 * Disable clock gating reported to work incorrectly according to the
5768 * specs, but enable as much else as we can.
5769 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005770 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005771 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5772
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005773 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005774 /* Required for FBC */
5775 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5776 /* Required for CxSR */
5777 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5778
5779 I915_WRITE(PCH_3DCGDIS0,
5780 MARIUNIT_CLOCK_GATE_DISABLE |
5781 SVSMUNIT_CLOCK_GATE_DISABLE);
5782 }
5783
5784 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005785
5786 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07005787 * On Ibex Peak and Cougar Point, we need to disable clock
5788 * gating for the panel power sequencer or it will fail to
5789 * start up when no ports are active.
5790 */
5791 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5792
5793 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005794 * According to the spec the following bits should be set in
5795 * order to enable memory self-refresh
5796 * The bit 22/21 of 0x42004
5797 * The bit 5 of 0x42020
5798 * The bit 15 of 0x45000
5799 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005800 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005801 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5802 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5803 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5804 I915_WRITE(ILK_DSPCLK_GATE,
5805 (I915_READ(ILK_DSPCLK_GATE) |
5806 ILK_DPARB_CLK_GATE));
5807 I915_WRITE(DISP_ARB_CTL,
5808 (I915_READ(DISP_ARB_CTL) |
5809 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005810 I915_WRITE(WM3_LP_ILK, 0);
5811 I915_WRITE(WM2_LP_ILK, 0);
5812 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005813 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005814 /*
5815 * Based on the document from hardware guys the following bits
5816 * should be set unconditionally in order to enable FBC.
5817 * The bit 22 of 0x42000
5818 * The bit 22 of 0x42004
5819 * The bit 7,8,9 of 0x42020.
5820 */
5821 if (IS_IRONLAKE_M(dev)) {
5822 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5823 I915_READ(ILK_DISPLAY_CHICKEN1) |
5824 ILK_FBCQ_DIS);
5825 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5826 I915_READ(ILK_DISPLAY_CHICKEN2) |
5827 ILK_DPARB_GATE);
5828 I915_WRITE(ILK_DSPCLK_GATE,
5829 I915_READ(ILK_DSPCLK_GATE) |
5830 ILK_DPFC_DIS1 |
5831 ILK_DPFC_DIS2 |
5832 ILK_CLK_FBC);
5833 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005834 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005835 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005836 uint32_t dspclk_gate;
5837 I915_WRITE(RENCLK_GATE_D1, 0);
5838 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5839 GS_UNIT_CLOCK_GATE_DISABLE |
5840 CL_UNIT_CLOCK_GATE_DISABLE);
5841 I915_WRITE(RAMCLK_GATE_D, 0);
5842 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5843 OVRUNIT_CLOCK_GATE_DISABLE |
5844 OVCUNIT_CLOCK_GATE_DISABLE;
5845 if (IS_GM45(dev))
5846 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5847 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005848 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005849 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5850 I915_WRITE(RENCLK_GATE_D2, 0);
5851 I915_WRITE(DSPCLK_GATE_D, 0);
5852 I915_WRITE(RAMCLK_GATE_D, 0);
5853 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005854 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005855 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5856 I965_RCC_CLOCK_GATE_DISABLE |
5857 I965_RCPB_CLOCK_GATE_DISABLE |
5858 I965_ISC_CLOCK_GATE_DISABLE |
5859 I965_FBC_CLOCK_GATE_DISABLE);
5860 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005861 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005862 u32 dstate = I915_READ(D_STATE);
5863
5864 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5865 DSTATE_DOT_CLOCK_GATING;
5866 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005867 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005868 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5869 } else if (IS_I830(dev)) {
5870 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5871 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005872
5873 /*
5874 * GPU can automatically power down the render unit if given a page
5875 * to save state.
5876 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005877 if (IS_IRONLAKE_M(dev)) {
5878 if (dev_priv->renderctx == NULL)
5879 dev_priv->renderctx = intel_alloc_context_page(dev);
5880 if (dev_priv->renderctx) {
5881 struct drm_i915_gem_object *obj_priv;
5882 obj_priv = to_intel_bo(dev_priv->renderctx);
5883 if (obj_priv) {
5884 BEGIN_LP_RING(4);
5885 OUT_RING(MI_SET_CONTEXT);
5886 OUT_RING(obj_priv->gtt_offset |
5887 MI_MM_SPACE_GTT |
5888 MI_SAVE_EXT_STATE_EN |
5889 MI_RESTORE_EXT_STATE_EN |
5890 MI_RESTORE_INHIBIT);
5891 OUT_RING(MI_NOOP);
5892 OUT_RING(MI_FLUSH);
5893 ADVANCE_LP_RING();
5894 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005895 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005896 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005897 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005898 }
5899
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005900 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005901 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005902
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005903 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005904 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005905 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005906 struct drm_gem_object *pwrctx;
5907
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005908 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005909 if (pwrctx) {
5910 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005911 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005912 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005913 }
5914
Chris Wilson9ea8d052010-01-04 18:57:56 +00005915 if (obj_priv) {
5916 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5917 I915_WRITE(MCHBAR_RENDER_STANDBY,
5918 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5919 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005920 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005921}
5922
Jesse Barnese70236a2009-09-21 10:42:27 -07005923/* Set up chip specific display functions */
5924static void intel_init_display(struct drm_device *dev)
5925{
5926 struct drm_i915_private *dev_priv = dev->dev_private;
5927
5928 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005929 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005930 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005931 else
5932 dev_priv->display.dpms = i9xx_crtc_dpms;
5933
Adam Jacksonee5382a2010-04-23 11:17:39 -04005934 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005935 if (IS_IRONLAKE_M(dev)) {
5936 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5937 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5938 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5939 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005940 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5941 dev_priv->display.enable_fbc = g4x_enable_fbc;
5942 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005943 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005944 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5945 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5946 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5947 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005948 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005949 }
5950
5951 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005952 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005953 dev_priv->display.get_display_clock_speed =
5954 i945_get_display_clock_speed;
5955 else if (IS_I915G(dev))
5956 dev_priv->display.get_display_clock_speed =
5957 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005958 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005959 dev_priv->display.get_display_clock_speed =
5960 i9xx_misc_get_display_clock_speed;
5961 else if (IS_I915GM(dev))
5962 dev_priv->display.get_display_clock_speed =
5963 i915gm_get_display_clock_speed;
5964 else if (IS_I865G(dev))
5965 dev_priv->display.get_display_clock_speed =
5966 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005967 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005968 dev_priv->display.get_display_clock_speed =
5969 i855_get_display_clock_speed;
5970 else /* 852, 830 */
5971 dev_priv->display.get_display_clock_speed =
5972 i830_get_display_clock_speed;
5973
5974 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005975 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005976 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005977 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5978 dev_priv->display.update_wm = ironlake_update_wm;
5979 else {
5980 DRM_DEBUG_KMS("Failed to get proper latency. "
5981 "Disable CxSR\n");
5982 dev_priv->display.update_wm = NULL;
5983 }
5984 } else
5985 dev_priv->display.update_wm = NULL;
5986 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005987 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005988 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005989 dev_priv->fsb_freq,
5990 dev_priv->mem_freq)) {
5991 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005992 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005993 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005994 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005995 dev_priv->fsb_freq, dev_priv->mem_freq);
5996 /* Disable CxSR and never update its watermark again */
5997 pineview_disable_cxsr(dev);
5998 dev_priv->display.update_wm = NULL;
5999 } else
6000 dev_priv->display.update_wm = pineview_update_wm;
6001 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006002 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006003 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006004 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006005 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07006006 dev_priv->display.update_wm = i9xx_update_wm;
6007 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006008 } else if (IS_I85X(dev)) {
6009 dev_priv->display.update_wm = i9xx_update_wm;
6010 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006011 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04006012 dev_priv->display.update_wm = i830_update_wm;
6013 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006014 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6015 else
6016 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006017 }
6018}
6019
Jesse Barnesb690e962010-07-19 13:53:12 -07006020/*
6021 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6022 * resume, or other times. This quirk makes sure that's the case for
6023 * affected systems.
6024 */
6025static void quirk_pipea_force (struct drm_device *dev)
6026{
6027 struct drm_i915_private *dev_priv = dev->dev_private;
6028
6029 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6030 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6031}
6032
6033struct intel_quirk {
6034 int device;
6035 int subsystem_vendor;
6036 int subsystem_device;
6037 void (*hook)(struct drm_device *dev);
6038};
6039
6040struct intel_quirk intel_quirks[] = {
6041 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6042 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6043 /* HP Mini needs pipe A force quirk (LP: #322104) */
6044 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6045
6046 /* Thinkpad R31 needs pipe A force quirk */
6047 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6048 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6049 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6050
6051 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6052 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6053 /* ThinkPad X40 needs pipe A force quirk */
6054
6055 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6056 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6057
6058 /* 855 & before need to leave pipe A & dpll A up */
6059 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6060 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6061};
6062
6063static void intel_init_quirks(struct drm_device *dev)
6064{
6065 struct pci_dev *d = dev->pdev;
6066 int i;
6067
6068 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6069 struct intel_quirk *q = &intel_quirks[i];
6070
6071 if (d->device == q->device &&
6072 (d->subsystem_vendor == q->subsystem_vendor ||
6073 q->subsystem_vendor == PCI_ANY_ID) &&
6074 (d->subsystem_device == q->subsystem_device ||
6075 q->subsystem_device == PCI_ANY_ID))
6076 q->hook(dev);
6077 }
6078}
6079
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006080/* Disable the VGA plane that we never use */
6081static void i915_disable_vga(struct drm_device *dev)
6082{
6083 struct drm_i915_private *dev_priv = dev->dev_private;
6084 u8 sr1;
6085 u32 vga_reg;
6086
6087 if (HAS_PCH_SPLIT(dev))
6088 vga_reg = CPU_VGACNTRL;
6089 else
6090 vga_reg = VGACNTRL;
6091
6092 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6093 outb(1, VGA_SR_INDEX);
6094 sr1 = inb(VGA_SR_DATA);
6095 outb(sr1 | 1<<5, VGA_SR_DATA);
6096 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6097 udelay(300);
6098
6099 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6100 POSTING_READ(vga_reg);
6101}
6102
Jesse Barnes79e53942008-11-07 14:24:08 -08006103void intel_modeset_init(struct drm_device *dev)
6104{
Jesse Barnes652c3932009-08-17 13:31:43 -07006105 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006106 int i;
6107
6108 drm_mode_config_init(dev);
6109
6110 dev->mode_config.min_width = 0;
6111 dev->mode_config.min_height = 0;
6112
6113 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6114
Jesse Barnesb690e962010-07-19 13:53:12 -07006115 intel_init_quirks(dev);
6116
Jesse Barnese70236a2009-09-21 10:42:27 -07006117 intel_init_display(dev);
6118
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006119 if (IS_GEN2(dev)) {
6120 dev->mode_config.max_width = 2048;
6121 dev->mode_config.max_height = 2048;
6122 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006123 dev->mode_config.max_width = 4096;
6124 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006125 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006126 dev->mode_config.max_width = 8192;
6127 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006128 }
6129
6130 /* set memory base */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006131 if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006132 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006133 else
6134 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08006135
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006136 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006137 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006138 else
Dave Airliea3524f12010-06-06 18:59:41 +10006139 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006140 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006141 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006142
Dave Airliea3524f12010-06-06 18:59:41 +10006143 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006144 intel_crtc_init(dev, i);
6145 }
6146
6147 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006148
6149 intel_init_clock_gating(dev);
6150
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006151 /* Just disable it once at startup */
6152 i915_disable_vga(dev);
6153
Jesse Barnes7648fa92010-05-20 14:28:11 -07006154 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006155 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006156 intel_init_emon(dev);
6157 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006158
Jesse Barnes652c3932009-08-17 13:31:43 -07006159 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6160 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6161 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006162
6163 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006164}
6165
6166void intel_modeset_cleanup(struct drm_device *dev)
6167{
Jesse Barnes652c3932009-08-17 13:31:43 -07006168 struct drm_i915_private *dev_priv = dev->dev_private;
6169 struct drm_crtc *crtc;
6170 struct intel_crtc *intel_crtc;
6171
Keith Packardf87ea762010-10-03 19:36:26 -07006172 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006173 mutex_lock(&dev->struct_mutex);
6174
Jesse Barnes723bfd72010-10-07 16:01:13 -07006175 intel_unregister_dsm_handler();
6176
6177
Jesse Barnes652c3932009-08-17 13:31:43 -07006178 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6179 /* Skip inactive CRTCs */
6180 if (!crtc->fb)
6181 continue;
6182
6183 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006184 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006185 }
6186
Jesse Barnese70236a2009-09-21 10:42:27 -07006187 if (dev_priv->display.disable_fbc)
6188 dev_priv->display.disable_fbc(dev);
6189
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006190 if (dev_priv->renderctx) {
6191 struct drm_i915_gem_object *obj_priv;
6192
6193 obj_priv = to_intel_bo(dev_priv->renderctx);
6194 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6195 I915_READ(CCID);
6196 i915_gem_object_unpin(dev_priv->renderctx);
6197 drm_gem_object_unreference(dev_priv->renderctx);
6198 }
6199
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006200 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006201 struct drm_i915_gem_object *obj_priv;
6202
Daniel Vetter23010e42010-03-08 13:35:02 +01006203 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006204 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6205 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006206 i915_gem_object_unpin(dev_priv->pwrctx);
6207 drm_gem_object_unreference(dev_priv->pwrctx);
6208 }
6209
Jesse Barnesf97108d2010-01-29 11:27:07 -08006210 if (IS_IRONLAKE_M(dev))
6211 ironlake_disable_drps(dev);
6212
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006213 mutex_unlock(&dev->struct_mutex);
6214
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006215 /* Disable the irq before mode object teardown, for the irq might
6216 * enqueue unpin/hotplug work. */
6217 drm_irq_uninstall(dev);
6218 cancel_work_sync(&dev_priv->hotplug_work);
6219
Daniel Vetter3dec0092010-08-20 21:40:52 +02006220 /* Shut off idle work before the crtcs get freed. */
6221 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6222 intel_crtc = to_intel_crtc(crtc);
6223 del_timer_sync(&intel_crtc->idle_timer);
6224 }
6225 del_timer_sync(&dev_priv->idle_timer);
6226 cancel_work_sync(&dev_priv->idle_work);
6227
Jesse Barnes79e53942008-11-07 14:24:08 -08006228 drm_mode_config_cleanup(dev);
6229}
6230
Dave Airlie28d52042009-09-21 14:33:58 +10006231/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006232 * Return which encoder is currently attached for connector.
6233 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006234struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006235{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006236 return &intel_attached_encoder(connector)->base;
6237}
Jesse Barnes79e53942008-11-07 14:24:08 -08006238
Chris Wilsondf0e9242010-09-09 16:20:55 +01006239void intel_connector_attach_encoder(struct intel_connector *connector,
6240 struct intel_encoder *encoder)
6241{
6242 connector->encoder = encoder;
6243 drm_mode_connector_attach_encoder(&connector->base,
6244 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006245}
Dave Airlie28d52042009-09-21 14:33:58 +10006246
6247/*
6248 * set vga decode state - true == enable VGA decode
6249 */
6250int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6251{
6252 struct drm_i915_private *dev_priv = dev->dev_private;
6253 u16 gmch_ctrl;
6254
6255 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6256 if (state)
6257 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6258 else
6259 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6260 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6261 return 0;
6262}