blob: 507a6f69426f943163b37555faa67fe35fc079c5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080052#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Kristian Høgsberg112b7152009-01-04 16:55:33 -050054static struct drm_driver driver;
55
Chris Wilson0673ad42016-06-24 14:00:22 +010056static unsigned int i915_load_fail_count;
57
58bool __i915_inject_load_failure(const char *func, int line)
59{
60 if (i915_load_fail_count >= i915.inject_load_failure)
61 return false;
62
63 if (++i915_load_fail_count == i915.inject_load_failure) {
64 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
65 i915.inject_load_failure, func, line);
66 return true;
67 }
68
69 return false;
70}
71
72#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
73#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
74 "providing the dmesg log by booting with drm.debug=0xf"
75
76void
77__i915_printk(struct drm_i915_private *dev_priv, const char *level,
78 const char *fmt, ...)
79{
80 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030081 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010082 bool is_error = level[1] <= KERN_ERR[1];
83 bool is_debug = level[1] == KERN_DEBUG[1];
84 struct va_format vaf;
85 va_list args;
86
87 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
88 return;
89
90 va_start(args, fmt);
91
92 vaf.fmt = fmt;
93 vaf.va = &args;
94
David Weinehallc49d13e2016-08-22 13:32:42 +030095 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010096 __builtin_return_address(0), &vaf);
97
98 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030099 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100100 shown_bug_once = true;
101 }
102
103 va_end(args);
104}
105
106static bool i915_error_injected(struct drm_i915_private *dev_priv)
107{
108 return i915.inject_load_failure &&
109 i915_load_fail_count == i915.inject_load_failure;
110}
111
112#define i915_load_error(dev_priv, fmt, ...) \
113 __i915_printk(dev_priv, \
114 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
115 fmt, ##__VA_ARGS__)
116
117
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100118static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100119{
120 enum intel_pch ret = PCH_NOP;
121
122 /*
123 * In a virtualized passthrough environment we can be in a
124 * setup where the ISA bridge is not able to be passed through.
125 * In this case, a south bridge can be emulated and we have to
126 * make an educated guess as to which PCH is really there.
127 */
128
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100129 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100130 ret = PCH_IBX;
131 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100132 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100133 ret = PCH_CPT;
134 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100135 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100136 ret = PCH_LPT;
137 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100138 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100139 ret = PCH_SPT;
140 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
141 }
142
143 return ret;
144}
145
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000146static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800147{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000153 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100216 WARN_ON(!IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100217 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700218 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100219 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200220 pch->subsystem_vendor ==
221 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
222 pch->subsystem_device ==
223 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100224 dev_priv->pch_type =
225 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 } else
227 continue;
228
Rui Guo6a9c4b32013-06-19 21:10:23 +0800229 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800232 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200233 DRM_DEBUG_KMS("No PCH found.\n");
234
235 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800236}
237
Chris Wilson0673ad42016-06-24 14:00:22 +0100238static int i915_getparam(struct drm_device *dev, void *data,
239 struct drm_file *file_priv)
240{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100241 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300242 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100243 drm_i915_getparam_t *param = data;
244 int value;
245
246 switch (param->param) {
247 case I915_PARAM_IRQ_ACTIVE:
248 case I915_PARAM_ALLOW_BATCHBUFFER:
249 case I915_PARAM_LAST_DISPATCH:
250 /* Reject all old ums/dri params. */
251 return -ENODEV;
252 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300253 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100254 break;
255 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 case I915_PARAM_NUM_FENCES_AVAIL:
259 value = dev_priv->num_fence_regs;
260 break;
261 case I915_PARAM_HAS_OVERLAY:
262 value = dev_priv->overlay ? 1 : 0;
263 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530265 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 break;
267 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300277 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800319 case I915_PARAM_HUC_STATUS:
320 /* The register is already force-woken. We dont need
321 * any rpm here
322 */
323 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
324 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100325 case I915_PARAM_MMAP_GTT_VERSION:
326 /* Though we've started our numbering from 1, and so class all
327 * earlier versions as 0, in effect their value is undefined as
328 * the ioctl will report EINVAL for the unknown param!
329 */
330 value = i915_gem_mmap_gtt_version();
331 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000332 case I915_PARAM_HAS_SCHEDULER:
333 value = dev_priv->engine[RCS] &&
334 dev_priv->engine[RCS]->schedule;
335 break;
David Weinehall16162472016-09-02 13:46:17 +0300336 case I915_PARAM_MMAP_VERSION:
337 /* Remember to bump this if the version changes! */
338 case I915_PARAM_HAS_GEM:
339 case I915_PARAM_HAS_PAGEFLIPPING:
340 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
341 case I915_PARAM_HAS_RELAXED_FENCING:
342 case I915_PARAM_HAS_COHERENT_RINGS:
343 case I915_PARAM_HAS_RELAXED_DELTA:
344 case I915_PARAM_HAS_GEN7_SOL_RESET:
345 case I915_PARAM_HAS_WAIT_TIMEOUT:
346 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
347 case I915_PARAM_HAS_PINNED_BATCHES:
348 case I915_PARAM_HAS_EXEC_NO_RELOC:
349 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
350 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
351 case I915_PARAM_HAS_EXEC_SOFTPIN:
352 /* For the time being all of these are always true;
353 * if some supported hardware does not have one of these
354 * features this value needs to be provided from
355 * INTEL_INFO(), a feature macro, or similar.
356 */
357 value = 1;
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 default:
360 DRM_DEBUG("Unknown parameter %d\n", param->param);
361 return -EINVAL;
362 }
363
Chris Wilsondda33002016-06-24 14:00:23 +0100364 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100365 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366
367 return 0;
368}
369
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000370static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100371{
Chris Wilson0673ad42016-06-24 14:00:22 +0100372 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
373 if (!dev_priv->bridge_dev) {
374 DRM_ERROR("bridge device not found\n");
375 return -1;
376 }
377 return 0;
378}
379
380/* Allocate space for the MCH regs if needed, return nonzero on error */
381static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000382intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100383{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000384 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100385 u32 temp_lo, temp_hi = 0;
386 u64 mchbar_addr;
387 int ret;
388
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000389 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100390 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
391 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
392 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
393
394 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
395#ifdef CONFIG_PNP
396 if (mchbar_addr &&
397 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
398 return 0;
399#endif
400
401 /* Get some space for it */
402 dev_priv->mch_res.name = "i915 MCHBAR";
403 dev_priv->mch_res.flags = IORESOURCE_MEM;
404 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
405 &dev_priv->mch_res,
406 MCHBAR_SIZE, MCHBAR_SIZE,
407 PCIBIOS_MIN_MEM,
408 0, pcibios_align_resource,
409 dev_priv->bridge_dev);
410 if (ret) {
411 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
412 dev_priv->mch_res.start = 0;
413 return ret;
414 }
415
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000416 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100417 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
418 upper_32_bits(dev_priv->mch_res.start));
419
420 pci_write_config_dword(dev_priv->bridge_dev, reg,
421 lower_32_bits(dev_priv->mch_res.start));
422 return 0;
423}
424
425/* Setup MCHBAR if possible, return true if we should disable it again */
426static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000427intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100428{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000429 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100430 u32 temp;
431 bool enabled;
432
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100433 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100434 return;
435
436 dev_priv->mchbar_need_disable = false;
437
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100438 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
440 enabled = !!(temp & DEVEN_MCHBAR_EN);
441 } else {
442 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
443 enabled = temp & 1;
444 }
445
446 /* If it's already enabled, don't have to do anything */
447 if (enabled)
448 return;
449
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000450 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100451 return;
452
453 dev_priv->mchbar_need_disable = true;
454
455 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100456 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100457 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
458 temp | DEVEN_MCHBAR_EN);
459 } else {
460 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
461 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
462 }
463}
464
465static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000466intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100467{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000468 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100469
470 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100471 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100472 u32 deven_val;
473
474 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
475 &deven_val);
476 deven_val &= ~DEVEN_MCHBAR_EN;
477 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
478 deven_val);
479 } else {
480 u32 mchbar_val;
481
482 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
483 &mchbar_val);
484 mchbar_val &= ~1;
485 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
486 mchbar_val);
487 }
488 }
489
490 if (dev_priv->mch_res.start)
491 release_resource(&dev_priv->mch_res);
492}
493
494/* true = enable decode, false = disable decoder */
495static unsigned int i915_vga_set_decode(void *cookie, bool state)
496{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000497 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100498
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000499 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100500 if (state)
501 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
502 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
503 else
504 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
505}
506
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000507static int i915_resume_switcheroo(struct drm_device *dev);
508static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
509
Chris Wilson0673ad42016-06-24 14:00:22 +0100510static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
511{
512 struct drm_device *dev = pci_get_drvdata(pdev);
513 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
514
515 if (state == VGA_SWITCHEROO_ON) {
516 pr_info("switched on\n");
517 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
518 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300519 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100520 i915_resume_switcheroo(dev);
521 dev->switch_power_state = DRM_SWITCH_POWER_ON;
522 } else {
523 pr_info("switched off\n");
524 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
525 i915_suspend_switcheroo(dev, pmm);
526 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
527 }
528}
529
530static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
531{
532 struct drm_device *dev = pci_get_drvdata(pdev);
533
534 /*
535 * FIXME: open_count is protected by drm_global_mutex but that would lead to
536 * locking inversion with the driver load path. And the access here is
537 * completely racy anyway. So don't bother with locking for now.
538 */
539 return dev->open_count == 0;
540}
541
542static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
543 .set_gpu_state = i915_switcheroo_set_state,
544 .reprobe = NULL,
545 .can_switch = i915_switcheroo_can_switch,
546};
547
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100548static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100549{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100550 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000551 i915_gem_cleanup_engines(dev_priv);
552 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100553 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100554
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000555 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100556
557 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100558}
559
560static int i915_load_modeset_init(struct drm_device *dev)
561{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100562 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300563 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100564 int ret;
565
566 if (i915_inject_load_failure())
567 return -ENODEV;
568
569 ret = intel_bios_init(dev_priv);
570 if (ret)
571 DRM_INFO("failed to find VBIOS tables\n");
572
573 /* If we have > 1 VGA cards, then we need to arbitrate access
574 * to the common VGA resources.
575 *
576 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
577 * then we do not take part in VGA arbitration and the
578 * vga_client_register() fails with -ENODEV.
579 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000580 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100581 if (ret && ret != -ENODEV)
582 goto out;
583
584 intel_register_dsm_handler();
585
David Weinehall52a05c32016-08-22 13:32:44 +0300586 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100587 if (ret)
588 goto cleanup_vga_client;
589
590 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
591 intel_update_rawclk(dev_priv);
592
593 intel_power_domains_init_hw(dev_priv, false);
594
595 intel_csr_ucode_init(dev_priv);
596
597 ret = intel_irq_install(dev_priv);
598 if (ret)
599 goto cleanup_csr;
600
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000601 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100602
603 /* Important: The output setup functions called by modeset_init need
604 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300605 ret = intel_modeset_init(dev);
606 if (ret)
607 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100608
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800609 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000610 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000612 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100613 if (ret)
614 goto cleanup_irq;
615
616 intel_modeset_gem_init(dev);
617
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000618 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100619 return 0;
620
621 ret = intel_fbdev_init(dev);
622 if (ret)
623 goto cleanup_gem;
624
625 /* Only enable hotplug handling once the fbdev is fully set up. */
626 intel_hpd_init(dev_priv);
627
628 drm_kms_helper_poll_init(dev);
629
630 return 0;
631
632cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000633 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300634 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100635 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000637 intel_guc_fini(dev_priv);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800638 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100639 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000640 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641cleanup_csr:
642 intel_csr_ucode_fini(dev_priv);
643 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300644 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100645cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300646 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100647out:
648 return ret;
649}
650
Chris Wilson0673ad42016-06-24 14:00:22 +0100651static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
652{
653 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100654 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100655 struct i915_ggtt *ggtt = &dev_priv->ggtt;
656 bool primary;
657 int ret;
658
659 ap = alloc_apertures(1);
660 if (!ap)
661 return -ENOMEM;
662
663 ap->ranges[0].base = ggtt->mappable_base;
664 ap->ranges[0].size = ggtt->mappable_end;
665
666 primary =
667 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
668
Daniel Vetter44adece2016-08-10 18:52:34 +0200669 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100670
671 kfree(ap);
672
673 return ret;
674}
Chris Wilson0673ad42016-06-24 14:00:22 +0100675
676#if !defined(CONFIG_VGA_CONSOLE)
677static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
678{
679 return 0;
680}
681#elif !defined(CONFIG_DUMMY_CONSOLE)
682static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
683{
684 return -ENODEV;
685}
686#else
687static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
688{
689 int ret = 0;
690
691 DRM_INFO("Replacing VGA console driver\n");
692
693 console_lock();
694 if (con_is_bound(&vga_con))
695 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
696 if (ret == 0) {
697 ret = do_unregister_con_driver(&vga_con);
698
699 /* Ignore "already unregistered". */
700 if (ret == -ENODEV)
701 ret = 0;
702 }
703 console_unlock();
704
705 return ret;
706}
707#endif
708
Chris Wilson0673ad42016-06-24 14:00:22 +0100709static void intel_init_dpio(struct drm_i915_private *dev_priv)
710{
711 /*
712 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
713 * CHV x1 PHY (DP/HDMI D)
714 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
715 */
716 if (IS_CHERRYVIEW(dev_priv)) {
717 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
718 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
719 } else if (IS_VALLEYVIEW(dev_priv)) {
720 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
721 }
722}
723
724static int i915_workqueues_init(struct drm_i915_private *dev_priv)
725{
726 /*
727 * The i915 workqueue is primarily used for batched retirement of
728 * requests (and thus managing bo) once the task has been completed
729 * by the GPU. i915_gem_retire_requests() is called directly when we
730 * need high-priority retirement, such as waiting for an explicit
731 * bo.
732 *
733 * It is also used for periodic low-priority events, such as
734 * idle-timers and recording error state.
735 *
736 * All tasks on the workqueue are expected to acquire the dev mutex
737 * so there is no point in running more than one instance of the
738 * workqueue at any time. Use an ordered one.
739 */
740 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
741 if (dev_priv->wq == NULL)
742 goto out_err;
743
744 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
745 if (dev_priv->hotplug.dp_wq == NULL)
746 goto out_free_wq;
747
Chris Wilson0673ad42016-06-24 14:00:22 +0100748 return 0;
749
Chris Wilson0673ad42016-06-24 14:00:22 +0100750out_free_wq:
751 destroy_workqueue(dev_priv->wq);
752out_err:
753 DRM_ERROR("Failed to allocate workqueues.\n");
754
755 return -ENOMEM;
756}
757
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000758static void i915_engines_cleanup(struct drm_i915_private *i915)
759{
760 struct intel_engine_cs *engine;
761 enum intel_engine_id id;
762
763 for_each_engine(engine, i915, id)
764 kfree(engine);
765}
766
Chris Wilson0673ad42016-06-24 14:00:22 +0100767static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
768{
Chris Wilson0673ad42016-06-24 14:00:22 +0100769 destroy_workqueue(dev_priv->hotplug.dp_wq);
770 destroy_workqueue(dev_priv->wq);
771}
772
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300773/*
774 * We don't keep the workarounds for pre-production hardware, so we expect our
775 * driver to fail on these machines in one way or another. A little warning on
776 * dmesg may help both the user and the bug triagers.
777 */
778static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
779{
780 if (IS_HSW_EARLY_SDV(dev_priv) ||
781 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
782 DRM_ERROR("This is a pre-production stepping. "
783 "It may not be fully functional.\n");
784}
785
Chris Wilson0673ad42016-06-24 14:00:22 +0100786/**
787 * i915_driver_init_early - setup state not requiring device access
788 * @dev_priv: device private
789 *
790 * Initialize everything that is a "SW-only" state, that is state not
791 * requiring accessing the device or exposing the driver via kernel internal
792 * or userspace interfaces. Example steps belonging here: lock initialization,
793 * system memory allocation, setting up device specific attributes and
794 * function hooks not requiring accessing the device.
795 */
796static int i915_driver_init_early(struct drm_i915_private *dev_priv,
797 const struct pci_device_id *ent)
798{
799 const struct intel_device_info *match_info =
800 (struct intel_device_info *)ent->driver_data;
801 struct intel_device_info *device_info;
802 int ret = 0;
803
804 if (i915_inject_load_failure())
805 return -ENODEV;
806
807 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100808 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100809 memcpy(device_info, match_info, sizeof(*device_info));
810 device_info->device_id = dev_priv->drm.pdev->device;
811
812 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
813 device_info->gen_mask = BIT(device_info->gen - 1);
814
815 spin_lock_init(&dev_priv->irq_lock);
816 spin_lock_init(&dev_priv->gpu_error.lock);
817 mutex_init(&dev_priv->backlight_lock);
818 spin_lock_init(&dev_priv->uncore.lock);
819 spin_lock_init(&dev_priv->mm.object_stat_lock);
820 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200821 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100822 mutex_init(&dev_priv->sb_lock);
823 mutex_init(&dev_priv->modeset_restore_lock);
824 mutex_init(&dev_priv->av_mutex);
825 mutex_init(&dev_priv->wm.wm_mutex);
826 mutex_init(&dev_priv->pps_mutex);
827
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100828 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100829 i915_memcpy_init_early(dev_priv);
830
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000831 ret = intel_engines_init_early(dev_priv);
832 if (ret)
833 return ret;
834
Chris Wilson0673ad42016-06-24 14:00:22 +0100835 ret = i915_workqueues_init(dev_priv);
836 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000837 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100838
839 ret = intel_gvt_init(dev_priv);
840 if (ret < 0)
841 goto err_workqueues;
842
843 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000844 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100845
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000846 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100847 intel_init_dpio(dev_priv);
848 intel_power_domains_init(dev_priv);
849 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200850 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100851 intel_init_display_hooks(dev_priv);
852 intel_init_clock_gating_hooks(dev_priv);
853 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000854 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100855 if (ret < 0)
856 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100857
David Weinehall36cdd012016-08-22 13:59:31 +0300858 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100859
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100860 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100861
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300862 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100863
Robert Braggeec688e2016-11-07 19:49:47 +0000864 i915_perf_init(dev_priv);
865
Chris Wilson0673ad42016-06-24 14:00:22 +0100866 return 0;
867
Chris Wilson73cb9702016-10-28 13:58:46 +0100868err_gvt:
869 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100870err_workqueues:
871 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000872err_engines:
873 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 return ret;
875}
876
877/**
878 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
879 * @dev_priv: device private
880 */
881static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
882{
Robert Braggeec688e2016-11-07 19:49:47 +0000883 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000884 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000886 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100887}
888
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000889static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100890{
David Weinehall52a05c32016-08-22 13:32:44 +0300891 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 int mmio_bar;
893 int mmio_size;
894
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100895 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100896 /*
897 * Before gen4, the registers and the GTT are behind different BARs.
898 * However, from gen4 onwards, the registers and the GTT are shared
899 * in the same BAR, so we want to restrict this ioremap from
900 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
901 * the register BAR remains the same size for all the earlier
902 * generations up to Ironlake.
903 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000904 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 mmio_size = 512 * 1024;
906 else
907 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300908 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100909 if (dev_priv->regs == NULL) {
910 DRM_ERROR("failed to map registers\n");
911
912 return -EIO;
913 }
914
915 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000916 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100917
918 return 0;
919}
920
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000921static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100922{
David Weinehall52a05c32016-08-22 13:32:44 +0300923 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100924
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000925 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300926 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927}
928
929/**
930 * i915_driver_init_mmio - setup device MMIO
931 * @dev_priv: device private
932 *
933 * Setup minimal device state necessary for MMIO accesses later in the
934 * initialization sequence. The setup here should avoid any other device-wide
935 * side effects or exposing the driver via kernel internal or user space
936 * interfaces.
937 */
938static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
939{
Chris Wilson0673ad42016-06-24 14:00:22 +0100940 int ret;
941
942 if (i915_inject_load_failure())
943 return -ENODEV;
944
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000945 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100946 return -EIO;
947
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000948 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100949 if (ret < 0)
950 goto put_bridge;
951
952 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000953 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954
955 return 0;
956
957put_bridge:
958 pci_dev_put(dev_priv->bridge_dev);
959
960 return ret;
961}
962
963/**
964 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
965 * @dev_priv: device private
966 */
967static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
968{
Chris Wilson0673ad42016-06-24 14:00:22 +0100969 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000970 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100971 pci_dev_put(dev_priv->bridge_dev);
972}
973
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100974static void intel_sanitize_options(struct drm_i915_private *dev_priv)
975{
976 i915.enable_execlists =
977 intel_sanitize_enable_execlists(dev_priv,
978 i915.enable_execlists);
979
980 /*
981 * i915.enable_ppgtt is read-only, so do an early pass to validate the
982 * user's requested state against the hardware/driver capabilities. We
983 * do this now so that we can print out any log messages once rather
984 * than every time we check intel_enable_ppgtt().
985 */
986 i915.enable_ppgtt =
987 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
988 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100989
990 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
991 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100992}
993
Chris Wilson0673ad42016-06-24 14:00:22 +0100994/**
995 * i915_driver_init_hw - setup state requiring device access
996 * @dev_priv: device private
997 *
998 * Setup state that requires accessing the device, but doesn't require
999 * exposing the driver via kernel internal or userspace interfaces.
1000 */
1001static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1002{
David Weinehall52a05c32016-08-22 13:32:44 +03001003 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001004 int ret;
1005
1006 if (i915_inject_load_failure())
1007 return -ENODEV;
1008
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001009 intel_device_info_runtime_init(dev_priv);
1010
1011 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001012
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001013 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001014 if (ret)
1015 return ret;
1016
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1018 * otherwise the vga fbdev driver falls over. */
1019 ret = i915_kick_out_firmware_fb(dev_priv);
1020 if (ret) {
1021 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1022 goto out_ggtt;
1023 }
1024
1025 ret = i915_kick_out_vgacon(dev_priv);
1026 if (ret) {
1027 DRM_ERROR("failed to remove conflicting VGA console\n");
1028 goto out_ggtt;
1029 }
1030
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001031 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001032 if (ret)
1033 return ret;
1034
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001035 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001036 if (ret) {
1037 DRM_ERROR("failed to enable GGTT\n");
1038 goto out_ggtt;
1039 }
1040
David Weinehall52a05c32016-08-22 13:32:44 +03001041 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001042
1043 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001044 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001045 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001046 if (ret) {
1047 DRM_ERROR("failed to set DMA mask\n");
1048
1049 goto out_ggtt;
1050 }
1051 }
1052
Chris Wilson0673ad42016-06-24 14:00:22 +01001053 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1054 * using 32bit addressing, overwriting memory if HWS is located
1055 * above 4GB.
1056 *
1057 * The documentation also mentions an issue with undefined
1058 * behaviour if any general state is accessed within a page above 4GB,
1059 * which also needs to be handled carefully.
1060 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001061 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001062 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001063
1064 if (ret) {
1065 DRM_ERROR("failed to set DMA mask\n");
1066
1067 goto out_ggtt;
1068 }
1069 }
1070
Chris Wilson0673ad42016-06-24 14:00:22 +01001071 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1072 PM_QOS_DEFAULT_VALUE);
1073
1074 intel_uncore_sanitize(dev_priv);
1075
1076 intel_opregion_setup(dev_priv);
1077
1078 i915_gem_load_init_fences(dev_priv);
1079
1080 /* On the 945G/GM, the chipset reports the MSI capability on the
1081 * integrated graphics even though the support isn't actually there
1082 * according to the published specs. It doesn't appear to function
1083 * correctly in testing on 945G.
1084 * This may be a side effect of MSI having been made available for PEG
1085 * and the registers being closely associated.
1086 *
1087 * According to chipset errata, on the 965GM, MSI interrupts may
1088 * be lost or delayed, but we use them anyways to avoid
1089 * stuck interrupts on some machines.
1090 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001091 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001092 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001093 DRM_DEBUG_DRIVER("can't enable MSI");
1094 }
1095
1096 return 0;
1097
1098out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001099 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001100
1101 return ret;
1102}
1103
1104/**
1105 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1106 * @dev_priv: device private
1107 */
1108static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1109{
David Weinehall52a05c32016-08-22 13:32:44 +03001110 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001111
David Weinehall52a05c32016-08-22 13:32:44 +03001112 if (pdev->msi_enabled)
1113 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001114
1115 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001116 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001117}
1118
1119/**
1120 * i915_driver_register - register the driver with the rest of the system
1121 * @dev_priv: device private
1122 *
1123 * Perform any steps necessary to make the driver available via kernel
1124 * internal or userspace interfaces.
1125 */
1126static void i915_driver_register(struct drm_i915_private *dev_priv)
1127{
Chris Wilson91c8a322016-07-05 10:40:23 +01001128 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001129
1130 i915_gem_shrinker_init(dev_priv);
1131
1132 /*
1133 * Notify a valid surface after modesetting,
1134 * when running inside a VM.
1135 */
1136 if (intel_vgpu_active(dev_priv))
1137 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1138
1139 /* Reveal our presence to userspace */
1140 if (drm_dev_register(dev, 0) == 0) {
1141 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001142 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001143 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001144
1145 /* Depends on sysfs having been initialized */
1146 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001147 } else
1148 DRM_ERROR("Failed to register driver for userspace access!\n");
1149
1150 if (INTEL_INFO(dev_priv)->num_pipes) {
1151 /* Must be done after probing outputs */
1152 intel_opregion_register(dev_priv);
1153 acpi_video_register();
1154 }
1155
1156 if (IS_GEN5(dev_priv))
1157 intel_gpu_ips_init(dev_priv);
1158
1159 i915_audio_component_init(dev_priv);
1160
1161 /*
1162 * Some ports require correctly set-up hpd registers for detection to
1163 * work properly (leading to ghost connected connector status), e.g. VGA
1164 * on gm45. Hence we can only set up the initial fbdev config after hpd
1165 * irqs are fully enabled. We do it last so that the async config
1166 * cannot run before the connectors are registered.
1167 */
1168 intel_fbdev_initial_config_async(dev);
1169}
1170
1171/**
1172 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1173 * @dev_priv: device private
1174 */
1175static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1176{
1177 i915_audio_component_cleanup(dev_priv);
1178
1179 intel_gpu_ips_teardown();
1180 acpi_video_unregister();
1181 intel_opregion_unregister(dev_priv);
1182
Robert Bragg442b8c02016-11-07 19:49:53 +00001183 i915_perf_unregister(dev_priv);
1184
David Weinehall694c2822016-08-22 13:32:43 +03001185 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001186 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001187 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001188 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001189
1190 i915_gem_shrinker_cleanup(dev_priv);
1191}
1192
1193/**
1194 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001195 * @pdev: PCI device
1196 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001197 *
1198 * The driver load routine has to do several things:
1199 * - drive output discovery via intel_modeset_init()
1200 * - initialize the memory manager
1201 * - allocate initial config memory
1202 * - setup the DRM framebuffer with the allocated memory
1203 */
Chris Wilson42f55512016-06-24 14:00:26 +01001204int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001205{
1206 struct drm_i915_private *dev_priv;
1207 int ret;
1208
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001209 if (i915.nuclear_pageflip)
1210 driver.driver_features |= DRIVER_ATOMIC;
1211
Chris Wilson0673ad42016-06-24 14:00:22 +01001212 ret = -ENOMEM;
1213 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1214 if (dev_priv)
1215 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1216 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001217 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001218 kfree(dev_priv);
1219 return ret;
1220 }
1221
Chris Wilson0673ad42016-06-24 14:00:22 +01001222 dev_priv->drm.pdev = pdev;
1223 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001224
1225 ret = pci_enable_device(pdev);
1226 if (ret)
1227 goto out_free_priv;
1228
1229 pci_set_drvdata(pdev, &dev_priv->drm);
1230
1231 ret = i915_driver_init_early(dev_priv, ent);
1232 if (ret < 0)
1233 goto out_pci_disable;
1234
1235 intel_runtime_pm_get(dev_priv);
1236
1237 ret = i915_driver_init_mmio(dev_priv);
1238 if (ret < 0)
1239 goto out_runtime_pm_put;
1240
1241 ret = i915_driver_init_hw(dev_priv);
1242 if (ret < 0)
1243 goto out_cleanup_mmio;
1244
1245 /*
1246 * TODO: move the vblank init and parts of modeset init steps into one
1247 * of the i915_driver_init_/i915_driver_register functions according
1248 * to the role/effect of the given init step.
1249 */
1250 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001251 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001252 INTEL_INFO(dev_priv)->num_pipes);
1253 if (ret)
1254 goto out_cleanup_hw;
1255 }
1256
Chris Wilson91c8a322016-07-05 10:40:23 +01001257 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001258 if (ret < 0)
1259 goto out_cleanup_vblank;
1260
1261 i915_driver_register(dev_priv);
1262
1263 intel_runtime_pm_enable(dev_priv);
1264
Mahesh Kumara3a89862016-12-01 21:19:34 +05301265 dev_priv->ipc_enabled = false;
1266
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001267 /* Everything is in place, we can now relax! */
1268 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1269 driver.name, driver.major, driver.minor, driver.patchlevel,
1270 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001271 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1272 DRM_INFO("DRM_I915_DEBUG enabled\n");
1273 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1274 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001275
Chris Wilson0673ad42016-06-24 14:00:22 +01001276 intel_runtime_pm_put(dev_priv);
1277
1278 return 0;
1279
1280out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001281 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001282out_cleanup_hw:
1283 i915_driver_cleanup_hw(dev_priv);
1284out_cleanup_mmio:
1285 i915_driver_cleanup_mmio(dev_priv);
1286out_runtime_pm_put:
1287 intel_runtime_pm_put(dev_priv);
1288 i915_driver_cleanup_early(dev_priv);
1289out_pci_disable:
1290 pci_disable_device(pdev);
1291out_free_priv:
1292 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1293 drm_dev_unref(&dev_priv->drm);
1294 return ret;
1295}
1296
Chris Wilson42f55512016-06-24 14:00:26 +01001297void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001298{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001299 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001300 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001301
1302 intel_fbdev_fini(dev);
1303
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001304 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001305 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001306
1307 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1308
1309 i915_driver_unregister(dev_priv);
1310
1311 drm_vblank_cleanup(dev);
1312
1313 intel_modeset_cleanup(dev);
1314
1315 /*
1316 * free the memory space allocated for the child device
1317 * config parsed from VBT
1318 */
1319 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1320 kfree(dev_priv->vbt.child_dev);
1321 dev_priv->vbt.child_dev = NULL;
1322 dev_priv->vbt.child_dev_num = 0;
1323 }
1324 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1325 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1326 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1327 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1328
David Weinehall52a05c32016-08-22 13:32:44 +03001329 vga_switcheroo_unregister_client(pdev);
1330 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001331
1332 intel_csr_ucode_fini(dev_priv);
1333
1334 /* Free error state after interrupts are fully disabled. */
1335 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001336 i915_destroy_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001337
1338 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001339 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001340
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001341 intel_guc_fini(dev_priv);
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001342 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001343 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001344 intel_fbc_cleanup_cfb(dev_priv);
1345
1346 intel_power_domains_fini(dev_priv);
1347
1348 i915_driver_cleanup_hw(dev_priv);
1349 i915_driver_cleanup_mmio(dev_priv);
1350
1351 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1352
1353 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001354}
1355
1356static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1357{
1358 int ret;
1359
1360 ret = i915_gem_open(dev, file);
1361 if (ret)
1362 return ret;
1363
1364 return 0;
1365}
1366
1367/**
1368 * i915_driver_lastclose - clean up after all DRM clients have exited
1369 * @dev: DRM device
1370 *
1371 * Take care of cleaning up after all DRM clients have exited. In the
1372 * mode setting case, we want to restore the kernel's initial mode (just
1373 * in case the last client left us in a bad state).
1374 *
1375 * Additionally, in the non-mode setting case, we'll tear down the GTT
1376 * and DMA structures, since the kernel won't be using them, and clea
1377 * up any GEM state.
1378 */
1379static void i915_driver_lastclose(struct drm_device *dev)
1380{
1381 intel_fbdev_restore_mode(dev);
1382 vga_switcheroo_process_delayed_switch();
1383}
1384
1385static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1386{
1387 mutex_lock(&dev->struct_mutex);
1388 i915_gem_context_close(dev, file);
1389 i915_gem_release(dev, file);
1390 mutex_unlock(&dev->struct_mutex);
1391}
1392
1393static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1394{
1395 struct drm_i915_file_private *file_priv = file->driver_priv;
1396
1397 kfree(file_priv);
1398}
1399
Imre Deak07f9cd02014-08-18 14:42:45 +03001400static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1401{
Chris Wilson91c8a322016-07-05 10:40:23 +01001402 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001403 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001404
1405 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001406 for_each_intel_encoder(dev, encoder)
1407 if (encoder->suspend)
1408 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001409 drm_modeset_unlock_all(dev);
1410}
1411
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001412static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1413 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001414static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301415
Imre Deakbc872292015-11-18 17:32:30 +02001416static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1417{
1418#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1419 if (acpi_target_system_state() < ACPI_STATE_S3)
1420 return true;
1421#endif
1422 return false;
1423}
Sagar Kambleebc32822014-08-13 23:07:05 +05301424
Imre Deak5e365c32014-10-23 19:23:25 +03001425static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001426{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001427 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001428 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001429 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001430 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001431
Zhang Ruib8efb172013-02-05 15:41:53 +08001432 /* ignore lid events during suspend */
1433 mutex_lock(&dev_priv->modeset_restore_lock);
1434 dev_priv->modeset_restore = MODESET_SUSPENDED;
1435 mutex_unlock(&dev_priv->modeset_restore_lock);
1436
Imre Deak1f814da2015-12-16 02:52:19 +02001437 disable_rpm_wakeref_asserts(dev_priv);
1438
Paulo Zanonic67a4702013-08-19 13:18:09 -03001439 /* We do a lot of poking in a lot of registers, make sure they work
1440 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001441 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001442
Dave Airlie5bcf7192010-12-07 09:20:40 +10001443 drm_kms_helper_poll_disable(dev);
1444
David Weinehall52a05c32016-08-22 13:32:44 +03001445 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001446
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001447 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001448 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001449 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001450 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001451 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001452 }
1453
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001454 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001455
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001456 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001457
1458 intel_dp_mst_suspend(dev);
1459
1460 intel_runtime_pm_disable_interrupts(dev_priv);
1461 intel_hpd_cancel_work(dev_priv);
1462
1463 intel_suspend_encoders(dev_priv);
1464
Ville Syrjälä712bf362016-10-31 22:37:23 +02001465 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001466
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001467 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001468
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001469 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001470
Imre Deakbc872292015-11-18 17:32:30 +02001471 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001472 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001473
Chris Wilsondc979972016-05-10 14:10:04 +01001474 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001475 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001476
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001477 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001478
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001479 dev_priv->suspend_count++;
1480
Imre Deakf74ed082016-04-18 14:48:21 +03001481 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001482
Imre Deak1f814da2015-12-16 02:52:19 +02001483out:
1484 enable_rpm_wakeref_asserts(dev_priv);
1485
1486 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001487}
1488
David Weinehallc49d13e2016-08-22 13:32:42 +03001489static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001490{
David Weinehallc49d13e2016-08-22 13:32:42 +03001491 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001492 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001493 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001494 int ret;
1495
Imre Deak1f814da2015-12-16 02:52:19 +02001496 disable_rpm_wakeref_asserts(dev_priv);
1497
Imre Deak4c494a52016-10-13 14:34:06 +03001498 intel_display_set_init_power(dev_priv, false);
1499
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001500 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001501 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001502 /*
1503 * In case of firmware assisted context save/restore don't manually
1504 * deinit the power domains. This also means the CSR/DMC firmware will
1505 * stay active, it will power down any HW resources as required and
1506 * also enable deeper system power states that would be blocked if the
1507 * firmware was inactive.
1508 */
1509 if (!fw_csr)
1510 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001511
Imre Deak507e1262016-04-20 20:27:54 +03001512 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001513 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001514 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001515 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001516 hsw_enable_pc8(dev_priv);
1517 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1518 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001519
1520 if (ret) {
1521 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001522 if (!fw_csr)
1523 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001524
Imre Deak1f814da2015-12-16 02:52:19 +02001525 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001526 }
1527
David Weinehall52a05c32016-08-22 13:32:44 +03001528 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001529 /*
Imre Deak54875572015-06-30 17:06:47 +03001530 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001531 * the device even though it's already in D3 and hang the machine. So
1532 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001533 * power down the device properly. The issue was seen on multiple old
1534 * GENs with different BIOS vendors, so having an explicit blacklist
1535 * is inpractical; apply the workaround on everything pre GEN6. The
1536 * platforms where the issue was seen:
1537 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1538 * Fujitsu FSC S7110
1539 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001540 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001541 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001542 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001543
Imre Deakbc872292015-11-18 17:32:30 +02001544 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1545
Imre Deak1f814da2015-12-16 02:52:19 +02001546out:
1547 enable_rpm_wakeref_asserts(dev_priv);
1548
1549 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001550}
1551
Matthew Aulda9a251c2016-12-02 10:24:11 +00001552static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001553{
1554 int error;
1555
Chris Wilsonded8b072016-07-05 10:40:22 +01001556 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001557 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001558 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001559 return -ENODEV;
1560 }
1561
Imre Deak0b14cbd2014-09-10 18:16:55 +03001562 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1563 state.event != PM_EVENT_FREEZE))
1564 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001565
1566 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1567 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001568
Imre Deak5e365c32014-10-23 19:23:25 +03001569 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001570 if (error)
1571 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001572
Imre Deakab3be732015-03-02 13:04:41 +02001573 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001574}
1575
Imre Deak5e365c32014-10-23 19:23:25 +03001576static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001577{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001578 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001579 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001580
Imre Deak1f814da2015-12-16 02:52:19 +02001581 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001582 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001583
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001584 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001585 if (ret)
1586 DRM_ERROR("failed to re-enable GGTT\n");
1587
Imre Deakf74ed082016-04-18 14:48:21 +03001588 intel_csr_ucode_resume(dev_priv);
1589
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001590 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001591
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001592 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001593 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001594 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001595
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001596 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001597
Peter Antoine364aece2015-05-11 08:50:45 +01001598 /*
1599 * Interrupts have to be enabled before any batches are run. If not the
1600 * GPU will hang. i915_gem_init_hw() will initiate batches to
1601 * update/restore the context.
1602 *
Imre Deak908764f2016-11-29 21:40:29 +02001603 * drm_mode_config_reset() needs AUX interrupts.
1604 *
Peter Antoine364aece2015-05-11 08:50:45 +01001605 * Modeset enabling in intel_modeset_init_hw() also needs working
1606 * interrupts.
1607 */
1608 intel_runtime_pm_enable_interrupts(dev_priv);
1609
Imre Deak908764f2016-11-29 21:40:29 +02001610 drm_mode_config_reset(dev);
1611
Daniel Vetterd5818932015-02-23 12:03:26 +01001612 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001613 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001614 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001615 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001616 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001617 mutex_unlock(&dev->struct_mutex);
1618
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001619 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001620
Daniel Vetterd5818932015-02-23 12:03:26 +01001621 intel_modeset_init_hw(dev);
1622
1623 spin_lock_irq(&dev_priv->irq_lock);
1624 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001625 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001626 spin_unlock_irq(&dev_priv->irq_lock);
1627
Daniel Vetterd5818932015-02-23 12:03:26 +01001628 intel_dp_mst_resume(dev);
1629
Lyudea16b7652016-03-11 10:57:01 -05001630 intel_display_resume(dev);
1631
Lyudee0b70062016-11-01 21:06:30 -04001632 drm_kms_helper_poll_enable(dev);
1633
Daniel Vetterd5818932015-02-23 12:03:26 +01001634 /*
1635 * ... but also need to make sure that hotplug processing
1636 * doesn't cause havoc. Like in the driver load code we don't
1637 * bother with the tiny race here where we might loose hotplug
1638 * notifications.
1639 * */
1640 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001641
Chris Wilson03d92e42016-05-23 15:08:10 +01001642 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001643
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001644 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001645
Zhang Ruib8efb172013-02-05 15:41:53 +08001646 mutex_lock(&dev_priv->modeset_restore_lock);
1647 dev_priv->modeset_restore = MODESET_DONE;
1648 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001649
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001650 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001651
Chris Wilson54b4f682016-07-21 21:16:19 +01001652 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001653
Imre Deak1f814da2015-12-16 02:52:19 +02001654 enable_rpm_wakeref_asserts(dev_priv);
1655
Chris Wilson074c6ad2014-04-09 09:19:43 +01001656 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001657}
1658
Imre Deak5e365c32014-10-23 19:23:25 +03001659static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001660{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001661 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001662 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001663 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001664
Imre Deak76c4b252014-04-01 19:55:22 +03001665 /*
1666 * We have a resume ordering issue with the snd-hda driver also
1667 * requiring our device to be power up. Due to the lack of a
1668 * parent/child relationship we currently solve this with an early
1669 * resume hook.
1670 *
1671 * FIXME: This should be solved with a special hdmi sink device or
1672 * similar so that power domains can be employed.
1673 */
Imre Deak44410cd2016-04-18 14:45:54 +03001674
1675 /*
1676 * Note that we need to set the power state explicitly, since we
1677 * powered off the device during freeze and the PCI core won't power
1678 * it back up for us during thaw. Powering off the device during
1679 * freeze is not a hard requirement though, and during the
1680 * suspend/resume phases the PCI core makes sure we get here with the
1681 * device powered on. So in case we change our freeze logic and keep
1682 * the device powered we can also remove the following set power state
1683 * call.
1684 */
David Weinehall52a05c32016-08-22 13:32:44 +03001685 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001686 if (ret) {
1687 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1688 goto out;
1689 }
1690
1691 /*
1692 * Note that pci_enable_device() first enables any parent bridge
1693 * device and only then sets the power state for this device. The
1694 * bridge enabling is a nop though, since bridge devices are resumed
1695 * first. The order of enabling power and enabling the device is
1696 * imposed by the PCI core as described above, so here we preserve the
1697 * same order for the freeze/thaw phases.
1698 *
1699 * TODO: eventually we should remove pci_disable_device() /
1700 * pci_enable_enable_device() from suspend/resume. Due to how they
1701 * depend on the device enable refcount we can't anyway depend on them
1702 * disabling/enabling the device.
1703 */
David Weinehall52a05c32016-08-22 13:32:44 +03001704 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001705 ret = -EIO;
1706 goto out;
1707 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001708
David Weinehall52a05c32016-08-22 13:32:44 +03001709 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001710
Imre Deak1f814da2015-12-16 02:52:19 +02001711 disable_rpm_wakeref_asserts(dev_priv);
1712
Wayne Boyer666a4532015-12-09 12:29:35 -08001713 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001714 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001715 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001716 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1717 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001718
Chris Wilsondc979972016-05-10 14:10:04 +01001719 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001720
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001721 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001722 if (!dev_priv->suspended_to_idle)
1723 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001724 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001725 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001726 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001727 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001728
Chris Wilsondc979972016-05-10 14:10:04 +01001729 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001730
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001731 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001732 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001733 intel_power_domains_init_hw(dev_priv, true);
1734
Chris Wilson24145512017-01-24 11:01:35 +00001735 i915_gem_sanitize(dev_priv);
1736
Imre Deak6e35e8a2016-04-18 10:04:19 +03001737 enable_rpm_wakeref_asserts(dev_priv);
1738
Imre Deakbc872292015-11-18 17:32:30 +02001739out:
1740 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001741
1742 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001743}
1744
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001745static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001746{
Imre Deak50a00722014-10-23 19:23:17 +03001747 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001748
Imre Deak097dd832014-10-23 19:23:19 +03001749 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1750 return 0;
1751
Imre Deak5e365c32014-10-23 19:23:25 +03001752 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001753 if (ret)
1754 return ret;
1755
Imre Deak5a175142014-10-23 19:23:18 +03001756 return i915_drm_resume(dev);
1757}
1758
Ben Gamari11ed50e2009-09-14 17:48:45 -04001759/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001760 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001761 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001762 *
Chris Wilson780f2622016-09-09 14:11:52 +01001763 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1764 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001765 *
Chris Wilson221fe792016-09-09 14:11:51 +01001766 * Caller must hold the struct_mutex.
1767 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001768 * Procedure is fairly simple:
1769 * - reset the chip using the reset reg
1770 * - re-init context state
1771 * - re-init hardware status page
1772 * - re-init ring buffer
1773 * - re-init interrupt state
1774 * - re-init display
1775 */
Chris Wilson780f2622016-09-09 14:11:52 +01001776void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001777{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001778 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001779 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001780
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001781 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001782
1783 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001784 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001785
Chris Wilsond98c52c2016-04-13 17:35:05 +01001786 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001787 __clear_bit(I915_WEDGED, &error->flags);
1788 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001789
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001790 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001791 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001792 ret = i915_gem_reset_prepare(dev_priv);
1793 if (ret) {
1794 DRM_ERROR("GPU recovery failed\n");
1795 intel_gpu_reset(dev_priv, ALL_ENGINES);
1796 goto error;
1797 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001798
Chris Wilsondc979972016-05-10 14:10:04 +01001799 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001800 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001801 if (ret != -ENODEV)
1802 DRM_ERROR("Failed to reset chip: %i\n", ret);
1803 else
1804 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001805 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001806 }
1807
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00001808 i915_gem_reset_finish(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001809 intel_overlay_reset(dev_priv);
1810
Ben Gamari11ed50e2009-09-14 17:48:45 -04001811 /* Ok, now get things going again... */
1812
1813 /*
1814 * Everything depends on having the GTT running, so we need to start
1815 * there. Fortunately we don't need to do this unless we reset the
1816 * chip at a PCI level.
1817 *
1818 * Next we need to restore the context, but we don't use those
1819 * yet either...
1820 *
1821 * Ring buffer needs to be re-initialized in the KMS case, or if X
1822 * was running at the time of the reset (i.e. we weren't VT
1823 * switched away).
1824 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001825 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001826 if (ret) {
1827 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001828 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001829 }
1830
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001831 i915_queue_hangcheck(dev_priv);
1832
Chris Wilson780f2622016-09-09 14:11:52 +01001833wakeup:
Chris Wilson4c965542017-01-17 17:59:01 +02001834 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001835 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1836 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001837
1838error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001839 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001840 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001841}
1842
David Weinehallc49d13e2016-08-22 13:32:42 +03001843static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001844{
David Weinehallc49d13e2016-08-22 13:32:42 +03001845 struct pci_dev *pdev = to_pci_dev(kdev);
1846 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001847
David Weinehallc49d13e2016-08-22 13:32:42 +03001848 if (!dev) {
1849 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001850 return -ENODEV;
1851 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001852
David Weinehallc49d13e2016-08-22 13:32:42 +03001853 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001854 return 0;
1855
David Weinehallc49d13e2016-08-22 13:32:42 +03001856 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001857}
1858
David Weinehallc49d13e2016-08-22 13:32:42 +03001859static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001860{
David Weinehallc49d13e2016-08-22 13:32:42 +03001861 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001862
1863 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001864 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001865 * requiring our device to be power up. Due to the lack of a
1866 * parent/child relationship we currently solve this with an late
1867 * suspend hook.
1868 *
1869 * FIXME: This should be solved with a special hdmi sink device or
1870 * similar so that power domains can be employed.
1871 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001872 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001873 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001874
David Weinehallc49d13e2016-08-22 13:32:42 +03001875 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001876}
1877
David Weinehallc49d13e2016-08-22 13:32:42 +03001878static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001879{
David Weinehallc49d13e2016-08-22 13:32:42 +03001880 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001881
David Weinehallc49d13e2016-08-22 13:32:42 +03001882 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001883 return 0;
1884
David Weinehallc49d13e2016-08-22 13:32:42 +03001885 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001886}
1887
David Weinehallc49d13e2016-08-22 13:32:42 +03001888static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001889{
David Weinehallc49d13e2016-08-22 13:32:42 +03001890 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001891
David Weinehallc49d13e2016-08-22 13:32:42 +03001892 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001893 return 0;
1894
David Weinehallc49d13e2016-08-22 13:32:42 +03001895 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001896}
1897
David Weinehallc49d13e2016-08-22 13:32:42 +03001898static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001899{
David Weinehallc49d13e2016-08-22 13:32:42 +03001900 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001901
David Weinehallc49d13e2016-08-22 13:32:42 +03001902 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001903 return 0;
1904
David Weinehallc49d13e2016-08-22 13:32:42 +03001905 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001906}
1907
Chris Wilson1f19ac22016-05-14 07:26:32 +01001908/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001909static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001910{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001911 int ret;
1912
1913 ret = i915_pm_suspend(kdev);
1914 if (ret)
1915 return ret;
1916
1917 ret = i915_gem_freeze(kdev_to_i915(kdev));
1918 if (ret)
1919 return ret;
1920
1921 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001922}
1923
David Weinehallc49d13e2016-08-22 13:32:42 +03001924static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001925{
Chris Wilson461fb992016-05-14 07:26:33 +01001926 int ret;
1927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001929 if (ret)
1930 return ret;
1931
David Weinehallc49d13e2016-08-22 13:32:42 +03001932 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001933 if (ret)
1934 return ret;
1935
1936 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001937}
1938
1939/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001940static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001941{
David Weinehallc49d13e2016-08-22 13:32:42 +03001942 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001943}
1944
David Weinehallc49d13e2016-08-22 13:32:42 +03001945static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001946{
David Weinehallc49d13e2016-08-22 13:32:42 +03001947 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001948}
1949
1950/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001951static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001952{
David Weinehallc49d13e2016-08-22 13:32:42 +03001953 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001954}
1955
David Weinehallc49d13e2016-08-22 13:32:42 +03001956static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001957{
David Weinehallc49d13e2016-08-22 13:32:42 +03001958 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001959}
1960
Imre Deakddeea5b2014-05-05 15:19:56 +03001961/*
1962 * Save all Gunit registers that may be lost after a D3 and a subsequent
1963 * S0i[R123] transition. The list of registers needing a save/restore is
1964 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1965 * registers in the following way:
1966 * - Driver: saved/restored by the driver
1967 * - Punit : saved/restored by the Punit firmware
1968 * - No, w/o marking: no need to save/restore, since the register is R/O or
1969 * used internally by the HW in a way that doesn't depend
1970 * keeping the content across a suspend/resume.
1971 * - Debug : used for debugging
1972 *
1973 * We save/restore all registers marked with 'Driver', with the following
1974 * exceptions:
1975 * - Registers out of use, including also registers marked with 'Debug'.
1976 * These have no effect on the driver's operation, so we don't save/restore
1977 * them to reduce the overhead.
1978 * - Registers that are fully setup by an initialization function called from
1979 * the resume path. For example many clock gating and RPS/RC6 registers.
1980 * - Registers that provide the right functionality with their reset defaults.
1981 *
1982 * TODO: Except for registers that based on the above 3 criteria can be safely
1983 * ignored, we save/restore all others, practically treating the HW context as
1984 * a black-box for the driver. Further investigation is needed to reduce the
1985 * saved/restored registers even further, by following the same 3 criteria.
1986 */
1987static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1988{
1989 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1990 int i;
1991
1992 /* GAM 0x4000-0x4770 */
1993 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1994 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1995 s->arb_mode = I915_READ(ARB_MODE);
1996 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1997 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1998
1999 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002000 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002001
2002 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002003 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002004
2005 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2006 s->ecochk = I915_READ(GAM_ECOCHK);
2007 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2008 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2009
2010 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2011
2012 /* MBC 0x9024-0x91D0, 0x8500 */
2013 s->g3dctl = I915_READ(VLV_G3DCTL);
2014 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2015 s->mbctl = I915_READ(GEN6_MBCTL);
2016
2017 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2018 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2019 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2020 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2021 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2022 s->rstctl = I915_READ(GEN6_RSTCTL);
2023 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2024
2025 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2026 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2027 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2028 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2029 s->ecobus = I915_READ(ECOBUS);
2030 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2031 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2032 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2033 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2034 s->rcedata = I915_READ(VLV_RCEDATA);
2035 s->spare2gh = I915_READ(VLV_SPAREG2H);
2036
2037 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2038 s->gt_imr = I915_READ(GTIMR);
2039 s->gt_ier = I915_READ(GTIER);
2040 s->pm_imr = I915_READ(GEN6_PMIMR);
2041 s->pm_ier = I915_READ(GEN6_PMIER);
2042
2043 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002044 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002045
2046 /* GT SA CZ domain, 0x100000-0x138124 */
2047 s->tilectl = I915_READ(TILECTL);
2048 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2049 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2050 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2051 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2052
2053 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2054 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2055 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002056 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002057 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2058
2059 /*
2060 * Not saving any of:
2061 * DFT, 0x9800-0x9EC0
2062 * SARB, 0xB000-0xB1FC
2063 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2064 * PCI CFG
2065 */
2066}
2067
2068static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2069{
2070 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2071 u32 val;
2072 int i;
2073
2074 /* GAM 0x4000-0x4770 */
2075 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2076 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2077 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2078 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2079 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2080
2081 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002082 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002083
2084 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002085 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002086
2087 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2088 I915_WRITE(GAM_ECOCHK, s->ecochk);
2089 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2090 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2091
2092 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2093
2094 /* MBC 0x9024-0x91D0, 0x8500 */
2095 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2096 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2097 I915_WRITE(GEN6_MBCTL, s->mbctl);
2098
2099 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2100 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2101 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2102 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2103 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2104 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2105 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2106
2107 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2108 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2109 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2110 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2111 I915_WRITE(ECOBUS, s->ecobus);
2112 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2113 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2114 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2115 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2116 I915_WRITE(VLV_RCEDATA, s->rcedata);
2117 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2118
2119 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2120 I915_WRITE(GTIMR, s->gt_imr);
2121 I915_WRITE(GTIER, s->gt_ier);
2122 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2123 I915_WRITE(GEN6_PMIER, s->pm_ier);
2124
2125 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002126 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002127
2128 /* GT SA CZ domain, 0x100000-0x138124 */
2129 I915_WRITE(TILECTL, s->tilectl);
2130 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2131 /*
2132 * Preserve the GT allow wake and GFX force clock bit, they are not
2133 * be restored, as they are used to control the s0ix suspend/resume
2134 * sequence by the caller.
2135 */
2136 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2137 val &= VLV_GTLC_ALLOWWAKEREQ;
2138 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2139 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2140
2141 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2142 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2143 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2144 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2145
2146 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2147
2148 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2149 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2150 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002151 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002152 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2153}
2154
Imre Deak650ad972014-04-18 16:35:02 +03002155int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2156{
2157 u32 val;
2158 int err;
2159
Imre Deak650ad972014-04-18 16:35:02 +03002160 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2161 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2162 if (force_on)
2163 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2164 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2165
2166 if (!force_on)
2167 return 0;
2168
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002169 err = intel_wait_for_register(dev_priv,
2170 VLV_GTLC_SURVIVABILITY_REG,
2171 VLV_GFX_CLK_STATUS_BIT,
2172 VLV_GFX_CLK_STATUS_BIT,
2173 20);
Imre Deak650ad972014-04-18 16:35:02 +03002174 if (err)
2175 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2176 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2177
2178 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002179}
2180
Imre Deakddeea5b2014-05-05 15:19:56 +03002181static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2182{
2183 u32 val;
2184 int err = 0;
2185
2186 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2187 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2188 if (allow)
2189 val |= VLV_GTLC_ALLOWWAKEREQ;
2190 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2191 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2192
Chris Wilsonb2736692016-06-30 15:32:47 +01002193 err = intel_wait_for_register(dev_priv,
2194 VLV_GTLC_PW_STATUS,
2195 VLV_GTLC_ALLOWWAKEACK,
2196 allow,
2197 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002198 if (err)
2199 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002200
Imre Deakddeea5b2014-05-05 15:19:56 +03002201 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002202}
2203
2204static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2205 bool wait_for_on)
2206{
2207 u32 mask;
2208 u32 val;
2209 int err;
2210
2211 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2212 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002213 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002214 return 0;
2215
2216 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002217 onoff(wait_for_on),
2218 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002219
2220 /*
2221 * RC6 transitioning can be delayed up to 2 msec (see
2222 * valleyview_enable_rps), use 3 msec for safety.
2223 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002224 err = intel_wait_for_register(dev_priv,
2225 VLV_GTLC_PW_STATUS, mask, val,
2226 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002227 if (err)
2228 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002229 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002230
2231 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002232}
2233
2234static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2235{
2236 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2237 return;
2238
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002239 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002240 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2241}
2242
Sagar Kambleebc32822014-08-13 23:07:05 +05302243static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002244{
2245 u32 mask;
2246 int err;
2247
2248 /*
2249 * Bspec defines the following GT well on flags as debug only, so
2250 * don't treat them as hard failures.
2251 */
2252 (void)vlv_wait_for_gt_wells(dev_priv, false);
2253
2254 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2255 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2256
2257 vlv_check_no_gt_access(dev_priv);
2258
2259 err = vlv_force_gfx_clock(dev_priv, true);
2260 if (err)
2261 goto err1;
2262
2263 err = vlv_allow_gt_wake(dev_priv, false);
2264 if (err)
2265 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302266
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002267 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302268 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002269
2270 err = vlv_force_gfx_clock(dev_priv, false);
2271 if (err)
2272 goto err2;
2273
2274 return 0;
2275
2276err2:
2277 /* For safety always re-enable waking and disable gfx clock forcing */
2278 vlv_allow_gt_wake(dev_priv, true);
2279err1:
2280 vlv_force_gfx_clock(dev_priv, false);
2281
2282 return err;
2283}
2284
Sagar Kamble016970b2014-08-13 23:07:06 +05302285static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2286 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002287{
Imre Deakddeea5b2014-05-05 15:19:56 +03002288 int err;
2289 int ret;
2290
2291 /*
2292 * If any of the steps fail just try to continue, that's the best we
2293 * can do at this point. Return the first error code (which will also
2294 * leave RPM permanently disabled).
2295 */
2296 ret = vlv_force_gfx_clock(dev_priv, true);
2297
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002298 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302299 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002300
2301 err = vlv_allow_gt_wake(dev_priv, true);
2302 if (!ret)
2303 ret = err;
2304
2305 err = vlv_force_gfx_clock(dev_priv, false);
2306 if (!ret)
2307 ret = err;
2308
2309 vlv_check_no_gt_access(dev_priv);
2310
Chris Wilson7c108fd2016-10-24 13:42:18 +01002311 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002312 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002313
2314 return ret;
2315}
2316
David Weinehallc49d13e2016-08-22 13:32:42 +03002317static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002318{
David Weinehallc49d13e2016-08-22 13:32:42 +03002319 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002320 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002321 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002322 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002323
Chris Wilsondc979972016-05-10 14:10:04 +01002324 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002325 return -ENODEV;
2326
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002327 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002328 return -ENODEV;
2329
Paulo Zanoni8a187452013-12-06 20:32:13 -02002330 DRM_DEBUG_KMS("Suspending device\n");
2331
Imre Deak1f814da2015-12-16 02:52:19 +02002332 disable_rpm_wakeref_asserts(dev_priv);
2333
Imre Deakd6102972014-05-07 19:57:49 +03002334 /*
2335 * We are safe here against re-faults, since the fault handler takes
2336 * an RPM reference.
2337 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002338 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002339
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002340 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002341
Imre Deak2eb52522014-11-19 15:30:05 +02002342 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002343
Imre Deak507e1262016-04-20 20:27:54 +03002344 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002345 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002346 bxt_display_core_uninit(dev_priv);
2347 bxt_enable_dc9(dev_priv);
2348 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2349 hsw_enable_pc8(dev_priv);
2350 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2351 ret = vlv_suspend_complete(dev_priv);
2352 }
2353
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002354 if (ret) {
2355 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002356 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002357
Imre Deak1f814da2015-12-16 02:52:19 +02002358 enable_rpm_wakeref_asserts(dev_priv);
2359
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002360 return ret;
2361 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002362
Chris Wilsondc979972016-05-10 14:10:04 +01002363 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002364
2365 enable_rpm_wakeref_asserts(dev_priv);
2366 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002367
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002368 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002369 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2370
Paulo Zanoni8a187452013-12-06 20:32:13 -02002371 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002372
2373 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002374 * FIXME: We really should find a document that references the arguments
2375 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002376 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002377 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002378 /*
2379 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2380 * being detected, and the call we do at intel_runtime_resume()
2381 * won't be able to restore them. Since PCI_D3hot matches the
2382 * actual specification and appears to be working, use it.
2383 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002384 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002385 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002386 /*
2387 * current versions of firmware which depend on this opregion
2388 * notification have repurposed the D1 definition to mean
2389 * "runtime suspended" vs. what you would normally expect (D3)
2390 * to distinguish it from notifications that might be sent via
2391 * the suspend path.
2392 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002393 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002394 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002395
Mika Kuoppala59bad942015-01-16 11:34:40 +02002396 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002397
Ander Conselvan de Oliveira04313b02017-01-20 16:28:43 +02002398 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002399 intel_hpd_poll_init(dev_priv);
2400
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002401 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002402 return 0;
2403}
2404
David Weinehallc49d13e2016-08-22 13:32:42 +03002405static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002406{
David Weinehallc49d13e2016-08-22 13:32:42 +03002407 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002408 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002409 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002410 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002411
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002412 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002413 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002414
2415 DRM_DEBUG_KMS("Resuming device\n");
2416
Imre Deak1f814da2015-12-16 02:52:19 +02002417 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2418 disable_rpm_wakeref_asserts(dev_priv);
2419
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002420 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002421 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002422 if (intel_uncore_unclaimed_mmio(dev_priv))
2423 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002424
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002425 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002426
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002427 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002428 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302429
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002430 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002431 bxt_disable_dc9(dev_priv);
2432 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002433 if (dev_priv->csr.dmc_payload &&
2434 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2435 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002436 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002437 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002438 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002439 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002440 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002441
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002442 /*
2443 * No point of rolling back things in case of an error, as the best
2444 * we can do is to hope that things will still work (and disable RPM).
2445 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002446 i915_gem_init_swizzling(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002447
Daniel Vetterb9632912014-09-30 10:56:44 +02002448 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002449
2450 /*
2451 * On VLV/CHV display interrupts are part of the display
2452 * power well, so hpd is reinitialized from there. For
2453 * everyone else do it here.
2454 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002455 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002456 intel_hpd_init(dev_priv);
2457
Imre Deak1f814da2015-12-16 02:52:19 +02002458 enable_rpm_wakeref_asserts(dev_priv);
2459
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002460 if (ret)
2461 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2462 else
2463 DRM_DEBUG_KMS("Device resumed\n");
2464
2465 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002466}
2467
Chris Wilson42f55512016-06-24 14:00:26 +01002468const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002469 /*
2470 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2471 * PMSG_RESUME]
2472 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002473 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002474 .suspend_late = i915_pm_suspend_late,
2475 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002476 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002477
2478 /*
2479 * S4 event handlers
2480 * @freeze, @freeze_late : called (1) before creating the
2481 * hibernation image [PMSG_FREEZE] and
2482 * (2) after rebooting, before restoring
2483 * the image [PMSG_QUIESCE]
2484 * @thaw, @thaw_early : called (1) after creating the hibernation
2485 * image, before writing it [PMSG_THAW]
2486 * and (2) after failing to create or
2487 * restore the image [PMSG_RECOVER]
2488 * @poweroff, @poweroff_late: called after writing the hibernation
2489 * image, before rebooting [PMSG_HIBERNATE]
2490 * @restore, @restore_early : called after rebooting and restoring the
2491 * hibernation image [PMSG_RESTORE]
2492 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002493 .freeze = i915_pm_freeze,
2494 .freeze_late = i915_pm_freeze_late,
2495 .thaw_early = i915_pm_thaw_early,
2496 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002497 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002498 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002499 .restore_early = i915_pm_restore_early,
2500 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002501
2502 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002503 .runtime_suspend = intel_runtime_suspend,
2504 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002505};
2506
Laurent Pinchart78b68552012-05-17 13:27:22 +02002507static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002508 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002509 .open = drm_gem_vm_open,
2510 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002511};
2512
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002513static const struct file_operations i915_driver_fops = {
2514 .owner = THIS_MODULE,
2515 .open = drm_open,
2516 .release = drm_release,
2517 .unlocked_ioctl = drm_ioctl,
2518 .mmap = drm_gem_mmap,
2519 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002520 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002521 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002522 .llseek = noop_llseek,
2523};
2524
Chris Wilson0673ad42016-06-24 14:00:22 +01002525static int
2526i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2527 struct drm_file *file)
2528{
2529 return -ENODEV;
2530}
2531
2532static const struct drm_ioctl_desc i915_ioctls[] = {
2533 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2534 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2535 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2536 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2537 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2538 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2539 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2541 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2542 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2543 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2544 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2545 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2546 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2547 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2548 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2549 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2555 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002568 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2569 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002570 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2571 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2572 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2573 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2574 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2575 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2576 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2577 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2578 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2579 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2580 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2581 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2582 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2583 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002585 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002586};
2587
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002589 /* Don't use MTRRs here; the Xserver or userspace app should
2590 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002591 */
Eric Anholt673a3942008-07-30 12:06:12 -07002592 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002593 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002594 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002595 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002596 .lastclose = i915_driver_lastclose,
2597 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002598 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002599 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002600
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002601 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002602 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002603 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002604
2605 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2606 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2607 .gem_prime_export = i915_gem_prime_export,
2608 .gem_prime_import = i915_gem_prime_import,
2609
Dave Airlieff72145b2011-02-07 12:16:14 +10002610 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002611 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002612 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002614 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002615 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002616 .name = DRIVER_NAME,
2617 .desc = DRIVER_DESC,
2618 .date = DRIVER_DATE,
2619 .major = DRIVER_MAJOR,
2620 .minor = DRIVER_MINOR,
2621 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622};