blob: 09c52b1a3a544dd9ef929d34dc6c977e9d2a2b60 [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Daniel Vetter9c065a72014-09-30 10:56:38 +020052#define for_each_power_well(i, power_well, domain_mask, power_domains) \
53 for (i = 0; \
54 i < (power_domains)->power_well_count && \
55 ((power_well) = &(power_domains)->power_wells[i]); \
56 i++) \
Jani Nikula95150bd2015-11-24 21:21:56 +020057 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020058
59#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
60 for (i = (power_domains)->power_well_count - 1; \
61 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
62 i--) \
Jani Nikula95150bd2015-11-24 21:21:56 +020063 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020064
Suketu Shah5aefb232015-04-16 14:22:10 +053065bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
66 int power_well_id);
67
Daniel Stone9895ad02015-11-20 15:55:33 +000068const char *
69intel_display_power_domain_str(enum intel_display_power_domain domain)
70{
71 switch (domain) {
72 case POWER_DOMAIN_PIPE_A:
73 return "PIPE_A";
74 case POWER_DOMAIN_PIPE_B:
75 return "PIPE_B";
76 case POWER_DOMAIN_PIPE_C:
77 return "PIPE_C";
78 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
79 return "PIPE_A_PANEL_FITTER";
80 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
81 return "PIPE_B_PANEL_FITTER";
82 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
83 return "PIPE_C_PANEL_FITTER";
84 case POWER_DOMAIN_TRANSCODER_A:
85 return "TRANSCODER_A";
86 case POWER_DOMAIN_TRANSCODER_B:
87 return "TRANSCODER_B";
88 case POWER_DOMAIN_TRANSCODER_C:
89 return "TRANSCODER_C";
90 case POWER_DOMAIN_TRANSCODER_EDP:
91 return "TRANSCODER_EDP";
92 case POWER_DOMAIN_PORT_DDI_A_LANES:
93 return "PORT_DDI_A_LANES";
94 case POWER_DOMAIN_PORT_DDI_B_LANES:
95 return "PORT_DDI_B_LANES";
96 case POWER_DOMAIN_PORT_DDI_C_LANES:
97 return "PORT_DDI_C_LANES";
98 case POWER_DOMAIN_PORT_DDI_D_LANES:
99 return "PORT_DDI_D_LANES";
100 case POWER_DOMAIN_PORT_DDI_E_LANES:
101 return "PORT_DDI_E_LANES";
102 case POWER_DOMAIN_PORT_DSI:
103 return "PORT_DSI";
104 case POWER_DOMAIN_PORT_CRT:
105 return "PORT_CRT";
106 case POWER_DOMAIN_PORT_OTHER:
107 return "PORT_OTHER";
108 case POWER_DOMAIN_VGA:
109 return "VGA";
110 case POWER_DOMAIN_AUDIO:
111 return "AUDIO";
112 case POWER_DOMAIN_PLLS:
113 return "PLLS";
114 case POWER_DOMAIN_AUX_A:
115 return "AUX_A";
116 case POWER_DOMAIN_AUX_B:
117 return "AUX_B";
118 case POWER_DOMAIN_AUX_C:
119 return "AUX_C";
120 case POWER_DOMAIN_AUX_D:
121 return "AUX_D";
122 case POWER_DOMAIN_GMBUS:
123 return "GMBUS";
124 case POWER_DOMAIN_INIT:
125 return "INIT";
126 case POWER_DOMAIN_MODESET:
127 return "MODESET";
128 default:
129 MISSING_CASE(domain);
130 return "?";
131 }
132}
133
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300134static void intel_power_well_enable(struct drm_i915_private *dev_priv,
135 struct i915_power_well *power_well)
136{
137 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
138 power_well->ops->enable(dev_priv, power_well);
139 power_well->hw_enabled = true;
140}
141
Damien Lespiaudcddab32015-07-30 18:20:27 -0300142static void intel_power_well_disable(struct drm_i915_private *dev_priv,
143 struct i915_power_well *power_well)
144{
145 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
146 power_well->hw_enabled = false;
147 power_well->ops->disable(dev_priv, power_well);
148}
149
Daniel Vettere4e76842014-09-30 10:56:42 +0200150/*
Daniel Vetter9c065a72014-09-30 10:56:38 +0200151 * We should only use the power well if we explicitly asked the hardware to
152 * enable it, so check if it's enabled and also check if we've requested it to
153 * be enabled.
154 */
155static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
156 struct i915_power_well *power_well)
157{
158 return I915_READ(HSW_PWR_WELL_DRIVER) ==
159 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
160}
161
Daniel Vettere4e76842014-09-30 10:56:42 +0200162/**
163 * __intel_display_power_is_enabled - unlocked check for a power domain
164 * @dev_priv: i915 device instance
165 * @domain: power domain to check
166 *
167 * This is the unlocked version of intel_display_power_is_enabled() and should
168 * only be used from error capture and recovery code where deadlocks are
169 * possible.
170 *
171 * Returns:
172 * True when the power domain is enabled, false otherwise.
173 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200174bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
175 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200176{
177 struct i915_power_domains *power_domains;
178 struct i915_power_well *power_well;
179 bool is_enabled;
180 int i;
181
182 if (dev_priv->pm.suspended)
183 return false;
184
185 power_domains = &dev_priv->power_domains;
186
187 is_enabled = true;
188
189 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
190 if (power_well->always_on)
191 continue;
192
193 if (!power_well->hw_enabled) {
194 is_enabled = false;
195 break;
196 }
197 }
198
199 return is_enabled;
200}
201
Daniel Vettere4e76842014-09-30 10:56:42 +0200202/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000203 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200204 * @dev_priv: i915 device instance
205 * @domain: power domain to check
206 *
207 * This function can be used to check the hw power domain state. It is mostly
208 * used in hardware state readout functions. Everywhere else code should rely
209 * upon explicit power domain reference counting to ensure that the hardware
210 * block is powered up before accessing it.
211 *
212 * Callers must hold the relevant modesetting locks to ensure that concurrent
213 * threads can't disable the power well while the caller tries to read a few
214 * registers.
215 *
216 * Returns:
217 * True when the power domain is enabled, false otherwise.
218 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200219bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
220 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200221{
222 struct i915_power_domains *power_domains;
223 bool ret;
224
225 power_domains = &dev_priv->power_domains;
226
227 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200228 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200229 mutex_unlock(&power_domains->lock);
230
231 return ret;
232}
233
Daniel Vettere4e76842014-09-30 10:56:42 +0200234/**
235 * intel_display_set_init_power - set the initial power domain state
236 * @dev_priv: i915 device instance
237 * @enable: whether to enable or disable the initial power domain state
238 *
239 * For simplicity our driver load/unload and system suspend/resume code assumes
240 * that all power domains are always enabled. This functions controls the state
241 * of this little hack. While the initial power domain state is enabled runtime
242 * pm is effectively disabled.
243 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200244void intel_display_set_init_power(struct drm_i915_private *dev_priv,
245 bool enable)
246{
247 if (dev_priv->power_domains.init_power_on == enable)
248 return;
249
250 if (enable)
251 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
252 else
253 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
254
255 dev_priv->power_domains.init_power_on = enable;
256}
257
Daniel Vetter9c065a72014-09-30 10:56:38 +0200258/*
259 * Starting with Haswell, we have a "Power Down Well" that can be turned off
260 * when not needed anymore. We have 4 registers that can request the power well
261 * to be enabled, and it will only be disabled if none of the registers is
262 * requesting it to be enabled.
263 */
264static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
265{
266 struct drm_device *dev = dev_priv->dev;
267
268 /*
269 * After we re-enable the power well, if we touch VGA register 0x3d5
270 * we'll get unclaimed register interrupts. This stops after we write
271 * anything to the VGA MSR register. The vgacon module uses this
272 * register all the time, so if we unbind our driver and, as a
273 * consequence, bind vgacon, we'll get stuck in an infinite loop at
274 * console_unlock(). So make here we touch the VGA MSR register, making
275 * sure vgacon can keep working normally without triggering interrupts
276 * and error messages.
277 */
278 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
279 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
280 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
281
Damien Lespiau25400392015-03-06 18:50:52 +0000282 if (IS_BROADWELL(dev))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000283 gen8_irq_power_well_post_enable(dev_priv,
284 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200285}
286
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200287static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
288{
289 if (IS_BROADWELL(dev_priv))
290 gen8_irq_power_well_pre_disable(dev_priv,
291 1 << PIPE_C | 1 << PIPE_B);
292}
293
Damien Lespiaud14c0342015-03-06 18:50:51 +0000294static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
295 struct i915_power_well *power_well)
296{
297 struct drm_device *dev = dev_priv->dev;
298
299 /*
300 * After we re-enable the power well, if we touch VGA register 0x3d5
301 * we'll get unclaimed register interrupts. This stops after we write
302 * anything to the VGA MSR register. The vgacon module uses this
303 * register all the time, so if we unbind our driver and, as a
304 * consequence, bind vgacon, we'll get stuck in an infinite loop at
305 * console_unlock(). So make here we touch the VGA MSR register, making
306 * sure vgacon can keep working normally without triggering interrupts
307 * and error messages.
308 */
309 if (power_well->data == SKL_DISP_PW_2) {
310 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
311 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
312 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
313
314 gen8_irq_power_well_post_enable(dev_priv,
315 1 << PIPE_C | 1 << PIPE_B);
316 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000317}
318
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200319static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
320 struct i915_power_well *power_well)
321{
322 if (power_well->data == SKL_DISP_PW_2)
323 gen8_irq_power_well_pre_disable(dev_priv,
324 1 << PIPE_C | 1 << PIPE_B);
325}
326
Daniel Vetter9c065a72014-09-30 10:56:38 +0200327static void hsw_set_power_well(struct drm_i915_private *dev_priv,
328 struct i915_power_well *power_well, bool enable)
329{
330 bool is_enabled, enable_requested;
331 uint32_t tmp;
332
333 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
334 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
335 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
336
337 if (enable) {
338 if (!enable_requested)
339 I915_WRITE(HSW_PWR_WELL_DRIVER,
340 HSW_PWR_WELL_ENABLE_REQUEST);
341
342 if (!is_enabled) {
343 DRM_DEBUG_KMS("Enabling power well\n");
344 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
345 HSW_PWR_WELL_STATE_ENABLED), 20))
346 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300347 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200348 }
349
Daniel Vetter9c065a72014-09-30 10:56:38 +0200350 } else {
351 if (enable_requested) {
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200352 hsw_power_well_pre_disable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200353 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
354 POSTING_READ(HSW_PWR_WELL_DRIVER);
355 DRM_DEBUG_KMS("Requesting to disable the power well\n");
356 }
357 }
358}
359
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000360#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
361 BIT(POWER_DOMAIN_TRANSCODER_A) | \
362 BIT(POWER_DOMAIN_PIPE_B) | \
363 BIT(POWER_DOMAIN_TRANSCODER_B) | \
364 BIT(POWER_DOMAIN_PIPE_C) | \
365 BIT(POWER_DOMAIN_TRANSCODER_C) | \
366 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
367 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100368 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
369 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
370 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
371 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000372 BIT(POWER_DOMAIN_AUX_B) | \
373 BIT(POWER_DOMAIN_AUX_C) | \
374 BIT(POWER_DOMAIN_AUX_D) | \
375 BIT(POWER_DOMAIN_AUDIO) | \
376 BIT(POWER_DOMAIN_VGA) | \
377 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000378#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100379 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
380 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000381 BIT(POWER_DOMAIN_INIT))
382#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100383 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000384 BIT(POWER_DOMAIN_INIT))
385#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100386 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000387 BIT(POWER_DOMAIN_INIT))
388#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100389 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000390 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100391#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
392 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
393 BIT(POWER_DOMAIN_MODESET) | \
394 BIT(POWER_DOMAIN_AUX_A) | \
395 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000396#define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
Imre Deak4a76f292015-11-04 19:24:15 +0200397 (POWER_DOMAIN_MASK & ~( \
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100398 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
399 SKL_DISPLAY_DC_OFF_POWER_DOMAINS)) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000400 BIT(POWER_DOMAIN_INIT))
401
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530402#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
403 BIT(POWER_DOMAIN_TRANSCODER_A) | \
404 BIT(POWER_DOMAIN_PIPE_B) | \
405 BIT(POWER_DOMAIN_TRANSCODER_B) | \
406 BIT(POWER_DOMAIN_PIPE_C) | \
407 BIT(POWER_DOMAIN_TRANSCODER_C) | \
408 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
409 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100410 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
411 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530412 BIT(POWER_DOMAIN_AUX_B) | \
413 BIT(POWER_DOMAIN_AUX_C) | \
414 BIT(POWER_DOMAIN_AUDIO) | \
415 BIT(POWER_DOMAIN_VGA) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100416 BIT(POWER_DOMAIN_GMBUS) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530417 BIT(POWER_DOMAIN_INIT))
418#define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
419 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
420 BIT(POWER_DOMAIN_PIPE_A) | \
421 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
422 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100423 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530424 BIT(POWER_DOMAIN_AUX_A) | \
425 BIT(POWER_DOMAIN_PLLS) | \
426 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100427#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
428 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
429 BIT(POWER_DOMAIN_MODESET) | \
430 BIT(POWER_DOMAIN_AUX_A) | \
431 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530432#define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
433 (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
434 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
435 BIT(POWER_DOMAIN_INIT))
436
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530437static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
438{
439 struct drm_device *dev = dev_priv->dev;
440
441 WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
442 WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
443 "DC9 already programmed to be enabled.\n");
444 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
445 "DC5 still not disabled to enable DC9.\n");
446 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
447 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
448
449 /*
450 * TODO: check for the following to verify the conditions to enter DC9
451 * state are satisfied:
452 * 1] Check relevant display engine registers to verify if mode set
453 * disable sequence was followed.
454 * 2] Check if display uninitialize sequence is initialized.
455 */
456}
457
458static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
459{
460 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530461 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
462 "DC5 still not disabled.\n");
463
464 /*
465 * TODO: check for the following to verify DC9 state was indeed
466 * entered before programming to disable it:
467 * 1] Check relevant display engine registers to verify if mode
468 * set disable sequence was followed.
469 * 2] Check if display uninitialize sequence is initialized.
470 */
471}
472
Mika Kuoppala5b076882016-02-19 12:26:04 +0200473static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100474{
Mika Kuoppala5b076882016-02-19 12:26:04 +0200475 uint32_t val, mask;
476
477 mask = DC_STATE_DEBUG_MASK_MEMORY_UP;
478
479 if (IS_BROXTON(dev_priv))
480 mask |= DC_STATE_DEBUG_MASK_CORES;
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100481
482 /* The below bit doesn't need to be cleared ever afterwards */
483 val = I915_READ(DC_STATE_DEBUG);
Mika Kuoppala5b076882016-02-19 12:26:04 +0200484 if ((val & mask) != mask) {
485 val |= mask;
Patrik Jakobsson4deccbb2015-11-09 16:48:17 +0100486 I915_WRITE(DC_STATE_DEBUG, val);
487 POSTING_READ(DC_STATE_DEBUG);
488 }
489}
490
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200491static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
492 u32 state)
493{
494 int rewrites = 0;
495 int rereads = 0;
496 u32 v;
497
498 I915_WRITE(DC_STATE_EN, state);
499
500 /* It has been observed that disabling the dc6 state sometimes
501 * doesn't stick and dmc keeps returning old value. Make sure
502 * the write really sticks enough times and also force rewrite until
503 * we are confident that state is exactly what we want.
504 */
505 do {
506 v = I915_READ(DC_STATE_EN);
507
508 if (v != state) {
509 I915_WRITE(DC_STATE_EN, state);
510 rewrites++;
511 rereads = 0;
512 } else if (rereads++ > 5) {
513 break;
514 }
515
516 } while (rewrites < 100);
517
518 if (v != state)
519 DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
520 state, v);
521
522 /* Most of the times we need one retry, avoid spam */
523 if (rewrites > 1)
524 DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
525 state, rewrites);
526}
527
Imre Deak13ae3a02015-11-04 19:24:16 +0200528static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530529{
530 uint32_t val;
Imre Deak13ae3a02015-11-04 19:24:16 +0200531 uint32_t mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530532
Imre Deak13ae3a02015-11-04 19:24:16 +0200533 mask = DC_STATE_EN_UPTO_DC5;
534 if (IS_BROXTON(dev_priv))
535 mask |= DC_STATE_EN_DC9;
536 else
537 mask |= DC_STATE_EN_UPTO_DC6;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530538
Imre Deaka37baf32016-02-29 22:49:03 +0200539 if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
540 state &= dev_priv->csr.allowed_dc_mask;
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100541
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530542 val = I915_READ(DC_STATE_EN);
Imre Deak13ae3a02015-11-04 19:24:16 +0200543 DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
544 val & mask, state);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200545
546 /* Check if DMC is ignoring our DC state requests */
547 if ((val & mask) != dev_priv->csr.dc_state)
548 DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
549 dev_priv->csr.dc_state, val & mask);
550
Imre Deak13ae3a02015-11-04 19:24:16 +0200551 val &= ~mask;
552 val |= state;
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200553
554 gen9_write_dc_state(dev_priv, val);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200555
556 dev_priv->csr.dc_state = val & mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530557}
558
Imre Deak13ae3a02015-11-04 19:24:16 +0200559void bxt_enable_dc9(struct drm_i915_private *dev_priv)
560{
561 assert_can_enable_dc9(dev_priv);
562
563 DRM_DEBUG_KMS("Enabling DC9\n");
564
565 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
566}
567
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530568void bxt_disable_dc9(struct drm_i915_private *dev_priv)
569{
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530570 assert_can_disable_dc9(dev_priv);
571
572 DRM_DEBUG_KMS("Disabling DC9\n");
573
Imre Deak13ae3a02015-11-04 19:24:16 +0200574 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530575}
576
Daniel Vetteraf5fead2015-10-28 23:58:57 +0200577static void assert_csr_loaded(struct drm_i915_private *dev_priv)
578{
579 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
580 "CSR program storage start is NULL\n");
581 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
582 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
583}
584
Suketu Shah5aefb232015-04-16 14:22:10 +0530585static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530586{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530587 struct drm_device *dev = dev_priv->dev;
Suketu Shah5aefb232015-04-16 14:22:10 +0530588 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
589 SKL_DISP_PW_2);
590
Rodrigo Vivi8d7a1c42016-01-07 16:49:39 -0800591 WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
592 "Platform doesn't support DC5.\n");
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700593 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
594 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530595
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700596 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
597 "DC5 already programmed to be enabled.\n");
Imre Deakc9b88462015-12-15 20:10:34 +0200598 assert_rpm_wakelock_held(dev_priv);
Suketu Shah5aefb232015-04-16 14:22:10 +0530599
600 assert_csr_loaded(dev_priv);
601}
602
Suketu Shah5aefb232015-04-16 14:22:10 +0530603static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
604{
Suketu Shah5aefb232015-04-16 14:22:10 +0530605 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530606
607 DRM_DEBUG_KMS("Enabling DC5\n");
608
Imre Deak13ae3a02015-11-04 19:24:16 +0200609 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
Suketu Shahdc174302015-04-17 19:46:16 +0530610}
611
Suketu Shah93c7cb62015-04-16 14:22:13 +0530612static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530613{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530614 struct drm_device *dev = dev_priv->dev;
Suketu Shah93c7cb62015-04-16 14:22:13 +0530615
Rodrigo Vivi8d7a1c42016-01-07 16:49:39 -0800616 WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
617 "Platform doesn't support DC6.\n");
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700618 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
619 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
620 "Backlight is not disabled.\n");
621 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
622 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530623
624 assert_csr_loaded(dev_priv);
625}
626
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530627void skl_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shah93c7cb62015-04-16 14:22:13 +0530628{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530629 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530630
631 DRM_DEBUG_KMS("Enabling DC6\n");
632
Imre Deak13ae3a02015-11-04 19:24:16 +0200633 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
634
Suketu Shahf75a1982015-04-16 14:22:11 +0530635}
636
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530637void skl_disable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530638{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530639 DRM_DEBUG_KMS("Disabling DC6\n");
640
Imre Deak13ae3a02015-11-04 19:24:16 +0200641 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Suketu Shahf75a1982015-04-16 14:22:11 +0530642}
643
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000644static void skl_set_power_well(struct drm_i915_private *dev_priv,
645 struct i915_power_well *power_well, bool enable)
646{
647 uint32_t tmp, fuse_status;
648 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000649 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000650
651 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
652 fuse_status = I915_READ(SKL_FUSE_STATUS);
653
654 switch (power_well->data) {
655 case SKL_DISP_PW_1:
656 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
657 SKL_FUSE_PG0_DIST_STATUS), 1)) {
658 DRM_ERROR("PG0 not enabled\n");
659 return;
660 }
661 break;
662 case SKL_DISP_PW_2:
663 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
664 DRM_ERROR("PG1 in disabled state\n");
665 return;
666 }
667 break;
668 case SKL_DISP_PW_DDI_A_E:
669 case SKL_DISP_PW_DDI_B:
670 case SKL_DISP_PW_DDI_C:
671 case SKL_DISP_PW_DDI_D:
672 case SKL_DISP_PW_MISC_IO:
673 break;
674 default:
675 WARN(1, "Unknown power well %lu\n", power_well->data);
676 return;
677 }
678
679 req_mask = SKL_POWER_WELL_REQ(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000680 enable_requested = tmp & req_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000681 state_mask = SKL_POWER_WELL_STATE(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000682 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000683
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200684 if (!enable && enable_requested)
685 skl_power_well_pre_disable(dev_priv, power_well);
686
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000687 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000688 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530689 WARN((tmp & state_mask) &&
690 !I915_READ(HSW_PWR_WELL_BIOS),
691 "Invalid for power well status to be enabled, unless done by the BIOS, \
692 when request is to disable!\n");
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000693 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000694 }
695
Damien Lespiau2a518352015-03-06 18:50:49 +0000696 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000697 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000698 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
699 state_mask), 1))
700 DRM_ERROR("%s enable timeout\n",
701 power_well->name);
702 check_fuse_status = true;
703 }
704 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000705 if (enable_requested) {
Imre Deak4a76f292015-11-04 19:24:15 +0200706 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
707 POSTING_READ(HSW_PWR_WELL_DRIVER);
708 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000709 }
710 }
711
712 if (check_fuse_status) {
713 if (power_well->data == SKL_DISP_PW_1) {
714 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
715 SKL_FUSE_PG1_DIST_STATUS), 1))
716 DRM_ERROR("PG1 distributing status timeout\n");
717 } else if (power_well->data == SKL_DISP_PW_2) {
718 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
719 SKL_FUSE_PG2_DIST_STATUS), 1))
720 DRM_ERROR("PG2 distributing status timeout\n");
721 }
722 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000723
724 if (enable && !is_enabled)
725 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000726}
727
Daniel Vetter9c065a72014-09-30 10:56:38 +0200728static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
729 struct i915_power_well *power_well)
730{
731 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
732
733 /*
734 * We're taking over the BIOS, so clear any requests made by it since
735 * the driver is in charge now.
736 */
737 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
738 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
739}
740
741static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
742 struct i915_power_well *power_well)
743{
744 hsw_set_power_well(dev_priv, power_well, true);
745}
746
747static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
748 struct i915_power_well *power_well)
749{
750 hsw_set_power_well(dev_priv, power_well, false);
751}
752
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000753static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
754 struct i915_power_well *power_well)
755{
756 uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
757 SKL_POWER_WELL_STATE(power_well->data);
758
759 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
760}
761
762static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
763 struct i915_power_well *power_well)
764{
765 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
766
767 /* Clear any request made by BIOS as driver is taking over */
768 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
769}
770
771static void skl_power_well_enable(struct drm_i915_private *dev_priv,
772 struct i915_power_well *power_well)
773{
774 skl_set_power_well(dev_priv, power_well, true);
775}
776
777static void skl_power_well_disable(struct drm_i915_private *dev_priv,
778 struct i915_power_well *power_well)
779{
780 skl_set_power_well(dev_priv, power_well, false);
781}
782
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100783static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
784 struct i915_power_well *power_well)
785{
786 return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
787}
788
789static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
790 struct i915_power_well *power_well)
791{
Imre Deak5b773eb2016-02-29 22:49:05 +0200792 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100793}
794
795static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
796 struct i915_power_well *power_well)
797{
Imre Deaka37baf32016-02-29 22:49:03 +0200798 if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100799 skl_enable_dc6(dev_priv);
Imre Deaka37baf32016-02-29 22:49:03 +0200800 else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100801 gen9_enable_dc5(dev_priv);
802}
803
804static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
805 struct i915_power_well *power_well)
806{
Imre Deaka37baf32016-02-29 22:49:03 +0200807 if (power_well->count > 0)
808 gen9_dc_off_power_well_enable(dev_priv, power_well);
809 else
810 gen9_dc_off_power_well_disable(dev_priv, power_well);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100811}
812
Daniel Vetter9c065a72014-09-30 10:56:38 +0200813static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
814 struct i915_power_well *power_well)
815{
816}
817
818static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
819 struct i915_power_well *power_well)
820{
821 return true;
822}
823
824static void vlv_set_power_well(struct drm_i915_private *dev_priv,
825 struct i915_power_well *power_well, bool enable)
826{
827 enum punit_power_well power_well_id = power_well->data;
828 u32 mask;
829 u32 state;
830 u32 ctrl;
831
832 mask = PUNIT_PWRGT_MASK(power_well_id);
833 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
834 PUNIT_PWRGT_PWR_GATE(power_well_id);
835
836 mutex_lock(&dev_priv->rps.hw_lock);
837
838#define COND \
839 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
840
841 if (COND)
842 goto out;
843
844 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
845 ctrl &= ~mask;
846 ctrl |= state;
847 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
848
849 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +0900850 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +0200851 state,
852 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
853
854#undef COND
855
856out:
857 mutex_unlock(&dev_priv->rps.hw_lock);
858}
859
860static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
861 struct i915_power_well *power_well)
862{
863 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
864}
865
866static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
867 struct i915_power_well *power_well)
868{
869 vlv_set_power_well(dev_priv, power_well, true);
870}
871
872static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
873 struct i915_power_well *power_well)
874{
875 vlv_set_power_well(dev_priv, power_well, false);
876}
877
878static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
879 struct i915_power_well *power_well)
880{
881 int power_well_id = power_well->data;
882 bool enabled = false;
883 u32 mask;
884 u32 state;
885 u32 ctrl;
886
887 mask = PUNIT_PWRGT_MASK(power_well_id);
888 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
889
890 mutex_lock(&dev_priv->rps.hw_lock);
891
892 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
893 /*
894 * We only ever set the power-on and power-gate states, anything
895 * else is unexpected.
896 */
897 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
898 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
899 if (state == ctrl)
900 enabled = true;
901
902 /*
903 * A transient state at this point would mean some unexpected party
904 * is poking at the power controls too.
905 */
906 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
907 WARN_ON(ctrl != state);
908
909 mutex_unlock(&dev_priv->rps.hw_lock);
910
911 return enabled;
912}
913
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300914static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200915{
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300916 enum pipe pipe;
917
918 /*
919 * Enable the CRI clock source so we can get at the
920 * display and the reference clock for VGA
921 * hotplug / manual detection. Supposedly DSI also
922 * needs the ref clock up and running.
923 *
924 * CHV DPLL B/C have some issues if VGA mode is enabled.
925 */
926 for_each_pipe(dev_priv->dev, pipe) {
927 u32 val = I915_READ(DPLL(pipe));
928
929 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
930 if (pipe != PIPE_A)
931 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
932
933 I915_WRITE(DPLL(pipe), val);
934 }
Daniel Vetter9c065a72014-09-30 10:56:38 +0200935
936 spin_lock_irq(&dev_priv->irq_lock);
937 valleyview_enable_display_irqs(dev_priv);
938 spin_unlock_irq(&dev_priv->irq_lock);
939
940 /*
941 * During driver initialization/resume we can avoid restoring the
942 * part of the HW/SW state that will be inited anyway explicitly.
943 */
944 if (dev_priv->power_domains.initializing)
945 return;
946
Daniel Vetterb9632912014-09-30 10:56:44 +0200947 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200948
949 i915_redisable_vga_power_on(dev_priv->dev);
950}
951
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300952static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
953{
954 spin_lock_irq(&dev_priv->irq_lock);
955 valleyview_disable_display_irqs(dev_priv);
956 spin_unlock_irq(&dev_priv->irq_lock);
957
Ville Syrjälä2230fde2016-02-19 18:41:52 +0200958 /* make sure we're done processing display irqs */
959 synchronize_irq(dev_priv->dev->irq);
960
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300961 vlv_power_sequencer_reset(dev_priv);
962}
963
964static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
965 struct i915_power_well *power_well)
966{
967 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
968
969 vlv_set_power_well(dev_priv, power_well, true);
970
971 vlv_display_power_well_init(dev_priv);
972}
973
Daniel Vetter9c065a72014-09-30 10:56:38 +0200974static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
975 struct i915_power_well *power_well)
976{
977 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
978
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300979 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200980
981 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200982}
983
984static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
985 struct i915_power_well *power_well)
986{
987 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
988
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300989 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +0200990 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
991
992 vlv_set_power_well(dev_priv, power_well, true);
993
994 /*
995 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
996 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
997 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
998 * b. The other bits such as sfr settings / modesel may all
999 * be set to 0.
1000 *
1001 * This should only be done on init and resume from S3 with
1002 * both PLLs disabled, or we risk losing DPIO and PLL
1003 * synchronization.
1004 */
1005 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1006}
1007
1008static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1009 struct i915_power_well *power_well)
1010{
1011 enum pipe pipe;
1012
1013 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
1014
1015 for_each_pipe(dev_priv, pipe)
1016 assert_pll_disabled(dev_priv, pipe);
1017
1018 /* Assert common reset */
1019 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
1020
1021 vlv_set_power_well(dev_priv, power_well, false);
1022}
1023
Ville Syrjälä30142272015-07-08 23:46:01 +03001024#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
1025
1026static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
1027 int power_well_id)
1028{
1029 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Ville Syrjälä30142272015-07-08 23:46:01 +03001030 int i;
1031
Imre Deakfc17f222015-11-04 19:24:11 +02001032 for (i = 0; i < power_domains->power_well_count; i++) {
1033 struct i915_power_well *power_well;
1034
1035 power_well = &power_domains->power_wells[i];
Ville Syrjälä30142272015-07-08 23:46:01 +03001036 if (power_well->data == power_well_id)
1037 return power_well;
1038 }
1039
1040 return NULL;
1041}
1042
1043#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1044
1045static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1046{
1047 struct i915_power_well *cmn_bc =
1048 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1049 struct i915_power_well *cmn_d =
1050 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1051 u32 phy_control = dev_priv->chv_phy_control;
1052 u32 phy_status = 0;
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001053 u32 phy_status_mask = 0xffffffff;
Ville Syrjälä30142272015-07-08 23:46:01 +03001054 u32 tmp;
1055
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001056 /*
1057 * The BIOS can leave the PHY is some weird state
1058 * where it doesn't fully power down some parts.
1059 * Disable the asserts until the PHY has been fully
1060 * reset (ie. the power well has been disabled at
1061 * least once).
1062 */
1063 if (!dev_priv->chv_phy_assert[DPIO_PHY0])
1064 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1065 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1066 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1067 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1068 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1069 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1070
1071 if (!dev_priv->chv_phy_assert[DPIO_PHY1])
1072 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1073 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1074 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1075
Ville Syrjälä30142272015-07-08 23:46:01 +03001076 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
1077 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1078
1079 /* this assumes override is only used to enable lanes */
1080 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1081 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1082
1083 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1084 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1085
1086 /* CL1 is on whenever anything is on in either channel */
1087 if (BITS_SET(phy_control,
1088 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1089 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1090 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1091
1092 /*
1093 * The DPLLB check accounts for the pipe B + port A usage
1094 * with CL2 powered up but all the lanes in the second channel
1095 * powered down.
1096 */
1097 if (BITS_SET(phy_control,
1098 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1099 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1100 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1101
1102 if (BITS_SET(phy_control,
1103 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1104 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1105 if (BITS_SET(phy_control,
1106 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1107 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1108
1109 if (BITS_SET(phy_control,
1110 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1111 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1112 if (BITS_SET(phy_control,
1113 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1114 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1115 }
1116
1117 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1118 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1119
1120 /* this assumes override is only used to enable lanes */
1121 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1122 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1123
1124 if (BITS_SET(phy_control,
1125 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1126 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1127
1128 if (BITS_SET(phy_control,
1129 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1130 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1131 if (BITS_SET(phy_control,
1132 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1133 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1134 }
1135
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001136 phy_status &= phy_status_mask;
1137
Ville Syrjälä30142272015-07-08 23:46:01 +03001138 /*
1139 * The PHY may be busy with some initial calibration and whatnot,
1140 * so the power state can take a while to actually change.
1141 */
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001142 if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
Ville Syrjälä30142272015-07-08 23:46:01 +03001143 WARN(phy_status != tmp,
1144 "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1145 tmp, phy_status, dev_priv->chv_phy_control);
1146}
1147
1148#undef BITS_SET
1149
Daniel Vetter9c065a72014-09-30 10:56:38 +02001150static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1151 struct i915_power_well *power_well)
1152{
1153 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001154 enum pipe pipe;
1155 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001156
1157 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1158 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1159
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001160 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1161 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001162 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001163 } else {
1164 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001165 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001166 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001167
1168 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001169 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1170 vlv_set_power_well(dev_priv, power_well, true);
1171
1172 /* Poll for phypwrgood signal */
1173 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
1174 DRM_ERROR("Display PHY %d is not power up\n", phy);
1175
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001176 mutex_lock(&dev_priv->sb_lock);
1177
1178 /* Enable dynamic power down */
1179 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001180 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1181 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001182 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1183
1184 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1185 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1186 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1187 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001188 } else {
1189 /*
1190 * Force the non-existing CL2 off. BXT does this
1191 * too, so maybe it saves some power even though
1192 * CL2 doesn't exist?
1193 */
1194 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1195 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1196 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001197 }
1198
1199 mutex_unlock(&dev_priv->sb_lock);
1200
Ville Syrjälä70722462015-04-10 18:21:28 +03001201 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1202 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001203
1204 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1205 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001206
1207 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001208}
1209
1210static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1211 struct i915_power_well *power_well)
1212{
1213 enum dpio_phy phy;
1214
1215 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1216 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1217
1218 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1219 phy = DPIO_PHY0;
1220 assert_pll_disabled(dev_priv, PIPE_A);
1221 assert_pll_disabled(dev_priv, PIPE_B);
1222 } else {
1223 phy = DPIO_PHY1;
1224 assert_pll_disabled(dev_priv, PIPE_C);
1225 }
1226
Ville Syrjälä70722462015-04-10 18:21:28 +03001227 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1228 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001229
1230 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001231
1232 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1233 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001234
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001235 /* PHY is fully reset now, so we can enable the PHY state asserts */
1236 dev_priv->chv_phy_assert[phy] = true;
1237
Ville Syrjälä30142272015-07-08 23:46:01 +03001238 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001239}
1240
Ville Syrjälä6669e392015-07-08 23:46:00 +03001241static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1242 enum dpio_channel ch, bool override, unsigned int mask)
1243{
1244 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1245 u32 reg, val, expected, actual;
1246
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001247 /*
1248 * The BIOS can leave the PHY is some weird state
1249 * where it doesn't fully power down some parts.
1250 * Disable the asserts until the PHY has been fully
1251 * reset (ie. the power well has been disabled at
1252 * least once).
1253 */
1254 if (!dev_priv->chv_phy_assert[phy])
1255 return;
1256
Ville Syrjälä6669e392015-07-08 23:46:00 +03001257 if (ch == DPIO_CH0)
1258 reg = _CHV_CMN_DW0_CH0;
1259 else
1260 reg = _CHV_CMN_DW6_CH1;
1261
1262 mutex_lock(&dev_priv->sb_lock);
1263 val = vlv_dpio_read(dev_priv, pipe, reg);
1264 mutex_unlock(&dev_priv->sb_lock);
1265
1266 /*
1267 * This assumes !override is only used when the port is disabled.
1268 * All lanes should power down even without the override when
1269 * the port is disabled.
1270 */
1271 if (!override || mask == 0xf) {
1272 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1273 /*
1274 * If CH1 common lane is not active anymore
1275 * (eg. for pipe B DPLL) the entire channel will
1276 * shut down, which causes the common lane registers
1277 * to read as 0. That means we can't actually check
1278 * the lane power down status bits, but as the entire
1279 * register reads as 0 it's a good indication that the
1280 * channel is indeed entirely powered down.
1281 */
1282 if (ch == DPIO_CH1 && val == 0)
1283 expected = 0;
1284 } else if (mask != 0x0) {
1285 expected = DPIO_ANYDL_POWERDOWN;
1286 } else {
1287 expected = 0;
1288 }
1289
1290 if (ch == DPIO_CH0)
1291 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1292 else
1293 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1294 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1295
1296 WARN(actual != expected,
1297 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1298 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1299 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1300 reg, val);
1301}
1302
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001303bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1304 enum dpio_channel ch, bool override)
1305{
1306 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1307 bool was_override;
1308
1309 mutex_lock(&power_domains->lock);
1310
1311 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1312
1313 if (override == was_override)
1314 goto out;
1315
1316 if (override)
1317 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1318 else
1319 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1320
1321 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1322
1323 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1324 phy, ch, dev_priv->chv_phy_control);
1325
Ville Syrjälä30142272015-07-08 23:46:01 +03001326 assert_chv_phy_status(dev_priv);
1327
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001328out:
1329 mutex_unlock(&power_domains->lock);
1330
1331 return was_override;
1332}
1333
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001334void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1335 bool override, unsigned int mask)
1336{
1337 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1338 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1339 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1340 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1341
1342 mutex_lock(&power_domains->lock);
1343
1344 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1345 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1346
1347 if (override)
1348 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1349 else
1350 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1351
1352 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1353
1354 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1355 phy, ch, mask, dev_priv->chv_phy_control);
1356
Ville Syrjälä30142272015-07-08 23:46:01 +03001357 assert_chv_phy_status(dev_priv);
1358
Ville Syrjälä6669e392015-07-08 23:46:00 +03001359 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1360
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001361 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001362}
1363
1364static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1365 struct i915_power_well *power_well)
1366{
1367 enum pipe pipe = power_well->data;
1368 bool enabled;
1369 u32 state, ctrl;
1370
1371 mutex_lock(&dev_priv->rps.hw_lock);
1372
1373 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1374 /*
1375 * We only ever set the power-on and power-gate states, anything
1376 * else is unexpected.
1377 */
1378 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1379 enabled = state == DP_SSS_PWR_ON(pipe);
1380
1381 /*
1382 * A transient state at this point would mean some unexpected party
1383 * is poking at the power controls too.
1384 */
1385 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1386 WARN_ON(ctrl << 16 != state);
1387
1388 mutex_unlock(&dev_priv->rps.hw_lock);
1389
1390 return enabled;
1391}
1392
1393static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1394 struct i915_power_well *power_well,
1395 bool enable)
1396{
1397 enum pipe pipe = power_well->data;
1398 u32 state;
1399 u32 ctrl;
1400
1401 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1402
1403 mutex_lock(&dev_priv->rps.hw_lock);
1404
1405#define COND \
1406 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1407
1408 if (COND)
1409 goto out;
1410
1411 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1412 ctrl &= ~DP_SSC_MASK(pipe);
1413 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1414 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1415
1416 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001417 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001418 state,
1419 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1420
1421#undef COND
1422
1423out:
1424 mutex_unlock(&dev_priv->rps.hw_lock);
1425}
1426
1427static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1428 struct i915_power_well *power_well)
1429{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001430 WARN_ON_ONCE(power_well->data != PIPE_A);
1431
Daniel Vetter9c065a72014-09-30 10:56:38 +02001432 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1433}
1434
1435static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1436 struct i915_power_well *power_well)
1437{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001438 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001439
1440 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001441
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001442 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001443}
1444
1445static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1446 struct i915_power_well *power_well)
1447{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001448 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001449
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001450 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001451
Daniel Vetter9c065a72014-09-30 10:56:38 +02001452 chv_set_pipe_power_well(dev_priv, power_well, false);
1453}
1454
Imre Deak09731282016-02-17 14:17:42 +02001455static void
1456__intel_display_power_get_domain(struct drm_i915_private *dev_priv,
1457 enum intel_display_power_domain domain)
1458{
1459 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1460 struct i915_power_well *power_well;
1461 int i;
1462
1463 for_each_power_well(i, power_well, BIT(domain), power_domains) {
1464 if (!power_well->count++)
1465 intel_power_well_enable(dev_priv, power_well);
1466 }
1467
1468 power_domains->domain_use_count[domain]++;
1469}
1470
Daniel Vettere4e76842014-09-30 10:56:42 +02001471/**
1472 * intel_display_power_get - grab a power domain reference
1473 * @dev_priv: i915 device instance
1474 * @domain: power domain to reference
1475 *
1476 * This function grabs a power domain reference for @domain and ensures that the
1477 * power domain and all its parents are powered up. Therefore users should only
1478 * grab a reference to the innermost power domain they need.
1479 *
1480 * Any power domain reference obtained by this function must have a symmetric
1481 * call to intel_display_power_put() to release the reference again.
1482 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001483void intel_display_power_get(struct drm_i915_private *dev_priv,
1484 enum intel_display_power_domain domain)
1485{
Imre Deak09731282016-02-17 14:17:42 +02001486 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001487
1488 intel_runtime_pm_get(dev_priv);
1489
Imre Deak09731282016-02-17 14:17:42 +02001490 mutex_lock(&power_domains->lock);
1491
1492 __intel_display_power_get_domain(dev_priv, domain);
1493
1494 mutex_unlock(&power_domains->lock);
1495}
1496
1497/**
1498 * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
1499 * @dev_priv: i915 device instance
1500 * @domain: power domain to reference
1501 *
1502 * This function grabs a power domain reference for @domain and ensures that the
1503 * power domain and all its parents are powered up. Therefore users should only
1504 * grab a reference to the innermost power domain they need.
1505 *
1506 * Any power domain reference obtained by this function must have a symmetric
1507 * call to intel_display_power_put() to release the reference again.
1508 */
1509bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1510 enum intel_display_power_domain domain)
1511{
1512 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1513 bool is_enabled;
1514
1515 if (!intel_runtime_pm_get_if_in_use(dev_priv))
1516 return false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001517
1518 mutex_lock(&power_domains->lock);
1519
Imre Deak09731282016-02-17 14:17:42 +02001520 if (__intel_display_power_is_enabled(dev_priv, domain)) {
1521 __intel_display_power_get_domain(dev_priv, domain);
1522 is_enabled = true;
1523 } else {
1524 is_enabled = false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001525 }
1526
Daniel Vetter9c065a72014-09-30 10:56:38 +02001527 mutex_unlock(&power_domains->lock);
Imre Deak09731282016-02-17 14:17:42 +02001528
1529 if (!is_enabled)
1530 intel_runtime_pm_put(dev_priv);
1531
1532 return is_enabled;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001533}
1534
Daniel Vettere4e76842014-09-30 10:56:42 +02001535/**
1536 * intel_display_power_put - release a power domain reference
1537 * @dev_priv: i915 device instance
1538 * @domain: power domain to reference
1539 *
1540 * This function drops the power domain reference obtained by
1541 * intel_display_power_get() and might power down the corresponding hardware
1542 * block right away if this is the last reference.
1543 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001544void intel_display_power_put(struct drm_i915_private *dev_priv,
1545 enum intel_display_power_domain domain)
1546{
1547 struct i915_power_domains *power_domains;
1548 struct i915_power_well *power_well;
1549 int i;
1550
1551 power_domains = &dev_priv->power_domains;
1552
1553 mutex_lock(&power_domains->lock);
1554
Daniel Stone11c86db2015-11-20 15:55:34 +00001555 WARN(!power_domains->domain_use_count[domain],
1556 "Use count on domain %s is already zero\n",
1557 intel_display_power_domain_str(domain));
Daniel Vetter9c065a72014-09-30 10:56:38 +02001558 power_domains->domain_use_count[domain]--;
1559
1560 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
Daniel Stone11c86db2015-11-20 15:55:34 +00001561 WARN(!power_well->count,
1562 "Use count on power well %s is already zero",
1563 power_well->name);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001564
Imre Deakd314cd42015-11-17 17:44:23 +02001565 if (!--power_well->count)
Damien Lespiaudcddab32015-07-30 18:20:27 -03001566 intel_power_well_disable(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001567 }
1568
1569 mutex_unlock(&power_domains->lock);
1570
1571 intel_runtime_pm_put(dev_priv);
1572}
1573
Daniel Vetter9c065a72014-09-30 10:56:38 +02001574#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
1575 BIT(POWER_DOMAIN_PIPE_A) | \
1576 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001577 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
1578 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1579 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1580 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001581 BIT(POWER_DOMAIN_PORT_CRT) | \
1582 BIT(POWER_DOMAIN_PLLS) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001583 BIT(POWER_DOMAIN_AUX_A) | \
1584 BIT(POWER_DOMAIN_AUX_B) | \
1585 BIT(POWER_DOMAIN_AUX_C) | \
1586 BIT(POWER_DOMAIN_AUX_D) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01001587 BIT(POWER_DOMAIN_GMBUS) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001588 BIT(POWER_DOMAIN_INIT))
1589#define HSW_DISPLAY_POWER_DOMAINS ( \
1590 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
1591 BIT(POWER_DOMAIN_INIT))
1592
1593#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
1594 HSW_ALWAYS_ON_POWER_DOMAINS | \
1595 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
1596#define BDW_DISPLAY_POWER_DOMAINS ( \
1597 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
1598 BIT(POWER_DOMAIN_INIT))
1599
1600#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
1601#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
1602
1603#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001604 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1605 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001606 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001607 BIT(POWER_DOMAIN_AUX_B) | \
1608 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001609 BIT(POWER_DOMAIN_INIT))
1610
1611#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001612 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001613 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001614 BIT(POWER_DOMAIN_INIT))
1615
1616#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001617 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001618 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001619 BIT(POWER_DOMAIN_INIT))
1620
1621#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001622 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001623 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001624 BIT(POWER_DOMAIN_INIT))
1625
1626#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001627 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001628 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001629 BIT(POWER_DOMAIN_INIT))
1630
Daniel Vetter9c065a72014-09-30 10:56:38 +02001631#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001632 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1633 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001634 BIT(POWER_DOMAIN_AUX_B) | \
1635 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001636 BIT(POWER_DOMAIN_INIT))
1637
1638#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001639 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001640 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001641 BIT(POWER_DOMAIN_INIT))
1642
Daniel Vetter9c065a72014-09-30 10:56:38 +02001643static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1644 .sync_hw = i9xx_always_on_power_well_noop,
1645 .enable = i9xx_always_on_power_well_noop,
1646 .disable = i9xx_always_on_power_well_noop,
1647 .is_enabled = i9xx_always_on_power_well_enabled,
1648};
1649
1650static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1651 .sync_hw = chv_pipe_power_well_sync_hw,
1652 .enable = chv_pipe_power_well_enable,
1653 .disable = chv_pipe_power_well_disable,
1654 .is_enabled = chv_pipe_power_well_enabled,
1655};
1656
1657static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1658 .sync_hw = vlv_power_well_sync_hw,
1659 .enable = chv_dpio_cmn_power_well_enable,
1660 .disable = chv_dpio_cmn_power_well_disable,
1661 .is_enabled = vlv_power_well_enabled,
1662};
1663
1664static struct i915_power_well i9xx_always_on_power_well[] = {
1665 {
1666 .name = "always-on",
1667 .always_on = 1,
1668 .domains = POWER_DOMAIN_MASK,
1669 .ops = &i9xx_always_on_power_well_ops,
1670 },
1671};
1672
1673static const struct i915_power_well_ops hsw_power_well_ops = {
1674 .sync_hw = hsw_power_well_sync_hw,
1675 .enable = hsw_power_well_enable,
1676 .disable = hsw_power_well_disable,
1677 .is_enabled = hsw_power_well_enabled,
1678};
1679
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001680static const struct i915_power_well_ops skl_power_well_ops = {
1681 .sync_hw = skl_power_well_sync_hw,
1682 .enable = skl_power_well_enable,
1683 .disable = skl_power_well_disable,
1684 .is_enabled = skl_power_well_enabled,
1685};
1686
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001687static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
1688 .sync_hw = gen9_dc_off_power_well_sync_hw,
1689 .enable = gen9_dc_off_power_well_enable,
1690 .disable = gen9_dc_off_power_well_disable,
1691 .is_enabled = gen9_dc_off_power_well_enabled,
1692};
1693
Daniel Vetter9c065a72014-09-30 10:56:38 +02001694static struct i915_power_well hsw_power_wells[] = {
1695 {
1696 .name = "always-on",
1697 .always_on = 1,
1698 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
1699 .ops = &i9xx_always_on_power_well_ops,
1700 },
1701 {
1702 .name = "display",
1703 .domains = HSW_DISPLAY_POWER_DOMAINS,
1704 .ops = &hsw_power_well_ops,
1705 },
1706};
1707
1708static struct i915_power_well bdw_power_wells[] = {
1709 {
1710 .name = "always-on",
1711 .always_on = 1,
1712 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
1713 .ops = &i9xx_always_on_power_well_ops,
1714 },
1715 {
1716 .name = "display",
1717 .domains = BDW_DISPLAY_POWER_DOMAINS,
1718 .ops = &hsw_power_well_ops,
1719 },
1720};
1721
1722static const struct i915_power_well_ops vlv_display_power_well_ops = {
1723 .sync_hw = vlv_power_well_sync_hw,
1724 .enable = vlv_display_power_well_enable,
1725 .disable = vlv_display_power_well_disable,
1726 .is_enabled = vlv_power_well_enabled,
1727};
1728
1729static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
1730 .sync_hw = vlv_power_well_sync_hw,
1731 .enable = vlv_dpio_cmn_power_well_enable,
1732 .disable = vlv_dpio_cmn_power_well_disable,
1733 .is_enabled = vlv_power_well_enabled,
1734};
1735
1736static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
1737 .sync_hw = vlv_power_well_sync_hw,
1738 .enable = vlv_power_well_enable,
1739 .disable = vlv_power_well_disable,
1740 .is_enabled = vlv_power_well_enabled,
1741};
1742
1743static struct i915_power_well vlv_power_wells[] = {
1744 {
1745 .name = "always-on",
1746 .always_on = 1,
1747 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1748 .ops = &i9xx_always_on_power_well_ops,
Imre Deak56fcfd62015-11-04 19:24:10 +02001749 .data = PUNIT_POWER_WELL_ALWAYS_ON,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001750 },
1751 {
1752 .name = "display",
1753 .domains = VLV_DISPLAY_POWER_DOMAINS,
1754 .data = PUNIT_POWER_WELL_DISP2D,
1755 .ops = &vlv_display_power_well_ops,
1756 },
1757 {
1758 .name = "dpio-tx-b-01",
1759 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1760 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1761 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1762 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1763 .ops = &vlv_dpio_power_well_ops,
1764 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
1765 },
1766 {
1767 .name = "dpio-tx-b-23",
1768 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1769 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1770 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1771 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1772 .ops = &vlv_dpio_power_well_ops,
1773 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
1774 },
1775 {
1776 .name = "dpio-tx-c-01",
1777 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1778 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1779 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1780 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1781 .ops = &vlv_dpio_power_well_ops,
1782 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
1783 },
1784 {
1785 .name = "dpio-tx-c-23",
1786 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1787 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1788 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1789 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1790 .ops = &vlv_dpio_power_well_ops,
1791 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
1792 },
1793 {
1794 .name = "dpio-common",
1795 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
1796 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1797 .ops = &vlv_dpio_cmn_power_well_ops,
1798 },
1799};
1800
1801static struct i915_power_well chv_power_wells[] = {
1802 {
1803 .name = "always-on",
1804 .always_on = 1,
1805 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1806 .ops = &i9xx_always_on_power_well_ops,
1807 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001808 {
1809 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001810 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001811 * Pipe A power well is the new disp2d well. Pipe B and C
1812 * power wells don't actually exist. Pipe A power well is
1813 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001814 */
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001815 .domains = VLV_DISPLAY_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001816 .data = PIPE_A,
1817 .ops = &chv_pipe_power_well_ops,
1818 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001819 {
1820 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001821 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001822 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1823 .ops = &chv_dpio_cmn_power_well_ops,
1824 },
1825 {
1826 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001827 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001828 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
1829 .ops = &chv_dpio_cmn_power_well_ops,
1830 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001831};
1832
Suketu Shah5aefb232015-04-16 14:22:10 +05301833bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
1834 int power_well_id)
1835{
1836 struct i915_power_well *power_well;
1837 bool ret;
1838
1839 power_well = lookup_power_well(dev_priv, power_well_id);
1840 ret = power_well->ops->is_enabled(dev_priv, power_well);
1841
1842 return ret;
1843}
1844
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001845static struct i915_power_well skl_power_wells[] = {
1846 {
1847 .name = "always-on",
1848 .always_on = 1,
1849 .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1850 .ops = &i9xx_always_on_power_well_ops,
Imre Deak56fcfd62015-11-04 19:24:10 +02001851 .data = SKL_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001852 },
1853 {
1854 .name = "power well 1",
Imre Deak4a76f292015-11-04 19:24:15 +02001855 /* Handled by the DMC firmware */
1856 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001857 .ops = &skl_power_well_ops,
1858 .data = SKL_DISP_PW_1,
1859 },
1860 {
1861 .name = "MISC IO power well",
Imre Deak4a76f292015-11-04 19:24:15 +02001862 /* Handled by the DMC firmware */
1863 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001864 .ops = &skl_power_well_ops,
1865 .data = SKL_DISP_PW_MISC_IO,
1866 },
1867 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001868 .name = "DC off",
1869 .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
1870 .ops = &gen9_dc_off_power_well_ops,
1871 .data = SKL_DISP_PW_DC_OFF,
1872 },
1873 {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001874 .name = "power well 2",
1875 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1876 .ops = &skl_power_well_ops,
1877 .data = SKL_DISP_PW_2,
1878 },
1879 {
1880 .name = "DDI A/E power well",
1881 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
1882 .ops = &skl_power_well_ops,
1883 .data = SKL_DISP_PW_DDI_A_E,
1884 },
1885 {
1886 .name = "DDI B power well",
1887 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
1888 .ops = &skl_power_well_ops,
1889 .data = SKL_DISP_PW_DDI_B,
1890 },
1891 {
1892 .name = "DDI C power well",
1893 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
1894 .ops = &skl_power_well_ops,
1895 .data = SKL_DISP_PW_DDI_C,
1896 },
1897 {
1898 .name = "DDI D power well",
1899 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
1900 .ops = &skl_power_well_ops,
1901 .data = SKL_DISP_PW_DDI_D,
1902 },
1903};
1904
Damien Lespiau2f693e22015-11-04 19:24:12 +02001905void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv)
1906{
1907 struct i915_power_well *well;
1908
Michel Thierry16fbc292016-01-06 12:08:36 +00001909 if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
Damien Lespiau2f693e22015-11-04 19:24:12 +02001910 return;
1911
1912 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
1913 intel_power_well_enable(dev_priv, well);
1914
1915 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
1916 intel_power_well_enable(dev_priv, well);
1917}
1918
1919void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv)
1920{
1921 struct i915_power_well *well;
1922
Michel Thierry16fbc292016-01-06 12:08:36 +00001923 if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
Damien Lespiau2f693e22015-11-04 19:24:12 +02001924 return;
1925
1926 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
1927 intel_power_well_disable(dev_priv, well);
1928
1929 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
1930 intel_power_well_disable(dev_priv, well);
1931}
1932
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301933static struct i915_power_well bxt_power_wells[] = {
1934 {
1935 .name = "always-on",
1936 .always_on = 1,
1937 .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1938 .ops = &i9xx_always_on_power_well_ops,
1939 },
1940 {
1941 .name = "power well 1",
1942 .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
1943 .ops = &skl_power_well_ops,
1944 .data = SKL_DISP_PW_1,
1945 },
1946 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001947 .name = "DC off",
1948 .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
1949 .ops = &gen9_dc_off_power_well_ops,
1950 .data = SKL_DISP_PW_DC_OFF,
1951 },
1952 {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301953 .name = "power well 2",
1954 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1955 .ops = &skl_power_well_ops,
1956 .data = SKL_DISP_PW_2,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001957 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301958};
1959
Imre Deak1b0e3a02015-11-05 23:04:11 +02001960static int
1961sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
1962 int disable_power_well)
1963{
1964 if (disable_power_well >= 0)
1965 return !!disable_power_well;
1966
Matt Roper18024192015-12-01 09:26:58 -08001967 if (IS_BROXTON(dev_priv)) {
1968 DRM_DEBUG_KMS("Disabling display power well support\n");
1969 return 0;
1970 }
1971
Imre Deak1b0e3a02015-11-05 23:04:11 +02001972 return 1;
1973}
1974
Imre Deaka37baf32016-02-29 22:49:03 +02001975static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
1976 int enable_dc)
1977{
1978 uint32_t mask;
1979 int requested_dc;
1980 int max_dc;
1981
1982 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1983 max_dc = 2;
1984 mask = 0;
1985 } else if (IS_BROXTON(dev_priv)) {
1986 max_dc = 1;
1987 /*
1988 * DC9 has a separate HW flow from the rest of the DC states,
1989 * not depending on the DMC firmware. It's needed by system
1990 * suspend/resume, so allow it unconditionally.
1991 */
1992 mask = DC_STATE_EN_DC9;
1993 } else {
1994 max_dc = 0;
1995 mask = 0;
1996 }
1997
Imre Deak66e2c4c2016-02-29 22:49:04 +02001998 if (!i915.disable_power_well)
1999 max_dc = 0;
2000
Imre Deaka37baf32016-02-29 22:49:03 +02002001 if (enable_dc >= 0 && enable_dc <= max_dc) {
2002 requested_dc = enable_dc;
2003 } else if (enable_dc == -1) {
2004 requested_dc = max_dc;
2005 } else if (enable_dc > max_dc && enable_dc <= 2) {
2006 DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
2007 enable_dc, max_dc);
2008 requested_dc = max_dc;
2009 } else {
2010 DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
2011 requested_dc = max_dc;
2012 }
2013
2014 if (requested_dc > 1)
2015 mask |= DC_STATE_EN_UPTO_DC6;
2016 if (requested_dc > 0)
2017 mask |= DC_STATE_EN_UPTO_DC5;
2018
2019 DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
2020
2021 return mask;
2022}
2023
Daniel Vetter9c065a72014-09-30 10:56:38 +02002024#define set_power_wells(power_domains, __power_wells) ({ \
2025 (power_domains)->power_wells = (__power_wells); \
2026 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
2027})
2028
Daniel Vettere4e76842014-09-30 10:56:42 +02002029/**
2030 * intel_power_domains_init - initializes the power domain structures
2031 * @dev_priv: i915 device instance
2032 *
2033 * Initializes the power domain structures for @dev_priv depending upon the
2034 * supported platform.
2035 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002036int intel_power_domains_init(struct drm_i915_private *dev_priv)
2037{
2038 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2039
Imre Deak1b0e3a02015-11-05 23:04:11 +02002040 i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
2041 i915.disable_power_well);
Imre Deaka37baf32016-02-29 22:49:03 +02002042 dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
2043 i915.enable_dc);
Imre Deak1b0e3a02015-11-05 23:04:11 +02002044
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01002045 BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
2046
Daniel Vetter9c065a72014-09-30 10:56:38 +02002047 mutex_init(&power_domains->lock);
2048
2049 /*
2050 * The enabling order will be from lower to higher indexed wells,
2051 * the disabling order is reversed.
2052 */
2053 if (IS_HASWELL(dev_priv->dev)) {
2054 set_power_wells(power_domains, hsw_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002055 } else if (IS_BROADWELL(dev_priv->dev)) {
2056 set_power_wells(power_domains, bdw_power_wells);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002057 } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002058 set_power_wells(power_domains, skl_power_wells);
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302059 } else if (IS_BROXTON(dev_priv->dev)) {
2060 set_power_wells(power_domains, bxt_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002061 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
2062 set_power_wells(power_domains, chv_power_wells);
2063 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
2064 set_power_wells(power_domains, vlv_power_wells);
2065 } else {
2066 set_power_wells(power_domains, i9xx_always_on_power_well);
2067 }
2068
2069 return 0;
2070}
2071
Daniel Vettere4e76842014-09-30 10:56:42 +02002072/**
2073 * intel_power_domains_fini - finalizes the power domain structures
2074 * @dev_priv: i915 device instance
2075 *
2076 * Finalizes the power domain structures for @dev_priv depending upon the
2077 * supported platform. This function also disables runtime pm and ensures that
2078 * the device stays powered up so that the driver can be reloaded.
2079 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002080void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002081{
Imre Deak25b181b2015-12-17 13:44:56 +02002082 struct device *device = &dev_priv->dev->pdev->dev;
2083
Imre Deakaabee1b2015-12-15 20:10:29 +02002084 /*
2085 * The i915.ko module is still not prepared to be loaded when
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002086 * the power well is not enabled, so just enable it in case
Imre Deakaabee1b2015-12-15 20:10:29 +02002087 * we're going to unload/reload.
2088 * The following also reacquires the RPM reference the core passed
2089 * to the driver during loading, which is dropped in
2090 * intel_runtime_pm_enable(). We have to hand back the control of the
2091 * device to the core with this reference held.
2092 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002093 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002094
2095 /* Remove the refcount we took to keep power well support disabled. */
2096 if (!i915.disable_power_well)
2097 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak25b181b2015-12-17 13:44:56 +02002098
2099 /*
2100 * Remove the refcount we took in intel_runtime_pm_enable() in case
2101 * the platform doesn't support runtime PM.
2102 */
2103 if (!HAS_RUNTIME_PM(dev_priv))
2104 pm_runtime_put(device);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002105}
2106
Imre Deak30eade12015-11-04 19:24:13 +02002107static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002108{
2109 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2110 struct i915_power_well *power_well;
2111 int i;
2112
2113 mutex_lock(&power_domains->lock);
2114 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
2115 power_well->ops->sync_hw(dev_priv, power_well);
2116 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
2117 power_well);
2118 }
2119 mutex_unlock(&power_domains->lock);
2120}
2121
Imre Deak73dfc222015-11-17 17:33:53 +02002122static void skl_display_core_init(struct drm_i915_private *dev_priv,
2123 bool resume)
2124{
2125 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2126 uint32_t val;
2127
Imre Deakd26fa1d2015-11-04 19:24:17 +02002128 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2129
Imre Deak73dfc222015-11-17 17:33:53 +02002130 /* enable PCH reset handshake */
2131 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2132 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
2133
2134 /* enable PG1 and Misc I/O */
2135 mutex_lock(&power_domains->lock);
2136 skl_pw1_misc_io_init(dev_priv);
2137 mutex_unlock(&power_domains->lock);
2138
2139 if (!resume)
2140 return;
2141
2142 skl_init_cdclk(dev_priv);
2143
Mika Kuoppala1e657ad2016-02-18 17:21:14 +02002144 if (dev_priv->csr.dmc_payload && intel_csr_load_program(dev_priv))
2145 gen9_set_dc_state_debugmask(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002146}
2147
2148static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
2149{
2150 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2151
Imre Deakd26fa1d2015-11-04 19:24:17 +02002152 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2153
Imre Deak73dfc222015-11-17 17:33:53 +02002154 skl_uninit_cdclk(dev_priv);
2155
2156 /* The spec doesn't call for removing the reset handshake flag */
2157 /* disable PG1 and Misc I/O */
2158 mutex_lock(&power_domains->lock);
2159 skl_pw1_misc_io_fini(dev_priv);
2160 mutex_unlock(&power_domains->lock);
2161}
2162
Ville Syrjälä70722462015-04-10 18:21:28 +03002163static void chv_phy_control_init(struct drm_i915_private *dev_priv)
2164{
2165 struct i915_power_well *cmn_bc =
2166 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2167 struct i915_power_well *cmn_d =
2168 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
2169
2170 /*
2171 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
2172 * workaround never ever read DISPLAY_PHY_CONTROL, and
2173 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002174 * power well state and lane status to reconstruct the
2175 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03002176 */
2177 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03002178 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
2179 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002180 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
2181 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
2182 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
2183
2184 /*
2185 * If all lanes are disabled we leave the override disabled
2186 * with all power down bits cleared to match the state we
2187 * would use after disabling the port. Otherwise enable the
2188 * override and set the lane powerdown bits accding to the
2189 * current lane status.
2190 */
2191 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
2192 uint32_t status = I915_READ(DPLL(PIPE_A));
2193 unsigned int mask;
2194
2195 mask = status & DPLL_PORTB_READY_MASK;
2196 if (mask == 0xf)
2197 mask = 0x0;
2198 else
2199 dev_priv->chv_phy_control |=
2200 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
2201
2202 dev_priv->chv_phy_control |=
2203 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
2204
2205 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
2206 if (mask == 0xf)
2207 mask = 0x0;
2208 else
2209 dev_priv->chv_phy_control |=
2210 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
2211
2212 dev_priv->chv_phy_control |=
2213 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
2214
Ville Syrjälä70722462015-04-10 18:21:28 +03002215 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002216
2217 dev_priv->chv_phy_assert[DPIO_PHY0] = false;
2218 } else {
2219 dev_priv->chv_phy_assert[DPIO_PHY0] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002220 }
2221
2222 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
2223 uint32_t status = I915_READ(DPIO_PHY_STATUS);
2224 unsigned int mask;
2225
2226 mask = status & DPLL_PORTD_READY_MASK;
2227
2228 if (mask == 0xf)
2229 mask = 0x0;
2230 else
2231 dev_priv->chv_phy_control |=
2232 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
2233
2234 dev_priv->chv_phy_control |=
2235 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
2236
Ville Syrjälä70722462015-04-10 18:21:28 +03002237 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002238
2239 dev_priv->chv_phy_assert[DPIO_PHY1] = false;
2240 } else {
2241 dev_priv->chv_phy_assert[DPIO_PHY1] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002242 }
2243
2244 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
2245
2246 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
2247 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03002248}
2249
Daniel Vetter9c065a72014-09-30 10:56:38 +02002250static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
2251{
2252 struct i915_power_well *cmn =
2253 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2254 struct i915_power_well *disp2d =
2255 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
2256
Daniel Vetter9c065a72014-09-30 10:56:38 +02002257 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03002258 if (cmn->ops->is_enabled(dev_priv, cmn) &&
2259 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02002260 I915_READ(DPIO_CTL) & DPIO_CMNRST)
2261 return;
2262
2263 DRM_DEBUG_KMS("toggling display PHY side reset\n");
2264
2265 /* cmnlane needs DPLL registers */
2266 disp2d->ops->enable(dev_priv, disp2d);
2267
2268 /*
2269 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
2270 * Need to assert and de-assert PHY SB reset by gating the
2271 * common lane power, then un-gating it.
2272 * Simply ungating isn't enough to reset the PHY enough to get
2273 * ports and lanes running.
2274 */
2275 cmn->ops->disable(dev_priv, cmn);
2276}
2277
Daniel Vettere4e76842014-09-30 10:56:42 +02002278/**
2279 * intel_power_domains_init_hw - initialize hardware power domain state
2280 * @dev_priv: i915 device instance
2281 *
2282 * This function initializes the hardware power domain state and enables all
2283 * power domains using intel_display_set_init_power().
2284 */
Imre Deak73dfc222015-11-17 17:33:53 +02002285void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002286{
2287 struct drm_device *dev = dev_priv->dev;
2288 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2289
2290 power_domains->initializing = true;
2291
Imre Deak73dfc222015-11-17 17:33:53 +02002292 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
2293 skl_display_core_init(dev_priv, resume);
2294 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03002295 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002296 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03002297 mutex_unlock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002298 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002299 mutex_lock(&power_domains->lock);
2300 vlv_cmnlane_wa(dev_priv);
2301 mutex_unlock(&power_domains->lock);
2302 }
2303
2304 /* For now, we need the power well to be always enabled. */
2305 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002306 /* Disable power support if the user asked so. */
2307 if (!i915.disable_power_well)
2308 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak30eade12015-11-04 19:24:13 +02002309 intel_power_domains_sync_hw(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002310 power_domains->initializing = false;
2311}
2312
Daniel Vettere4e76842014-09-30 10:56:42 +02002313/**
Imre Deak73dfc222015-11-17 17:33:53 +02002314 * intel_power_domains_suspend - suspend power domain state
2315 * @dev_priv: i915 device instance
2316 *
2317 * This function prepares the hardware power domain state before entering
2318 * system suspend. It must be paired with intel_power_domains_init_hw().
2319 */
2320void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
2321{
Imre Deakd314cd42015-11-17 17:44:23 +02002322 /*
2323 * Even if power well support was disabled we still want to disable
2324 * power wells while we are system suspended.
2325 */
2326 if (!i915.disable_power_well)
2327 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2622d792016-02-29 22:49:02 +02002328
2329 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
2330 skl_display_core_uninit(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002331}
2332
2333/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002334 * intel_runtime_pm_get - grab a runtime pm reference
2335 * @dev_priv: i915 device instance
2336 *
2337 * This function grabs a device-level runtime pm reference (mostly used for GEM
2338 * code to ensure the GTT or GT is on) and ensures that it is powered up.
2339 *
2340 * Any runtime pm reference obtained by this function must have a symmetric
2341 * call to intel_runtime_pm_put() to release the reference again.
2342 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002343void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
2344{
2345 struct drm_device *dev = dev_priv->dev;
2346 struct device *device = &dev->pdev->dev;
2347
Daniel Vetter9c065a72014-09-30 10:56:38 +02002348 pm_runtime_get_sync(device);
Imre Deak1f814da2015-12-16 02:52:19 +02002349
2350 atomic_inc(&dev_priv->pm.wakeref_count);
Imre Deakc9b88462015-12-15 20:10:34 +02002351 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002352}
2353
Daniel Vettere4e76842014-09-30 10:56:42 +02002354/**
Imre Deak09731282016-02-17 14:17:42 +02002355 * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
2356 * @dev_priv: i915 device instance
2357 *
2358 * This function grabs a device-level runtime pm reference if the device is
2359 * already in use and ensures that it is powered up.
2360 *
2361 * Any runtime pm reference obtained by this function must have a symmetric
2362 * call to intel_runtime_pm_put() to release the reference again.
2363 */
2364bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
2365{
2366 struct drm_device *dev = dev_priv->dev;
2367 struct device *device = &dev->pdev->dev;
Imre Deak09731282016-02-17 14:17:42 +02002368
Chris Wilson135dc792016-02-25 21:10:28 +00002369 if (IS_ENABLED(CONFIG_PM)) {
2370 int ret = pm_runtime_get_if_in_use(device);
Imre Deak09731282016-02-17 14:17:42 +02002371
Chris Wilson135dc792016-02-25 21:10:28 +00002372 /*
2373 * In cases runtime PM is disabled by the RPM core and we get
2374 * an -EINVAL return value we are not supposed to call this
2375 * function, since the power state is undefined. This applies
2376 * atm to the late/early system suspend/resume handlers.
2377 */
2378 WARN_ON_ONCE(ret < 0);
2379 if (ret <= 0)
2380 return false;
2381 }
Imre Deak09731282016-02-17 14:17:42 +02002382
2383 atomic_inc(&dev_priv->pm.wakeref_count);
2384 assert_rpm_wakelock_held(dev_priv);
2385
2386 return true;
2387}
2388
2389/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002390 * intel_runtime_pm_get_noresume - grab a runtime pm reference
2391 * @dev_priv: i915 device instance
2392 *
2393 * This function grabs a device-level runtime pm reference (mostly used for GEM
2394 * code to ensure the GTT or GT is on).
2395 *
2396 * It will _not_ power up the device but instead only check that it's powered
2397 * on. Therefore it is only valid to call this functions from contexts where
2398 * the device is known to be powered up and where trying to power it up would
2399 * result in hilarity and deadlocks. That pretty much means only the system
2400 * suspend/resume code where this is used to grab runtime pm references for
2401 * delayed setup down in work items.
2402 *
2403 * Any runtime pm reference obtained by this function must have a symmetric
2404 * call to intel_runtime_pm_put() to release the reference again.
2405 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002406void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
2407{
2408 struct drm_device *dev = dev_priv->dev;
2409 struct device *device = &dev->pdev->dev;
2410
Imre Deakc9b88462015-12-15 20:10:34 +02002411 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002412 pm_runtime_get_noresume(device);
Imre Deak1f814da2015-12-16 02:52:19 +02002413
2414 atomic_inc(&dev_priv->pm.wakeref_count);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002415}
2416
Daniel Vettere4e76842014-09-30 10:56:42 +02002417/**
2418 * intel_runtime_pm_put - release a runtime pm reference
2419 * @dev_priv: i915 device instance
2420 *
2421 * This function drops the device-level runtime pm reference obtained by
2422 * intel_runtime_pm_get() and might power down the corresponding
2423 * hardware block right away if this is the last reference.
2424 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002425void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
2426{
2427 struct drm_device *dev = dev_priv->dev;
2428 struct device *device = &dev->pdev->dev;
2429
Imre Deak542db3c2015-12-15 20:10:36 +02002430 assert_rpm_wakelock_held(dev_priv);
Imre Deak2b19efe2015-12-15 20:10:37 +02002431 if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
2432 atomic_inc(&dev_priv->pm.atomic_seq);
Imre Deak1f814da2015-12-16 02:52:19 +02002433
Daniel Vetter9c065a72014-09-30 10:56:38 +02002434 pm_runtime_mark_last_busy(device);
2435 pm_runtime_put_autosuspend(device);
2436}
2437
Daniel Vettere4e76842014-09-30 10:56:42 +02002438/**
2439 * intel_runtime_pm_enable - enable runtime pm
2440 * @dev_priv: i915 device instance
2441 *
2442 * This function enables runtime pm at the end of the driver load sequence.
2443 *
2444 * Note that this function does currently not enable runtime pm for the
2445 * subordinate display power domains. That is only done on the first modeset
2446 * using intel_display_set_init_power().
2447 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002448void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002449{
2450 struct drm_device *dev = dev_priv->dev;
2451 struct device *device = &dev->pdev->dev;
2452
Imre Deakcbc68dc2015-12-17 19:04:33 +02002453 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
2454 pm_runtime_mark_last_busy(device);
2455
Imre Deak25b181b2015-12-17 13:44:56 +02002456 /*
2457 * Take a permanent reference to disable the RPM functionality and drop
2458 * it only when unloading the driver. Use the low level get/put helpers,
2459 * so the driver's own RPM reference tracking asserts also work on
2460 * platforms without RPM support.
2461 */
Imre Deakcbc68dc2015-12-17 19:04:33 +02002462 if (!HAS_RUNTIME_PM(dev)) {
2463 pm_runtime_dont_use_autosuspend(device);
Imre Deak25b181b2015-12-17 13:44:56 +02002464 pm_runtime_get_sync(device);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002465 } else {
2466 pm_runtime_use_autosuspend(device);
2467 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02002468
Imre Deakaabee1b2015-12-15 20:10:29 +02002469 /*
2470 * The core calls the driver load handler with an RPM reference held.
2471 * We drop that here and will reacquire it during unloading in
2472 * intel_power_domains_fini().
2473 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002474 pm_runtime_put_autosuspend(device);
2475}
2476