blob: 6f72e1ab010f78097d762c28ffacba8c37c5d7e2 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
84 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
85 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
86 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
87 * were enough free buffers and RX_STALLED is set it is cleared.
88 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200113static int iwl_rxq_space(const struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
115 int s = q->read - q->write;
116 if (s <= 0)
117 s += RX_QUEUE_SIZE;
118 /* keep some buffer to not confuse full and empty queue */
119 s -= 2;
120 if (s < 0)
121 s = 0;
122 return s;
123}
124
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200125/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200126 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
127 */
128static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
129{
130 return cpu_to_le32((u32)(dma_addr >> 8));
131}
132
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200133/*
134 * iwl_pcie_rx_stop - stops the Rx DMA
135 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200136int iwl_pcie_rx_stop(struct iwl_trans *trans)
137{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200138 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
139 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
140 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
141}
142
143/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200144 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700145 */
Emmanuel Grumbach223b9cb2012-11-18 13:16:14 +0200146static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147{
148 unsigned long flags;
149 u32 reg;
150
151 spin_lock_irqsave(&q->lock, flags);
152
153 if (q->need_update == 0)
154 goto exit_unlock;
155
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700156 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157 /* shadow register enabled */
158 /* Device expects a multiple of 8 */
159 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700161 } else {
Don Fry47107e82012-03-15 13:27:06 -0700162 struct iwl_trans_pcie *trans_pcie =
163 IWL_TRANS_GET_PCIE_TRANS(trans);
164
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700165 /* If power-saving is in use, make sure device is awake */
Don Fry01d651d2012-03-23 08:34:31 -0700166 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200167 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700168
169 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700170 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700171 "Rx queue requesting wakeup,"
172 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200173 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700174 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
175 goto exit_unlock;
176 }
177
178 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200179 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700180 q->write_actual);
181
182 /* Else device is assumed to be awake */
183 } else {
184 /* Device expects a multiple of 8 */
185 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200186 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187 q->write_actual);
188 }
189 }
190 q->need_update = 0;
191
192 exit_unlock:
193 spin_unlock_irqrestore(&q->lock, flags);
194}
195
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200196/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200197 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700198 *
199 * If there are slots in the RX queue that need to be restocked,
200 * and we have free pre-allocated buffers, fill the ranks as much
201 * as we can, pulling from rx_free.
202 *
203 * This moves the 'write' index forward to catch up with 'processed', and
204 * also updates the memory address in the firmware to reference the new
205 * target buffer.
206 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200207static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700208{
Johannes Berg20d3b642012-05-16 22:54:29 +0200209 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200210 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700211 struct iwl_rx_mem_buffer *rxb;
212 unsigned long flags;
213
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300214 /*
215 * If the device isn't enabled - not need to try to add buffers...
216 * This can happen when we stop the device and still have an interrupt
217 * pending. We stop the APM before we sync the interrupts / tasklets
218 * because we have to (see comment there). On the other hand, since
219 * the APM is stopped, we cannot access the HW (in particular not prph).
220 * So don't try to restock if the APM has been already stopped.
221 */
222 if (!test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status))
223 return;
224
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200226 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227 /* The overwritten rxb must be a used one */
228 rxb = rxq->queue[rxq->write];
229 BUG_ON(rxb && rxb->page);
230
231 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100232 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
233 list);
234 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700235
236 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200237 rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700238 rxq->queue[rxq->write] = rxb;
239 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
240 rxq->free_count--;
241 }
242 spin_unlock_irqrestore(&rxq->lock, flags);
243 /* If the pre-allocated buffer pool is dropping low, schedule to
244 * refill it */
245 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800246 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700247
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700248 /* If we've added more space for the firmware to place data, tell it.
249 * Increment device's write pointer in multiples of 8. */
250 if (rxq->write_actual != (rxq->write & ~0x7)) {
251 spin_lock_irqsave(&rxq->lock, flags);
252 rxq->need_update = 1;
253 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200254 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700255 }
256}
257
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300258/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200259 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700260 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300261 * A used RBD is an Rx buffer that has been given to the stack. To use it again
262 * a page must be allocated and the RBD must point to the page. This function
263 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200264 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300265 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700266 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200267static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700268{
Johannes Berg20d3b642012-05-16 22:54:29 +0200269 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200270 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700271 struct iwl_rx_mem_buffer *rxb;
272 struct page *page;
273 unsigned long flags;
274 gfp_t gfp_mask = priority;
275
276 while (1) {
277 spin_lock_irqsave(&rxq->lock, flags);
278 if (list_empty(&rxq->rx_used)) {
279 spin_unlock_irqrestore(&rxq->lock, flags);
280 return;
281 }
282 spin_unlock_irqrestore(&rxq->lock, flags);
283
284 if (rxq->free_count > RX_LOW_WATERMARK)
285 gfp_mask |= __GFP_NOWARN;
286
Johannes Bergb2cf4102012-04-09 17:46:51 -0700287 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288 gfp_mask |= __GFP_COMP;
289
290 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200291 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700292 if (!page) {
293 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700294 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700295 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700296 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700297
298 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
299 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700300 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700301 "Only %u free buffers remaining.\n",
302 priority == GFP_ATOMIC ?
303 "GFP_ATOMIC" : "GFP_KERNEL",
304 rxq->free_count);
305 /* We don't reschedule replenish work here -- we will
306 * call the restock method and if it still needs
307 * more buffers it will schedule replenish */
308 return;
309 }
310
311 spin_lock_irqsave(&rxq->lock, flags);
312
313 if (list_empty(&rxq->rx_used)) {
314 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700315 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700316 return;
317 }
Johannes Berge2b19302012-11-04 09:31:25 +0100318 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
319 list);
320 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700321 spin_unlock_irqrestore(&rxq->lock, flags);
322
323 BUG_ON(rxb->page);
324 rxb->page = page;
325 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200326 rxb->page_dma =
327 dma_map_page(trans->dev, page, 0,
328 PAGE_SIZE << trans_pcie->rx_page_order,
329 DMA_FROM_DEVICE);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700330 /* dma address must be no more than 36 bits */
331 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
332 /* and also 256 byte aligned! */
333 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
334
335 spin_lock_irqsave(&rxq->lock, flags);
336
337 list_add_tail(&rxb->list, &rxq->rx_free);
338 rxq->free_count++;
339
340 spin_unlock_irqrestore(&rxq->lock, flags);
341 }
342}
343
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200344static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans)
345{
346 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
347 struct iwl_rxq *rxq = &trans_pcie->rxq;
348 int i;
349
350 /* Fill the rx_used queue with _all_ of the Rx buffers */
351 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
352 /* In the reset function, these buffers may have been allocated
353 * to an SKB, so we need to unmap and free potential storage */
354 if (rxq->pool[i].page != NULL) {
355 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
356 PAGE_SIZE << trans_pcie->rx_page_order,
357 DMA_FROM_DEVICE);
358 __free_pages(rxq->pool[i].page,
359 trans_pcie->rx_page_order);
360 rxq->pool[i].page = NULL;
361 }
362 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
363 }
364}
365
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300366/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200367 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300368 *
369 * When moving to rx_free an page is allocated for the slot.
370 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200371 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300372 * This is called as a scheduled work item (except for during initialization)
373 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200374static void iwl_pcie_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700375{
Johannes Berg7b114882012-02-05 13:55:11 -0800376 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700377 unsigned long flags;
378
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200379 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700380
Johannes Berg7b114882012-02-05 13:55:11 -0800381 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200382 iwl_pcie_rxq_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800383 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700384}
385
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200386static void iwl_pcie_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700387{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200388 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700389
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200390 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700391}
392
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200393static void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700394{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700395 struct iwl_trans_pcie *trans_pcie =
396 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700397
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200398 iwl_pcie_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700399}
400
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200401static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
402{
403 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
404 struct iwl_rxq *rxq = &trans_pcie->rxq;
405 struct device *dev = trans->dev;
406
407 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
408
409 spin_lock_init(&rxq->lock);
410
411 if (WARN_ON(rxq->bd || rxq->rb_stts))
412 return -EINVAL;
413
414 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
415 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
416 &rxq->bd_dma, GFP_KERNEL);
417 if (!rxq->bd)
418 goto err_bd;
419
420 /*Allocate the driver's pointer to receive buffer status */
421 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
422 &rxq->rb_stts_dma, GFP_KERNEL);
423 if (!rxq->rb_stts)
424 goto err_rb_stts;
425
426 return 0;
427
428err_rb_stts:
429 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
430 rxq->bd, rxq->bd_dma);
431 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
432 rxq->bd = NULL;
433err_bd:
434 return -ENOMEM;
435}
436
437static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
438{
439 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
440 u32 rb_size;
441 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
442
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200443 if (trans_pcie->rx_buf_size_8k)
444 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
445 else
446 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
447
448 /* Stop Rx DMA */
449 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
450
451 /* Reset driver's Rx queue write index */
452 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
453
454 /* Tell device where to find RBD circular buffer in DRAM */
455 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
456 (u32)(rxq->bd_dma >> 8));
457
458 /* Tell device where in DRAM to update its Rx status */
459 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
460 rxq->rb_stts_dma >> 4);
461
462 /* Enable Rx DMA
463 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
464 * the credit mechanism in 5000 HW RX FIFO
465 * Direct rx interrupts to hosts
466 * Rx buffer size 4 or 8k
467 * RB timeout 0x10
468 * 256 RBDs
469 */
470 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
471 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
472 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
473 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
474 rb_size|
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200475 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200476 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
477
478 /* Set interrupt coalescing timer to default (2048 usecs) */
479 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
480}
481
482int iwl_pcie_rx_init(struct iwl_trans *trans)
483{
484 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
485 struct iwl_rxq *rxq = &trans_pcie->rxq;
486
487 int i, err;
488 unsigned long flags;
489
490 if (!rxq->bd) {
491 err = iwl_pcie_rx_alloc(trans);
492 if (err)
493 return err;
494 }
495
496 spin_lock_irqsave(&rxq->lock, flags);
497 INIT_LIST_HEAD(&rxq->rx_free);
498 INIT_LIST_HEAD(&rxq->rx_used);
499
500 INIT_WORK(&trans_pcie->rx_replenish,
501 iwl_pcie_rx_replenish_work);
502
503 iwl_pcie_rxq_free_rbs(trans);
504
505 for (i = 0; i < RX_QUEUE_SIZE; i++)
506 rxq->queue[i] = NULL;
507
508 /* Set us so that we have processed and used all buffers, but have
509 * not restocked the Rx queue with fresh buffers */
510 rxq->read = rxq->write = 0;
511 rxq->write_actual = 0;
512 rxq->free_count = 0;
513 spin_unlock_irqrestore(&rxq->lock, flags);
514
515 iwl_pcie_rx_replenish(trans);
516
517 iwl_pcie_rx_hw_init(trans, rxq);
518
519 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
520 rxq->need_update = 1;
521 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
522 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
523
524 return 0;
525}
526
527void iwl_pcie_rx_free(struct iwl_trans *trans)
528{
529 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
530 struct iwl_rxq *rxq = &trans_pcie->rxq;
531 unsigned long flags;
532
533 /*if rxq->bd is NULL, it means that nothing has been allocated,
534 * exit now */
535 if (!rxq->bd) {
536 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
537 return;
538 }
539
540 spin_lock_irqsave(&rxq->lock, flags);
541 iwl_pcie_rxq_free_rbs(trans);
542 spin_unlock_irqrestore(&rxq->lock, flags);
543
544 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
545 rxq->bd, rxq->bd_dma);
546 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
547 rxq->bd = NULL;
548
549 if (rxq->rb_stts)
550 dma_free_coherent(trans->dev,
551 sizeof(struct iwl_rb_status),
552 rxq->rb_stts, rxq->rb_stts_dma);
553 else
554 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
555 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
556 rxq->rb_stts = NULL;
557}
558
559static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800560 struct iwl_rx_mem_buffer *rxb)
561{
562 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200563 struct iwl_rxq *rxq = &trans_pcie->rxq;
564 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800565 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700566 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700567 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700568 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800569
570 if (WARN_ON(!rxb))
571 return;
572
Johannes Berg0c197442012-03-15 13:26:43 -0700573 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800574
Johannes Berg0c197442012-03-15 13:26:43 -0700575 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
576 struct iwl_rx_packet *pkt;
577 struct iwl_device_cmd *cmd;
578 u16 sequence;
579 bool reclaim;
580 int index, cmd_index, err, len;
581 struct iwl_rx_cmd_buffer rxcb = {
582 ._offset = offset,
583 ._page = rxb->page,
584 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400585 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700586 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800587
Johannes Berg0c197442012-03-15 13:26:43 -0700588 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800589
Johannes Berg0c197442012-03-15 13:26:43 -0700590 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
591 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800592
Johannes Berg0c197442012-03-15 13:26:43 -0700593 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200594 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700595 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800596
Johannes Berg0c197442012-03-15 13:26:43 -0700597 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
598 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200599 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
600 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800601
Johannes Berg0c197442012-03-15 13:26:43 -0700602 /* Reclaim a command buffer only if this packet is a response
603 * to a (driver-originated) command.
604 * If the packet (e.g. Rx frame) originated from uCode,
605 * there is no command buffer to reclaim.
606 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
607 * but apparently a few don't get set; catch them here. */
608 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
609 if (reclaim) {
610 int i;
611
612 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
613 if (trans_pcie->no_reclaim_cmds[i] ==
614 pkt->hdr.cmd) {
615 reclaim = false;
616 break;
617 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800618 }
619 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800620
Johannes Berg0c197442012-03-15 13:26:43 -0700621 sequence = le16_to_cpu(pkt->hdr.sequence);
622 index = SEQ_TO_INDEX(sequence);
623 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800624
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300625 if (reclaim) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200626 struct iwl_pcie_txq_entry *ent;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300627 ent = &txq->entries[cmd_index];
628 cmd = ent->copy_cmd;
629 WARN_ON_ONCE(!cmd && ent->meta.flags & CMD_WANT_HCMD);
630 } else {
Johannes Berg0c197442012-03-15 13:26:43 -0700631 cmd = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300632 }
Johannes Berg0c197442012-03-15 13:26:43 -0700633
634 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
635
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300636 if (reclaim) {
637 /* The original command isn't needed any more */
638 kfree(txq->entries[cmd_index].copy_cmd);
639 txq->entries[cmd_index].copy_cmd = NULL;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200640 /* nor is the duplicated part of the command */
641 kfree(txq->entries[cmd_index].free_buf);
642 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300643 }
644
Johannes Berg0c197442012-03-15 13:26:43 -0700645 /*
646 * After here, we should always check rxcb._page_stolen,
647 * if it is true then one of the handlers took the page.
648 */
649
650 if (reclaim) {
651 /* Invoke any callbacks, transfer the buffer to caller,
652 * and fire off the (possibly) blocking
653 * iwl_trans_send_cmd()
654 * as we reclaim the driver command queue */
655 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200656 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700657 else
658 IWL_WARN(trans, "Claim null rxb?\n");
659 }
660
661 page_stolen |= rxcb._page_stolen;
662 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800663 }
664
Johannes Berg0c197442012-03-15 13:26:43 -0700665 /* page was stolen from us -- free our reference */
666 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700667 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800668 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700669 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800670
671 /* Reuse the page if possible. For notification packets and
672 * SKBs that fail to Rx correctly, add them back into the
673 * rx_free list for reuse later. */
674 spin_lock_irqsave(&rxq->lock, flags);
675 if (rxb->page != NULL) {
676 rxb->page_dma =
677 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200678 PAGE_SIZE << trans_pcie->rx_page_order,
679 DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800680 list_add_tail(&rxb->list, &rxq->rx_free);
681 rxq->free_count++;
682 } else
683 list_add_tail(&rxb->list, &rxq->rx_used);
684 spin_unlock_irqrestore(&rxq->lock, flags);
685}
686
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200687/*
688 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700689 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200690static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700691{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800692 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200693 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700694 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700695 u8 fill_rx = 0;
696 u32 count = 8;
697 int total_empty;
698
699 /* uCode's read index (stored in shared DRAM) indicates the last Rx
700 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +0200701 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700702 i = rxq->read;
703
704 /* Rx interrupt, but nothing sent from uCode */
705 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200706 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700707
708 /* calculate total frames need to be restock after handling RX */
709 total_empty = r - rxq->write_actual;
710 if (total_empty < 0)
711 total_empty += RX_QUEUE_SIZE;
712
713 if (total_empty > (RX_QUEUE_SIZE / 2))
714 fill_rx = 1;
715
716 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800717 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700718
719 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700720 rxq->queue[i] = NULL;
721
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200722 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
723 r, i, rxb);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200724 iwl_pcie_rx_handle_rb(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700725
726 i = (i + 1) & RX_QUEUE_MASK;
727 /* If there are a lot of unused frames,
728 * restock the Rx queue so ucode wont assert. */
729 if (fill_rx) {
730 count++;
731 if (count >= 8) {
732 rxq->read = i;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200733 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700734 count = 0;
735 }
736 }
737 }
738
739 /* Backtrack one entry */
740 rxq->read = i;
741 if (fill_rx)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200742 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700743 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200744 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700745}
746
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200747/*
748 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700749 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200750static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700751{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200752 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
753
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700754 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700755 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200756 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200757 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200758 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200759 APMG_PS_CTRL_VAL_RESET_REQ))) {
Don Fry74fda972012-03-20 16:36:54 -0700760 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700761 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200762 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700763 return;
764 }
765
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200766 iwl_pcie_dump_csr(trans);
767 iwl_pcie_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700768
Johannes Bergd18aa872012-11-06 16:36:21 +0100769 set_bit(STATUS_FW_ERROR, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200770 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
771 wake_up(&trans_pcie->wait_command_queue);
772
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200773 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700774}
775
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200776void iwl_pcie_tasklet(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700777{
Johannes Berg20d3b642012-05-16 22:54:29 +0200778 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
779 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700780 u32 inta = 0;
781 u32 handled = 0;
782 unsigned long flags;
783 u32 i;
784#ifdef CONFIG_IWLWIFI_DEBUG
785 u32 inta_mask;
786#endif
787
Johannes Berg7b114882012-02-05 13:55:11 -0800788 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700789
790 /* Ack/clear/reset pending uCode interrupts.
791 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
792 */
793 /* There is a hardware bug in the interrupt mask function that some
794 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
795 * they are disabled in the CSR_INT_MASK register. Furthermore the
796 * ICT interrupt handling mechanism has another bug that might cause
797 * these unmasked interrupts fail to be detected. We workaround the
798 * hardware bugs here by ACKing all the possible interrupts so that
799 * interrupt coalescing can still be achieved.
800 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200801 iwl_write32(trans, CSR_INT,
Johannes Berg20d3b642012-05-16 22:54:29 +0200802 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700803
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700804 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700805
806#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800807 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700808 /* just for debug */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200809 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Johannes Berg0ca24da2012-03-15 13:26:46 -0700810 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200811 inta, inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700812 }
813#endif
814
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700815 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
816 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700817
Johannes Berg7b114882012-02-05 13:55:11 -0800818 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -0800819
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700820 /* Now service all interrupt bits discovered above. */
821 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700822 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700823
824 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700825 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700826
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700827 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200828 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700829
830 handled |= CSR_INT_BIT_HW_ERR;
831
832 return;
833 }
834
835#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800836 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700837 /* NIC fires this, but we don't use it, redundant with WAKEUP */
838 if (inta & CSR_INT_BIT_SCD) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700839 IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700840 "the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700841 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700842 }
843
844 /* Alive notification via Rx interrupt will do the real work */
845 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700846 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700847 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700848 }
849 }
850#endif
851 /* Safely ignore these bits for debug checks below */
852 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
853
854 /* HW RF KILL switch toggled */
855 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800856 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700857
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200858 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700859 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200860 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700861
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700862 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700863
Johannes Bergc9eec952012-03-06 13:30:43 -0800864 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200865 if (hw_rfkill) {
866 set_bit(STATUS_RFKILL, &trans_pcie->status);
867 if (test_and_clear_bit(STATUS_HCMD_ACTIVE,
868 &trans_pcie->status))
869 IWL_DEBUG_RF_KILL(trans,
870 "Rfkill while SYNC HCMD in flight\n");
871 wake_up(&trans_pcie->wait_command_queue);
872 } else {
873 clear_bit(STATUS_RFKILL, &trans_pcie->status);
874 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700875
876 handled |= CSR_INT_BIT_RF_KILL;
877 }
878
879 /* Chip got too hot and stopped itself */
880 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700881 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700882 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700883 handled |= CSR_INT_BIT_CT_KILL;
884 }
885
886 /* Error detected by uCode */
887 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700888 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700889 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700890 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200891 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700892 handled |= CSR_INT_BIT_SW_ERR;
893 }
894
895 /* uCode wakes up after power-down sleep */
896 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700897 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200898 iwl_pcie_rxq_inc_wr_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700899 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200900 iwl_pcie_txq_inc_wr_ptr(trans, &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700901
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700902 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700903
904 handled |= CSR_INT_BIT_WAKEUP;
905 }
906
907 /* All uCode command responses, including Tx command responses,
908 * Rx "responses" (frame-received notification), and other
909 * notifications from uCode come through here*/
910 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +0200911 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700912 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700913 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
914 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200915 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700916 CSR_FH_INT_RX_MASK);
917 }
918 if (inta & CSR_INT_BIT_RX_PERIODIC) {
919 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200920 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700921 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700922 }
923 /* Sending RX interrupt require many steps to be done in the
924 * the device:
925 * 1- write interrupt to current index in ICT table.
926 * 2- dma RX frame.
927 * 3- update RX shared data to indicate last write index.
928 * 4- send interrupt.
929 * This could lead to RX race, driver could receive RX interrupt
930 * but the shared data changes does not reflect this;
931 * periodic interrupt will detect any dangling Rx activity.
932 */
933
934 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200935 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700936 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +0200937
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200938 iwl_pcie_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200939
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700940 /*
941 * Enable periodic interrupt in 8 msec only if we received
942 * real RX interrupt (instead of just periodic int), to catch
943 * any dangling Rx interrupt. If it was just the periodic
944 * interrupt, there was no dangling Rx activity, and no need
945 * to extend the periodic interrupt; one-shot is enough.
946 */
947 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200948 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200949 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700950
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700951 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700952 }
953
954 /* This "Tx" DMA channel is used only for loading uCode */
955 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200956 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700957 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700958 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700959 handled |= CSR_INT_BIT_FH_TX;
960 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -0800961 trans_pcie->ucode_write_complete = true;
962 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700963 }
964
965 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700966 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700967 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700968 }
969
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700970 if (inta & ~(trans_pcie->inta_mask)) {
971 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
972 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700973 }
974
975 /* Re-enable all interrupts */
976 /* only Re-enable if disabled by irq */
Don Fry83626402012-03-07 09:52:37 -0800977 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700978 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700979 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800980 else if (handled & CSR_INT_BIT_RF_KILL)
981 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700982}
983
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700984/******************************************************************************
985 *
986 * ICT functions
987 *
988 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -0800989
990/* a device (PCI-E) page is 4096 bytes long */
991#define ICT_SHIFT 12
992#define ICT_SIZE (1 << ICT_SHIFT)
993#define ICT_COUNT (ICT_SIZE / sizeof(u32))
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700994
995/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200996void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700997{
Johannes Berg20d3b642012-05-16 22:54:29 +0200998 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700999
Johannes Berg10667132011-12-19 14:00:59 -08001000 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001001 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001002 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001003 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001004 trans_pcie->ict_tbl = NULL;
1005 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001006 }
1007}
1008
Johannes Berg10667132011-12-19 14:00:59 -08001009/*
1010 * allocate dram shared table, it is an aligned memory
1011 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001012 * also reset all data related to ICT table interrupt.
1013 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001014int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001015{
Johannes Berg20d3b642012-05-16 22:54:29 +02001016 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001017
Johannes Berg10667132011-12-19 14:00:59 -08001018 trans_pcie->ict_tbl =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001019 dma_alloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001020 &trans_pcie->ict_tbl_dma,
1021 GFP_KERNEL);
1022 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001023 return -ENOMEM;
1024
Johannes Berg10667132011-12-19 14:00:59 -08001025 /* just an API sanity check ... it is guaranteed to be aligned */
1026 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001027 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001028 return -EINVAL;
1029 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001030
Johannes Berg10667132011-12-19 14:00:59 -08001031 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
1032 (unsigned long long)trans_pcie->ict_tbl_dma);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001033
Johannes Berg10667132011-12-19 14:00:59 -08001034 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001035
1036 /* reset table and index to all 0 */
Johannes Berg10667132011-12-19 14:00:59 -08001037 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001038 trans_pcie->ict_index = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001039
1040 /* add periodic RX interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001041 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001042 return 0;
1043}
1044
1045/* Device is going up inform it about using ICT interrupt table,
1046 * also we need to tell the driver to start using ICT interrupt.
1047 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001048void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001049{
Johannes Berg20d3b642012-05-16 22:54:29 +02001050 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001051 u32 val;
1052 unsigned long flags;
1053
Johannes Berg10667132011-12-19 14:00:59 -08001054 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001055 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001056
Johannes Berg7b114882012-02-05 13:55:11 -08001057 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001058 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001059
Johannes Berg10667132011-12-19 14:00:59 -08001060 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001061
Johannes Berg10667132011-12-19 14:00:59 -08001062 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001063
1064 val |= CSR_DRAM_INT_TBL_ENABLE;
1065 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
1066
Johannes Berg10667132011-12-19 14:00:59 -08001067 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001068
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001069 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001070 trans_pcie->use_ict = true;
1071 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001072 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001073 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001074 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001075}
1076
1077/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001078void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001079{
Johannes Berg20d3b642012-05-16 22:54:29 +02001080 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001081 unsigned long flags;
1082
Johannes Berg7b114882012-02-05 13:55:11 -08001083 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001084 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -08001085 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001086}
1087
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001088/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001089static irqreturn_t iwl_pcie_isr(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001090{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001091 struct iwl_trans *trans = data;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001092 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001093 u32 inta, inta_mask;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001094#ifdef CONFIG_IWLWIFI_DEBUG
1095 u32 inta_fh;
1096#endif
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001097
1098 lockdep_assert_held(&trans_pcie->irq_lock);
1099
Johannes Berg6c1011e2012-03-06 13:30:48 -08001100 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001101
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001102 /* Disable (but don't clear!) interrupts here to avoid
1103 * back-to-back ISRs and sporadic interrupts from our NIC.
1104 * If we have something to service, the tasklet will re-enable ints.
1105 * If we *don't* have something, we'll re-enable before leaving here. */
Emmanuel Grumbach25a17262012-11-28 10:51:34 +02001106 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001107 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001108
1109 /* Discover which interrupts are active/pending */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001110 inta = iwl_read32(trans, CSR_INT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001111
Emmanuel Grumbach25a17262012-11-28 10:51:34 +02001112 if (inta & (~inta_mask)) {
1113 IWL_DEBUG_ISR(trans,
1114 "We got a masked interrupt (0x%08x)...Ack and ignore\n",
1115 inta & (~inta_mask));
1116 iwl_write32(trans, CSR_INT, inta & (~inta_mask));
1117 inta &= inta_mask;
1118 }
1119
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001120 /* Ignore interrupt if there's nothing in NIC to service.
1121 * This may be due to IRQ shared with another device,
1122 * or due to sporadic interrupts thrown from our NIC. */
1123 if (!inta) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001124 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001125 goto none;
1126 }
1127
1128 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1129 /* Hardware disappeared. It might have already raised
1130 * an interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001131 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001132 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001133 }
1134
1135#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -08001136 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001137 inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001138 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001139 "fh 0x%08x\n", inta, inta_mask, inta_fh);
1140 }
1141#endif
1142
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001143 trans_pcie->inta |= inta;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001144 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001145 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001146 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -08001147 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001148 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001149 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001150
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001151none:
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001152 /* re-enable interrupts here since we don't have anything to service. */
1153 /* only Re-enable if disabled by irq and no schedules tasklet. */
Don Fry83626402012-03-07 09:52:37 -08001154 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001155 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001156 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001157
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001158 return IRQ_NONE;
1159}
1160
1161/* interrupt handler using ict table, with this interrupt driver will
1162 * stop using INTA register to get device's interrupt, reading this register
1163 * is expensive, device will write interrupts in ICT dram table, increment
1164 * index then will fire interrupt to driver, driver will OR all ICT table
1165 * entries from current index up to table entry with 0 value. the result is
1166 * the interrupt we need to service, driver will set the entries back to 0 and
1167 * set index.
1168 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001169irqreturn_t iwl_pcie_isr_ict(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001170{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001171 struct iwl_trans *trans = data;
1172 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001173 u32 inta, inta_mask;
1174 u32 val = 0;
Johannes Bergb80667e2011-12-09 07:26:13 -08001175 u32 read;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001176 unsigned long flags;
1177
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001178 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001179 return IRQ_NONE;
1180
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001181 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1182
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001183 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1184
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001185 /* dram interrupt table not set yet,
1186 * use legacy interrupt.
1187 */
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001188 if (unlikely(!trans_pcie->use_ict)) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001189 irqreturn_t ret = iwl_pcie_isr(irq, data);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001190 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1191 return ret;
1192 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001193
Johannes Berg6c1011e2012-03-06 13:30:48 -08001194 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001195
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001196 /* Disable (but don't clear!) interrupts here to avoid
1197 * back-to-back ISRs and sporadic interrupts from our NIC.
1198 * If we have something to service, the tasklet will re-enable ints.
1199 * If we *don't* have something, we'll re-enable before leaving here.
1200 */
Emmanuel Grumbach25a17262012-11-28 10:51:34 +02001201 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001202 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001203
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001204 /* Ignore interrupt if there's nothing in NIC to service.
1205 * This may be due to IRQ shared with another device,
1206 * or due to sporadic interrupts thrown from our NIC. */
Johannes Bergb80667e2011-12-09 07:26:13 -08001207 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001208 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Johannes Bergb80667e2011-12-09 07:26:13 -08001209 if (!read) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001210 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001211 goto none;
1212 }
1213
Johannes Bergb80667e2011-12-09 07:26:13 -08001214 /*
1215 * Collect all entries up to the first 0, starting from ict_index;
1216 * note we already read at ict_index.
1217 */
1218 do {
1219 val |= read;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001220 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
Johannes Bergb80667e2011-12-09 07:26:13 -08001221 trans_pcie->ict_index, read);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001222 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1223 trans_pcie->ict_index =
1224 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001225
Johannes Bergb80667e2011-12-09 07:26:13 -08001226 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001227 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
Johannes Bergb80667e2011-12-09 07:26:13 -08001228 read);
1229 } while (read);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001230
1231 /* We should not get this value, just ignore it. */
1232 if (val == 0xffffffff)
1233 val = 0;
1234
1235 /*
1236 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1237 * (bit 15 before shifting it to 31) to clear when using interrupt
1238 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1239 * so we use them to decide on the real state of the Rx bit.
1240 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1241 */
1242 if (val & 0xC0000)
1243 val |= 0x8000;
1244
1245 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001246 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001247 inta, inta_mask, val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001248
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001249 inta &= trans_pcie->inta_mask;
1250 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001251
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001252 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001253 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001254 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -08001255 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001256 !trans_pcie->inta) {
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001257 /* Allow interrupt if was disabled by this handler and
1258 * no tasklet was schedules, We should not enable interrupt,
1259 * tasklet will enable it.
1260 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001261 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001262 }
1263
Johannes Berg7b114882012-02-05 13:55:11 -08001264 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001265 return IRQ_HANDLED;
1266
1267 none:
1268 /* re-enable interrupts here since we don't have anything to service.
1269 * only Re-enable if disabled by irq.
1270 */
Don Fry83626402012-03-07 09:52:37 -08001271 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001272 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001273 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001274
Johannes Berg7b114882012-02-05 13:55:11 -08001275 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001276 return IRQ_NONE;
1277}