blob: b697c1eefa74915a8508f46a1b4e99ee79bb12ff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Uwe Kleine-König58362d52015-12-13 11:30:03 +010047#include "serial_mctrl_gpio.h"
48
Sascha Hauerff4bfb22007-04-26 08:26:13 +010049/* Register definitions */
50#define URXD0 0x0 /* Receiver Register */
51#define URTX0 0x40 /* Transmitter Register */
52#define UCR1 0x80 /* Control Register 1 */
53#define UCR2 0x84 /* Control Register 2 */
54#define UCR3 0x88 /* Control Register 3 */
55#define UCR4 0x8c /* Control Register 4 */
56#define UFCR 0x90 /* FIFO Control Register */
57#define USR1 0x94 /* Status Register 1 */
58#define USR2 0x98 /* Status Register 2 */
59#define UESC 0x9c /* Escape Character Register */
60#define UTIM 0xa0 /* Escape Timer Register */
61#define UBIR 0xa4 /* BRM Incremental Register */
62#define UBMR 0xa8 /* BRM Modulator Register */
63#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080064#define IMX21_ONEMS 0xb0 /* One Millisecond register */
65#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010067
68/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090069#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053070#define URXD_CHARRDY (1<<15)
71#define URXD_ERR (1<<14)
72#define URXD_OVRRUN (1<<13)
73#define URXD_FRMERR (1<<12)
74#define URXD_BRK (1<<11)
75#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010076#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
78#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
79#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
80#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
83#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
84#define UCR1_IREN (1<<7) /* Infrared interface enable */
85#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
86#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
87#define UCR1_SNDBRK (1<<4) /* Send break */
88#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
89#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080090#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053091#define UCR1_DOZE (1<<1) /* Doze */
92#define UCR1_UARTEN (1<<0) /* UART enabled */
93#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
94#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
95#define UCR2_CTSC (1<<13) /* CTS pin control */
96#define UCR2_CTS (1<<12) /* Clear to send */
97#define UCR2_ESCEN (1<<11) /* Escape enable */
98#define UCR2_PREN (1<<8) /* Parity enable */
99#define UCR2_PROE (1<<7) /* Parity odd/even */
100#define UCR2_STPB (1<<6) /* Stop */
101#define UCR2_WS (1<<5) /* Word size */
102#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
103#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
104#define UCR2_TXEN (1<<2) /* Transmitter enabled */
105#define UCR2_RXEN (1<<1) /* Receiver enabled */
106#define UCR2_SRST (1<<0) /* SW reset */
107#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108#define UCR3_PARERREN (1<<12) /* Parity enable */
109#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110#define UCR3_DSR (1<<10) /* Data set ready */
111#define UCR3_DCD (1<<9) /* Data carrier detect */
112#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300113#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530114#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100117#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530118#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
119#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
120#define UCR3_BPEN (1<<0) /* Preset registers enable */
121#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
122#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
123#define UCR4_INVR (1<<9) /* Inverted infrared reception */
124#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
125#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
126#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800127#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530128#define UCR4_IRSC (1<<5) /* IR special case */
129#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
130#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
131#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
132#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
133#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
134#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
135#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
136#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
137#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
138#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
139#define USR1_RTSS (1<<14) /* RTS pin status */
140#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
141#define USR1_RTSD (1<<12) /* RTS delta */
142#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
143#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
144#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200145#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100146#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
148#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
149#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
150#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
151#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
152#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
153#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200154#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
155#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530156#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
157#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200158#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530159#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
160#define USR2_TXDC (1<<3) /* Transmitter complete */
161#define USR2_BRCD (1<<2) /* Break condition */
162#define USR2_ORE (1<<1) /* Overrun error */
163#define USR2_RDR (1<<0) /* Recv data ready */
164#define UTS_FRCPERR (1<<13) /* Force parity error */
165#define UTS_LOOP (1<<12) /* Loop tx and rx */
166#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
167#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
168#define UTS_TXFULL (1<<4) /* TxFIFO full */
169#define UTS_RXFULL (1<<3) /* RxFIFO full */
170#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530173#define SERIAL_IMX_MAJOR 207
174#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200175#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * This determines how often we check the modem status signals
179 * for any change. They generally aren't connected to an IRQ
180 * so we have to poll them. We also check immediately before
181 * filling the TX fifo incase CTS has been dropped.
182 */
183#define MCTRL_TIMEOUT (250*HZ/1000)
184
185#define DRIVER_NAME "IMX-uart"
186
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200187#define UART_NR 8
188
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100189/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800190enum imx_uart_type {
191 IMX1_UART,
192 IMX21_UART,
Martyn Welch1c06bde62016-09-01 11:30:46 +0200193 IMX53_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800194 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800195};
196
197/* device type dependent stuff */
198struct imx_uart_data {
199 unsigned uts_reg;
200 enum imx_uart_type devtype;
201};
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203struct imx_port {
204 struct uart_port port;
205 struct timer_list timer;
206 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100207 unsigned int have_rtscts:1;
Fabio Estevam7b7e8e82017-01-07 19:29:13 -0200208 unsigned int have_rtsgpio:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800209 unsigned int dte_mode:1;
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100210 struct clk *clk_ipg;
211 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200212 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800213
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100214 struct mctrl_gpios *gpios;
215
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800216 /* DMA fields */
217 unsigned int dma_is_inited:1;
218 unsigned int dma_is_enabled:1;
219 unsigned int dma_is_rxing:1;
220 unsigned int dma_is_txing:1;
221 struct dma_chan *dma_chan_rx, *dma_chan_tx;
222 struct scatterlist rx_sgl, tx_sgl[2];
223 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300224 struct circ_buf rx_ring;
225 unsigned int rx_periods;
226 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800227 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800228 unsigned int dma_tx_nents;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500229 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700230 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231};
232
Dirk Behme0ad5a812011-12-22 09:57:52 +0100233struct imx_port_ucrs {
234 unsigned int ucr1;
235 unsigned int ucr2;
236 unsigned int ucr3;
237};
238
Shawn Guofe6b5402011-06-25 02:04:33 +0800239static struct imx_uart_data imx_uart_devdata[] = {
240 [IMX1_UART] = {
241 .uts_reg = IMX1_UTS,
242 .devtype = IMX1_UART,
243 },
244 [IMX21_UART] = {
245 .uts_reg = IMX21_UTS,
246 .devtype = IMX21_UART,
247 },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200248 [IMX53_UART] = {
249 .uts_reg = IMX21_UTS,
250 .devtype = IMX53_UART,
251 },
Huang Shijiea496e622013-07-08 17:14:17 +0800252 [IMX6Q_UART] = {
253 .uts_reg = IMX21_UTS,
254 .devtype = IMX6Q_UART,
255 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800256};
257
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900258static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800259 {
260 .name = "imx1-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
262 }, {
263 .name = "imx21-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
265 }, {
Martyn Welch1c06bde62016-09-01 11:30:46 +0200266 .name = "imx53-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
268 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800269 .name = "imx6q-uart",
270 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
271 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800272 /* sentinel */
273 }
274};
275MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
276
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530277static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800278 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200279 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800280 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
281 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
282 { /* sentinel */ }
283};
284MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
285
Shawn Guofe6b5402011-06-25 02:04:33 +0800286static inline unsigned uts_reg(struct imx_port *sport)
287{
288 return sport->devdata->uts_reg;
289}
290
291static inline int is_imx1_uart(struct imx_port *sport)
292{
293 return sport->devdata->devtype == IMX1_UART;
294}
295
296static inline int is_imx21_uart(struct imx_port *sport)
297{
298 return sport->devdata->devtype == IMX21_UART;
299}
300
Martyn Welch1c06bde62016-09-01 11:30:46 +0200301static inline int is_imx53_uart(struct imx_port *sport)
302{
303 return sport->devdata->devtype == IMX53_UART;
304}
305
Huang Shijiea496e622013-07-08 17:14:17 +0800306static inline int is_imx6q_uart(struct imx_port *sport)
307{
308 return sport->devdata->devtype == IMX6Q_UART;
309}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200311 * Save and restore functions for UCR1, UCR2 and UCR3 registers
312 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200313#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200314static void imx_port_ucrs_save(struct uart_port *port,
315 struct imx_port_ucrs *ucr)
316{
317 /* save control registers */
318 ucr->ucr1 = readl(port->membase + UCR1);
319 ucr->ucr2 = readl(port->membase + UCR2);
320 ucr->ucr3 = readl(port->membase + UCR3);
321}
322
323static void imx_port_ucrs_restore(struct uart_port *port,
324 struct imx_port_ucrs *ucr)
325{
326 /* restore control registers */
327 writel(ucr->ucr1, port->membase + UCR1);
328 writel(ucr->ucr2, port->membase + UCR2);
329 writel(ucr->ucr3, port->membase + UCR3);
330}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300331#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200332
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100333static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
334{
Fabio Estevambc2be232017-01-30 09:12:12 -0200335 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100336
Ian Jamisona0983c72017-09-21 10:13:12 +0200337 sport->port.mctrl |= TIOCM_RTS;
338 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100339}
340
341static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
342{
Fabio Estevambc2be232017-01-30 09:12:12 -0200343 *ucr2 &= ~UCR2_CTSC;
344 *ucr2 |= UCR2_CTS;
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100345
Ian Jamisona0983c72017-09-21 10:13:12 +0200346 sport->port.mctrl &= ~TIOCM_RTS;
347 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100348}
349
350static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
351{
352 *ucr2 |= UCR2_CTSC;
353}
354
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200355/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 * interrupts disabled on entry
357 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100358static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100361 unsigned long temp;
362
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700363 /*
364 * We are maybe in the SMP context, so if the DMA TX thread is running
365 * on other cpu, we have to wait for it to finish.
366 */
367 if (sport->dma_is_enabled && sport->dma_is_txing)
368 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800369
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100370 temp = readl(port->membase + UCR1);
371 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
372
373 /* in rs485 mode disable transmitter if shifter is empty */
374 if (port->rs485.flags & SER_RS485_ENABLED &&
375 readl(port->membase + USR2) & USR2_TXDC) {
376 temp = readl(port->membase + UCR2);
377 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100378 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200379 else
380 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200381 temp |= UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100382 writel(temp, port->membase + UCR2);
383
384 temp = readl(port->membase + UCR4);
385 temp &= ~UCR4_TCEN;
386 writel(temp, port->membase + UCR4);
387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
390/*
391 * interrupts disabled on entry
392 */
393static void imx_stop_rx(struct uart_port *port)
394{
395 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100396 unsigned long temp;
397
Huang Shijie45564a62014-09-19 15:33:12 +0800398 if (sport->dma_is_enabled && sport->dma_is_rxing) {
399 if (sport->port.suspended) {
400 dmaengine_terminate_all(sport->dma_chan_rx);
401 sport->dma_is_rxing = 0;
402 } else {
403 return;
404 }
405 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800406
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100407 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530408 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800409
410 /* disable the `Receiver Ready Interrrupt` */
411 temp = readl(sport->port.membase + UCR1);
412 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
415/*
416 * Set the modem control timer to fire immediately.
417 */
418static void imx_enable_ms(struct uart_port *port)
419{
420 struct imx_port *sport = (struct imx_port *)port;
421
422 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100423
424 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425}
426
Jiada Wang91a1a902014-12-09 18:11:36 +0900427static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428static inline void imx_transmit_buffer(struct imx_port *sport)
429{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700430 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900431 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400433 if (sport->port.x_char) {
434 /* Send next char */
435 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900436 sport->port.icount.tx++;
437 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400438 return;
439 }
440
441 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
442 imx_stop_tx(&sport->port);
443 return;
444 }
445
Jiada Wang91a1a902014-12-09 18:11:36 +0900446 if (sport->dma_is_enabled) {
447 /*
448 * We've just sent a X-char Ensure the TX DMA is enabled
449 * and the TX IRQ is disabled.
450 **/
451 temp = readl(sport->port.membase + UCR1);
452 temp &= ~UCR1_TXMPTYEN;
453 if (sport->dma_is_txing) {
454 temp |= UCR1_TDMAEN;
455 writel(temp, sport->port.membase + UCR1);
456 } else {
457 writel(temp, sport->port.membase + UCR1);
458 imx_dma_tx(sport);
459 }
460 }
461
Ian Jamison5aabd3b2017-08-28 09:02:29 +0100462 if (sport->dma_is_txing)
463 return;
464
465 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400466 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 /* send xmit->buf[xmit->tail]
468 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100469 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100470 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800472 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Fabian Godehardt977757312009-06-11 14:37:19 +0100474 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
475 uart_write_wakeup(&sport->port);
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100478 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800481static void dma_tx_callback(void *data)
482{
483 struct imx_port *sport = data;
484 struct scatterlist *sgl = &sport->tx_sgl[0];
485 struct circ_buf *xmit = &sport->port.state->xmit;
486 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900487 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800488
Dirk Behme42f752b2014-12-09 18:11:28 +0900489 spin_lock_irqsave(&sport->port.lock, flags);
490
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800491 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
492
Dirk Behmea2c718c2014-12-09 18:11:31 +0900493 temp = readl(sport->port.membase + UCR1);
494 temp &= ~UCR1_TDMAEN;
495 writel(temp, sport->port.membase + UCR1);
496
Dirk Behme42f752b2014-12-09 18:11:28 +0900497 /* update the stat */
498 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
499 sport->port.icount.tx += sport->tx_bytes;
500
501 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
502
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800503 sport->dma_is_txing = 0;
504
Jiada Wangd64b8602014-12-09 18:11:29 +0900505 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
506 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700507
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900508 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
509 imx_dma_tx(sport);
Uwe Kleine-König64432a82017-07-18 14:01:52 +0200510
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900511 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800512}
513
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800514static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800515{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800516 struct circ_buf *xmit = &sport->port.state->xmit;
517 struct scatterlist *sgl = sport->tx_sgl;
518 struct dma_async_tx_descriptor *desc;
519 struct dma_chan *chan = sport->dma_chan_tx;
520 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900521 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800522 int ret;
523
Dirk Behme42f752b2014-12-09 18:11:28 +0900524 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800525 return;
526
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800527 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800528
Dirk Behme7942f852014-12-09 18:11:25 +0900529 if (xmit->tail < xmit->head) {
530 sport->dma_tx_nents = 1;
531 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
532 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800533 sport->dma_tx_nents = 2;
534 sg_init_table(sgl, 2);
535 sg_set_buf(sgl, xmit->buf + xmit->tail,
536 UART_XMIT_SIZE - xmit->tail);
537 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800538 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800539
540 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
541 if (ret == 0) {
542 dev_err(dev, "DMA mapping error for TX.\n");
543 return;
544 }
545 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
546 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
547 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900548 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
549 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800550 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
551 return;
552 }
553 desc->callback = dma_tx_callback;
554 desc->callback_param = sport;
555
556 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
557 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900558
559 temp = readl(sport->port.membase + UCR1);
560 temp |= UCR1_TDMAEN;
561 writel(temp, sport->port.membase + UCR1);
562
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800563 /* fire it */
564 sport->dma_is_txing = 1;
565 dmaengine_submit(desc);
566 dma_async_issue_pending(chan);
567 return;
568}
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570/*
571 * interrupts disabled on entry
572 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100573static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
575 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100576 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100578 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100579 temp = readl(port->membase + UCR2);
580 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100581 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200582 else
583 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200584 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
585 temp &= ~UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100586 writel(temp, port->membase + UCR2);
587
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100588 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100589 temp = readl(port->membase + UCR4);
590 temp |= UCR4_TCEN;
591 writel(temp, port->membase + UCR4);
592 }
593
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800594 if (!sport->dma_is_enabled) {
595 temp = readl(sport->port.membase + UCR1);
596 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
597 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800599 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900600 if (sport->port.x_char) {
601 /* We have X-char to send, so enable TX IRQ and
602 * disable TX DMA to let TX interrupt to send X-char */
603 temp = readl(sport->port.membase + UCR1);
604 temp &= ~UCR1_TDMAEN;
605 temp |= UCR1_TXMPTYEN;
606 writel(temp, sport->port.membase + UCR1);
607 return;
608 }
609
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400610 if (!uart_circ_empty(&port->state->xmit) &&
611 !uart_tx_stopped(port))
612 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800613 return;
614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615}
616
David Howells7d12e782006-10-05 14:55:46 +0100617static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100618{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800619 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200620 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100621 unsigned long flags;
622
623 spin_lock_irqsave(&sport->port.lock, flags);
624
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100625 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200626 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100627 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700628 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100629
630 spin_unlock_irqrestore(&sport->port.lock, flags);
631 return IRQ_HANDLED;
632}
633
David Howells7d12e782006-10-05 14:55:46 +0100634static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800636 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 unsigned long flags;
638
Sachin Kamat82313e62013-01-07 10:25:02 +0530639 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530641 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return IRQ_HANDLED;
643}
644
David Howells7d12e782006-10-05 14:55:46 +0100645static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
647 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530648 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100649 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100650 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Sachin Kamat82313e62013-01-07 10:25:02 +0530652 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100654 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 flg = TTY_NORMAL;
656 sport->port.icount.rx++;
657
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100658 rx = readl(sport->port.membase + URXD0);
659
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100660 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100661 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100662 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100663 if (uart_handle_break(&sport->port))
664 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 }
666
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100667 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100668 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Hui Wang019dc9e2011-08-24 17:41:47 +0800670 if (unlikely(rx & URXD_ERR)) {
671 if (rx & URXD_BRK)
672 sport->port.icount.brk++;
673 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100674 sport->port.icount.parity++;
675 else if (rx & URXD_FRMERR)
676 sport->port.icount.frame++;
677 if (rx & URXD_OVRRUN)
678 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Sascha Hauer864eeed2008-04-17 08:39:22 +0100680 if (rx & sport->port.ignore_status_mask) {
681 if (++ignored > 100)
682 goto out;
683 continue;
684 }
685
Eric Nelson8d267fd2014-12-18 12:37:13 -0700686 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100687
Hui Wang019dc9e2011-08-24 17:41:47 +0800688 if (rx & URXD_BRK)
689 flg = TTY_BREAK;
690 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100691 flg = TTY_PARITY;
692 else if (rx & URXD_FRMERR)
693 flg = TTY_FRAME;
694 if (rx & URXD_OVRRUN)
695 flg = TTY_OVERRUN;
696
697#ifdef SUPPORT_SYSRQ
698 sport->port.sysrq = 0;
699#endif
700 }
701
Jiada Wang55d86932014-12-09 18:11:22 +0900702 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
703 goto out;
704
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200705 if (tty_insert_flip_char(port, rx, flg) == 0)
706 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530710 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100711 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
Peter Senna Tschudin18a42082017-04-07 11:45:24 +0200715static void imx_disable_rx_int(struct imx_port *sport)
716{
717 unsigned long temp;
718
Peter Senna Tschudin18a42082017-04-07 11:45:24 +0200719 /* disable the receiver ready and aging timer interrupts */
720 temp = readl(sport->port.membase + UCR1);
721 temp &= ~(UCR1_RRDYEN);
722 writel(temp, sport->port.membase + UCR1);
723
724 temp = readl(sport->port.membase + UCR2);
725 temp &= ~(UCR2_ATEN);
726 writel(temp, sport->port.membase + UCR2);
727
728 /* disable the rx errors interrupts */
729 temp = readl(sport->port.membase + UCR4);
730 temp &= ~UCR4_OREN;
731 writel(temp, sport->port.membase + UCR4);
732}
733
Nandor Han41d98b52016-08-08 15:38:28 +0300734static void clear_rx_errors(struct imx_port *sport);
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800735static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800736/*
737 * If the RXFIFO is filled with some data, and then we
738 * arise a DMA operation to receive them.
739 */
740static void imx_dma_rxint(struct imx_port *sport)
741{
742 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900743 unsigned long flags;
744
745 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800746
747 temp = readl(sport->port.membase + USR2);
748 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800749
Peter Senna Tschudin18a42082017-04-07 11:45:24 +0200750 imx_disable_rx_int(sport);
Nandor Han41d98b52016-08-08 15:38:28 +0300751
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800752 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800753 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800754 }
Jiada Wang73631812014-12-09 18:11:23 +0900755
756 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800757}
758
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100759/*
760 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
761 */
762static unsigned int imx_get_hwmctrl(struct imx_port *sport)
763{
764 unsigned int tmp = TIOCM_DSR;
765 unsigned usr1 = readl(sport->port.membase + USR1);
Sascha Hauer4b75f802016-09-26 15:55:31 +0200766 unsigned usr2 = readl(sport->port.membase + USR2);
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100767
768 if (usr1 & USR1_RTSS)
769 tmp |= TIOCM_CTS;
770
771 /* in DCE mode DCDIN is always 0 */
Sascha Hauer4b75f802016-09-26 15:55:31 +0200772 if (!(usr2 & USR2_DCDIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100773 tmp |= TIOCM_CAR;
774
775 if (sport->dte_mode)
776 if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
777 tmp |= TIOCM_RI;
778
779 return tmp;
780}
781
782/*
783 * Handle any change of modem status signal since we were last called.
784 */
785static void imx_mctrl_check(struct imx_port *sport)
786{
787 unsigned int status, changed;
788
789 status = imx_get_hwmctrl(sport);
790 changed = status ^ sport->old_status;
791
792 if (changed == 0)
793 return;
794
795 sport->old_status = status;
796
797 if (changed & TIOCM_RI && status & TIOCM_RI)
798 sport->port.icount.rng++;
799 if (changed & TIOCM_DSR)
800 sport->port.icount.dsr++;
801 if (changed & TIOCM_CAR)
802 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
803 if (changed & TIOCM_CTS)
804 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
805
806 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
807}
808
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200809static irqreturn_t imx_int(int irq, void *dev_id)
810{
811 struct imx_port *sport = dev_id;
812 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200813 unsigned int sts2;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100814 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200815
816 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100817 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200818
Lucas Stach86a04ba2015-09-04 17:52:38 +0200819 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800820 if (sport->dma_is_enabled)
821 imx_dma_rxint(sport);
822 else
823 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100824 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800825 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200826
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100827 if ((sts & USR1_TRDY &&
828 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
829 (sts2 & USR2_TXDC &&
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100830 readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200831 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100832 ret = IRQ_HANDLED;
833 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200834
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100835 if (sts & USR1_DTRD) {
836 unsigned long flags;
837
838 if (sts & USR1_DTRD)
839 writel(USR1_DTRD, sport->port.membase + USR1);
840
841 spin_lock_irqsave(&sport->port.lock, flags);
842 imx_mctrl_check(sport);
843 spin_unlock_irqrestore(&sport->port.lock, flags);
844
845 ret = IRQ_HANDLED;
846 }
847
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100848 if (sts & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200849 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100850 ret = IRQ_HANDLED;
851 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200852
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100853 if (sts & USR1_AWAKE) {
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200854 writel(USR1_AWAKE, sport->port.membase + USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100855 ret = IRQ_HANDLED;
856 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200857
Alexander Steinf1f836e2013-05-14 17:06:07 +0200858 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200859 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100860 writel(USR2_ORE, sport->port.membase + USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100861 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200862 }
863
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100864 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200865}
866
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867/*
868 * Return TIOCSER_TEMT when transmitter is not busy.
869 */
870static unsigned int imx_tx_empty(struct uart_port *port)
871{
872 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800873 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
Huang Shijie1ce43e52013-10-11 18:30:59 +0800875 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
876
877 /* If the TX DMA is working, return 0. */
878 if (sport->dma_is_enabled && sport->dma_is_txing)
879 ret = 0;
880
881 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882}
883
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100884static unsigned int imx_get_mctrl(struct uart_port *port)
885{
886 struct imx_port *sport = (struct imx_port *)port;
887 unsigned int ret = imx_get_hwmctrl(sport);
888
889 mctrl_gpio_get(sport->gpios, &ret);
890
891 return ret;
892}
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
895{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100896 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100897 unsigned long temp;
898
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100899 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
900 temp = readl(sport->port.membase + UCR2);
901 temp &= ~(UCR2_CTS | UCR2_CTSC);
902 if (mctrl & TIOCM_RTS)
903 temp |= UCR2_CTS | UCR2_CTSC;
904 writel(temp, sport->port.membase + UCR2);
905 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800906
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200907 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
908 if (!(mctrl & TIOCM_DTR))
909 temp |= UCR3_DSR;
910 writel(temp, sport->port.membase + UCR3);
911
Huang Shijie6b471a92013-11-29 17:29:24 +0800912 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
913 if (mctrl & TIOCM_LOOP)
914 temp |= UTS_LOOP;
915 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100916
917 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918}
919
920/*
921 * Interrupts always disabled.
922 */
923static void imx_break_ctl(struct uart_port *port, int break_state)
924{
925 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100926 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
928 spin_lock_irqsave(&sport->port.lock, flags);
929
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100930 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
931
Sachin Kamat82313e62013-01-07 10:25:02 +0530932 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100933 temp |= UCR1_SNDBRK;
934
935 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 spin_unlock_irqrestore(&sport->port.lock, flags);
938}
939
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200940/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200941 * This is our per-port timeout handler, for checking the
942 * modem status signals.
943 */
944static void imx_timeout(unsigned long data)
945{
946 struct imx_port *sport = (struct imx_port *)data;
947 unsigned long flags;
948
949 if (sport->port.state) {
950 spin_lock_irqsave(&sport->port.lock, flags);
951 imx_mctrl_check(sport);
952 spin_unlock_irqrestore(&sport->port.lock, flags);
953
954 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
955 }
956}
957
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +0200958#define RX_BUF_SIZE (PAGE_SIZE)
959
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800960/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200961 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800962 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200963 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800964 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200965 * Condition [2] is triggered when a character has been sitting in the FIFO
966 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800967 */
968static void dma_rx_callback(void *data)
969{
970 struct imx_port *sport = data;
971 struct dma_chan *chan = sport->dma_chan_rx;
972 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800973 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800974 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +0300975 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800976 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +0300977 unsigned int w_bytes = 0;
978 unsigned int r_bytes;
979 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800980
Huang Shijief0ef8832013-10-11 18:31:01 +0800981 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bcee2015-05-19 10:54:09 +0200982
Nandor Han9d297232016-08-08 15:38:27 +0300983 if (status == DMA_ERROR) {
984 dev_err(sport->port.dev, "DMA transaction error.\n");
Nandor Han41d98b52016-08-08 15:38:28 +0300985 clear_rx_errors(sport);
Nandor Han9d297232016-08-08 15:38:27 +0300986 return;
Robin Gongee5e7c12014-12-09 18:11:33 +0900987 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200988
Nandor Han9d297232016-08-08 15:38:27 +0300989 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
990
991 /*
992 * The state-residue variable represents the empty space
993 * relative to the entire buffer. Taking this in consideration
994 * the head is always calculated base on the buffer total
995 * length - DMA transaction residue. The UART script from the
996 * SDMA firmware will jump to the next buffer descriptor,
997 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
998 * Taking this in consideration the tail is always at the
999 * beginning of the buffer descriptor that contains the head.
1000 */
1001
1002 /* Calculate the head */
1003 rx_ring->head = sg_dma_len(sgl) - state.residue;
1004
1005 /* Calculate the tail. */
1006 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1007 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1008
1009 if (rx_ring->head <= sg_dma_len(sgl) &&
1010 rx_ring->head > rx_ring->tail) {
1011
1012 /* Move data from tail to head */
1013 r_bytes = rx_ring->head - rx_ring->tail;
1014
1015 /* CPU claims ownership of RX DMA buffer */
1016 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1017 DMA_FROM_DEVICE);
1018
1019 w_bytes = tty_insert_flip_string(port,
1020 sport->rx_buf + rx_ring->tail, r_bytes);
1021
1022 /* UART retrieves ownership of RX DMA buffer */
1023 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1024 DMA_FROM_DEVICE);
1025
1026 if (w_bytes != r_bytes)
1027 sport->port.icount.buf_overrun++;
1028
1029 sport->port.icount.rx += w_bytes;
1030 } else {
1031 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1032 WARN_ON(rx_ring->head <= rx_ring->tail);
1033 }
1034 }
1035
1036 if (w_bytes) {
1037 tty_flip_buffer_push(port);
1038 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1039 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001040}
1041
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001042/* RX DMA buffer periods */
1043#define RX_DMA_PERIODS 4
1044
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001045static int start_rx_dma(struct imx_port *sport)
1046{
1047 struct scatterlist *sgl = &sport->rx_sgl;
1048 struct dma_chan *chan = sport->dma_chan_rx;
1049 struct device *dev = sport->port.dev;
1050 struct dma_async_tx_descriptor *desc;
1051 int ret;
1052
Nandor Han9d297232016-08-08 15:38:27 +03001053 sport->rx_ring.head = 0;
1054 sport->rx_ring.tail = 0;
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001055 sport->rx_periods = RX_DMA_PERIODS;
Nandor Han9d297232016-08-08 15:38:27 +03001056
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001057 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001058 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1059 if (ret == 0) {
1060 dev_err(dev, "DMA mapping error for RX.\n");
1061 return -EINVAL;
1062 }
Nandor Han9d297232016-08-08 15:38:27 +03001063
1064 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1065 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1066 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1067
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001068 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001069 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001070 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1071 return -EINVAL;
1072 }
1073 desc->callback = dma_rx_callback;
1074 desc->callback_param = sport;
1075
1076 dev_dbg(dev, "RX: prepare for the DMA.\n");
Romain Perier4139fd72017-09-28 11:03:49 +01001077 sport->dma_is_rxing = 1;
Nandor Han9d297232016-08-08 15:38:27 +03001078 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001079 dma_async_issue_pending(chan);
1080 return 0;
1081}
1082
Nandor Han41d98b52016-08-08 15:38:28 +03001083static void clear_rx_errors(struct imx_port *sport)
1084{
1085 unsigned int status_usr1, status_usr2;
1086
1087 status_usr1 = readl(sport->port.membase + USR1);
1088 status_usr2 = readl(sport->port.membase + USR2);
1089
1090 if (status_usr2 & USR2_BRCD) {
1091 sport->port.icount.brk++;
1092 writel(USR2_BRCD, sport->port.membase + USR2);
1093 } else if (status_usr1 & USR1_FRAMERR) {
1094 sport->port.icount.frame++;
1095 writel(USR1_FRAMERR, sport->port.membase + USR1);
1096 } else if (status_usr1 & USR1_PARITYERR) {
1097 sport->port.icount.parity++;
1098 writel(USR1_PARITYERR, sport->port.membase + USR1);
1099 }
1100
1101 if (status_usr2 & USR2_ORE) {
1102 sport->port.icount.overrun++;
1103 writel(USR2_ORE, sport->port.membase + USR2);
1104 }
1105
1106}
1107
Lucas Stachcc323822015-09-04 17:52:37 +02001108#define TXTL_DEFAULT 2 /* reset default */
1109#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001110#define TXTL_DMA 8 /* DMA burst setting */
1111#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001112
1113static void imx_setup_ufcr(struct imx_port *sport,
1114 unsigned char txwl, unsigned char rxwl)
1115{
1116 unsigned int val;
1117
1118 /* set receiver / transmitter trigger level */
1119 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1120 val |= txwl << UFCR_TXTL_SHF | rxwl;
1121 writel(val, sport->port.membase + UFCR);
1122}
1123
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001124static void imx_uart_dma_exit(struct imx_port *sport)
1125{
1126 if (sport->dma_chan_rx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001127 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001128 dma_release_channel(sport->dma_chan_rx);
1129 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001130 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001131 kfree(sport->rx_buf);
1132 sport->rx_buf = NULL;
1133 }
1134
1135 if (sport->dma_chan_tx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001136 dmaengine_terminate_sync(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001137 dma_release_channel(sport->dma_chan_tx);
1138 sport->dma_chan_tx = NULL;
1139 }
1140
1141 sport->dma_is_inited = 0;
1142}
1143
1144static int imx_uart_dma_init(struct imx_port *sport)
1145{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001146 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001147 struct device *dev = sport->port.dev;
1148 int ret;
1149
1150 /* Prepare for RX : */
1151 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1152 if (!sport->dma_chan_rx) {
1153 dev_dbg(dev, "cannot get the DMA channel.\n");
1154 ret = -EINVAL;
1155 goto err;
1156 }
1157
1158 slave_config.direction = DMA_DEV_TO_MEM;
1159 slave_config.src_addr = sport->port.mapbase + URXD0;
1160 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001161 /* one byte less than the watermark level to enable the aging timer */
1162 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001163 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1164 if (ret) {
1165 dev_err(dev, "error in RX dma configuration.\n");
1166 goto err;
1167 }
1168
Martyn Welchf654b23c2017-09-28 11:07:40 +01001169 sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001170 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001171 ret = -ENOMEM;
1172 goto err;
1173 }
Nandor Han9d297232016-08-08 15:38:27 +03001174 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001175
1176 /* Prepare for TX : */
1177 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1178 if (!sport->dma_chan_tx) {
1179 dev_err(dev, "cannot get the TX DMA channel!\n");
1180 ret = -EINVAL;
1181 goto err;
1182 }
1183
1184 slave_config.direction = DMA_MEM_TO_DEV;
1185 slave_config.dst_addr = sport->port.mapbase + URTX0;
1186 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001187 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001188 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1189 if (ret) {
1190 dev_err(dev, "error in TX dma configuration.");
1191 goto err;
1192 }
1193
1194 sport->dma_is_inited = 1;
1195
1196 return 0;
1197err:
1198 imx_uart_dma_exit(sport);
1199 return ret;
1200}
1201
1202static void imx_enable_dma(struct imx_port *sport)
1203{
1204 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001205
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001206 /* set UCR1 */
1207 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001208 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001209 writel(temp, sport->port.membase + UCR1);
1210
Lucas Stach86a04ba2015-09-04 17:52:38 +02001211 temp = readl(sport->port.membase + UCR2);
1212 temp |= UCR2_ATEN;
1213 writel(temp, sport->port.membase + UCR2);
1214
Lucas Stach184bd702015-09-04 17:52:40 +02001215 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1216
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001217 sport->dma_is_enabled = 1;
1218}
1219
1220static void imx_disable_dma(struct imx_port *sport)
1221{
1222 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001223
1224 /* clear UCR1 */
1225 temp = readl(sport->port.membase + UCR1);
1226 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1227 writel(temp, sport->port.membase + UCR1);
1228
1229 /* clear UCR2 */
1230 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001231 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001232 writel(temp, sport->port.membase + UCR2);
1233
Lucas Stach184bd702015-09-04 17:52:40 +02001234 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1235
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001236 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001237}
1238
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001239/* half the RX buffer size */
1240#define CTSTL 16
1241
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242static int imx_startup(struct uart_port *port)
1243{
1244 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001245 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001246 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
Huang Shijie1cf93e02013-06-28 13:39:42 +08001248 retval = clk_prepare_enable(sport->clk_per);
1249 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001250 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001251 retval = clk_prepare_enable(sport->clk_ipg);
1252 if (retval) {
1253 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001254 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001255 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001256
Lucas Stachcc323822015-09-04 17:52:37 +02001257 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
1259 /* disable the DREN bit (Data Ready interrupt enable) before
1260 * requesting IRQs
1261 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001262 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001263
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001264 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301265 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1266 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001267
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001268 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Lucas Stach7e115772015-09-04 17:52:42 +02001270 /* Can we enable the DMA support? */
Martyn Welch1c06bde62016-09-01 11:30:46 +02001271 if (!uart_console(port) && !sport->dma_is_inited)
Lucas Stach7e115772015-09-04 17:52:42 +02001272 imx_uart_dma_init(sport);
1273
Jiada Wang53794182015-04-13 18:31:43 +09001274 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001275 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001276 i = 100;
1277
1278 temp = readl(sport->port.membase + UCR2);
1279 temp &= ~UCR2_SRST;
1280 writel(temp, sport->port.membase + UCR2);
1281
1282 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1283 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001284
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 /*
1286 * Finally, clear and enable interrupts
1287 */
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001288 writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001289 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Lucas Stach7e115772015-09-04 17:52:42 +02001291 if (sport->dma_is_inited && !sport->dma_is_enabled)
1292 imx_enable_dma(sport);
1293
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001294 temp = readl(sport->port.membase + UCR1);
Nandor Han6376cd32017-06-28 15:59:36 +02001295 temp |= UCR1_RRDYEN | UCR1_UARTEN;
1296 if (sport->have_rtscts)
1297 temp |= UCR1_RTSDEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001298
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001299 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001301 temp = readl(sport->port.membase + UCR4);
1302 temp |= UCR4_OREN;
1303 writel(temp, sport->port.membase + UCR4);
1304
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001305 temp = readl(sport->port.membase + UCR2);
1306 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001307 if (!sport->have_rtscts)
1308 temp |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001309 /*
1310 * make sure the edge sensitive RTS-irq is disabled,
1311 * we're using RTSD instead.
1312 */
1313 if (!is_imx1_uart(sport))
1314 temp &= ~UCR2_RTSEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001315 writel(temp, sport->port.membase + UCR2);
1316
Huang Shijiea496e622013-07-08 17:14:17 +08001317 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001318 temp = readl(sport->port.membase + UCR3);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001319
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001320 temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001321
1322 if (sport->dte_mode)
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001323 /* disable broken interrupts */
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001324 temp &= ~(UCR3_RI | UCR3_DCD);
1325
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001326 writel(temp, sport->port.membase + UCR3);
1327 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001328
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 /*
1330 * Enable modem status interrupts
1331 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 imx_enable_ms(&sport->port);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001333
1334 /*
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001335 * Start RX DMA immediately instead of waiting for RX FIFO interrupts.
1336 * In our iMX53 the average delay for the first reception dropped from
1337 * approximately 35000 microseconds to 1000 microseconds.
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001338 */
1339 if (sport->dma_is_enabled) {
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001340 imx_disable_rx_int(sport);
1341 start_rx_dma(sport);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001342 }
1343
Sachin Kamat82313e62013-01-07 10:25:02 +05301344 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347}
1348
1349static void imx_shutdown(struct uart_port *port)
1350{
1351 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001352 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001353 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001355 if (sport->dma_is_enabled) {
Nandor Han9d297232016-08-08 15:38:27 +03001356 sport->dma_is_rxing = 0;
1357 sport->dma_is_txing = 0;
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001358 dmaengine_terminate_sync(sport->dma_chan_tx);
1359 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001360
Jiada Wang73631812014-12-09 18:11:23 +09001361 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001362 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001363 imx_stop_rx(port);
1364 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001365 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001366 imx_uart_dma_exit(sport);
1367 }
1368
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001369 mctrl_gpio_disable_ms(sport->gpios);
1370
Xinyu Chen9ec18822012-08-27 09:36:51 +02001371 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001372 temp = readl(sport->port.membase + UCR2);
1373 temp &= ~(UCR2_TXEN);
1374 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001375 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001376
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 /*
1378 * Stop our timer.
1379 */
1380 del_timer_sync(&sport->timer);
1381
1382 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 * Disable all interrupts, port and break condition.
1384 */
1385
Xinyu Chen9ec18822012-08-27 09:36:51 +02001386 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001387 temp = readl(sport->port.membase + UCR1);
1388 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001389
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001390 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001391 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001392
Huang Shijie1cf93e02013-06-28 13:39:42 +08001393 clk_disable_unprepare(sport->clk_per);
1394 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395}
1396
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001397static void imx_flush_buffer(struct uart_port *port)
1398{
1399 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001400 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001401 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001402 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001403
Dirk Behme82e86ae2014-12-09 18:11:27 +09001404 if (!sport->dma_chan_tx)
1405 return;
1406
1407 sport->tx_bytes = 0;
1408 dmaengine_terminate_all(sport->dma_chan_tx);
1409 if (sport->dma_is_txing) {
1410 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1411 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001412 temp = readl(sport->port.membase + UCR1);
1413 temp &= ~UCR1_TDMAEN;
1414 writel(temp, sport->port.membase + UCR1);
Martyn Welch0f7bdbd2017-09-28 11:38:51 +01001415 sport->dma_is_txing = 0;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001416 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001417
1418 /*
1419 * According to the Reference Manual description of the UART SRST bit:
1420 * "Reset the transmit and receive state machines,
1421 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1422 * and UTS[6-3]". As we don't need to restore the old values from
1423 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1424 */
1425 ubir = readl(sport->port.membase + UBIR);
1426 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001427 uts = readl(sport->port.membase + IMX21_UTS);
1428
1429 temp = readl(sport->port.membase + UCR2);
1430 temp &= ~UCR2_SRST;
1431 writel(temp, sport->port.membase + UCR2);
1432
1433 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1434 udelay(1);
1435
1436 /* Restore the registers */
1437 writel(ubir, sport->port.membase + UBIR);
1438 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001439 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001440}
1441
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442static void
Alan Cox606d0992006-12-08 02:38:45 -08001443imx_set_termios(struct uart_port *port, struct ktermios *termios,
1444 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445{
1446 struct imx_port *sport = (struct imx_port *)port;
1447 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001448 unsigned long ucr2, old_ucr1, old_ucr2;
1449 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001451 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001452 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001453 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
1455 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 * We only support CS7 and CS8.
1457 */
1458 while ((termios->c_cflag & CSIZE) != CS7 &&
1459 (termios->c_cflag & CSIZE) != CS8) {
1460 termios->c_cflag &= ~CSIZE;
1461 termios->c_cflag |= old_csize;
1462 old_csize = CS8;
1463 }
1464
1465 if ((termios->c_cflag & CSIZE) == CS8)
1466 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1467 else
1468 ucr2 = UCR2_SRST | UCR2_IRTS;
1469
1470 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301471 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001472 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001473
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001474 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001475 /*
1476 * RTS is mandatory for rs485 operation, so keep
1477 * it under manual control and keep transmitter
1478 * disabled.
1479 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001480 if (port->rs485.flags &
1481 SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001482 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001483 else
1484 imx_port_rts_inactive(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001485 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001486 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001487 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001488 } else {
1489 termios->c_cflag &= ~CRTSCTS;
1490 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001491 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001492 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001493 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001494 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001495 else
1496 imx_port_rts_inactive(sport, &ucr2);
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001497 }
1498
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 if (termios->c_cflag & CSTOPB)
1501 ucr2 |= UCR2_STPB;
1502 if (termios->c_cflag & PARENB) {
1503 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001504 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 ucr2 |= UCR2_PROE;
1506 }
1507
Eric Miao995234d2011-12-23 05:39:27 +08001508 del_timer_sync(&sport->timer);
1509
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 /*
1511 * Ask the core to calculate the divisor for us.
1512 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001513 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 quot = uart_get_divisor(port, baud);
1515
1516 spin_lock_irqsave(&sport->port.lock, flags);
1517
1518 sport->port.read_status_mask = 0;
1519 if (termios->c_iflag & INPCK)
1520 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1521 if (termios->c_iflag & (BRKINT | PARMRK))
1522 sport->port.read_status_mask |= URXD_BRK;
1523
1524 /*
1525 * Characters to ignore
1526 */
1527 sport->port.ignore_status_mask = 0;
1528 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001529 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 if (termios->c_iflag & IGNBRK) {
1531 sport->port.ignore_status_mask |= URXD_BRK;
1532 /*
1533 * If we're ignoring parity and break indicators,
1534 * ignore overruns too (for real raw support).
1535 */
1536 if (termios->c_iflag & IGNPAR)
1537 sport->port.ignore_status_mask |= URXD_OVRRUN;
1538 }
1539
Jiada Wang55d86932014-12-09 18:11:22 +09001540 if ((termios->c_cflag & CREAD) == 0)
1541 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1542
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 /*
1544 * Update the per-port timeout.
1545 */
1546 uart_update_timeout(port, termios->c_cflag, baud);
1547
1548 /*
1549 * disable interrupts and drain transmitter
1550 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001551 old_ucr1 = readl(sport->port.membase + UCR1);
1552 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1553 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Sachin Kamat82313e62013-01-07 10:25:02 +05301555 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 barrier();
1557
1558 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001559 old_ucr2 = readl(sport->port.membase + UCR2);
1560 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001561 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001562 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001564 /* custom-baudrate handling */
1565 div = sport->port.uartclk / (baud * 16);
1566 if (baud == 38400 && quot != div)
1567 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001568
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001569 div = sport->port.uartclk / (baud * 16);
1570 if (div > 7)
1571 div = 7;
1572 if (!div)
1573 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001574
Oskar Schirmer534fca02009-06-11 14:52:23 +01001575 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1576 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001577
Alan Coxeab4f5a2010-06-01 22:52:52 +02001578 tdiv64 = sport->port.uartclk;
1579 tdiv64 *= num;
1580 do_div(tdiv64, denom * 16 * div);
1581 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001582 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001583
Oskar Schirmer534fca02009-06-11 14:52:23 +01001584 num -= 1;
1585 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001586
1587 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001588 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Sascha Hauer036bb152008-07-05 10:02:44 +02001589 writel(ufcr, sport->port.membase + UFCR);
1590
Oskar Schirmer534fca02009-06-11 14:52:23 +01001591 writel(num, sport->port.membase + UBIR);
1592 writel(denom, sport->port.membase + UBMR);
1593
Huang Shijiea496e622013-07-08 17:14:17 +08001594 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001595 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001596 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001598 writel(old_ucr1, sport->port.membase + UCR1);
1599
1600 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001601 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
1603 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1604 imx_enable_ms(&sport->port);
1605
1606 spin_unlock_irqrestore(&sport->port.lock, flags);
1607}
1608
1609static const char *imx_type(struct uart_port *port)
1610{
1611 struct imx_port *sport = (struct imx_port *)port;
1612
1613 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1614}
1615
1616/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 * Configure/autoconfigure the port.
1618 */
1619static void imx_config_port(struct uart_port *port, int flags)
1620{
1621 struct imx_port *sport = (struct imx_port *)port;
1622
Alexander Shiyanda82f992014-02-22 16:01:33 +04001623 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 sport->port.type = PORT_IMX;
1625}
1626
1627/*
1628 * Verify the new serial_struct (for TIOCSSERIAL).
1629 * The only change we allow are to the flags and type, and
1630 * even then only between PORT_IMX and PORT_UNKNOWN
1631 */
1632static int
1633imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1634{
1635 struct imx_port *sport = (struct imx_port *)port;
1636 int ret = 0;
1637
1638 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1639 ret = -EINVAL;
1640 if (sport->port.irq != ser->irq)
1641 ret = -EINVAL;
1642 if (ser->io_type != UPIO_MEM)
1643 ret = -EINVAL;
1644 if (sport->port.uartclk / 16 != ser->baud_base)
1645 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001646 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 ret = -EINVAL;
1648 if (sport->port.iobase != ser->port)
1649 ret = -EINVAL;
1650 if (ser->hub6 != 0)
1651 ret = -EINVAL;
1652 return ret;
1653}
1654
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001655#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001656
1657static int imx_poll_init(struct uart_port *port)
1658{
1659 struct imx_port *sport = (struct imx_port *)port;
1660 unsigned long flags;
1661 unsigned long temp;
1662 int retval;
1663
1664 retval = clk_prepare_enable(sport->clk_ipg);
1665 if (retval)
1666 return retval;
1667 retval = clk_prepare_enable(sport->clk_per);
1668 if (retval)
1669 clk_disable_unprepare(sport->clk_ipg);
1670
Lucas Stachcc323822015-09-04 17:52:37 +02001671 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001672
1673 spin_lock_irqsave(&sport->port.lock, flags);
1674
1675 temp = readl(sport->port.membase + UCR1);
1676 if (is_imx1_uart(sport))
1677 temp |= IMX1_UCR1_UARTCLKEN;
1678 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1679 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1680 writel(temp, sport->port.membase + UCR1);
1681
1682 temp = readl(sport->port.membase + UCR2);
1683 temp |= UCR2_RXEN;
1684 writel(temp, sport->port.membase + UCR2);
1685
1686 spin_unlock_irqrestore(&sport->port.lock, flags);
1687
1688 return 0;
1689}
1690
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001691static int imx_poll_get_char(struct uart_port *port)
1692{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001693 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001694 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001695
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001696 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001697}
1698
1699static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1700{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001701 unsigned int status;
1702
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001703 /* drain */
1704 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001705 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001706 } while (~status & USR1_TRDY);
1707
1708 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001709 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001710
1711 /* flush */
1712 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001713 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001714 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001715}
1716#endif
1717
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001718static int imx_rs485_config(struct uart_port *port,
1719 struct serial_rs485 *rs485conf)
1720{
1721 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001722 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001723
1724 /* unimplemented */
1725 rs485conf->delay_rts_before_send = 0;
1726 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001727
1728 /* RTS is required to control the transmitter */
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02001729 if (!sport->have_rtscts && !sport->have_rtsgpio)
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001730 rs485conf->flags &= ~SER_RS485_ENABLED;
1731
1732 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001733 /* disable transmitter */
1734 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001735 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001736 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -02001737 else
1738 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001739 writel(temp, sport->port.membase + UCR2);
1740 }
1741
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001742 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1743 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1744 rs485conf->flags & SER_RS485_RX_DURING_TX) {
1745 temp = readl(sport->port.membase + UCR2);
1746 temp |= UCR2_RXEN;
1747 writel(temp, sport->port.membase + UCR2);
1748 }
1749
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001750 port->rs485 = *rs485conf;
1751
1752 return 0;
1753}
1754
Julia Lawall069a47e2016-09-01 19:51:35 +02001755static const struct uart_ops imx_pops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 .tx_empty = imx_tx_empty,
1757 .set_mctrl = imx_set_mctrl,
1758 .get_mctrl = imx_get_mctrl,
1759 .stop_tx = imx_stop_tx,
1760 .start_tx = imx_start_tx,
1761 .stop_rx = imx_stop_rx,
1762 .enable_ms = imx_enable_ms,
1763 .break_ctl = imx_break_ctl,
1764 .startup = imx_startup,
1765 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001766 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 .set_termios = imx_set_termios,
1768 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 .config_port = imx_config_port,
1770 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001771#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001772 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001773 .poll_get_char = imx_poll_get_char,
1774 .poll_put_char = imx_poll_put_char,
1775#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776};
1777
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001778static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
1780#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001781static void imx_console_putchar(struct uart_port *port, int ch)
1782{
1783 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001784
Shawn Guofe6b5402011-06-25 02:04:33 +08001785 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001786 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001787
1788 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001789}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790
1791/*
1792 * Interrupts are disabled on entering
1793 */
1794static void
1795imx_console_write(struct console *co, const char *s, unsigned int count)
1796{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001797 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001798 struct imx_port_ucrs old_ucr;
1799 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001800 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001801 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001802 int retval;
1803
Fabio Estevam0c727a42015-08-18 12:43:12 -03001804 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001805 if (retval)
1806 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001807 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001808 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001809 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001810 return;
1811 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001812
Thomas Gleixner677fe552013-02-14 21:01:06 +01001813 if (sport->port.sysrq)
1814 locked = 0;
1815 else if (oops_in_progress)
1816 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1817 else
1818 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
1820 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001821 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001823 imx_port_ucrs_save(&sport->port, &old_ucr);
1824 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
Shawn Guofe6b5402011-06-25 02:04:33 +08001826 if (is_imx1_uart(sport))
1827 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001828 ucr1 |= UCR1_UARTEN;
1829 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1830
1831 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001832
Dirk Behme0ad5a812011-12-22 09:57:52 +01001833 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834
Russell Kingd3587882006-03-20 20:00:09 +00001835 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
1837 /*
1838 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001839 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001841 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
Dirk Behme0ad5a812011-12-22 09:57:52 +01001843 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001844
Thomas Gleixner677fe552013-02-14 21:01:06 +01001845 if (locked)
1846 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001847
Fabio Estevam0c727a42015-08-18 12:43:12 -03001848 clk_disable(sport->clk_ipg);
1849 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850}
1851
1852/*
1853 * If the port was already initialised (eg, by a boot loader),
1854 * try to determine the current setup.
1855 */
1856static void __init
1857imx_console_get_options(struct imx_port *sport, int *baud,
1858 int *parity, int *bits)
1859{
Sascha Hauer587897f2005-04-29 22:46:40 +01001860
Roel Kluin2e2eb502009-12-09 12:31:36 -08001861 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301863 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001864 unsigned int baud_raw;
1865 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001867 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
1869 *parity = 'n';
1870 if (ucr2 & UCR2_PREN) {
1871 if (ucr2 & UCR2_PROE)
1872 *parity = 'o';
1873 else
1874 *parity = 'e';
1875 }
1876
1877 if (ucr2 & UCR2_WS)
1878 *bits = 8;
1879 else
1880 *bits = 7;
1881
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001882 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1883 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001885 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001886 if (ucfr_rfdiv == 6)
1887 ucfr_rfdiv = 7;
1888 else
1889 ucfr_rfdiv = 6 - ucfr_rfdiv;
1890
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001891 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001892 uartclk /= ucfr_rfdiv;
1893
1894 { /*
1895 * The next code provides exact computation of
1896 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1897 * without need of float support or long long division,
1898 * which would be required to prevent 32bit arithmetic overflow
1899 */
1900 unsigned int mul = ubir + 1;
1901 unsigned int div = 16 * (ubmr + 1);
1902 unsigned int rem = uartclk % div;
1903
1904 baud_raw = (uartclk / div) * mul;
1905 baud_raw += (rem * mul + div / 2) / div;
1906 *baud = (baud_raw + 50) / 100 * 100;
1907 }
1908
Sachin Kamat82313e62013-01-07 10:25:02 +05301909 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301910 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001911 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 }
1913}
1914
1915static int __init
1916imx_console_setup(struct console *co, char *options)
1917{
1918 struct imx_port *sport;
1919 int baud = 9600;
1920 int bits = 8;
1921 int parity = 'n';
1922 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001923 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
1925 /*
1926 * Check whether an invalid uart number has been specified, and
1927 * if so, search for the first available port that does have
1928 * console support.
1929 */
1930 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1931 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001932 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301933 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001934 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935
Huang Shijie1cf93e02013-06-28 13:39:42 +08001936 /* For setting the registers, we only need to enable the ipg clock. */
1937 retval = clk_prepare_enable(sport->clk_ipg);
1938 if (retval)
1939 goto error_console;
1940
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 if (options)
1942 uart_parse_options(options, &baud, &parity, &bits, &flow);
1943 else
1944 imx_console_get_options(sport, &baud, &parity, &bits);
1945
Lucas Stachcc323822015-09-04 17:52:37 +02001946 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001947
Huang Shijie1cf93e02013-06-28 13:39:42 +08001948 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1949
Fabio Estevam0c727a42015-08-18 12:43:12 -03001950 clk_disable(sport->clk_ipg);
1951 if (retval) {
1952 clk_unprepare(sport->clk_ipg);
1953 goto error_console;
1954 }
1955
1956 retval = clk_prepare(sport->clk_per);
1957 if (retval)
1958 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001959
1960error_console:
1961 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962}
1963
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001964static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001966 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 .write = imx_console_write,
1968 .device = uart_console_device,
1969 .setup = imx_console_setup,
1970 .flags = CON_PRINTBUFFER,
1971 .index = -1,
1972 .data = &imx_reg,
1973};
1974
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001976
1977#ifdef CONFIG_OF
1978static void imx_console_early_putchar(struct uart_port *port, int ch)
1979{
1980 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1981 cpu_relax();
1982
1983 writel_relaxed(ch, port->membase + URTX0);
1984}
1985
1986static void imx_console_early_write(struct console *con, const char *s,
1987 unsigned count)
1988{
1989 struct earlycon_device *dev = con->data;
1990
1991 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1992}
1993
1994static int __init
1995imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1996{
1997 if (!dev->port.membase)
1998 return -ENODEV;
1999
2000 dev->con->write = imx_console_early_write;
2001
2002 return 0;
2003}
2004OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
2005OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
2006#endif
2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008#else
2009#define IMX_CONSOLE NULL
2010#endif
2011
2012static struct uart_driver imx_reg = {
2013 .owner = THIS_MODULE,
2014 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002015 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 .major = SERIAL_IMX_MAJOR,
2017 .minor = MINOR_START,
2018 .nr = ARRAY_SIZE(imx_ports),
2019 .cons = IMX_CONSOLE,
2020};
2021
Shawn Guo22698aa2011-06-25 02:04:34 +08002022#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002023/*
2024 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2025 * could successfully get all information from dt or a negative errno.
2026 */
Shawn Guo22698aa2011-06-25 02:04:34 +08002027static int serial_imx_probe_dt(struct imx_port *sport,
2028 struct platform_device *pdev)
2029{
2030 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08002031 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002032
LABBE Corentin5f8b9042015-11-24 15:36:57 +01002033 sport->devdata = of_device_get_match_data(&pdev->dev);
2034 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002035 /* no device tree device */
2036 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002037
Shawn Guoff059672011-09-22 14:48:13 +08002038 ret = of_alias_get_id(np, "serial");
2039 if (ret < 0) {
2040 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01002041 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08002042 }
2043 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002044
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02002045 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2046 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08002047 sport->have_rtscts = 1;
2048
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002049 if (of_get_property(np, "fsl,dte-mode", NULL))
2050 sport->dte_mode = 1;
2051
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02002052 if (of_get_property(np, "rts-gpios", NULL))
2053 sport->have_rtsgpio = 1;
2054
Sascha Hauer8b25deb2017-09-21 10:13:11 +02002055 of_get_rs485_mode(np, &sport->port.rs485);
2056
Shawn Guo22698aa2011-06-25 02:04:34 +08002057 return 0;
2058}
2059#else
2060static inline int serial_imx_probe_dt(struct imx_port *sport,
2061 struct platform_device *pdev)
2062{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002063 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002064}
2065#endif
2066
2067static void serial_imx_probe_pdata(struct imx_port *sport,
2068 struct platform_device *pdev)
2069{
Jingoo Han574de552013-07-30 17:06:57 +09002070 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002071
2072 sport->port.line = pdev->id;
2073 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2074
2075 if (!pdata)
2076 return;
2077
2078 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2079 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002080}
2081
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002082static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002084 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002085 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002086 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002087 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002088 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002089
Sachin Kamat42d34192013-01-07 10:25:06 +05302090 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002091 if (!sport)
2092 return -ENOMEM;
2093
Shawn Guo22698aa2011-06-25 02:04:34 +08002094 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002095 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08002096 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002097 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302098 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002099
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002100 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002101 base = devm_ioremap_resource(&pdev->dev, res);
2102 if (IS_ERR(base))
2103 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002104
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002105 rxirq = platform_get_irq(pdev, 0);
2106 txirq = platform_get_irq(pdev, 1);
2107 rtsirq = platform_get_irq(pdev, 2);
2108
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002109 sport->port.dev = &pdev->dev;
2110 sport->port.mapbase = res->start;
2111 sport->port.membase = base;
2112 sport->port.type = PORT_IMX,
2113 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002114 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002115 sport->port.fifosize = 32;
2116 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002117 sport->port.rs485_config = imx_rs485_config;
Sascha Hauer8b25deb2017-09-21 10:13:11 +02002118 sport->port.rs485.flags |= SER_RS485_RTS_ON_SEND;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002119 sport->port.flags = UPF_BOOT_AUTOCONF;
Allen Pais177b5082017-09-22 13:56:44 +05302120 setup_timer(&sport->timer, imx_timeout, (unsigned long)sport);
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002121
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002122 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2123 if (IS_ERR(sport->gpios))
2124 return PTR_ERR(sport->gpios);
2125
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002126 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2127 if (IS_ERR(sport->clk_ipg)) {
2128 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002129 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302130 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002131 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002132
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002133 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2134 if (IS_ERR(sport->clk_per)) {
2135 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002136 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302137 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002138 }
2139
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002140 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002141
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002142 /* For register access, we only need to enable the ipg clock. */
2143 ret = clk_prepare_enable(sport->clk_ipg);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002144 if (ret) {
2145 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002146 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002147 }
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002148
2149 /* Disable interrupts before requesting them */
2150 reg = readl_relaxed(sport->port.membase + UCR1);
2151 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2152 UCR1_TXMPTYEN | UCR1_RTSDEN);
2153 writel_relaxed(reg, sport->port.membase + UCR1);
2154
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002155 if (!is_imx1_uart(sport) && sport->dte_mode) {
2156 /*
2157 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2158 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2159 * and DCD (when they are outputs) or enables the respective
2160 * irqs. So set this bit early, i.e. before requesting irqs.
2161 */
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002162 reg = readl(sport->port.membase + UFCR);
2163 if (!(reg & UFCR_DCEDTE))
2164 writel(reg | UFCR_DCEDTE, sport->port.membase + UFCR);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002165
2166 /*
2167 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2168 * enabled later because they cannot be cleared
2169 * (confirmed on i.MX25) which makes them unusable.
2170 */
2171 writel(IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2172 sport->port.membase + UCR3);
2173
2174 } else {
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002175 unsigned long ucr3 = UCR3_DSR;
2176
2177 reg = readl(sport->port.membase + UFCR);
2178 if (reg & UFCR_DCEDTE)
2179 writel(reg & ~UFCR_DCEDTE, sport->port.membase + UFCR);
2180
2181 if (!is_imx1_uart(sport))
2182 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2183 writel(ucr3, sport->port.membase + UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002184 }
2185
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002186 clk_disable_unprepare(sport->clk_ipg);
2187
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002188 /*
2189 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2190 * chips only have one interrupt.
2191 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002192 if (txirq > 0) {
2193 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002194 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002195 if (ret) {
2196 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2197 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002198 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002199 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002200
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002201 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002202 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002203 if (ret) {
2204 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2205 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002206 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002207 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002208 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002209 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002210 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002211 if (ret) {
2212 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002213 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002214 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002215 }
2216
Shawn Guo22698aa2011-06-25 02:04:34 +08002217 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002218
Richard Zhao0a86a862012-09-18 16:14:58 +08002219 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002220
Alexander Shiyan45af7802014-02-22 16:01:35 +04002221 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222}
2223
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002224static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002226 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227
Alexander Shiyan45af7802014-02-22 16:01:35 +04002228 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229}
2230
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002231static void serial_imx_restore_context(struct imx_port *sport)
2232{
2233 if (!sport->context_saved)
2234 return;
2235
2236 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2237 writel(sport->saved_reg[5], sport->port.membase + UESC);
2238 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2239 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2240 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2241 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2242 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2243 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2244 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2245 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2246 sport->context_saved = false;
2247}
2248
2249static void serial_imx_save_context(struct imx_port *sport)
2250{
2251 /* Save necessary regs */
2252 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2253 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2254 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2255 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2256 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2257 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2258 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2259 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2260 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2261 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2262 sport->context_saved = true;
2263}
2264
Eduardo Valentin189550b2015-08-11 10:21:21 -07002265static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2266{
2267 unsigned int val;
2268
2269 val = readl(sport->port.membase + UCR3);
2270 if (on)
2271 val |= UCR3_AWAKEN;
2272 else
2273 val &= ~UCR3_AWAKEN;
2274 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002275
2276 val = readl(sport->port.membase + UCR1);
2277 if (on)
2278 val |= UCR1_RTSDEN;
2279 else
2280 val &= ~UCR1_RTSDEN;
2281 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002282}
2283
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002284static int imx_serial_port_suspend_noirq(struct device *dev)
2285{
2286 struct platform_device *pdev = to_platform_device(dev);
2287 struct imx_port *sport = platform_get_drvdata(pdev);
2288 int ret;
2289
2290 ret = clk_enable(sport->clk_ipg);
2291 if (ret)
2292 return ret;
2293
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002294 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002295
2296 clk_disable(sport->clk_ipg);
2297
2298 return 0;
2299}
2300
2301static int imx_serial_port_resume_noirq(struct device *dev)
2302{
2303 struct platform_device *pdev = to_platform_device(dev);
2304 struct imx_port *sport = platform_get_drvdata(pdev);
2305 int ret;
2306
2307 ret = clk_enable(sport->clk_ipg);
2308 if (ret)
2309 return ret;
2310
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002311 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002312
2313 clk_disable(sport->clk_ipg);
2314
2315 return 0;
2316}
2317
2318static int imx_serial_port_suspend(struct device *dev)
2319{
2320 struct platform_device *pdev = to_platform_device(dev);
2321 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002322
2323 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002324 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002325
2326 uart_suspend_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002327 disable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002328
Martin Fuzzey29add682016-01-05 16:53:31 +01002329 /* Needed to enable clock in suspend_noirq */
2330 return clk_prepare(sport->clk_ipg);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002331}
2332
2333static int imx_serial_port_resume(struct device *dev)
2334{
2335 struct platform_device *pdev = to_platform_device(dev);
2336 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002337
2338 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002339 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002340
2341 uart_resume_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002342 enable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002343
Martin Fuzzey29add682016-01-05 16:53:31 +01002344 clk_unprepare(sport->clk_ipg);
2345
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002346 return 0;
2347}
2348
2349static const struct dev_pm_ops imx_serial_port_pm_ops = {
2350 .suspend_noirq = imx_serial_port_suspend_noirq,
2351 .resume_noirq = imx_serial_port_resume_noirq,
2352 .suspend = imx_serial_port_suspend,
2353 .resume = imx_serial_port_resume,
2354};
2355
Russell King3ae5eae2005-11-09 22:32:44 +00002356static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002357 .probe = serial_imx_probe,
2358 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359
Shawn Guofe6b5402011-06-25 02:04:33 +08002360 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002361 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002362 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002363 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002364 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002365 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366};
2367
2368static int __init imx_serial_init(void)
2369{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002370 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372 if (ret)
2373 return ret;
2374
Russell King3ae5eae2005-11-09 22:32:44 +00002375 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 if (ret != 0)
2377 uart_unregister_driver(&imx_reg);
2378
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002379 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380}
2381
2382static void __exit imx_serial_exit(void)
2383{
Russell Kingc889b892005-11-21 17:05:21 +00002384 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002385 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386}
2387
2388module_init(imx_serial_init);
2389module_exit(imx_serial_exit);
2390
2391MODULE_AUTHOR("Sascha Hauer");
2392MODULE_DESCRIPTION("IMX generic serial port driver");
2393MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002394MODULE_ALIAS("platform:imx-uart");