blob: bd3d21d0185327dc0b86a480b47c99d8b3a4f378 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000054#define MAJ 3
Don Skidmorec89c7112011-04-14 07:40:11 +000055#define MIN 3
56#define BUILD 8
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000057#define KFIX 2
58#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
59 __stringify(BUILD) "-k" __stringify(KFIX)
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070060const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000061static const char ixgbe_copyright[] =
62 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070063
64static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070065 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000066 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080067 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070068};
69
70/* ixgbe_pci_tbl - PCI Device ID Table
71 *
72 * Wildcard entries (PCI_ANY_ID) should come last
73 * Last entry must be all 0s
74 *
75 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
76 * Class, Class Mask, private data (not used) }
77 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000078static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
80 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070082 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
86 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
88 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070089 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070090 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
94 board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
96 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
98 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
100 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
102 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
104 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
106 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
108 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
110 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
112 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
114 board_82599 },
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
116 board_82599 },
Don Skidmoredbffcb22010-12-03 03:32:34 +0000117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
118 board_82599 },
119 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
120 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700121 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
122 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000123 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
124 board_82599 },
Don Skidmoreb93a2222010-11-16 19:27:17 -0800125 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
Don Skidmored9946532010-12-09 06:55:19 +0000126 board_X540 },
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000127 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2),
128 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700129
130 /* required last entry */
131 {0, }
132};
133MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
134
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400135#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800136static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000137 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800138static struct notifier_block dca_notifier = {
139 .notifier_call = ixgbe_notify_dca,
140 .next = NULL,
141 .priority = 0
142};
143#endif
144
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000145#ifdef CONFIG_PCI_IOV
146static unsigned int max_vfs;
147module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000148MODULE_PARM_DESC(max_vfs,
149 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000150#endif /* CONFIG_PCI_IOV */
151
Auke Kok9a799d72007-09-15 14:07:45 -0700152MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
153MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
154MODULE_LICENSE("GPL");
155MODULE_VERSION(DRV_VERSION);
156
157#define DEFAULT_DEBUG_LEVEL_SHIFT 3
158
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000159static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
160{
161 struct ixgbe_hw *hw = &adapter->hw;
162 u32 gcr;
163 u32 gpie;
164 u32 vmdctl;
165
166#ifdef CONFIG_PCI_IOV
167 /* disable iov and allow time for transactions to clear */
168 pci_disable_sriov(adapter->pdev);
169#endif
170
171 /* turn off device IOV mode */
172 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
173 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
174 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
175 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
176 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
177 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
178
179 /* set default pool back to 0 */
180 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
181 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
182 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
183
184 /* take a breather then clean up driver data */
185 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000186
187 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000188 adapter->vfinfo = NULL;
189
190 adapter->num_vfs = 0;
191 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
192}
193
Taku Izumidcd79ae2010-04-27 14:39:53 +0000194struct ixgbe_reg_info {
195 u32 ofs;
196 char *name;
197};
198
199static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
200
201 /* General Registers */
202 {IXGBE_CTRL, "CTRL"},
203 {IXGBE_STATUS, "STATUS"},
204 {IXGBE_CTRL_EXT, "CTRL_EXT"},
205
206 /* Interrupt Registers */
207 {IXGBE_EICR, "EICR"},
208
209 /* RX Registers */
210 {IXGBE_SRRCTL(0), "SRRCTL"},
211 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
212 {IXGBE_RDLEN(0), "RDLEN"},
213 {IXGBE_RDH(0), "RDH"},
214 {IXGBE_RDT(0), "RDT"},
215 {IXGBE_RXDCTL(0), "RXDCTL"},
216 {IXGBE_RDBAL(0), "RDBAL"},
217 {IXGBE_RDBAH(0), "RDBAH"},
218
219 /* TX Registers */
220 {IXGBE_TDBAL(0), "TDBAL"},
221 {IXGBE_TDBAH(0), "TDBAH"},
222 {IXGBE_TDLEN(0), "TDLEN"},
223 {IXGBE_TDH(0), "TDH"},
224 {IXGBE_TDT(0), "TDT"},
225 {IXGBE_TXDCTL(0), "TXDCTL"},
226
227 /* List Terminator */
228 {}
229};
230
231
232/*
233 * ixgbe_regdump - register printout routine
234 */
235static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
236{
237 int i = 0, j = 0;
238 char rname[16];
239 u32 regs[64];
240
241 switch (reginfo->ofs) {
242 case IXGBE_SRRCTL(0):
243 for (i = 0; i < 64; i++)
244 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
245 break;
246 case IXGBE_DCA_RXCTRL(0):
247 for (i = 0; i < 64; i++)
248 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
249 break;
250 case IXGBE_RDLEN(0):
251 for (i = 0; i < 64; i++)
252 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
253 break;
254 case IXGBE_RDH(0):
255 for (i = 0; i < 64; i++)
256 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
257 break;
258 case IXGBE_RDT(0):
259 for (i = 0; i < 64; i++)
260 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
261 break;
262 case IXGBE_RXDCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
265 break;
266 case IXGBE_RDBAL(0):
267 for (i = 0; i < 64; i++)
268 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
269 break;
270 case IXGBE_RDBAH(0):
271 for (i = 0; i < 64; i++)
272 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
273 break;
274 case IXGBE_TDBAL(0):
275 for (i = 0; i < 64; i++)
276 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
277 break;
278 case IXGBE_TDBAH(0):
279 for (i = 0; i < 64; i++)
280 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
281 break;
282 case IXGBE_TDLEN(0):
283 for (i = 0; i < 64; i++)
284 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
285 break;
286 case IXGBE_TDH(0):
287 for (i = 0; i < 64; i++)
288 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
289 break;
290 case IXGBE_TDT(0):
291 for (i = 0; i < 64; i++)
292 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
293 break;
294 case IXGBE_TXDCTL(0):
295 for (i = 0; i < 64; i++)
296 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
297 break;
298 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000299 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000300 IXGBE_READ_REG(hw, reginfo->ofs));
301 return;
302 }
303
304 for (i = 0; i < 8; i++) {
305 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000306 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000307 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000308 pr_cont(" %08x", regs[i*8+j]);
309 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000310 }
311
312}
313
314/*
315 * ixgbe_dump - Print registers, tx-rings and rx-rings
316 */
317static void ixgbe_dump(struct ixgbe_adapter *adapter)
318{
319 struct net_device *netdev = adapter->netdev;
320 struct ixgbe_hw *hw = &adapter->hw;
321 struct ixgbe_reg_info *reginfo;
322 int n = 0;
323 struct ixgbe_ring *tx_ring;
324 struct ixgbe_tx_buffer *tx_buffer_info;
325 union ixgbe_adv_tx_desc *tx_desc;
326 struct my_u0 { u64 a; u64 b; } *u0;
327 struct ixgbe_ring *rx_ring;
328 union ixgbe_adv_rx_desc *rx_desc;
329 struct ixgbe_rx_buffer *rx_buffer_info;
330 u32 staterr;
331 int i = 0;
332
333 if (!netif_msg_hw(adapter))
334 return;
335
336 /* Print netdevice Info */
337 if (netdev) {
338 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000339 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000340 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000341 pr_info("%-15s %016lX %016lX %016lX\n",
342 netdev->name,
343 netdev->state,
344 netdev->trans_start,
345 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000346 }
347
348 /* Print Registers */
349 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000350 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000351 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
352 reginfo->name; reginfo++) {
353 ixgbe_regdump(hw, reginfo);
354 }
355
356 /* Print TX Ring Summary */
357 if (!netdev || !netif_running(netdev))
358 goto exit;
359
360 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000361 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000362 for (n = 0; n < adapter->num_tx_queues; n++) {
363 tx_ring = adapter->tx_ring[n];
364 tx_buffer_info =
365 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000366 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000367 n, tx_ring->next_to_use, tx_ring->next_to_clean,
368 (u64)tx_buffer_info->dma,
369 tx_buffer_info->length,
370 tx_buffer_info->next_to_watch,
371 (u64)tx_buffer_info->time_stamp);
372 }
373
374 /* Print TX Rings */
375 if (!netif_msg_tx_done(adapter))
376 goto rx_ring_summary;
377
378 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
379
380 /* Transmit Descriptor Formats
381 *
382 * Advanced Transmit Descriptor
383 * +--------------------------------------------------------------+
384 * 0 | Buffer Address [63:0] |
385 * +--------------------------------------------------------------+
386 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
387 * +--------------------------------------------------------------+
388 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
389 */
390
391 for (n = 0; n < adapter->num_tx_queues; n++) {
392 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000393 pr_info("------------------------------------\n");
394 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
395 pr_info("------------------------------------\n");
396 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000397 "[PlPOIdStDDt Ln] [bi->dma ] "
398 "leng ntw timestamp bi->skb\n");
399
400 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000401 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000402 tx_buffer_info = &tx_ring->tx_buffer_info[i];
403 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000404 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000405 " %04X %3X %016llX %p", i,
406 le64_to_cpu(u0->a),
407 le64_to_cpu(u0->b),
408 (u64)tx_buffer_info->dma,
409 tx_buffer_info->length,
410 tx_buffer_info->next_to_watch,
411 (u64)tx_buffer_info->time_stamp,
412 tx_buffer_info->skb);
413 if (i == tx_ring->next_to_use &&
414 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000415 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000416 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000417 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000418 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000419 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000420 else
Joe Perchesc7689572010-09-07 21:35:17 +0000421 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000422
423 if (netif_msg_pktdata(adapter) &&
424 tx_buffer_info->dma != 0)
425 print_hex_dump(KERN_INFO, "",
426 DUMP_PREFIX_ADDRESS, 16, 1,
427 phys_to_virt(tx_buffer_info->dma),
428 tx_buffer_info->length, true);
429 }
430 }
431
432 /* Print RX Rings Summary */
433rx_ring_summary:
434 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000435 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000436 for (n = 0; n < adapter->num_rx_queues; n++) {
437 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000438 pr_info("%5d %5X %5X\n",
439 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000440 }
441
442 /* Print RX Rings */
443 if (!netif_msg_rx_status(adapter))
444 goto exit;
445
446 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
447
448 /* Advanced Receive Descriptor (Read) Format
449 * 63 1 0
450 * +-----------------------------------------------------+
451 * 0 | Packet Buffer Address [63:1] |A0/NSE|
452 * +----------------------------------------------+------+
453 * 8 | Header Buffer Address [63:1] | DD |
454 * +-----------------------------------------------------+
455 *
456 *
457 * Advanced Receive Descriptor (Write-Back) Format
458 *
459 * 63 48 47 32 31 30 21 20 16 15 4 3 0
460 * +------------------------------------------------------+
461 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
462 * | Checksum Ident | | | | Type | Type |
463 * +------------------------------------------------------+
464 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
465 * +------------------------------------------------------+
466 * 63 48 47 32 31 20 19 0
467 */
468 for (n = 0; n < adapter->num_rx_queues; n++) {
469 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000470 pr_info("------------------------------------\n");
471 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
472 pr_info("------------------------------------\n");
473 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
475 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000476 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000477 "[vl er S cks ln] ---------------- [bi->skb] "
478 "<-- Adv Rx Write-Back format\n");
479
480 for (i = 0; i < rx_ring->count; i++) {
481 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000482 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000483 u0 = (struct my_u0 *)rx_desc;
484 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
485 if (staterr & IXGBE_RXD_STAT_DD) {
486 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000487 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000488 "%016llX ---------------- %p", i,
489 le64_to_cpu(u0->a),
490 le64_to_cpu(u0->b),
491 rx_buffer_info->skb);
492 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000493 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000494 "%016llX %016llX %p", i,
495 le64_to_cpu(u0->a),
496 le64_to_cpu(u0->b),
497 (u64)rx_buffer_info->dma,
498 rx_buffer_info->skb);
499
500 if (netif_msg_pktdata(adapter)) {
501 print_hex_dump(KERN_INFO, "",
502 DUMP_PREFIX_ADDRESS, 16, 1,
503 phys_to_virt(rx_buffer_info->dma),
504 rx_ring->rx_buf_len, true);
505
506 if (rx_ring->rx_buf_len
507 < IXGBE_RXBUFFER_2048)
508 print_hex_dump(KERN_INFO, "",
509 DUMP_PREFIX_ADDRESS, 16, 1,
510 phys_to_virt(
511 rx_buffer_info->page_dma +
512 rx_buffer_info->page_offset
513 ),
514 PAGE_SIZE/2, true);
515 }
516 }
517
518 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000519 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000520 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000521 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000522 else
Joe Perchesc7689572010-09-07 21:35:17 +0000523 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000524
525 }
526 }
527
528exit:
529 return;
530}
531
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800532static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
533{
534 u32 ctrl_ext;
535
536 /* Let firmware take over control of h/w */
537 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
538 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000539 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800540}
541
542static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
543{
544 u32 ctrl_ext;
545
546 /* Let firmware know the driver has taken over */
547 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
548 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000549 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800550}
Auke Kok9a799d72007-09-15 14:07:45 -0700551
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000552/*
553 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
554 * @adapter: pointer to adapter struct
555 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
556 * @queue: queue to map the corresponding interrupt to
557 * @msix_vector: the vector to map to the corresponding queue
558 *
559 */
560static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000561 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700562{
563 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000564 struct ixgbe_hw *hw = &adapter->hw;
565 switch (hw->mac.type) {
566 case ixgbe_mac_82598EB:
567 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
568 if (direction == -1)
569 direction = 0;
570 index = (((direction * 64) + queue) >> 2) & 0x1F;
571 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
572 ivar &= ~(0xFF << (8 * (queue & 0x3)));
573 ivar |= (msix_vector << (8 * (queue & 0x3)));
574 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
575 break;
576 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800577 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000578 if (direction == -1) {
579 /* other causes */
580 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
581 index = ((queue & 1) * 8);
582 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
583 ivar &= ~(0xFF << index);
584 ivar |= (msix_vector << index);
585 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
586 break;
587 } else {
588 /* tx or rx causes */
589 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
590 index = ((16 * (queue & 1)) + (8 * direction));
591 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
592 ivar &= ~(0xFF << index);
593 ivar |= (msix_vector << index);
594 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
595 break;
596 }
597 default:
598 break;
599 }
Auke Kok9a799d72007-09-15 14:07:45 -0700600}
601
Alexander Duyckfe49f042009-06-04 16:00:09 +0000602static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000603 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000604{
605 u32 mask;
606
Alexander Duyckbd508172010-11-16 19:27:03 -0800607 switch (adapter->hw.mac.type) {
608 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000609 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
610 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800611 break;
612 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800613 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000614 mask = (qmask & 0xFFFFFFFF);
615 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
616 mask = (qmask >> 32);
617 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800618 break;
619 default:
620 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000621 }
622}
623
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800624void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
625 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700626{
Alexander Duycke5a43542009-12-02 16:46:56 +0000627 if (tx_buffer_info->dma) {
628 if (tx_buffer_info->mapped_as_page)
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800629 dma_unmap_page(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000630 tx_buffer_info->dma,
631 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000632 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000633 else
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800634 dma_unmap_single(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000635 tx_buffer_info->dma,
636 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000637 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000638 tx_buffer_info->dma = 0;
639 }
Auke Kok9a799d72007-09-15 14:07:45 -0700640 if (tx_buffer_info->skb) {
641 dev_kfree_skb_any(tx_buffer_info->skb);
642 tx_buffer_info->skb = NULL;
643 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000644 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700645 /* tx_buffer_info must be completely set up in the transmit path */
646}
647
Yi Zou26f23d82009-11-06 12:56:00 +0000648/**
John Fastabendc84d3242010-11-16 19:27:12 -0800649 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
650 * @adapter: driver private struct
651 * @index: reg idx of queue to query (0-127)
Yi Zou26f23d82009-11-06 12:56:00 +0000652 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300653 * Helper function to determine the traffic index for a particular
John Fastabendc84d3242010-11-16 19:27:12 -0800654 * register index.
Yi Zou26f23d82009-11-06 12:56:00 +0000655 *
John Fastabendc84d3242010-11-16 19:27:12 -0800656 * Returns : a tc index for use in range 0-7, or 0-3
Yi Zou26f23d82009-11-06 12:56:00 +0000657 */
Don Skidmore3b2ee942011-01-28 02:28:26 +0000658static u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
Yi Zou26f23d82009-11-06 12:56:00 +0000659{
John Fastabendc84d3242010-11-16 19:27:12 -0800660 int tc = -1;
John Fastabende5b64632011-03-08 03:44:52 +0000661 int dcb_i = netdev_get_num_tc(adapter->netdev);
Yi Zou26f23d82009-11-06 12:56:00 +0000662
John Fastabendc84d3242010-11-16 19:27:12 -0800663 /* if DCB is not enabled the queues have no TC */
664 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
665 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000666
John Fastabendc84d3242010-11-16 19:27:12 -0800667 /* check valid range */
668 if (reg_idx >= adapter->hw.mac.max_tx_queues)
669 return tc;
670
671 switch (adapter->hw.mac.type) {
672 case ixgbe_mac_82598EB:
673 tc = reg_idx >> 2;
674 break;
675 default:
676 if (dcb_i != 4 && dcb_i != 8)
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000677 break;
John Fastabendc84d3242010-11-16 19:27:12 -0800678
679 /* if VMDq is enabled the lowest order bits determine TC */
680 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
681 IXGBE_FLAG_VMDQ_ENABLED)) {
682 tc = reg_idx & (dcb_i - 1);
Alexander Duyckbd508172010-11-16 19:27:03 -0800683 break;
Yi Zou26f23d82009-11-06 12:56:00 +0000684 }
John Fastabendc84d3242010-11-16 19:27:12 -0800685
686 /*
687 * Convert the reg_idx into the correct TC. This bitmask
688 * targets the last full 32 ring traffic class and assigns
689 * it a value of 1. From there the rest of the rings are
690 * based on shifting the mask further up to include the
691 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
692 * will only ever be 8 or 4 and that reg_idx will never
693 * be greater then 128. The code without the power of 2
694 * optimizations would be:
695 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
696 */
697 tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
698 tc >>= 9 - (reg_idx >> 5);
Yi Zou26f23d82009-11-06 12:56:00 +0000699 }
John Fastabendc84d3242010-11-16 19:27:12 -0800700
701 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000702}
703
John Fastabendc84d3242010-11-16 19:27:12 -0800704static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700705{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700706 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800707 struct ixgbe_hw_stats *hwstats = &adapter->stats;
708 u32 data = 0;
709 u32 xoff[8] = {0};
710 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700711
John Fastabendc84d3242010-11-16 19:27:12 -0800712 if ((hw->fc.current_mode == ixgbe_fc_full) ||
713 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
714 switch (hw->mac.type) {
715 case ixgbe_mac_82598EB:
716 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
717 break;
718 default:
719 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
720 }
721 hwstats->lxoffrxc += data;
722
723 /* refill credits (no tx hang) if we received xoff */
724 if (!data)
725 return;
726
727 for (i = 0; i < adapter->num_tx_queues; i++)
728 clear_bit(__IXGBE_HANG_CHECK_ARMED,
729 &adapter->tx_ring[i]->state);
730 return;
731 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
732 return;
733
734 /* update stats for each tc, only valid with PFC enabled */
735 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
736 switch (hw->mac.type) {
737 case ixgbe_mac_82598EB:
738 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
739 break;
740 default:
741 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
742 }
743 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700744 }
745
John Fastabendc84d3242010-11-16 19:27:12 -0800746 /* disarm tx queues that have received xoff frames */
747 for (i = 0; i < adapter->num_tx_queues; i++) {
748 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
749 u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);
750
751 if (xoff[tc])
752 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
753 }
754}
755
756static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
757{
758 return ring->tx_stats.completed;
759}
760
761static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
762{
763 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
764 struct ixgbe_hw *hw = &adapter->hw;
765
766 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
767 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
768
769 if (head != tail)
770 return (head < tail) ?
771 tail - head : (tail + ring->count - head);
772
773 return 0;
774}
775
776static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
777{
778 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
779 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
780 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
781 bool ret = false;
782
783 clear_check_for_tx_hang(tx_ring);
784
785 /*
786 * Check for a hung queue, but be thorough. This verifies
787 * that a transmit has been completed since the previous
788 * check AND there is at least one packet pending. The
789 * ARMED bit is set to indicate a potential hang. The
790 * bit is cleared if a pause frame is received to remove
791 * false hang detection due to PFC or 802.3x frames. By
792 * requiring this to fail twice we avoid races with
793 * pfc clearing the ARMED bit and conditions where we
794 * run the check_tx_hang logic with a transmit completion
795 * pending but without time to complete it yet.
796 */
797 if ((tx_done_old == tx_done) && tx_pending) {
798 /* make sure it is true for two checks in a row */
799 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
800 &tx_ring->state);
801 } else {
802 /* update completed stats and continue */
803 tx_ring->tx_stats.tx_done_old = tx_done;
804 /* reset the countdown */
805 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
806 }
807
808 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700809}
810
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700811#define IXGBE_MAX_TXD_PWR 14
812#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800813
814/* Tx Descriptors needed, worst case */
815#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
816 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
817#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700818 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800819
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700820static void ixgbe_tx_timeout(struct net_device *netdev);
821
Auke Kok9a799d72007-09-15 14:07:45 -0700822/**
823 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000824 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700825 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700826 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000827static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000828 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700829{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000830 struct ixgbe_adapter *adapter = q_vector->adapter;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800831 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
832 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700833 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyckb9537992010-11-16 19:26:58 -0800834 u16 i, eop, count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700835
836 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800837 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000838 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800839
840 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000841 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800842 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000843 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800844 for ( ; !cleaned; count++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000845 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700846 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700847
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800848 tx_desc->wb.status = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800849 cleaned = (i == eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800850
Auke Kok9a799d72007-09-15 14:07:45 -0700851 i++;
852 if (i == tx_ring->count)
853 i = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800854
855 if (cleaned && tx_buffer_info->skb) {
856 total_bytes += tx_buffer_info->bytecount;
857 total_packets += tx_buffer_info->gso_segs;
858 }
859
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800860 ixgbe_unmap_and_free_tx_resource(tx_ring,
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800861 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700862 }
863
John Fastabendc84d3242010-11-16 19:27:12 -0800864 tx_ring->tx_stats.completed++;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800865 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000866 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800867 }
868
Auke Kok9a799d72007-09-15 14:07:45 -0700869 tx_ring->next_to_clean = i;
Alexander Duyckb9537992010-11-16 19:26:58 -0800870 tx_ring->total_bytes += total_bytes;
871 tx_ring->total_packets += total_packets;
872 u64_stats_update_begin(&tx_ring->syncp);
873 tx_ring->stats.packets += total_packets;
874 tx_ring->stats.bytes += total_bytes;
875 u64_stats_update_end(&tx_ring->syncp);
876
John Fastabendc84d3242010-11-16 19:27:12 -0800877 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800878 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800879 struct ixgbe_hw *hw = &adapter->hw;
880 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
881 e_err(drv, "Detected Tx Unit Hang\n"
882 " Tx Queue <%d>\n"
883 " TDH, TDT <%x>, <%x>\n"
884 " next_to_use <%x>\n"
885 " next_to_clean <%x>\n"
886 "tx_buffer_info[next_to_clean]\n"
887 " time_stamp <%lx>\n"
888 " jiffies <%lx>\n",
889 tx_ring->queue_index,
890 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
891 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
892 tx_ring->next_to_use, eop,
893 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
894
895 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
896
897 e_info(probe,
898 "tx hang %d detected on queue %d, resetting adapter\n",
899 adapter->tx_timeout_count + 1, tx_ring->queue_index);
900
901 /* schedule immediate reset if we believe we hung */
Alexander Duyckb9537992010-11-16 19:26:58 -0800902 ixgbe_tx_timeout(adapter->netdev);
903
904 /* the adapter is about to reset, no point in enabling stuff */
905 return true;
906 }
Auke Kok9a799d72007-09-15 14:07:45 -0700907
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800908#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800909 if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000910 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800911 /* Make sure that anybody stopping the queue after this
912 * sees the new next_to_clean.
913 */
914 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800915 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800916 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800917 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800918 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800919 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800920 }
Auke Kok9a799d72007-09-15 14:07:45 -0700921
Eric Dumazet807540b2010-09-23 05:40:09 +0000922 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700923}
924
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400925#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800926static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800927 struct ixgbe_ring *rx_ring,
928 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800929{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800930 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800931 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800932 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800933
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800934 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
935 switch (hw->mac.type) {
936 case ixgbe_mac_82598EB:
937 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
938 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
939 break;
940 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800941 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800942 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
943 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
944 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
945 break;
946 default:
947 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800948 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800949 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
950 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
951 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800952 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800953}
954
955static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800956 struct ixgbe_ring *tx_ring,
957 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800958{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000959 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800960 u32 txctrl;
961 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800962
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800963 switch (hw->mac.type) {
964 case ixgbe_mac_82598EB:
965 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
966 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
967 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
968 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800969 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
970 break;
971 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800972 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800973 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
974 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
975 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
976 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
977 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800978 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
979 break;
980 default:
981 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800982 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800983}
984
985static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
986{
987 struct ixgbe_adapter *adapter = q_vector->adapter;
988 int cpu = get_cpu();
989 long r_idx;
990 int i;
991
992 if (q_vector->cpu == cpu)
993 goto out_no_update;
994
995 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
996 for (i = 0; i < q_vector->txr_count; i++) {
997 ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
998 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
999 r_idx + 1);
1000 }
1001
1002 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1003 for (i = 0; i < q_vector->rxr_count; i++) {
1004 ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
1005 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1006 r_idx + 1);
1007 }
1008
1009 q_vector->cpu = cpu;
1010out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001011 put_cpu();
1012}
1013
1014static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1015{
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001016 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001017 int i;
1018
1019 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1020 return;
1021
Alexander Duycke35ec122009-05-21 13:07:12 +00001022 /* always use CB2 mode, difference is masked in the CB driver */
1023 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1024
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001025 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
1026 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1027 else
1028 num_q_vectors = 1;
1029
1030 for (i = 0; i < num_q_vectors; i++) {
1031 adapter->q_vector[i]->cpu = -1;
1032 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001033 }
1034}
1035
1036static int __ixgbe_notify_dca(struct device *dev, void *data)
1037{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001038 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001039 unsigned long event = *(unsigned long *)data;
1040
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001041 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1042 return 0;
1043
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001044 switch (event) {
1045 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001046 /* if we're already enabled, don't do it again */
1047 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1048 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001049 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001050 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001051 ixgbe_setup_dca(adapter);
1052 break;
1053 }
1054 /* Fall Through since DCA is disabled. */
1055 case DCA_PROVIDER_REMOVE:
1056 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1057 dca_remove_requester(dev);
1058 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1059 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1060 }
1061 break;
1062 }
1063
Denis V. Lunev652f0932008-03-27 14:39:17 +03001064 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001065}
1066
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001067#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -07001068/**
1069 * ixgbe_receive_skb - Send a completed packet up the stack
1070 * @adapter: board private structure
1071 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001072 * @status: hardware indication of status of receive
1073 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1074 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001075 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001076static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001077 struct sk_buff *skb, u8 status,
1078 struct ixgbe_ring *ring,
1079 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001080{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001081 struct ixgbe_adapter *adapter = q_vector->adapter;
1082 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001083 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1084 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001085
Jesse Grossf62bbb52010-10-20 13:56:10 +00001086 if (is_vlan && (tag & VLAN_VID_MASK))
1087 __vlan_hwaccel_put_tag(skb, tag);
1088
1089 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1090 napi_gro_receive(napi, skb);
1091 else
1092 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001093}
1094
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001095/**
1096 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1097 * @adapter: address of board private structure
1098 * @status_err: hardware indication of status of receive
1099 * @skb: skb currently being received and modified
1100 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001101static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001102 union ixgbe_adv_rx_desc *rx_desc,
1103 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001104{
Don Skidmore8bae1b22009-07-23 18:00:39 +00001105 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
1106
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001107 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001108
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001109 /* Rx csum disabled */
1110 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001111 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001112
1113 /* if IP and error */
1114 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1115 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001116 adapter->hw_csum_rx_error++;
1117 return;
1118 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001119
1120 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1121 return;
1122
1123 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001124 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1125
1126 /*
1127 * 82599 errata, UDP frames with a 0 checksum can be marked as
1128 * checksum errors.
1129 */
1130 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1131 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1132 return;
1133
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001134 adapter->hw_csum_rx_error++;
1135 return;
1136 }
1137
Auke Kok9a799d72007-09-15 14:07:45 -07001138 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001139 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001140}
1141
Alexander Duyck84ea2592010-11-16 19:26:49 -08001142static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001143{
1144 /*
1145 * Force memory writes to complete before letting h/w
1146 * know there are new descriptors to fetch. (Only
1147 * applicable for weak-ordered memory model archs,
1148 * such as IA-64).
1149 */
1150 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001151 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001152}
1153
Auke Kok9a799d72007-09-15 14:07:45 -07001154/**
1155 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001156 * @rx_ring: ring to place buffers on
1157 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001158 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001159void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001160{
Auke Kok9a799d72007-09-15 14:07:45 -07001161 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001162 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001163 struct sk_buff *skb;
1164 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001165
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001166 /* do nothing if no valid netdev defined */
1167 if (!rx_ring->netdev)
1168 return;
1169
Auke Kok9a799d72007-09-15 14:07:45 -07001170 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001171 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001172 bi = &rx_ring->rx_buffer_info[i];
1173 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001174
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001175 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001176 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001177 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001178 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001179 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001180 goto no_buffers;
1181 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001182 /* initialize queue mapping */
1183 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001184 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001185 }
Auke Kok9a799d72007-09-15 14:07:45 -07001186
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001187 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001188 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001189 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001190 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001191 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001192 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001193 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001194 bi->dma = 0;
1195 goto no_buffers;
1196 }
Auke Kok9a799d72007-09-15 14:07:45 -07001197 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001198
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001199 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001200 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001201 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001202 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001203 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001204 goto no_buffers;
1205 }
1206 }
1207
1208 if (!bi->page_dma) {
1209 /* use a half page if we're re-using */
1210 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001211 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001212 bi->page,
1213 bi->page_offset,
1214 PAGE_SIZE / 2,
1215 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001216 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001217 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001218 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001219 bi->page_dma = 0;
1220 goto no_buffers;
1221 }
1222 }
1223
1224 /* Refresh the desc even if buffer_addrs didn't change
1225 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001226 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1227 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001228 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001229 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001230 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001231 }
1232
1233 i++;
1234 if (i == rx_ring->count)
1235 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001236 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001237
Auke Kok9a799d72007-09-15 14:07:45 -07001238no_buffers:
1239 if (rx_ring->next_to_use != i) {
1240 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001241 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001242 }
1243}
1244
Alexander Duyckc267fc12010-11-16 19:27:00 -08001245static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001246{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001247 /* HW will not DMA in data larger than the given buffer, even if it
1248 * parses the (NFS, of course) header to be larger. In that case, it
1249 * fills the header buffer and spills the rest into the page.
1250 */
1251 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1252 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1253 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1254 if (hlen > IXGBE_RX_HDR_SIZE)
1255 hlen = IXGBE_RX_HDR_SIZE;
1256 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001257}
1258
Alexander Duyckf8212f92009-04-27 22:42:37 +00001259/**
1260 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1261 * @skb: pointer to the last skb in the rsc queue
1262 *
1263 * This function changes a queue full of hw rsc buffers into a completed
1264 * packet. It uses the ->prev pointers to find the first packet and then
1265 * turns it into the frag list owner.
1266 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001267static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001268{
1269 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001270 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001271
1272 while (skb->prev) {
1273 struct sk_buff *prev = skb->prev;
1274 frag_list_size += skb->len;
1275 skb->prev = NULL;
1276 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001277 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001278 }
1279
1280 skb_shinfo(skb)->frag_list = skb->next;
1281 skb->next = NULL;
1282 skb->len += frag_list_size;
1283 skb->data_len += frag_list_size;
1284 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001285 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1286
Alexander Duyckf8212f92009-04-27 22:42:37 +00001287 return skb;
1288}
1289
Alexander Duyckaa801752010-11-16 19:27:02 -08001290static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1291{
1292 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1293 IXGBE_RXDADV_RSCCNT_MASK);
1294}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001295
Alexander Duyckc267fc12010-11-16 19:27:00 -08001296static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001297 struct ixgbe_ring *rx_ring,
1298 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001299{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001300 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001301 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1302 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1303 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001304 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001305 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001306#ifdef IXGBE_FCOE
1307 int ddp_bytes = 0;
1308#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001309 u32 staterr;
1310 u16 i;
1311 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001312 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001313
1314 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001315 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001316 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001317
1318 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001319 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001320
Milton Miller3c945e52010-02-19 17:44:42 +00001321 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001322
Alexander Duyckc267fc12010-11-16 19:27:00 -08001323 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1324
Auke Kok9a799d72007-09-15 14:07:45 -07001325 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001326 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001327 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001328
Alexander Duyckc267fc12010-11-16 19:27:00 -08001329 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001330 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001331
1332 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001333 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001334 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001335 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001336 !(staterr & IXGBE_RXD_STAT_EOP) &&
1337 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001338 /*
1339 * When HWRSC is enabled, delay unmapping
1340 * of the first packet. It carries the
1341 * header information, HW may still
1342 * access the header after the writeback.
1343 * Only unmap it when EOP is reached
1344 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001345 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001346 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001347 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001348 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001349 rx_buffer_info->dma,
1350 rx_ring->rx_buf_len,
1351 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001352 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001353 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001354
1355 if (ring_is_ps_enabled(rx_ring)) {
1356 hlen = ixgbe_get_hlen(rx_desc);
1357 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1358 } else {
1359 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1360 }
1361
1362 skb_put(skb, hlen);
1363 } else {
1364 /* assume packet split since header is unmapped */
1365 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001366 }
1367
1368 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001369 dma_unmap_page(rx_ring->dev,
1370 rx_buffer_info->page_dma,
1371 PAGE_SIZE / 2,
1372 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001373 rx_buffer_info->page_dma = 0;
1374 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001375 rx_buffer_info->page,
1376 rx_buffer_info->page_offset,
1377 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001378
Alexander Duyckc267fc12010-11-16 19:27:00 -08001379 if ((page_count(rx_buffer_info->page) == 1) &&
1380 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001381 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001382 else
1383 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001384
1385 skb->len += upper_len;
1386 skb->data_len += upper_len;
1387 skb->truesize += upper_len;
1388 }
1389
1390 i++;
1391 if (i == rx_ring->count)
1392 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001393
Alexander Duyck31f05a22010-08-19 13:40:31 +00001394 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001395 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001396 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001397
Alexander Duyckaa801752010-11-16 19:27:02 -08001398 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001399 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1400 IXGBE_RXDADV_NEXTP_SHIFT;
1401 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001402 } else {
1403 next_buffer = &rx_ring->rx_buffer_info[i];
1404 }
1405
Alexander Duyckc267fc12010-11-16 19:27:00 -08001406 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001407 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001408 rx_buffer_info->skb = next_buffer->skb;
1409 rx_buffer_info->dma = next_buffer->dma;
1410 next_buffer->skb = skb;
1411 next_buffer->dma = 0;
1412 } else {
1413 skb->next = next_buffer->skb;
1414 skb->next->prev = skb;
1415 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001416 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001417 goto next_desc;
1418 }
1419
Alexander Duyckaa801752010-11-16 19:27:02 -08001420 if (skb->prev) {
1421 skb = ixgbe_transform_rsc_queue(skb);
1422 /* if we got here without RSC the packet is invalid */
1423 if (!pkt_is_rsc) {
1424 __pskb_trim(skb, 0);
1425 rx_buffer_info->skb = skb;
1426 goto next_desc;
1427 }
1428 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001429
1430 if (ring_is_rsc_enabled(rx_ring)) {
1431 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1432 dma_unmap_single(rx_ring->dev,
1433 IXGBE_RSC_CB(skb)->dma,
1434 rx_ring->rx_buf_len,
1435 DMA_FROM_DEVICE);
1436 IXGBE_RSC_CB(skb)->dma = 0;
1437 IXGBE_RSC_CB(skb)->delay_unmap = false;
1438 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001439 }
1440 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001441 if (ring_is_ps_enabled(rx_ring))
1442 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001443 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001444 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001445 rx_ring->rx_stats.rsc_count +=
1446 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001447 rx_ring->rx_stats.rsc_flush++;
1448 }
1449
1450 /* ERR_MASK will only have valid bits if EOP set */
Auke Kok9a799d72007-09-15 14:07:45 -07001451 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001452 /* trim packet back to size 0 and recycle it */
1453 __pskb_trim(skb, 0);
1454 rx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001455 goto next_desc;
1456 }
1457
Don Skidmore8bae1b22009-07-23 18:00:39 +00001458 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001459
1460 /* probably a little skewed due to removing CRC */
1461 total_rx_bytes += skb->len;
1462 total_rx_packets++;
1463
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001464 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001465#ifdef IXGBE_FCOE
1466 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001467 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1468 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1469 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001470 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001471 }
Yi Zou332d4a72009-05-13 13:11:53 +00001472#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001473 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001474
1475next_desc:
1476 rx_desc->wb.upper.status_error = 0;
1477
Alexander Duyckc267fc12010-11-16 19:27:00 -08001478 (*work_done)++;
1479 if (*work_done >= work_to_do)
1480 break;
1481
Auke Kok9a799d72007-09-15 14:07:45 -07001482 /* return some buffers to hardware, one at a time is too slow */
1483 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001484 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001485 cleaned_count = 0;
1486 }
1487
1488 /* use prefetched values */
1489 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001490 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001491 }
1492
Auke Kok9a799d72007-09-15 14:07:45 -07001493 rx_ring->next_to_clean = i;
1494 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1495
1496 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001497 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001498
Yi Zou3d8fd382009-06-08 14:38:44 +00001499#ifdef IXGBE_FCOE
1500 /* include DDPed FCoE data */
1501 if (ddp_bytes > 0) {
1502 unsigned int mss;
1503
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001504 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001505 sizeof(struct fc_frame_header) -
1506 sizeof(struct fcoe_crc_eof);
1507 if (mss > 512)
1508 mss &= ~511;
1509 total_rx_bytes += ddp_bytes;
1510 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1511 }
1512#endif /* IXGBE_FCOE */
1513
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001514 rx_ring->total_packets += total_rx_packets;
1515 rx_ring->total_bytes += total_rx_bytes;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001516 u64_stats_update_begin(&rx_ring->syncp);
1517 rx_ring->stats.packets += total_rx_packets;
1518 rx_ring->stats.bytes += total_rx_bytes;
1519 u64_stats_update_end(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001520}
1521
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001522static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001523/**
1524 * ixgbe_configure_msix - Configure MSI-X hardware
1525 * @adapter: board private structure
1526 *
1527 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1528 * interrupts.
1529 **/
1530static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1531{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001532 struct ixgbe_q_vector *q_vector;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001533 int i, q_vectors, v_idx, r_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001534 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001535
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001536 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1537
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001538 /*
1539 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001540 * corresponding register.
1541 */
1542 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001543 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001544 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001545 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001546 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001547
1548 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001549 u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
1550 ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001551 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001552 adapter->num_rx_queues,
1553 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001554 }
1555 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001556 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001557
1558 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001559 u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
1560 ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001561 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001562 adapter->num_tx_queues,
1563 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001564 }
1565
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001566 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001567 /* tx only */
1568 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001569 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001570 /* rx or mixed */
1571 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001572
Alexander Duyckfe49f042009-06-04 16:00:09 +00001573 ixgbe_write_eitr(q_vector);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001574 /* If Flow Director is enabled, set interrupt affinity */
1575 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
1576 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
1577 /*
1578 * Allocate the affinity_hint cpumask, assign the mask
1579 * for this vector, and set our affinity_hint for
1580 * this irq.
1581 */
1582 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1583 GFP_KERNEL))
1584 return;
1585 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1586 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1587 q_vector->affinity_mask);
1588 }
Auke Kok9a799d72007-09-15 14:07:45 -07001589 }
1590
Alexander Duyckbd508172010-11-16 19:27:03 -08001591 switch (adapter->hw.mac.type) {
1592 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001593 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001594 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001595 break;
1596 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001597 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001598 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001599 break;
1600
1601 default:
1602 break;
1603 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001604 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001605
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001606 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001607 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001608 if (adapter->num_vfs)
1609 mask &= ~(IXGBE_EIMS_OTHER |
1610 IXGBE_EIMS_MAILBOX |
1611 IXGBE_EIMS_LSC);
1612 else
1613 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001614 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001615}
1616
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001617enum latency_range {
1618 lowest_latency = 0,
1619 low_latency = 1,
1620 bulk_latency = 2,
1621 latency_invalid = 255
1622};
1623
1624/**
1625 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1626 * @adapter: pointer to adapter
1627 * @eitr: eitr setting (ints per sec) to give last timeslice
1628 * @itr_setting: current throttle rate in ints/second
1629 * @packets: the number of packets during this measurement interval
1630 * @bytes: the number of bytes during this measurement interval
1631 *
1632 * Stores a new ITR value based on packets and byte
1633 * counts during the last interrupt. The advantage of per interrupt
1634 * computation is faster updates and more accurate ITR for the current
1635 * traffic pattern. Constants in this function were computed
1636 * based on theoretical maximum wire speed and thresholds were set based
1637 * on testing data as well as attempting to minimize response time
1638 * while increasing bulk throughput.
1639 * this functionality is controlled by the InterruptThrottleRate module
1640 * parameter (see ixgbe_param.c)
1641 **/
1642static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001643 u32 eitr, u8 itr_setting,
1644 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001645{
1646 unsigned int retval = itr_setting;
1647 u32 timepassed_us;
1648 u64 bytes_perint;
1649
1650 if (packets == 0)
1651 goto update_itr_done;
1652
1653
1654 /* simple throttlerate management
1655 * 0-20MB/s lowest (100000 ints/s)
1656 * 20-100MB/s low (20000 ints/s)
1657 * 100-1249MB/s bulk (8000 ints/s)
1658 */
1659 /* what was last interrupt timeslice? */
1660 timepassed_us = 1000000/eitr;
1661 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1662
1663 switch (itr_setting) {
1664 case lowest_latency:
1665 if (bytes_perint > adapter->eitr_low)
1666 retval = low_latency;
1667 break;
1668 case low_latency:
1669 if (bytes_perint > adapter->eitr_high)
1670 retval = bulk_latency;
1671 else if (bytes_perint <= adapter->eitr_low)
1672 retval = lowest_latency;
1673 break;
1674 case bulk_latency:
1675 if (bytes_perint <= adapter->eitr_high)
1676 retval = low_latency;
1677 break;
1678 }
1679
1680update_itr_done:
1681 return retval;
1682}
1683
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001684/**
1685 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001686 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001687 *
1688 * This function is made to be called by ethtool and by the driver
1689 * when it needs to update EITR registers at runtime. Hardware
1690 * specific quirks/differences are taken care of here.
1691 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001692void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001693{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001694 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001695 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001696 int v_idx = q_vector->v_idx;
1697 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1698
Alexander Duyckbd508172010-11-16 19:27:03 -08001699 switch (adapter->hw.mac.type) {
1700 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001701 /* must write high and low 16 bits to reset counter */
1702 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001703 break;
1704 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001705 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001706 /*
Don Skidmoreb93a2222010-11-16 19:27:17 -08001707 * 82599 and X540 can support a value of zero, so allow it for
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001708 * max interrupt rate, but there is an errata where it can
1709 * not be zero with RSC
1710 */
1711 if (itr_reg == 8 &&
1712 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1713 itr_reg = 0;
1714
1715 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001716 * set the WDIS bit to not clear the timer bits and cause an
1717 * immediate assertion of the interrupt
1718 */
1719 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001720 break;
1721 default:
1722 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001723 }
1724 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1725}
1726
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001727static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1728{
1729 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck125601b2010-11-16 19:27:08 -08001730 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001731 u32 new_itr;
1732 u8 current_itr, ret_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001733
1734 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1735 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001736 struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001737 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001738 q_vector->tx_itr,
1739 tx_ring->total_packets,
1740 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001741 /* if the result for this queue would decrease interrupt
1742 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001743 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001744 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001745 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001746 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001747 }
1748
1749 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1750 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001751 struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001752 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001753 q_vector->rx_itr,
1754 rx_ring->total_packets,
1755 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001756 /* if the result for this queue would decrease interrupt
1757 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001758 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001759 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001760 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001761 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001762 }
1763
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001764 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001765
1766 switch (current_itr) {
1767 /* counts and packets in update_itr are dependent on these numbers */
1768 case lowest_latency:
1769 new_itr = 100000;
1770 break;
1771 case low_latency:
1772 new_itr = 20000; /* aka hwitr = ~200 */
1773 break;
1774 case bulk_latency:
1775 default:
1776 new_itr = 8000;
1777 break;
1778 }
1779
1780 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001781 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001782 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001783
1784 /* save the algorithm value here, not the smoothed one */
1785 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001786
1787 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001788 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001789}
1790
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001791/**
1792 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1793 * @work: pointer to work_struct containing our data
1794 **/
1795static void ixgbe_check_overtemp_task(struct work_struct *work)
1796{
1797 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001798 struct ixgbe_adapter,
1799 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001800 struct ixgbe_hw *hw = &adapter->hw;
1801 u32 eicr = adapter->interrupt_event;
1802
Joe Perches7ca647b2010-09-07 21:35:40 +00001803 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1804 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001805
Joe Perches7ca647b2010-09-07 21:35:40 +00001806 switch (hw->device_id) {
1807 case IXGBE_DEV_ID_82599_T3_LOM: {
1808 u32 autoneg;
1809 bool link_up = false;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001810
Joe Perches7ca647b2010-09-07 21:35:40 +00001811 if (hw->mac.ops.check_link)
1812 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1813
1814 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1815 (eicr & IXGBE_EICR_LSC))
1816 /* Check if this is due to overtemp */
1817 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1818 break;
1819 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001820 }
Joe Perches7ca647b2010-09-07 21:35:40 +00001821 default:
1822 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1823 return;
1824 break;
1825 }
1826 e_crit(drv,
1827 "Network adapter has been stopped because it has over heated. "
1828 "Restart the computer. If the problem persists, "
1829 "power off the system and replace the adapter\n");
1830 /* write to clear the interrupt */
1831 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001832}
1833
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001834static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1835{
1836 struct ixgbe_hw *hw = &adapter->hw;
1837
1838 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1839 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001840 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001841 /* write to clear the interrupt */
1842 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1843 }
1844}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001845
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001846static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1847{
1848 struct ixgbe_hw *hw = &adapter->hw;
1849
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001850 if (eicr & IXGBE_EICR_GPI_SDP2) {
1851 /* Clear the interrupt */
1852 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1853 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1854 schedule_work(&adapter->sfp_config_module_task);
1855 }
1856
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001857 if (eicr & IXGBE_EICR_GPI_SDP1) {
1858 /* Clear the interrupt */
1859 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001860 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1861 schedule_work(&adapter->multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001862 }
1863}
1864
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001865static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1866{
1867 struct ixgbe_hw *hw = &adapter->hw;
1868
1869 adapter->lsc_int++;
1870 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1871 adapter->link_check_timeout = jiffies;
1872 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1873 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001874 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001875 schedule_work(&adapter->watchdog_task);
1876 }
1877}
1878
Auke Kok9a799d72007-09-15 14:07:45 -07001879static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1880{
1881 struct net_device *netdev = data;
1882 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1883 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001884 u32 eicr;
1885
1886 /*
1887 * Workaround for Silicon errata. Use clear-by-write instead
1888 * of clear-by-read. Reading with EICS will return the
1889 * interrupt causes without clearing, which later be done
1890 * with the write to EICR.
1891 */
1892 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1893 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001894
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001895 if (eicr & IXGBE_EICR_LSC)
1896 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001897
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001898 if (eicr & IXGBE_EICR_MAILBOX)
1899 ixgbe_msg_task(adapter);
1900
Alexander Duyckbd508172010-11-16 19:27:03 -08001901 switch (hw->mac.type) {
1902 case ixgbe_mac_82599EB:
Don Skidmored9946532010-12-09 06:55:19 +00001903 ixgbe_check_sfp_event(adapter, eicr);
1904 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1905 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1906 adapter->interrupt_event = eicr;
1907 schedule_work(&adapter->check_overtemp_task);
1908 }
1909 /* now fallthrough to handle Flow Director */
Don Skidmoreb93a2222010-11-16 19:27:17 -08001910 case ixgbe_mac_X540:
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001911 /* Handle Flow Director Full threshold interrupt */
1912 if (eicr & IXGBE_EICR_FLOW_DIR) {
1913 int i;
1914 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1915 /* Disable transmits before FDIR Re-initialization */
1916 netif_tx_stop_all_queues(netdev);
1917 for (i = 0; i < adapter->num_tx_queues; i++) {
1918 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001919 adapter->tx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001920 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1921 &tx_ring->state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001922 schedule_work(&adapter->fdir_reinit_task);
1923 }
1924 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001925 break;
1926 default:
1927 break;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001928 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001929
1930 ixgbe_check_fan_failure(adapter, eicr);
1931
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001932 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1933 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001934
1935 return IRQ_HANDLED;
1936}
1937
Alexander Duyckfe49f042009-06-04 16:00:09 +00001938static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1939 u64 qmask)
1940{
1941 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001942 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001943
Alexander Duyckbd508172010-11-16 19:27:03 -08001944 switch (hw->mac.type) {
1945 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001946 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001947 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1948 break;
1949 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001950 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001951 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001952 if (mask)
1953 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001954 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001955 if (mask)
1956 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1957 break;
1958 default:
1959 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001960 }
1961 /* skip the flush */
1962}
1963
1964static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001965 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001966{
1967 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001968 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001969
Alexander Duyckbd508172010-11-16 19:27:03 -08001970 switch (hw->mac.type) {
1971 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001972 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001973 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1974 break;
1975 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001976 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001977 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001978 if (mask)
1979 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001980 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001981 if (mask)
1982 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1983 break;
1984 default:
1985 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001986 }
1987 /* skip the flush */
1988}
1989
Auke Kok9a799d72007-09-15 14:07:45 -07001990static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1991{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001992 struct ixgbe_q_vector *q_vector = data;
1993 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001994 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001995 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001996
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001997 if (!q_vector->txr_count)
1998 return IRQ_HANDLED;
1999
2000 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2001 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002002 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002003 tx_ring->total_bytes = 0;
2004 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002005 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002006 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002007 }
2008
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002009 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002010 napi_schedule(&q_vector->napi);
2011
Auke Kok9a799d72007-09-15 14:07:45 -07002012 return IRQ_HANDLED;
2013}
2014
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002015/**
2016 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
2017 * @irq: unused
2018 * @data: pointer to our q_vector struct for this interrupt vector
2019 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002020static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
2021{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002022 struct ixgbe_q_vector *q_vector = data;
2023 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002024 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002025 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002026 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07002027
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002028#ifdef CONFIG_IXGBE_DCA
2029 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2030 ixgbe_update_dca(q_vector);
2031#endif
2032
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002033 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002034 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002035 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002036 rx_ring->total_bytes = 0;
2037 rx_ring->total_packets = 0;
2038 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002039 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002040 }
2041
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002042 if (!q_vector->rxr_count)
2043 return IRQ_HANDLED;
2044
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002045 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08002046 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002047
Auke Kok9a799d72007-09-15 14:07:45 -07002048 return IRQ_HANDLED;
2049}
2050
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002051static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
2052{
Alexander Duyck91281fd2009-06-04 16:00:27 +00002053 struct ixgbe_q_vector *q_vector = data;
2054 struct ixgbe_adapter *adapter = q_vector->adapter;
2055 struct ixgbe_ring *ring;
2056 int r_idx;
2057 int i;
2058
2059 if (!q_vector->txr_count && !q_vector->rxr_count)
2060 return IRQ_HANDLED;
2061
2062 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2063 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002064 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002065 ring->total_bytes = 0;
2066 ring->total_packets = 0;
2067 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002068 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002069 }
2070
2071 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2072 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002073 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002074 ring->total_bytes = 0;
2075 ring->total_packets = 0;
2076 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002077 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002078 }
2079
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002080 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002081 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002082
2083 return IRQ_HANDLED;
2084}
2085
2086/**
2087 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
2088 * @napi: napi struct with our devices info in it
2089 * @budget: amount of work driver is allowed to do this pass, in packets
2090 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002091 * This function is optimized for cleaning one queue only on a single
2092 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002093 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002094static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
2095{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002096 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002097 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002098 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002099 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07002100 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002101 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07002102
Jeff Garzik5dd2d332008-10-16 05:09:31 -04002103#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002104 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002105 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002106#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002107
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002108 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2109 rx_ring = adapter->rx_ring[r_idx];
2110
Herbert Xu78b6f4c2009-01-18 21:49:45 -08002111 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07002112
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002113 /* If all Rx work done, exit the polling mode */
2114 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002115 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002116 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002117 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002118 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002119 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002120 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07002121 }
2122
2123 return work_done;
2124}
2125
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002126/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00002127 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002128 * @napi: napi struct with our devices info in it
2129 * @budget: amount of work driver is allowed to do this pass, in packets
2130 *
2131 * This function will clean more than one rx queue associated with a
2132 * q_vector.
2133 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00002134static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002135{
2136 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002137 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002138 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002139 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002140 int work_done = 0, i;
2141 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002142 bool tx_clean_complete = true;
2143
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002144#ifdef CONFIG_IXGBE_DCA
2145 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2146 ixgbe_update_dca(q_vector);
2147#endif
2148
Alexander Duyck91281fd2009-06-04 16:00:27 +00002149 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2150 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002151 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002152 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
2153 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002154 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002155 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002156
2157 /* attempt to distribute budget to each queue fairly, but don't allow
2158 * the budget to go below 1 because we'll exit polling */
2159 budget /= (q_vector->rxr_count ?: 1);
2160 budget = max(budget, 1);
2161 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2162 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002163 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002164 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002165 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002166 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002167 }
2168
2169 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002170 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002171 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07002172 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002173 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002174 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002175 ixgbe_set_itr_msix(q_vector);
2176 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002177 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002178 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002179 return 0;
2180 }
2181
2182 return work_done;
2183}
Alexander Duyck91281fd2009-06-04 16:00:27 +00002184
2185/**
2186 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
2187 * @napi: napi struct with our devices info in it
2188 * @budget: amount of work driver is allowed to do this pass, in packets
2189 *
2190 * This function is optimized for cleaning one queue only on a single
2191 * q_vector!!!
2192 **/
2193static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2194{
2195 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002196 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002197 struct ixgbe_adapter *adapter = q_vector->adapter;
2198 struct ixgbe_ring *tx_ring = NULL;
2199 int work_done = 0;
2200 long r_idx;
2201
Alexander Duyck91281fd2009-06-04 16:00:27 +00002202#ifdef CONFIG_IXGBE_DCA
2203 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002204 ixgbe_update_dca(q_vector);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002205#endif
2206
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002207 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2208 tx_ring = adapter->tx_ring[r_idx];
2209
Alexander Duyck91281fd2009-06-04 16:00:27 +00002210 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2211 work_done = budget;
2212
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002213 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002214 if (work_done < budget) {
2215 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002216 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002217 ixgbe_set_itr_msix(q_vector);
2218 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002219 ixgbe_irq_enable_queues(adapter,
2220 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002221 }
2222
2223 return work_done;
2224}
2225
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002226static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002227 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002228{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002229 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002230 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002231
2232 set_bit(r_idx, q_vector->rxr_idx);
2233 q_vector->rxr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002234 rx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002235}
Auke Kok9a799d72007-09-15 14:07:45 -07002236
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002237static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002238 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002239{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002240 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002241 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002242
2243 set_bit(t_idx, q_vector->txr_idx);
2244 q_vector->txr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002245 tx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002246}
Auke Kok9a799d72007-09-15 14:07:45 -07002247
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002248/**
2249 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2250 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002251 *
2252 * This function maps descriptor rings to the queue-specific vectors
2253 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2254 * one vector per ring/queue, but on a constrained vector budget, we
2255 * group the rings as "efficiently" as possible. You would add new
2256 * mapping configurations in here.
2257 **/
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002258static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002259{
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002260 int q_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002261 int v_start = 0;
2262 int rxr_idx = 0, txr_idx = 0;
2263 int rxr_remaining = adapter->num_rx_queues;
2264 int txr_remaining = adapter->num_tx_queues;
2265 int i, j;
2266 int rqpv, tqpv;
2267 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002268
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002269 /* No mapping required if MSI-X is disabled. */
2270 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002271 goto out;
2272
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002273 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2274
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002275 /*
2276 * The ideal configuration...
2277 * We have enough vectors to map one per queue.
2278 */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002279 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002280 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2281 map_vector_to_rxq(adapter, v_start, rxr_idx);
2282
2283 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2284 map_vector_to_txq(adapter, v_start, txr_idx);
2285
2286 goto out;
2287 }
2288
2289 /*
2290 * If we don't have enough vectors for a 1-to-1
2291 * mapping, we'll have to group them so there are
2292 * multiple queues per vector.
2293 */
2294 /* Re-adjusting *qpv takes care of the remainder. */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002295 for (i = v_start; i < q_vectors; i++) {
2296 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002297 for (j = 0; j < rqpv; j++) {
2298 map_vector_to_rxq(adapter, i, rxr_idx);
2299 rxr_idx++;
2300 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002301 }
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002302 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002303 for (j = 0; j < tqpv; j++) {
2304 map_vector_to_txq(adapter, i, txr_idx);
2305 txr_idx++;
2306 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002307 }
Auke Kok9a799d72007-09-15 14:07:45 -07002308 }
Auke Kok9a799d72007-09-15 14:07:45 -07002309out:
Auke Kok9a799d72007-09-15 14:07:45 -07002310 return err;
2311}
2312
2313/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002314 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2315 * @adapter: board private structure
2316 *
2317 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2318 * interrupts from the kernel.
2319 **/
2320static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2321{
2322 struct net_device *netdev = adapter->netdev;
2323 irqreturn_t (*handler)(int, void *);
2324 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002325 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002326
2327 /* Decrement for Other and TCP Timer vectors */
2328 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2329
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002330 err = ixgbe_map_rings_to_vectors(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002331 if (err)
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002332 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002333
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002334#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
2335 ? &ixgbe_msix_clean_many : \
2336 (_v)->rxr_count ? &ixgbe_msix_clean_rx : \
2337 (_v)->txr_count ? &ixgbe_msix_clean_tx : \
2338 NULL)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002339 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002340 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2341 handler = SET_HANDLER(q_vector);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002342
Joe Perchese8e9f692010-09-07 21:34:53 +00002343 if (handler == &ixgbe_msix_clean_rx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002344 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2345 "%s-%s-%d", netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002346 } else if (handler == &ixgbe_msix_clean_tx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002347 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2348 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002349 } else if (handler == &ixgbe_msix_clean_many) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002350 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2351 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002352 ti++;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002353 } else {
2354 /* skip this unused q_vector */
2355 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002356 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002357 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002358 handler, 0, q_vector->name,
2359 q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002360 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002361 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002362 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002363 goto free_queue_irqs;
2364 }
2365 }
2366
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002367 sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002368 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002369 ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002370 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002371 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002372 goto free_queue_irqs;
2373 }
2374
2375 return 0;
2376
2377free_queue_irqs:
2378 for (i = vector - 1; i >= 0; i--)
2379 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002380 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002381 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2382 pci_disable_msix(adapter->pdev);
2383 kfree(adapter->msix_entries);
2384 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002385 return err;
2386}
2387
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002388static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2389{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002390 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002391 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2392 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Alexander Duyck125601b2010-11-16 19:27:08 -08002393 u32 new_itr = q_vector->eitr;
2394 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002395
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002396 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002397 q_vector->tx_itr,
2398 tx_ring->total_packets,
2399 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002400 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002401 q_vector->rx_itr,
2402 rx_ring->total_packets,
2403 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002404
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002405 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002406
2407 switch (current_itr) {
2408 /* counts and packets in update_itr are dependent on these numbers */
2409 case lowest_latency:
2410 new_itr = 100000;
2411 break;
2412 case low_latency:
2413 new_itr = 20000; /* aka hwitr = ~200 */
2414 break;
2415 case bulk_latency:
2416 new_itr = 8000;
2417 break;
2418 default:
2419 break;
2420 }
2421
2422 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002423 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08002424 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002425
Alexander Duyck125601b2010-11-16 19:27:08 -08002426 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002427 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002428
2429 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002430 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002431}
2432
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002433/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002434 * ixgbe_irq_enable - Enable default interrupt generation settings
2435 * @adapter: board private structure
2436 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002437static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2438 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002439{
2440 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002441
2442 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002443 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2444 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002445 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2446 mask |= IXGBE_EIMS_GPI_SDP1;
Alexander Duyckbd508172010-11-16 19:27:03 -08002447 switch (adapter->hw.mac.type) {
2448 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002449 case ixgbe_mac_X540:
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002450 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002451 mask |= IXGBE_EIMS_GPI_SDP1;
2452 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002453 if (adapter->num_vfs)
2454 mask |= IXGBE_EIMS_MAILBOX;
Alexander Duyckbd508172010-11-16 19:27:03 -08002455 break;
2456 default:
2457 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002458 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002459 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2460 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2461 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002462
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002463 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002464 if (queues)
2465 ixgbe_irq_enable_queues(adapter, ~0);
2466 if (flush)
2467 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002468
2469 if (adapter->num_vfs > 32) {
2470 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2471 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2472 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002473}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002474
2475/**
2476 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002477 * @irq: interrupt number
2478 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002479 **/
2480static irqreturn_t ixgbe_intr(int irq, void *data)
2481{
2482 struct net_device *netdev = data;
2483 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2484 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002485 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002486 u32 eicr;
2487
Don Skidmore54037502009-02-21 15:42:56 -08002488 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002489 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002490 * before the read of EICR.
2491 */
2492 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2493
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002494 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2495 * therefore no explict interrupt disable is necessary */
2496 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002497 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002498 /*
2499 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002500 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002501 * have disabled interrupts due to EIAM
2502 * finish the workaround of silicon errata on 82598. Unmask
2503 * the interrupt that we masked before the EICR read.
2504 */
2505 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2506 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002507 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002508 }
Auke Kok9a799d72007-09-15 14:07:45 -07002509
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002510 if (eicr & IXGBE_EICR_LSC)
2511 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002512
Alexander Duyckbd508172010-11-16 19:27:03 -08002513 switch (hw->mac.type) {
2514 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002515 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002516 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2517 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
2518 adapter->interrupt_event = eicr;
2519 schedule_work(&adapter->check_overtemp_task);
2520 }
2521 break;
2522 default:
2523 break;
2524 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002525
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002526 ixgbe_check_fan_failure(adapter, eicr);
2527
Alexander Duyck7a921c92009-05-06 10:43:28 +00002528 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002529 adapter->tx_ring[0]->total_packets = 0;
2530 adapter->tx_ring[0]->total_bytes = 0;
2531 adapter->rx_ring[0]->total_packets = 0;
2532 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002533 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002534 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002535 }
2536
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002537 /*
2538 * re-enable link(maybe) and non-queue interrupts, no flush.
2539 * ixgbe_poll will re-enable the queue interrupts
2540 */
2541
2542 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2543 ixgbe_irq_enable(adapter, false, false);
2544
Auke Kok9a799d72007-09-15 14:07:45 -07002545 return IRQ_HANDLED;
2546}
2547
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002548static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2549{
2550 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2551
2552 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002553 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002554 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2555 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2556 q_vector->rxr_count = 0;
2557 q_vector->txr_count = 0;
2558 }
2559}
2560
Auke Kok9a799d72007-09-15 14:07:45 -07002561/**
2562 * ixgbe_request_irq - initialize interrupts
2563 * @adapter: board private structure
2564 *
2565 * Attempts to configure interrupts using the best available
2566 * capabilities of the hardware and kernel.
2567 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002568static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002569{
2570 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002571 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002572
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002573 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2574 err = ixgbe_request_msix_irqs(adapter);
2575 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002576 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002577 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002578 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002579 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002580 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002581 }
2582
Auke Kok9a799d72007-09-15 14:07:45 -07002583 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002584 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002585
Auke Kok9a799d72007-09-15 14:07:45 -07002586 return err;
2587}
2588
2589static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2590{
2591 struct net_device *netdev = adapter->netdev;
2592
2593 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002594 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002595
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002596 q_vectors = adapter->num_msix_vectors;
2597
2598 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002599 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002600
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002601 i--;
2602 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002603 /* free only the irqs that were actually requested */
2604 if (!adapter->q_vector[i]->rxr_count &&
2605 !adapter->q_vector[i]->txr_count)
2606 continue;
2607
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002608 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002609 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002610 }
2611
2612 ixgbe_reset_q_vectors(adapter);
2613 } else {
2614 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002615 }
2616}
2617
2618/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002619 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2620 * @adapter: board private structure
2621 **/
2622static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2623{
Alexander Duyckbd508172010-11-16 19:27:03 -08002624 switch (adapter->hw.mac.type) {
2625 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002626 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002627 break;
2628 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002629 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002630 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2631 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002632 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002633 if (adapter->num_vfs > 32)
2634 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002635 break;
2636 default:
2637 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002638 }
2639 IXGBE_WRITE_FLUSH(&adapter->hw);
2640 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2641 int i;
2642 for (i = 0; i < adapter->num_msix_vectors; i++)
2643 synchronize_irq(adapter->msix_entries[i].vector);
2644 } else {
2645 synchronize_irq(adapter->pdev->irq);
2646 }
2647}
2648
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002649/**
Auke Kok9a799d72007-09-15 14:07:45 -07002650 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2651 *
2652 **/
2653static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2654{
Auke Kok9a799d72007-09-15 14:07:45 -07002655 struct ixgbe_hw *hw = &adapter->hw;
2656
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002657 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002658 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002659
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002660 ixgbe_set_ivar(adapter, 0, 0, 0);
2661 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002662
2663 map_vector_to_rxq(adapter, 0, 0);
2664 map_vector_to_txq(adapter, 0, 0);
2665
Emil Tantilov396e7992010-07-01 20:05:12 +00002666 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002667}
2668
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002669/**
2670 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2671 * @adapter: board private structure
2672 * @ring: structure containing ring specific data
2673 *
2674 * Configure the Tx descriptor ring after a reset.
2675 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002676void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2677 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002678{
2679 struct ixgbe_hw *hw = &adapter->hw;
2680 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002681 int wait_loop = 10;
2682 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002683 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002684
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002685 /* disable queue to avoid issues while updating state */
2686 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2687 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2688 txdctl & ~IXGBE_TXDCTL_ENABLE);
2689 IXGBE_WRITE_FLUSH(hw);
2690
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002691 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002692 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002693 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2694 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2695 ring->count * sizeof(union ixgbe_adv_tx_desc));
2696 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2697 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002698 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002699
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002700 /* configure fetching thresholds */
2701 if (adapter->rx_itr_setting == 0) {
2702 /* cannot set wthresh when itr==0 */
2703 txdctl &= ~0x007F0000;
2704 } else {
2705 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2706 txdctl |= (8 << 16);
2707 }
2708 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2709 /* PThresh workaround for Tx hang with DFP enabled. */
2710 txdctl |= 32;
2711 }
2712
2713 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002714 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2715 adapter->atr_sample_rate) {
2716 ring->atr_sample_rate = adapter->atr_sample_rate;
2717 ring->atr_count = 0;
2718 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2719 } else {
2720 ring->atr_sample_rate = 0;
2721 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002722
John Fastabendc84d3242010-11-16 19:27:12 -08002723 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2724
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002725 /* enable queue */
2726 txdctl |= IXGBE_TXDCTL_ENABLE;
2727 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2728
2729 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2730 if (hw->mac.type == ixgbe_mac_82598EB &&
2731 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2732 return;
2733
2734 /* poll to verify queue is enabled */
2735 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002736 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002737 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2738 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2739 if (!wait_loop)
2740 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002741}
2742
Alexander Duyck120ff942010-08-19 13:34:50 +00002743static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2744{
2745 struct ixgbe_hw *hw = &adapter->hw;
2746 u32 rttdcs;
2747 u32 mask;
2748
2749 if (hw->mac.type == ixgbe_mac_82598EB)
2750 return;
2751
2752 /* disable the arbiter while setting MTQC */
2753 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2754 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2755 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2756
2757 /* set transmit pool layout */
2758 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2759 switch (adapter->flags & mask) {
2760
2761 case (IXGBE_FLAG_SRIOV_ENABLED):
2762 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2763 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2764 break;
2765
2766 case (IXGBE_FLAG_DCB_ENABLED):
2767 /* We enable 8 traffic classes, DCB only */
2768 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2769 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2770 break;
2771
2772 default:
2773 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2774 break;
2775 }
2776
2777 /* re-enable the arbiter */
2778 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2779 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2780}
2781
Auke Kok9a799d72007-09-15 14:07:45 -07002782/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002783 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002784 * @adapter: board private structure
2785 *
2786 * Configure the Tx unit of the MAC after a reset.
2787 **/
2788static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2789{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002790 struct ixgbe_hw *hw = &adapter->hw;
2791 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002792 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002793
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002794 ixgbe_setup_mtqc(adapter);
2795
2796 if (hw->mac.type != ixgbe_mac_82598EB) {
2797 /* DMATXCTL.EN must be before Tx queues are enabled */
2798 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2799 dmatxctl |= IXGBE_DMATXCTL_TE;
2800 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2801 }
2802
Auke Kok9a799d72007-09-15 14:07:45 -07002803 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002804 for (i = 0; i < adapter->num_tx_queues; i++)
2805 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002806}
2807
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002808#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002809
Yi Zoua6616b42009-08-06 13:05:23 +00002810static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002811 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002812{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002813 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002814 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002815
Alexander Duyckbd508172010-11-16 19:27:03 -08002816 switch (adapter->hw.mac.type) {
2817 case ixgbe_mac_82598EB: {
2818 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2819 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002820 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002821 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002822 break;
2823 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002824 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002825 default:
2826 break;
2827 }
2828
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002829 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002830
2831 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2832 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002833 if (adapter->num_vfs)
2834 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002835
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002836 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2837 IXGBE_SRRCTL_BSIZEHDR_MASK;
2838
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002839 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002840#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2841 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2842#else
2843 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2844#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002845 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002846 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002847 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2848 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002849 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002850 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002851
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002852 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002853}
2854
Alexander Duyck05abb122010-08-19 13:35:41 +00002855static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002856{
Alexander Duyck05abb122010-08-19 13:35:41 +00002857 struct ixgbe_hw *hw = &adapter->hw;
2858 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002859 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2860 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002861 u32 mrqc = 0, reta = 0;
2862 u32 rxcsum;
2863 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002864 int mask;
2865
Alexander Duyck05abb122010-08-19 13:35:41 +00002866 /* Fill out hash function seeds */
2867 for (i = 0; i < 10; i++)
2868 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002869
Alexander Duyck05abb122010-08-19 13:35:41 +00002870 /* Fill out redirection table */
2871 for (i = 0, j = 0; i < 128; i++, j++) {
2872 if (j == adapter->ring_feature[RING_F_RSS].indices)
2873 j = 0;
2874 /* reta = 4-byte sliding window of
2875 * 0x00..(indices-1)(indices-1)00..etc. */
2876 reta = (reta << 8) | (j * 0x11);
2877 if ((i & 3) == 3)
2878 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2879 }
2880
2881 /* Disable indicating checksum in descriptor, enables RSS hash */
2882 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2883 rxcsum |= IXGBE_RXCSUM_PCSD;
2884 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2885
2886 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2887 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2888 else
2889 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002890#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002891 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002892#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002893 | IXGBE_FLAG_SRIOV_ENABLED
2894 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002895
2896 switch (mask) {
John Fastabend8187cd42011-02-23 05:58:08 +00002897#ifdef CONFIG_IXGBE_DCB
2898 case (IXGBE_FLAG_DCB_ENABLED | IXGBE_FLAG_RSS_ENABLED):
2899 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2900 break;
2901 case (IXGBE_FLAG_DCB_ENABLED):
2902 mrqc = IXGBE_MRQC_RT8TCEN;
2903 break;
2904#endif /* CONFIG_IXGBE_DCB */
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002905 case (IXGBE_FLAG_RSS_ENABLED):
2906 mrqc = IXGBE_MRQC_RSSEN;
2907 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002908 case (IXGBE_FLAG_SRIOV_ENABLED):
2909 mrqc = IXGBE_MRQC_VMDQEN;
2910 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002911 default:
2912 break;
2913 }
2914
Alexander Duyck05abb122010-08-19 13:35:41 +00002915 /* Perform hash on these packet types */
2916 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2917 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2918 | IXGBE_MRQC_RSS_FIELD_IPV6
2919 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2920
2921 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002922}
2923
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002924/**
Don Skidmoreb93a2222010-11-16 19:27:17 -08002925 * ixgbe_clear_rscctl - disable RSC for the indicated ring
2926 * @adapter: address of board private structure
2927 * @ring: structure containing ring specific data
2928 **/
2929void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
2930 struct ixgbe_ring *ring)
2931{
2932 struct ixgbe_hw *hw = &adapter->hw;
2933 u32 rscctrl;
2934 u8 reg_idx = ring->reg_idx;
2935
2936 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2937 rscctrl &= ~IXGBE_RSCCTL_RSCEN;
2938 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2939}
2940
2941/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002942 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2943 * @adapter: address of board private structure
2944 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002945 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -08002946void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002947 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002948{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002949 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002950 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002951 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002952 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002953
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002954 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002955 return;
2956
2957 rx_buf_len = ring->rx_buf_len;
2958 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002959 rscctrl |= IXGBE_RSCCTL_RSCEN;
2960 /*
2961 * we must limit the number of descriptors so that the
2962 * total size of max desc * buf_len is not greater
2963 * than 65535
2964 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002965 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002966#if (MAX_SKB_FRAGS > 16)
2967 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2968#elif (MAX_SKB_FRAGS > 8)
2969 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2970#elif (MAX_SKB_FRAGS > 4)
2971 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2972#else
2973 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2974#endif
2975 } else {
2976 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2977 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2978 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2979 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2980 else
2981 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2982 }
Alexander Duyck73670962010-08-19 13:38:34 +00002983 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002984}
2985
Alexander Duyck9e10e042010-08-19 13:40:06 +00002986/**
2987 * ixgbe_set_uta - Set unicast filter table address
2988 * @adapter: board private structure
2989 *
2990 * The unicast table address is a register array of 32-bit registers.
2991 * The table is meant to be used in a way similar to how the MTA is used
2992 * however due to certain limitations in the hardware it is necessary to
2993 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2994 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2995 **/
2996static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2997{
2998 struct ixgbe_hw *hw = &adapter->hw;
2999 int i;
3000
3001 /* The UTA table only exists on 82599 hardware and newer */
3002 if (hw->mac.type < ixgbe_mac_82599EB)
3003 return;
3004
3005 /* we only need to do this if VMDq is enabled */
3006 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3007 return;
3008
3009 for (i = 0; i < 128; i++)
3010 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
3011}
3012
3013#define IXGBE_MAX_RX_DESC_POLL 10
3014static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3015 struct ixgbe_ring *ring)
3016{
3017 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003018 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3019 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003020 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003021
3022 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3023 if (hw->mac.type == ixgbe_mac_82598EB &&
3024 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3025 return;
3026
3027 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003028 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003029 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3030 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3031
3032 if (!wait_loop) {
3033 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3034 "the polling period\n", reg_idx);
3035 }
3036}
3037
Yi Zou2d39d572011-01-06 14:29:56 +00003038void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3039 struct ixgbe_ring *ring)
3040{
3041 struct ixgbe_hw *hw = &adapter->hw;
3042 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3043 u32 rxdctl;
3044 u8 reg_idx = ring->reg_idx;
3045
3046 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3047 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3048
3049 /* write value back with RXDCTL.ENABLE bit cleared */
3050 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3051
3052 if (hw->mac.type == ixgbe_mac_82598EB &&
3053 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3054 return;
3055
3056 /* the hardware may take up to 100us to really disable the rx queue */
3057 do {
3058 udelay(10);
3059 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3060 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3061
3062 if (!wait_loop) {
3063 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3064 "the polling period\n", reg_idx);
3065 }
3066}
3067
Alexander Duyck84418e32010-08-19 13:40:54 +00003068void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3069 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003070{
3071 struct ixgbe_hw *hw = &adapter->hw;
3072 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003073 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003074 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003075
Alexander Duyck9e10e042010-08-19 13:40:06 +00003076 /* disable queue to avoid issues while updating state */
3077 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003078 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003079
Alexander Duyckacd37172010-08-19 13:36:05 +00003080 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3081 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3082 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3083 ring->count * sizeof(union ixgbe_adv_rx_desc));
3084 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3085 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003086 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003087
3088 ixgbe_configure_srrctl(adapter, ring);
3089 ixgbe_configure_rscctl(adapter, ring);
3090
Greg Rosee9f98072011-01-26 01:06:07 +00003091 /* If operating in IOV mode set RLPML for X540 */
3092 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3093 hw->mac.type == ixgbe_mac_X540) {
3094 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3095 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3096 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3097 }
3098
Alexander Duyck9e10e042010-08-19 13:40:06 +00003099 if (hw->mac.type == ixgbe_mac_82598EB) {
3100 /*
3101 * enable cache line friendly hardware writes:
3102 * PTHRESH=32 descriptors (half the internal cache),
3103 * this also removes ugly rx_no_buffer_count increment
3104 * HTHRESH=4 descriptors (to minimize latency on fetch)
3105 * WTHRESH=8 burst writeback up to two cache lines
3106 */
3107 rxdctl &= ~0x3FFFFF;
3108 rxdctl |= 0x080420;
3109 }
3110
3111 /* enable receive descriptor ring */
3112 rxdctl |= IXGBE_RXDCTL_ENABLE;
3113 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3114
3115 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08003116 ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003117}
3118
Alexander Duyck48654522010-08-19 13:36:27 +00003119static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3120{
3121 struct ixgbe_hw *hw = &adapter->hw;
3122 int p;
3123
3124 /* PSRTYPE must be initialized in non 82598 adapters */
3125 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003126 IXGBE_PSRTYPE_UDPHDR |
3127 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003128 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003129 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003130
3131 if (hw->mac.type == ixgbe_mac_82598EB)
3132 return;
3133
3134 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3135 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3136
3137 for (p = 0; p < adapter->num_rx_pools; p++)
3138 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3139 psrtype);
3140}
3141
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003142static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3143{
3144 struct ixgbe_hw *hw = &adapter->hw;
3145 u32 gcr_ext;
3146 u32 vt_reg_bits;
3147 u32 reg_offset, vf_shift;
3148 u32 vmdctl;
3149
3150 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3151 return;
3152
3153 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3154 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3155 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3156 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3157
3158 vf_shift = adapter->num_vfs % 32;
3159 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
3160
3161 /* Enable only the PF's pool for Tx/Rx */
3162 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3163 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3164 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3165 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3166 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3167
3168 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3169 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3170
3171 /*
3172 * Set up VF register offsets for selected VT Mode,
3173 * i.e. 32 or 64 VFs for SR-IOV
3174 */
3175 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3176 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3177 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3178 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3179
3180 /* enable Tx loopback for VF/PF communication */
3181 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00003182 /* Enable MAC Anti-Spoofing */
3183 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3184 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003185}
3186
Alexander Duyck477de6e2010-08-19 13:38:11 +00003187static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003188{
Auke Kok9a799d72007-09-15 14:07:45 -07003189 struct ixgbe_hw *hw = &adapter->hw;
3190 struct net_device *netdev = adapter->netdev;
3191 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003192 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003193 struct ixgbe_ring *rx_ring;
3194 int i;
3195 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003196
Auke Kok9a799d72007-09-15 14:07:45 -07003197 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00003198 /* On by default */
3199 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
3200
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003201 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00003202 if (adapter->num_vfs)
3203 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3204
3205 /* Disable packet split due to 82599 erratum #45 */
3206 if (hw->mac.type == ixgbe_mac_82599EB)
3207 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07003208
3209 /* Set the RX buffer length according to the mode */
3210 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003211 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003212 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00003213 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00003214 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003215 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003216 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00003217 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3218 }
3219
3220#ifdef IXGBE_FCOE
3221 /* adjust max frame to be able to do baby jumbo for FCoE */
3222 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3223 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3224 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3225
3226#endif /* IXGBE_FCOE */
3227 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3228 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3229 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3230 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3231
3232 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003233 }
3234
Auke Kok9a799d72007-09-15 14:07:45 -07003235 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003236 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3237 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003238 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3239
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003240 /*
3241 * Setup the HW Rx Head and Tail Descriptor Pointers and
3242 * the Base and Length of the Rx Descriptor Ring
3243 */
Auke Kok9a799d72007-09-15 14:07:45 -07003244 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003245 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003246 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003247
Yi Zou6e455b892009-08-06 13:05:44 +00003248 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003249 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003250 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003251 clear_ring_ps_enabled(rx_ring);
3252
3253 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3254 set_ring_rsc_enabled(rx_ring);
3255 else
3256 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003257
Yi Zou63f39bd2009-05-17 12:34:35 +00003258#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003259 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003260 struct ixgbe_ring_feature *f;
3261 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003262 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003263 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003264 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3265 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003266 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003267 } else if (!ring_is_rsc_enabled(rx_ring) &&
3268 !ring_is_ps_enabled(rx_ring)) {
3269 rx_ring->rx_buf_len =
3270 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003271 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003272 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003273#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003274 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003275}
3276
Alexander Duyck73670962010-08-19 13:38:34 +00003277static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3278{
3279 struct ixgbe_hw *hw = &adapter->hw;
3280 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3281
3282 switch (hw->mac.type) {
3283 case ixgbe_mac_82598EB:
3284 /*
3285 * For VMDq support of different descriptor types or
3286 * buffer sizes through the use of multiple SRRCTL
3287 * registers, RDRXCTL.MVMEN must be set to 1
3288 *
3289 * also, the manual doesn't mention it clearly but DCA hints
3290 * will only use queue 0's tags unless this bit is set. Side
3291 * effects of setting this bit are only that SRRCTL must be
3292 * fully programmed [0..15]
3293 */
3294 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3295 break;
3296 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003297 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003298 /* Disable RSC for ACK packets */
3299 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3300 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3301 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3302 /* hardware requires some bits to be set by default */
3303 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3304 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3305 break;
3306 default:
3307 /* We should do nothing since we don't know this hardware */
3308 return;
3309 }
3310
3311 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3312}
3313
Alexander Duyck477de6e2010-08-19 13:38:11 +00003314/**
3315 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3316 * @adapter: board private structure
3317 *
3318 * Configure the Rx unit of the MAC after a reset.
3319 **/
3320static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3321{
3322 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003323 int i;
3324 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003325
3326 /* disable receives while setting up the descriptors */
3327 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3328 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3329
3330 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003331 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003332
Alexander Duyck9e10e042010-08-19 13:40:06 +00003333 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003334 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003335
Alexander Duyck9e10e042010-08-19 13:40:06 +00003336 ixgbe_set_uta(adapter);
3337
Alexander Duyck477de6e2010-08-19 13:38:11 +00003338 /* set_rx_buffer_len must be called before ring initialization */
3339 ixgbe_set_rx_buffer_len(adapter);
3340
3341 /*
3342 * Setup the HW Rx Head and Tail Descriptor Pointers and
3343 * the Base and Length of the Rx Descriptor Ring
3344 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003345 for (i = 0; i < adapter->num_rx_queues; i++)
3346 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003347
Alexander Duyck9e10e042010-08-19 13:40:06 +00003348 /* disable drop enable for 82598 parts */
3349 if (hw->mac.type == ixgbe_mac_82598EB)
3350 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3351
3352 /* enable all receives */
3353 rxctrl |= IXGBE_RXCTRL_RXEN;
3354 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003355}
3356
Auke Kok9a799d72007-09-15 14:07:45 -07003357static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3358{
3359 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003360 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003361 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003362
3363 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003364 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003365 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003366}
3367
3368static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3369{
3370 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003371 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003372 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003373
Auke Kok9a799d72007-09-15 14:07:45 -07003374 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003375 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003376 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003377}
3378
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003379/**
3380 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3381 * @adapter: driver data
3382 */
3383static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3384{
3385 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003386 u32 vlnctrl;
3387
3388 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3389 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3390 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3391}
3392
3393/**
3394 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3395 * @adapter: driver data
3396 */
3397static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3398{
3399 struct ixgbe_hw *hw = &adapter->hw;
3400 u32 vlnctrl;
3401
3402 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3403 vlnctrl |= IXGBE_VLNCTRL_VFE;
3404 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3405 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3406}
3407
3408/**
3409 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3410 * @adapter: driver data
3411 */
3412static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3413{
3414 struct ixgbe_hw *hw = &adapter->hw;
3415 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003416 int i, j;
3417
3418 switch (hw->mac.type) {
3419 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003420 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3421 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003422 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3423 break;
3424 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003425 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003426 for (i = 0; i < adapter->num_rx_queues; i++) {
3427 j = adapter->rx_ring[i]->reg_idx;
3428 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3429 vlnctrl &= ~IXGBE_RXDCTL_VME;
3430 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3431 }
3432 break;
3433 default:
3434 break;
3435 }
3436}
3437
3438/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003439 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003440 * @adapter: driver data
3441 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003442static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003443{
3444 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003445 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003446 int i, j;
3447
3448 switch (hw->mac.type) {
3449 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003450 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3451 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003452 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3453 break;
3454 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003455 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003456 for (i = 0; i < adapter->num_rx_queues; i++) {
3457 j = adapter->rx_ring[i]->reg_idx;
3458 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3459 vlnctrl |= IXGBE_RXDCTL_VME;
3460 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3461 }
3462 break;
3463 default:
3464 break;
3465 }
3466}
3467
Auke Kok9a799d72007-09-15 14:07:45 -07003468static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3469{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003470 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003471
Jesse Grossf62bbb52010-10-20 13:56:10 +00003472 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3473
3474 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3475 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003476}
3477
3478/**
Alexander Duyck28500622010-06-15 09:25:48 +00003479 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3480 * @netdev: network interface device structure
3481 *
3482 * Writes unicast address list to the RAR table.
3483 * Returns: -ENOMEM on failure/insufficient address space
3484 * 0 on no addresses written
3485 * X on writing X addresses to the RAR table
3486 **/
3487static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3488{
3489 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3490 struct ixgbe_hw *hw = &adapter->hw;
3491 unsigned int vfn = adapter->num_vfs;
3492 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3493 int count = 0;
3494
3495 /* return ENOMEM indicating insufficient memory for addresses */
3496 if (netdev_uc_count(netdev) > rar_entries)
3497 return -ENOMEM;
3498
3499 if (!netdev_uc_empty(netdev) && rar_entries) {
3500 struct netdev_hw_addr *ha;
3501 /* return error if we do not support writing to RAR table */
3502 if (!hw->mac.ops.set_rar)
3503 return -ENOMEM;
3504
3505 netdev_for_each_uc_addr(ha, netdev) {
3506 if (!rar_entries)
3507 break;
3508 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3509 vfn, IXGBE_RAH_AV);
3510 count++;
3511 }
3512 }
3513 /* write the addresses in reverse order to avoid write combining */
3514 for (; rar_entries > 0 ; rar_entries--)
3515 hw->mac.ops.clear_rar(hw, rar_entries);
3516
3517 return count;
3518}
3519
3520/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003521 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003522 * @netdev: network interface device structure
3523 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003524 * The set_rx_method entry point is called whenever the unicast/multicast
3525 * address list or the network interface flags are updated. This routine is
3526 * responsible for configuring the hardware for proper unicast, multicast and
3527 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003528 **/
Greg Rose7f870472010-01-09 02:25:29 +00003529void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003530{
3531 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3532 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003533 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3534 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003535
3536 /* Check for Promiscuous and All Multicast modes */
3537
3538 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3539
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003540 /* set all bits that we expect to always be set */
3541 fctrl |= IXGBE_FCTRL_BAM;
3542 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3543 fctrl |= IXGBE_FCTRL_PMCF;
3544
Alexander Duyck28500622010-06-15 09:25:48 +00003545 /* clear the bits we are changing the status of */
3546 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3547
Auke Kok9a799d72007-09-15 14:07:45 -07003548 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003549 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003550 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003551 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003552 /* don't hardware filter vlans in promisc mode */
3553 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003554 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003555 if (netdev->flags & IFF_ALLMULTI) {
3556 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003557 vmolr |= IXGBE_VMOLR_MPE;
3558 } else {
3559 /*
3560 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003561 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003562 * that we can at least receive multicast traffic
3563 */
3564 hw->mac.ops.update_mc_addr_list(hw, netdev);
3565 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003566 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003567 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003568 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003569 /*
3570 * Write addresses to available RAR registers, if there is not
3571 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003572 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003573 */
3574 count = ixgbe_write_uc_addr_list(netdev);
3575 if (count < 0) {
3576 fctrl |= IXGBE_FCTRL_UPE;
3577 vmolr |= IXGBE_VMOLR_ROPE;
3578 }
3579 }
3580
3581 if (adapter->num_vfs) {
3582 ixgbe_restore_vf_multicasts(adapter);
3583 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3584 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3585 IXGBE_VMOLR_ROPE);
3586 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003587 }
3588
3589 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003590
3591 if (netdev->features & NETIF_F_HW_VLAN_RX)
3592 ixgbe_vlan_strip_enable(adapter);
3593 else
3594 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003595}
3596
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003597static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3598{
3599 int q_idx;
3600 struct ixgbe_q_vector *q_vector;
3601 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3602
3603 /* legacy and MSI only use one vector */
3604 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3605 q_vectors = 1;
3606
3607 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003608 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003609 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003610 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003611 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3612 if (!q_vector->rxr_count || !q_vector->txr_count) {
3613 if (q_vector->txr_count == 1)
3614 napi->poll = &ixgbe_clean_txonly;
3615 else if (q_vector->rxr_count == 1)
3616 napi->poll = &ixgbe_clean_rxonly;
3617 }
3618 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003619
3620 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003621 }
3622}
3623
3624static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3625{
3626 int q_idx;
3627 struct ixgbe_q_vector *q_vector;
3628 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3629
3630 /* legacy and MSI only use one vector */
3631 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3632 q_vectors = 1;
3633
3634 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003635 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003636 napi_disable(&q_vector->napi);
3637 }
3638}
3639
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003640#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003641/*
3642 * ixgbe_configure_dcb - Configure DCB hardware
3643 * @adapter: ixgbe adapter struct
3644 *
3645 * This is called by the driver on open to configure the DCB hardware.
3646 * This is also called by the gennetlink interface when reconfiguring
3647 * the DCB state.
3648 */
3649static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3650{
3651 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003652 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003653
Alexander Duyck67ebd792010-08-19 13:34:04 +00003654 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3655 if (hw->mac.type == ixgbe_mac_82598EB)
3656 netif_set_gso_max_size(adapter->netdev, 65536);
3657 return;
3658 }
3659
3660 if (hw->mac.type == ixgbe_mac_82598EB)
3661 netif_set_gso_max_size(adapter->netdev, 32768);
3662
Alexander Duyck2f90b862008-11-20 20:52:10 -08003663
Alexander Duyck2f90b862008-11-20 20:52:10 -08003664 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003665 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003666
Alexander Duyck2f90b862008-11-20 20:52:10 -08003667 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003668
3669 /* reconfigure the hardware */
John Fastabendc27931d2011-02-23 05:58:25 +00003670 if (adapter->dcbx_cap & (DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE)) {
3671#ifdef CONFIG_FCOE
3672 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3673 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3674#endif
3675 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3676 DCB_TX_CONFIG);
3677 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3678 DCB_RX_CONFIG);
3679 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3680 } else {
3681 struct net_device *dev = adapter->netdev;
3682
3683 if (adapter->ixgbe_ieee_ets)
3684 dev->dcbnl_ops->ieee_setets(dev,
3685 adapter->ixgbe_ieee_ets);
3686 if (adapter->ixgbe_ieee_pfc)
3687 dev->dcbnl_ops->ieee_setpfc(dev,
3688 adapter->ixgbe_ieee_pfc);
3689 }
John Fastabend8187cd42011-02-23 05:58:08 +00003690
3691 /* Enable RSS Hash per TC */
3692 if (hw->mac.type != ixgbe_mac_82598EB) {
3693 int i;
3694 u32 reg = 0;
3695
3696 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3697 u8 msb = 0;
3698 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3699
3700 while (cnt >>= 1)
3701 msb++;
3702
3703 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3704 }
3705 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3706 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003707}
3708
3709#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003710static void ixgbe_configure(struct ixgbe_adapter *adapter)
3711{
3712 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003713 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003714 int i;
3715
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003716#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003717 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003718#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003719
Jesse Grossf62bbb52010-10-20 13:56:10 +00003720 ixgbe_set_rx_mode(netdev);
3721 ixgbe_restore_vlan(adapter);
3722
Yi Zoueacd73f2009-05-13 13:11:06 +00003723#ifdef IXGBE_FCOE
3724 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3725 ixgbe_configure_fcoe(adapter);
3726
3727#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003728 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3729 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003730 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003731 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003732 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3733 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3734 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3735 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003736 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003737
Auke Kok9a799d72007-09-15 14:07:45 -07003738 ixgbe_configure_tx(adapter);
3739 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003740}
3741
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003742static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3743{
3744 switch (hw->phy.type) {
3745 case ixgbe_phy_sfp_avago:
3746 case ixgbe_phy_sfp_ftl:
3747 case ixgbe_phy_sfp_intel:
3748 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003749 case ixgbe_phy_sfp_passive_tyco:
3750 case ixgbe_phy_sfp_passive_unknown:
3751 case ixgbe_phy_sfp_active_unknown:
3752 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003753 return true;
3754 default:
3755 return false;
3756 }
3757}
3758
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003759/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003760 * ixgbe_sfp_link_config - set up SFP+ link
3761 * @adapter: pointer to private adapter struct
3762 **/
3763static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3764{
3765 struct ixgbe_hw *hw = &adapter->hw;
3766
3767 if (hw->phy.multispeed_fiber) {
3768 /*
3769 * In multispeed fiber setups, the device may not have
3770 * had a physical connection when the driver loaded.
3771 * If that's the case, the initial link configuration
3772 * couldn't get the MAC into 10G or 1G mode, so we'll
3773 * never have a link status change interrupt fire.
3774 * We need to try and force an autonegotiation
3775 * session, then bring up link.
3776 */
Andy Gospodarek4c7e6042011-02-17 01:13:13 -08003777 if (hw->mac.ops.setup_sfp)
3778 hw->mac.ops.setup_sfp(hw);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003779 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3780 schedule_work(&adapter->multispeed_fiber_task);
3781 } else {
3782 /*
3783 * Direct Attach Cu and non-multispeed fiber modules
3784 * still need to be configured properly prior to
3785 * attempting link.
3786 */
3787 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3788 schedule_work(&adapter->sfp_config_module_task);
3789 }
3790}
3791
3792/**
3793 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003794 * @hw: pointer to private hardware struct
3795 *
3796 * Returns 0 on success, negative on failure
3797 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003798static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003799{
3800 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003801 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003802 u32 ret = IXGBE_ERR_LINK_SETUP;
3803
3804 if (hw->mac.ops.check_link)
3805 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3806
3807 if (ret)
3808 goto link_cfg_out;
3809
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003810 autoneg = hw->phy.autoneg_advertised;
3811 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003812 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3813 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003814 if (ret)
3815 goto link_cfg_out;
3816
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003817 if (hw->mac.ops.setup_link)
3818 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003819link_cfg_out:
3820 return ret;
3821}
3822
Alexander Duycka34bcff2010-08-19 13:39:20 +00003823static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003824{
Auke Kok9a799d72007-09-15 14:07:45 -07003825 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003826 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003827
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003828 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003829 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3830 IXGBE_GPIE_OCD;
3831 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003832 /*
3833 * use EIAM to auto-mask when MSI-X interrupt is asserted
3834 * this saves a register write for every interrupt
3835 */
3836 switch (hw->mac.type) {
3837 case ixgbe_mac_82598EB:
3838 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3839 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003840 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003841 case ixgbe_mac_X540:
3842 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003843 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3844 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3845 break;
3846 }
3847 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003848 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3849 * specifically only auto mask tx and rx interrupts */
3850 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003851 }
3852
Alexander Duycka34bcff2010-08-19 13:39:20 +00003853 /* XXX: to interrupt immediately for EICS writes, enable this */
3854 /* gpie |= IXGBE_GPIE_EIMEN; */
3855
3856 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3857 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3858 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003859 }
3860
Alexander Duycka34bcff2010-08-19 13:39:20 +00003861 /* Enable fan failure interrupt */
3862 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003863 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003864
Don Skidmore2698b202011-04-13 07:01:52 +00003865 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003866 gpie |= IXGBE_SDP1_GPIEN;
3867 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003868 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003869
3870 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3871}
3872
3873static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3874{
3875 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003876 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003877 u32 ctrl_ext;
3878
3879 ixgbe_get_hw_control(adapter);
3880 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003881
Auke Kok9a799d72007-09-15 14:07:45 -07003882 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3883 ixgbe_configure_msix(adapter);
3884 else
3885 ixgbe_configure_msi_and_legacy(adapter);
3886
Don Skidmorec6ecf392010-12-03 03:31:51 +00003887 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3888 if (hw->mac.ops.enable_tx_laser &&
3889 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003890 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003891 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003892 hw->mac.ops.enable_tx_laser(hw);
3893
Auke Kok9a799d72007-09-15 14:07:45 -07003894 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003895 ixgbe_napi_enable_all(adapter);
3896
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003897 if (ixgbe_is_sfp(hw)) {
3898 ixgbe_sfp_link_config(adapter);
3899 } else {
3900 err = ixgbe_non_sfp_link_config(hw);
3901 if (err)
3902 e_err(probe, "link_config FAILED %d\n", err);
3903 }
3904
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003905 /* clear any pending interrupts, may auto mask */
3906 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003907 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003908
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003909 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003910 * If this adapter has a fan, check to see if we had a failure
3911 * before we enabled the interrupt.
3912 */
3913 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3914 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3915 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003916 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003917 }
3918
3919 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003920 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003921 * arrived before interrupts were enabled but after probe. Such
3922 * devices wouldn't have their type identified yet. We need to
3923 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003924 * If we're not hot-pluggable SFP+, we just need to configure link
3925 * and bring it up.
3926 */
Emil Tantilov21cc5b42011-02-12 10:52:07 +00003927 if (hw->phy.type == ixgbe_phy_none)
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003928 schedule_work(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003929
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003930 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003931 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003932
Auke Kok9a799d72007-09-15 14:07:45 -07003933 /* bring the link up in the watchdog, this could race with our first
3934 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003935 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3936 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003937 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003938
3939 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3940 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3941 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3942 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3943
Auke Kok9a799d72007-09-15 14:07:45 -07003944 return 0;
3945}
3946
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003947void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3948{
3949 WARN_ON(in_interrupt());
3950 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003951 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003952 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003953 /*
3954 * If SR-IOV enabled then wait a bit before bringing the adapter
3955 * back up to give the VFs time to respond to the reset. The
3956 * two second wait is based upon the watchdog timer cycle in
3957 * the VF driver.
3958 */
3959 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3960 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003961 ixgbe_up(adapter);
3962 clear_bit(__IXGBE_RESETTING, &adapter->state);
3963}
3964
Auke Kok9a799d72007-09-15 14:07:45 -07003965int ixgbe_up(struct ixgbe_adapter *adapter)
3966{
3967 /* hardware has been reset, we need to reload some things */
3968 ixgbe_configure(adapter);
3969
3970 return ixgbe_up_complete(adapter);
3971}
3972
3973void ixgbe_reset(struct ixgbe_adapter *adapter)
3974{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003975 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003976 int err;
3977
3978 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003979 switch (err) {
3980 case 0:
3981 case IXGBE_ERR_SFP_NOT_PRESENT:
3982 break;
3983 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003984 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003985 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003986 case IXGBE_ERR_EEPROM_VERSION:
3987 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003988 e_dev_warn("This device is a pre-production adapter/LOM. "
3989 "Please be aware there may be issuesassociated with "
3990 "your hardware. If you are experiencing problems "
3991 "please contact your Intel or hardware "
3992 "representative who provided you with this "
3993 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003994 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003995 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003996 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003997 }
Auke Kok9a799d72007-09-15 14:07:45 -07003998
3999 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004000 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
4001 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07004002}
4003
Auke Kok9a799d72007-09-15 14:07:45 -07004004/**
4005 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004006 * @rx_ring: ring to free buffers from
4007 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004008static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004009{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004010 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004011 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004012 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004013
Alexander Duyck84418e32010-08-19 13:40:54 +00004014 /* ring already cleared, nothing to do */
4015 if (!rx_ring->rx_buffer_info)
4016 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004017
Alexander Duyck84418e32010-08-19 13:40:54 +00004018 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004019 for (i = 0; i < rx_ring->count; i++) {
4020 struct ixgbe_rx_buffer *rx_buffer_info;
4021
4022 rx_buffer_info = &rx_ring->rx_buffer_info[i];
4023 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004024 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004025 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004026 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07004027 rx_buffer_info->dma = 0;
4028 }
4029 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00004030 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07004031 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004032 do {
4033 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004034 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004035 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00004036 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004037 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004038 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004039 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004040 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004041 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00004042 skb = skb->prev;
4043 dev_kfree_skb(this);
4044 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004045 }
4046 if (!rx_buffer_info->page)
4047 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004048 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004049 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00004050 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004051 rx_buffer_info->page_dma = 0;
4052 }
Auke Kok9a799d72007-09-15 14:07:45 -07004053 put_page(rx_buffer_info->page);
4054 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07004055 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004056 }
4057
4058 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4059 memset(rx_ring->rx_buffer_info, 0, size);
4060
4061 /* Zero out the descriptor ring */
4062 memset(rx_ring->desc, 0, rx_ring->size);
4063
4064 rx_ring->next_to_clean = 0;
4065 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004066}
4067
4068/**
4069 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004070 * @tx_ring: ring to be cleaned
4071 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004072static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004073{
4074 struct ixgbe_tx_buffer *tx_buffer_info;
4075 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004076 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004077
Alexander Duyck84418e32010-08-19 13:40:54 +00004078 /* ring already cleared, nothing to do */
4079 if (!tx_ring->tx_buffer_info)
4080 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004081
Alexander Duyck84418e32010-08-19 13:40:54 +00004082 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004083 for (i = 0; i < tx_ring->count; i++) {
4084 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004085 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004086 }
4087
4088 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4089 memset(tx_ring->tx_buffer_info, 0, size);
4090
4091 /* Zero out the descriptor ring */
4092 memset(tx_ring->desc, 0, tx_ring->size);
4093
4094 tx_ring->next_to_use = 0;
4095 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004096}
4097
4098/**
Auke Kok9a799d72007-09-15 14:07:45 -07004099 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4100 * @adapter: board private structure
4101 **/
4102static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4103{
4104 int i;
4105
4106 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004107 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004108}
4109
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004110/**
4111 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4112 * @adapter: board private structure
4113 **/
4114static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4115{
4116 int i;
4117
4118 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004119 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004120}
4121
Auke Kok9a799d72007-09-15 14:07:45 -07004122void ixgbe_down(struct ixgbe_adapter *adapter)
4123{
4124 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004125 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004126 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004127 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004128 int i;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004129 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07004130
4131 /* signal that we are down to the interrupt handler */
4132 set_bit(__IXGBE_DOWN, &adapter->state);
4133
Greg Rose767081a2010-01-22 22:46:40 +00004134 /* disable receive for all VFs and wait one second */
4135 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00004136 /* ping all the active vfs to let them know we are going down */
4137 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004138
Greg Rose767081a2010-01-22 22:46:40 +00004139 /* Disable all VFTE/VFRE TX/RX */
4140 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004141
4142 /* Mark all the VFs as inactive */
4143 for (i = 0 ; i < adapter->num_vfs; i++)
4144 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00004145 }
4146
Auke Kok9a799d72007-09-15 14:07:45 -07004147 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004148 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4149 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004150
Yi Zou2d39d572011-01-06 14:29:56 +00004151 /* disable all enabled rx queues */
4152 for (i = 0; i < adapter->num_rx_queues; i++)
4153 /* this call also flushes the previous write */
4154 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4155
Don Skidmore032b4322011-03-18 09:32:53 +00004156 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004157
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004158 netif_tx_stop_all_queues(netdev);
4159
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004160 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4161 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07004162 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004163 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07004164
John Fastabendc0dfb902010-04-27 02:13:39 +00004165 netif_carrier_off(netdev);
4166 netif_tx_disable(netdev);
4167
4168 ixgbe_irq_disable(adapter);
4169
4170 ixgbe_napi_disable_all(adapter);
4171
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004172 /* Cleanup the affinity_hint CPU mask memory and callback */
4173 for (i = 0; i < num_q_vectors; i++) {
4174 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
4175 /* clear the affinity_mask in the IRQ descriptor */
4176 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
4177 /* release the CPU mask memory */
4178 free_cpumask_var(q_vector->affinity_mask);
4179 }
4180
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004181 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4182 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4183 cancel_work_sync(&adapter->fdir_reinit_task);
4184
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004185 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
4186 cancel_work_sync(&adapter->check_overtemp_task);
4187
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004188 /* disable transmits in the hardware now that interrupts are off */
4189 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004190 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4191 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
4192 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00004193 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004194 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00004195 /* Disable the Tx DMA engine on 82599 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004196 switch (hw->mac.type) {
4197 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004198 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004199 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004200 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4201 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004202 break;
4203 default:
4204 break;
4205 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004206
Paul Larson6f4a0e42008-06-24 17:00:56 -07004207 if (!pci_channel_offline(adapter->pdev))
4208 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004209
4210 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4211 if (hw->mac.ops.disable_tx_laser &&
4212 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004213 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004214 (hw->mac.type == ixgbe_mac_82599EB))))
4215 hw->mac.ops.disable_tx_laser(hw);
4216
Auke Kok9a799d72007-09-15 14:07:45 -07004217 ixgbe_clean_all_tx_rings(adapter);
4218 ixgbe_clean_all_rx_rings(adapter);
4219
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004220#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004221 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004222 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004223#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004224}
4225
Auke Kok9a799d72007-09-15 14:07:45 -07004226/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004227 * ixgbe_poll - NAPI Rx polling callback
4228 * @napi: structure for representing this polling device
4229 * @budget: how many packets driver is allowed to clean
4230 *
4231 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004232 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004233static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004234{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004235 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004236 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004237 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004238 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004239
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004240#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004241 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4242 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004243#endif
4244
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004245 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
4246 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07004247
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004248 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004249 work_done = budget;
4250
David S. Miller53e52c72008-01-07 21:06:12 -08004251 /* If budget not fully consumed, exit the polling mode */
4252 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004253 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004254 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08004255 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004256 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00004257 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004258 }
Auke Kok9a799d72007-09-15 14:07:45 -07004259 return work_done;
4260}
4261
4262/**
4263 * ixgbe_tx_timeout - Respond to a Tx Hang
4264 * @netdev: network interface device structure
4265 **/
4266static void ixgbe_tx_timeout(struct net_device *netdev)
4267{
4268 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4269
John Fastabendc84d3242010-11-16 19:27:12 -08004270 adapter->tx_timeout_count++;
4271
Auke Kok9a799d72007-09-15 14:07:45 -07004272 /* Do the reset outside of interrupt context */
4273 schedule_work(&adapter->reset_task);
4274}
4275
4276static void ixgbe_reset_task(struct work_struct *work)
4277{
4278 struct ixgbe_adapter *adapter;
4279 adapter = container_of(work, struct ixgbe_adapter, reset_task);
4280
Alexander Duyck2f90b862008-11-20 20:52:10 -08004281 /* If we're already down or resetting, just bail */
4282 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
4283 test_bit(__IXGBE_RESETTING, &adapter->state))
4284 return;
4285
Taku Izumidcd79ae2010-04-27 14:39:53 +00004286 ixgbe_dump(adapter);
4287 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004288 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004289}
4290
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004291/**
4292 * ixgbe_set_rss_queues: Allocate queues for RSS
4293 * @adapter: board private structure to initialize
4294 *
4295 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4296 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4297 *
4298 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004299static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4300{
4301 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004302 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004303
4304 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004305 f->mask = 0xF;
4306 adapter->num_rx_queues = f->indices;
4307 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004308 ret = true;
4309 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004310 ret = false;
4311 }
4312
4313 return ret;
4314}
4315
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004316/**
4317 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4318 * @adapter: board private structure to initialize
4319 *
4320 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4321 * to the original CPU that initiated the Tx session. This runs in addition
4322 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4323 * Rx load across CPUs using RSS.
4324 *
4325 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004326static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004327{
4328 bool ret = false;
4329 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4330
4331 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4332 f_fdir->mask = 0;
4333
4334 /* Flow Director must have RSS enabled */
4335 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4336 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4337 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4338 adapter->num_tx_queues = f_fdir->indices;
4339 adapter->num_rx_queues = f_fdir->indices;
4340 ret = true;
4341 } else {
4342 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4343 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4344 }
4345 return ret;
4346}
4347
Yi Zou0331a832009-05-17 12:33:52 +00004348#ifdef IXGBE_FCOE
4349/**
4350 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4351 * @adapter: board private structure to initialize
4352 *
4353 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4354 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4355 * rx queues out of the max number of rx queues, instead, it is used as the
4356 * index of the first rx queue used by FCoE.
4357 *
4358 **/
4359static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4360{
Yi Zou0331a832009-05-17 12:33:52 +00004361 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4362
John Fastabende5b64632011-03-08 03:44:52 +00004363 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4364 return false;
4365
4366 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4367#ifdef CONFIG_IXGBE_DCB
4368 int tc;
4369 struct net_device *dev = adapter->netdev;
4370
4371 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4372 f->indices = dev->tc_to_txq[tc].count;
4373 f->mask = dev->tc_to_txq[tc].offset;
4374#endif
4375 } else {
4376 f->indices = min((int)num_online_cpus(), f->indices);
4377
Yi Zou8de8b2e2009-09-03 14:55:50 +00004378 adapter->num_rx_queues = 1;
4379 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004380
Yi Zou0331a832009-05-17 12:33:52 +00004381 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004382 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004383 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4384 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4385 ixgbe_set_fdir_queues(adapter);
4386 else
4387 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004388 }
4389 /* adding FCoE rx rings to the end */
4390 f->mask = adapter->num_rx_queues;
4391 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004392 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004393 }
4394
John Fastabende5b64632011-03-08 03:44:52 +00004395 return true;
4396}
4397#endif /* IXGBE_FCOE */
4398
4399#ifdef CONFIG_IXGBE_DCB
4400static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4401{
4402 bool ret = false;
4403 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
4404 int i, q;
4405
4406 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4407 return ret;
4408
4409 f->indices = 0;
4410 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
4411 q = min((int)num_online_cpus(), MAX_TRAFFIC_CLASS);
4412 f->indices += q;
4413 }
4414
4415 f->mask = 0x7 << 3;
4416 adapter->num_rx_queues = f->indices;
4417 adapter->num_tx_queues = f->indices;
4418 ret = true;
4419
4420#ifdef IXGBE_FCOE
4421 /* FCoE enabled queues require special configuration done through
4422 * configure_fcoe() and others. Here we map FCoE indices onto the
4423 * DCB queue pairs allowing FCoE to own configuration later.
4424 */
4425 ixgbe_set_fcoe_queues(adapter);
4426#endif
4427
Yi Zou0331a832009-05-17 12:33:52 +00004428 return ret;
4429}
John Fastabende5b64632011-03-08 03:44:52 +00004430#endif
Yi Zou0331a832009-05-17 12:33:52 +00004431
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004432/**
4433 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4434 * @adapter: board private structure to initialize
4435 *
4436 * IOV doesn't actually use anything, so just NAK the
4437 * request for now and let the other queue routines
4438 * figure out what to do.
4439 */
4440static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4441{
4442 return false;
4443}
4444
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004445/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004446 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004447 * @adapter: board private structure to initialize
4448 *
4449 * This is the top level queue allocation routine. The order here is very
4450 * important, starting with the "most" number of features turned on at once,
4451 * and ending with the smallest set of features. This way large combinations
4452 * can be allocated if they're turned on, and smaller combinations are the
4453 * fallthrough conditions.
4454 *
4455 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004456static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004457{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004458 /* Start with base case */
4459 adapter->num_rx_queues = 1;
4460 adapter->num_tx_queues = 1;
4461 adapter->num_rx_pools = adapter->num_rx_queues;
4462 adapter->num_rx_queues_per_pool = 1;
4463
4464 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004465 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004466
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004467#ifdef CONFIG_IXGBE_DCB
4468 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004469 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004470
4471#endif
John Fastabende5b64632011-03-08 03:44:52 +00004472#ifdef IXGBE_FCOE
4473 if (ixgbe_set_fcoe_queues(adapter))
4474 goto done;
4475
4476#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004477 if (ixgbe_set_fdir_queues(adapter))
4478 goto done;
4479
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004480 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004481 goto done;
4482
4483 /* fallback to base case */
4484 adapter->num_rx_queues = 1;
4485 adapter->num_tx_queues = 1;
4486
4487done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004488 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004489 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004490 return netif_set_real_num_rx_queues(adapter->netdev,
4491 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004492}
4493
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004494static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004495 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004496{
4497 int err, vector_threshold;
4498
4499 /* We'll want at least 3 (vector_threshold):
4500 * 1) TxQ[0] Cleanup
4501 * 2) RxQ[0] Cleanup
4502 * 3) Other (Link Status Change, etc.)
4503 * 4) TCP Timer (optional)
4504 */
4505 vector_threshold = MIN_MSIX_COUNT;
4506
4507 /* The more we get, the more we will assign to Tx/Rx Cleanup
4508 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4509 * Right now, we simply care about how many we'll get; we'll
4510 * set them up later while requesting irq's.
4511 */
4512 while (vectors >= vector_threshold) {
4513 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004514 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004515 if (!err) /* Success in acquiring all requested vectors. */
4516 break;
4517 else if (err < 0)
4518 vectors = 0; /* Nasty failure, quit now */
4519 else /* err == number of vectors we should try again with */
4520 vectors = err;
4521 }
4522
4523 if (vectors < vector_threshold) {
4524 /* Can't allocate enough MSI-X interrupts? Oh well.
4525 * This just means we'll go with either a single MSI
4526 * vector or fall back to legacy interrupts.
4527 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004528 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4529 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004530 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4531 kfree(adapter->msix_entries);
4532 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004533 } else {
4534 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004535 /*
4536 * Adjust for only the vectors we'll use, which is minimum
4537 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4538 * vectors we were allocated.
4539 */
4540 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004541 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004542 }
4543}
4544
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004545/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004546 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004547 * @adapter: board private structure to initialize
4548 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004549 * Cache the descriptor ring offsets for RSS to the assigned rings.
4550 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004551 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004552static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004553{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004554 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004555
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004556 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4557 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004558
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004559 for (i = 0; i < adapter->num_rx_queues; i++)
4560 adapter->rx_ring[i]->reg_idx = i;
4561 for (i = 0; i < adapter->num_tx_queues; i++)
4562 adapter->tx_ring[i]->reg_idx = i;
4563
4564 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004565}
4566
4567#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004568
4569/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004570static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4571 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004572{
4573 struct net_device *dev = adapter->netdev;
4574 struct ixgbe_hw *hw = &adapter->hw;
4575 u8 num_tcs = netdev_get_num_tc(dev);
4576
4577 *tx = 0;
4578 *rx = 0;
4579
4580 switch (hw->mac.type) {
4581 case ixgbe_mac_82598EB:
4582 *tx = tc << 3;
4583 *rx = tc << 2;
4584 break;
4585 case ixgbe_mac_82599EB:
4586 case ixgbe_mac_X540:
4587 if (num_tcs == 8) {
4588 if (tc < 3) {
4589 *tx = tc << 5;
4590 *rx = tc << 4;
4591 } else if (tc < 5) {
4592 *tx = ((tc + 2) << 4);
4593 *rx = tc << 4;
4594 } else if (tc < num_tcs) {
4595 *tx = ((tc + 8) << 3);
4596 *rx = tc << 4;
4597 }
4598 } else if (num_tcs == 4) {
4599 *rx = tc << 5;
4600 switch (tc) {
4601 case 0:
4602 *tx = 0;
4603 break;
4604 case 1:
4605 *tx = 64;
4606 break;
4607 case 2:
4608 *tx = 96;
4609 break;
4610 case 3:
4611 *tx = 112;
4612 break;
4613 default:
4614 break;
4615 }
4616 }
4617 break;
4618 default:
4619 break;
4620 }
4621}
4622
4623#define IXGBE_MAX_Q_PER_TC (IXGBE_MAX_DCB_INDICES / MAX_TRAFFIC_CLASS)
4624
4625/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
4626 * classes.
4627 *
4628 * @netdev: net device to configure
4629 * @tc: number of traffic classes to enable
4630 */
4631int ixgbe_setup_tc(struct net_device *dev, u8 tc)
4632{
4633 int i;
4634 unsigned int q, offset = 0;
4635
4636 if (!tc) {
4637 netdev_reset_tc(dev);
4638 } else {
John Fastabend24095aa2011-02-23 05:58:03 +00004639 struct ixgbe_adapter *adapter = netdev_priv(dev);
4640
4641 /* Hardware supports up to 8 traffic classes */
4642 if (tc > MAX_TRAFFIC_CLASS || netdev_set_num_tc(dev, tc))
John Fastabende5b64632011-03-08 03:44:52 +00004643 return -EINVAL;
4644
4645 /* Partition Tx queues evenly amongst traffic classes */
4646 for (i = 0; i < tc; i++) {
4647 q = min((int)num_online_cpus(), IXGBE_MAX_Q_PER_TC);
4648 netdev_set_prio_tc_map(dev, i, i);
4649 netdev_set_tc_queue(dev, i, q, offset);
4650 offset += q;
4651 }
John Fastabend24095aa2011-02-23 05:58:03 +00004652
4653 /* This enables multiple traffic class support in the hardware
4654 * which defaults to strict priority transmission by default.
4655 * If traffic classes are already enabled perhaps through DCB
4656 * code path then existing configuration will be used.
4657 */
4658 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
4659 dev->dcbnl_ops && dev->dcbnl_ops->setdcbx) {
4660 struct ieee_ets ets = {
4661 .prio_tc = {0, 1, 2, 3, 4, 5, 6, 7},
4662 };
4663 u8 mode = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_IEEE;
4664
4665 dev->dcbnl_ops->setdcbx(dev, mode);
4666 dev->dcbnl_ops->ieee_setets(dev, &ets);
4667 }
John Fastabende5b64632011-03-08 03:44:52 +00004668 }
4669 return 0;
4670}
4671
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004672/**
4673 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4674 * @adapter: board private structure to initialize
4675 *
4676 * Cache the descriptor ring offsets for DCB to the assigned rings.
4677 *
4678 **/
4679static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4680{
John Fastabende5b64632011-03-08 03:44:52 +00004681 struct net_device *dev = adapter->netdev;
4682 int i, j, k;
4683 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004684
Alexander Duyckbd508172010-11-16 19:27:03 -08004685 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4686 return false;
4687
John Fastabende5b64632011-03-08 03:44:52 +00004688 for (i = 0, k = 0; i < num_tcs; i++) {
4689 unsigned int tx_s, rx_s;
4690 u16 count = dev->tc_to_txq[i].count;
4691
4692 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4693 for (j = 0; j < count; j++, k++) {
4694 adapter->tx_ring[k]->reg_idx = tx_s + j;
4695 adapter->rx_ring[k]->reg_idx = rx_s + j;
4696 adapter->tx_ring[k]->dcb_tc = i;
4697 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004698 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004699 }
John Fastabende5b64632011-03-08 03:44:52 +00004700
4701 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004702}
4703#endif
4704
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004705/**
4706 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4707 * @adapter: board private structure to initialize
4708 *
4709 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4710 *
4711 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004712static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004713{
4714 int i;
4715 bool ret = false;
4716
4717 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4718 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4719 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4720 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004721 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004722 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004723 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004724 ret = true;
4725 }
4726
4727 return ret;
4728}
4729
Yi Zou0331a832009-05-17 12:33:52 +00004730#ifdef IXGBE_FCOE
4731/**
4732 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4733 * @adapter: board private structure to initialize
4734 *
4735 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4736 *
4737 */
4738static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4739{
Yi Zou0331a832009-05-17 12:33:52 +00004740 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004741 int i;
4742 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004743
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004744 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4745 return false;
4746
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004747 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4748 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4749 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4750 ixgbe_cache_ring_fdir(adapter);
4751 else
4752 ixgbe_cache_ring_rss(adapter);
4753
4754 fcoe_rx_i = f->mask;
4755 fcoe_tx_i = f->mask;
4756 }
4757 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4758 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4759 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4760 }
4761 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004762}
4763
4764#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004765/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004766 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4767 * @adapter: board private structure to initialize
4768 *
4769 * SR-IOV doesn't use any descriptor rings but changes the default if
4770 * no other mapping is used.
4771 *
4772 */
4773static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4774{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004775 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4776 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004777 if (adapter->num_vfs)
4778 return true;
4779 else
4780 return false;
4781}
4782
4783/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004784 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4785 * @adapter: board private structure to initialize
4786 *
4787 * Once we know the feature-set enabled for the device, we'll cache
4788 * the register offset the descriptor ring is assigned to.
4789 *
4790 * Note, the order the various feature calls is important. It must start with
4791 * the "most" features enabled at the same time, then trickle down to the
4792 * least amount of features turned on at once.
4793 **/
4794static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4795{
4796 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004797 adapter->rx_ring[0]->reg_idx = 0;
4798 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004799
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004800 if (ixgbe_cache_ring_sriov(adapter))
4801 return;
4802
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004803#ifdef CONFIG_IXGBE_DCB
4804 if (ixgbe_cache_ring_dcb(adapter))
4805 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004806#endif
John Fastabende5b64632011-03-08 03:44:52 +00004807
4808#ifdef IXGBE_FCOE
4809 if (ixgbe_cache_ring_fcoe(adapter))
4810 return;
4811#endif /* IXGBE_FCOE */
4812
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004813 if (ixgbe_cache_ring_fdir(adapter))
4814 return;
4815
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004816 if (ixgbe_cache_ring_rss(adapter))
4817 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004818}
4819
Auke Kok9a799d72007-09-15 14:07:45 -07004820/**
4821 * ixgbe_alloc_queues - Allocate memory for all rings
4822 * @adapter: board private structure to initialize
4823 *
4824 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004825 * number of queues at compile-time. The polling_netdev array is
4826 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004827 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004828static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004829{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004830 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004831
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004832 if (nid < 0 || !node_online(nid))
4833 nid = first_online_node;
4834
4835 for (; tx < adapter->num_tx_queues; tx++) {
4836 struct ixgbe_ring *ring;
4837
4838 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004839 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004840 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004841 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004842 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004843 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004844 ring->queue_index = tx;
4845 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004846 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004847 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004848
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004849 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004850 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004851
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004852 for (; rx < adapter->num_rx_queues; rx++) {
4853 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004854
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004855 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004856 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004857 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004858 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004859 goto err_allocation;
4860 ring->count = adapter->rx_ring_count;
4861 ring->queue_index = rx;
4862 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004863 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004864 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004865
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004866 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004867 }
4868
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004869 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004870
4871 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004872
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004873err_allocation:
4874 while (tx)
4875 kfree(adapter->tx_ring[--tx]);
4876
4877 while (rx)
4878 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004879 return -ENOMEM;
4880}
4881
4882/**
4883 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4884 * @adapter: board private structure to initialize
4885 *
4886 * Attempt to configure the interrupts using the best available
4887 * capabilities of the hardware and the kernel.
4888 **/
Al Virofeea6a52008-11-27 15:34:07 -08004889static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004890{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004891 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004892 int err = 0;
4893 int vector, v_budget;
4894
4895 /*
4896 * It's easy to be greedy for MSI-X vectors, but it really
4897 * doesn't do us much good if we have a lot more vectors
4898 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004899 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004900 */
4901 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004902 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004903
4904 /*
4905 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004906 * hw.mac->max_msix_vectors vectors. With features
4907 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4908 * descriptor queues supported by our device. Thus, we cap it off in
4909 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004910 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004911 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004912
4913 /* A failure in MSI-X entry allocation isn't fatal, but it does
4914 * mean we disable MSI-X capabilities of the adapter. */
4915 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004916 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004917 if (adapter->msix_entries) {
4918 for (vector = 0; vector < v_budget; vector++)
4919 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004920
Alexander Duyck7a921c92009-05-06 10:43:28 +00004921 ixgbe_acquire_msix_vectors(adapter, v_budget);
4922
4923 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4924 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004925 }
David S. Miller26d27842010-05-03 15:18:22 -07004926
Alexander Duyck7a921c92009-05-06 10:43:28 +00004927 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4928 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004929 if (adapter->flags & (IXGBE_FLAG_FDIR_HASH_CAPABLE |
4930 IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
4931 e_err(probe,
4932 "Flow Director is not supported while multiple "
4933 "queues are disabled. Disabling Flow Director\n");
4934 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004935 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4936 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4937 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004938 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4939 ixgbe_disable_sriov(adapter);
4940
Ben Hutchings847f53f2010-09-27 08:28:56 +00004941 err = ixgbe_set_num_queues(adapter);
4942 if (err)
4943 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004944
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004945 err = pci_enable_msi(adapter->pdev);
4946 if (!err) {
4947 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4948 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004949 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4950 "Unable to allocate MSI interrupt, "
4951 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004952 /* reset err */
4953 err = 0;
4954 }
4955
4956out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004957 return err;
4958}
4959
Alexander Duyck7a921c92009-05-06 10:43:28 +00004960/**
4961 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4962 * @adapter: board private structure to initialize
4963 *
4964 * We allocate one q_vector per queue interrupt. If allocation fails we
4965 * return -ENOMEM.
4966 **/
4967static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4968{
4969 int q_idx, num_q_vectors;
4970 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004971 int (*poll)(struct napi_struct *, int);
4972
4973 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4974 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004975 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004976 } else {
4977 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004978 poll = &ixgbe_poll;
4979 }
4980
4981 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004982 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004983 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004984 if (!q_vector)
4985 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004986 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004987 if (!q_vector)
4988 goto err_out;
4989 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004990 if (q_vector->txr_count && !q_vector->rxr_count)
4991 q_vector->eitr = adapter->tx_eitr_param;
4992 else
4993 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004994 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004995 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004996 adapter->q_vector[q_idx] = q_vector;
4997 }
4998
4999 return 0;
5000
5001err_out:
5002 while (q_idx) {
5003 q_idx--;
5004 q_vector = adapter->q_vector[q_idx];
5005 netif_napi_del(&q_vector->napi);
5006 kfree(q_vector);
5007 adapter->q_vector[q_idx] = NULL;
5008 }
5009 return -ENOMEM;
5010}
5011
5012/**
5013 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
5014 * @adapter: board private structure to initialize
5015 *
5016 * This function frees the memory allocated to the q_vectors. In addition if
5017 * NAPI is enabled it will delete any references to the NAPI struct prior
5018 * to freeing the q_vector.
5019 **/
5020static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
5021{
5022 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005023
Alexander Duyck91281fd2009-06-04 16:00:27 +00005024 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00005025 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005026 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00005027 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005028
5029 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
5030 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00005031 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005032 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005033 kfree(q_vector);
5034 }
5035}
5036
Don Skidmore7b25cdb2009-08-25 04:47:32 +00005037static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005038{
5039 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5040 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
5041 pci_disable_msix(adapter->pdev);
5042 kfree(adapter->msix_entries);
5043 adapter->msix_entries = NULL;
5044 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
5045 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
5046 pci_disable_msi(adapter->pdev);
5047 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005048}
5049
5050/**
5051 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
5052 * @adapter: board private structure to initialize
5053 *
5054 * We determine which interrupt scheme to use based on...
5055 * - Kernel support (MSI, MSI-X)
5056 * - which can be user-defined (via MODULE_PARAM)
5057 * - Hardware queue count (num_*_queues)
5058 * - defined by miscellaneous hardware support/features (RSS, etc.)
5059 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08005060int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005061{
5062 int err;
5063
5064 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00005065 err = ixgbe_set_num_queues(adapter);
5066 if (err)
5067 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005068
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005069 err = ixgbe_set_interrupt_capability(adapter);
5070 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005071 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005072 goto err_set_interrupt;
5073 }
5074
Alexander Duyck7a921c92009-05-06 10:43:28 +00005075 err = ixgbe_alloc_q_vectors(adapter);
5076 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005077 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005078 goto err_alloc_q_vectors;
5079 }
5080
5081 err = ixgbe_alloc_queues(adapter);
5082 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005083 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005084 goto err_alloc_queues;
5085 }
5086
Emil Tantilov849c4542010-06-03 16:53:41 +00005087 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00005088 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
5089 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005090
5091 set_bit(__IXGBE_DOWN, &adapter->state);
5092
5093 return 0;
5094
Alexander Duyck7a921c92009-05-06 10:43:28 +00005095err_alloc_queues:
5096 ixgbe_free_q_vectors(adapter);
5097err_alloc_q_vectors:
5098 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005099err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00005100 return err;
5101}
5102
Eric Dumazet1a515022010-11-16 19:26:42 -08005103static void ring_free_rcu(struct rcu_head *head)
5104{
5105 kfree(container_of(head, struct ixgbe_ring, rcu));
5106}
5107
Alexander Duyck7a921c92009-05-06 10:43:28 +00005108/**
5109 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
5110 * @adapter: board private structure to clear interrupt scheme on
5111 *
5112 * We go through and clear interrupt specific resources and reset the structure
5113 * to pre-load conditions
5114 **/
5115void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
5116{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005117 int i;
5118
5119 for (i = 0; i < adapter->num_tx_queues; i++) {
5120 kfree(adapter->tx_ring[i]);
5121 adapter->tx_ring[i] = NULL;
5122 }
5123 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08005124 struct ixgbe_ring *ring = adapter->rx_ring[i];
5125
5126 /* ixgbe_get_stats64() might access this ring, we must wait
5127 * a grace period before freeing it.
5128 */
5129 call_rcu(&ring->rcu, ring_free_rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005130 adapter->rx_ring[i] = NULL;
5131 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00005132
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00005133 adapter->num_tx_queues = 0;
5134 adapter->num_rx_queues = 0;
5135
Alexander Duyck7a921c92009-05-06 10:43:28 +00005136 ixgbe_free_q_vectors(adapter);
5137 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005138}
5139
5140/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08005141 * ixgbe_sfp_timer - worker thread to find a missing module
5142 * @data: pointer to our adapter struct
5143 **/
5144static void ixgbe_sfp_timer(unsigned long data)
5145{
5146 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5147
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005148 /*
5149 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08005150 * delays that sfp+ detection requires
5151 */
5152 schedule_work(&adapter->sfp_task);
5153}
5154
5155/**
5156 * ixgbe_sfp_task - worker thread to find a missing module
5157 * @work: pointer to work_struct containing our data
5158 **/
5159static void ixgbe_sfp_task(struct work_struct *work)
5160{
5161 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005162 struct ixgbe_adapter,
5163 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08005164 struct ixgbe_hw *hw = &adapter->hw;
5165
5166 if ((hw->phy.type == ixgbe_phy_nl) &&
5167 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
5168 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005169 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08005170 goto reschedule;
5171 ret = hw->phy.ops.reset(hw);
5172 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005173 e_dev_err("failed to initialize because an unsupported "
5174 "SFP+ module type was detected.\n");
5175 e_dev_err("Reload the driver after installing a "
5176 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08005177 unregister_netdev(adapter->netdev);
5178 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005179 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08005180 }
5181 /* don't need this routine any more */
5182 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
5183 }
5184 return;
5185reschedule:
5186 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
5187 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00005188 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08005189}
5190
5191/**
Auke Kok9a799d72007-09-15 14:07:45 -07005192 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5193 * @adapter: board private structure to initialize
5194 *
5195 * ixgbe_sw_init initializes the Adapter private data structure.
5196 * Fields are initialized based on PCI device information and
5197 * OS network device settings (MTU size).
5198 **/
5199static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5200{
5201 struct ixgbe_hw *hw = &adapter->hw;
5202 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00005203 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005204 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005205#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005206 int j;
5207 struct tc_configuration *tc;
5208#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005209 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005210
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005211 /* PCI config space info */
5212
5213 hw->vendor_id = pdev->vendor;
5214 hw->device_id = pdev->device;
5215 hw->revision_id = pdev->revision;
5216 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5217 hw->subsystem_device_id = pdev->subsystem_device;
5218
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005219 /* Set capability flags */
5220 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
5221 adapter->ring_feature[RING_F_RSS].indices = rss;
5222 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005223 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Alexander Duyckbd508172010-11-16 19:27:03 -08005224 switch (hw->mac.type) {
5225 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005226 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5227 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005228 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005229 break;
5230 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005231 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005232 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005233 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5234 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005235 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5236 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00005237 /* n-tuple support exists, always init our spinlock */
5238 spin_lock_init(&adapter->fdir_perfect_lock);
5239 /* Flow Director hash filters enabled */
5240 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5241 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005242 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005243 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005244 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00005245#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005246 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5247 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5248 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005249#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005250 /* Default traffic class to use for FCoE */
5251 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00005252 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005253#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005254#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005255 break;
5256 default:
5257 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005258 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005259
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005260#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005261 /* Configure DCB traffic classes */
5262 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5263 tc = &adapter->dcb_cfg.tc_config[j];
5264 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5265 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5266 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5267 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5268 tc->dcb_pfc = pfc_disabled;
5269 }
5270 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5271 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5272 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005273 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005274 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005275 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005276 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00005277 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005278
5279#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005280
5281 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005282 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005283 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005284#ifdef CONFIG_DCB
5285 adapter->last_lfc_mode = hw->fc.current_mode;
5286#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005287 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5288 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005289 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5290 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005291 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005292
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005293 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005294 adapter->rx_itr_setting = 1;
5295 adapter->rx_eitr_param = 20000;
5296 adapter->tx_itr_setting = 1;
5297 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005298
5299 /* set defaults for eitr in MegaBytes */
5300 adapter->eitr_low = 10;
5301 adapter->eitr_high = 20;
5302
5303 /* set default ring sizes */
5304 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5305 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5306
Auke Kok9a799d72007-09-15 14:07:45 -07005307 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005308 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005309 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005310 return -EIO;
5311 }
5312
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005313 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07005314 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
5315
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005316 /* get assigned NUMA node */
5317 adapter->node = dev_to_node(&pdev->dev);
5318
Auke Kok9a799d72007-09-15 14:07:45 -07005319 set_bit(__IXGBE_DOWN, &adapter->state);
5320
5321 return 0;
5322}
5323
5324/**
5325 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005326 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005327 *
5328 * Return 0 on success, negative on failure
5329 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005330int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005331{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005332 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005333 int size;
5334
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005335 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005336 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005337 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005338 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005339 if (!tx_ring->tx_buffer_info)
5340 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005341
5342 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005343 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005344 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005345
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005346 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005347 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005348 if (!tx_ring->desc)
5349 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005350
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005351 tx_ring->next_to_use = 0;
5352 tx_ring->next_to_clean = 0;
5353 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07005354 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005355
5356err:
5357 vfree(tx_ring->tx_buffer_info);
5358 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005359 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005360 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005361}
5362
5363/**
Alexander Duyck69888672008-09-11 20:05:39 -07005364 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5365 * @adapter: board private structure
5366 *
5367 * If this function returns with an error, then it's possible one or
5368 * more of the rings is populated (while the rest are not). It is the
5369 * callers duty to clean those orphaned rings.
5370 *
5371 * Return 0 on success, negative on failure
5372 **/
5373static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5374{
5375 int i, err = 0;
5376
5377 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005378 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005379 if (!err)
5380 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005381 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005382 break;
5383 }
5384
5385 return err;
5386}
5387
5388/**
Auke Kok9a799d72007-09-15 14:07:45 -07005389 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005390 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005391 *
5392 * Returns 0 on success, negative on failure
5393 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005394int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005395{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005396 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005397 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005398
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005399 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005400 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005401 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005402 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005403 if (!rx_ring->rx_buffer_info)
5404 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005405
Auke Kok9a799d72007-09-15 14:07:45 -07005406 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005407 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5408 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005409
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005410 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005411 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005412
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005413 if (!rx_ring->desc)
5414 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005415
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005416 rx_ring->next_to_clean = 0;
5417 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005418
5419 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005420err:
5421 vfree(rx_ring->rx_buffer_info);
5422 rx_ring->rx_buffer_info = NULL;
5423 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005424 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005425}
5426
5427/**
Alexander Duyck69888672008-09-11 20:05:39 -07005428 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5429 * @adapter: board private structure
5430 *
5431 * If this function returns with an error, then it's possible one or
5432 * more of the rings is populated (while the rest are not). It is the
5433 * callers duty to clean those orphaned rings.
5434 *
5435 * Return 0 on success, negative on failure
5436 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005437static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5438{
5439 int i, err = 0;
5440
5441 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005442 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005443 if (!err)
5444 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005445 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005446 break;
5447 }
5448
5449 return err;
5450}
5451
5452/**
Auke Kok9a799d72007-09-15 14:07:45 -07005453 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005454 * @tx_ring: Tx descriptor ring for a specific queue
5455 *
5456 * Free all transmit software resources
5457 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005458void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005459{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005460 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005461
5462 vfree(tx_ring->tx_buffer_info);
5463 tx_ring->tx_buffer_info = NULL;
5464
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005465 /* if not set, then don't free */
5466 if (!tx_ring->desc)
5467 return;
5468
5469 dma_free_coherent(tx_ring->dev, tx_ring->size,
5470 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005471
5472 tx_ring->desc = NULL;
5473}
5474
5475/**
5476 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5477 * @adapter: board private structure
5478 *
5479 * Free all transmit software resources
5480 **/
5481static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5482{
5483 int i;
5484
5485 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005486 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005487 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005488}
5489
5490/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005491 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005492 * @rx_ring: ring to clean the resources from
5493 *
5494 * Free all receive software resources
5495 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005496void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005497{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005498 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005499
5500 vfree(rx_ring->rx_buffer_info);
5501 rx_ring->rx_buffer_info = NULL;
5502
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005503 /* if not set, then don't free */
5504 if (!rx_ring->desc)
5505 return;
5506
5507 dma_free_coherent(rx_ring->dev, rx_ring->size,
5508 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005509
5510 rx_ring->desc = NULL;
5511}
5512
5513/**
5514 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5515 * @adapter: board private structure
5516 *
5517 * Free all receive software resources
5518 **/
5519static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5520{
5521 int i;
5522
5523 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005524 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005525 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005526}
5527
5528/**
Auke Kok9a799d72007-09-15 14:07:45 -07005529 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5530 * @netdev: network interface device structure
5531 * @new_mtu: new value for maximum frame size
5532 *
5533 * Returns 0 on success, negative on failure
5534 **/
5535static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5536{
5537 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005538 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005539 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5540
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005541 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005542 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5543 hw->mac.type != ixgbe_mac_X540) {
5544 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5545 return -EINVAL;
5546 } else {
5547 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5548 return -EINVAL;
5549 }
Auke Kok9a799d72007-09-15 14:07:45 -07005550
Emil Tantilov396e7992010-07-01 20:05:12 +00005551 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005552 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005553 netdev->mtu = new_mtu;
5554
John Fastabend16b61be2010-11-16 19:26:44 -08005555 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5556 hw->fc.low_water = FC_LOW_WATER(max_frame);
5557
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005558 if (netif_running(netdev))
5559 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005560
5561 return 0;
5562}
5563
5564/**
5565 * ixgbe_open - Called when a network interface is made active
5566 * @netdev: network interface device structure
5567 *
5568 * Returns 0 on success, negative value on failure
5569 *
5570 * The open entry point is called when a network interface is made
5571 * active by the system (IFF_UP). At this point all resources needed
5572 * for transmit and receive operations are allocated, the interrupt
5573 * handler is registered with the OS, the watchdog timer is started,
5574 * and the stack is notified that the interface is ready.
5575 **/
5576static int ixgbe_open(struct net_device *netdev)
5577{
5578 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5579 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005580
Auke Kok4bebfaa2008-02-11 09:26:01 -08005581 /* disallow open during test */
5582 if (test_bit(__IXGBE_TESTING, &adapter->state))
5583 return -EBUSY;
5584
Jesse Brandeburg54386462009-04-17 20:44:27 +00005585 netif_carrier_off(netdev);
5586
Auke Kok9a799d72007-09-15 14:07:45 -07005587 /* allocate transmit descriptors */
5588 err = ixgbe_setup_all_tx_resources(adapter);
5589 if (err)
5590 goto err_setup_tx;
5591
Auke Kok9a799d72007-09-15 14:07:45 -07005592 /* allocate receive descriptors */
5593 err = ixgbe_setup_all_rx_resources(adapter);
5594 if (err)
5595 goto err_setup_rx;
5596
5597 ixgbe_configure(adapter);
5598
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005599 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005600 if (err)
5601 goto err_req_irq;
5602
Auke Kok9a799d72007-09-15 14:07:45 -07005603 err = ixgbe_up_complete(adapter);
5604 if (err)
5605 goto err_up;
5606
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005607 netif_tx_start_all_queues(netdev);
5608
Auke Kok9a799d72007-09-15 14:07:45 -07005609 return 0;
5610
5611err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005612 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005613 ixgbe_free_irq(adapter);
5614err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005615err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005616 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005617err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005618 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005619 ixgbe_reset(adapter);
5620
5621 return err;
5622}
5623
5624/**
5625 * ixgbe_close - Disables a network interface
5626 * @netdev: network interface device structure
5627 *
5628 * Returns 0, this is not allowed to fail
5629 *
5630 * The close entry point is called when an interface is de-activated
5631 * by the OS. The hardware is still under the drivers control, but
5632 * needs to be disabled. A global MAC reset is issued to stop the
5633 * hardware, and all transmit and receive resources are freed.
5634 **/
5635static int ixgbe_close(struct net_device *netdev)
5636{
5637 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005638
5639 ixgbe_down(adapter);
5640 ixgbe_free_irq(adapter);
5641
5642 ixgbe_free_all_tx_resources(adapter);
5643 ixgbe_free_all_rx_resources(adapter);
5644
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005645 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005646
5647 return 0;
5648}
5649
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005650#ifdef CONFIG_PM
5651static int ixgbe_resume(struct pci_dev *pdev)
5652{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005653 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5654 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005655 u32 err;
5656
5657 pci_set_power_state(pdev, PCI_D0);
5658 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005659 /*
5660 * pci_restore_state clears dev->state_saved so call
5661 * pci_save_state to restore it.
5662 */
5663 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005664
5665 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005666 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005667 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005668 return err;
5669 }
5670 pci_set_master(pdev);
5671
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005672 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005673
5674 err = ixgbe_init_interrupt_scheme(adapter);
5675 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005676 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005677 return err;
5678 }
5679
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005680 ixgbe_reset(adapter);
5681
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005682 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5683
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005684 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005685 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005686 if (err)
5687 return err;
5688 }
5689
5690 netif_device_attach(netdev);
5691
5692 return 0;
5693}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005694#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005695
5696static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005697{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005698 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5699 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005700 struct ixgbe_hw *hw = &adapter->hw;
5701 u32 ctrl, fctrl;
5702 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005703#ifdef CONFIG_PM
5704 int retval = 0;
5705#endif
5706
5707 netif_device_detach(netdev);
5708
5709 if (netif_running(netdev)) {
5710 ixgbe_down(adapter);
5711 ixgbe_free_irq(adapter);
5712 ixgbe_free_all_tx_resources(adapter);
5713 ixgbe_free_all_rx_resources(adapter);
5714 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005715
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005716 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005717#ifdef CONFIG_DCB
5718 kfree(adapter->ixgbe_ieee_pfc);
5719 kfree(adapter->ixgbe_ieee_ets);
5720#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005721
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005722#ifdef CONFIG_PM
5723 retval = pci_save_state(pdev);
5724 if (retval)
5725 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005726
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005727#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005728 if (wufc) {
5729 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005730
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005731 /* turn on all-multi mode if wake on multicast is enabled */
5732 if (wufc & IXGBE_WUFC_MC) {
5733 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5734 fctrl |= IXGBE_FCTRL_MPE;
5735 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5736 }
5737
5738 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5739 ctrl |= IXGBE_CTRL_GIO_DIS;
5740 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5741
5742 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5743 } else {
5744 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5745 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5746 }
5747
Alexander Duyckbd508172010-11-16 19:27:03 -08005748 switch (hw->mac.type) {
5749 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005750 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005751 break;
5752 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005753 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005754 pci_wake_from_d3(pdev, !!wufc);
5755 break;
5756 default:
5757 break;
5758 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005759
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005760 *enable_wake = !!wufc;
5761
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005762 ixgbe_release_hw_control(adapter);
5763
5764 pci_disable_device(pdev);
5765
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005766 return 0;
5767}
5768
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005769#ifdef CONFIG_PM
5770static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5771{
5772 int retval;
5773 bool wake;
5774
5775 retval = __ixgbe_shutdown(pdev, &wake);
5776 if (retval)
5777 return retval;
5778
5779 if (wake) {
5780 pci_prepare_to_sleep(pdev);
5781 } else {
5782 pci_wake_from_d3(pdev, false);
5783 pci_set_power_state(pdev, PCI_D3hot);
5784 }
5785
5786 return 0;
5787}
5788#endif /* CONFIG_PM */
5789
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005790static void ixgbe_shutdown(struct pci_dev *pdev)
5791{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005792 bool wake;
5793
5794 __ixgbe_shutdown(pdev, &wake);
5795
5796 if (system_state == SYSTEM_POWER_OFF) {
5797 pci_wake_from_d3(pdev, wake);
5798 pci_set_power_state(pdev, PCI_D3hot);
5799 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005800}
5801
5802/**
Auke Kok9a799d72007-09-15 14:07:45 -07005803 * ixgbe_update_stats - Update the board statistics counters.
5804 * @adapter: board private structure
5805 **/
5806void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5807{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005808 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005809 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005810 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005811 u64 total_mpc = 0;
5812 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005813 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5814 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5815 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005816
Don Skidmored08935c2010-06-11 13:20:29 +00005817 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5818 test_bit(__IXGBE_RESETTING, &adapter->state))
5819 return;
5820
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005821 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005822 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005823 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005824 for (i = 0; i < 16; i++)
5825 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005826 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005827 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005828 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5829 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005830 }
5831 adapter->rsc_total_count = rsc_count;
5832 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005833 }
5834
Alexander Duyck5b7da512010-11-16 19:26:50 -08005835 for (i = 0; i < adapter->num_rx_queues; i++) {
5836 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5837 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5838 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5839 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5840 bytes += rx_ring->stats.bytes;
5841 packets += rx_ring->stats.packets;
5842 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005843 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005844 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5845 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5846 netdev->stats.rx_bytes = bytes;
5847 netdev->stats.rx_packets = packets;
5848
5849 bytes = 0;
5850 packets = 0;
5851 /* gather some stats to the adapter struct that are per queue */
5852 for (i = 0; i < adapter->num_tx_queues; i++) {
5853 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5854 restart_queue += tx_ring->tx_stats.restart_queue;
5855 tx_busy += tx_ring->tx_stats.tx_busy;
5856 bytes += tx_ring->stats.bytes;
5857 packets += tx_ring->stats.packets;
5858 }
5859 adapter->restart_queue = restart_queue;
5860 adapter->tx_busy = tx_busy;
5861 netdev->stats.tx_bytes = bytes;
5862 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005863
Joe Perches7ca647b2010-09-07 21:35:40 +00005864 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005865 for (i = 0; i < 8; i++) {
5866 /* for packet buffers not used, the register should read 0 */
5867 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5868 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005869 hwstats->mpc[i] += mpc;
5870 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005871 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005872 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5873 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5874 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5875 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5876 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005877 switch (hw->mac.type) {
5878 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005879 hwstats->pxonrxc[i] +=
5880 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005881 break;
5882 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005883 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005884 hwstats->pxonrxc[i] +=
5885 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005886 break;
5887 default:
5888 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005889 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005890 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5891 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005892 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005893 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005894 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005895 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005896
John Fastabendc84d3242010-11-16 19:27:12 -08005897 ixgbe_update_xoff_received(adapter);
5898
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005899 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005900 switch (hw->mac.type) {
5901 case ixgbe_mac_82598EB:
5902 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005903 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5904 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5905 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5906 break;
5907 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005908 case ixgbe_mac_X540:
Joe Perches7ca647b2010-09-07 21:35:40 +00005909 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005910 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005911 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005912 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005913 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005914 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005915 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005916 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5917 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005918#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005919 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5920 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5921 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5922 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5923 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5924 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005925#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005926 break;
5927 default:
5928 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005929 }
Auke Kok9a799d72007-09-15 14:07:45 -07005930 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005931 hwstats->bprc += bprc;
5932 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005933 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005934 hwstats->mprc -= bprc;
5935 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5936 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5937 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5938 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5939 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5940 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5941 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5942 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005943 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005944 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005945 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005946 hwstats->lxofftxc += lxoff;
5947 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5948 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5949 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005950 /*
5951 * 82598 errata - tx of flow control packets is included in tx counters
5952 */
5953 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005954 hwstats->gptc -= xon_off_tot;
5955 hwstats->mptc -= xon_off_tot;
5956 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5957 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5958 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5959 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5960 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5961 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5962 hwstats->ptc64 -= xon_off_tot;
5963 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5964 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5965 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5966 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5967 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5968 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005969
5970 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005971 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005972
5973 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005974 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005975 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005976 netdev->stats.rx_length_errors = hwstats->rlec;
5977 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005978 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005979}
5980
5981/**
5982 * ixgbe_watchdog - Timer Call-back
5983 * @data: pointer to adapter cast into an unsigned long
5984 **/
5985static void ixgbe_watchdog(unsigned long data)
5986{
5987 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005988 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005989 u64 eics = 0;
5990 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005991
Alexander Duyckfe49f042009-06-04 16:00:09 +00005992 /*
5993 * Do the watchdog outside of interrupt context due to the lovely
5994 * delays that some of the newer hardware requires
5995 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005996
Alexander Duyckfe49f042009-06-04 16:00:09 +00005997 if (test_bit(__IXGBE_DOWN, &adapter->state))
5998 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005999
Alexander Duyckfe49f042009-06-04 16:00:09 +00006000 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
6001 /*
6002 * for legacy and MSI interrupts don't set any bits
6003 * that are enabled for EIAM, because this operation
6004 * would set *both* EIMS and EICS for any bit in EIAM
6005 */
6006 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6007 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6008 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006009 }
6010
Alexander Duyckfe49f042009-06-04 16:00:09 +00006011 /* get one bit for every active tx/rx interrupt vector */
6012 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
6013 struct ixgbe_q_vector *qv = adapter->q_vector[i];
6014 if (qv->rxr_count || qv->txr_count)
6015 eics |= ((u64)1 << i);
6016 }
6017
6018 /* Cause software interrupt to ensure rx rings are cleaned */
6019 ixgbe_irq_rearm_queues(adapter, eics);
6020
6021watchdog_reschedule:
6022 /* Reset the timer */
6023 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
6024
6025watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006026 schedule_work(&adapter->watchdog_task);
6027}
6028
6029/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006030 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
6031 * @work: pointer to work_struct containing our data
6032 **/
6033static void ixgbe_multispeed_fiber_task(struct work_struct *work)
6034{
6035 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006036 struct ixgbe_adapter,
6037 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006038 struct ixgbe_hw *hw = &adapter->hw;
6039 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00006040 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006041
6042 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00006043 autoneg = hw->phy.autoneg_advertised;
6044 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00006045 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00006046 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00006047 if (hw->mac.ops.setup_link)
6048 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006049 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6050 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
6051}
6052
6053/**
6054 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
6055 * @work: pointer to work_struct containing our data
6056 **/
6057static void ixgbe_sfp_config_module_task(struct work_struct *work)
6058{
6059 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006060 struct ixgbe_adapter,
6061 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006062 struct ixgbe_hw *hw = &adapter->hw;
6063 u32 err;
6064
6065 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00006066
6067 /* Time for electrical oscillations to settle down */
6068 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006069 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00006070
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006071 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006072 e_dev_err("failed to initialize because an unsupported SFP+ "
6073 "module type was detected.\n");
6074 e_dev_err("Reload the driver after installing a supported "
6075 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00006076 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006077 return;
6078 }
Andy Gospodarek4c7e6042011-02-17 01:13:13 -08006079 if (hw->mac.ops.setup_sfp)
6080 hw->mac.ops.setup_sfp(hw);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006081
Tony Breeds8d1c3c02009-04-09 22:29:10 +00006082 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006083 /* This will also work for DA Twinax connections */
6084 schedule_work(&adapter->multispeed_fiber_task);
6085 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
6086}
6087
6088/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006089 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
6090 * @work: pointer to work_struct containing our data
6091 **/
6092static void ixgbe_fdir_reinit_task(struct work_struct *work)
6093{
6094 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006095 struct ixgbe_adapter,
6096 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006097 struct ixgbe_hw *hw = &adapter->hw;
6098 int i;
6099
6100 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
6101 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006102 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6103 &(adapter->tx_ring[i]->state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006104 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00006105 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00006106 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006107 }
6108 /* Done FDIR Re-initialization, enable transmits */
6109 netif_tx_start_all_queues(adapter->netdev);
6110}
6111
Greg Rosea985b6c32010-11-18 03:02:52 +00006112static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6113{
6114 u32 ssvpc;
6115
6116 /* Do not perform spoof check for 82598 */
6117 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6118 return;
6119
6120 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6121
6122 /*
6123 * ssvpc register is cleared on read, if zero then no
6124 * spoofed packets in the last interval.
6125 */
6126 if (!ssvpc)
6127 return;
6128
6129 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
6130}
6131
John Fastabend10eec952010-02-03 14:23:32 +00006132static DEFINE_MUTEX(ixgbe_watchdog_lock);
6133
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006134/**
Alexander Duyck69888672008-09-11 20:05:39 -07006135 * ixgbe_watchdog_task - worker thread to bring link up
6136 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006137 **/
6138static void ixgbe_watchdog_task(struct work_struct *work)
6139{
6140 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006141 struct ixgbe_adapter,
6142 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006143 struct net_device *netdev = adapter->netdev;
6144 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00006145 u32 link_speed;
6146 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006147 int i;
6148 struct ixgbe_ring *tx_ring;
6149 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006150
John Fastabend10eec952010-02-03 14:23:32 +00006151 mutex_lock(&ixgbe_watchdog_lock);
6152
6153 link_up = adapter->link_up;
6154 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006155
6156 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
6157 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006158 if (link_up) {
6159#ifdef CONFIG_DCB
6160 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6161 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006162 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006163 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006164 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006165 }
6166#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006167 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006168#endif
6169 }
6170
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006171 if (link_up ||
6172 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00006173 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006174 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006175 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006176 }
6177 adapter->link_up = link_up;
6178 adapter->link_speed = link_speed;
6179 }
Auke Kok9a799d72007-09-15 14:07:45 -07006180
6181 if (link_up) {
6182 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006183 bool flow_rx, flow_tx;
6184
Alexander Duyckbd508172010-11-16 19:27:03 -08006185 switch (hw->mac.type) {
6186 case ixgbe_mac_82598EB: {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006187 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6188 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00006189 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6190 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006191 }
Alexander Duyckbd508172010-11-16 19:27:03 -08006192 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08006193 case ixgbe_mac_82599EB:
6194 case ixgbe_mac_X540: {
Alexander Duyckbd508172010-11-16 19:27:03 -08006195 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6196 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6197 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6198 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6199 }
6200 break;
6201 default:
6202 flow_tx = false;
6203 flow_rx = false;
6204 break;
6205 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006206
Emil Tantilov396e7992010-07-01 20:05:12 +00006207 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08006208 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00006209 "10 Gbps" :
6210 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +00006211 "1 Gbps" :
6212 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6213 "100 Mbps" :
6214 "unknown speed"))),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006215 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00006216 (flow_rx ? "RX" :
6217 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07006218
6219 netif_carrier_on(netdev);
Lior Levyff4ab202011-03-11 02:03:07 +00006220 ixgbe_check_vf_rate_limit(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006221 } else {
6222 /* Force detection of hung controller */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006223 for (i = 0; i < adapter->num_tx_queues; i++) {
6224 tx_ring = adapter->tx_ring[i];
6225 set_check_for_tx_hang(tx_ring);
6226 }
Auke Kok9a799d72007-09-15 14:07:45 -07006227 }
6228 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006229 adapter->link_up = false;
6230 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006231 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006232 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006233 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006234 }
6235 }
6236
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006237 if (!netif_carrier_ok(netdev)) {
6238 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00006239 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006240 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6241 some_tx_pending = 1;
6242 break;
6243 }
6244 }
6245
6246 if (some_tx_pending) {
6247 /* We've lost link, so the controller stops DMA,
6248 * but we've got queued Tx work that's never going
6249 * to get done, so reset controller to flush Tx.
6250 * (Do the reset outside of interrupt context).
6251 */
6252 schedule_work(&adapter->reset_task);
6253 }
6254 }
6255
Greg Rosea985b6c32010-11-18 03:02:52 +00006256 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006257 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006258 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07006259}
6260
Auke Kok9a799d72007-09-15 14:07:45 -07006261static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006262 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00006263 u32 tx_flags, u8 *hdr_len, __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006264{
6265 struct ixgbe_adv_tx_context_desc *context_desc;
6266 unsigned int i;
6267 int err;
6268 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006269 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
6270 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006271
6272 if (skb_is_gso(skb)) {
6273 if (skb_header_cloned(skb)) {
6274 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6275 if (err)
6276 return err;
6277 }
6278 l4len = tcp_hdrlen(skb);
6279 *hdr_len += l4len;
6280
Hao Zheng5e09a102010-11-11 13:47:59 +00006281 if (protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006282 struct iphdr *iph = ip_hdr(skb);
6283 iph->tot_len = 0;
6284 iph->check = 0;
6285 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006286 iph->daddr, 0,
6287 IPPROTO_TCP,
6288 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08006289 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006290 ipv6_hdr(skb)->payload_len = 0;
6291 tcp_hdr(skb)->check =
6292 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006293 &ipv6_hdr(skb)->daddr,
6294 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07006295 }
6296
6297 i = tx_ring->next_to_use;
6298
6299 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006300 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006301
6302 /* VLAN MACLEN IPLEN */
6303 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6304 vlan_macip_lens |=
6305 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6306 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006307 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006308 *hdr_len += skb_network_offset(skb);
6309 vlan_macip_lens |=
6310 (skb_transport_header(skb) - skb_network_header(skb));
6311 *hdr_len +=
6312 (skb_transport_header(skb) - skb_network_header(skb));
6313 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6314 context_desc->seqnum_seed = 0;
6315
6316 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006317 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006318 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006319
Hao Zheng5e09a102010-11-11 13:47:59 +00006320 if (protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07006321 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
6322 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6323 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6324
6325 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006326 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07006327 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
6328 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006329 /* use index 1 for TSO */
6330 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006331 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6332
6333 tx_buffer_info->time_stamp = jiffies;
6334 tx_buffer_info->next_to_watch = i;
6335
6336 i++;
6337 if (i == tx_ring->count)
6338 i = 0;
6339 tx_ring->next_to_use = i;
6340
6341 return true;
6342 }
6343 return false;
6344}
6345
Hao Zheng5e09a102010-11-11 13:47:59 +00006346static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6347 __be16 protocol)
Joe Perches7ca647b2010-09-07 21:35:40 +00006348{
6349 u32 rtn = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00006350
6351 switch (protocol) {
6352 case cpu_to_be16(ETH_P_IP):
6353 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
6354 switch (ip_hdr(skb)->protocol) {
6355 case IPPROTO_TCP:
6356 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6357 break;
6358 case IPPROTO_SCTP:
6359 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6360 break;
6361 }
6362 break;
6363 case cpu_to_be16(ETH_P_IPV6):
6364 /* XXX what about other V6 headers?? */
6365 switch (ipv6_hdr(skb)->nexthdr) {
6366 case IPPROTO_TCP:
6367 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6368 break;
6369 case IPPROTO_SCTP:
6370 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6371 break;
6372 }
6373 break;
6374 default:
6375 if (unlikely(net_ratelimit()))
6376 e_warn(probe, "partial checksum but proto=%x!\n",
Hao Zheng5e09a102010-11-11 13:47:59 +00006377 protocol);
Joe Perches7ca647b2010-09-07 21:35:40 +00006378 break;
6379 }
6380
6381 return rtn;
6382}
6383
Auke Kok9a799d72007-09-15 14:07:45 -07006384static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006385 struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006386 struct sk_buff *skb, u32 tx_flags,
6387 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006388{
6389 struct ixgbe_adv_tx_context_desc *context_desc;
6390 unsigned int i;
6391 struct ixgbe_tx_buffer *tx_buffer_info;
6392 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
6393
6394 if (skb->ip_summed == CHECKSUM_PARTIAL ||
6395 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
6396 i = tx_ring->next_to_use;
6397 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006398 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006399
6400 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6401 vlan_macip_lens |=
6402 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6403 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006404 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006405 if (skb->ip_summed == CHECKSUM_PARTIAL)
6406 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00006407 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07006408
6409 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6410 context_desc->seqnum_seed = 0;
6411
6412 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006413 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006414
Joe Perches7ca647b2010-09-07 21:35:40 +00006415 if (skb->ip_summed == CHECKSUM_PARTIAL)
Hao Zheng5e09a102010-11-11 13:47:59 +00006416 type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
Auke Kok9a799d72007-09-15 14:07:45 -07006417
6418 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006419 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07006420 context_desc->mss_l4len_idx = 0;
6421
6422 tx_buffer_info->time_stamp = jiffies;
6423 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006424
Auke Kok9a799d72007-09-15 14:07:45 -07006425 i++;
6426 if (i == tx_ring->count)
6427 i = 0;
6428 tx_ring->next_to_use = i;
6429
6430 return true;
6431 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006432
Auke Kok9a799d72007-09-15 14:07:45 -07006433 return false;
6434}
6435
6436static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006437 struct ixgbe_ring *tx_ring,
6438 struct sk_buff *skb, u32 tx_flags,
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006439 unsigned int first, const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006440{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006441 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006442 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006443 unsigned int len;
6444 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006445 unsigned int offset = 0, size, count = 0, i;
6446 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6447 unsigned int f;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006448 unsigned int bytecount = skb->len;
6449 u16 gso_segs = 1;
Auke Kok9a799d72007-09-15 14:07:45 -07006450
6451 i = tx_ring->next_to_use;
6452
Yi Zoueacd73f2009-05-13 13:11:06 +00006453 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6454 /* excluding fcoe_crc_eof for FCoE */
6455 total -= sizeof(struct fcoe_crc_eof);
6456
6457 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006458 while (len) {
6459 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6460 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6461
6462 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006463 tx_buffer_info->mapped_as_page = false;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006464 tx_buffer_info->dma = dma_map_single(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006465 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006466 size, DMA_TO_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006467 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006468 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006469 tx_buffer_info->time_stamp = jiffies;
6470 tx_buffer_info->next_to_watch = i;
6471
6472 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006473 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006474 offset += size;
6475 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006476
6477 if (len) {
6478 i++;
6479 if (i == tx_ring->count)
6480 i = 0;
6481 }
Auke Kok9a799d72007-09-15 14:07:45 -07006482 }
6483
6484 for (f = 0; f < nr_frags; f++) {
6485 struct skb_frag_struct *frag;
6486
6487 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006488 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006489 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006490
6491 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006492 i++;
6493 if (i == tx_ring->count)
6494 i = 0;
6495
Auke Kok9a799d72007-09-15 14:07:45 -07006496 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6497 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6498
6499 tx_buffer_info->length = size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006500 tx_buffer_info->dma = dma_map_page(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006501 frag->page,
6502 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006503 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006504 tx_buffer_info->mapped_as_page = true;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006505 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006506 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006507 tx_buffer_info->time_stamp = jiffies;
6508 tx_buffer_info->next_to_watch = i;
6509
6510 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006511 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006512 offset += size;
6513 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006514 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006515 if (total == 0)
6516 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006517 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006518
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006519 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6520 gso_segs = skb_shinfo(skb)->gso_segs;
6521#ifdef IXGBE_FCOE
6522 /* adjust for FCoE Sequence Offload */
6523 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6524 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6525 skb_shinfo(skb)->gso_size);
6526#endif /* IXGBE_FCOE */
6527 bytecount += (gso_segs - 1) * hdr_len;
6528
6529 /* multiply data chunks by size of headers */
6530 tx_ring->tx_buffer_info[i].bytecount = bytecount;
6531 tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006532 tx_ring->tx_buffer_info[i].skb = skb;
6533 tx_ring->tx_buffer_info[first].next_to_watch = i;
6534
6535 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006536
6537dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006538 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006539
6540 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6541 tx_buffer_info->dma = 0;
6542 tx_buffer_info->time_stamp = 0;
6543 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006544 if (count)
6545 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006546
6547 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006548 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006549 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006550 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006551 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006552 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006553 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duycke5a43542009-12-02 16:46:56 +00006554 }
6555
Anton Blancharde44d38e2010-02-03 13:12:51 +00006556 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006557}
6558
Alexander Duyck84ea2592010-11-16 19:26:49 -08006559static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
Joe Perchese8e9f692010-09-07 21:34:53 +00006560 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006561{
6562 union ixgbe_adv_tx_desc *tx_desc = NULL;
6563 struct ixgbe_tx_buffer *tx_buffer_info;
6564 u32 olinfo_status = 0, cmd_type_len = 0;
6565 unsigned int i;
6566 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6567
6568 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6569
6570 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6571
6572 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6573 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6574
6575 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6576 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6577
6578 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006579 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006580
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006581 /* use index 1 context for tso */
6582 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006583 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6584 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006585 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006586
6587 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6588 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006589 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006590
Yi Zoueacd73f2009-05-13 13:11:06 +00006591 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6592 olinfo_status |= IXGBE_ADVTXD_CC;
6593 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6594 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6595 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6596 }
6597
Auke Kok9a799d72007-09-15 14:07:45 -07006598 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6599
6600 i = tx_ring->next_to_use;
6601 while (count--) {
6602 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006603 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006604 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6605 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006606 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006607 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006608 i++;
6609 if (i == tx_ring->count)
6610 i = 0;
6611 }
6612
6613 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6614
6615 /*
6616 * Force memory writes to complete before letting h/w
6617 * know there are new descriptors to fetch. (Only
6618 * applicable for weak-ordered memory model archs,
6619 * such as IA-64).
6620 */
6621 wmb();
6622
6623 tx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006624 writel(i, tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07006625}
6626
Alexander Duyck69830522011-01-06 14:29:58 +00006627static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6628 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006629{
Alexander Duyck69830522011-01-06 14:29:58 +00006630 struct ixgbe_q_vector *q_vector = ring->q_vector;
6631 union ixgbe_atr_hash_dword input = { .dword = 0 };
6632 union ixgbe_atr_hash_dword common = { .dword = 0 };
6633 union {
6634 unsigned char *network;
6635 struct iphdr *ipv4;
6636 struct ipv6hdr *ipv6;
6637 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006638 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006639 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006640
Alexander Duyck69830522011-01-06 14:29:58 +00006641 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6642 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006643 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006644
Alexander Duyck69830522011-01-06 14:29:58 +00006645 /* do nothing if sampling is disabled */
6646 if (!ring->atr_sample_rate)
6647 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006648
Alexander Duyck69830522011-01-06 14:29:58 +00006649 ring->atr_count++;
6650
6651 /* snag network header to get L4 type and address */
6652 hdr.network = skb_network_header(skb);
6653
6654 /* Currently only IPv4/IPv6 with TCP is supported */
6655 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6656 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6657 (protocol != __constant_htons(ETH_P_IP) ||
6658 hdr.ipv4->protocol != IPPROTO_TCP))
6659 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006660
6661 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006662
Alexander Duyck69830522011-01-06 14:29:58 +00006663 /* skip this packet since the socket is closing */
6664 if (th->fin)
6665 return;
6666
6667 /* sample on all syn packets or once every atr sample count */
6668 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6669 return;
6670
6671 /* reset sample count */
6672 ring->atr_count = 0;
6673
6674 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6675
6676 /*
6677 * src and dst are inverted, think how the receiver sees them
6678 *
6679 * The input is broken into two sections, a non-compressed section
6680 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6681 * is XORed together and stored in the compressed dword.
6682 */
6683 input.formatted.vlan_id = vlan_id;
6684
6685 /*
6686 * since src port and flex bytes occupy the same word XOR them together
6687 * and write the value to source port portion of compressed dword
6688 */
6689 if (vlan_id)
6690 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6691 else
6692 common.port.src ^= th->dest ^ protocol;
6693 common.port.dst ^= th->source;
6694
6695 if (protocol == __constant_htons(ETH_P_IP)) {
6696 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6697 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6698 } else {
6699 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6700 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6701 hdr.ipv6->saddr.s6_addr32[1] ^
6702 hdr.ipv6->saddr.s6_addr32[2] ^
6703 hdr.ipv6->saddr.s6_addr32[3] ^
6704 hdr.ipv6->daddr.s6_addr32[0] ^
6705 hdr.ipv6->daddr.s6_addr32[1] ^
6706 hdr.ipv6->daddr.s6_addr32[2] ^
6707 hdr.ipv6->daddr.s6_addr32[3];
6708 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006709
6710 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006711 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6712 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006713}
6714
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006715static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006716{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006717 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006718 /* Herbert's original patch had:
6719 * smp_mb__after_netif_stop_queue();
6720 * but since that doesn't exist yet, just open code it. */
6721 smp_mb();
6722
6723 /* We need to check again in a case another CPU has just
6724 * made room available. */
6725 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6726 return -EBUSY;
6727
6728 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006729 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006730 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006731 return 0;
6732}
6733
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006734static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006735{
6736 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6737 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006738 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006739}
6740
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006741static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6742{
6743 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006744 int txq = smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006745#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006746 __be16 protocol;
6747
6748 protocol = vlan_get_protocol(skb);
6749
John Fastabende5b64632011-03-08 03:44:52 +00006750 if (((protocol == htons(ETH_P_FCOE)) ||
6751 (protocol == htons(ETH_P_FIP))) &&
6752 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6753 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6754 txq += adapter->ring_feature[RING_F_FCOE].mask;
6755 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006756 }
6757#endif
6758
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006759 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6760 while (unlikely(txq >= dev->real_num_tx_queues))
6761 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006762 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006763 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006764
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006765 return skb_tx_hash(dev, skb);
6766}
6767
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006768netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006769 struct ixgbe_adapter *adapter,
6770 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006771{
Auke Kok9a799d72007-09-15 14:07:45 -07006772 unsigned int first;
6773 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006774 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006775 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006776 int count = 0;
6777 unsigned int f;
Hao Zheng5e09a102010-11-11 13:47:59 +00006778 __be16 protocol;
6779
6780 protocol = vlan_get_protocol(skb);
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006781
Jesse Grosseab6d182010-10-20 13:56:03 +00006782 if (vlan_tx_tag_present(skb)) {
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006783 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006784 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6785 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabende5b64632011-03-08 03:44:52 +00006786 tx_flags |= tx_ring->dcb_tc << 13;
Alexander Duyck2f90b862008-11-20 20:52:10 -08006787 }
6788 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6789 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006790 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6791 skb->priority != TC_PRIO_CONTROL) {
John Fastabende5b64632011-03-08 03:44:52 +00006792 tx_flags |= tx_ring->dcb_tc << 13;
John Fastabend2ea186a2010-02-27 03:28:24 -08006793 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6794 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006795 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006796
Yi Zou09ad1cc2009-09-03 14:56:10 +00006797#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006798 /* for FCoE with DCB, we force the priority to what
6799 * was specified by the switch */
6800 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
John Fastabende5b64632011-03-08 03:44:52 +00006801 (protocol == htons(ETH_P_FCOE)))
6802 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Robert Loveca77cd52010-03-24 12:45:00 +00006803#endif
6804
Yi Zoueacd73f2009-05-13 13:11:06 +00006805 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006806 if (skb_is_gso(skb) ||
6807 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006808 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6809 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006810 count++;
6811
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006812 count += TXD_USE_COUNT(skb_headlen(skb));
6813 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006814 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6815
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006816 if (ixgbe_maybe_stop_tx(tx_ring, count)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08006817 tx_ring->tx_stats.tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006818 return NETDEV_TX_BUSY;
6819 }
Auke Kok9a799d72007-09-15 14:07:45 -07006820
Auke Kok9a799d72007-09-15 14:07:45 -07006821 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006822 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6823#ifdef IXGBE_FCOE
6824 /* setup tx offload for FCoE */
6825 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6826 if (tso < 0) {
6827 dev_kfree_skb_any(skb);
6828 return NETDEV_TX_OK;
6829 }
6830 if (tso)
6831 tx_flags |= IXGBE_TX_FLAGS_FSO;
6832#endif /* IXGBE_FCOE */
6833 } else {
Hao Zheng5e09a102010-11-11 13:47:59 +00006834 if (protocol == htons(ETH_P_IP))
Yi Zoueacd73f2009-05-13 13:11:06 +00006835 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Hao Zheng5e09a102010-11-11 13:47:59 +00006836 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
6837 protocol);
Yi Zoueacd73f2009-05-13 13:11:06 +00006838 if (tso < 0) {
6839 dev_kfree_skb_any(skb);
6840 return NETDEV_TX_OK;
6841 }
6842
6843 if (tso)
6844 tx_flags |= IXGBE_TX_FLAGS_TSO;
Hao Zheng5e09a102010-11-11 13:47:59 +00006845 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
6846 protocol) &&
Yi Zoueacd73f2009-05-13 13:11:06 +00006847 (skb->ip_summed == CHECKSUM_PARTIAL))
6848 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006849 }
6850
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006851 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006852 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006853 /* add the ATR filter if ATR is on */
Alexander Duyck69830522011-01-06 14:29:58 +00006854 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6855 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
Alexander Duyck84ea2592010-11-16 19:26:49 -08006856 ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006857 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006858
Alexander Duyck44df32c2009-03-31 21:34:23 +00006859 } else {
6860 dev_kfree_skb_any(skb);
6861 tx_ring->tx_buffer_info[first].time_stamp = 0;
6862 tx_ring->next_to_use = first;
6863 }
Auke Kok9a799d72007-09-15 14:07:45 -07006864
6865 return NETDEV_TX_OK;
6866}
6867
Alexander Duyck84418e32010-08-19 13:40:54 +00006868static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6869{
6870 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6871 struct ixgbe_ring *tx_ring;
6872
6873 tx_ring = adapter->tx_ring[skb->queue_mapping];
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006874 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00006875}
6876
Auke Kok9a799d72007-09-15 14:07:45 -07006877/**
Auke Kok9a799d72007-09-15 14:07:45 -07006878 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6879 * @netdev: network interface device structure
6880 * @p: pointer to an address structure
6881 *
6882 * Returns 0 on success, negative on failure
6883 **/
6884static int ixgbe_set_mac(struct net_device *netdev, void *p)
6885{
6886 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006887 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006888 struct sockaddr *addr = p;
6889
6890 if (!is_valid_ether_addr(addr->sa_data))
6891 return -EADDRNOTAVAIL;
6892
6893 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006894 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006895
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006896 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6897 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006898
6899 return 0;
6900}
6901
Ben Hutchings6b73e102009-04-29 08:08:58 +00006902static int
6903ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6904{
6905 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6906 struct ixgbe_hw *hw = &adapter->hw;
6907 u16 value;
6908 int rc;
6909
6910 if (prtad != hw->phy.mdio.prtad)
6911 return -EINVAL;
6912 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6913 if (!rc)
6914 rc = value;
6915 return rc;
6916}
6917
6918static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6919 u16 addr, u16 value)
6920{
6921 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6922 struct ixgbe_hw *hw = &adapter->hw;
6923
6924 if (prtad != hw->phy.mdio.prtad)
6925 return -EINVAL;
6926 return hw->phy.ops.write_reg(hw, addr, devad, value);
6927}
6928
6929static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6930{
6931 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6932
6933 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6934}
6935
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006936/**
6937 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006938 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006939 * @netdev: network interface device structure
6940 *
6941 * Returns non-zero on failure
6942 **/
6943static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6944{
6945 int err = 0;
6946 struct ixgbe_adapter *adapter = netdev_priv(dev);
6947 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6948
6949 if (is_valid_ether_addr(mac->san_addr)) {
6950 rtnl_lock();
6951 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6952 rtnl_unlock();
6953 }
6954 return err;
6955}
6956
6957/**
6958 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006959 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006960 * @netdev: network interface device structure
6961 *
6962 * Returns non-zero on failure
6963 **/
6964static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6965{
6966 int err = 0;
6967 struct ixgbe_adapter *adapter = netdev_priv(dev);
6968 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6969
6970 if (is_valid_ether_addr(mac->san_addr)) {
6971 rtnl_lock();
6972 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6973 rtnl_unlock();
6974 }
6975 return err;
6976}
6977
Auke Kok9a799d72007-09-15 14:07:45 -07006978#ifdef CONFIG_NET_POLL_CONTROLLER
6979/*
6980 * Polling 'interrupt' - used by things like netconsole to send skbs
6981 * without having to re-enable interrupts. It's not called while
6982 * the interrupt routine is executing.
6983 */
6984static void ixgbe_netpoll(struct net_device *netdev)
6985{
6986 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006987 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006988
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006989 /* if interface is down do nothing */
6990 if (test_bit(__IXGBE_DOWN, &adapter->state))
6991 return;
6992
Auke Kok9a799d72007-09-15 14:07:45 -07006993 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006994 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6995 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6996 for (i = 0; i < num_q_vectors; i++) {
6997 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6998 ixgbe_msix_clean_many(0, q_vector);
6999 }
7000 } else {
7001 ixgbe_intr(adapter->pdev->irq, netdev);
7002 }
Auke Kok9a799d72007-09-15 14:07:45 -07007003 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007004}
7005#endif
7006
Eric Dumazetde1036b2010-10-20 23:00:04 +00007007static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7008 struct rtnl_link_stats64 *stats)
7009{
7010 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7011 int i;
7012
Eric Dumazet1a515022010-11-16 19:26:42 -08007013 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007014 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007015 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007016 u64 bytes, packets;
7017 unsigned int start;
7018
Eric Dumazet1a515022010-11-16 19:26:42 -08007019 if (ring) {
7020 do {
7021 start = u64_stats_fetch_begin_bh(&ring->syncp);
7022 packets = ring->stats.packets;
7023 bytes = ring->stats.bytes;
7024 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7025 stats->rx_packets += packets;
7026 stats->rx_bytes += bytes;
7027 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007028 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007029
7030 for (i = 0; i < adapter->num_tx_queues; i++) {
7031 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7032 u64 bytes, packets;
7033 unsigned int start;
7034
7035 if (ring) {
7036 do {
7037 start = u64_stats_fetch_begin_bh(&ring->syncp);
7038 packets = ring->stats.packets;
7039 bytes = ring->stats.bytes;
7040 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7041 stats->tx_packets += packets;
7042 stats->tx_bytes += bytes;
7043 }
7044 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007045 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007046 /* following stats updated by ixgbe_watchdog_task() */
7047 stats->multicast = netdev->stats.multicast;
7048 stats->rx_errors = netdev->stats.rx_errors;
7049 stats->rx_length_errors = netdev->stats.rx_length_errors;
7050 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7051 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7052 return stats;
7053}
7054
7055
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007056static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007057 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007058 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007059 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007060 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00007061 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007062 .ndo_set_multicast_list = ixgbe_set_rx_mode,
7063 .ndo_validate_addr = eth_validate_addr,
7064 .ndo_set_mac_address = ixgbe_set_mac,
7065 .ndo_change_mtu = ixgbe_change_mtu,
7066 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007067 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7068 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007069 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007070 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7071 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7072 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7073 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007074 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007075#ifdef CONFIG_IXGBE_DCB
7076 .ndo_setup_tc = ixgbe_setup_tc,
7077#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007078#ifdef CONFIG_NET_POLL_CONTROLLER
7079 .ndo_poll_controller = ixgbe_netpoll,
7080#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007081#ifdef IXGBE_FCOE
7082 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007083 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007084 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007085 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7086 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007087 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007088#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007089};
7090
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007091static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7092 const struct ixgbe_info *ii)
7093{
7094#ifdef CONFIG_PCI_IOV
7095 struct ixgbe_hw *hw = &adapter->hw;
7096 int err;
7097
Greg Rose3377eba792010-12-07 08:16:45 +00007098 if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007099 return;
7100
7101 /* The 82599 supports up to 64 VFs per physical function
7102 * but this implementation limits allocation to 63 so that
7103 * basic networking resources are still available to the
7104 * physical function
7105 */
7106 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
7107 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
7108 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
7109 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007110 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007111 goto err_novfs;
7112 }
7113 /* If call to enable VFs succeeded then allocate memory
7114 * for per VF control structures.
7115 */
7116 adapter->vfinfo =
7117 kcalloc(adapter->num_vfs,
7118 sizeof(struct vf_data_storage), GFP_KERNEL);
7119 if (adapter->vfinfo) {
7120 /* Now that we're sure SR-IOV is enabled
7121 * and memory allocated set up the mailbox parameters
7122 */
7123 ixgbe_init_mbx_params_pf(hw);
7124 memcpy(&hw->mbx.ops, ii->mbx_ops,
7125 sizeof(hw->mbx.ops));
7126
7127 /* Disable RSC when in SR-IOV mode */
7128 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
7129 IXGBE_FLAG2_RSC_ENABLED);
7130 return;
7131 }
7132
7133 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00007134 e_err(probe, "Unable to allocate memory for VF Data Storage - "
7135 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007136 pci_disable_sriov(adapter->pdev);
7137
7138err_novfs:
7139 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
7140 adapter->num_vfs = 0;
7141#endif /* CONFIG_PCI_IOV */
7142}
7143
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007144/**
Auke Kok9a799d72007-09-15 14:07:45 -07007145 * ixgbe_probe - Device Initialization Routine
7146 * @pdev: PCI device information struct
7147 * @ent: entry in ixgbe_pci_tbl
7148 *
7149 * Returns 0 on success, negative on failure
7150 *
7151 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7152 * The OS initialization, configuring of the adapter private structure,
7153 * and a hardware reset occur.
7154 **/
7155static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007156 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007157{
7158 struct net_device *netdev;
7159 struct ixgbe_adapter *adapter = NULL;
7160 struct ixgbe_hw *hw;
7161 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007162 static int cards_found;
7163 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007164 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007165 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007166#ifdef IXGBE_FCOE
7167 u16 device_caps;
7168#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007169 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007170
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007171 /* Catch broken hardware that put the wrong VF device ID in
7172 * the PCIe SR-IOV capability.
7173 */
7174 if (pdev->is_virtfn) {
7175 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7176 pci_name(pdev), pdev->vendor, pdev->device);
7177 return -EINVAL;
7178 }
7179
gouji-new9ce77662009-05-06 10:44:45 +00007180 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007181 if (err)
7182 return err;
7183
Nick Nunley1b507732010-04-27 13:10:27 +00007184 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7185 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007186 pci_using_dac = 1;
7187 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007188 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007189 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007190 err = dma_set_coherent_mask(&pdev->dev,
7191 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007192 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007193 dev_err(&pdev->dev,
7194 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007195 goto err_dma;
7196 }
7197 }
7198 pci_using_dac = 0;
7199 }
7200
gouji-new9ce77662009-05-06 10:44:45 +00007201 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007202 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007203 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007204 dev_err(&pdev->dev,
7205 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007206 goto err_pci_reg;
7207 }
7208
Frans Pop19d5afd2009-10-02 10:04:12 -07007209 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007210
Auke Kok9a799d72007-09-15 14:07:45 -07007211 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007212 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007213
John Fastabendc85a2612010-02-25 23:15:21 +00007214 if (ii->mac == ixgbe_mac_82598EB)
7215 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7216 else
7217 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7218
John Fastabende5b64632011-03-08 03:44:52 +00007219#if defined(CONFIG_DCB)
John Fastabendc85a2612010-02-25 23:15:21 +00007220 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
John Fastabende5b64632011-03-08 03:44:52 +00007221#elif defined(IXGBE_FCOE)
John Fastabendc85a2612010-02-25 23:15:21 +00007222 indices += min_t(unsigned int, num_possible_cpus(),
7223 IXGBE_MAX_FCOE_INDICES);
7224#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007225 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007226 if (!netdev) {
7227 err = -ENOMEM;
7228 goto err_alloc_etherdev;
7229 }
7230
Auke Kok9a799d72007-09-15 14:07:45 -07007231 SET_NETDEV_DEV(netdev, &pdev->dev);
7232
Auke Kok9a799d72007-09-15 14:07:45 -07007233 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007234 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007235
7236 adapter->netdev = netdev;
7237 adapter->pdev = pdev;
7238 hw = &adapter->hw;
7239 hw->back = adapter;
7240 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7241
Jeff Kirsher05857982008-09-11 19:57:00 -07007242 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007243 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007244 if (!hw->hw_addr) {
7245 err = -EIO;
7246 goto err_ioremap;
7247 }
7248
7249 for (i = 1; i <= 5; i++) {
7250 if (pci_resource_len(pdev, i) == 0)
7251 continue;
7252 }
7253
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007254 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007255 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007256 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007257 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007258
Auke Kok9a799d72007-09-15 14:07:45 -07007259 adapter->bd_number = cards_found;
7260
Auke Kok9a799d72007-09-15 14:07:45 -07007261 /* Setup hw api */
7262 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007263 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007264
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007265 /* EEPROM */
7266 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7267 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7268 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7269 if (!(eec & (1 << 8)))
7270 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7271
7272 /* PHY */
7273 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007274 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007275 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7276 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7277 hw->phy.mdio.mmds = 0;
7278 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7279 hw->phy.mdio.dev = netdev;
7280 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7281 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007282
7283 /* set up this timer and work struct before calling get_invariants
7284 * which might start the timer
7285 */
7286 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007287 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007288 adapter->sfp_timer.data = (unsigned long) adapter;
7289
7290 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007291
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007292 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
7293 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
7294
7295 /* a new SFP+ module arrival, called from GPI SDP2 context */
7296 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00007297 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007298
Don Skidmore8ca783a2009-05-26 20:40:47 -07007299 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007300
7301 /* setup the private structure */
7302 err = ixgbe_sw_init(adapter);
7303 if (err)
7304 goto err_sw_init;
7305
Don Skidmoree86bff02010-02-11 04:14:08 +00007306 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007307 switch (adapter->hw.mac.type) {
7308 case ixgbe_mac_82599EB:
7309 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007310 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007311 break;
7312 default:
7313 break;
7314 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007315
Don Skidmorebf069c92009-05-07 10:39:54 +00007316 /*
7317 * If there is a fan on this device and it has failed log the
7318 * failure.
7319 */
7320 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7321 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7322 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007323 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007324 }
7325
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007326 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007327 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007328 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007329 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007330 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7331 hw->mac.type == ixgbe_mac_82598EB) {
7332 /*
7333 * Start a kernel thread to watch for a module to arrive.
7334 * Only do this for 82598, since 82599 will generate
7335 * interrupts on module arrival.
7336 */
7337 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7338 mod_timer(&adapter->sfp_timer,
7339 round_jiffies(jiffies + (2 * HZ)));
7340 err = 0;
7341 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007342 e_dev_err("failed to initialize because an unsupported SFP+ "
7343 "module type was detected.\n");
7344 e_dev_err("Reload the driver after installing a supported "
7345 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007346 goto err_sw_init;
7347 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007348 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007349 goto err_sw_init;
7350 }
7351
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007352 ixgbe_probe_vf(adapter, ii);
7353
Emil Tantilov396e7992010-07-01 20:05:12 +00007354 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007355 NETIF_F_IP_CSUM |
7356 NETIF_F_HW_VLAN_TX |
7357 NETIF_F_HW_VLAN_RX |
7358 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07007359
Jesse Brandeburge9990a92008-08-26 04:27:24 -07007360 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007361 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07007362 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08007363 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007364
Don Skidmore58be7662011-04-12 09:42:11 +00007365 switch (adapter->hw.mac.type) {
7366 case ixgbe_mac_82599EB:
7367 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007368 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore58be7662011-04-12 09:42:11 +00007369 break;
7370 default:
7371 break;
7372 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007373
Jeff Kirsherad31c402008-06-05 04:05:30 -07007374 netdev->vlan_features |= NETIF_F_TSO;
7375 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007376 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007377 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007378 netdev->vlan_features |= NETIF_F_SG;
7379
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007380 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7381 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7382 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007383
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007384#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007385 netdev->dcbnl_ops = &dcbnl_ops;
7386#endif
7387
Yi Zoueacd73f2009-05-13 13:11:06 +00007388#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007389 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007390 if (hw->mac.ops.get_device_caps) {
7391 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007392 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7393 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007394 }
7395 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007396 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7397 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7398 netdev->vlan_features |= NETIF_F_FSO;
7399 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7400 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007401#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007402 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007403 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007404 netdev->vlan_features |= NETIF_F_HIGHDMA;
7405 }
Auke Kok9a799d72007-09-15 14:07:45 -07007406
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007407 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007408 netdev->features |= NETIF_F_LRO;
7409
Auke Kok9a799d72007-09-15 14:07:45 -07007410 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007411 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007412 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007413 err = -EIO;
7414 goto err_eeprom;
7415 }
7416
7417 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7418 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7419
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007420 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007421 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007422 err = -EIO;
7423 goto err_eeprom;
7424 }
7425
Don Skidmorec6ecf392010-12-03 03:31:51 +00007426 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7427 if (hw->mac.ops.disable_tx_laser &&
7428 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007429 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007430 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007431 hw->mac.ops.disable_tx_laser(hw);
7432
Auke Kok9a799d72007-09-15 14:07:45 -07007433 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007434 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07007435 adapter->watchdog_timer.data = (unsigned long)adapter;
7436
7437 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07007438 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007439
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007440 err = ixgbe_init_interrupt_scheme(adapter);
7441 if (err)
7442 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007443
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007444 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007445 case IXGBE_DEV_ID_82599_SFP:
7446 /* Only this subdevice supports WOL */
7447 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
7448 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7449 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7450 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007451 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7452 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007453 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7454 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7455 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7456 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007457 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00007458 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00007459 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007460 break;
7461 default:
7462 adapter->wol = 0;
7463 break;
7464 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007465 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7466
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007467 /* pick up the PCI bus settings for reporting later */
7468 hw->mac.ops.get_bus_info(hw);
7469
Auke Kok9a799d72007-09-15 14:07:45 -07007470 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007471 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00007472 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
7473 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
7474 "Unknown"),
7475 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7476 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7477 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7478 "Unknown"),
7479 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007480
7481 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7482 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007483 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007484 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007485 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007486 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007487 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007488 else
Don Skidmore289700db2010-12-03 03:32:58 +00007489 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7490 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007491
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007492 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007493 e_dev_warn("PCI-Express bandwidth available for this card is "
7494 "not sufficient for optimal performance.\n");
7495 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7496 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007497 }
7498
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007499 /* save off EEPROM version number */
7500 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7501
Auke Kok9a799d72007-09-15 14:07:45 -07007502 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007503 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007504
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007505 if (err == IXGBE_ERR_EEPROM_VERSION) {
7506 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007507 e_dev_warn("This device is a pre-production adapter/LOM. "
7508 "Please be aware there may be issues associated "
7509 "with your hardware. If you are experiencing "
7510 "problems please contact your Intel or hardware "
7511 "representative who provided you with this "
7512 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007513 }
Auke Kok9a799d72007-09-15 14:07:45 -07007514 strcpy(netdev->name, "eth%d");
7515 err = register_netdev(netdev);
7516 if (err)
7517 goto err_register;
7518
Jesse Brandeburg54386462009-04-17 20:44:27 +00007519 /* carrier off reporting is important to ethtool even BEFORE open */
7520 netif_carrier_off(netdev);
7521
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007522 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7523 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7524 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
7525
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007526 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00007527 INIT_WORK(&adapter->check_overtemp_task,
7528 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007529#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007530 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007531 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007532 ixgbe_setup_dca(adapter);
7533 }
7534#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007535 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007536 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007537 for (i = 0; i < adapter->num_vfs; i++)
7538 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7539 }
7540
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007541 /* add san mac addr to netdev */
7542 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007543
Emil Tantilov849c4542010-06-03 16:53:41 +00007544 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007545 cards_found++;
7546 return 0;
7547
7548err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007549 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007550 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007551err_sw_init:
7552err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007553 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7554 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007555 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7556 del_timer_sync(&adapter->sfp_timer);
7557 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007558 cancel_work_sync(&adapter->multispeed_fiber_task);
7559 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007560 iounmap(hw->hw_addr);
7561err_ioremap:
7562 free_netdev(netdev);
7563err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007564 pci_release_selected_regions(pdev,
7565 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007566err_pci_reg:
7567err_dma:
7568 pci_disable_device(pdev);
7569 return err;
7570}
7571
7572/**
7573 * ixgbe_remove - Device Removal Routine
7574 * @pdev: PCI device information struct
7575 *
7576 * ixgbe_remove is called by the PCI subsystem to alert the driver
7577 * that it should release a PCI device. The could be caused by a
7578 * Hot-Plug event, or because the driver is going to be removed from
7579 * memory.
7580 **/
7581static void __devexit ixgbe_remove(struct pci_dev *pdev)
7582{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007583 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7584 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007585
7586 set_bit(__IXGBE_DOWN, &adapter->state);
Tejun Heo760141a2010-12-12 16:45:14 +01007587
7588 /*
7589 * The timers may be rescheduled, so explicitly disable them
7590 * from being rescheduled.
Donald Skidmorec4900be2008-11-20 21:11:42 -08007591 */
7592 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007593 del_timer_sync(&adapter->watchdog_timer);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007594 del_timer_sync(&adapter->sfp_timer);
Tejun Heo760141a2010-12-12 16:45:14 +01007595
Donald Skidmorec4900be2008-11-20 21:11:42 -08007596 cancel_work_sync(&adapter->watchdog_task);
7597 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007598 cancel_work_sync(&adapter->multispeed_fiber_task);
7599 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007600 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7601 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7602 cancel_work_sync(&adapter->fdir_reinit_task);
Tejun Heo760141a2010-12-12 16:45:14 +01007603 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7604 cancel_work_sync(&adapter->check_overtemp_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007605
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007606#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007607 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7608 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7609 dca_remove_requester(&pdev->dev);
7610 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7611 }
7612
7613#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007614#ifdef IXGBE_FCOE
7615 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7616 ixgbe_cleanup_fcoe(adapter);
7617
7618#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007619
7620 /* remove the added san mac */
7621 ixgbe_del_sanmac_netdev(netdev);
7622
Donald Skidmorec4900be2008-11-20 21:11:42 -08007623 if (netdev->reg_state == NETREG_REGISTERED)
7624 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007625
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007626 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7627 ixgbe_disable_sriov(adapter);
7628
Alexander Duyck7a921c92009-05-06 10:43:28 +00007629 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007630
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007631 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007632
7633 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007634 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007635 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007636
Emil Tantilov849c4542010-06-03 16:53:41 +00007637 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007638
Auke Kok9a799d72007-09-15 14:07:45 -07007639 free_netdev(netdev);
7640
Frans Pop19d5afd2009-10-02 10:04:12 -07007641 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007642
Auke Kok9a799d72007-09-15 14:07:45 -07007643 pci_disable_device(pdev);
7644}
7645
7646/**
7647 * ixgbe_io_error_detected - called when PCI error is detected
7648 * @pdev: Pointer to PCI device
7649 * @state: The current pci connection state
7650 *
7651 * This function is called after a PCI bus error affecting
7652 * this device has been detected.
7653 */
7654static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007655 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007656{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007657 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7658 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007659
7660 netif_device_detach(netdev);
7661
Breno Leitao3044b8d2009-05-06 10:44:26 +00007662 if (state == pci_channel_io_perm_failure)
7663 return PCI_ERS_RESULT_DISCONNECT;
7664
Auke Kok9a799d72007-09-15 14:07:45 -07007665 if (netif_running(netdev))
7666 ixgbe_down(adapter);
7667 pci_disable_device(pdev);
7668
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007669 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007670 return PCI_ERS_RESULT_NEED_RESET;
7671}
7672
7673/**
7674 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7675 * @pdev: Pointer to PCI device
7676 *
7677 * Restart the card from scratch, as if from a cold-boot.
7678 */
7679static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7680{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007681 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007682 pci_ers_result_t result;
7683 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007684
gouji-new9ce77662009-05-06 10:44:45 +00007685 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007686 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007687 result = PCI_ERS_RESULT_DISCONNECT;
7688 } else {
7689 pci_set_master(pdev);
7690 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007691 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007692
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007693 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007694
7695 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007696 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007697 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007698 }
Auke Kok9a799d72007-09-15 14:07:45 -07007699
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007700 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7701 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007702 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7703 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007704 /* non-fatal, continue */
7705 }
Auke Kok9a799d72007-09-15 14:07:45 -07007706
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007707 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007708}
7709
7710/**
7711 * ixgbe_io_resume - called when traffic can start flowing again.
7712 * @pdev: Pointer to PCI device
7713 *
7714 * This callback is called when the error recovery driver tells us that
7715 * its OK to resume normal operation.
7716 */
7717static void ixgbe_io_resume(struct pci_dev *pdev)
7718{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007719 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7720 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007721
7722 if (netif_running(netdev)) {
7723 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007724 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007725 return;
7726 }
7727 }
7728
7729 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007730}
7731
7732static struct pci_error_handlers ixgbe_err_handler = {
7733 .error_detected = ixgbe_io_error_detected,
7734 .slot_reset = ixgbe_io_slot_reset,
7735 .resume = ixgbe_io_resume,
7736};
7737
7738static struct pci_driver ixgbe_driver = {
7739 .name = ixgbe_driver_name,
7740 .id_table = ixgbe_pci_tbl,
7741 .probe = ixgbe_probe,
7742 .remove = __devexit_p(ixgbe_remove),
7743#ifdef CONFIG_PM
7744 .suspend = ixgbe_suspend,
7745 .resume = ixgbe_resume,
7746#endif
7747 .shutdown = ixgbe_shutdown,
7748 .err_handler = &ixgbe_err_handler
7749};
7750
7751/**
7752 * ixgbe_init_module - Driver Registration Routine
7753 *
7754 * ixgbe_init_module is the first routine called when the driver is
7755 * loaded. All it does is register with the PCI subsystem.
7756 **/
7757static int __init ixgbe_init_module(void)
7758{
7759 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007760 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007761 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007762
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007763#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007764 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007765#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007766
Auke Kok9a799d72007-09-15 14:07:45 -07007767 ret = pci_register_driver(&ixgbe_driver);
7768 return ret;
7769}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007770
Auke Kok9a799d72007-09-15 14:07:45 -07007771module_init(ixgbe_init_module);
7772
7773/**
7774 * ixgbe_exit_module - Driver Exit Cleanup Routine
7775 *
7776 * ixgbe_exit_module is called just before the driver is removed
7777 * from memory.
7778 **/
7779static void __exit ixgbe_exit_module(void)
7780{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007781#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007782 dca_unregister_notify(&dca_notifier);
7783#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007784 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007785 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007786}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007787
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007788#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007789static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007790 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007791{
7792 int ret_val;
7793
7794 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007795 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007796
7797 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7798}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007799
Alexander Duyckb4533682009-03-31 21:32:42 +00007800#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007801
Auke Kok9a799d72007-09-15 14:07:45 -07007802module_exit(ixgbe_exit_module);
7803
7804/* ixgbe_main.c */