blob: 82312a7bc6ad5b5a01e232b350f23ac889f47ed7 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
Christian König91acbeb2015-12-14 16:42:31 +010035static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020036 struct drm_amdgpu_cs_chunk_fence *data,
37 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010038{
39 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020040 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010041
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010042 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010043 if (gobj == NULL)
44 return -EINVAL;
45
Christian König758ac172016-05-06 22:14:00 +020046 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010047 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010050 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020051
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
54 return -EINVAL;
55
Christian König758ac172016-05-06 22:14:00 +020056 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010057
Cihangir Akturkf62facc2017-08-03 14:58:16 +030058 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020059
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
62 return -EINVAL;
63 }
64
Christian König91acbeb2015-12-14 16:42:31 +010065 return 0;
66}
67
Alex Xie9211c782017-06-20 16:35:04 -040068static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069{
Christian König4c0b2422016-02-01 11:20:37 +010070 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080071 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030074 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010075 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020076 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030077 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030078 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
Dan Carpenter1d263472015-09-23 13:59:28 +030080 if (cs->in.num_chunks == 0)
81 return 0;
82
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
84 if (!chunk_array)
85 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086
Christian König3cb485f2015-05-11 15:34:59 +020087 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
88 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030089 ret = -EINVAL;
90 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020091 }
Dan Carpenter1d263472015-09-23 13:59:28 +030092
Monk Liu7716ea52017-10-17 12:08:02 +080093 /* skip guilty context job */
94 if (atomic_read(&p->ctx->guilty) == 1) {
95 ret = -ECANCELED;
96 goto free_chunk;
97 }
98
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -040099 mutex_lock(&p->ctx->lock);
100
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +0200102 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 if (copy_from_user(chunk_array, chunk_array_user,
104 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300105 ret = -EFAULT;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400106 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 }
108
109 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800110 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300112 if (!p->chunks) {
113 ret = -ENOMEM;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400114 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115 }
116
117 for (i = 0; i < p->nchunks; i++) {
118 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
119 struct drm_amdgpu_cs_chunk user_chunk;
120 uint32_t __user *cdata;
121
Christian König7ecc2452017-07-26 17:02:52 +0200122 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (copy_from_user(&user_chunk, chunk_ptr,
124 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300125 ret = -EFAULT;
126 i--;
127 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 }
129 p->chunks[i].chunk_id = user_chunk.chunk_id;
130 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
132 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200133 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134
Michal Hocko20981052017-05-17 14:23:12 +0200135 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -ENOMEM;
138 i--;
139 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141 size *= sizeof(uint32_t);
142 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300143 ret = -EFAULT;
144 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 }
146
Christian König9a5e8fb2015-06-23 17:07:03 +0200147 switch (p->chunks[i].chunk_id) {
148 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100149 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200150 break;
151
152 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100154 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300155 ret = -EINVAL;
156 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 }
Christian König91acbeb2015-12-14 16:42:31 +0100158
Christian König758ac172016-05-06 22:14:00 +0200159 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
160 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100161 if (ret)
162 goto free_partial_kdata;
163
Christian König9a5e8fb2015-06-23 17:07:03 +0200164 break;
165
Christian König2b48d322015-06-19 17:31:29 +0200166 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000167 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
168 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200169 break;
170
Christian König9a5e8fb2015-06-23 17:07:03 +0200171 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300172 ret = -EINVAL;
173 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 }
175 }
176
Monk Liuc5637832016-04-19 20:11:32 +0800177 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100178 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100179 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180
Christian Könige55f2b62017-10-09 15:18:43 +0200181 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
182 ret = -ECANCELED;
183 goto free_all_kdata;
184 }
Christian König14e47f92017-10-09 15:04:41 +0200185
Christian Königb5f5acb2016-06-29 13:26:41 +0200186 if (p->uf_entry.robj)
187 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300189 return 0;
190
191free_all_kdata:
192 i = p->nchunks - 1;
193free_partial_kdata:
194 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200195 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300196 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000197 p->chunks = NULL;
198 p->nchunks = 0;
Dan Carpenter1d263472015-09-23 13:59:28 +0300199free_chunk:
200 kfree(chunk_array);
201
202 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203}
204
Marek Olšák95844d22016-08-17 23:49:27 +0200205/* Convert microseconds to bytes. */
206static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
207{
208 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
209 return 0;
210
211 /* Since accum_us is incremented by a million per second, just
212 * multiply it by the number of MB/s to get the number of bytes.
213 */
214 return us << adev->mm_stats.log2_max_MBps;
215}
216
217static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
218{
219 if (!adev->mm_stats.log2_max_MBps)
220 return 0;
221
222 return bytes >> adev->mm_stats.log2_max_MBps;
223}
224
225/* Returns how many bytes TTM can move right now. If no bytes can be moved,
226 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
227 * which means it can go over the threshold once. If that happens, the driver
228 * will be in debt and no other buffer migrations can be done until that debt
229 * is repaid.
230 *
231 * This approach allows moving a buffer of any size (it's important to allow
232 * that).
233 *
234 * The currency is simply time in microseconds and it increases as the clock
235 * ticks. The accumulated microseconds (us) are converted to bytes and
236 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237 */
John Brooks00f06b22017-06-27 22:33:18 -0400238static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
239 u64 *max_bytes,
240 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241{
Marek Olšák95844d22016-08-17 23:49:27 +0200242 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200243 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244
Marek Olšák95844d22016-08-17 23:49:27 +0200245 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
246 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400247 *
Marek Olšák95844d22016-08-17 23:49:27 +0200248 * It means that in order to get full max MBps, at least 5 IBs per
249 * second must be submitted and not more than 200ms apart from each
250 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 */
Marek Olšák95844d22016-08-17 23:49:27 +0200252 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253
John Brooks00f06b22017-06-27 22:33:18 -0400254 if (!adev->mm_stats.log2_max_MBps) {
255 *max_bytes = 0;
256 *max_vis_bytes = 0;
257 return;
258 }
Marek Olšák95844d22016-08-17 23:49:27 +0200259
Christian König770d13b2018-01-12 14:52:22 +0100260 total_vram = adev->gmc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200261 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200262 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
263
264 spin_lock(&adev->mm_stats.lock);
265
266 /* Increase the amount of accumulated us. */
267 time_us = ktime_to_us(ktime_get());
268 increment_us = time_us - adev->mm_stats.last_update_us;
269 adev->mm_stats.last_update_us = time_us;
270 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
271 us_upper_bound);
272
273 /* This prevents the short period of low performance when the VRAM
274 * usage is low and the driver is in debt or doesn't have enough
275 * accumulated us to fill VRAM quickly.
276 *
277 * The situation can occur in these cases:
278 * - a lot of VRAM is freed by userspace
279 * - the presence of a big buffer causes a lot of evictions
280 * (solution: split buffers into smaller ones)
281 *
282 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
283 * accum_us to a positive number.
284 */
285 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
286 s64 min_us;
287
288 /* Be more aggresive on dGPUs. Try to fill a portion of free
289 * VRAM now.
290 */
291 if (!(adev->flags & AMD_IS_APU))
292 min_us = bytes_to_us(adev, free_vram / 4);
293 else
294 min_us = 0; /* Reset accum_us on APUs. */
295
296 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
297 }
298
John Brooks00f06b22017-06-27 22:33:18 -0400299 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200300 * buffer moves.
301 */
John Brooks00f06b22017-06-27 22:33:18 -0400302 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
303
304 /* Do the same for visible VRAM if half of it is free */
Christian König770d13b2018-01-12 14:52:22 +0100305 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size) {
306 u64 total_vis_vram = adev->gmc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200307 u64 used_vis_vram =
308 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400309
310 if (used_vis_vram < total_vis_vram) {
311 u64 free_vis_vram = total_vis_vram - used_vis_vram;
312 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
313 increment_us, us_upper_bound);
314
315 if (free_vis_vram >= total_vis_vram / 2)
316 adev->mm_stats.accum_us_vis =
317 max(bytes_to_us(adev, free_vis_vram / 2),
318 adev->mm_stats.accum_us_vis);
319 }
320
321 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
322 } else {
323 *max_vis_bytes = 0;
324 }
Marek Olšák95844d22016-08-17 23:49:27 +0200325
326 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200327}
328
329/* Report how many bytes have really been moved for the last command
330 * submission. This can result in a debt that can stop buffer migrations
331 * temporarily.
332 */
John Brooks00f06b22017-06-27 22:33:18 -0400333void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
334 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200335{
336 spin_lock(&adev->mm_stats.lock);
337 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400338 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200339 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340}
341
Chunming Zhou14fd8332016-08-04 13:05:46 +0800342static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
343 struct amdgpu_bo *bo)
344{
Christian Königa7d64de2016-09-15 14:58:48 +0200345 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Roger He92518592017-12-08 13:31:52 +0800346 struct ttm_operation_ctx ctx = {
347 .interruptible = true,
348 .no_wait_gpu = false,
Roger Hed330fca2018-02-06 11:22:57 +0800349 .resv = bo->tbo.resv,
350 .flags = 0
Roger He92518592017-12-08 13:31:52 +0800351 };
Chunming Zhou14fd8332016-08-04 13:05:46 +0800352 uint32_t domain;
353 int r;
354
355 if (bo->pin_count)
356 return 0;
357
Marek Olšák95844d22016-08-17 23:49:27 +0200358 /* Don't move this buffer if we have depleted our allowance
359 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800360 */
John Brooks00f06b22017-06-27 22:33:18 -0400361 if (p->bytes_moved < p->bytes_moved_threshold) {
Christian König770d13b2018-01-12 14:52:22 +0100362 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
John Brooks00f06b22017-06-27 22:33:18 -0400363 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
364 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
365 * visible VRAM if we've depleted our allowance to do
366 * that.
367 */
368 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400369 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400370 else
371 domain = bo->allowed_domains;
372 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400373 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400374 }
375 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400377 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800378
379retry:
380 amdgpu_ttm_placement_from_domain(bo, domain);
Christian König19be5572017-04-12 14:24:39 +0200381 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König6af046d2017-04-27 18:20:47 +0200382
383 p->bytes_moved += ctx.bytes_moved;
Christian König770d13b2018-01-12 14:52:22 +0100384 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
Christian König5422a282018-04-05 16:42:03 +0200385 amdgpu_bo_in_cpu_visible_vram(bo))
Christian König6af046d2017-04-27 18:20:47 +0200386 p->bytes_moved_vis += ctx.bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800387
Christian König1abdc3d2016-08-31 17:28:11 +0200388 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
389 domain = bo->allowed_domains;
390 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800391 }
392
393 return r;
394}
395
Christian König662bfa62016-09-01 12:13:18 +0200396/* Last resort, try to evict something from the current working set */
397static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200398 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200399{
Christian Königf7da30d2016-09-28 12:03:04 +0200400 uint32_t domain = validated->allowed_domains;
Christian König19be5572017-04-12 14:24:39 +0200401 struct ttm_operation_ctx ctx = { true, false };
Christian König662bfa62016-09-01 12:13:18 +0200402 int r;
403
404 if (!p->evictable)
405 return false;
406
407 for (;&p->evictable->tv.head != &p->validated;
408 p->evictable = list_prev_entry(p->evictable, tv.head)) {
409
410 struct amdgpu_bo_list_entry *candidate = p->evictable;
411 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200412 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400413 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200414 uint32_t other;
415
416 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200417 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200418 break;
419
Christian König6edc6912017-11-24 11:39:30 +0100420 /* We can't move pinned BOs here */
421 if (bo->pin_count)
422 continue;
423
Christian König662bfa62016-09-01 12:13:18 +0200424 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
425
426 /* Check if this BO is in one of the domains we need space for */
427 if (!(other & domain))
428 continue;
429
430 /* Check if we can move this BO somewhere else */
431 other = bo->allowed_domains & ~domain;
432 if (!other)
433 continue;
434
435 /* Good we can try to move this BO somewhere else */
John Brooks00f06b22017-06-27 22:33:18 -0400436 update_bytes_moved_vis =
Christian König770d13b2018-01-12 14:52:22 +0100437 adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
Christian König5422a282018-04-05 16:42:03 +0200438 amdgpu_bo_in_cpu_visible_vram(bo);
Christian Königf1018f52018-04-05 14:46:41 +0200439 amdgpu_ttm_placement_from_domain(bo, other);
Christian König19be5572017-04-12 14:24:39 +0200440 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian Königf1018f52018-04-05 14:46:41 +0200441 p->bytes_moved += ctx.bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400442 if (update_bytes_moved_vis)
Christian Königf1018f52018-04-05 14:46:41 +0200443 p->bytes_moved_vis += ctx.bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200444
445 if (unlikely(r))
446 break;
447
448 p->evictable = list_prev_entry(p->evictable, tv.head);
449 list_move(&candidate->tv.head, &p->validated);
450
451 return true;
452 }
453
454 return false;
455}
456
Christian Königf7da30d2016-09-28 12:03:04 +0200457static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
458{
459 struct amdgpu_cs_parser *p = param;
460 int r;
461
462 do {
463 r = amdgpu_cs_bo_validate(p, bo);
464 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
465 if (r)
466 return r;
467
468 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500469 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200470
471 return r;
472}
473
Baoyou Xie761c2e82016-09-03 13:57:14 +0800474static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200475 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400476{
Christian König19be5572017-04-12 14:24:39 +0200477 struct ttm_operation_ctx ctx = { true, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400478 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479 int r;
480
Christian Königa5b75052015-09-03 16:40:39 +0200481 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100482 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100483 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100484 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485
Christian Königcc325d12016-02-08 11:08:35 +0100486 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
487 if (usermm && usermm != current->mm)
488 return -EPERM;
489
Christian König2f568db2016-02-23 12:36:59 +0100490 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200491 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
492 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200493 amdgpu_ttm_placement_from_domain(bo,
494 AMDGPU_GEM_DOMAIN_CPU);
Christian König19be5572017-04-12 14:24:39 +0200495 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König1b0c0f92017-09-05 14:36:44 +0200496 if (r)
497 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200498 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
499 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100500 binding_userptr = true;
501 }
502
Christian König662bfa62016-09-01 12:13:18 +0200503 if (p->evictable == lobj)
504 p->evictable = NULL;
505
Christian Königf7da30d2016-09-28 12:03:04 +0200506 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800507 if (r)
Christian König36409d122015-12-21 20:31:35 +0100508 return r;
Christian König662bfa62016-09-01 12:13:18 +0200509
Christian König2f568db2016-02-23 12:36:59 +0100510 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200511 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100512 lobj->user_pages = NULL;
513 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400514 }
515 return 0;
516}
517
Christian König2a7d9bd2015-12-18 20:33:52 +0100518static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
519 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400520{
521 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100522 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200523 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100524 unsigned i, tries = 10;
Emily Deng01d98502018-05-30 10:04:25 +0800525 struct amdgpu_bo *gds;
526 struct amdgpu_bo *gws;
527 struct amdgpu_bo *oa;
Christian König636ce252015-12-18 21:26:47 +0100528 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529
Christian König2a7d9bd2015-12-18 20:33:52 +0100530 INIT_LIST_HEAD(&p->validated);
531
532 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800533 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100534 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400535 if (p->bo_list->first_userptr != p->bo_list->num_entries)
Felix Kuehlinge52482d2018-03-23 15:32:28 -0400536 p->mn = amdgpu_mn_get(p->adev, AMDGPU_MN_TYPE_GFX);
monk.liu840d5142015-04-27 15:19:20 +0800537 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538
Christian König3c0eea62015-12-11 14:39:05 +0100539 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100540 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541
Bas Nieuwenhuizena20ee0b2018-01-31 13:58:55 +0100542 if (p->uf_entry.robj && !p->uf_entry.robj->parent)
Christian König91acbeb2015-12-14 16:42:31 +0100543 list_add(&p->uf_entry.tv.head, &p->validated);
544
Christian König2f568db2016-02-23 12:36:59 +0100545 while (1) {
546 struct list_head need_pages;
547 unsigned i;
548
549 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
550 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200551 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800552 if (r != -ERESTARTSYS)
553 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100554 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200555 }
Christian König2f568db2016-02-23 12:36:59 +0100556
557 /* Without a BO list we don't have userptr BOs */
558 if (!p->bo_list)
559 break;
560
561 INIT_LIST_HEAD(&need_pages);
562 for (i = p->bo_list->first_userptr;
563 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200564 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100565
566 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200567 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100568
Christian Königca666a32017-09-05 14:30:05 +0200569 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100570 &e->user_invalidated) && e->user_pages) {
571
572 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400573 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100574 */
575 release_pages(e->user_pages,
Linus Torvaldse60e1ee2017-11-15 20:42:10 -0800576 bo->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200577 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100578 e->user_pages = NULL;
579 }
580
Christian Königca666a32017-09-05 14:30:05 +0200581 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100582 !e->user_pages) {
583 list_del(&e->tv.head);
584 list_add(&e->tv.head, &need_pages);
585
586 amdgpu_bo_unreserve(e->robj);
587 }
588 }
589
590 if (list_empty(&need_pages))
591 break;
592
593 /* Unreserve everything again. */
594 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
595
Marek Olšákf1037952016-07-30 00:48:39 +0200596 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100597 if (!--tries) {
598 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200599 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100600 goto error_free_pages;
601 }
602
Alex Xieeb0f0372017-06-08 14:53:26 -0400603 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100604 list_for_each_entry(e, &need_pages, tv.head) {
605 struct ttm_tt *ttm = e->robj->tbo.ttm;
606
Michal Hocko20981052017-05-17 14:23:12 +0200607 e->user_pages = kvmalloc_array(ttm->num_pages,
608 sizeof(struct page*),
609 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100610 if (!e->user_pages) {
611 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200612 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100613 goto error_free_pages;
614 }
615
616 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
617 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200618 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200619 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100620 e->user_pages = NULL;
621 goto error_free_pages;
622 }
623 }
624
625 /* And try again. */
626 list_splice(&need_pages, &p->validated);
627 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628
John Brooks00f06b22017-06-27 22:33:18 -0400629 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
630 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100631 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400632 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200633 p->evictable = list_last_entry(&p->validated,
634 struct amdgpu_bo_list_entry,
635 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100636
Christian Königf7da30d2016-09-28 12:03:04 +0200637 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
638 amdgpu_cs_validate, p);
639 if (r) {
640 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
641 goto error_validate;
642 }
643
Christian Königf69f90a12015-12-21 19:47:42 +0100644 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200645 if (r) {
646 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200647 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200648 }
Christian Königa5b75052015-09-03 16:40:39 +0200649
Christian Königf69f90a12015-12-21 19:47:42 +0100650 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200651 if (r) {
652 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100653 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200654 }
Christian Königa8480302016-01-05 16:03:39 +0100655
John Brooks00f06b22017-06-27 22:33:18 -0400656 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
657 p->bytes_moved_vis);
Emily Deng01d98502018-05-30 10:04:25 +0800658
Christian Königa8480302016-01-05 16:03:39 +0100659 if (p->bo_list) {
660 struct amdgpu_vm *vm = &fpriv->vm;
661 unsigned i;
662
Emily Deng01d98502018-05-30 10:04:25 +0800663 gds = p->bo_list->gds_obj;
664 gws = p->bo_list->gws_obj;
665 oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100666 for (i = 0; i < p->bo_list->num_entries; i++) {
667 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
668
669 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
670 }
Emily Deng01d98502018-05-30 10:04:25 +0800671 } else {
672 gds = p->adev->gds.gds_gfx_bo;
673 gws = p->adev->gds.gws_gfx_bo;
674 oa = p->adev->gds.oa_gfx_bo;
675 }
Christian Königd88bf582016-05-06 17:50:03 +0200676
Emily Deng01d98502018-05-30 10:04:25 +0800677 if (gds) {
678 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
679 p->job->gds_size = amdgpu_bo_size(gds);
680 }
681 if (gws) {
682 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
683 p->job->gws_size = amdgpu_bo_size(gws);
684 }
685 if (oa) {
686 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
687 p->job->oa_size = amdgpu_bo_size(oa);
Christian Königa8480302016-01-05 16:03:39 +0100688 }
Christian Königa5b75052015-09-03 16:40:39 +0200689
Christian Königc855e252016-09-05 17:00:57 +0200690 if (!r && p->uf_entry.robj) {
691 struct amdgpu_bo *uf = p->uf_entry.robj;
692
Christian Königc5835bb2017-10-27 15:43:14 +0200693 r = amdgpu_ttm_alloc_gart(&uf->tbo);
Christian Königc855e252016-09-05 17:00:57 +0200694 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
695 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200696
Christian Königa5b75052015-09-03 16:40:39 +0200697error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400698 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200699 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
700
Christian König2f568db2016-02-23 12:36:59 +0100701error_free_pages:
702
Christian König2f568db2016-02-23 12:36:59 +0100703 if (p->bo_list) {
704 for (i = p->bo_list->first_userptr;
705 i < p->bo_list->num_entries; ++i) {
706 e = &p->bo_list->array[i];
707
708 if (!e->user_pages)
709 continue;
710
711 release_pages(e->user_pages,
Mel Gormanc6f92f92017-11-15 17:37:55 -0800712 e->robj->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200713 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100714 }
715 }
716
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717 return r;
718}
719
720static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
721{
722 struct amdgpu_bo_list_entry *e;
723 int r;
724
725 list_for_each_entry(e, &p->validated, tv.head) {
726 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400727 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
728 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729
730 if (r)
731 return r;
732 }
733 return 0;
734}
735
Christian König984810f2015-11-14 21:05:35 +0100736/**
737 * cs_parser_fini() - clean parser states
738 * @parser: parser structure holding parsing context.
739 * @error: error number
740 *
741 * If error is set than unvalidate buffer, otherwise just free memory
742 * used by parsing context.
743 **/
Christian Königb6369222017-08-03 11:44:01 -0400744static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
745 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800746{
Christian König984810f2015-11-14 21:05:35 +0100747 unsigned i;
748
Christian König3fe89772017-09-12 14:25:14 -0400749 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400750 ttm_eu_backoff_reservation(&parser->ticket,
751 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000752
753 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
754 drm_syncobj_put(parser->post_dep_syncobjs[i]);
755 kfree(parser->post_dep_syncobjs);
756
Chris Wilsonf54d1862016-10-25 13:00:45 +0100757 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100758
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400759 if (parser->ctx) {
760 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200761 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400762 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800763 if (parser->bo_list)
764 amdgpu_bo_list_put(parser->bo_list);
765
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400766 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200767 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400768 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100769 if (parser->job)
770 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100771 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400772}
773
Junwei Zhangb85891b2017-01-16 13:59:01 +0800774static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775{
776 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800777 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
778 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400779 struct amdgpu_bo_va *bo_va;
780 struct amdgpu_bo *bo;
781 int i, r;
782
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100783 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400784 if (r)
785 return r;
786
Junwei Zhangb85891b2017-01-16 13:59:01 +0800787 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
788 if (r)
789 return r;
790
791 r = amdgpu_sync_fence(adev, &p->job->sync,
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500792 fpriv->prt_va->last_pt_update, false);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800793 if (r)
794 return r;
795
Monk Liu24936642017-01-09 15:54:32 +0800796 if (amdgpu_sriov_vf(adev)) {
797 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200798
799 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800800 BUG_ON(!bo_va);
801 r = amdgpu_vm_bo_update(adev, bo_va, false);
802 if (r)
803 return r;
804
805 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500806 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Monk Liu24936642017-01-09 15:54:32 +0800807 if (r)
808 return r;
809 }
810
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811 if (p->bo_list) {
812 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100813 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200814
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400815 /* ignore duplicates */
816 bo = p->bo_list->array[i].robj;
817 if (!bo)
818 continue;
819
820 bo_va = p->bo_list->array[i].bo_va;
821 if (bo_va == NULL)
822 continue;
823
Christian König99e124f2016-08-16 14:43:17 +0200824 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400825 if (r)
826 return r;
827
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800828 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500829 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Christian König91e1a522015-07-06 22:06:40 +0200830 if (r)
831 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832 }
Christian Königb495bd32015-09-10 14:00:35 +0200833
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834 }
835
Christian König4e55eb32017-09-11 16:54:59 +0200836 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200837 if (r)
838 return r;
839
Christian König0abc6872017-09-01 20:37:57 +0200840 r = amdgpu_vm_update_directories(adev, vm);
841 if (r)
842 return r;
843
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500844 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update, false);
Christian Königd5884512017-09-08 14:09:41 +0200845 if (r)
846 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200847
848 if (amdgpu_vm_debug && p->bo_list) {
849 /* Invalidate all BOs to test for userspace bugs */
850 for (i = 0; i < p->bo_list->num_entries; i++) {
851 /* ignore duplicates */
852 bo = p->bo_list->array[i].robj;
853 if (!bo)
854 continue;
855
Christian König3f3333f2017-08-03 14:02:13 +0200856 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200857 }
858 }
859
860 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400861}
862
863static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100864 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400865{
Christian Königb07c60c2016-01-31 12:29:04 +0100866 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400867 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100868 struct amdgpu_ring *ring = p->job->ring;
Christian Königc5795c552017-10-12 12:16:33 +0200869 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871 /* Only for UVD/VCE VM emulation */
Christian Königc5795c552017-10-12 12:16:33 +0200872 if (p->job->ring->funcs->parse_cs) {
873 unsigned i, j;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400874
Christian Königc5795c552017-10-12 12:16:33 +0200875 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
876 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400877 struct amdgpu_bo_va_mapping *m;
878 struct amdgpu_bo *aobj = NULL;
Christian Königc5795c552017-10-12 12:16:33 +0200879 struct amdgpu_cs_chunk *chunk;
Christian Königbb7939b2017-11-06 15:37:01 +0100880 uint64_t offset, va_start;
Christian Königc5795c552017-10-12 12:16:33 +0200881 struct amdgpu_ib *ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400882 uint8_t *kptr;
883
Christian Königc5795c552017-10-12 12:16:33 +0200884 chunk = &p->chunks[i];
885 ib = &p->job->ibs[j];
886 chunk_ib = chunk->kdata;
887
888 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
889 continue;
890
Christian Königbb7939b2017-11-06 15:37:01 +0100891 va_start = chunk_ib->va_start & AMDGPU_VA_HOLE_MASK;
892 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400893 if (r) {
894 DRM_ERROR("IB va_start is invalid\n");
895 return r;
896 }
897
Christian Königbb7939b2017-11-06 15:37:01 +0100898 if ((va_start + chunk_ib->ib_bytes) >
Christian Königc5795c552017-10-12 12:16:33 +0200899 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400900 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
901 return -EINVAL;
902 }
903
904 /* the IB should be reserved at this point */
905 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
906 if (r) {
907 return r;
908 }
909
910 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian Königbb7939b2017-11-06 15:37:01 +0100911 kptr += va_start - offset;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400912
913 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
914 amdgpu_bo_kunmap(aobj);
915
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400916 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400917 if (r)
918 return r;
Christian Königc5795c552017-10-12 12:16:33 +0200919
920 j++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400921 }
Christian König45088ef2016-10-05 16:49:19 +0200922 }
923
924 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200925 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200926
Junwei Zhangb85891b2017-01-16 13:59:01 +0800927 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200928 if (r)
929 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930 }
931
Christian König9a795882016-06-22 14:25:55 +0200932 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933}
934
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
936 struct amdgpu_cs_parser *parser)
937{
938 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
939 struct amdgpu_vm *vm = &fpriv->vm;
940 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800941 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400942
Christian König50838c82016-02-03 13:44:52 +0100943 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400944 struct amdgpu_cs_chunk *chunk;
945 struct amdgpu_ib *ib;
946 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948
949 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100950 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
952
953 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
954 continue;
955
Monk Liu65333e42017-03-27 15:14:53 +0800956 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400957 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800958 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
959 ce_preempt++;
960 else
961 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400962 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800963
Monk Liu65333e42017-03-27 15:14:53 +0800964 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
965 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800966 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800967 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800968
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500969 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
970 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200971 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400972 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400973
Monk Liu2a9ceb82017-03-28 11:00:03 +0800974 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800975 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
976 if (!parser->ctx->preamble_presented) {
977 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
978 parser->ctx->preamble_presented = true;
979 }
980 }
981
Christian Königb07c60c2016-01-31 12:29:04 +0100982 if (parser->job->ring && parser->job->ring != ring)
983 return -EINVAL;
984
985 parser->job->ring = ring;
986
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400987 r = amdgpu_ib_get(adev, vm,
988 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
989 ib);
990 if (r) {
991 DRM_ERROR("Failed to get ib !\n");
992 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400993 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400994
Christian König45088ef2016-10-05 16:49:19 +0200995 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200996 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800997 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400998
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400999 j++;
1000 }
1001
Christian König758ac172016-05-06 22:14:00 +02001002 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +02001003 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +02001004 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
1005 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +02001006 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001007
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -04001008 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009}
1010
Dave Airlie6f0308e2017-03-09 03:45:52 +00001011static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
1012 struct amdgpu_cs_chunk *chunk)
1013{
1014 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1015 unsigned num_deps;
1016 int i, r;
1017 struct drm_amdgpu_cs_chunk_dep *deps;
1018
1019 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1020 num_deps = chunk->length_dw * 4 /
1021 sizeof(struct drm_amdgpu_cs_chunk_dep);
1022
1023 for (i = 0; i < num_deps; ++i) {
1024 struct amdgpu_ring *ring;
1025 struct amdgpu_ctx *ctx;
1026 struct dma_fence *fence;
1027
1028 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1029 if (ctx == NULL)
1030 return -EINVAL;
1031
1032 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1033 deps[i].ip_type,
1034 deps[i].ip_instance,
1035 deps[i].ring, &ring);
1036 if (r) {
1037 amdgpu_ctx_put(ctx);
1038 return r;
1039 }
1040
1041 fence = amdgpu_ctx_get_fence(ctx, ring,
1042 deps[i].handle);
1043 if (IS_ERR(fence)) {
1044 r = PTR_ERR(fence);
1045 amdgpu_ctx_put(ctx);
1046 return r;
1047 } else if (fence) {
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001048 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence,
1049 true);
Dave Airlie6f0308e2017-03-09 03:45:52 +00001050 dma_fence_put(fence);
1051 amdgpu_ctx_put(ctx);
1052 if (r)
1053 return r;
1054 }
1055 }
1056 return 0;
1057}
1058
Dave Airlie660e8552017-03-13 22:18:15 +00001059static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1060 uint32_t handle)
1061{
1062 int r;
1063 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001064 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001065 if (r)
1066 return r;
1067
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001068 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence, true);
Dave Airlie660e8552017-03-13 22:18:15 +00001069 dma_fence_put(fence);
1070
1071 return r;
1072}
1073
1074static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1075 struct amdgpu_cs_chunk *chunk)
1076{
1077 unsigned num_deps;
1078 int i, r;
1079 struct drm_amdgpu_cs_chunk_sem *deps;
1080
1081 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1082 num_deps = chunk->length_dw * 4 /
1083 sizeof(struct drm_amdgpu_cs_chunk_sem);
1084
1085 for (i = 0; i < num_deps; ++i) {
1086 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1087 if (r)
1088 return r;
1089 }
1090 return 0;
1091}
1092
1093static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1094 struct amdgpu_cs_chunk *chunk)
1095{
1096 unsigned num_deps;
1097 int i;
1098 struct drm_amdgpu_cs_chunk_sem *deps;
1099 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1100 num_deps = chunk->length_dw * 4 /
1101 sizeof(struct drm_amdgpu_cs_chunk_sem);
1102
1103 p->post_dep_syncobjs = kmalloc_array(num_deps,
1104 sizeof(struct drm_syncobj *),
1105 GFP_KERNEL);
1106 p->num_post_dep_syncobjs = 0;
1107
Christophe JAILLETa1d6b192017-08-23 07:52:36 +02001108 if (!p->post_dep_syncobjs)
1109 return -ENOMEM;
1110
Dave Airlie660e8552017-03-13 22:18:15 +00001111 for (i = 0; i < num_deps; ++i) {
1112 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1113 if (!p->post_dep_syncobjs[i])
1114 return -EINVAL;
1115 p->num_post_dep_syncobjs++;
1116 }
1117 return 0;
1118}
1119
Christian König2b48d322015-06-19 17:31:29 +02001120static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1121 struct amdgpu_cs_parser *p)
1122{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001123 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001124
Christian König2b48d322015-06-19 17:31:29 +02001125 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001126 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001127
1128 chunk = &p->chunks[i];
1129
Dave Airlie6f0308e2017-03-09 03:45:52 +00001130 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1131 r = amdgpu_cs_process_fence_dep(p, chunk);
1132 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001133 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001134 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1135 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1136 if (r)
1137 return r;
1138 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1139 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1140 if (r)
1141 return r;
Christian König2b48d322015-06-19 17:31:29 +02001142 }
1143 }
1144
1145 return 0;
1146}
1147
Dave Airlie660e8552017-03-13 22:18:15 +00001148static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1149{
1150 int i;
1151
Chris Wilson00fc2c22017-07-05 21:12:44 +01001152 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1153 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001154}
1155
Christian Königcd75dc62016-01-31 11:30:55 +01001156static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1157 union drm_amdgpu_cs *cs)
1158{
Christian Königb07c60c2016-01-31 12:29:04 +01001159 struct amdgpu_ring *ring = p->job->ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001160 struct drm_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001161 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001162 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001163 uint64_t seq;
1164
Monk Liue6869412016-03-07 12:49:55 +08001165 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001166
Christian König3fe89772017-09-12 14:25:14 -04001167 amdgpu_mn_lock(p->mn);
1168 if (p->bo_list) {
1169 for (i = p->bo_list->first_userptr;
1170 i < p->bo_list->num_entries; ++i) {
1171 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1172
1173 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1174 amdgpu_mn_unlock(p->mn);
1175 return -ERESTARTSYS;
1176 }
1177 }
1178 }
1179
Christian König50838c82016-02-03 13:44:52 +01001180 job = p->job;
1181 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001182
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001183 r = drm_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001184 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001185 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001186 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001187 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001188 }
1189
Monk Liue6869412016-03-07 12:49:55 +08001190 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001191 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001192 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001193
Monk Liueb01abc2017-09-15 13:40:31 +08001194 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1195 if (r) {
1196 dma_fence_put(p->fence);
1197 dma_fence_put(&job->base.s_fence->finished);
1198 amdgpu_job_free(job);
1199 amdgpu_mn_unlock(p->mn);
1200 return r;
1201 }
1202
Dave Airlie660e8552017-03-13 22:18:15 +00001203 amdgpu_cs_post_dependencies(p);
1204
Monk Liueb01abc2017-09-15 13:40:31 +08001205 cs->out.handle = seq;
1206 job->uf_sequence = seq;
1207
Christian Königa5fb4ec2016-06-29 15:10:31 +02001208 amdgpu_job_free_resources(job);
Andrey Grodzovskyd1f6dc12017-10-19 14:29:46 -04001209 amdgpu_ring_priority_get(job->ring, job->base.s_priority);
Christian Königcd75dc62016-01-31 11:30:55 +01001210
1211 trace_amdgpu_cs_ioctl(job);
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001212 drm_sched_entity_push_job(&job->base, entity);
Christian König3fe89772017-09-12 14:25:14 -04001213
1214 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1215 amdgpu_mn_unlock(p->mn);
1216
Christian Königcd75dc62016-01-31 11:30:55 +01001217 return 0;
1218}
1219
Chunming Zhou049fc522015-07-21 14:36:51 +08001220int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1221{
1222 struct amdgpu_device *adev = dev->dev_private;
1223 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001224 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001225 bool reserved_buffers = false;
1226 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001227
Christian König0c418f12015-09-01 15:13:53 +02001228 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001229 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001230
Christian König7e52a812015-11-04 15:44:39 +01001231 parser.adev = adev;
1232 parser.filp = filp;
1233
1234 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001235 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001236 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001237 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001238 }
Huang Ruia414cd72016-10-30 23:05:47 +08001239
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001240 r = amdgpu_cs_ib_fill(adev, &parser);
1241 if (r)
1242 goto out;
1243
Christian König2a7d9bd2015-12-18 20:33:52 +01001244 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001245 if (r) {
1246 if (r == -ENOMEM)
1247 DRM_ERROR("Not enough memory for command submission!\n");
1248 else if (r != -ERESTARTSYS)
1249 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1250 goto out;
Christian König26a69802015-08-18 21:09:33 +02001251 }
1252
Huang Ruia414cd72016-10-30 23:05:47 +08001253 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001254
Huang Ruia414cd72016-10-30 23:05:47 +08001255 r = amdgpu_cs_dependencies(adev, &parser);
1256 if (r) {
1257 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1258 goto out;
1259 }
1260
Christian König50838c82016-02-03 13:44:52 +01001261 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001262 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001263
Christian König7e52a812015-11-04 15:44:39 +01001264 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001265 if (r)
1266 goto out;
1267
Christian König4acabfe2016-01-31 11:32:04 +01001268 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001269
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001270out:
Christian König7e52a812015-11-04 15:44:39 +01001271 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001272 return r;
1273}
1274
1275/**
1276 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1277 *
1278 * @dev: drm device
1279 * @data: data from userspace
1280 * @filp: file private
1281 *
1282 * Wait for the command submission identified by handle to finish.
1283 */
1284int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1285 struct drm_file *filp)
1286{
1287 union drm_amdgpu_wait_cs *wait = data;
1288 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001289 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001290 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001291 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001292 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001293 long r;
1294
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001295 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1296 if (ctx == NULL)
1297 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001298
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001299 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1300 wait->in.ip_type, wait->in.ip_instance,
1301 wait->in.ring, &ring);
1302 if (r) {
1303 amdgpu_ctx_put(ctx);
1304 return r;
1305 }
1306
Chunming Zhou4b559c92015-07-21 15:53:04 +08001307 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1308 if (IS_ERR(fence))
1309 r = PTR_ERR(fence);
1310 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001311 r = dma_fence_wait_timeout(fence, true, timeout);
Christian König7a0a48d2017-10-09 15:51:10 +02001312 if (r > 0 && fence->error)
1313 r = fence->error;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001314 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001315 } else
Christian König21c16bf2015-07-07 17:24:49 +02001316 r = 1;
1317
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001318 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001319 if (r < 0)
1320 return r;
1321
1322 memset(wait, 0, sizeof(*wait));
1323 wait->out.status = (r == 0);
1324
1325 return 0;
1326}
1327
1328/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001329 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1330 *
1331 * @adev: amdgpu device
1332 * @filp: file private
1333 * @user: drm_amdgpu_fence copied from user space
1334 */
1335static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1336 struct drm_file *filp,
1337 struct drm_amdgpu_fence *user)
1338{
1339 struct amdgpu_ring *ring;
1340 struct amdgpu_ctx *ctx;
1341 struct dma_fence *fence;
1342 int r;
1343
Junwei Zhangeef18a82016-11-04 16:16:10 -04001344 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1345 if (ctx == NULL)
1346 return ERR_PTR(-EINVAL);
1347
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001348 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1349 user->ip_instance, user->ring, &ring);
1350 if (r) {
1351 amdgpu_ctx_put(ctx);
1352 return ERR_PTR(r);
1353 }
1354
Junwei Zhangeef18a82016-11-04 16:16:10 -04001355 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1356 amdgpu_ctx_put(ctx);
1357
1358 return fence;
1359}
1360
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001361int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1362 struct drm_file *filp)
1363{
1364 struct amdgpu_device *adev = dev->dev_private;
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001365 union drm_amdgpu_fence_to_handle *info = data;
1366 struct dma_fence *fence;
1367 struct drm_syncobj *syncobj;
1368 struct sync_file *sync_file;
1369 int fd, r;
1370
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001371 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1372 if (IS_ERR(fence))
1373 return PTR_ERR(fence);
1374
1375 switch (info->in.what) {
1376 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1377 r = drm_syncobj_create(&syncobj, 0, fence);
1378 dma_fence_put(fence);
1379 if (r)
1380 return r;
1381 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1382 drm_syncobj_put(syncobj);
1383 return r;
1384
1385 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1386 r = drm_syncobj_create(&syncobj, 0, fence);
1387 dma_fence_put(fence);
1388 if (r)
1389 return r;
1390 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1391 drm_syncobj_put(syncobj);
1392 return r;
1393
1394 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1395 fd = get_unused_fd_flags(O_CLOEXEC);
1396 if (fd < 0) {
1397 dma_fence_put(fence);
1398 return fd;
1399 }
1400
1401 sync_file = sync_file_create(fence);
1402 dma_fence_put(fence);
1403 if (!sync_file) {
1404 put_unused_fd(fd);
1405 return -ENOMEM;
1406 }
1407
1408 fd_install(fd, sync_file->file);
1409 info->out.handle = fd;
1410 return 0;
1411
1412 default:
1413 return -EINVAL;
1414 }
1415}
1416
Junwei Zhangeef18a82016-11-04 16:16:10 -04001417/**
1418 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1419 *
1420 * @adev: amdgpu device
1421 * @filp: file private
1422 * @wait: wait parameters
1423 * @fences: array of drm_amdgpu_fence
1424 */
1425static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1426 struct drm_file *filp,
1427 union drm_amdgpu_wait_fences *wait,
1428 struct drm_amdgpu_fence *fences)
1429{
1430 uint32_t fence_count = wait->in.fence_count;
1431 unsigned int i;
1432 long r = 1;
1433
1434 for (i = 0; i < fence_count; i++) {
1435 struct dma_fence *fence;
1436 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1437
1438 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1439 if (IS_ERR(fence))
1440 return PTR_ERR(fence);
1441 else if (!fence)
1442 continue;
1443
1444 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001445 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001446 if (r < 0)
1447 return r;
1448
1449 if (r == 0)
1450 break;
Christian König7a0a48d2017-10-09 15:51:10 +02001451
1452 if (fence->error)
1453 return fence->error;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001454 }
1455
1456 memset(wait, 0, sizeof(*wait));
1457 wait->out.status = (r > 0);
1458
1459 return 0;
1460}
1461
1462/**
1463 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1464 *
1465 * @adev: amdgpu device
1466 * @filp: file private
1467 * @wait: wait parameters
1468 * @fences: array of drm_amdgpu_fence
1469 */
1470static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1471 struct drm_file *filp,
1472 union drm_amdgpu_wait_fences *wait,
1473 struct drm_amdgpu_fence *fences)
1474{
1475 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1476 uint32_t fence_count = wait->in.fence_count;
1477 uint32_t first = ~0;
1478 struct dma_fence **array;
1479 unsigned int i;
1480 long r;
1481
1482 /* Prepare the fence array */
1483 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1484
1485 if (array == NULL)
1486 return -ENOMEM;
1487
1488 for (i = 0; i < fence_count; i++) {
1489 struct dma_fence *fence;
1490
1491 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1492 if (IS_ERR(fence)) {
1493 r = PTR_ERR(fence);
1494 goto err_free_fence_array;
1495 } else if (fence) {
1496 array[i] = fence;
1497 } else { /* NULL, the fence has been already signaled */
1498 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001499 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001500 goto out;
1501 }
1502 }
1503
1504 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1505 &first);
1506 if (r < 0)
1507 goto err_free_fence_array;
1508
1509out:
1510 memset(wait, 0, sizeof(*wait));
1511 wait->out.status = (r > 0);
1512 wait->out.first_signaled = first;
Emily Dengcdadab82017-11-09 17:18:18 +08001513
Roger Heeb174c72017-11-17 12:45:18 +08001514 if (first < fence_count && array[first])
Emily Dengcdadab82017-11-09 17:18:18 +08001515 r = array[first]->error;
1516 else
1517 r = 0;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001518
1519err_free_fence_array:
1520 for (i = 0; i < fence_count; i++)
1521 dma_fence_put(array[i]);
1522 kfree(array);
1523
1524 return r;
1525}
1526
1527/**
1528 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1529 *
1530 * @dev: drm device
1531 * @data: data from userspace
1532 * @filp: file private
1533 */
1534int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1535 struct drm_file *filp)
1536{
1537 struct amdgpu_device *adev = dev->dev_private;
1538 union drm_amdgpu_wait_fences *wait = data;
1539 uint32_t fence_count = wait->in.fence_count;
1540 struct drm_amdgpu_fence *fences_user;
1541 struct drm_amdgpu_fence *fences;
1542 int r;
1543
1544 /* Get the fences from userspace */
1545 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1546 GFP_KERNEL);
1547 if (fences == NULL)
1548 return -ENOMEM;
1549
Christian König7ecc2452017-07-26 17:02:52 +02001550 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001551 if (copy_from_user(fences, fences_user,
1552 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1553 r = -EFAULT;
1554 goto err_free_fences;
1555 }
1556
1557 if (wait->in.wait_all)
1558 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1559 else
1560 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1561
1562err_free_fences:
1563 kfree(fences);
1564
1565 return r;
1566}
1567
1568/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001569 * amdgpu_cs_find_bo_va - find bo_va for VM address
1570 *
1571 * @parser: command submission parser context
1572 * @addr: VM address
1573 * @bo: resulting BO of the mapping found
1574 *
1575 * Search the buffer objects in the command submission context for a certain
1576 * virtual memory address. Returns allocation structure when found, NULL
1577 * otherwise.
1578 */
Christian König9cca0b82017-09-06 16:15:28 +02001579int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1580 uint64_t addr, struct amdgpu_bo **bo,
1581 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001582{
Christian Königaebc5e62017-09-06 16:55:16 +02001583 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König19be5572017-04-12 14:24:39 +02001584 struct ttm_operation_ctx ctx = { false, false };
Christian Königaebc5e62017-09-06 16:55:16 +02001585 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001586 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001587 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001588
1589 addr /= AMDGPU_GPU_PAGE_SIZE;
1590
Christian Königaebc5e62017-09-06 16:55:16 +02001591 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1592 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1593 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001594
Christian Königaebc5e62017-09-06 16:55:16 +02001595 *bo = mapping->bo_va->base.bo;
1596 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001597
Christian Königaebc5e62017-09-06 16:55:16 +02001598 /* Double check that the BO is reserved by this CS */
1599 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1600 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001601
Christian König4b6b6912017-10-16 10:32:04 +02001602 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1603 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1604 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
Christian König19be5572017-04-12 14:24:39 +02001605 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
Christian König4b6b6912017-10-16 10:32:04 +02001606 if (r)
Christian König03f48dd2016-08-15 17:00:22 +02001607 return r;
Christian Königc855e252016-09-05 17:00:57 +02001608 }
1609
Christian Königc5835bb2017-10-27 15:43:14 +02001610 return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
Christian Königc855e252016-09-05 17:00:57 +02001611}