blob: 1dfc0b204a72997d3e0927c2fdf0c8efe2528186 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080052#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Kristian Høgsberg112b7152009-01-04 16:55:33 -050054static struct drm_driver driver;
55
Chris Wilson0673ad42016-06-24 14:00:22 +010056static unsigned int i915_load_fail_count;
57
58bool __i915_inject_load_failure(const char *func, int line)
59{
60 if (i915_load_fail_count >= i915.inject_load_failure)
61 return false;
62
63 if (++i915_load_fail_count == i915.inject_load_failure) {
64 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
65 i915.inject_load_failure, func, line);
66 return true;
67 }
68
69 return false;
70}
71
72#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
73#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
74 "providing the dmesg log by booting with drm.debug=0xf"
75
76void
77__i915_printk(struct drm_i915_private *dev_priv, const char *level,
78 const char *fmt, ...)
79{
80 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030081 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010082 bool is_error = level[1] <= KERN_ERR[1];
83 bool is_debug = level[1] == KERN_DEBUG[1];
84 struct va_format vaf;
85 va_list args;
86
87 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
88 return;
89
90 va_start(args, fmt);
91
92 vaf.fmt = fmt;
93 vaf.va = &args;
94
David Weinehallc49d13e2016-08-22 13:32:42 +030095 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010096 __builtin_return_address(0), &vaf);
97
98 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030099 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100100 shown_bug_once = true;
101 }
102
103 va_end(args);
104}
105
106static bool i915_error_injected(struct drm_i915_private *dev_priv)
107{
108 return i915.inject_load_failure &&
109 i915_load_fail_count == i915.inject_load_failure;
110}
111
112#define i915_load_error(dev_priv, fmt, ...) \
113 __i915_printk(dev_priv, \
114 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
115 fmt, ##__VA_ARGS__)
116
117
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100118static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100119{
120 enum intel_pch ret = PCH_NOP;
121
122 /*
123 * In a virtualized passthrough environment we can be in a
124 * setup where the ISA bridge is not able to be passed through.
125 * In this case, a south bridge can be emulated and we have to
126 * make an educated guess as to which PCH is really there.
127 */
128
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100129 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100130 ret = PCH_IBX;
131 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100132 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100133 ret = PCH_CPT;
134 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100135 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100136 ret = PCH_LPT;
137 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100138 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100139 ret = PCH_SPT;
140 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
141 }
142
143 return ret;
144}
145
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000146static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800147{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000153 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100216 WARN_ON(!IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100217 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700218 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100219 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200220 pch->subsystem_vendor ==
221 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
222 pch->subsystem_device ==
223 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100224 dev_priv->pch_type =
225 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 } else
227 continue;
228
Rui Guo6a9c4b32013-06-19 21:10:23 +0800229 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800232 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200233 DRM_DEBUG_KMS("No PCH found.\n");
234
235 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800236}
237
Chris Wilson0673ad42016-06-24 14:00:22 +0100238static int i915_getparam(struct drm_device *dev, void *data,
239 struct drm_file *file_priv)
240{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100241 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300242 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100243 drm_i915_getparam_t *param = data;
244 int value;
245
246 switch (param->param) {
247 case I915_PARAM_IRQ_ACTIVE:
248 case I915_PARAM_ALLOW_BATCHBUFFER:
249 case I915_PARAM_LAST_DISPATCH:
250 /* Reject all old ums/dri params. */
251 return -ENODEV;
252 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300253 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100254 break;
255 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 case I915_PARAM_NUM_FENCES_AVAIL:
259 value = dev_priv->num_fence_regs;
260 break;
261 case I915_PARAM_HAS_OVERLAY:
262 value = dev_priv->overlay ? 1 : 0;
263 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530265 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 break;
267 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300277 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800319 case I915_PARAM_HUC_STATUS:
320 /* The register is already force-woken. We dont need
321 * any rpm here
322 */
323 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
324 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100325 case I915_PARAM_MMAP_GTT_VERSION:
326 /* Though we've started our numbering from 1, and so class all
327 * earlier versions as 0, in effect their value is undefined as
328 * the ioctl will report EINVAL for the unknown param!
329 */
330 value = i915_gem_mmap_gtt_version();
331 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000332 case I915_PARAM_HAS_SCHEDULER:
333 value = dev_priv->engine[RCS] &&
334 dev_priv->engine[RCS]->schedule;
335 break;
David Weinehall16162472016-09-02 13:46:17 +0300336 case I915_PARAM_MMAP_VERSION:
337 /* Remember to bump this if the version changes! */
338 case I915_PARAM_HAS_GEM:
339 case I915_PARAM_HAS_PAGEFLIPPING:
340 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
341 case I915_PARAM_HAS_RELAXED_FENCING:
342 case I915_PARAM_HAS_COHERENT_RINGS:
343 case I915_PARAM_HAS_RELAXED_DELTA:
344 case I915_PARAM_HAS_GEN7_SOL_RESET:
345 case I915_PARAM_HAS_WAIT_TIMEOUT:
346 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
347 case I915_PARAM_HAS_PINNED_BATCHES:
348 case I915_PARAM_HAS_EXEC_NO_RELOC:
349 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
350 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
351 case I915_PARAM_HAS_EXEC_SOFTPIN:
352 /* For the time being all of these are always true;
353 * if some supported hardware does not have one of these
354 * features this value needs to be provided from
355 * INTEL_INFO(), a feature macro, or similar.
356 */
357 value = 1;
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 default:
360 DRM_DEBUG("Unknown parameter %d\n", param->param);
361 return -EINVAL;
362 }
363
Chris Wilsondda33002016-06-24 14:00:23 +0100364 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100365 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366
367 return 0;
368}
369
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000370static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100371{
Chris Wilson0673ad42016-06-24 14:00:22 +0100372 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
373 if (!dev_priv->bridge_dev) {
374 DRM_ERROR("bridge device not found\n");
375 return -1;
376 }
377 return 0;
378}
379
380/* Allocate space for the MCH regs if needed, return nonzero on error */
381static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000382intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100383{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000384 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100385 u32 temp_lo, temp_hi = 0;
386 u64 mchbar_addr;
387 int ret;
388
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000389 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100390 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
391 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
392 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
393
394 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
395#ifdef CONFIG_PNP
396 if (mchbar_addr &&
397 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
398 return 0;
399#endif
400
401 /* Get some space for it */
402 dev_priv->mch_res.name = "i915 MCHBAR";
403 dev_priv->mch_res.flags = IORESOURCE_MEM;
404 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
405 &dev_priv->mch_res,
406 MCHBAR_SIZE, MCHBAR_SIZE,
407 PCIBIOS_MIN_MEM,
408 0, pcibios_align_resource,
409 dev_priv->bridge_dev);
410 if (ret) {
411 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
412 dev_priv->mch_res.start = 0;
413 return ret;
414 }
415
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000416 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100417 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
418 upper_32_bits(dev_priv->mch_res.start));
419
420 pci_write_config_dword(dev_priv->bridge_dev, reg,
421 lower_32_bits(dev_priv->mch_res.start));
422 return 0;
423}
424
425/* Setup MCHBAR if possible, return true if we should disable it again */
426static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000427intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100428{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000429 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100430 u32 temp;
431 bool enabled;
432
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100433 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100434 return;
435
436 dev_priv->mchbar_need_disable = false;
437
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100438 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
440 enabled = !!(temp & DEVEN_MCHBAR_EN);
441 } else {
442 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
443 enabled = temp & 1;
444 }
445
446 /* If it's already enabled, don't have to do anything */
447 if (enabled)
448 return;
449
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000450 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100451 return;
452
453 dev_priv->mchbar_need_disable = true;
454
455 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100456 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100457 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
458 temp | DEVEN_MCHBAR_EN);
459 } else {
460 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
461 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
462 }
463}
464
465static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000466intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100467{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000468 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100469
470 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100471 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100472 u32 deven_val;
473
474 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
475 &deven_val);
476 deven_val &= ~DEVEN_MCHBAR_EN;
477 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
478 deven_val);
479 } else {
480 u32 mchbar_val;
481
482 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
483 &mchbar_val);
484 mchbar_val &= ~1;
485 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
486 mchbar_val);
487 }
488 }
489
490 if (dev_priv->mch_res.start)
491 release_resource(&dev_priv->mch_res);
492}
493
494/* true = enable decode, false = disable decoder */
495static unsigned int i915_vga_set_decode(void *cookie, bool state)
496{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000497 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100498
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000499 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100500 if (state)
501 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
502 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
503 else
504 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
505}
506
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000507static int i915_resume_switcheroo(struct drm_device *dev);
508static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
509
Chris Wilson0673ad42016-06-24 14:00:22 +0100510static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
511{
512 struct drm_device *dev = pci_get_drvdata(pdev);
513 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
514
515 if (state == VGA_SWITCHEROO_ON) {
516 pr_info("switched on\n");
517 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
518 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300519 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100520 i915_resume_switcheroo(dev);
521 dev->switch_power_state = DRM_SWITCH_POWER_ON;
522 } else {
523 pr_info("switched off\n");
524 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
525 i915_suspend_switcheroo(dev, pmm);
526 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
527 }
528}
529
530static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
531{
532 struct drm_device *dev = pci_get_drvdata(pdev);
533
534 /*
535 * FIXME: open_count is protected by drm_global_mutex but that would lead to
536 * locking inversion with the driver load path. And the access here is
537 * completely racy anyway. So don't bother with locking for now.
538 */
539 return dev->open_count == 0;
540}
541
542static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
543 .set_gpu_state = i915_switcheroo_set_state,
544 .reprobe = NULL,
545 .can_switch = i915_switcheroo_can_switch,
546};
547
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100548static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100549{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100550 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000551 i915_gem_cleanup_engines(dev_priv);
552 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100553 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100554
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000555 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100556
557 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100558}
559
560static int i915_load_modeset_init(struct drm_device *dev)
561{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100562 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300563 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100564 int ret;
565
566 if (i915_inject_load_failure())
567 return -ENODEV;
568
569 ret = intel_bios_init(dev_priv);
570 if (ret)
571 DRM_INFO("failed to find VBIOS tables\n");
572
573 /* If we have > 1 VGA cards, then we need to arbitrate access
574 * to the common VGA resources.
575 *
576 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
577 * then we do not take part in VGA arbitration and the
578 * vga_client_register() fails with -ENODEV.
579 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000580 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100581 if (ret && ret != -ENODEV)
582 goto out;
583
584 intel_register_dsm_handler();
585
David Weinehall52a05c32016-08-22 13:32:44 +0300586 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100587 if (ret)
588 goto cleanup_vga_client;
589
590 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
591 intel_update_rawclk(dev_priv);
592
593 intel_power_domains_init_hw(dev_priv, false);
594
595 intel_csr_ucode_init(dev_priv);
596
597 ret = intel_irq_install(dev_priv);
598 if (ret)
599 goto cleanup_csr;
600
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000601 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100602
603 /* Important: The output setup functions called by modeset_init need
604 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300605 ret = intel_modeset_init(dev);
606 if (ret)
607 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100608
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800609 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000610 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000612 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100613 if (ret)
614 goto cleanup_irq;
615
616 intel_modeset_gem_init(dev);
617
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000618 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100619 return 0;
620
621 ret = intel_fbdev_init(dev);
622 if (ret)
623 goto cleanup_gem;
624
625 /* Only enable hotplug handling once the fbdev is fully set up. */
626 intel_hpd_init(dev_priv);
627
628 drm_kms_helper_poll_init(dev);
629
630 return 0;
631
632cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000633 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300634 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100635 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000637 intel_guc_fini(dev_priv);
Anusha Srivatsabd1328582017-01-18 08:05:53 -0800638 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100639 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000640 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641cleanup_csr:
642 intel_csr_ucode_fini(dev_priv);
643 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300644 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100645cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300646 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100647out:
648 return ret;
649}
650
Chris Wilson0673ad42016-06-24 14:00:22 +0100651static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
652{
653 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100654 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100655 struct i915_ggtt *ggtt = &dev_priv->ggtt;
656 bool primary;
657 int ret;
658
659 ap = alloc_apertures(1);
660 if (!ap)
661 return -ENOMEM;
662
663 ap->ranges[0].base = ggtt->mappable_base;
664 ap->ranges[0].size = ggtt->mappable_end;
665
666 primary =
667 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
668
Daniel Vetter44adece2016-08-10 18:52:34 +0200669 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100670
671 kfree(ap);
672
673 return ret;
674}
Chris Wilson0673ad42016-06-24 14:00:22 +0100675
676#if !defined(CONFIG_VGA_CONSOLE)
677static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
678{
679 return 0;
680}
681#elif !defined(CONFIG_DUMMY_CONSOLE)
682static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
683{
684 return -ENODEV;
685}
686#else
687static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
688{
689 int ret = 0;
690
691 DRM_INFO("Replacing VGA console driver\n");
692
693 console_lock();
694 if (con_is_bound(&vga_con))
695 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
696 if (ret == 0) {
697 ret = do_unregister_con_driver(&vga_con);
698
699 /* Ignore "already unregistered". */
700 if (ret == -ENODEV)
701 ret = 0;
702 }
703 console_unlock();
704
705 return ret;
706}
707#endif
708
Chris Wilson0673ad42016-06-24 14:00:22 +0100709static void intel_init_dpio(struct drm_i915_private *dev_priv)
710{
711 /*
712 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
713 * CHV x1 PHY (DP/HDMI D)
714 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
715 */
716 if (IS_CHERRYVIEW(dev_priv)) {
717 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
718 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
719 } else if (IS_VALLEYVIEW(dev_priv)) {
720 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
721 }
722}
723
724static int i915_workqueues_init(struct drm_i915_private *dev_priv)
725{
726 /*
727 * The i915 workqueue is primarily used for batched retirement of
728 * requests (and thus managing bo) once the task has been completed
729 * by the GPU. i915_gem_retire_requests() is called directly when we
730 * need high-priority retirement, such as waiting for an explicit
731 * bo.
732 *
733 * It is also used for periodic low-priority events, such as
734 * idle-timers and recording error state.
735 *
736 * All tasks on the workqueue are expected to acquire the dev mutex
737 * so there is no point in running more than one instance of the
738 * workqueue at any time. Use an ordered one.
739 */
740 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
741 if (dev_priv->wq == NULL)
742 goto out_err;
743
744 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
745 if (dev_priv->hotplug.dp_wq == NULL)
746 goto out_free_wq;
747
Chris Wilson0673ad42016-06-24 14:00:22 +0100748 return 0;
749
Chris Wilson0673ad42016-06-24 14:00:22 +0100750out_free_wq:
751 destroy_workqueue(dev_priv->wq);
752out_err:
753 DRM_ERROR("Failed to allocate workqueues.\n");
754
755 return -ENOMEM;
756}
757
758static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
759{
Chris Wilson0673ad42016-06-24 14:00:22 +0100760 destroy_workqueue(dev_priv->hotplug.dp_wq);
761 destroy_workqueue(dev_priv->wq);
762}
763
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300764/*
765 * We don't keep the workarounds for pre-production hardware, so we expect our
766 * driver to fail on these machines in one way or another. A little warning on
767 * dmesg may help both the user and the bug triagers.
768 */
769static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
770{
771 if (IS_HSW_EARLY_SDV(dev_priv) ||
772 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
773 DRM_ERROR("This is a pre-production stepping. "
774 "It may not be fully functional.\n");
775}
776
Chris Wilson0673ad42016-06-24 14:00:22 +0100777/**
778 * i915_driver_init_early - setup state not requiring device access
779 * @dev_priv: device private
780 *
781 * Initialize everything that is a "SW-only" state, that is state not
782 * requiring accessing the device or exposing the driver via kernel internal
783 * or userspace interfaces. Example steps belonging here: lock initialization,
784 * system memory allocation, setting up device specific attributes and
785 * function hooks not requiring accessing the device.
786 */
787static int i915_driver_init_early(struct drm_i915_private *dev_priv,
788 const struct pci_device_id *ent)
789{
790 const struct intel_device_info *match_info =
791 (struct intel_device_info *)ent->driver_data;
792 struct intel_device_info *device_info;
793 int ret = 0;
794
795 if (i915_inject_load_failure())
796 return -ENODEV;
797
798 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100799 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100800 memcpy(device_info, match_info, sizeof(*device_info));
801 device_info->device_id = dev_priv->drm.pdev->device;
802
803 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
804 device_info->gen_mask = BIT(device_info->gen - 1);
805
806 spin_lock_init(&dev_priv->irq_lock);
807 spin_lock_init(&dev_priv->gpu_error.lock);
808 mutex_init(&dev_priv->backlight_lock);
809 spin_lock_init(&dev_priv->uncore.lock);
810 spin_lock_init(&dev_priv->mm.object_stat_lock);
811 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200812 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100813 mutex_init(&dev_priv->sb_lock);
814 mutex_init(&dev_priv->modeset_restore_lock);
815 mutex_init(&dev_priv->av_mutex);
816 mutex_init(&dev_priv->wm.wm_mutex);
817 mutex_init(&dev_priv->pps_mutex);
818
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100819 intel_uc_init_early(dev_priv);
820
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100821 i915_memcpy_init_early(dev_priv);
822
Chris Wilson0673ad42016-06-24 14:00:22 +0100823 ret = i915_workqueues_init(dev_priv);
824 if (ret < 0)
825 return ret;
826
Chris Wilson0673ad42016-06-24 14:00:22 +0100827 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000828 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100829
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000830 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100831 intel_init_dpio(dev_priv);
832 intel_power_domains_init(dev_priv);
833 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200834 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100835 intel_init_display_hooks(dev_priv);
836 intel_init_clock_gating_hooks(dev_priv);
837 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000838 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100839 if (ret < 0)
Zhenyu Wang26f837e2017-01-13 10:46:09 +0800840 goto err_workqueues;
Chris Wilson0673ad42016-06-24 14:00:22 +0100841
David Weinehall36cdd012016-08-22 13:59:31 +0300842 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100843
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100844 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100845
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300846 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100847
Robert Braggeec688e2016-11-07 19:49:47 +0000848 i915_perf_init(dev_priv);
849
Chris Wilson0673ad42016-06-24 14:00:22 +0100850 return 0;
851
852err_workqueues:
853 i915_workqueues_cleanup(dev_priv);
854 return ret;
855}
856
857/**
858 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
859 * @dev_priv: device private
860 */
861static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
862{
Robert Braggeec688e2016-11-07 19:49:47 +0000863 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000864 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100865 i915_workqueues_cleanup(dev_priv);
866}
867
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000868static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100869{
David Weinehall52a05c32016-08-22 13:32:44 +0300870 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100871 int mmio_bar;
872 int mmio_size;
873
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100874 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100875 /*
876 * Before gen4, the registers and the GTT are behind different BARs.
877 * However, from gen4 onwards, the registers and the GTT are shared
878 * in the same BAR, so we want to restrict this ioremap from
879 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
880 * the register BAR remains the same size for all the earlier
881 * generations up to Ironlake.
882 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000883 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100884 mmio_size = 512 * 1024;
885 else
886 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300887 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100888 if (dev_priv->regs == NULL) {
889 DRM_ERROR("failed to map registers\n");
890
891 return -EIO;
892 }
893
894 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000895 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100896
897 return 0;
898}
899
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000900static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100901{
David Weinehall52a05c32016-08-22 13:32:44 +0300902 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100903
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000904 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300905 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100906}
907
908/**
909 * i915_driver_init_mmio - setup device MMIO
910 * @dev_priv: device private
911 *
912 * Setup minimal device state necessary for MMIO accesses later in the
913 * initialization sequence. The setup here should avoid any other device-wide
914 * side effects or exposing the driver via kernel internal or user space
915 * interfaces.
916 */
917static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
918{
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 int ret;
920
921 if (i915_inject_load_failure())
922 return -ENODEV;
923
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000924 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 return -EIO;
926
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000927 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100928 if (ret < 0)
929 goto put_bridge;
930
931 intel_uncore_init(dev_priv);
932
933 return 0;
934
935put_bridge:
936 pci_dev_put(dev_priv->bridge_dev);
937
938 return ret;
939}
940
941/**
942 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
943 * @dev_priv: device private
944 */
945static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
946{
Chris Wilson0673ad42016-06-24 14:00:22 +0100947 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000948 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100949 pci_dev_put(dev_priv->bridge_dev);
950}
951
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100952static void intel_sanitize_options(struct drm_i915_private *dev_priv)
953{
954 i915.enable_execlists =
955 intel_sanitize_enable_execlists(dev_priv,
956 i915.enable_execlists);
957
958 /*
959 * i915.enable_ppgtt is read-only, so do an early pass to validate the
960 * user's requested state against the hardware/driver capabilities. We
961 * do this now so that we can print out any log messages once rather
962 * than every time we check intel_enable_ppgtt().
963 */
964 i915.enable_ppgtt =
965 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
966 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100967
968 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
969 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100970}
971
Chris Wilson0673ad42016-06-24 14:00:22 +0100972/**
973 * i915_driver_init_hw - setup state requiring device access
974 * @dev_priv: device private
975 *
976 * Setup state that requires accessing the device, but doesn't require
977 * exposing the driver via kernel internal or userspace interfaces.
978 */
979static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
980{
David Weinehall52a05c32016-08-22 13:32:44 +0300981 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100982 int ret;
983
984 if (i915_inject_load_failure())
985 return -ENODEV;
986
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100987 intel_device_info_runtime_init(dev_priv);
988
989 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100990
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100991 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100992 if (ret)
993 return ret;
994
Chris Wilson0673ad42016-06-24 14:00:22 +0100995 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
996 * otherwise the vga fbdev driver falls over. */
997 ret = i915_kick_out_firmware_fb(dev_priv);
998 if (ret) {
999 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1000 goto out_ggtt;
1001 }
1002
1003 ret = i915_kick_out_vgacon(dev_priv);
1004 if (ret) {
1005 DRM_ERROR("failed to remove conflicting VGA console\n");
1006 goto out_ggtt;
1007 }
1008
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001009 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001010 if (ret)
1011 return ret;
1012
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001013 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001014 if (ret) {
1015 DRM_ERROR("failed to enable GGTT\n");
1016 goto out_ggtt;
1017 }
1018
David Weinehall52a05c32016-08-22 13:32:44 +03001019 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001020
1021 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001022 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001023 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001024 if (ret) {
1025 DRM_ERROR("failed to set DMA mask\n");
1026
1027 goto out_ggtt;
1028 }
1029 }
1030
Chris Wilson0673ad42016-06-24 14:00:22 +01001031 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1032 * using 32bit addressing, overwriting memory if HWS is located
1033 * above 4GB.
1034 *
1035 * The documentation also mentions an issue with undefined
1036 * behaviour if any general state is accessed within a page above 4GB,
1037 * which also needs to be handled carefully.
1038 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001039 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001040 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001041
1042 if (ret) {
1043 DRM_ERROR("failed to set DMA mask\n");
1044
1045 goto out_ggtt;
1046 }
1047 }
1048
Chris Wilson0673ad42016-06-24 14:00:22 +01001049 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1050 PM_QOS_DEFAULT_VALUE);
1051
1052 intel_uncore_sanitize(dev_priv);
1053
1054 intel_opregion_setup(dev_priv);
1055
1056 i915_gem_load_init_fences(dev_priv);
1057
1058 /* On the 945G/GM, the chipset reports the MSI capability on the
1059 * integrated graphics even though the support isn't actually there
1060 * according to the published specs. It doesn't appear to function
1061 * correctly in testing on 945G.
1062 * This may be a side effect of MSI having been made available for PEG
1063 * and the registers being closely associated.
1064 *
1065 * According to chipset errata, on the 965GM, MSI interrupts may
1066 * be lost or delayed, but we use them anyways to avoid
1067 * stuck interrupts on some machines.
1068 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001069 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001070 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001071 DRM_DEBUG_DRIVER("can't enable MSI");
1072 }
1073
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001074 ret = intel_gvt_init(dev_priv);
1075 if (ret)
1076 goto out_ggtt;
1077
Chris Wilson0673ad42016-06-24 14:00:22 +01001078 return 0;
1079
1080out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001081 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001082
1083 return ret;
1084}
1085
1086/**
1087 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1088 * @dev_priv: device private
1089 */
1090static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1091{
David Weinehall52a05c32016-08-22 13:32:44 +03001092 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001093
David Weinehall52a05c32016-08-22 13:32:44 +03001094 if (pdev->msi_enabled)
1095 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001096
1097 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001098 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001099}
1100
1101/**
1102 * i915_driver_register - register the driver with the rest of the system
1103 * @dev_priv: device private
1104 *
1105 * Perform any steps necessary to make the driver available via kernel
1106 * internal or userspace interfaces.
1107 */
1108static void i915_driver_register(struct drm_i915_private *dev_priv)
1109{
Chris Wilson91c8a322016-07-05 10:40:23 +01001110 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001111
1112 i915_gem_shrinker_init(dev_priv);
1113
1114 /*
1115 * Notify a valid surface after modesetting,
1116 * when running inside a VM.
1117 */
1118 if (intel_vgpu_active(dev_priv))
1119 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1120
1121 /* Reveal our presence to userspace */
1122 if (drm_dev_register(dev, 0) == 0) {
1123 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001124 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001125 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001126
1127 /* Depends on sysfs having been initialized */
1128 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001129 } else
1130 DRM_ERROR("Failed to register driver for userspace access!\n");
1131
1132 if (INTEL_INFO(dev_priv)->num_pipes) {
1133 /* Must be done after probing outputs */
1134 intel_opregion_register(dev_priv);
1135 acpi_video_register();
1136 }
1137
1138 if (IS_GEN5(dev_priv))
1139 intel_gpu_ips_init(dev_priv);
1140
1141 i915_audio_component_init(dev_priv);
1142
1143 /*
1144 * Some ports require correctly set-up hpd registers for detection to
1145 * work properly (leading to ghost connected connector status), e.g. VGA
1146 * on gm45. Hence we can only set up the initial fbdev config after hpd
1147 * irqs are fully enabled. We do it last so that the async config
1148 * cannot run before the connectors are registered.
1149 */
1150 intel_fbdev_initial_config_async(dev);
1151}
1152
1153/**
1154 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1155 * @dev_priv: device private
1156 */
1157static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1158{
1159 i915_audio_component_cleanup(dev_priv);
1160
1161 intel_gpu_ips_teardown();
1162 acpi_video_unregister();
1163 intel_opregion_unregister(dev_priv);
1164
Robert Bragg442b8c02016-11-07 19:49:53 +00001165 i915_perf_unregister(dev_priv);
1166
David Weinehall694c2822016-08-22 13:32:43 +03001167 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001168 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001169 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001170 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001171
1172 i915_gem_shrinker_cleanup(dev_priv);
1173}
1174
1175/**
1176 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001177 * @pdev: PCI device
1178 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001179 *
1180 * The driver load routine has to do several things:
1181 * - drive output discovery via intel_modeset_init()
1182 * - initialize the memory manager
1183 * - allocate initial config memory
1184 * - setup the DRM framebuffer with the allocated memory
1185 */
Chris Wilson42f55512016-06-24 14:00:26 +01001186int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001187{
1188 struct drm_i915_private *dev_priv;
1189 int ret;
1190
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001191 if (i915.nuclear_pageflip)
1192 driver.driver_features |= DRIVER_ATOMIC;
1193
Chris Wilson0673ad42016-06-24 14:00:22 +01001194 ret = -ENOMEM;
1195 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1196 if (dev_priv)
1197 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1198 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001199 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001200 kfree(dev_priv);
1201 return ret;
1202 }
1203
Chris Wilson0673ad42016-06-24 14:00:22 +01001204 dev_priv->drm.pdev = pdev;
1205 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001206
1207 ret = pci_enable_device(pdev);
1208 if (ret)
1209 goto out_free_priv;
1210
1211 pci_set_drvdata(pdev, &dev_priv->drm);
1212
1213 ret = i915_driver_init_early(dev_priv, ent);
1214 if (ret < 0)
1215 goto out_pci_disable;
1216
1217 intel_runtime_pm_get(dev_priv);
1218
1219 ret = i915_driver_init_mmio(dev_priv);
1220 if (ret < 0)
1221 goto out_runtime_pm_put;
1222
1223 ret = i915_driver_init_hw(dev_priv);
1224 if (ret < 0)
1225 goto out_cleanup_mmio;
1226
1227 /*
1228 * TODO: move the vblank init and parts of modeset init steps into one
1229 * of the i915_driver_init_/i915_driver_register functions according
1230 * to the role/effect of the given init step.
1231 */
1232 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001233 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001234 INTEL_INFO(dev_priv)->num_pipes);
1235 if (ret)
1236 goto out_cleanup_hw;
1237 }
1238
Chris Wilson91c8a322016-07-05 10:40:23 +01001239 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001240 if (ret < 0)
1241 goto out_cleanup_vblank;
1242
1243 i915_driver_register(dev_priv);
1244
1245 intel_runtime_pm_enable(dev_priv);
1246
Mahesh Kumara3a89862016-12-01 21:19:34 +05301247 dev_priv->ipc_enabled = false;
1248
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001249 /* Everything is in place, we can now relax! */
1250 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1251 driver.name, driver.major, driver.minor, driver.patchlevel,
1252 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001253 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1254 DRM_INFO("DRM_I915_DEBUG enabled\n");
1255 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1256 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001257
Chris Wilson0673ad42016-06-24 14:00:22 +01001258 intel_runtime_pm_put(dev_priv);
1259
1260 return 0;
1261
1262out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001263 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001264out_cleanup_hw:
1265 i915_driver_cleanup_hw(dev_priv);
1266out_cleanup_mmio:
1267 i915_driver_cleanup_mmio(dev_priv);
1268out_runtime_pm_put:
1269 intel_runtime_pm_put(dev_priv);
1270 i915_driver_cleanup_early(dev_priv);
1271out_pci_disable:
1272 pci_disable_device(pdev);
1273out_free_priv:
1274 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1275 drm_dev_unref(&dev_priv->drm);
1276 return ret;
1277}
1278
Chris Wilson42f55512016-06-24 14:00:26 +01001279void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001280{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001281 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001282 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001283
1284 intel_fbdev_fini(dev);
1285
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001286 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001287 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001288
1289 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1290
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001291 intel_gvt_cleanup(dev_priv);
1292
Chris Wilson0673ad42016-06-24 14:00:22 +01001293 i915_driver_unregister(dev_priv);
1294
1295 drm_vblank_cleanup(dev);
1296
1297 intel_modeset_cleanup(dev);
1298
1299 /*
1300 * free the memory space allocated for the child device
1301 * config parsed from VBT
1302 */
1303 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1304 kfree(dev_priv->vbt.child_dev);
1305 dev_priv->vbt.child_dev = NULL;
1306 dev_priv->vbt.child_dev_num = 0;
1307 }
1308 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1309 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1310 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1311 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1312
David Weinehall52a05c32016-08-22 13:32:44 +03001313 vga_switcheroo_unregister_client(pdev);
1314 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001315
1316 intel_csr_ucode_fini(dev_priv);
1317
1318 /* Free error state after interrupts are fully disabled. */
1319 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001320 i915_destroy_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001321
1322 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001323 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001324
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001325 intel_guc_fini(dev_priv);
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001326 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001327 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001328 intel_fbc_cleanup_cfb(dev_priv);
1329
1330 intel_power_domains_fini(dev_priv);
1331
1332 i915_driver_cleanup_hw(dev_priv);
1333 i915_driver_cleanup_mmio(dev_priv);
1334
1335 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1336
1337 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001338}
1339
1340static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1341{
1342 int ret;
1343
1344 ret = i915_gem_open(dev, file);
1345 if (ret)
1346 return ret;
1347
1348 return 0;
1349}
1350
1351/**
1352 * i915_driver_lastclose - clean up after all DRM clients have exited
1353 * @dev: DRM device
1354 *
1355 * Take care of cleaning up after all DRM clients have exited. In the
1356 * mode setting case, we want to restore the kernel's initial mode (just
1357 * in case the last client left us in a bad state).
1358 *
1359 * Additionally, in the non-mode setting case, we'll tear down the GTT
1360 * and DMA structures, since the kernel won't be using them, and clea
1361 * up any GEM state.
1362 */
1363static void i915_driver_lastclose(struct drm_device *dev)
1364{
1365 intel_fbdev_restore_mode(dev);
1366 vga_switcheroo_process_delayed_switch();
1367}
1368
1369static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1370{
1371 mutex_lock(&dev->struct_mutex);
1372 i915_gem_context_close(dev, file);
1373 i915_gem_release(dev, file);
1374 mutex_unlock(&dev->struct_mutex);
1375}
1376
1377static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1378{
1379 struct drm_i915_file_private *file_priv = file->driver_priv;
1380
1381 kfree(file_priv);
1382}
1383
Imre Deak07f9cd02014-08-18 14:42:45 +03001384static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1385{
Chris Wilson91c8a322016-07-05 10:40:23 +01001386 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001387 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001388
1389 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001390 for_each_intel_encoder(dev, encoder)
1391 if (encoder->suspend)
1392 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001393 drm_modeset_unlock_all(dev);
1394}
1395
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001396static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1397 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001398static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301399
Imre Deakbc872292015-11-18 17:32:30 +02001400static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1401{
1402#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1403 if (acpi_target_system_state() < ACPI_STATE_S3)
1404 return true;
1405#endif
1406 return false;
1407}
Sagar Kambleebc32822014-08-13 23:07:05 +05301408
Imre Deak5e365c32014-10-23 19:23:25 +03001409static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001410{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001411 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001412 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001413 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001414 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001415
Zhang Ruib8efb172013-02-05 15:41:53 +08001416 /* ignore lid events during suspend */
1417 mutex_lock(&dev_priv->modeset_restore_lock);
1418 dev_priv->modeset_restore = MODESET_SUSPENDED;
1419 mutex_unlock(&dev_priv->modeset_restore_lock);
1420
Imre Deak1f814da2015-12-16 02:52:19 +02001421 disable_rpm_wakeref_asserts(dev_priv);
1422
Paulo Zanonic67a4702013-08-19 13:18:09 -03001423 /* We do a lot of poking in a lot of registers, make sure they work
1424 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001425 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001426
Dave Airlie5bcf7192010-12-07 09:20:40 +10001427 drm_kms_helper_poll_disable(dev);
1428
David Weinehall52a05c32016-08-22 13:32:44 +03001429 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001430
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001431 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001432 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001433 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001434 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001435 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001436 }
1437
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001438 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001439
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001440 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001441
1442 intel_dp_mst_suspend(dev);
1443
1444 intel_runtime_pm_disable_interrupts(dev_priv);
1445 intel_hpd_cancel_work(dev_priv);
1446
1447 intel_suspend_encoders(dev_priv);
1448
Ville Syrjälä712bf362016-10-31 22:37:23 +02001449 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001450
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001451 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001452
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001453 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001454
Imre Deakbc872292015-11-18 17:32:30 +02001455 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001456 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001457
Chris Wilsondc979972016-05-10 14:10:04 +01001458 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001459 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001460
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001461 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001462
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001463 dev_priv->suspend_count++;
1464
Imre Deakf74ed082016-04-18 14:48:21 +03001465 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001466
Imre Deak1f814da2015-12-16 02:52:19 +02001467out:
1468 enable_rpm_wakeref_asserts(dev_priv);
1469
1470 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001471}
1472
David Weinehallc49d13e2016-08-22 13:32:42 +03001473static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001474{
David Weinehallc49d13e2016-08-22 13:32:42 +03001475 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001476 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001477 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001478 int ret;
1479
Imre Deak1f814da2015-12-16 02:52:19 +02001480 disable_rpm_wakeref_asserts(dev_priv);
1481
Imre Deak4c494a52016-10-13 14:34:06 +03001482 intel_display_set_init_power(dev_priv, false);
1483
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001484 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001485 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001486 /*
1487 * In case of firmware assisted context save/restore don't manually
1488 * deinit the power domains. This also means the CSR/DMC firmware will
1489 * stay active, it will power down any HW resources as required and
1490 * also enable deeper system power states that would be blocked if the
1491 * firmware was inactive.
1492 */
1493 if (!fw_csr)
1494 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001495
Imre Deak507e1262016-04-20 20:27:54 +03001496 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001497 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001498 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001499 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001500 hsw_enable_pc8(dev_priv);
1501 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1502 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001503
1504 if (ret) {
1505 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001506 if (!fw_csr)
1507 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001508
Imre Deak1f814da2015-12-16 02:52:19 +02001509 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001510 }
1511
David Weinehall52a05c32016-08-22 13:32:44 +03001512 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001513 /*
Imre Deak54875572015-06-30 17:06:47 +03001514 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001515 * the device even though it's already in D3 and hang the machine. So
1516 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001517 * power down the device properly. The issue was seen on multiple old
1518 * GENs with different BIOS vendors, so having an explicit blacklist
1519 * is inpractical; apply the workaround on everything pre GEN6. The
1520 * platforms where the issue was seen:
1521 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1522 * Fujitsu FSC S7110
1523 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001524 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001525 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001526 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001527
Imre Deakbc872292015-11-18 17:32:30 +02001528 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1529
Imre Deak1f814da2015-12-16 02:52:19 +02001530out:
1531 enable_rpm_wakeref_asserts(dev_priv);
1532
1533 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001534}
1535
Matthew Aulda9a251c2016-12-02 10:24:11 +00001536static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001537{
1538 int error;
1539
Chris Wilsonded8b072016-07-05 10:40:22 +01001540 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001541 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001542 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001543 return -ENODEV;
1544 }
1545
Imre Deak0b14cbd2014-09-10 18:16:55 +03001546 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1547 state.event != PM_EVENT_FREEZE))
1548 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001549
1550 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1551 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001552
Imre Deak5e365c32014-10-23 19:23:25 +03001553 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001554 if (error)
1555 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001556
Imre Deakab3be732015-03-02 13:04:41 +02001557 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001558}
1559
Imre Deak5e365c32014-10-23 19:23:25 +03001560static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001561{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001562 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001563 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001564
Imre Deak1f814da2015-12-16 02:52:19 +02001565 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001566 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001567
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001568 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001569 if (ret)
1570 DRM_ERROR("failed to re-enable GGTT\n");
1571
Imre Deakf74ed082016-04-18 14:48:21 +03001572 intel_csr_ucode_resume(dev_priv);
1573
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001574 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001575
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001576 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001577 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001578 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001579
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001580 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001581
Peter Antoine364aece2015-05-11 08:50:45 +01001582 /*
1583 * Interrupts have to be enabled before any batches are run. If not the
1584 * GPU will hang. i915_gem_init_hw() will initiate batches to
1585 * update/restore the context.
1586 *
Imre Deak908764f2016-11-29 21:40:29 +02001587 * drm_mode_config_reset() needs AUX interrupts.
1588 *
Peter Antoine364aece2015-05-11 08:50:45 +01001589 * Modeset enabling in intel_modeset_init_hw() also needs working
1590 * interrupts.
1591 */
1592 intel_runtime_pm_enable_interrupts(dev_priv);
1593
Imre Deak908764f2016-11-29 21:40:29 +02001594 drm_mode_config_reset(dev);
1595
Daniel Vetterd5818932015-02-23 12:03:26 +01001596 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001597 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001598 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001599 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001600 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001601 mutex_unlock(&dev->struct_mutex);
1602
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001603 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001604
Daniel Vetterd5818932015-02-23 12:03:26 +01001605 intel_modeset_init_hw(dev);
1606
1607 spin_lock_irq(&dev_priv->irq_lock);
1608 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001609 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001610 spin_unlock_irq(&dev_priv->irq_lock);
1611
Daniel Vetterd5818932015-02-23 12:03:26 +01001612 intel_dp_mst_resume(dev);
1613
Lyudea16b7652016-03-11 10:57:01 -05001614 intel_display_resume(dev);
1615
Lyudee0b70062016-11-01 21:06:30 -04001616 drm_kms_helper_poll_enable(dev);
1617
Daniel Vetterd5818932015-02-23 12:03:26 +01001618 /*
1619 * ... but also need to make sure that hotplug processing
1620 * doesn't cause havoc. Like in the driver load code we don't
1621 * bother with the tiny race here where we might loose hotplug
1622 * notifications.
1623 * */
1624 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001625
Chris Wilson03d92e42016-05-23 15:08:10 +01001626 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001627
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001628 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001629
Zhang Ruib8efb172013-02-05 15:41:53 +08001630 mutex_lock(&dev_priv->modeset_restore_lock);
1631 dev_priv->modeset_restore = MODESET_DONE;
1632 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001633
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001634 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001635
Chris Wilson54b4f682016-07-21 21:16:19 +01001636 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001637
Imre Deak1f814da2015-12-16 02:52:19 +02001638 enable_rpm_wakeref_asserts(dev_priv);
1639
Chris Wilson074c6ad2014-04-09 09:19:43 +01001640 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001641}
1642
Imre Deak5e365c32014-10-23 19:23:25 +03001643static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001644{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001645 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001646 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001647 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001648
Imre Deak76c4b252014-04-01 19:55:22 +03001649 /*
1650 * We have a resume ordering issue with the snd-hda driver also
1651 * requiring our device to be power up. Due to the lack of a
1652 * parent/child relationship we currently solve this with an early
1653 * resume hook.
1654 *
1655 * FIXME: This should be solved with a special hdmi sink device or
1656 * similar so that power domains can be employed.
1657 */
Imre Deak44410cd2016-04-18 14:45:54 +03001658
1659 /*
1660 * Note that we need to set the power state explicitly, since we
1661 * powered off the device during freeze and the PCI core won't power
1662 * it back up for us during thaw. Powering off the device during
1663 * freeze is not a hard requirement though, and during the
1664 * suspend/resume phases the PCI core makes sure we get here with the
1665 * device powered on. So in case we change our freeze logic and keep
1666 * the device powered we can also remove the following set power state
1667 * call.
1668 */
David Weinehall52a05c32016-08-22 13:32:44 +03001669 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001670 if (ret) {
1671 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1672 goto out;
1673 }
1674
1675 /*
1676 * Note that pci_enable_device() first enables any parent bridge
1677 * device and only then sets the power state for this device. The
1678 * bridge enabling is a nop though, since bridge devices are resumed
1679 * first. The order of enabling power and enabling the device is
1680 * imposed by the PCI core as described above, so here we preserve the
1681 * same order for the freeze/thaw phases.
1682 *
1683 * TODO: eventually we should remove pci_disable_device() /
1684 * pci_enable_enable_device() from suspend/resume. Due to how they
1685 * depend on the device enable refcount we can't anyway depend on them
1686 * disabling/enabling the device.
1687 */
David Weinehall52a05c32016-08-22 13:32:44 +03001688 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001689 ret = -EIO;
1690 goto out;
1691 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001692
David Weinehall52a05c32016-08-22 13:32:44 +03001693 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001694
Imre Deak1f814da2015-12-16 02:52:19 +02001695 disable_rpm_wakeref_asserts(dev_priv);
1696
Wayne Boyer666a4532015-12-09 12:29:35 -08001697 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001698 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001699 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001700 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1701 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001702
Chris Wilsondc979972016-05-10 14:10:04 +01001703 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001704
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001705 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001706 if (!dev_priv->suspended_to_idle)
1707 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001708 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001709 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001710 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001711 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001712
Chris Wilsondc979972016-05-10 14:10:04 +01001713 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001714
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001715 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001716 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001717 intel_power_domains_init_hw(dev_priv, true);
1718
Imre Deak6e35e8a2016-04-18 10:04:19 +03001719 enable_rpm_wakeref_asserts(dev_priv);
1720
Imre Deakbc872292015-11-18 17:32:30 +02001721out:
1722 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001723
1724 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001725}
1726
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001727static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001728{
Imre Deak50a00722014-10-23 19:23:17 +03001729 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001730
Imre Deak097dd832014-10-23 19:23:19 +03001731 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1732 return 0;
1733
Imre Deak5e365c32014-10-23 19:23:25 +03001734 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001735 if (ret)
1736 return ret;
1737
Imre Deak5a175142014-10-23 19:23:18 +03001738 return i915_drm_resume(dev);
1739}
1740
Ben Gamari11ed50e2009-09-14 17:48:45 -04001741/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001742 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001743 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001744 *
Chris Wilson780f2622016-09-09 14:11:52 +01001745 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1746 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001747 *
Chris Wilson221fe792016-09-09 14:11:51 +01001748 * Caller must hold the struct_mutex.
1749 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001750 * Procedure is fairly simple:
1751 * - reset the chip using the reset reg
1752 * - re-init context state
1753 * - re-init hardware status page
1754 * - re-init ring buffer
1755 * - re-init interrupt state
1756 * - re-init display
1757 */
Chris Wilson780f2622016-09-09 14:11:52 +01001758void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001759{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001760 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001761 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001762
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001763 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001764
1765 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001766 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001767
Chris Wilsond98c52c2016-04-13 17:35:05 +01001768 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001769 __clear_bit(I915_WEDGED, &error->flags);
1770 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001771
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001772 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001773 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001774 ret = i915_gem_reset_prepare(dev_priv);
1775 if (ret) {
1776 DRM_ERROR("GPU recovery failed\n");
1777 intel_gpu_reset(dev_priv, ALL_ENGINES);
1778 goto error;
1779 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001780
Chris Wilsondc979972016-05-10 14:10:04 +01001781 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001782 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001783 if (ret != -ENODEV)
1784 DRM_ERROR("Failed to reset chip: %i\n", ret);
1785 else
1786 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001787 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001788 }
1789
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00001790 i915_gem_reset_finish(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001791 intel_overlay_reset(dev_priv);
1792
Ben Gamari11ed50e2009-09-14 17:48:45 -04001793 /* Ok, now get things going again... */
1794
1795 /*
1796 * Everything depends on having the GTT running, so we need to start
1797 * there. Fortunately we don't need to do this unless we reset the
1798 * chip at a PCI level.
1799 *
1800 * Next we need to restore the context, but we don't use those
1801 * yet either...
1802 *
1803 * Ring buffer needs to be re-initialized in the KMS case, or if X
1804 * was running at the time of the reset (i.e. we weren't VT
1805 * switched away).
1806 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001807 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001808 if (ret) {
1809 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001810 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001811 }
1812
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001813 i915_queue_hangcheck(dev_priv);
1814
Chris Wilson780f2622016-09-09 14:11:52 +01001815wakeup:
Chris Wilson4c965542017-01-17 17:59:01 +02001816 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001817 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1818 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001819
1820error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001821 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001822 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001823}
1824
David Weinehallc49d13e2016-08-22 13:32:42 +03001825static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001826{
David Weinehallc49d13e2016-08-22 13:32:42 +03001827 struct pci_dev *pdev = to_pci_dev(kdev);
1828 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001829
David Weinehallc49d13e2016-08-22 13:32:42 +03001830 if (!dev) {
1831 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001832 return -ENODEV;
1833 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001834
David Weinehallc49d13e2016-08-22 13:32:42 +03001835 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001836 return 0;
1837
David Weinehallc49d13e2016-08-22 13:32:42 +03001838 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001839}
1840
David Weinehallc49d13e2016-08-22 13:32:42 +03001841static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001842{
David Weinehallc49d13e2016-08-22 13:32:42 +03001843 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001844
1845 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001846 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001847 * requiring our device to be power up. Due to the lack of a
1848 * parent/child relationship we currently solve this with an late
1849 * suspend hook.
1850 *
1851 * FIXME: This should be solved with a special hdmi sink device or
1852 * similar so that power domains can be employed.
1853 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001854 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001855 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001856
David Weinehallc49d13e2016-08-22 13:32:42 +03001857 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001858}
1859
David Weinehallc49d13e2016-08-22 13:32:42 +03001860static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001861{
David Weinehallc49d13e2016-08-22 13:32:42 +03001862 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001863
David Weinehallc49d13e2016-08-22 13:32:42 +03001864 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001865 return 0;
1866
David Weinehallc49d13e2016-08-22 13:32:42 +03001867 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001868}
1869
David Weinehallc49d13e2016-08-22 13:32:42 +03001870static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001871{
David Weinehallc49d13e2016-08-22 13:32:42 +03001872 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001873
David Weinehallc49d13e2016-08-22 13:32:42 +03001874 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001875 return 0;
1876
David Weinehallc49d13e2016-08-22 13:32:42 +03001877 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001878}
1879
David Weinehallc49d13e2016-08-22 13:32:42 +03001880static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001881{
David Weinehallc49d13e2016-08-22 13:32:42 +03001882 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001883
David Weinehallc49d13e2016-08-22 13:32:42 +03001884 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001885 return 0;
1886
David Weinehallc49d13e2016-08-22 13:32:42 +03001887 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001888}
1889
Chris Wilson1f19ac22016-05-14 07:26:32 +01001890/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001891static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001892{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001893 int ret;
1894
1895 ret = i915_pm_suspend(kdev);
1896 if (ret)
1897 return ret;
1898
1899 ret = i915_gem_freeze(kdev_to_i915(kdev));
1900 if (ret)
1901 return ret;
1902
1903 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001904}
1905
David Weinehallc49d13e2016-08-22 13:32:42 +03001906static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001907{
Chris Wilson461fb992016-05-14 07:26:33 +01001908 int ret;
1909
David Weinehallc49d13e2016-08-22 13:32:42 +03001910 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001911 if (ret)
1912 return ret;
1913
David Weinehallc49d13e2016-08-22 13:32:42 +03001914 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001915 if (ret)
1916 return ret;
1917
1918 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001919}
1920
1921/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001922static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001923{
David Weinehallc49d13e2016-08-22 13:32:42 +03001924 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001925}
1926
David Weinehallc49d13e2016-08-22 13:32:42 +03001927static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001928{
David Weinehallc49d13e2016-08-22 13:32:42 +03001929 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001930}
1931
1932/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001933static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001934{
David Weinehallc49d13e2016-08-22 13:32:42 +03001935 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001936}
1937
David Weinehallc49d13e2016-08-22 13:32:42 +03001938static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001939{
David Weinehallc49d13e2016-08-22 13:32:42 +03001940 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001941}
1942
Imre Deakddeea5b2014-05-05 15:19:56 +03001943/*
1944 * Save all Gunit registers that may be lost after a D3 and a subsequent
1945 * S0i[R123] transition. The list of registers needing a save/restore is
1946 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1947 * registers in the following way:
1948 * - Driver: saved/restored by the driver
1949 * - Punit : saved/restored by the Punit firmware
1950 * - No, w/o marking: no need to save/restore, since the register is R/O or
1951 * used internally by the HW in a way that doesn't depend
1952 * keeping the content across a suspend/resume.
1953 * - Debug : used for debugging
1954 *
1955 * We save/restore all registers marked with 'Driver', with the following
1956 * exceptions:
1957 * - Registers out of use, including also registers marked with 'Debug'.
1958 * These have no effect on the driver's operation, so we don't save/restore
1959 * them to reduce the overhead.
1960 * - Registers that are fully setup by an initialization function called from
1961 * the resume path. For example many clock gating and RPS/RC6 registers.
1962 * - Registers that provide the right functionality with their reset defaults.
1963 *
1964 * TODO: Except for registers that based on the above 3 criteria can be safely
1965 * ignored, we save/restore all others, practically treating the HW context as
1966 * a black-box for the driver. Further investigation is needed to reduce the
1967 * saved/restored registers even further, by following the same 3 criteria.
1968 */
1969static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1970{
1971 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1972 int i;
1973
1974 /* GAM 0x4000-0x4770 */
1975 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1976 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1977 s->arb_mode = I915_READ(ARB_MODE);
1978 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1979 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1980
1981 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001982 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001983
1984 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001985 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001986
1987 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1988 s->ecochk = I915_READ(GAM_ECOCHK);
1989 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1990 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1991
1992 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1993
1994 /* MBC 0x9024-0x91D0, 0x8500 */
1995 s->g3dctl = I915_READ(VLV_G3DCTL);
1996 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1997 s->mbctl = I915_READ(GEN6_MBCTL);
1998
1999 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2000 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2001 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2002 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2003 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2004 s->rstctl = I915_READ(GEN6_RSTCTL);
2005 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2006
2007 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2008 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2009 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2010 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2011 s->ecobus = I915_READ(ECOBUS);
2012 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2013 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2014 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2015 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2016 s->rcedata = I915_READ(VLV_RCEDATA);
2017 s->spare2gh = I915_READ(VLV_SPAREG2H);
2018
2019 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2020 s->gt_imr = I915_READ(GTIMR);
2021 s->gt_ier = I915_READ(GTIER);
2022 s->pm_imr = I915_READ(GEN6_PMIMR);
2023 s->pm_ier = I915_READ(GEN6_PMIER);
2024
2025 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002026 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002027
2028 /* GT SA CZ domain, 0x100000-0x138124 */
2029 s->tilectl = I915_READ(TILECTL);
2030 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2031 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2032 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2033 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2034
2035 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2036 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2037 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002038 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002039 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2040
2041 /*
2042 * Not saving any of:
2043 * DFT, 0x9800-0x9EC0
2044 * SARB, 0xB000-0xB1FC
2045 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2046 * PCI CFG
2047 */
2048}
2049
2050static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2051{
2052 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2053 u32 val;
2054 int i;
2055
2056 /* GAM 0x4000-0x4770 */
2057 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2058 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2059 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2060 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2061 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2062
2063 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002064 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002065
2066 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002067 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002068
2069 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2070 I915_WRITE(GAM_ECOCHK, s->ecochk);
2071 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2072 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2073
2074 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2075
2076 /* MBC 0x9024-0x91D0, 0x8500 */
2077 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2078 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2079 I915_WRITE(GEN6_MBCTL, s->mbctl);
2080
2081 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2082 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2083 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2084 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2085 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2086 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2087 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2088
2089 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2090 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2091 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2092 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2093 I915_WRITE(ECOBUS, s->ecobus);
2094 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2095 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2096 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2097 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2098 I915_WRITE(VLV_RCEDATA, s->rcedata);
2099 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2100
2101 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2102 I915_WRITE(GTIMR, s->gt_imr);
2103 I915_WRITE(GTIER, s->gt_ier);
2104 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2105 I915_WRITE(GEN6_PMIER, s->pm_ier);
2106
2107 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002108 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002109
2110 /* GT SA CZ domain, 0x100000-0x138124 */
2111 I915_WRITE(TILECTL, s->tilectl);
2112 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2113 /*
2114 * Preserve the GT allow wake and GFX force clock bit, they are not
2115 * be restored, as they are used to control the s0ix suspend/resume
2116 * sequence by the caller.
2117 */
2118 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2119 val &= VLV_GTLC_ALLOWWAKEREQ;
2120 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2121 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2122
2123 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2124 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2125 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2126 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2127
2128 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2129
2130 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2131 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2132 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002133 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002134 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2135}
2136
Imre Deak650ad972014-04-18 16:35:02 +03002137int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2138{
2139 u32 val;
2140 int err;
2141
Imre Deak650ad972014-04-18 16:35:02 +03002142 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2143 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2144 if (force_on)
2145 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2146 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2147
2148 if (!force_on)
2149 return 0;
2150
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002151 err = intel_wait_for_register(dev_priv,
2152 VLV_GTLC_SURVIVABILITY_REG,
2153 VLV_GFX_CLK_STATUS_BIT,
2154 VLV_GFX_CLK_STATUS_BIT,
2155 20);
Imre Deak650ad972014-04-18 16:35:02 +03002156 if (err)
2157 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2158 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2159
2160 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002161}
2162
Imre Deakddeea5b2014-05-05 15:19:56 +03002163static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2164{
2165 u32 val;
2166 int err = 0;
2167
2168 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2169 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2170 if (allow)
2171 val |= VLV_GTLC_ALLOWWAKEREQ;
2172 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2173 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2174
Chris Wilsonb2736692016-06-30 15:32:47 +01002175 err = intel_wait_for_register(dev_priv,
2176 VLV_GTLC_PW_STATUS,
2177 VLV_GTLC_ALLOWWAKEACK,
2178 allow,
2179 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002180 if (err)
2181 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002182
Imre Deakddeea5b2014-05-05 15:19:56 +03002183 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002184}
2185
2186static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2187 bool wait_for_on)
2188{
2189 u32 mask;
2190 u32 val;
2191 int err;
2192
2193 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2194 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002195 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002196 return 0;
2197
2198 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002199 onoff(wait_for_on),
2200 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002201
2202 /*
2203 * RC6 transitioning can be delayed up to 2 msec (see
2204 * valleyview_enable_rps), use 3 msec for safety.
2205 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002206 err = intel_wait_for_register(dev_priv,
2207 VLV_GTLC_PW_STATUS, mask, val,
2208 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002209 if (err)
2210 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002211 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002212
2213 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002214}
2215
2216static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2217{
2218 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2219 return;
2220
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002221 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002222 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2223}
2224
Sagar Kambleebc32822014-08-13 23:07:05 +05302225static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002226{
2227 u32 mask;
2228 int err;
2229
2230 /*
2231 * Bspec defines the following GT well on flags as debug only, so
2232 * don't treat them as hard failures.
2233 */
2234 (void)vlv_wait_for_gt_wells(dev_priv, false);
2235
2236 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2237 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2238
2239 vlv_check_no_gt_access(dev_priv);
2240
2241 err = vlv_force_gfx_clock(dev_priv, true);
2242 if (err)
2243 goto err1;
2244
2245 err = vlv_allow_gt_wake(dev_priv, false);
2246 if (err)
2247 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302248
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002249 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302250 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002251
2252 err = vlv_force_gfx_clock(dev_priv, false);
2253 if (err)
2254 goto err2;
2255
2256 return 0;
2257
2258err2:
2259 /* For safety always re-enable waking and disable gfx clock forcing */
2260 vlv_allow_gt_wake(dev_priv, true);
2261err1:
2262 vlv_force_gfx_clock(dev_priv, false);
2263
2264 return err;
2265}
2266
Sagar Kamble016970b2014-08-13 23:07:06 +05302267static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2268 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002269{
Imre Deakddeea5b2014-05-05 15:19:56 +03002270 int err;
2271 int ret;
2272
2273 /*
2274 * If any of the steps fail just try to continue, that's the best we
2275 * can do at this point. Return the first error code (which will also
2276 * leave RPM permanently disabled).
2277 */
2278 ret = vlv_force_gfx_clock(dev_priv, true);
2279
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002280 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302281 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002282
2283 err = vlv_allow_gt_wake(dev_priv, true);
2284 if (!ret)
2285 ret = err;
2286
2287 err = vlv_force_gfx_clock(dev_priv, false);
2288 if (!ret)
2289 ret = err;
2290
2291 vlv_check_no_gt_access(dev_priv);
2292
Chris Wilson7c108fd2016-10-24 13:42:18 +01002293 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002294 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002295
2296 return ret;
2297}
2298
David Weinehallc49d13e2016-08-22 13:32:42 +03002299static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002300{
David Weinehallc49d13e2016-08-22 13:32:42 +03002301 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002302 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002303 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002304 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002305
Chris Wilsondc979972016-05-10 14:10:04 +01002306 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002307 return -ENODEV;
2308
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002309 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002310 return -ENODEV;
2311
Paulo Zanoni8a187452013-12-06 20:32:13 -02002312 DRM_DEBUG_KMS("Suspending device\n");
2313
Imre Deak1f814da2015-12-16 02:52:19 +02002314 disable_rpm_wakeref_asserts(dev_priv);
2315
Imre Deakd6102972014-05-07 19:57:49 +03002316 /*
2317 * We are safe here against re-faults, since the fault handler takes
2318 * an RPM reference.
2319 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002320 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002321
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002322 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002323
Imre Deak2eb52522014-11-19 15:30:05 +02002324 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002325
Imre Deak507e1262016-04-20 20:27:54 +03002326 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002327 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002328 bxt_display_core_uninit(dev_priv);
2329 bxt_enable_dc9(dev_priv);
2330 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2331 hsw_enable_pc8(dev_priv);
2332 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2333 ret = vlv_suspend_complete(dev_priv);
2334 }
2335
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002336 if (ret) {
2337 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002338 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002339
Imre Deak1f814da2015-12-16 02:52:19 +02002340 enable_rpm_wakeref_asserts(dev_priv);
2341
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002342 return ret;
2343 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002344
Chris Wilsondc979972016-05-10 14:10:04 +01002345 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002346
2347 enable_rpm_wakeref_asserts(dev_priv);
2348 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002349
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002350 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002351 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2352
Paulo Zanoni8a187452013-12-06 20:32:13 -02002353 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002354
2355 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002356 * FIXME: We really should find a document that references the arguments
2357 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002358 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002359 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002360 /*
2361 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2362 * being detected, and the call we do at intel_runtime_resume()
2363 * won't be able to restore them. Since PCI_D3hot matches the
2364 * actual specification and appears to be working, use it.
2365 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002366 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002367 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002368 /*
2369 * current versions of firmware which depend on this opregion
2370 * notification have repurposed the D1 definition to mean
2371 * "runtime suspended" vs. what you would normally expect (D3)
2372 * to distinguish it from notifications that might be sent via
2373 * the suspend path.
2374 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002375 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002376 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002377
Mika Kuoppala59bad942015-01-16 11:34:40 +02002378 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002379
Lyude19625e82016-06-21 17:03:44 -04002380 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2381 intel_hpd_poll_init(dev_priv);
2382
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002383 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002384 return 0;
2385}
2386
David Weinehallc49d13e2016-08-22 13:32:42 +03002387static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002388{
David Weinehallc49d13e2016-08-22 13:32:42 +03002389 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002390 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002391 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002392 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002393
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002394 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002395 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002396
2397 DRM_DEBUG_KMS("Resuming device\n");
2398
Imre Deak1f814da2015-12-16 02:52:19 +02002399 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2400 disable_rpm_wakeref_asserts(dev_priv);
2401
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002402 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002403 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002404 if (intel_uncore_unclaimed_mmio(dev_priv))
2405 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002406
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002407 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002408
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002409 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002410 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302411
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002412 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002413 bxt_disable_dc9(dev_priv);
2414 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002415 if (dev_priv->csr.dmc_payload &&
2416 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2417 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002418 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002419 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002420 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002421 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002422 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002423
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002424 /*
2425 * No point of rolling back things in case of an error, as the best
2426 * we can do is to hope that things will still work (and disable RPM).
2427 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002428 i915_gem_init_swizzling(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002429
Daniel Vetterb9632912014-09-30 10:56:44 +02002430 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002431
2432 /*
2433 * On VLV/CHV display interrupts are part of the display
2434 * power well, so hpd is reinitialized from there. For
2435 * everyone else do it here.
2436 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002437 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002438 intel_hpd_init(dev_priv);
2439
Imre Deak1f814da2015-12-16 02:52:19 +02002440 enable_rpm_wakeref_asserts(dev_priv);
2441
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002442 if (ret)
2443 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2444 else
2445 DRM_DEBUG_KMS("Device resumed\n");
2446
2447 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002448}
2449
Chris Wilson42f55512016-06-24 14:00:26 +01002450const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002451 /*
2452 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2453 * PMSG_RESUME]
2454 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002455 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002456 .suspend_late = i915_pm_suspend_late,
2457 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002458 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002459
2460 /*
2461 * S4 event handlers
2462 * @freeze, @freeze_late : called (1) before creating the
2463 * hibernation image [PMSG_FREEZE] and
2464 * (2) after rebooting, before restoring
2465 * the image [PMSG_QUIESCE]
2466 * @thaw, @thaw_early : called (1) after creating the hibernation
2467 * image, before writing it [PMSG_THAW]
2468 * and (2) after failing to create or
2469 * restore the image [PMSG_RECOVER]
2470 * @poweroff, @poweroff_late: called after writing the hibernation
2471 * image, before rebooting [PMSG_HIBERNATE]
2472 * @restore, @restore_early : called after rebooting and restoring the
2473 * hibernation image [PMSG_RESTORE]
2474 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002475 .freeze = i915_pm_freeze,
2476 .freeze_late = i915_pm_freeze_late,
2477 .thaw_early = i915_pm_thaw_early,
2478 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002479 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002480 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002481 .restore_early = i915_pm_restore_early,
2482 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002483
2484 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002485 .runtime_suspend = intel_runtime_suspend,
2486 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002487};
2488
Laurent Pinchart78b68552012-05-17 13:27:22 +02002489static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002490 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002491 .open = drm_gem_vm_open,
2492 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002493};
2494
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002495static const struct file_operations i915_driver_fops = {
2496 .owner = THIS_MODULE,
2497 .open = drm_open,
2498 .release = drm_release,
2499 .unlocked_ioctl = drm_ioctl,
2500 .mmap = drm_gem_mmap,
2501 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002502 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002503 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002504 .llseek = noop_llseek,
2505};
2506
Chris Wilson0673ad42016-06-24 14:00:22 +01002507static int
2508i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file)
2510{
2511 return -ENODEV;
2512}
2513
2514static const struct drm_ioctl_desc i915_ioctls[] = {
2515 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2516 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2517 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2518 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2519 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2521 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2522 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2523 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2524 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2525 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2526 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2527 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2528 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2529 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2530 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2531 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2532 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2533 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002550 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002552 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002567 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002568};
2569
Linus Torvalds1da177e2005-04-16 15:20:36 -07002570static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002571 /* Don't use MTRRs here; the Xserver or userspace app should
2572 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002573 */
Eric Anholt673a3942008-07-30 12:06:12 -07002574 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002575 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002576 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002577 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002578 .lastclose = i915_driver_lastclose,
2579 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002580 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002581 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002582
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002583 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002584 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002585 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002586
2587 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2588 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2589 .gem_prime_export = i915_gem_prime_export,
2590 .gem_prime_import = i915_gem_prime_import,
2591
Dave Airlieff72145b2011-02-07 12:16:14 +10002592 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002593 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002594 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002596 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002597 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002598 .name = DRIVER_NAME,
2599 .desc = DRIVER_DESC,
2600 .date = DRIVER_DATE,
2601 .major = DRIVER_MAJOR,
2602 .minor = DRIVER_MINOR,
2603 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604};