blob: 9749113fccdd5772e8bdfff7e6847cf3397f9b37 [file] [log] [blame]
Zhi Wange4734052016-05-01 07:42:16 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Zhi Wang <zhi.a.wang@intel.com>
25 *
26 * Contributors:
27 * Ping Gao <ping.a.gao@intel.com>
28 * Tina Zhang <tina.zhang@intel.com>
29 * Chanbin Du <changbin.du@intel.com>
30 * Min He <min.he@intel.com>
31 * Bing Niu <bing.niu@intel.com>
32 * Zhenyu Wang <zhenyuw@linux.intel.com>
33 *
34 */
35
Zhi Wange4734052016-05-01 07:42:16 -040036#include <linux/kthread.h>
37
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080038#include "i915_drv.h"
39#include "gvt.h"
40
Zhi Wange4734052016-05-01 07:42:16 -040041#define RING_CTX_OFF(x) \
42 offsetof(struct execlist_ring_context, x)
43
Du, Changbin999ccb42016-10-20 14:08:47 +080044static void set_context_pdp_root_pointer(
45 struct execlist_ring_context *ring_context,
Zhi Wange4734052016-05-01 07:42:16 -040046 u32 pdp[8])
47{
48 struct execlist_mmio_pair *pdp_pair = &ring_context->pdp3_UDW;
49 int i;
50
51 for (i = 0; i < 8; i++)
52 pdp_pair[i].val = pdp[7 - i];
53}
54
55static int populate_shadow_context(struct intel_vgpu_workload *workload)
56{
57 struct intel_vgpu *vgpu = workload->vgpu;
58 struct intel_gvt *gvt = vgpu->gvt;
59 int ring_id = workload->ring_id;
Zhi Wang1406a142017-09-10 21:15:18 +080060 struct i915_gem_context *shadow_ctx = vgpu->submission.shadow_ctx;
Zhi Wange4734052016-05-01 07:42:16 -040061 struct drm_i915_gem_object *ctx_obj =
62 shadow_ctx->engine[ring_id].state->obj;
63 struct execlist_ring_context *shadow_ring_context;
64 struct page *page;
65 void *dst;
66 unsigned long context_gpa, context_page_num;
67 int i;
68
69 gvt_dbg_sched("ring id %d workload lrca %x", ring_id,
70 workload->ctx_desc.lrca);
71
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030072 context_page_num = gvt->dev_priv->engine[ring_id]->context_size;
Zhi Wange4734052016-05-01 07:42:16 -040073
74 context_page_num = context_page_num >> PAGE_SHIFT;
75
76 if (IS_BROADWELL(gvt->dev_priv) && ring_id == RCS)
77 context_page_num = 19;
78
79 i = 2;
80
81 while (i < context_page_num) {
82 context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
83 (u32)((workload->ctx_desc.lrca + i) <<
Zhi Wang9556e112017-10-10 13:51:32 +080084 I915_GTT_PAGE_SHIFT));
Zhi Wange4734052016-05-01 07:42:16 -040085 if (context_gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -050086 gvt_vgpu_err("Invalid guest context descriptor\n");
fred gao5c568832017-09-20 05:36:47 +080087 return -EFAULT;
Zhi Wange4734052016-05-01 07:42:16 -040088 }
89
Michel Thierry0b29c752017-09-13 09:56:00 +010090 page = i915_gem_object_get_page(ctx_obj, LRC_HEADER_PAGES + i);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080091 dst = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -040092 intel_gvt_hypervisor_read_gpa(vgpu, context_gpa, dst,
Zhi Wang9556e112017-10-10 13:51:32 +080093 I915_GTT_PAGE_SIZE);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080094 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -040095 i++;
96 }
97
98 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Xiaoguang Chenc7549362016-11-03 18:38:30 +080099 shadow_ring_context = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400100
101#define COPY_REG(name) \
102 intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
103 + RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
104
105 COPY_REG(ctx_ctrl);
106 COPY_REG(ctx_timestamp);
107
108 if (ring_id == RCS) {
109 COPY_REG(bb_per_ctx_ptr);
110 COPY_REG(rcs_indirect_ctx);
111 COPY_REG(rcs_indirect_ctx_offset);
112 }
113#undef COPY_REG
114
115 set_context_pdp_root_pointer(shadow_ring_context,
116 workload->shadow_mm->shadow_page_table);
117
118 intel_gvt_hypervisor_read_gpa(vgpu,
119 workload->ring_context_gpa +
120 sizeof(*shadow_ring_context),
121 (void *)shadow_ring_context +
122 sizeof(*shadow_ring_context),
Zhi Wang9556e112017-10-10 13:51:32 +0800123 I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Zhi Wange4734052016-05-01 07:42:16 -0400124
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800125 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400126 return 0;
127}
128
Changbin Dubc2d4b62017-03-22 12:35:31 +0800129static inline bool is_gvt_request(struct drm_i915_gem_request *req)
130{
131 return i915_gem_context_force_single_submission(req->ctx);
132}
133
Xiong Zhang295764c2017-11-07 05:23:02 +0800134static void save_ring_hw_state(struct intel_vgpu *vgpu, int ring_id)
135{
136 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
137 u32 ring_base = dev_priv->engine[ring_id]->mmio_base;
138 i915_reg_t reg;
139
140 reg = RING_INSTDONE(ring_base);
141 vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) = I915_READ_FW(reg);
142 reg = RING_ACTHD(ring_base);
143 vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) = I915_READ_FW(reg);
144 reg = RING_ACTHD_UDW(ring_base);
145 vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) = I915_READ_FW(reg);
146}
147
Zhi Wange4734052016-05-01 07:42:16 -0400148static int shadow_context_status_change(struct notifier_block *nb,
149 unsigned long action, void *data)
150{
Changbin Du3fc03062017-03-13 10:47:11 +0800151 struct drm_i915_gem_request *req = (struct drm_i915_gem_request *)data;
152 struct intel_gvt *gvt = container_of(nb, struct intel_gvt,
153 shadow_ctx_notifier_block[req->engine->id]);
154 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Changbin Du0e86cc92017-05-04 10:52:38 +0800155 enum intel_engine_id ring_id = req->engine->id;
156 struct intel_vgpu_workload *workload;
Zhi Wange4734052016-05-01 07:42:16 -0400157
Changbin Du0e86cc92017-05-04 10:52:38 +0800158 if (!is_gvt_request(req)) {
159 spin_lock_bh(&scheduler->mmio_context_lock);
160 if (action == INTEL_CONTEXT_SCHEDULE_IN &&
161 scheduler->engine_owner[ring_id]) {
162 /* Switch ring from vGPU to host. */
163 intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
164 NULL, ring_id);
165 scheduler->engine_owner[ring_id] = NULL;
166 }
167 spin_unlock_bh(&scheduler->mmio_context_lock);
168
169 return NOTIFY_OK;
170 }
171
172 workload = scheduler->current_workload[ring_id];
173 if (unlikely(!workload))
Chuanxiao Dong9272f732017-02-17 19:29:52 +0800174 return NOTIFY_OK;
175
Zhi Wange4734052016-05-01 07:42:16 -0400176 switch (action) {
177 case INTEL_CONTEXT_SCHEDULE_IN:
Changbin Du0e86cc92017-05-04 10:52:38 +0800178 spin_lock_bh(&scheduler->mmio_context_lock);
179 if (workload->vgpu != scheduler->engine_owner[ring_id]) {
180 /* Switch ring from host to vGPU or vGPU to vGPU. */
181 intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
182 workload->vgpu, ring_id);
183 scheduler->engine_owner[ring_id] = workload->vgpu;
184 } else
185 gvt_dbg_sched("skip ring %d mmio switch for vgpu%d\n",
186 ring_id, workload->vgpu->id);
187 spin_unlock_bh(&scheduler->mmio_context_lock);
Zhi Wange4734052016-05-01 07:42:16 -0400188 atomic_set(&workload->shadow_ctx_active, 1);
189 break;
190 case INTEL_CONTEXT_SCHEDULE_OUT:
Chris Wilsond6c05112017-10-03 21:34:47 +0100191 case INTEL_CONTEXT_SCHEDULE_PREEMPTED:
Xiong Zhang295764c2017-11-07 05:23:02 +0800192 save_ring_hw_state(workload->vgpu, ring_id);
Zhi Wange4734052016-05-01 07:42:16 -0400193 atomic_set(&workload->shadow_ctx_active, 0);
194 break;
195 default:
196 WARN_ON(1);
197 return NOTIFY_OK;
198 }
199 wake_up(&workload->shadow_ctx_status_wq);
200 return NOTIFY_OK;
201}
202
Kechen Lu9dfb8e52017-08-10 07:41:36 +0800203static void shadow_context_descriptor_update(struct i915_gem_context *ctx,
204 struct intel_engine_cs *engine)
205{
206 struct intel_context *ce = &ctx->engine[engine->id];
207 u64 desc = 0;
208
209 desc = ce->lrc_desc;
210
211 /* Update bits 0-11 of the context descriptor which includes flags
212 * like GEN8_CTX_* cached in desc_template
213 */
214 desc &= U64_MAX << 12;
215 desc |= ctx->desc_template & ((1ULL << 12) - 1);
216
217 ce->lrc_desc = desc;
218}
219
fred gao0a53bc02017-08-18 15:41:06 +0800220static int copy_workload_to_ring_buffer(struct intel_vgpu_workload *workload)
221{
222 struct intel_vgpu *vgpu = workload->vgpu;
223 void *shadow_ring_buffer_va;
224 u32 *cs;
225
226 /* allocate shadow ring buffer */
227 cs = intel_ring_begin(workload->req, workload->rb_len / sizeof(u32));
228 if (IS_ERR(cs)) {
229 gvt_vgpu_err("fail to alloc size =%ld shadow ring buffer\n",
230 workload->rb_len);
231 return PTR_ERR(cs);
232 }
233
234 shadow_ring_buffer_va = workload->shadow_ring_buffer_va;
235
236 /* get shadow ring buffer va */
237 workload->shadow_ring_buffer_va = cs;
238
239 memcpy(cs, shadow_ring_buffer_va,
240 workload->rb_len);
241
242 cs += workload->rb_len / sizeof(u32);
243 intel_ring_advance(workload->req, cs);
244
245 return 0;
246}
247
fred gaoa3cfdca2017-08-18 15:41:07 +0800248void release_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
249{
250 if (!wa_ctx->indirect_ctx.obj)
251 return;
252
253 i915_gem_object_unpin_map(wa_ctx->indirect_ctx.obj);
254 i915_gem_object_put(wa_ctx->indirect_ctx.obj);
255}
256
Ping Gao89ea20b2017-06-29 12:22:42 +0800257/**
258 * intel_gvt_scan_and_shadow_workload - audit the workload by scanning and
259 * shadow it as well, include ringbuffer,wa_ctx and ctx.
260 * @workload: an abstract entity for each execlist submission.
261 *
262 * This function is called before the workload submitting to i915, to make
263 * sure the content of the workload is valid.
264 */
265int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
Zhi Wange4734052016-05-01 07:42:16 -0400266{
Zhi Wang1406a142017-09-10 21:15:18 +0800267 struct intel_vgpu *vgpu = workload->vgpu;
268 struct intel_vgpu_submission *s = &vgpu->submission;
269 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
270 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wange4734052016-05-01 07:42:16 -0400271 int ring_id = workload->ring_id;
fred gao0a53bc02017-08-18 15:41:06 +0800272 struct intel_engine_cs *engine = dev_priv->engine[ring_id];
Chris Wilson0eb742d2016-10-20 17:29:36 +0800273 struct drm_i915_gem_request *rq;
fred gao0a53bc02017-08-18 15:41:06 +0800274 struct intel_ring *ring;
Zhi Wange4734052016-05-01 07:42:16 -0400275 int ret;
276
Ping Gao87e919d2017-07-04 14:53:03 +0800277 lockdep_assert_held(&dev_priv->drm.struct_mutex);
278
Ping Gaod0302e72017-06-29 12:22:43 +0800279 if (workload->shadowed)
280 return 0;
Zhi Wange4734052016-05-01 07:42:16 -0400281
Zhenyu Wang03806ed2017-02-13 17:07:19 +0800282 shadow_ctx->desc_template &= ~(0x3 << GEN8_CTX_ADDRESSING_MODE_SHIFT);
283 shadow_ctx->desc_template |= workload->ctx_desc.addressing_mode <<
Zhi Wange4734052016-05-01 07:42:16 -0400284 GEN8_CTX_ADDRESSING_MODE_SHIFT;
285
Zhi Wang1406a142017-09-10 21:15:18 +0800286 if (!test_and_set_bit(ring_id, s->shadow_ctx_desc_updated))
Kechen Lu9dfb8e52017-08-10 07:41:36 +0800287 shadow_context_descriptor_update(shadow_ctx,
288 dev_priv->engine[ring_id]);
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800289
Ping Gao89ea20b2017-06-29 12:22:42 +0800290 ret = intel_gvt_scan_and_shadow_ringbuffer(workload);
Zhi Wangbe1da702016-05-03 18:26:57 -0400291 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800292 goto err_scan;
Zhi Wangbe1da702016-05-03 18:26:57 -0400293
Tina Zhang17f1b1a2017-03-15 23:16:01 -0400294 if ((workload->ring_id == RCS) &&
295 (workload->wa_ctx.indirect_ctx.size != 0)) {
296 ret = intel_gvt_scan_and_shadow_wa_ctx(&workload->wa_ctx);
297 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800298 goto err_scan;
Tina Zhang17f1b1a2017-03-15 23:16:01 -0400299 }
Zhi Wangbe1da702016-05-03 18:26:57 -0400300
Ping Gao89ea20b2017-06-29 12:22:42 +0800301 /* pin shadow context by gvt even the shadow context will be pinned
302 * when i915 alloc request. That is because gvt will update the guest
303 * context from shadow context when workload is completed, and at that
304 * moment, i915 may already unpined the shadow context to make the
305 * shadow_ctx pages invalid. So gvt need to pin itself. After update
306 * the guest context, gvt can unpin the shadow_ctx safely.
307 */
308 ring = engine->context_pin(engine, shadow_ctx);
309 if (IS_ERR(ring)) {
310 ret = PTR_ERR(ring);
311 gvt_vgpu_err("fail to pin shadow context\n");
fred gaoa3cfdca2017-08-18 15:41:07 +0800312 goto err_shadow;
Ping Gao89ea20b2017-06-29 12:22:42 +0800313 }
Zhi Wange4734052016-05-01 07:42:16 -0400314
fred gao0a53bc02017-08-18 15:41:06 +0800315 ret = populate_shadow_context(workload);
316 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800317 goto err_unpin;
fred gao0a53bc02017-08-18 15:41:06 +0800318
319 rq = i915_gem_request_alloc(dev_priv->engine[ring_id], shadow_ctx);
320 if (IS_ERR(rq)) {
321 gvt_vgpu_err("fail to allocate gem request\n");
322 ret = PTR_ERR(rq);
fred gaoa3cfdca2017-08-18 15:41:07 +0800323 goto err_unpin;
fred gao0a53bc02017-08-18 15:41:06 +0800324 }
325
326 gvt_dbg_sched("ring id %d get i915 gem request %p\n", ring_id, rq);
327
328 workload->req = i915_gem_request_get(rq);
329 ret = copy_workload_to_ring_buffer(workload);
330 if (ret)
fred gaoa3cfdca2017-08-18 15:41:07 +0800331 goto err_unpin;
fred gao0a53bc02017-08-18 15:41:06 +0800332 workload->shadowed = true;
fred gaoa3cfdca2017-08-18 15:41:07 +0800333 return 0;
fred gao0a53bc02017-08-18 15:41:06 +0800334
fred gaoa3cfdca2017-08-18 15:41:07 +0800335err_unpin:
336 engine->context_unpin(engine, shadow_ctx);
337err_shadow:
338 release_shadow_wa_ctx(&workload->wa_ctx);
339err_scan:
fred gao0a53bc02017-08-18 15:41:06 +0800340 return ret;
341}
342
Zhi Wangf52c3802017-09-24 21:53:03 +0800343static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload);
344
Zhi Wangd8235b52017-09-12 22:06:39 +0800345static int prepare_shadow_batch_buffer(struct intel_vgpu_workload *workload)
346{
347 struct intel_gvt *gvt = workload->vgpu->gvt;
348 const int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
Zhi Wangf52c3802017-09-24 21:53:03 +0800349 struct intel_vgpu_shadow_bb *bb;
350 int ret;
Zhi Wangd8235b52017-09-12 22:06:39 +0800351
Zhi Wangf52c3802017-09-24 21:53:03 +0800352 list_for_each_entry(bb, &workload->shadow_bb, list) {
353 bb->vma = i915_gem_object_ggtt_pin(bb->obj, NULL, 0, 0, 0);
354 if (IS_ERR(bb->vma)) {
355 ret = PTR_ERR(bb->vma);
356 goto err;
357 }
Zhi Wangd8235b52017-09-12 22:06:39 +0800358
Zhi Wangf52c3802017-09-24 21:53:03 +0800359 /* relocate shadow batch buffer */
360 bb->bb_start_cmd_va[1] = i915_ggtt_offset(bb->vma);
Zhi Wangd8235b52017-09-12 22:06:39 +0800361 if (gmadr_bytes == 8)
Zhi Wangf52c3802017-09-24 21:53:03 +0800362 bb->bb_start_cmd_va[2] = 0;
363
364 /* No one is going to touch shadow bb from now on. */
365 if (bb->clflush & CLFLUSH_AFTER) {
366 drm_clflush_virt_range(bb->va, bb->obj->base.size);
367 bb->clflush &= ~CLFLUSH_AFTER;
368 }
369
370 ret = i915_gem_object_set_to_gtt_domain(bb->obj, false);
371 if (ret)
372 goto err;
373
374 i915_gem_obj_finish_shmem_access(bb->obj);
375 bb->accessing = false;
376
377 i915_vma_move_to_active(bb->vma, workload->req, 0);
Zhi Wangd8235b52017-09-12 22:06:39 +0800378 }
379 return 0;
Zhi Wangf52c3802017-09-24 21:53:03 +0800380err:
381 release_shadow_batch_buffer(workload);
382 return ret;
Zhi Wangd8235b52017-09-12 22:06:39 +0800383}
384
385static int update_wa_ctx_2_shadow_ctx(struct intel_shadow_wa_ctx *wa_ctx)
386{
387 struct intel_vgpu_workload *workload = container_of(wa_ctx,
388 struct intel_vgpu_workload,
389 wa_ctx);
390 int ring_id = workload->ring_id;
391 struct intel_vgpu_submission *s = &workload->vgpu->submission;
392 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
393 struct drm_i915_gem_object *ctx_obj =
394 shadow_ctx->engine[ring_id].state->obj;
395 struct execlist_ring_context *shadow_ring_context;
396 struct page *page;
397
398 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
399 shadow_ring_context = kmap_atomic(page);
400
401 shadow_ring_context->bb_per_ctx_ptr.val =
402 (shadow_ring_context->bb_per_ctx_ptr.val &
403 (~PER_CTX_ADDR_MASK)) | wa_ctx->per_ctx.shadow_gma;
404 shadow_ring_context->rcs_indirect_ctx.val =
405 (shadow_ring_context->rcs_indirect_ctx.val &
406 (~INDIRECT_CTX_ADDR_MASK)) | wa_ctx->indirect_ctx.shadow_gma;
407
408 kunmap_atomic(shadow_ring_context);
409 return 0;
410}
411
412static int prepare_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
413{
414 struct i915_vma *vma;
415 unsigned char *per_ctx_va =
416 (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
417 wa_ctx->indirect_ctx.size;
418
419 if (wa_ctx->indirect_ctx.size == 0)
420 return 0;
421
422 vma = i915_gem_object_ggtt_pin(wa_ctx->indirect_ctx.obj, NULL,
423 0, CACHELINE_BYTES, 0);
424 if (IS_ERR(vma))
425 return PTR_ERR(vma);
426
427 /* FIXME: we are not tracking our pinned VMA leaving it
428 * up to the core to fix up the stray pin_count upon
429 * free.
430 */
431
432 wa_ctx->indirect_ctx.shadow_gma = i915_ggtt_offset(vma);
433
434 wa_ctx->per_ctx.shadow_gma = *((unsigned int *)per_ctx_va + 1);
435 memset(per_ctx_va, 0, CACHELINE_BYTES);
436
437 update_wa_ctx_2_shadow_ctx(wa_ctx);
438 return 0;
439}
440
441static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload)
442{
Zhi Wangf52c3802017-09-24 21:53:03 +0800443 struct intel_vgpu *vgpu = workload->vgpu;
444 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
445 struct intel_vgpu_shadow_bb *bb, *pos;
Zhi Wangd8235b52017-09-12 22:06:39 +0800446
Zhi Wangf52c3802017-09-24 21:53:03 +0800447 if (list_empty(&workload->shadow_bb))
448 return;
449
450 bb = list_first_entry(&workload->shadow_bb,
451 struct intel_vgpu_shadow_bb, list);
452
453 mutex_lock(&dev_priv->drm.struct_mutex);
454
455 list_for_each_entry_safe(bb, pos, &workload->shadow_bb, list) {
456 if (bb->obj) {
457 if (bb->accessing)
458 i915_gem_obj_finish_shmem_access(bb->obj);
459
460 if (bb->va && !IS_ERR(bb->va))
461 i915_gem_object_unpin_map(bb->obj);
462
463 if (bb->vma && !IS_ERR(bb->vma)) {
464 i915_vma_unpin(bb->vma);
465 i915_vma_close(bb->vma);
466 }
467 __i915_gem_object_release_unless_active(bb->obj);
Zhi Wangd8235b52017-09-12 22:06:39 +0800468 }
Zhi Wangf52c3802017-09-24 21:53:03 +0800469 list_del(&bb->list);
470 kfree(bb);
Zhi Wangd8235b52017-09-12 22:06:39 +0800471 }
Zhi Wangf52c3802017-09-24 21:53:03 +0800472
473 mutex_unlock(&dev_priv->drm.struct_mutex);
Zhi Wangd8235b52017-09-12 22:06:39 +0800474}
475
Zhi Wang497aa3f2017-09-12 21:51:10 +0800476static int prepare_workload(struct intel_vgpu_workload *workload)
477{
Zhi Wangd8235b52017-09-12 22:06:39 +0800478 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wang497aa3f2017-09-12 21:51:10 +0800479 int ret = 0;
480
Zhi Wangd8235b52017-09-12 22:06:39 +0800481 ret = intel_vgpu_pin_mm(workload->shadow_mm);
482 if (ret) {
483 gvt_vgpu_err("fail to vgpu pin mm\n");
484 return ret;
485 }
Zhi Wang497aa3f2017-09-12 21:51:10 +0800486
Zhi Wangd8235b52017-09-12 22:06:39 +0800487 ret = intel_vgpu_sync_oos_pages(workload->vgpu);
488 if (ret) {
489 gvt_vgpu_err("fail to vgpu sync oos pages\n");
490 goto err_unpin_mm;
491 }
492
493 ret = intel_vgpu_flush_post_shadow(workload->vgpu);
494 if (ret) {
495 gvt_vgpu_err("fail to flush post shadow\n");
496 goto err_unpin_mm;
497 }
498
499 ret = prepare_shadow_batch_buffer(workload);
500 if (ret) {
501 gvt_vgpu_err("fail to prepare_shadow_batch_buffer\n");
502 goto err_unpin_mm;
503 }
504
505 ret = prepare_shadow_wa_ctx(&workload->wa_ctx);
506 if (ret) {
507 gvt_vgpu_err("fail to prepare_shadow_wa_ctx\n");
508 goto err_shadow_batch;
509 }
510
511 if (workload->prepare) {
512 ret = workload->prepare(workload);
513 if (ret)
514 goto err_shadow_wa_ctx;
515 }
516
517 return 0;
518err_shadow_wa_ctx:
519 release_shadow_wa_ctx(&workload->wa_ctx);
520err_shadow_batch:
521 release_shadow_batch_buffer(workload);
522err_unpin_mm:
523 intel_vgpu_unpin_mm(workload->shadow_mm);
Zhi Wang497aa3f2017-09-12 21:51:10 +0800524 return ret;
525}
526
fred gao0a53bc02017-08-18 15:41:06 +0800527static int dispatch_workload(struct intel_vgpu_workload *workload)
528{
Zhi Wang1406a142017-09-10 21:15:18 +0800529 struct intel_vgpu *vgpu = workload->vgpu;
530 struct intel_vgpu_submission *s = &vgpu->submission;
531 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
532 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
fred gao0a53bc02017-08-18 15:41:06 +0800533 int ring_id = workload->ring_id;
fred gao0a53bc02017-08-18 15:41:06 +0800534 struct intel_engine_cs *engine = dev_priv->engine[ring_id];
535 int ret = 0;
536
537 gvt_dbg_sched("ring id %d prepare to dispatch workload %p\n",
538 ring_id, workload);
539
540 mutex_lock(&dev_priv->drm.struct_mutex);
541
542 ret = intel_gvt_scan_and_shadow_workload(workload);
543 if (ret)
544 goto out;
545
Zhi Wang497aa3f2017-09-12 21:51:10 +0800546 ret = prepare_workload(workload);
547 if (ret) {
548 engine->context_unpin(engine, shadow_ctx);
549 goto out;
fred gao0a53bc02017-08-18 15:41:06 +0800550 }
551
Pei Zhang90d27a12016-11-14 18:02:57 +0800552out:
553 if (ret)
554 workload->status = ret;
Chris Wilson0eb742d2016-10-20 17:29:36 +0800555
Ping Gao89ea20b2017-06-29 12:22:42 +0800556 if (!IS_ERR_OR_NULL(workload->req)) {
557 gvt_dbg_sched("ring id %d submit workload to i915 %p\n",
558 ring_id, workload->req);
559 i915_add_request(workload->req);
560 workload->dispatched = true;
561 }
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800562
Pei Zhang90d27a12016-11-14 18:02:57 +0800563 mutex_unlock(&dev_priv->drm.struct_mutex);
Zhi Wange4734052016-05-01 07:42:16 -0400564 return ret;
565}
566
567static struct intel_vgpu_workload *pick_next_workload(
568 struct intel_gvt *gvt, int ring_id)
569{
570 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
571 struct intel_vgpu_workload *workload = NULL;
572
573 mutex_lock(&gvt->lock);
574
575 /*
576 * no current vgpu / will be scheduled out / no workload
577 * bail out
578 */
579 if (!scheduler->current_vgpu) {
580 gvt_dbg_sched("ring id %d stop - no current vgpu\n", ring_id);
581 goto out;
582 }
583
584 if (scheduler->need_reschedule) {
585 gvt_dbg_sched("ring id %d stop - will reschedule\n", ring_id);
586 goto out;
587 }
588
Zhenyu Wang954180a2017-04-12 14:22:50 +0800589 if (list_empty(workload_q_head(scheduler->current_vgpu, ring_id)))
Zhi Wange4734052016-05-01 07:42:16 -0400590 goto out;
Zhi Wange4734052016-05-01 07:42:16 -0400591
592 /*
593 * still have current workload, maybe the workload disptacher
594 * fail to submit it for some reason, resubmit it.
595 */
596 if (scheduler->current_workload[ring_id]) {
597 workload = scheduler->current_workload[ring_id];
598 gvt_dbg_sched("ring id %d still have current workload %p\n",
599 ring_id, workload);
600 goto out;
601 }
602
603 /*
604 * pick a workload as current workload
605 * once current workload is set, schedule policy routines
606 * will wait the current workload is finished when trying to
607 * schedule out a vgpu.
608 */
609 scheduler->current_workload[ring_id] = container_of(
610 workload_q_head(scheduler->current_vgpu, ring_id)->next,
611 struct intel_vgpu_workload, list);
612
613 workload = scheduler->current_workload[ring_id];
614
615 gvt_dbg_sched("ring id %d pick new workload %p\n", ring_id, workload);
616
Zhi Wang1406a142017-09-10 21:15:18 +0800617 atomic_inc(&workload->vgpu->submission.running_workload_num);
Zhi Wange4734052016-05-01 07:42:16 -0400618out:
619 mutex_unlock(&gvt->lock);
620 return workload;
621}
622
623static void update_guest_context(struct intel_vgpu_workload *workload)
624{
625 struct intel_vgpu *vgpu = workload->vgpu;
626 struct intel_gvt *gvt = vgpu->gvt;
Zhi Wang1406a142017-09-10 21:15:18 +0800627 struct intel_vgpu_submission *s = &vgpu->submission;
628 struct i915_gem_context *shadow_ctx = s->shadow_ctx;
Zhi Wange4734052016-05-01 07:42:16 -0400629 int ring_id = workload->ring_id;
Zhi Wange4734052016-05-01 07:42:16 -0400630 struct drm_i915_gem_object *ctx_obj =
631 shadow_ctx->engine[ring_id].state->obj;
632 struct execlist_ring_context *shadow_ring_context;
633 struct page *page;
634 void *src;
635 unsigned long context_gpa, context_page_num;
636 int i;
637
638 gvt_dbg_sched("ring id %d workload lrca %x\n", ring_id,
639 workload->ctx_desc.lrca);
640
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300641 context_page_num = gvt->dev_priv->engine[ring_id]->context_size;
Zhi Wange4734052016-05-01 07:42:16 -0400642
643 context_page_num = context_page_num >> PAGE_SHIFT;
644
645 if (IS_BROADWELL(gvt->dev_priv) && ring_id == RCS)
646 context_page_num = 19;
647
648 i = 2;
649
650 while (i < context_page_num) {
651 context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
652 (u32)((workload->ctx_desc.lrca + i) <<
Zhi Wang9556e112017-10-10 13:51:32 +0800653 I915_GTT_PAGE_SHIFT));
Zhi Wange4734052016-05-01 07:42:16 -0400654 if (context_gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500655 gvt_vgpu_err("invalid guest context descriptor\n");
Zhi Wange4734052016-05-01 07:42:16 -0400656 return;
657 }
658
Michel Thierry0b29c752017-09-13 09:56:00 +0100659 page = i915_gem_object_get_page(ctx_obj, LRC_HEADER_PAGES + i);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800660 src = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400661 intel_gvt_hypervisor_write_gpa(vgpu, context_gpa, src,
Zhi Wang9556e112017-10-10 13:51:32 +0800662 I915_GTT_PAGE_SIZE);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800663 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400664 i++;
665 }
666
667 intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa +
668 RING_CTX_OFF(ring_header.val), &workload->rb_tail, 4);
669
670 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800671 shadow_ring_context = kmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400672
673#define COPY_REG(name) \
674 intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa + \
675 RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
676
677 COPY_REG(ctx_ctrl);
678 COPY_REG(ctx_timestamp);
679
680#undef COPY_REG
681
682 intel_gvt_hypervisor_write_gpa(vgpu,
683 workload->ring_context_gpa +
684 sizeof(*shadow_ring_context),
685 (void *)shadow_ring_context +
686 sizeof(*shadow_ring_context),
Zhi Wang9556e112017-10-10 13:51:32 +0800687 I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Zhi Wange4734052016-05-01 07:42:16 -0400688
Xiaoguang Chenc7549362016-11-03 18:38:30 +0800689 kunmap(page);
Zhi Wange4734052016-05-01 07:42:16 -0400690}
691
Zhi Wange2c43c02017-09-13 01:58:35 +0800692static void clean_workloads(struct intel_vgpu *vgpu, unsigned long engine_mask)
693{
694 struct intel_vgpu_submission *s = &vgpu->submission;
695 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
696 struct intel_engine_cs *engine;
697 struct intel_vgpu_workload *pos, *n;
698 unsigned int tmp;
699
700 /* free the unsubmited workloads in the queues. */
701 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
702 list_for_each_entry_safe(pos, n,
703 &s->workload_q_head[engine->id], list) {
704 list_del_init(&pos->list);
705 intel_vgpu_destroy_workload(pos);
706 }
707 clear_bit(engine->id, s->shadow_ctx_desc_updated);
708 }
709}
710
Zhi Wange4734052016-05-01 07:42:16 -0400711static void complete_current_workload(struct intel_gvt *gvt, int ring_id)
712{
713 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Zhi Wang1406a142017-09-10 21:15:18 +0800714 struct intel_vgpu_workload *workload =
715 scheduler->current_workload[ring_id];
716 struct intel_vgpu *vgpu = workload->vgpu;
717 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wangbe1da702016-05-03 18:26:57 -0400718 int event;
Zhi Wange4734052016-05-01 07:42:16 -0400719
720 mutex_lock(&gvt->lock);
721
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800722 /* For the workload w/ request, needs to wait for the context
723 * switch to make sure request is completed.
724 * For the workload w/o request, directly complete the workload.
725 */
726 if (workload->req) {
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800727 struct drm_i915_private *dev_priv =
728 workload->vgpu->gvt->dev_priv;
729 struct intel_engine_cs *engine =
730 dev_priv->engine[workload->ring_id];
Zhi Wange4734052016-05-01 07:42:16 -0400731 wait_event(workload->shadow_ctx_status_wq,
732 !atomic_read(&workload->shadow_ctx_active));
733
Chuanxiao Dong0cf5ec42017-06-23 13:01:11 +0800734 /* If this request caused GPU hang, req->fence.error will
735 * be set to -EIO. Use -EIO to set workload status so
736 * that when this request caused GPU hang, didn't trigger
737 * context switch interrupt to guest.
738 */
739 if (likely(workload->status == -EINPROGRESS)) {
740 if (workload->req->fence.error == -EIO)
741 workload->status = -EIO;
742 else
743 workload->status = 0;
744 }
745
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800746 i915_gem_request_put(fetch_and_zero(&workload->req));
Zhi Wangbe1da702016-05-03 18:26:57 -0400747
Chuanxiao Dong6184cc82017-08-01 17:47:25 +0800748 if (!workload->status && !(vgpu->resetting_eng &
749 ENGINE_MASK(ring_id))) {
Chuanxiao Dong8f1117a2017-03-06 13:05:24 +0800750 update_guest_context(workload);
751
752 for_each_set_bit(event, workload->pending_events,
753 INTEL_GVT_EVENT_MAX)
754 intel_vgpu_trigger_virtual_event(vgpu, event);
755 }
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800756 mutex_lock(&dev_priv->drm.struct_mutex);
757 /* unpin shadow ctx as the shadow_ctx update is done */
Zhi Wang1406a142017-09-10 21:15:18 +0800758 engine->context_unpin(engine, s->shadow_ctx);
Chuanxiao Dong3cd23b82017-03-16 09:47:58 +0800759 mutex_unlock(&dev_priv->drm.struct_mutex);
Zhi Wange4734052016-05-01 07:42:16 -0400760 }
761
762 gvt_dbg_sched("ring id %d complete workload %p status %d\n",
763 ring_id, workload, workload->status);
764
765 scheduler->current_workload[ring_id] = NULL;
766
Zhi Wange4734052016-05-01 07:42:16 -0400767 list_del_init(&workload->list);
Zhi Wangd8235b52017-09-12 22:06:39 +0800768
769 if (!workload->status) {
770 release_shadow_batch_buffer(workload);
771 release_shadow_wa_ctx(&workload->wa_ctx);
772 }
773
Zhi Wange2c43c02017-09-13 01:58:35 +0800774 if (workload->status || (vgpu->resetting_eng & ENGINE_MASK(ring_id))) {
775 /* if workload->status is not successful means HW GPU
776 * has occurred GPU hang or something wrong with i915/GVT,
777 * and GVT won't inject context switch interrupt to guest.
778 * So this error is a vGPU hang actually to the guest.
779 * According to this we should emunlate a vGPU hang. If
780 * there are pending workloads which are already submitted
781 * from guest, we should clean them up like HW GPU does.
782 *
783 * if it is in middle of engine resetting, the pending
784 * workloads won't be submitted to HW GPU and will be
785 * cleaned up during the resetting process later, so doing
786 * the workload clean up here doesn't have any impact.
787 **/
788 clean_workloads(vgpu, ENGINE_MASK(ring_id));
789 }
790
Zhi Wange4734052016-05-01 07:42:16 -0400791 workload->complete(workload);
792
Zhi Wang1406a142017-09-10 21:15:18 +0800793 atomic_dec(&s->running_workload_num);
Zhi Wange4734052016-05-01 07:42:16 -0400794 wake_up(&scheduler->workload_complete_wq);
Ping Gaof100dae2017-05-24 09:14:11 +0800795
796 if (gvt->scheduler.need_reschedule)
797 intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EVENT_SCHED);
798
Zhi Wange4734052016-05-01 07:42:16 -0400799 mutex_unlock(&gvt->lock);
800}
801
802struct workload_thread_param {
803 struct intel_gvt *gvt;
804 int ring_id;
805};
806
807static int workload_thread(void *priv)
808{
809 struct workload_thread_param *p = (struct workload_thread_param *)priv;
810 struct intel_gvt *gvt = p->gvt;
811 int ring_id = p->ring_id;
812 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
813 struct intel_vgpu_workload *workload = NULL;
Tina Zhang695fbc02017-03-10 04:26:53 -0500814 struct intel_vgpu *vgpu = NULL;
Zhi Wange4734052016-05-01 07:42:16 -0400815 int ret;
Xu Hane3476c02017-03-29 10:13:59 +0800816 bool need_force_wake = IS_SKYLAKE(gvt->dev_priv)
817 || IS_KABYLAKE(gvt->dev_priv);
Du, Changbine45d7b72016-10-27 11:10:31 +0800818 DEFINE_WAIT_FUNC(wait, woken_wake_function);
Zhi Wange4734052016-05-01 07:42:16 -0400819
820 kfree(p);
821
822 gvt_dbg_core("workload thread for ring %d started\n", ring_id);
823
824 while (!kthread_should_stop()) {
Du, Changbine45d7b72016-10-27 11:10:31 +0800825 add_wait_queue(&scheduler->waitq[ring_id], &wait);
826 do {
827 workload = pick_next_workload(gvt, ring_id);
828 if (workload)
829 break;
830 wait_woken(&wait, TASK_INTERRUPTIBLE,
831 MAX_SCHEDULE_TIMEOUT);
832 } while (!kthread_should_stop());
833 remove_wait_queue(&scheduler->waitq[ring_id], &wait);
Zhi Wange4734052016-05-01 07:42:16 -0400834
Du, Changbine45d7b72016-10-27 11:10:31 +0800835 if (!workload)
Zhi Wange4734052016-05-01 07:42:16 -0400836 break;
837
838 gvt_dbg_sched("ring id %d next workload %p vgpu %d\n",
839 workload->ring_id, workload,
840 workload->vgpu->id);
841
842 intel_runtime_pm_get(gvt->dev_priv);
843
Zhi Wange4734052016-05-01 07:42:16 -0400844 gvt_dbg_sched("ring id %d will dispatch workload %p\n",
845 workload->ring_id, workload);
846
847 if (need_force_wake)
848 intel_uncore_forcewake_get(gvt->dev_priv,
849 FORCEWAKE_ALL);
850
Pei Zhang90d27a12016-11-14 18:02:57 +0800851 mutex_lock(&gvt->lock);
Zhi Wange4734052016-05-01 07:42:16 -0400852 ret = dispatch_workload(workload);
Pei Zhang90d27a12016-11-14 18:02:57 +0800853 mutex_unlock(&gvt->lock);
Chris Wilson66bbc3b2016-10-19 11:11:44 +0100854
Zhi Wange4734052016-05-01 07:42:16 -0400855 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500856 vgpu = workload->vgpu;
857 gvt_vgpu_err("fail to dispatch workload, skip\n");
Zhi Wange4734052016-05-01 07:42:16 -0400858 goto complete;
859 }
860
861 gvt_dbg_sched("ring id %d wait workload %p\n",
862 workload->ring_id, workload);
Chris Wilson3dce2ac2017-03-08 22:08:08 +0000863 i915_wait_request(workload->req, 0, MAX_SCHEDULE_TIMEOUT);
Zhi Wange4734052016-05-01 07:42:16 -0400864
865complete:
Changbin Du3ce32742017-02-09 10:13:16 +0800866 gvt_dbg_sched("will complete workload %p, status: %d\n",
Zhi Wange4734052016-05-01 07:42:16 -0400867 workload, workload->status);
868
Changbin Du2e51ef32017-01-05 13:28:05 +0800869 complete_current_workload(gvt, ring_id);
870
Zhi Wange4734052016-05-01 07:42:16 -0400871 if (need_force_wake)
872 intel_uncore_forcewake_put(gvt->dev_priv,
873 FORCEWAKE_ALL);
874
Zhi Wange4734052016-05-01 07:42:16 -0400875 intel_runtime_pm_put(gvt->dev_priv);
Zhi Wang6d763032017-09-12 22:33:12 +0800876 if (ret && (vgpu_is_vm_unhealthy(ret)))
fred gaoe011c6c2017-09-19 15:11:28 +0800877 enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
Zhi Wange4734052016-05-01 07:42:16 -0400878 }
879 return 0;
880}
881
882void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu)
883{
Zhi Wang1406a142017-09-10 21:15:18 +0800884 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wange4734052016-05-01 07:42:16 -0400885 struct intel_gvt *gvt = vgpu->gvt;
886 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
887
Zhi Wang1406a142017-09-10 21:15:18 +0800888 if (atomic_read(&s->running_workload_num)) {
Zhi Wange4734052016-05-01 07:42:16 -0400889 gvt_dbg_sched("wait vgpu idle\n");
890
891 wait_event(scheduler->workload_complete_wq,
Zhi Wang1406a142017-09-10 21:15:18 +0800892 !atomic_read(&s->running_workload_num));
Zhi Wange4734052016-05-01 07:42:16 -0400893 }
894}
895
896void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt)
897{
898 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
Changbin Du3fc03062017-03-13 10:47:11 +0800899 struct intel_engine_cs *engine;
900 enum intel_engine_id i;
Zhi Wange4734052016-05-01 07:42:16 -0400901
902 gvt_dbg_core("clean workload scheduler\n");
903
Changbin Du3fc03062017-03-13 10:47:11 +0800904 for_each_engine(engine, gvt->dev_priv, i) {
905 atomic_notifier_chain_unregister(
906 &engine->context_status_notifier,
907 &gvt->shadow_ctx_notifier_block[i]);
908 kthread_stop(scheduler->thread[i]);
Zhi Wange4734052016-05-01 07:42:16 -0400909 }
910}
911
912int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt)
913{
914 struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
915 struct workload_thread_param *param = NULL;
Changbin Du3fc03062017-03-13 10:47:11 +0800916 struct intel_engine_cs *engine;
917 enum intel_engine_id i;
Zhi Wange4734052016-05-01 07:42:16 -0400918 int ret;
Zhi Wange4734052016-05-01 07:42:16 -0400919
920 gvt_dbg_core("init workload scheduler\n");
921
922 init_waitqueue_head(&scheduler->workload_complete_wq);
923
Changbin Du3fc03062017-03-13 10:47:11 +0800924 for_each_engine(engine, gvt->dev_priv, i) {
Zhi Wange4734052016-05-01 07:42:16 -0400925 init_waitqueue_head(&scheduler->waitq[i]);
926
927 param = kzalloc(sizeof(*param), GFP_KERNEL);
928 if (!param) {
929 ret = -ENOMEM;
930 goto err;
931 }
932
933 param->gvt = gvt;
934 param->ring_id = i;
935
936 scheduler->thread[i] = kthread_run(workload_thread, param,
937 "gvt workload %d", i);
938 if (IS_ERR(scheduler->thread[i])) {
939 gvt_err("fail to create workload thread\n");
940 ret = PTR_ERR(scheduler->thread[i]);
941 goto err;
942 }
Changbin Du3fc03062017-03-13 10:47:11 +0800943
944 gvt->shadow_ctx_notifier_block[i].notifier_call =
945 shadow_context_status_change;
946 atomic_notifier_chain_register(&engine->context_status_notifier,
947 &gvt->shadow_ctx_notifier_block[i]);
Zhi Wange4734052016-05-01 07:42:16 -0400948 }
949 return 0;
950err:
951 intel_gvt_clean_workload_scheduler(gvt);
952 kfree(param);
953 param = NULL;
954 return ret;
955}
956
Zhi Wang874b6a92017-09-10 20:08:18 +0800957/**
958 * intel_vgpu_clean_submission - free submission-related resource for vGPU
959 * @vgpu: a vGPU
960 *
961 * This function is called when a vGPU is being destroyed.
962 *
963 */
964void intel_vgpu_clean_submission(struct intel_vgpu *vgpu)
Zhi Wange4734052016-05-01 07:42:16 -0400965{
Zhi Wang1406a142017-09-10 21:15:18 +0800966 struct intel_vgpu_submission *s = &vgpu->submission;
967
Zhi Wangad1d3632017-09-13 00:31:29 +0800968 intel_vgpu_select_submission_ops(vgpu, 0);
Zhi Wang1406a142017-09-10 21:15:18 +0800969 i915_gem_context_put(s->shadow_ctx);
970 kmem_cache_destroy(s->workloads);
Zhi Wange4734052016-05-01 07:42:16 -0400971}
972
Zhi Wang06bb3722017-09-13 01:41:35 +0800973
974/**
975 * intel_vgpu_reset_submission - reset submission-related resource for vGPU
976 * @vgpu: a vGPU
977 * @engine_mask: engines expected to be reset
978 *
979 * This function is called when a vGPU is being destroyed.
980 *
981 */
982void intel_vgpu_reset_submission(struct intel_vgpu *vgpu,
983 unsigned long engine_mask)
984{
985 struct intel_vgpu_submission *s = &vgpu->submission;
986
987 if (!s->active)
988 return;
989
Zhi Wange2c43c02017-09-13 01:58:35 +0800990 clean_workloads(vgpu, engine_mask);
Zhi Wang06bb3722017-09-13 01:41:35 +0800991 s->ops->reset(vgpu, engine_mask);
992}
993
Zhi Wang874b6a92017-09-10 20:08:18 +0800994/**
995 * intel_vgpu_setup_submission - setup submission-related resource for vGPU
996 * @vgpu: a vGPU
997 *
998 * This function is called when a vGPU is being created.
999 *
1000 * Returns:
1001 * Zero on success, negative error code if failed.
1002 *
1003 */
1004int intel_vgpu_setup_submission(struct intel_vgpu *vgpu)
Zhi Wange4734052016-05-01 07:42:16 -04001005{
Zhi Wang1406a142017-09-10 21:15:18 +08001006 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wang9a9829e2017-09-10 20:28:09 +08001007 enum intel_engine_id i;
1008 struct intel_engine_cs *engine;
1009 int ret;
Zhi Wange4734052016-05-01 07:42:16 -04001010
Zhi Wang1406a142017-09-10 21:15:18 +08001011 s->shadow_ctx = i915_gem_context_create_gvt(
Zhi Wange4734052016-05-01 07:42:16 -04001012 &vgpu->gvt->dev_priv->drm);
Zhi Wang1406a142017-09-10 21:15:18 +08001013 if (IS_ERR(s->shadow_ctx))
1014 return PTR_ERR(s->shadow_ctx);
Zhi Wange4734052016-05-01 07:42:16 -04001015
Zhi Wang1406a142017-09-10 21:15:18 +08001016 bitmap_zero(s->shadow_ctx_desc_updated, I915_NUM_ENGINES);
Kechen Lu9dfb8e52017-08-10 07:41:36 +08001017
Zhi Wang1406a142017-09-10 21:15:18 +08001018 s->workloads = kmem_cache_create("gvt-g_vgpu_workload",
Zhi Wang9a9829e2017-09-10 20:28:09 +08001019 sizeof(struct intel_vgpu_workload), 0,
1020 SLAB_HWCACHE_ALIGN,
1021 NULL);
1022
Zhi Wang1406a142017-09-10 21:15:18 +08001023 if (!s->workloads) {
Zhi Wang9a9829e2017-09-10 20:28:09 +08001024 ret = -ENOMEM;
1025 goto out_shadow_ctx;
1026 }
1027
1028 for_each_engine(engine, vgpu->gvt->dev_priv, i)
Zhi Wang1406a142017-09-10 21:15:18 +08001029 INIT_LIST_HEAD(&s->workload_q_head[i]);
Zhi Wang9a9829e2017-09-10 20:28:09 +08001030
Zhi Wang1406a142017-09-10 21:15:18 +08001031 atomic_set(&s->running_workload_num, 0);
Zhi Wang91d5d852017-09-10 21:33:20 +08001032 bitmap_zero(s->tlb_handle_pending, I915_NUM_ENGINES);
Zhi Wang9a9829e2017-09-10 20:28:09 +08001033
Zhi Wange4734052016-05-01 07:42:16 -04001034 return 0;
Zhi Wang9a9829e2017-09-10 20:28:09 +08001035
1036out_shadow_ctx:
Zhi Wang1406a142017-09-10 21:15:18 +08001037 i915_gem_context_put(s->shadow_ctx);
Zhi Wang9a9829e2017-09-10 20:28:09 +08001038 return ret;
Zhi Wange4734052016-05-01 07:42:16 -04001039}
Zhi Wang21527a82017-09-12 21:42:09 +08001040
1041/**
Zhi Wangad1d3632017-09-13 00:31:29 +08001042 * intel_vgpu_select_submission_ops - select virtual submission interface
1043 * @vgpu: a vGPU
1044 * @interface: expected vGPU virtual submission interface
1045 *
1046 * This function is called when guest configures submission interface.
1047 *
1048 * Returns:
1049 * Zero on success, negative error code if failed.
1050 *
1051 */
1052int intel_vgpu_select_submission_ops(struct intel_vgpu *vgpu,
1053 unsigned int interface)
1054{
1055 struct intel_vgpu_submission *s = &vgpu->submission;
1056 const struct intel_vgpu_submission_ops *ops[] = {
1057 [INTEL_VGPU_EXECLIST_SUBMISSION] =
1058 &intel_vgpu_execlist_submission_ops,
1059 };
1060 int ret;
1061
1062 if (WARN_ON(interface >= ARRAY_SIZE(ops)))
1063 return -EINVAL;
1064
1065 if (s->active) {
1066 s->ops->clean(vgpu);
1067 s->active = false;
1068 gvt_dbg_core("vgpu%d: de-select ops [ %s ] \n",
1069 vgpu->id, s->ops->name);
1070 }
1071
1072 if (interface == 0) {
1073 s->ops = NULL;
1074 s->virtual_submission_interface = 0;
1075 gvt_dbg_core("vgpu%d: no submission ops\n", vgpu->id);
1076 return 0;
1077 }
1078
1079 ret = ops[interface]->init(vgpu);
1080 if (ret)
1081 return ret;
1082
1083 s->ops = ops[interface];
1084 s->virtual_submission_interface = interface;
1085 s->active = true;
1086
1087 gvt_dbg_core("vgpu%d: activate ops [ %s ]\n",
1088 vgpu->id, s->ops->name);
1089
1090 return 0;
1091}
1092
1093/**
Zhi Wang21527a82017-09-12 21:42:09 +08001094 * intel_vgpu_destroy_workload - destroy a vGPU workload
1095 * @vgpu: a vGPU
1096 *
1097 * This function is called when destroy a vGPU workload.
1098 *
1099 */
1100void intel_vgpu_destroy_workload(struct intel_vgpu_workload *workload)
1101{
1102 struct intel_vgpu_submission *s = &workload->vgpu->submission;
1103
1104 if (workload->shadow_mm)
1105 intel_gvt_mm_unreference(workload->shadow_mm);
1106
1107 kmem_cache_free(s->workloads, workload);
1108}
1109
Zhi Wang6d763032017-09-12 22:33:12 +08001110static struct intel_vgpu_workload *
1111alloc_workload(struct intel_vgpu *vgpu)
Zhi Wang21527a82017-09-12 21:42:09 +08001112{
1113 struct intel_vgpu_submission *s = &vgpu->submission;
1114 struct intel_vgpu_workload *workload;
1115
1116 workload = kmem_cache_zalloc(s->workloads, GFP_KERNEL);
1117 if (!workload)
1118 return ERR_PTR(-ENOMEM);
1119
1120 INIT_LIST_HEAD(&workload->list);
1121 INIT_LIST_HEAD(&workload->shadow_bb);
1122
1123 init_waitqueue_head(&workload->shadow_ctx_status_wq);
1124 atomic_set(&workload->shadow_ctx_active, 0);
1125
1126 workload->status = -EINPROGRESS;
1127 workload->shadowed = false;
1128 workload->vgpu = vgpu;
1129
1130 return workload;
1131}
Zhi Wang6d763032017-09-12 22:33:12 +08001132
1133#define RING_CTX_OFF(x) \
1134 offsetof(struct execlist_ring_context, x)
1135
1136static void read_guest_pdps(struct intel_vgpu *vgpu,
1137 u64 ring_context_gpa, u32 pdp[8])
1138{
1139 u64 gpa;
1140 int i;
1141
1142 gpa = ring_context_gpa + RING_CTX_OFF(pdp3_UDW.val);
1143
1144 for (i = 0; i < 8; i++)
1145 intel_gvt_hypervisor_read_gpa(vgpu,
1146 gpa + i * 8, &pdp[7 - i], 4);
1147}
1148
1149static int prepare_mm(struct intel_vgpu_workload *workload)
1150{
1151 struct execlist_ctx_descriptor_format *desc = &workload->ctx_desc;
1152 struct intel_vgpu_mm *mm;
1153 struct intel_vgpu *vgpu = workload->vgpu;
1154 int page_table_level;
1155 u32 pdp[8];
1156
1157 if (desc->addressing_mode == 1) { /* legacy 32-bit */
1158 page_table_level = 3;
1159 } else if (desc->addressing_mode == 3) { /* legacy 64 bit */
1160 page_table_level = 4;
1161 } else {
1162 gvt_vgpu_err("Advanced Context mode(SVM) is not supported!\n");
1163 return -EINVAL;
1164 }
1165
1166 read_guest_pdps(workload->vgpu, workload->ring_context_gpa, pdp);
1167
1168 mm = intel_vgpu_find_ppgtt_mm(workload->vgpu, page_table_level, pdp);
1169 if (mm) {
1170 intel_gvt_mm_reference(mm);
1171 } else {
1172
1173 mm = intel_vgpu_create_mm(workload->vgpu, INTEL_GVT_MM_PPGTT,
1174 pdp, page_table_level, 0);
1175 if (IS_ERR(mm)) {
1176 gvt_vgpu_err("fail to create mm object.\n");
1177 return PTR_ERR(mm);
1178 }
1179 }
1180 workload->shadow_mm = mm;
1181 return 0;
1182}
1183
1184#define same_context(a, b) (((a)->context_id == (b)->context_id) && \
1185 ((a)->lrca == (b)->lrca))
1186
1187#define get_last_workload(q) \
1188 (list_empty(q) ? NULL : container_of(q->prev, \
1189 struct intel_vgpu_workload, list))
1190/**
1191 * intel_vgpu_create_workload - create a vGPU workload
1192 * @vgpu: a vGPU
1193 * @desc: a guest context descriptor
1194 *
1195 * This function is called when creating a vGPU workload.
1196 *
1197 * Returns:
1198 * struct intel_vgpu_workload * on success, negative error code in
1199 * pointer if failed.
1200 *
1201 */
1202struct intel_vgpu_workload *
1203intel_vgpu_create_workload(struct intel_vgpu *vgpu, int ring_id,
1204 struct execlist_ctx_descriptor_format *desc)
1205{
1206 struct intel_vgpu_submission *s = &vgpu->submission;
1207 struct list_head *q = workload_q_head(vgpu, ring_id);
1208 struct intel_vgpu_workload *last_workload = get_last_workload(q);
1209 struct intel_vgpu_workload *workload = NULL;
1210 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1211 u64 ring_context_gpa;
1212 u32 head, tail, start, ctl, ctx_ctl, per_ctx, indirect_ctx;
1213 int ret;
1214
1215 ring_context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
Zhi Wang9556e112017-10-10 13:51:32 +08001216 (u32)((desc->lrca + 1) << I915_GTT_PAGE_SHIFT));
Zhi Wang6d763032017-09-12 22:33:12 +08001217 if (ring_context_gpa == INTEL_GVT_INVALID_ADDR) {
1218 gvt_vgpu_err("invalid guest context LRCA: %x\n", desc->lrca);
1219 return ERR_PTR(-EINVAL);
1220 }
1221
1222 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1223 RING_CTX_OFF(ring_header.val), &head, 4);
1224
1225 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1226 RING_CTX_OFF(ring_tail.val), &tail, 4);
1227
1228 head &= RB_HEAD_OFF_MASK;
1229 tail &= RB_TAIL_OFF_MASK;
1230
1231 if (last_workload && same_context(&last_workload->ctx_desc, desc)) {
1232 gvt_dbg_el("ring id %d cur workload == last\n", ring_id);
1233 gvt_dbg_el("ctx head %x real head %lx\n", head,
1234 last_workload->rb_tail);
1235 /*
1236 * cannot use guest context head pointer here,
1237 * as it might not be updated at this time
1238 */
1239 head = last_workload->rb_tail;
1240 }
1241
1242 gvt_dbg_el("ring id %d begin a new workload\n", ring_id);
1243
1244 /* record some ring buffer register values for scan and shadow */
1245 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1246 RING_CTX_OFF(rb_start.val), &start, 4);
1247 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1248 RING_CTX_OFF(rb_ctrl.val), &ctl, 4);
1249 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1250 RING_CTX_OFF(ctx_ctrl.val), &ctx_ctl, 4);
1251
1252 workload = alloc_workload(vgpu);
1253 if (IS_ERR(workload))
1254 return workload;
1255
1256 workload->ring_id = ring_id;
1257 workload->ctx_desc = *desc;
1258 workload->ring_context_gpa = ring_context_gpa;
1259 workload->rb_head = head;
1260 workload->rb_tail = tail;
1261 workload->rb_start = start;
1262 workload->rb_ctl = ctl;
1263
1264 if (ring_id == RCS) {
1265 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1266 RING_CTX_OFF(bb_per_ctx_ptr.val), &per_ctx, 4);
1267 intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
1268 RING_CTX_OFF(rcs_indirect_ctx.val), &indirect_ctx, 4);
1269
1270 workload->wa_ctx.indirect_ctx.guest_gma =
1271 indirect_ctx & INDIRECT_CTX_ADDR_MASK;
1272 workload->wa_ctx.indirect_ctx.size =
1273 (indirect_ctx & INDIRECT_CTX_SIZE_MASK) *
1274 CACHELINE_BYTES;
1275 workload->wa_ctx.per_ctx.guest_gma =
1276 per_ctx & PER_CTX_ADDR_MASK;
1277 workload->wa_ctx.per_ctx.valid = per_ctx & 1;
1278 }
1279
1280 gvt_dbg_el("workload %p ring id %d head %x tail %x start %x ctl %x\n",
1281 workload, ring_id, head, tail, start, ctl);
1282
1283 ret = prepare_mm(workload);
1284 if (ret) {
1285 kmem_cache_free(s->workloads, workload);
1286 return ERR_PTR(ret);
1287 }
1288
1289 /* Only scan and shadow the first workload in the queue
1290 * as there is only one pre-allocated buf-obj for shadow.
1291 */
1292 if (list_empty(workload_q_head(vgpu, ring_id))) {
1293 intel_runtime_pm_get(dev_priv);
1294 mutex_lock(&dev_priv->drm.struct_mutex);
1295 ret = intel_gvt_scan_and_shadow_workload(workload);
1296 mutex_unlock(&dev_priv->drm.struct_mutex);
1297 intel_runtime_pm_put(dev_priv);
1298 }
1299
1300 if (ret && (vgpu_is_vm_unhealthy(ret))) {
1301 enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
1302 intel_vgpu_destroy_workload(workload);
1303 return ERR_PTR(ret);
1304 }
1305
1306 return workload;
1307}