blob: 54b8e8c1f731816111af06b693623c9816a5f178 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include "atom-bits.h"
32
33/* from radeon_encoder.c */
34extern uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040035radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
36 uint8_t dac);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037extern void radeon_link_encoder_connector(struct drm_device *dev);
38extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040039radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
Alex Deucher36868bd2011-01-06 21:19:21 -050040 uint32_t supported_device, u16 caps);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/* from radeon_connector.c */
43extern void
44radeon_add_atom_connector(struct drm_device *dev,
45 uint32_t connector_id,
46 uint32_t supported_device,
47 int connector_type,
48 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -040049 uint32_t igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -050050 uint16_t connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -040051 struct radeon_hpd *hpd,
52 struct radeon_router *router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053
54/* from radeon_legacy_encoder.c */
55extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040056radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057 uint32_t supported_device);
58
59union atom_supported_devices {
60 struct _ATOM_SUPPORTED_DEVICES_INFO info;
61 struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
62 struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
63};
64
Alex Deucher21240f92011-11-21 12:41:21 -050065static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
66 ATOM_GPIO_I2C_ASSIGMENT *gpio,
67 u8 index)
68{
69 /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
70 if ((rdev->family == CHIP_R420) ||
71 (rdev->family == CHIP_R423) ||
72 (rdev->family == CHIP_RV410)) {
73 if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
74 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
75 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
76 gpio->ucClkMaskShift = 0x19;
77 gpio->ucDataMaskShift = 0x18;
78 }
79 }
80
81 /* some evergreen boards have bad data for this entry */
82 if (ASIC_IS_DCE4(rdev)) {
83 if ((index == 7) &&
84 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
85 (gpio->sucI2cId.ucAccess == 0)) {
86 gpio->sucI2cId.ucAccess = 0x97;
87 gpio->ucDataMaskShift = 8;
88 gpio->ucDataEnShift = 8;
89 gpio->ucDataY_Shift = 8;
90 gpio->ucDataA_Shift = 8;
91 }
92 }
93
94 /* some DCE3 boards have bad data for this entry */
95 if (ASIC_IS_DCE3(rdev)) {
96 if ((index == 4) &&
97 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
98 (gpio->sucI2cId.ucAccess == 0x94))
99 gpio->sucI2cId.ucAccess = 0x14;
100 }
101}
102
103static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
104{
105 struct radeon_i2c_bus_rec i2c;
106
107 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
108
109 i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
110 i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
111 i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
112 i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
113 i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
114 i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
115 i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
116 i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
117 i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
118 i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
119 i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
120 i2c.en_data_mask = (1 << gpio->ucDataEnShift);
121 i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
122 i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
123 i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
124 i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
125
126 if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
127 i2c.hw_capable = true;
128 else
129 i2c.hw_capable = false;
130
131 if (gpio->sucI2cId.ucAccess == 0xa0)
132 i2c.mm_i2c = true;
133 else
134 i2c.mm_i2c = false;
135
136 i2c.i2c_id = gpio->sucI2cId.ucAccess;
137
138 if (i2c.mask_clk_reg)
139 i2c.valid = true;
140 else
141 i2c.valid = false;
142
143 return i2c;
144}
145
Andi Kleence580fa2011-10-13 16:08:47 -0700146static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500147 uint8_t id)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 struct atom_context *ctx = rdev->mode_info.atom_context;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500150 ATOM_GPIO_I2C_ASSIGMENT *gpio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 struct radeon_i2c_bus_rec i2c;
152 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
153 struct _ATOM_GPIO_I2C_INFO *i2c_info;
Alex Deucher95beb692010-04-01 19:08:47 +0000154 uint16_t data_offset, size;
155 int i, num_indices;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156
157 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
158 i2c.valid = false;
159
Alex Deucher95beb692010-04-01 19:08:47 +0000160 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400161 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162
Alex Deucher95beb692010-04-01 19:08:47 +0000163 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
164 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
165
166 for (i = 0; i < num_indices; i++) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400167 gpio = &i2c_info->asGPIO_Info[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168
Alex Deucher21240f92011-11-21 12:41:21 -0500169 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucher3074adc2010-11-30 00:15:10 -0500170
Alex Deuchera084e6e2010-03-18 01:04:01 -0400171 if (gpio->sucI2cId.ucAccess == id) {
Alex Deucher21240f92011-11-21 12:41:21 -0500172 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400173 break;
174 }
Alex Deucherd3f420d2009-12-08 14:30:49 -0500175 }
176 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177
178 return i2c;
179}
180
Alex Deucherf376b942010-08-05 21:21:16 -0400181void radeon_atombios_i2c_init(struct radeon_device *rdev)
182{
183 struct atom_context *ctx = rdev->mode_info.atom_context;
184 ATOM_GPIO_I2C_ASSIGMENT *gpio;
185 struct radeon_i2c_bus_rec i2c;
186 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
187 struct _ATOM_GPIO_I2C_INFO *i2c_info;
188 uint16_t data_offset, size;
189 int i, num_indices;
190 char stmp[32];
191
Alex Deucherf376b942010-08-05 21:21:16 -0400192 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
193 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
194
195 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
196 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
197
198 for (i = 0; i < num_indices; i++) {
199 gpio = &i2c_info->asGPIO_Info[i];
Alex Deucherea393022010-08-27 16:04:29 -0400200
Alex Deucher21240f92011-11-21 12:41:21 -0500201 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucherd7245022011-11-21 12:10:14 -0500202
Alex Deucher21240f92011-11-21 12:41:21 -0500203 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deucherea393022010-08-27 16:04:29 -0400204
Alex Deucher21240f92011-11-21 12:41:21 -0500205 if (i2c.valid) {
Alex Deucherf376b942010-08-05 21:21:16 -0400206 sprintf(stmp, "0x%x", i2c.i2c_id);
207 rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
208 }
209 }
210 }
211}
212
Andi Kleence580fa2011-10-13 16:08:47 -0700213static struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500214 u8 id)
215{
216 struct atom_context *ctx = rdev->mode_info.atom_context;
217 struct radeon_gpio_rec gpio;
218 int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
219 struct _ATOM_GPIO_PIN_LUT *gpio_info;
220 ATOM_GPIO_PIN_ASSIGNMENT *pin;
221 u16 data_offset, size;
222 int i, num_indices;
223
224 memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
225 gpio.valid = false;
226
Alex Deuchera084e6e2010-03-18 01:04:01 -0400227 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
228 gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
Alex Deuchereed45b32009-12-04 14:45:27 -0500229
Alex Deuchera084e6e2010-03-18 01:04:01 -0400230 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
231 sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
Alex Deuchereed45b32009-12-04 14:45:27 -0500232
Alex Deuchera084e6e2010-03-18 01:04:01 -0400233 for (i = 0; i < num_indices; i++) {
234 pin = &gpio_info->asGPIO_Pin[i];
235 if (id == pin->ucGPIO_ID) {
236 gpio.id = pin->ucGPIO_ID;
Cédric Cano45894332011-02-11 19:45:37 -0500237 gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400238 gpio.mask = (1 << pin->ucGpioPinBitShift);
239 gpio.valid = true;
240 break;
241 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500242 }
243 }
244
245 return gpio;
246}
247
248static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
249 struct radeon_gpio_rec *gpio)
250{
251 struct radeon_hpd hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500252 u32 reg;
253
Jean Delvare1d978da2010-08-15 14:11:24 +0200254 memset(&hpd, 0, sizeof(struct radeon_hpd));
255
Alex Deucher82d118e2012-03-20 17:18:01 -0400256 if (ASIC_IS_DCE6(rdev))
257 reg = SI_DC_GPIO_HPD_A;
258 else if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500259 reg = EVERGREEN_DC_GPIO_HPD_A;
260 else
261 reg = AVIVO_DC_GPIO_HPD_A;
262
Alex Deuchereed45b32009-12-04 14:45:27 -0500263 hpd.gpio = *gpio;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500264 if (gpio->reg == reg) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500265 switch(gpio->mask) {
266 case (1 << 0):
267 hpd.hpd = RADEON_HPD_1;
268 break;
269 case (1 << 8):
270 hpd.hpd = RADEON_HPD_2;
271 break;
272 case (1 << 16):
273 hpd.hpd = RADEON_HPD_3;
274 break;
275 case (1 << 24):
276 hpd.hpd = RADEON_HPD_4;
277 break;
278 case (1 << 26):
279 hpd.hpd = RADEON_HPD_5;
280 break;
281 case (1 << 28):
282 hpd.hpd = RADEON_HPD_6;
283 break;
284 default:
285 hpd.hpd = RADEON_HPD_NONE;
286 break;
287 }
288 } else
289 hpd.hpd = RADEON_HPD_NONE;
290 return hpd;
291}
292
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293static bool radeon_atom_apply_quirks(struct drm_device *dev,
294 uint32_t supported_device,
295 int *connector_type,
Alex Deucher848577e2009-07-08 16:15:30 -0400296 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deuchereed45b32009-12-04 14:45:27 -0500297 uint16_t *line_mux,
298 struct radeon_hpd *hpd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299{
300
301 /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
302 if ((dev->pdev->device == 0x791e) &&
303 (dev->pdev->subsystem_vendor == 0x1043) &&
304 (dev->pdev->subsystem_device == 0x826d)) {
305 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
306 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
307 *connector_type = DRM_MODE_CONNECTOR_DVID;
308 }
309
Alex Deucherc86a9032010-02-18 14:14:58 -0500310 /* Asrock RS600 board lists the DVI port as HDMI */
311 if ((dev->pdev->device == 0x7941) &&
312 (dev->pdev->subsystem_vendor == 0x1849) &&
313 (dev->pdev->subsystem_device == 0x7941)) {
314 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
315 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
316 *connector_type = DRM_MODE_CONNECTOR_DVID;
317 }
318
Alex Deucherf36fce02010-09-27 11:33:00 -0400319 /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
320 if ((dev->pdev->device == 0x796e) &&
321 (dev->pdev->subsystem_vendor == 0x1462) &&
322 (dev->pdev->subsystem_device == 0x7302)) {
323 if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
324 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
325 return false;
326 }
327
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
329 if ((dev->pdev->device == 0x7941) &&
330 (dev->pdev->subsystem_vendor == 0x147b) &&
331 (dev->pdev->subsystem_device == 0x2412)) {
332 if (*connector_type == DRM_MODE_CONNECTOR_DVII)
333 return false;
334 }
335
336 /* Falcon NW laptop lists vga ddc line for LVDS */
337 if ((dev->pdev->device == 0x5653) &&
338 (dev->pdev->subsystem_vendor == 0x1462) &&
339 (dev->pdev->subsystem_device == 0x0291)) {
Alex Deucher848577e2009-07-08 16:15:30 -0400340 if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 i2c_bus->valid = false;
Alex Deucher848577e2009-07-08 16:15:30 -0400342 *line_mux = 53;
343 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 }
345
Alex Deucher4e3f9b782009-12-01 14:49:50 -0500346 /* HIS X1300 is DVI+VGA, not DVI+DVI */
347 if ((dev->pdev->device == 0x7146) &&
348 (dev->pdev->subsystem_vendor == 0x17af) &&
349 (dev->pdev->subsystem_device == 0x2058)) {
350 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
351 return false;
352 }
353
Dave Airlieaa1a7502009-12-04 11:51:34 +1000354 /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
355 if ((dev->pdev->device == 0x7142) &&
356 (dev->pdev->subsystem_vendor == 0x1458) &&
357 (dev->pdev->subsystem_device == 0x2134)) {
358 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
359 return false;
360 }
361
362
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 /* Funky macbooks */
364 if ((dev->pdev->device == 0x71C5) &&
365 (dev->pdev->subsystem_vendor == 0x106b) &&
366 (dev->pdev->subsystem_device == 0x0080)) {
367 if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
368 (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
369 return false;
Alex Deuchere1e8a5d2010-03-26 17:14:37 -0400370 if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
371 *line_mux = 0x90;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372 }
373
Alex Deucherbe23da82011-01-18 18:26:11 +0000374 /* mac rv630, rv730, others */
375 if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
376 (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
377 *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
378 *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
Alex Deucherf598aa72011-01-04 00:43:39 -0500379 }
380
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381 /* ASUS HD 3600 XT board lists the DVI port as HDMI */
382 if ((dev->pdev->device == 0x9598) &&
383 (dev->pdev->subsystem_vendor == 0x1043) &&
384 (dev->pdev->subsystem_device == 0x01da)) {
Alex Deucher705af9c2009-09-10 16:31:13 -0400385 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400386 *connector_type = DRM_MODE_CONNECTOR_DVII;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200387 }
388 }
389
Alex Deuchere153b702010-07-20 18:07:22 -0400390 /* ASUS HD 3600 board lists the DVI port as HDMI */
391 if ((dev->pdev->device == 0x9598) &&
392 (dev->pdev->subsystem_vendor == 0x1043) &&
393 (dev->pdev->subsystem_device == 0x01e4)) {
394 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
395 *connector_type = DRM_MODE_CONNECTOR_DVII;
396 }
397 }
398
Alex Deucher705af9c2009-09-10 16:31:13 -0400399 /* ASUS HD 3450 board lists the DVI port as HDMI */
400 if ((dev->pdev->device == 0x95C5) &&
401 (dev->pdev->subsystem_vendor == 0x1043) &&
402 (dev->pdev->subsystem_device == 0x01e2)) {
403 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400404 *connector_type = DRM_MODE_CONNECTOR_DVII;
Alex Deucher705af9c2009-09-10 16:31:13 -0400405 }
406 }
407
408 /* some BIOSes seem to report DAC on HDMI - usually this is a board with
409 * HDMI + VGA reporting as HDMI
410 */
411 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
412 if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
413 *connector_type = DRM_MODE_CONNECTOR_VGA;
414 *line_mux = 0;
415 }
416 }
417
Alex Deucher4f87af42011-05-04 11:41:47 -0400418 /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
Alex Deucher2f299d52011-01-04 17:42:20 -0500419 * on the laptop and a DVI port on the docking station and
420 * both share the same encoder, hpd pin, and ddc line.
421 * So while the bios table is technically correct,
422 * we drop the DVI port here since xrandr has no concept of
423 * encoders and will try and drive both connectors
424 * with different crtcs which isn't possible on the hardware
425 * side and leaves no crtcs for LVDS or VGA.
426 */
Alex Deucher4f87af42011-05-04 11:41:47 -0400427 if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500428 (dev->pdev->subsystem_vendor == 0x1025) &&
429 (dev->pdev->subsystem_device == 0x013c)) {
430 if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400431 (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
Alex Deucher2f299d52011-01-04 17:42:20 -0500432 /* actually it's a DVI-D port not DVI-I */
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500433 *connector_type = DRM_MODE_CONNECTOR_DVID;
Alex Deucher2f299d52011-01-04 17:42:20 -0500434 return false;
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400435 }
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500436 }
437
Dave Airlieefa84502010-02-09 09:06:00 +1000438 /* XFX Pine Group device rv730 reports no VGA DDC lines
439 * even though they are wired up to record 0x93
440 */
441 if ((dev->pdev->device == 0x9498) &&
442 (dev->pdev->subsystem_vendor == 0x1682) &&
Alex Deucher1ebf1692012-05-23 11:48:59 -0400443 (dev->pdev->subsystem_device == 0x2452) &&
444 (i2c_bus->valid == false) &&
445 !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
Dave Airlieefa84502010-02-09 09:06:00 +1000446 struct radeon_device *rdev = dev->dev_private;
447 *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
448 }
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400449
450 /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
Tvrtko Ursulin52e9b392012-08-20 15:16:04 +0100451 if (((dev->pdev->device == 0x9802) || (dev->pdev->device == 0x9806)) &&
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400452 (dev->pdev->subsystem_vendor == 0x1734) &&
453 (dev->pdev->subsystem_device == 0x11bd)) {
454 if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
455 *connector_type = DRM_MODE_CONNECTOR_DVII;
456 *line_mux = 0x3103;
457 } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
458 *connector_type = DRM_MODE_CONNECTOR_DVII;
459 }
460 }
461
462
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463 return true;
464}
465
466const int supported_devices_connector_convert[] = {
467 DRM_MODE_CONNECTOR_Unknown,
468 DRM_MODE_CONNECTOR_VGA,
469 DRM_MODE_CONNECTOR_DVII,
470 DRM_MODE_CONNECTOR_DVID,
471 DRM_MODE_CONNECTOR_DVIA,
472 DRM_MODE_CONNECTOR_SVIDEO,
473 DRM_MODE_CONNECTOR_Composite,
474 DRM_MODE_CONNECTOR_LVDS,
475 DRM_MODE_CONNECTOR_Unknown,
476 DRM_MODE_CONNECTOR_Unknown,
477 DRM_MODE_CONNECTOR_HDMIA,
478 DRM_MODE_CONNECTOR_HDMIB,
479 DRM_MODE_CONNECTOR_Unknown,
480 DRM_MODE_CONNECTOR_Unknown,
481 DRM_MODE_CONNECTOR_9PinDIN,
482 DRM_MODE_CONNECTOR_DisplayPort
483};
484
Alex Deucherb75fad02009-11-05 13:16:01 -0500485const uint16_t supported_devices_connector_object_id_convert[] = {
486 CONNECTOR_OBJECT_ID_NONE,
487 CONNECTOR_OBJECT_ID_VGA,
488 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
489 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
490 CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
491 CONNECTOR_OBJECT_ID_COMPOSITE,
492 CONNECTOR_OBJECT_ID_SVIDEO,
493 CONNECTOR_OBJECT_ID_LVDS,
494 CONNECTOR_OBJECT_ID_9PIN_DIN,
495 CONNECTOR_OBJECT_ID_9PIN_DIN,
496 CONNECTOR_OBJECT_ID_DISPLAYPORT,
497 CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
498 CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
499 CONNECTOR_OBJECT_ID_SVIDEO
500};
501
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502const int object_connector_convert[] = {
503 DRM_MODE_CONNECTOR_Unknown,
504 DRM_MODE_CONNECTOR_DVII,
505 DRM_MODE_CONNECTOR_DVII,
506 DRM_MODE_CONNECTOR_DVID,
507 DRM_MODE_CONNECTOR_DVID,
508 DRM_MODE_CONNECTOR_VGA,
509 DRM_MODE_CONNECTOR_Composite,
510 DRM_MODE_CONNECTOR_SVIDEO,
511 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher705af9c2009-09-10 16:31:13 -0400512 DRM_MODE_CONNECTOR_Unknown,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513 DRM_MODE_CONNECTOR_9PinDIN,
514 DRM_MODE_CONNECTOR_Unknown,
515 DRM_MODE_CONNECTOR_HDMIA,
516 DRM_MODE_CONNECTOR_HDMIB,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517 DRM_MODE_CONNECTOR_LVDS,
518 DRM_MODE_CONNECTOR_9PinDIN,
519 DRM_MODE_CONNECTOR_Unknown,
520 DRM_MODE_CONNECTOR_Unknown,
521 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher196c58d2010-01-07 14:22:32 -0500522 DRM_MODE_CONNECTOR_DisplayPort,
523 DRM_MODE_CONNECTOR_eDP,
524 DRM_MODE_CONNECTOR_Unknown
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525};
526
527bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
528{
529 struct radeon_device *rdev = dev->dev_private;
530 struct radeon_mode_info *mode_info = &rdev->mode_info;
531 struct atom_context *ctx = mode_info->atom_context;
532 int index = GetIndexIntoMasterTable(DATA, Object_Header);
Alex Deuchereed45b32009-12-04 14:45:27 -0500533 u16 size, data_offset;
534 u8 frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
Alex Deucher36868bd2011-01-06 21:19:21 -0500536 ATOM_ENCODER_OBJECT_TABLE *enc_obj;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400537 ATOM_OBJECT_TABLE *router_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538 ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
539 ATOM_OBJECT_HEADER *obj_header;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400540 int i, j, k, path_size, device_support;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541 int connector_type;
Alex Deuchereed45b32009-12-04 14:45:27 -0500542 u16 igp_lane_info, conn_id, connector_object_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543 struct radeon_i2c_bus_rec ddc_bus;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400544 struct radeon_router router;
Alex Deuchereed45b32009-12-04 14:45:27 -0500545 struct radeon_gpio_rec gpio;
546 struct radeon_hpd hpd;
547
Alex Deuchera084e6e2010-03-18 01:04:01 -0400548 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200549 return false;
550
551 if (crev < 2)
552 return false;
553
554 obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
555 path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
556 (ctx->bios + data_offset +
557 le16_to_cpu(obj_header->usDisplayPathTableOffset));
558 con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
559 (ctx->bios + data_offset +
560 le16_to_cpu(obj_header->usConnectorObjectTableOffset));
Alex Deucher36868bd2011-01-06 21:19:21 -0500561 enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
562 (ctx->bios + data_offset +
563 le16_to_cpu(obj_header->usEncoderObjectTableOffset));
Alex Deucher26b5bc92010-08-05 21:21:18 -0400564 router_obj = (ATOM_OBJECT_TABLE *)
565 (ctx->bios + data_offset +
566 le16_to_cpu(obj_header->usRouterObjectTableOffset));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 device_support = le16_to_cpu(obj_header->usDeviceSupport);
568
569 path_size = 0;
570 for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
571 uint8_t *addr = (uint8_t *) path_obj->asDispPath;
572 ATOM_DISPLAY_OBJECT_PATH *path;
573 addr += path_size;
574 path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
575 path_size += le16_to_cpu(path->usSize);
Alex Deucher5137ee92010-08-12 18:58:47 -0400576
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 if (device_support & le16_to_cpu(path->usDeviceTag)) {
578 uint8_t con_obj_id, con_obj_num, con_obj_type;
579
580 con_obj_id =
581 (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
582 >> OBJECT_ID_SHIFT;
583 con_obj_num =
584 (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
585 >> ENUM_ID_SHIFT;
586 con_obj_type =
587 (le16_to_cpu(path->usConnObjectId) &
588 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
589
Dave Airlie4bbd4972009-09-25 08:56:12 +1000590 /* TODO CV support */
591 if (le16_to_cpu(path->usDeviceTag) ==
592 ATOM_DEVICE_CV_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 continue;
594
Alex Deucheree59f2b2009-11-05 13:11:46 -0500595 /* IGP chips */
596 if ((rdev->flags & RADEON_IS_IGP) &&
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 (con_obj_id ==
598 CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
599 uint16_t igp_offset = 0;
600 ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
601
602 index =
603 GetIndexIntoMasterTable(DATA,
604 IntegratedSystemInfo);
605
Alex Deuchera084e6e2010-03-18 01:04:01 -0400606 if (atom_parse_data_header(ctx, index, &size, &frev,
607 &crev, &igp_offset)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608
Alex Deuchera084e6e2010-03-18 01:04:01 -0400609 if (crev >= 2) {
610 igp_obj =
611 (ATOM_INTEGRATED_SYSTEM_INFO_V2
612 *) (ctx->bios + igp_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613
Alex Deuchera084e6e2010-03-18 01:04:01 -0400614 if (igp_obj) {
615 uint32_t slot_config, ct;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616
Alex Deuchera084e6e2010-03-18 01:04:01 -0400617 if (con_obj_num == 1)
618 slot_config =
619 igp_obj->
620 ulDDISlot1Config;
621 else
622 slot_config =
623 igp_obj->
624 ulDDISlot2Config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625
Alex Deuchera084e6e2010-03-18 01:04:01 -0400626 ct = (slot_config >> 16) & 0xff;
627 connector_type =
628 object_connector_convert
629 [ct];
630 connector_object_id = ct;
631 igp_lane_info =
632 slot_config & 0xffff;
633 } else
634 continue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 } else
636 continue;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400637 } else {
638 igp_lane_info = 0;
639 connector_type =
640 object_connector_convert[con_obj_id];
641 connector_object_id = con_obj_id;
642 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 } else {
644 igp_lane_info = 0;
645 connector_type =
646 object_connector_convert[con_obj_id];
Alex Deucherb75fad02009-11-05 13:16:01 -0500647 connector_object_id = con_obj_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648 }
649
650 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
651 continue;
652
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000653 router.ddc_valid = false;
654 router.cd_valid = false;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400655 for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
656 uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657
Alex Deucher26b5bc92010-08-05 21:21:18 -0400658 grph_obj_id =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659 (le16_to_cpu(path->usGraphicObjIds[j]) &
660 OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400661 grph_obj_num =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662 (le16_to_cpu(path->usGraphicObjIds[j]) &
663 ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400664 grph_obj_type =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 (le16_to_cpu(path->usGraphicObjIds[j]) &
666 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
667
Alex Deucher26b5bc92010-08-05 21:21:18 -0400668 if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
Alex Deucher36868bd2011-01-06 21:19:21 -0500669 for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
670 u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
671 if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
672 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
673 (ctx->bios + data_offset +
674 le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
675 ATOM_ENCODER_CAP_RECORD *cap_record;
676 u16 caps = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200677
John Lindgren97ea5302011-03-24 23:28:31 +0000678 while (record->ucRecordSize > 0 &&
679 record->ucRecordType > 0 &&
Alex Deucher36868bd2011-01-06 21:19:21 -0500680 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
681 switch (record->ucRecordType) {
682 case ATOM_ENCODER_CAP_RECORD_TYPE:
683 cap_record =(ATOM_ENCODER_CAP_RECORD *)
684 record;
685 caps = le16_to_cpu(cap_record->usEncoderCap);
686 break;
687 }
688 record = (ATOM_COMMON_RECORD_HEADER *)
689 ((char *)record + record->ucRecordSize);
690 }
691 radeon_add_atom_encoder(dev,
692 encoder_obj,
693 le16_to_cpu
694 (path->
695 usDeviceTag),
696 caps);
697 }
698 }
Alex Deucher26b5bc92010-08-05 21:21:18 -0400699 } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
Alex Deucher26b5bc92010-08-05 21:21:18 -0400700 for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000701 u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400702 if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
703 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
704 (ctx->bios + data_offset +
705 le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
706 ATOM_I2C_RECORD *i2c_record;
707 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
708 ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
Alex Deucherfb939df2010-11-08 16:08:29 +0000709 ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400710 ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
711 (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
712 (ctx->bios + data_offset +
713 le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
714 int enum_id;
715
716 router.router_id = router_obj_id;
717 for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
718 enum_id++) {
719 if (le16_to_cpu(path->usConnObjectId) ==
720 le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
721 break;
722 }
723
John Lindgren97ea5302011-03-24 23:28:31 +0000724 while (record->ucRecordSize > 0 &&
725 record->ucRecordType > 0 &&
Alex Deucher26b5bc92010-08-05 21:21:18 -0400726 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
727 switch (record->ucRecordType) {
728 case ATOM_I2C_RECORD_TYPE:
729 i2c_record =
730 (ATOM_I2C_RECORD *)
731 record;
732 i2c_config =
733 (ATOM_I2C_ID_CONFIG_ACCESS *)
734 &i2c_record->sucI2cId;
735 router.i2c_info =
736 radeon_lookup_i2c_gpio(rdev,
737 i2c_config->
738 ucAccess);
739 router.i2c_addr = i2c_record->ucI2CAddr >> 1;
740 break;
741 case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
742 ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
743 record;
Alex Deucherfb939df2010-11-08 16:08:29 +0000744 router.ddc_valid = true;
745 router.ddc_mux_type = ddc_path->ucMuxType;
746 router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
747 router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
748 break;
749 case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
750 cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
751 record;
752 router.cd_valid = true;
753 router.cd_mux_type = cd_path->ucMuxType;
754 router.cd_mux_control_pin = cd_path->ucMuxControlPin;
755 router.cd_mux_state = cd_path->ucMuxState[enum_id];
Alex Deucher26b5bc92010-08-05 21:21:18 -0400756 break;
757 }
758 record = (ATOM_COMMON_RECORD_HEADER *)
759 ((char *)record + record->ucRecordSize);
760 }
761 }
762 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 }
764 }
765
Alex Deuchereed45b32009-12-04 14:45:27 -0500766 /* look up gpio for ddc, hpd */
Alex Deucher2bfcc0f2010-05-18 19:26:46 -0400767 ddc_bus.valid = false;
768 hpd.hpd = RADEON_HPD_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769 if ((le16_to_cpu(path->usDeviceTag) &
Alex Deuchereed45b32009-12-04 14:45:27 -0500770 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771 for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
772 if (le16_to_cpu(path->usConnObjectId) ==
773 le16_to_cpu(con_obj->asObjects[j].
774 usObjectID)) {
775 ATOM_COMMON_RECORD_HEADER
776 *record =
777 (ATOM_COMMON_RECORD_HEADER
778 *)
779 (ctx->bios + data_offset +
780 le16_to_cpu(con_obj->
781 asObjects[j].
782 usRecordOffset));
783 ATOM_I2C_RECORD *i2c_record;
Alex Deuchereed45b32009-12-04 14:45:27 -0500784 ATOM_HPD_INT_RECORD *hpd_record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500785 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500786
John Lindgren97ea5302011-03-24 23:28:31 +0000787 while (record->ucRecordSize > 0 &&
788 record->ucRecordType > 0 &&
789 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500790 switch (record->ucRecordType) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791 case ATOM_I2C_RECORD_TYPE:
792 i2c_record =
Alex Deuchereed45b32009-12-04 14:45:27 -0500793 (ATOM_I2C_RECORD *)
794 record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500795 i2c_config =
796 (ATOM_I2C_ID_CONFIG_ACCESS *)
797 &i2c_record->sucI2cId;
Alex Deuchereed45b32009-12-04 14:45:27 -0500798 ddc_bus = radeon_lookup_i2c_gpio(rdev,
Alex Deucherd3f420d2009-12-08 14:30:49 -0500799 i2c_config->
800 ucAccess);
Alex Deuchereed45b32009-12-04 14:45:27 -0500801 break;
802 case ATOM_HPD_INT_RECORD_TYPE:
803 hpd_record =
804 (ATOM_HPD_INT_RECORD *)
805 record;
806 gpio = radeon_lookup_gpio(rdev,
807 hpd_record->ucHPDIntGPIOID);
808 hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
809 hpd.plugged_state = hpd_record->ucPlugged_PinState;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810 break;
811 }
812 record =
813 (ATOM_COMMON_RECORD_HEADER
814 *) ((char *)record
815 +
816 record->
817 ucRecordSize);
818 }
819 break;
820 }
821 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500822 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500824 /* needed for aux chan transactions */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400825 ddc_bus.hpd = hpd.hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500826
Alex Deucher705af9c2009-09-10 16:31:13 -0400827 conn_id = le16_to_cpu(path->usConnObjectId);
828
829 if (!radeon_atom_apply_quirks
830 (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -0500831 &ddc_bus, &conn_id, &hpd))
Alex Deucher705af9c2009-09-10 16:31:13 -0400832 continue;
833
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 radeon_add_atom_connector(dev,
Alex Deucher705af9c2009-09-10 16:31:13 -0400835 conn_id,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 le16_to_cpu(path->
837 usDeviceTag),
838 connector_type, &ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -0400839 igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -0500840 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -0400841 &hpd,
842 &router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843
844 }
845 }
846
847 radeon_link_encoder_connector(dev);
848
849 return true;
850}
851
Alex Deucherb75fad02009-11-05 13:16:01 -0500852static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
853 int connector_type,
854 uint16_t devices)
855{
856 struct radeon_device *rdev = dev->dev_private;
857
858 if (rdev->flags & RADEON_IS_IGP) {
859 return supported_devices_connector_object_id_convert
860 [connector_type];
861 } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
862 (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
863 (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
864 struct radeon_mode_info *mode_info = &rdev->mode_info;
865 struct atom_context *ctx = mode_info->atom_context;
866 int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
867 uint16_t size, data_offset;
868 uint8_t frev, crev;
869 ATOM_XTMDS_INFO *xtmds;
870
Alex Deuchera084e6e2010-03-18 01:04:01 -0400871 if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
872 xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
Alex Deucherb75fad02009-11-05 13:16:01 -0500873
Alex Deuchera084e6e2010-03-18 01:04:01 -0400874 if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
875 if (connector_type == DRM_MODE_CONNECTOR_DVII)
876 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
877 else
878 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
879 } else {
880 if (connector_type == DRM_MODE_CONNECTOR_DVII)
881 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
882 else
883 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
884 }
885 } else
886 return supported_devices_connector_object_id_convert
887 [connector_type];
Alex Deucherb75fad02009-11-05 13:16:01 -0500888 } else {
889 return supported_devices_connector_object_id_convert
890 [connector_type];
891 }
892}
893
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894struct bios_connector {
895 bool valid;
Alex Deucher705af9c2009-09-10 16:31:13 -0400896 uint16_t line_mux;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200897 uint16_t devices;
898 int connector_type;
899 struct radeon_i2c_bus_rec ddc_bus;
Alex Deuchereed45b32009-12-04 14:45:27 -0500900 struct radeon_hpd hpd;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901};
902
903bool radeon_get_atom_connector_info_from_supported_devices_table(struct
904 drm_device
905 *dev)
906{
907 struct radeon_device *rdev = dev->dev_private;
908 struct radeon_mode_info *mode_info = &rdev->mode_info;
909 struct atom_context *ctx = mode_info->atom_context;
910 int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
911 uint16_t size, data_offset;
912 uint8_t frev, crev;
913 uint16_t device_support;
914 uint8_t dac;
915 union atom_supported_devices *supported_devices;
Alex Deuchereed45b32009-12-04 14:45:27 -0500916 int i, j, max_device;
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000917 struct bios_connector *bios_connectors;
918 size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400919 struct radeon_router router;
920
Alex Deucherfb939df2010-11-08 16:08:29 +0000921 router.ddc_valid = false;
922 router.cd_valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000924 bios_connectors = kzalloc(bc_size, GFP_KERNEL);
925 if (!bios_connectors)
Alex Deuchera084e6e2010-03-18 01:04:01 -0400926 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000928 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
929 &data_offset)) {
930 kfree(bios_connectors);
931 return false;
932 }
933
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934 supported_devices =
935 (union atom_supported_devices *)(ctx->bios + data_offset);
936
937 device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
938
Alex Deuchereed45b32009-12-04 14:45:27 -0500939 if (frev > 1)
940 max_device = ATOM_MAX_SUPPORTED_DEVICE;
941 else
942 max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
943
944 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945 ATOM_CONNECTOR_INFO_I2C ci =
946 supported_devices->info.asConnInfo[i];
947
948 bios_connectors[i].valid = false;
949
950 if (!(device_support & (1 << i))) {
951 continue;
952 }
953
954 if (i == ATOM_DEVICE_CV_INDEX) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000955 DRM_DEBUG_KMS("Skipping Component Video\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956 continue;
957 }
958
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959 bios_connectors[i].connector_type =
960 supported_devices_connector_convert[ci.sucConnectorInfo.
961 sbfAccess.
962 bfConnectorType];
963
964 if (bios_connectors[i].connector_type ==
965 DRM_MODE_CONNECTOR_Unknown)
966 continue;
967
968 dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
969
Alex Deucherd3f420d2009-12-08 14:30:49 -0500970 bios_connectors[i].line_mux =
971 ci.sucI2cId.ucAccess;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972
973 /* give tv unique connector ids */
974 if (i == ATOM_DEVICE_TV1_INDEX) {
975 bios_connectors[i].ddc_bus.valid = false;
976 bios_connectors[i].line_mux = 50;
977 } else if (i == ATOM_DEVICE_TV2_INDEX) {
978 bios_connectors[i].ddc_bus.valid = false;
979 bios_connectors[i].line_mux = 51;
980 } else if (i == ATOM_DEVICE_CV_INDEX) {
981 bios_connectors[i].ddc_bus.valid = false;
982 bios_connectors[i].line_mux = 52;
983 } else
984 bios_connectors[i].ddc_bus =
Alex Deuchereed45b32009-12-04 14:45:27 -0500985 radeon_lookup_i2c_gpio(rdev,
986 bios_connectors[i].line_mux);
987
988 if ((crev > 1) && (frev > 1)) {
989 u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
990 switch (isb) {
991 case 0x4:
992 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
993 break;
994 case 0xa:
995 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
996 break;
997 default:
998 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
999 break;
1000 }
1001 } else {
1002 if (i == ATOM_DEVICE_DFP1_INDEX)
1003 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
1004 else if (i == ATOM_DEVICE_DFP2_INDEX)
1005 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
1006 else
1007 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
1008 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001009
1010 /* Always set the connector type to VGA for CRT1/CRT2. if they are
1011 * shared with a DVI port, we'll pick up the DVI connector when we
1012 * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
1013 */
1014 if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
1015 bios_connectors[i].connector_type =
1016 DRM_MODE_CONNECTOR_VGA;
1017
1018 if (!radeon_atom_apply_quirks
1019 (dev, (1 << i), &bios_connectors[i].connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -05001020 &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
1021 &bios_connectors[i].hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022 continue;
1023
1024 bios_connectors[i].valid = true;
1025 bios_connectors[i].devices = (1 << i);
1026
1027 if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
1028 radeon_add_atom_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001029 radeon_get_encoder_enum(dev,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030 (1 << i),
1031 dac),
Alex Deucher36868bd2011-01-06 21:19:21 -05001032 (1 << i),
1033 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034 else
1035 radeon_add_legacy_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001036 radeon_get_encoder_enum(dev,
Alex Deucherf56cd642009-12-18 11:28:22 -05001037 (1 << i),
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038 dac),
1039 (1 << i));
1040 }
1041
1042 /* combine shared connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001043 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044 if (bios_connectors[i].valid) {
Alex Deuchereed45b32009-12-04 14:45:27 -05001045 for (j = 0; j < max_device; j++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001046 if (bios_connectors[j].valid && (i != j)) {
1047 if (bios_connectors[i].line_mux ==
1048 bios_connectors[j].line_mux) {
Alex Deucherf56cd642009-12-18 11:28:22 -05001049 /* make sure not to combine LVDS */
1050 if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1051 bios_connectors[i].line_mux = 53;
1052 bios_connectors[i].ddc_bus.valid = false;
1053 continue;
1054 }
1055 if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1056 bios_connectors[j].line_mux = 53;
1057 bios_connectors[j].ddc_bus.valid = false;
1058 continue;
1059 }
1060 /* combine analog and digital for DVI-I */
1061 if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1062 (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
1063 ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1064 (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
1065 bios_connectors[i].devices |=
1066 bios_connectors[j].devices;
1067 bios_connectors[i].connector_type =
1068 DRM_MODE_CONNECTOR_DVII;
1069 if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
Alex Deuchereed45b32009-12-04 14:45:27 -05001070 bios_connectors[i].hpd =
1071 bios_connectors[j].hpd;
Alex Deucherf56cd642009-12-18 11:28:22 -05001072 bios_connectors[j].valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073 }
1074 }
1075 }
1076 }
1077 }
1078 }
1079
1080 /* add the connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001081 for (i = 0; i < max_device; i++) {
Alex Deucherb75fad02009-11-05 13:16:01 -05001082 if (bios_connectors[i].valid) {
1083 uint16_t connector_object_id =
1084 atombios_get_connector_object_id(dev,
1085 bios_connectors[i].connector_type,
1086 bios_connectors[i].devices);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087 radeon_add_atom_connector(dev,
1088 bios_connectors[i].line_mux,
1089 bios_connectors[i].devices,
1090 bios_connectors[i].
1091 connector_type,
1092 &bios_connectors[i].ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -04001093 0,
Alex Deuchereed45b32009-12-04 14:45:27 -05001094 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -04001095 &bios_connectors[i].hpd,
1096 &router);
Alex Deucherb75fad02009-11-05 13:16:01 -05001097 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001098 }
1099
1100 radeon_link_encoder_connector(dev);
1101
Prarit Bhargavaf49d2732010-05-24 10:24:07 +10001102 kfree(bios_connectors);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001103 return true;
1104}
1105
1106union firmware_info {
1107 ATOM_FIRMWARE_INFO info;
1108 ATOM_FIRMWARE_INFO_V1_2 info_12;
1109 ATOM_FIRMWARE_INFO_V1_3 info_13;
1110 ATOM_FIRMWARE_INFO_V1_4 info_14;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001111 ATOM_FIRMWARE_INFO_V2_1 info_21;
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001112 ATOM_FIRMWARE_INFO_V2_2 info_22;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001113};
1114
1115bool radeon_atom_get_clock_info(struct drm_device *dev)
1116{
1117 struct radeon_device *rdev = dev->dev_private;
1118 struct radeon_mode_info *mode_info = &rdev->mode_info;
1119 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
1120 union firmware_info *firmware_info;
1121 uint8_t frev, crev;
1122 struct radeon_pll *p1pll = &rdev->clock.p1pll;
1123 struct radeon_pll *p2pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001124 struct radeon_pll *dcpll = &rdev->clock.dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 struct radeon_pll *spll = &rdev->clock.spll;
1126 struct radeon_pll *mpll = &rdev->clock.mpll;
1127 uint16_t data_offset;
1128
Alex Deuchera084e6e2010-03-18 01:04:01 -04001129 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1130 &frev, &crev, &data_offset)) {
1131 firmware_info =
1132 (union firmware_info *)(mode_info->atom_context->bios +
1133 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134 /* pixel clocks */
1135 p1pll->reference_freq =
1136 le16_to_cpu(firmware_info->info.usReferenceClock);
1137 p1pll->reference_div = 0;
1138
Mathias Fröhlichbc293e52009-10-19 17:49:49 -04001139 if (crev < 2)
1140 p1pll->pll_out_min =
1141 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
1142 else
1143 p1pll->pll_out_min =
1144 le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145 p1pll->pll_out_max =
1146 le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
1147
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001148 if (crev >= 4) {
1149 p1pll->lcd_pll_out_min =
1150 le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
1151 if (p1pll->lcd_pll_out_min == 0)
1152 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1153 p1pll->lcd_pll_out_max =
1154 le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
1155 if (p1pll->lcd_pll_out_max == 0)
1156 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1157 } else {
1158 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1159 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1160 }
1161
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162 if (p1pll->pll_out_min == 0) {
1163 if (ASIC_IS_AVIVO(rdev))
1164 p1pll->pll_out_min = 64800;
1165 else
1166 p1pll->pll_out_min = 20000;
1167 }
1168
1169 p1pll->pll_in_min =
1170 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
1171 p1pll->pll_in_max =
1172 le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
1173
1174 *p2pll = *p1pll;
1175
1176 /* system clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001177 if (ASIC_IS_DCE4(rdev))
1178 spll->reference_freq =
1179 le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
1180 else
1181 spll->reference_freq =
1182 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001183 spll->reference_div = 0;
1184
1185 spll->pll_out_min =
1186 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
1187 spll->pll_out_max =
1188 le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
1189
1190 /* ??? */
1191 if (spll->pll_out_min == 0) {
1192 if (ASIC_IS_AVIVO(rdev))
1193 spll->pll_out_min = 64800;
1194 else
1195 spll->pll_out_min = 20000;
1196 }
1197
1198 spll->pll_in_min =
1199 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
1200 spll->pll_in_max =
1201 le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
1202
1203 /* memory clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001204 if (ASIC_IS_DCE4(rdev))
1205 mpll->reference_freq =
1206 le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
1207 else
1208 mpll->reference_freq =
1209 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001210 mpll->reference_div = 0;
1211
1212 mpll->pll_out_min =
1213 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
1214 mpll->pll_out_max =
1215 le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
1216
1217 /* ??? */
1218 if (mpll->pll_out_min == 0) {
1219 if (ASIC_IS_AVIVO(rdev))
1220 mpll->pll_out_min = 64800;
1221 else
1222 mpll->pll_out_min = 20000;
1223 }
1224
1225 mpll->pll_in_min =
1226 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
1227 mpll->pll_in_max =
1228 le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
1229
1230 rdev->clock.default_sclk =
1231 le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
1232 rdev->clock.default_mclk =
1233 le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
1234
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001235 if (ASIC_IS_DCE4(rdev)) {
1236 rdev->clock.default_dispclk =
1237 le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001238 if (rdev->clock.default_dispclk == 0) {
1239 if (ASIC_IS_DCE5(rdev))
1240 rdev->clock.default_dispclk = 54000; /* 540 Mhz */
1241 else
1242 rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1243 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001244 rdev->clock.dp_extclk =
1245 le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
Alex Deucher4489cd622013-03-22 15:59:10 -04001246 rdev->clock.current_dispclk = rdev->clock.default_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001247 }
1248 *dcpll = *p1pll;
1249
Alex Deucherb20f9be2011-06-08 13:01:11 -04001250 rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
1251 if (rdev->clock.max_pixel_clock == 0)
1252 rdev->clock.max_pixel_clock = 40000;
1253
Alex Deucheraf7912e2012-07-26 09:50:57 -04001254 /* not technically a clock, but... */
1255 rdev->mode_info.firmware_flags =
1256 le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
1257
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001258 return true;
1259 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001260
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001261 return false;
1262}
1263
Alex Deucher06b64762010-01-05 11:27:29 -05001264union igp_info {
1265 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1266 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
Alex Deucher3838f462012-07-25 12:32:59 -04001267 struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
1268 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
Alex Deucherc2037ad2012-07-25 12:45:16 -04001269 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
Alex Deucher06b64762010-01-05 11:27:29 -05001270};
1271
1272bool radeon_atombios_sideport_present(struct radeon_device *rdev)
1273{
1274 struct radeon_mode_info *mode_info = &rdev->mode_info;
1275 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1276 union igp_info *igp_info;
1277 u8 frev, crev;
1278 u16 data_offset;
1279
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001280 /* sideport is AMD only */
1281 if (rdev->family == CHIP_RS600)
1282 return false;
1283
Alex Deuchera084e6e2010-03-18 01:04:01 -04001284 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1285 &frev, &crev, &data_offset)) {
1286 igp_info = (union igp_info *)(mode_info->atom_context->bios +
Alex Deucher06b64762010-01-05 11:27:29 -05001287 data_offset);
Alex Deucher06b64762010-01-05 11:27:29 -05001288 switch (crev) {
1289 case 1:
Cédric Cano45894332011-02-11 19:45:37 -05001290 if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001291 return true;
Alex Deucher06b64762010-01-05 11:27:29 -05001292 break;
1293 case 2:
Cédric Cano45894332011-02-11 19:45:37 -05001294 if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
Alex Deucher06b64762010-01-05 11:27:29 -05001295 return true;
1296 break;
1297 default:
1298 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1299 break;
1300 }
1301 }
1302 return false;
1303}
1304
Dave Airlie445282d2009-09-09 17:40:54 +10001305bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1306 struct radeon_encoder_int_tmds *tmds)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001307{
1308 struct drm_device *dev = encoder->base.dev;
1309 struct radeon_device *rdev = dev->dev_private;
1310 struct radeon_mode_info *mode_info = &rdev->mode_info;
1311 int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
1312 uint16_t data_offset;
1313 struct _ATOM_TMDS_INFO *tmds_info;
1314 uint8_t frev, crev;
1315 uint16_t maxfreq;
1316 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001317
Alex Deuchera084e6e2010-03-18 01:04:01 -04001318 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1319 &frev, &crev, &data_offset)) {
1320 tmds_info =
1321 (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
1322 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001323
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001324 maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
1325 for (i = 0; i < 4; i++) {
1326 tmds->tmds_pll[i].freq =
1327 le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
1328 tmds->tmds_pll[i].value =
1329 tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
1330 tmds->tmds_pll[i].value |=
1331 (tmds_info->asMiscInfo[i].
1332 ucPLL_VCO_Gain & 0x3f) << 6;
1333 tmds->tmds_pll[i].value |=
1334 (tmds_info->asMiscInfo[i].
1335 ucPLL_DutyCycle & 0xf) << 12;
1336 tmds->tmds_pll[i].value |=
1337 (tmds_info->asMiscInfo[i].
1338 ucPLL_VoltageSwing & 0xf) << 16;
1339
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001340 DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001341 tmds->tmds_pll[i].freq,
1342 tmds->tmds_pll[i].value);
1343
1344 if (maxfreq == tmds->tmds_pll[i].freq) {
1345 tmds->tmds_pll[i].freq = 0xffffffff;
1346 break;
1347 }
1348 }
Dave Airlie445282d2009-09-09 17:40:54 +10001349 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001350 }
Dave Airlie445282d2009-09-09 17:40:54 +10001351 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001352}
1353
Alex Deucherba032a52010-10-04 17:13:01 -04001354bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
1355 struct radeon_atom_ss *ss,
1356 int id)
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001357{
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001358 struct radeon_mode_info *mode_info = &rdev->mode_info;
1359 int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
Alex Deucherba032a52010-10-04 17:13:01 -04001360 uint16_t data_offset, size;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001361 struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
1362 uint8_t frev, crev;
Alex Deucherba032a52010-10-04 17:13:01 -04001363 int i, num_indices;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001364
Alex Deucherba032a52010-10-04 17:13:01 -04001365 memset(ss, 0, sizeof(struct radeon_atom_ss));
1366 if (atom_parse_data_header(mode_info->atom_context, index, &size,
Alex Deuchera084e6e2010-03-18 01:04:01 -04001367 &frev, &crev, &data_offset)) {
1368 ss_info =
1369 (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001370
Alex Deucherba032a52010-10-04 17:13:01 -04001371 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1372 sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001373
Alex Deucherba032a52010-10-04 17:13:01 -04001374 for (i = 0; i < num_indices; i++) {
Alex Deucher279b2152009-12-08 14:07:03 -05001375 if (ss_info->asSS_Info[i].ucSS_Id == id) {
1376 ss->percentage =
1377 le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
1378 ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
1379 ss->step = ss_info->asSS_Info[i].ucSS_Step;
1380 ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
1381 ss->range = ss_info->asSS_Info[i].ucSS_Range;
1382 ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
Alex Deucherba032a52010-10-04 17:13:01 -04001383 return true;
Alex Deucher279b2152009-12-08 14:07:03 -05001384 }
1385 }
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001386 }
Alex Deucherba032a52010-10-04 17:13:01 -04001387 return false;
1388}
1389
Alex Deucher4339c442010-11-22 17:56:25 -05001390static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
1391 struct radeon_atom_ss *ss,
1392 int id)
1393{
1394 struct radeon_mode_info *mode_info = &rdev->mode_info;
1395 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1396 u16 data_offset, size;
Alex Deucher3838f462012-07-25 12:32:59 -04001397 union igp_info *igp_info;
Alex Deucher4339c442010-11-22 17:56:25 -05001398 u8 frev, crev;
1399 u16 percentage = 0, rate = 0;
1400
1401 /* get any igp specific overrides */
1402 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1403 &frev, &crev, &data_offset)) {
Alex Deucher3838f462012-07-25 12:32:59 -04001404 igp_info = (union igp_info *)
Alex Deucher4339c442010-11-22 17:56:25 -05001405 (mode_info->atom_context->bios + data_offset);
Alex Deucher3838f462012-07-25 12:32:59 -04001406 switch (crev) {
1407 case 6:
1408 switch (id) {
1409 case ASIC_INTERNAL_SS_ON_TMDS:
1410 percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
1411 rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
1412 break;
1413 case ASIC_INTERNAL_SS_ON_HDMI:
1414 percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
1415 rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
1416 break;
1417 case ASIC_INTERNAL_SS_ON_LVDS:
1418 percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
1419 rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
1420 break;
1421 }
Alex Deucher4339c442010-11-22 17:56:25 -05001422 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001423 case 7:
1424 switch (id) {
1425 case ASIC_INTERNAL_SS_ON_TMDS:
1426 percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
1427 rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
1428 break;
1429 case ASIC_INTERNAL_SS_ON_HDMI:
1430 percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
1431 rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
1432 break;
1433 case ASIC_INTERNAL_SS_ON_LVDS:
1434 percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
1435 rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
1436 break;
1437 }
Alex Deucher4339c442010-11-22 17:56:25 -05001438 break;
Alex Deucherc2037ad2012-07-25 12:45:16 -04001439 case 8:
1440 switch (id) {
1441 case ASIC_INTERNAL_SS_ON_TMDS:
1442 percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
1443 rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
1444 break;
1445 case ASIC_INTERNAL_SS_ON_HDMI:
1446 percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
1447 rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
1448 break;
1449 case ASIC_INTERNAL_SS_ON_LVDS:
1450 percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
1451 rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
1452 break;
1453 }
1454 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001455 default:
1456 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
Alex Deucher4339c442010-11-22 17:56:25 -05001457 break;
1458 }
1459 if (percentage)
1460 ss->percentage = percentage;
1461 if (rate)
1462 ss->rate = rate;
1463 }
1464}
1465
Alex Deucherba032a52010-10-04 17:13:01 -04001466union asic_ss_info {
1467 struct _ATOM_ASIC_INTERNAL_SS_INFO info;
1468 struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
1469 struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
1470};
1471
1472bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
1473 struct radeon_atom_ss *ss,
1474 int id, u32 clock)
1475{
1476 struct radeon_mode_info *mode_info = &rdev->mode_info;
1477 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
1478 uint16_t data_offset, size;
1479 union asic_ss_info *ss_info;
1480 uint8_t frev, crev;
1481 int i, num_indices;
1482
1483 memset(ss, 0, sizeof(struct radeon_atom_ss));
1484 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1485 &frev, &crev, &data_offset)) {
1486
1487 ss_info =
1488 (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
1489
1490 switch (frev) {
1491 case 1:
1492 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1493 sizeof(ATOM_ASIC_SS_ASSIGNMENT);
1494
1495 for (i = 0; i < num_indices; i++) {
1496 if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001497 (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001498 ss->percentage =
1499 le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1500 ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1501 ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
1502 return true;
1503 }
1504 }
1505 break;
1506 case 2:
1507 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1508 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
1509 for (i = 0; i < num_indices; i++) {
1510 if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001511 (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001512 ss->percentage =
1513 le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1514 ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1515 ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04001516 if ((crev == 2) &&
1517 ((id == ASIC_INTERNAL_ENGINE_SS) ||
1518 (id == ASIC_INTERNAL_MEMORY_SS)))
1519 ss->rate /= 100;
Alex Deucherba032a52010-10-04 17:13:01 -04001520 return true;
1521 }
1522 }
1523 break;
1524 case 3:
1525 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1526 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
1527 for (i = 0; i < num_indices; i++) {
1528 if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001529 (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001530 ss->percentage =
1531 le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1532 ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1533 ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04001534 if ((id == ASIC_INTERNAL_ENGINE_SS) ||
1535 (id == ASIC_INTERNAL_MEMORY_SS))
1536 ss->rate /= 100;
Alex Deucher4339c442010-11-22 17:56:25 -05001537 if (rdev->flags & RADEON_IS_IGP)
1538 radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
Alex Deucherba032a52010-10-04 17:13:01 -04001539 return true;
1540 }
1541 }
1542 break;
1543 default:
1544 DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
1545 break;
1546 }
1547
1548 }
1549 return false;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001550}
1551
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001552union lvds_info {
1553 struct _ATOM_LVDS_INFO info;
1554 struct _ATOM_LVDS_INFO_V12 info_12;
1555};
1556
1557struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
1558 radeon_encoder
1559 *encoder)
1560{
1561 struct drm_device *dev = encoder->base.dev;
1562 struct radeon_device *rdev = dev->dev_private;
1563 struct radeon_mode_info *mode_info = &rdev->mode_info;
1564 int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
Alex Deucher7dde8a192009-11-30 01:40:24 -05001565 uint16_t data_offset, misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001566 union lvds_info *lvds_info;
1567 uint8_t frev, crev;
1568 struct radeon_encoder_atom_dig *lvds = NULL;
Alex Deucher5137ee92010-08-12 18:58:47 -04001569 int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001570
Alex Deuchera084e6e2010-03-18 01:04:01 -04001571 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1572 &frev, &crev, &data_offset)) {
1573 lvds_info =
1574 (union lvds_info *)(mode_info->atom_context->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575 lvds =
1576 kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1577
1578 if (!lvds)
1579 return NULL;
1580
Alex Deucherde2103e2009-10-09 15:14:30 -04001581 lvds->native_mode.clock =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001582 le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
Alex Deucherde2103e2009-10-09 15:14:30 -04001583 lvds->native_mode.hdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001584 le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001585 lvds->native_mode.vdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001586 le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001587 lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1588 le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
1589 lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1590 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
1591 lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1592 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
1593 lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1594 le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
1595 lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
Alex Deucher1ff26a32010-05-18 00:23:15 -04001596 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
Alex Deucherde2103e2009-10-09 15:14:30 -04001597 lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1598 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001599 lvds->panel_pwr_delay =
1600 le16_to_cpu(lvds_info->info.usOffDelayInMs);
Alex Deucherba032a52010-10-04 17:13:01 -04001601 lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
Alex Deucher7dde8a192009-11-30 01:40:24 -05001602
1603 misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
1604 if (misc & ATOM_VSYNC_POLARITY)
1605 lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
1606 if (misc & ATOM_HSYNC_POLARITY)
1607 lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
1608 if (misc & ATOM_COMPOSITESYNC)
1609 lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
1610 if (misc & ATOM_INTERLACE)
1611 lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
1612 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1613 lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
1614
Cédric Cano45894332011-02-11 19:45:37 -05001615 lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
1616 lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
Alex Deucher7a868e12010-12-08 22:13:05 -05001617
Alex Deucherde2103e2009-10-09 15:14:30 -04001618 /* set crtc values */
1619 drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001620
Alex Deucherba032a52010-10-04 17:13:01 -04001621 lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001622
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001623 encoder->native_mode = lvds->native_mode;
Alex Deucher5137ee92010-08-12 18:58:47 -04001624
1625 if (encoder_enum == 2)
1626 lvds->linkb = true;
1627 else
1628 lvds->linkb = false;
1629
Alex Deucherc324acd2010-12-08 22:13:06 -05001630 /* parse the lcd record table */
Cédric Cano45894332011-02-11 19:45:37 -05001631 if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001632 ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
1633 ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
1634 bool bad_record = false;
Alex Deucher05fa7ea2011-05-11 14:02:07 -04001635 u8 *record;
1636
1637 if ((frev == 1) && (crev < 2))
1638 /* absolute */
1639 record = (u8 *)(mode_info->atom_context->bios +
1640 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
1641 else
1642 /* relative */
1643 record = (u8 *)(mode_info->atom_context->bios +
1644 data_offset +
1645 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
Alex Deucherc324acd2010-12-08 22:13:06 -05001646 while (*record != ATOM_RECORD_END_TYPE) {
1647 switch (*record) {
1648 case LCD_MODE_PATCH_RECORD_MODE_TYPE:
1649 record += sizeof(ATOM_PATCH_RECORD_MODE);
1650 break;
1651 case LCD_RTS_RECORD_TYPE:
1652 record += sizeof(ATOM_LCD_RTS_RECORD);
1653 break;
1654 case LCD_CAP_RECORD_TYPE:
1655 record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
1656 break;
1657 case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
1658 fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
1659 if (fake_edid_record->ucFakeEDIDLength) {
1660 struct edid *edid;
1661 int edid_size =
1662 max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
1663 edid = kmalloc(edid_size, GFP_KERNEL);
1664 if (edid) {
1665 memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
1666 fake_edid_record->ucFakeEDIDLength);
1667
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001668 if (drm_edid_is_valid(edid)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001669 rdev->mode_info.bios_hardcoded_edid = edid;
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001670 rdev->mode_info.bios_hardcoded_edid_size = edid_size;
1671 } else
Alex Deucherc324acd2010-12-08 22:13:06 -05001672 kfree(edid);
1673 }
1674 }
1675 record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
1676 break;
1677 case LCD_PANEL_RESOLUTION_RECORD_TYPE:
1678 panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
1679 lvds->native_mode.width_mm = panel_res_record->usHSize;
1680 lvds->native_mode.height_mm = panel_res_record->usVSize;
1681 record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
1682 break;
1683 default:
1684 DRM_ERROR("Bad LCD record %d\n", *record);
1685 bad_record = true;
1686 break;
1687 }
1688 if (bad_record)
1689 break;
1690 }
1691 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001692 }
1693 return lvds;
1694}
1695
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001696struct radeon_encoder_primary_dac *
1697radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
1698{
1699 struct drm_device *dev = encoder->base.dev;
1700 struct radeon_device *rdev = dev->dev_private;
1701 struct radeon_mode_info *mode_info = &rdev->mode_info;
1702 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1703 uint16_t data_offset;
1704 struct _COMPASSIONATE_DATA *dac_info;
1705 uint8_t frev, crev;
1706 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001707 struct radeon_encoder_primary_dac *p_dac = NULL;
1708
Alex Deuchera084e6e2010-03-18 01:04:01 -04001709 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1710 &frev, &crev, &data_offset)) {
1711 dac_info = (struct _COMPASSIONATE_DATA *)
1712 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001713
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001714 p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
1715
1716 if (!p_dac)
1717 return NULL;
1718
1719 bg = dac_info->ucDAC1_BG_Adjustment;
1720 dac = dac_info->ucDAC1_DAC_Adjustment;
1721 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
1722
1723 }
1724 return p_dac;
1725}
1726
Dave Airlie4ce001a2009-08-13 16:32:14 +10001727bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001728 struct drm_display_mode *mode)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001729{
1730 struct radeon_mode_info *mode_info = &rdev->mode_info;
1731 ATOM_ANALOG_TV_INFO *tv_info;
1732 ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
1733 ATOM_DTD_FORMAT *dtd_timings;
1734 int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1735 u8 frev, crev;
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001736 u16 data_offset, misc;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001737
Alex Deuchera084e6e2010-03-18 01:04:01 -04001738 if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
1739 &frev, &crev, &data_offset))
1740 return false;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001741
1742 switch (crev) {
1743 case 1:
1744 tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001745 if (index >= MAX_SUPPORTED_TV_TIMING)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001746 return false;
1747
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001748 mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
1749 mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
1750 mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
1751 mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
1752 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001753
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001754 mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
1755 mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
1756 mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
1757 mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
1758 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001759
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001760 mode->flags = 0;
1761 misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
1762 if (misc & ATOM_VSYNC_POLARITY)
1763 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1764 if (misc & ATOM_HSYNC_POLARITY)
1765 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1766 if (misc & ATOM_COMPOSITESYNC)
1767 mode->flags |= DRM_MODE_FLAG_CSYNC;
1768 if (misc & ATOM_INTERLACE)
1769 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1770 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1771 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001772
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001773 mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001774
1775 if (index == 1) {
1776 /* PAL timings appear to have wrong values for totals */
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001777 mode->crtc_htotal -= 1;
1778 mode->crtc_vtotal -= 1;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001779 }
1780 break;
1781 case 2:
1782 tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001783 if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001784 return false;
1785
1786 dtd_timings = &tv_info_v1_2->aModeTimings[index];
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001787 mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
1788 le16_to_cpu(dtd_timings->usHBlanking_Time);
1789 mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
1790 mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
1791 le16_to_cpu(dtd_timings->usHSyncOffset);
1792 mode->crtc_hsync_end = mode->crtc_hsync_start +
1793 le16_to_cpu(dtd_timings->usHSyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001794
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001795 mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
1796 le16_to_cpu(dtd_timings->usVBlanking_Time);
1797 mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
1798 mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
1799 le16_to_cpu(dtd_timings->usVSyncOffset);
1800 mode->crtc_vsync_end = mode->crtc_vsync_start +
1801 le16_to_cpu(dtd_timings->usVSyncWidth);
1802
1803 mode->flags = 0;
1804 misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
1805 if (misc & ATOM_VSYNC_POLARITY)
1806 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1807 if (misc & ATOM_HSYNC_POLARITY)
1808 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1809 if (misc & ATOM_COMPOSITESYNC)
1810 mode->flags |= DRM_MODE_FLAG_CSYNC;
1811 if (misc & ATOM_INTERLACE)
1812 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1813 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1814 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1815
1816 mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001817 break;
1818 }
1819 return true;
1820}
1821
Alex Deucherd79766f2009-12-17 19:00:29 -05001822enum radeon_tv_std
1823radeon_atombios_get_tv_info(struct radeon_device *rdev)
1824{
1825 struct radeon_mode_info *mode_info = &rdev->mode_info;
1826 int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1827 uint16_t data_offset;
1828 uint8_t frev, crev;
1829 struct _ATOM_ANALOG_TV_INFO *tv_info;
1830 enum radeon_tv_std tv_std = TV_STD_NTSC;
1831
Alex Deuchera084e6e2010-03-18 01:04:01 -04001832 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1833 &frev, &crev, &data_offset)) {
Alex Deucherd79766f2009-12-17 19:00:29 -05001834
Alex Deuchera084e6e2010-03-18 01:04:01 -04001835 tv_info = (struct _ATOM_ANALOG_TV_INFO *)
1836 (mode_info->atom_context->bios + data_offset);
Alex Deucherd79766f2009-12-17 19:00:29 -05001837
Alex Deuchera084e6e2010-03-18 01:04:01 -04001838 switch (tv_info->ucTV_BootUpDefaultStandard) {
1839 case ATOM_TV_NTSC:
1840 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001841 DRM_DEBUG_KMS("Default TV standard: NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001842 break;
1843 case ATOM_TV_NTSCJ:
1844 tv_std = TV_STD_NTSC_J;
Alex Deucher40f76d82010-10-07 22:38:42 -04001845 DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001846 break;
1847 case ATOM_TV_PAL:
1848 tv_std = TV_STD_PAL;
Alex Deucher40f76d82010-10-07 22:38:42 -04001849 DRM_DEBUG_KMS("Default TV standard: PAL\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001850 break;
1851 case ATOM_TV_PALM:
1852 tv_std = TV_STD_PAL_M;
Alex Deucher40f76d82010-10-07 22:38:42 -04001853 DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001854 break;
1855 case ATOM_TV_PALN:
1856 tv_std = TV_STD_PAL_N;
Alex Deucher40f76d82010-10-07 22:38:42 -04001857 DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001858 break;
1859 case ATOM_TV_PALCN:
1860 tv_std = TV_STD_PAL_CN;
Alex Deucher40f76d82010-10-07 22:38:42 -04001861 DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001862 break;
1863 case ATOM_TV_PAL60:
1864 tv_std = TV_STD_PAL_60;
Alex Deucher40f76d82010-10-07 22:38:42 -04001865 DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001866 break;
1867 case ATOM_TV_SECAM:
1868 tv_std = TV_STD_SECAM;
Alex Deucher40f76d82010-10-07 22:38:42 -04001869 DRM_DEBUG_KMS("Default TV standard: SECAM\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001870 break;
1871 default:
1872 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001873 DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001874 break;
1875 }
Alex Deucherd79766f2009-12-17 19:00:29 -05001876 }
1877 return tv_std;
1878}
1879
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001880struct radeon_encoder_tv_dac *
1881radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
1882{
1883 struct drm_device *dev = encoder->base.dev;
1884 struct radeon_device *rdev = dev->dev_private;
1885 struct radeon_mode_info *mode_info = &rdev->mode_info;
1886 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1887 uint16_t data_offset;
1888 struct _COMPASSIONATE_DATA *dac_info;
1889 uint8_t frev, crev;
1890 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001891 struct radeon_encoder_tv_dac *tv_dac = NULL;
1892
Alex Deuchera084e6e2010-03-18 01:04:01 -04001893 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1894 &frev, &crev, &data_offset)) {
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001895
Alex Deuchera084e6e2010-03-18 01:04:01 -04001896 dac_info = (struct _COMPASSIONATE_DATA *)
1897 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001898
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001899 tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1900
1901 if (!tv_dac)
1902 return NULL;
1903
1904 bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
1905 dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
1906 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1907
1908 bg = dac_info->ucDAC2_PAL_BG_Adjustment;
1909 dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
1910 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1911
1912 bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
1913 dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
1914 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1915
Alex Deucherd79766f2009-12-17 19:00:29 -05001916 tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001917 }
1918 return tv_dac;
1919}
1920
Alex Deucher29fb52c2010-03-11 10:01:17 -05001921static const char *thermal_controller_names[] = {
1922 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001923 "lm63",
1924 "adm1032",
1925 "adm1030",
1926 "max6649",
1927 "lm64",
1928 "f75375",
1929 "asc7xxx",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001930};
1931
1932static const char *pp_lib_thermal_controller_names[] = {
1933 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001934 "lm63",
1935 "adm1032",
1936 "adm1030",
1937 "max6649",
1938 "lm64",
1939 "f75375",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001940 "RV6xx",
1941 "RV770",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001942 "adt7473",
Alex Deucher560154e2010-11-22 17:56:34 -05001943 "NONE",
Alex Deucher49f65982010-03-24 16:39:45 -04001944 "External GPIO",
1945 "Evergreen",
Alex Deucherb0e66412010-11-22 17:56:35 -05001946 "emc2103",
1947 "Sumo",
Alex Deucher4fddba12011-01-06 21:19:22 -05001948 "Northern Islands",
Alex Deucher14607d02012-03-20 17:18:09 -04001949 "Southern Islands",
1950 "lm96163",
Alex Deucher51150202012-12-18 22:07:14 -05001951 "Sea Islands",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001952};
1953
Alex Deucher56278a82009-12-28 13:58:44 -05001954union power_info {
1955 struct _ATOM_POWERPLAY_INFO info;
1956 struct _ATOM_POWERPLAY_INFO_V2 info_2;
1957 struct _ATOM_POWERPLAY_INFO_V3 info_3;
Alex Deucher560154e2010-11-22 17:56:34 -05001958 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
Alex Deucherb0e66412010-11-22 17:56:35 -05001959 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
1960 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
Alex Deucher56278a82009-12-28 13:58:44 -05001961};
1962
Alex Deucher560154e2010-11-22 17:56:34 -05001963union pplib_clock_info {
1964 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
1965 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
1966 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
Alex Deucherb0e66412010-11-22 17:56:35 -05001967 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
Alex Deucher14607d02012-03-20 17:18:09 -04001968 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
Alex Deucherbc19f592013-06-07 11:41:05 -04001969 struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
Alex Deucher560154e2010-11-22 17:56:34 -05001970};
1971
1972union pplib_power_state {
1973 struct _ATOM_PPLIB_STATE v1;
1974 struct _ATOM_PPLIB_STATE_V2 v2;
1975};
1976
1977static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
1978 int state_index,
1979 u32 misc, u32 misc2)
1980{
1981 rdev->pm.power_state[state_index].misc = misc;
1982 rdev->pm.power_state[state_index].misc2 = misc2;
1983 /* order matters! */
1984 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1985 rdev->pm.power_state[state_index].type =
1986 POWER_STATE_TYPE_POWERSAVE;
1987 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1988 rdev->pm.power_state[state_index].type =
1989 POWER_STATE_TYPE_BATTERY;
1990 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1991 rdev->pm.power_state[state_index].type =
1992 POWER_STATE_TYPE_BATTERY;
1993 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1994 rdev->pm.power_state[state_index].type =
1995 POWER_STATE_TYPE_BALANCED;
1996 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
1997 rdev->pm.power_state[state_index].type =
1998 POWER_STATE_TYPE_PERFORMANCE;
1999 rdev->pm.power_state[state_index].flags &=
2000 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2001 }
2002 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
2003 rdev->pm.power_state[state_index].type =
2004 POWER_STATE_TYPE_BALANCED;
2005 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
2006 rdev->pm.power_state[state_index].type =
2007 POWER_STATE_TYPE_DEFAULT;
2008 rdev->pm.default_power_state_index = state_index;
2009 rdev->pm.power_state[state_index].default_clock_mode =
2010 &rdev->pm.power_state[state_index].clock_info[0];
2011 } else if (state_index == 0) {
2012 rdev->pm.power_state[state_index].clock_info[0].flags |=
2013 RADEON_PM_MODE_NO_DISPLAY;
2014 }
2015}
2016
2017static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
2018{
2019 struct radeon_mode_info *mode_info = &rdev->mode_info;
2020 u32 misc, misc2 = 0;
2021 int num_modes = 0, i;
2022 int state_index = 0;
2023 struct radeon_i2c_bus_rec i2c_bus;
2024 union power_info *power_info;
2025 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2026 u16 data_offset;
2027 u8 frev, crev;
2028
2029 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2030 &frev, &crev, &data_offset))
2031 return state_index;
2032 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2033
2034 /* add the i2c bus for thermal/fan chip */
Alex Deucher4755fab2012-08-30 13:30:49 -04002035 if ((power_info->info.ucOverdriveThermalController > 0) &&
2036 (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
Alex Deucher560154e2010-11-22 17:56:34 -05002037 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2038 thermal_controller_names[power_info->info.ucOverdriveThermalController],
2039 power_info->info.ucOverdriveControllerAddress >> 1);
2040 i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
2041 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2042 if (rdev->pm.i2c_bus) {
2043 struct i2c_board_info info = { };
2044 const char *name = thermal_controller_names[power_info->info.
2045 ucOverdriveThermalController];
2046 info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
2047 strlcpy(info.type, name, sizeof(info.type));
2048 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2049 }
2050 }
2051 num_modes = power_info->info.ucNumOfPowerModeEntries;
2052 if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
2053 num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002054 if (num_modes == 0)
2055 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002056 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
2057 if (!rdev->pm.power_state)
2058 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002059 /* last mode is usually default, array is low to high */
2060 for (i = 0; i < num_modes; i++) {
Alex Deucher6991b8f2011-11-14 17:52:51 -05002061 rdev->pm.power_state[state_index].clock_info =
2062 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2063 if (!rdev->pm.power_state[state_index].clock_info)
2064 return state_index;
2065 rdev->pm.power_state[state_index].num_clock_modes = 1;
Alex Deucher560154e2010-11-22 17:56:34 -05002066 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2067 switch (frev) {
2068 case 1:
Alex Deucher560154e2010-11-22 17:56:34 -05002069 rdev->pm.power_state[state_index].clock_info[0].mclk =
2070 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
2071 rdev->pm.power_state[state_index].clock_info[0].sclk =
2072 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
2073 /* skip invalid modes */
2074 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2075 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2076 continue;
2077 rdev->pm.power_state[state_index].pcie_lanes =
2078 power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
2079 misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
2080 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2081 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2082 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2083 VOLTAGE_GPIO;
2084 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2085 radeon_lookup_gpio(rdev,
2086 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
2087 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2088 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2089 true;
2090 else
2091 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2092 false;
2093 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2094 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2095 VOLTAGE_VDDC;
2096 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2097 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
2098 }
2099 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2100 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
2101 state_index++;
2102 break;
2103 case 2:
Alex Deucher560154e2010-11-22 17:56:34 -05002104 rdev->pm.power_state[state_index].clock_info[0].mclk =
2105 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
2106 rdev->pm.power_state[state_index].clock_info[0].sclk =
2107 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
2108 /* skip invalid modes */
2109 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2110 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2111 continue;
2112 rdev->pm.power_state[state_index].pcie_lanes =
2113 power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
2114 misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
2115 misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
2116 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2117 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2118 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2119 VOLTAGE_GPIO;
2120 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2121 radeon_lookup_gpio(rdev,
2122 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
2123 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2124 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2125 true;
2126 else
2127 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2128 false;
2129 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2130 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2131 VOLTAGE_VDDC;
2132 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2133 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
2134 }
2135 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2136 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2137 state_index++;
2138 break;
2139 case 3:
Alex Deucher560154e2010-11-22 17:56:34 -05002140 rdev->pm.power_state[state_index].clock_info[0].mclk =
2141 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
2142 rdev->pm.power_state[state_index].clock_info[0].sclk =
2143 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
2144 /* skip invalid modes */
2145 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2146 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2147 continue;
2148 rdev->pm.power_state[state_index].pcie_lanes =
2149 power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
2150 misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
2151 misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
2152 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2153 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2154 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2155 VOLTAGE_GPIO;
2156 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2157 radeon_lookup_gpio(rdev,
2158 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
2159 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2160 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2161 true;
2162 else
2163 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2164 false;
2165 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2166 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2167 VOLTAGE_VDDC;
2168 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2169 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
2170 if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
2171 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
2172 true;
2173 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
2174 power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
2175 }
2176 }
2177 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2178 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2179 state_index++;
2180 break;
2181 }
2182 }
2183 /* last mode is usually default */
2184 if (rdev->pm.default_power_state_index == -1) {
2185 rdev->pm.power_state[state_index - 1].type =
2186 POWER_STATE_TYPE_DEFAULT;
2187 rdev->pm.default_power_state_index = state_index - 1;
2188 rdev->pm.power_state[state_index - 1].default_clock_mode =
2189 &rdev->pm.power_state[state_index - 1].clock_info[0];
2190 rdev->pm.power_state[state_index].flags &=
2191 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2192 rdev->pm.power_state[state_index].misc = 0;
2193 rdev->pm.power_state[state_index].misc2 = 0;
2194 }
2195 return state_index;
2196}
2197
2198static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
2199 ATOM_PPLIB_THERMALCONTROLLER *controller)
2200{
2201 struct radeon_i2c_bus_rec i2c_bus;
2202
2203 /* add the i2c bus for thermal/fan chip */
2204 if (controller->ucType > 0) {
2205 if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
2206 DRM_INFO("Internal thermal controller %s fan control\n",
2207 (controller->ucFanParameters &
2208 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2209 rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
2210 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
2211 DRM_INFO("Internal thermal controller %s fan control\n",
2212 (controller->ucFanParameters &
2213 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2214 rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
2215 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
2216 DRM_INFO("Internal thermal controller %s fan control\n",
2217 (controller->ucFanParameters &
2218 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2219 rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
Alex Deucherb0e66412010-11-22 17:56:35 -05002220 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
2221 DRM_INFO("Internal thermal controller %s fan control\n",
2222 (controller->ucFanParameters &
2223 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2224 rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
Alex Deucher4fddba12011-01-06 21:19:22 -05002225 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
2226 DRM_INFO("Internal thermal controller %s fan control\n",
2227 (controller->ucFanParameters &
2228 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2229 rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
Alex Deucher14607d02012-03-20 17:18:09 -04002230 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
2231 DRM_INFO("Internal thermal controller %s fan control\n",
2232 (controller->ucFanParameters &
2233 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2234 rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
Alex Deucher51150202012-12-18 22:07:14 -05002235 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
2236 DRM_INFO("Internal thermal controller %s fan control\n",
2237 (controller->ucFanParameters &
2238 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2239 rdev->pm.int_thermal_type = THERMAL_TYPE_CI;
Alex Deucher560154e2010-11-22 17:56:34 -05002240 } else if ((controller->ucType ==
2241 ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
2242 (controller->ucType ==
Alex Deucherb0e66412010-11-22 17:56:35 -05002243 ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
2244 (controller->ucType ==
2245 ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002246 DRM_INFO("Special thermal controller config\n");
Alex Deucher4755fab2012-08-30 13:30:49 -04002247 } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002248 DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
2249 pp_lib_thermal_controller_names[controller->ucType],
2250 controller->ucI2cAddress >> 1,
2251 (controller->ucFanParameters &
2252 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2253 i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
2254 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2255 if (rdev->pm.i2c_bus) {
2256 struct i2c_board_info info = { };
2257 const char *name = pp_lib_thermal_controller_names[controller->ucType];
2258 info.addr = controller->ucI2cAddress >> 1;
2259 strlcpy(info.type, name, sizeof(info.type));
2260 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2261 }
Alex Deucher4755fab2012-08-30 13:30:49 -04002262 } else {
2263 DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
2264 controller->ucType,
2265 controller->ucI2cAddress >> 1,
2266 (controller->ucFanParameters &
2267 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
Alex Deucher560154e2010-11-22 17:56:34 -05002268 }
2269 }
2270}
2271
Alex Deucher4a6369e2013-04-12 14:04:10 -04002272void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
Alex Deucher2abba662013-03-25 12:47:23 -04002273 u16 *vddc, u16 *vddci, u16 *mvdd)
Alex Deucher560154e2010-11-22 17:56:34 -05002274{
2275 struct radeon_mode_info *mode_info = &rdev->mode_info;
2276 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
2277 u8 frev, crev;
2278 u16 data_offset;
2279 union firmware_info *firmware_info;
Alex Deucher2feea492011-04-12 14:49:24 -04002280
2281 *vddc = 0;
2282 *vddci = 0;
Alex Deucher2abba662013-03-25 12:47:23 -04002283 *mvdd = 0;
Alex Deucher560154e2010-11-22 17:56:34 -05002284
2285 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2286 &frev, &crev, &data_offset)) {
2287 firmware_info =
2288 (union firmware_info *)(mode_info->atom_context->bios +
2289 data_offset);
Alex Deucher2feea492011-04-12 14:49:24 -04002290 *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
Alex Deucher2abba662013-03-25 12:47:23 -04002291 if ((frev == 2) && (crev >= 2)) {
Alex Deucher2feea492011-04-12 14:49:24 -04002292 *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
Alex Deucher2abba662013-03-25 12:47:23 -04002293 *mvdd = le16_to_cpu(firmware_info->info_22.usBootUpMVDDCVoltage);
2294 }
Alex Deucher560154e2010-11-22 17:56:34 -05002295 }
Alex Deucher560154e2010-11-22 17:56:34 -05002296}
2297
2298static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
2299 int state_index, int mode_index,
2300 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
2301{
2302 int j;
2303 u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2304 u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
Alex Deucher2abba662013-03-25 12:47:23 -04002305 u16 vddc, vddci, mvdd;
Alex Deucher2feea492011-04-12 14:49:24 -04002306
Alex Deucher2abba662013-03-25 12:47:23 -04002307 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
Alex Deucher560154e2010-11-22 17:56:34 -05002308
2309 rdev->pm.power_state[state_index].misc = misc;
2310 rdev->pm.power_state[state_index].misc2 = misc2;
2311 rdev->pm.power_state[state_index].pcie_lanes =
2312 ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
2313 ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
2314 switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
2315 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
2316 rdev->pm.power_state[state_index].type =
2317 POWER_STATE_TYPE_BATTERY;
2318 break;
2319 case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
2320 rdev->pm.power_state[state_index].type =
2321 POWER_STATE_TYPE_BALANCED;
2322 break;
2323 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
2324 rdev->pm.power_state[state_index].type =
2325 POWER_STATE_TYPE_PERFORMANCE;
2326 break;
2327 case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
2328 if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2329 rdev->pm.power_state[state_index].type =
2330 POWER_STATE_TYPE_PERFORMANCE;
2331 break;
2332 }
2333 rdev->pm.power_state[state_index].flags = 0;
2334 if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
2335 rdev->pm.power_state[state_index].flags |=
2336 RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2337 if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2338 rdev->pm.power_state[state_index].type =
2339 POWER_STATE_TYPE_DEFAULT;
2340 rdev->pm.default_power_state_index = state_index;
2341 rdev->pm.power_state[state_index].default_clock_mode =
2342 &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
Alex Deucher982cb322013-04-29 10:51:26 -04002343 if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
Alex Deucher9ace9f72011-01-06 21:19:26 -05002344 /* NI chips post without MC ucode, so default clocks are strobe mode only */
2345 rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
2346 rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
2347 rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04002348 rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05002349 } else {
Alex Deucherae5b0ab2013-06-24 10:50:34 -04002350 u16 max_vddci = 0;
2351
2352 if (ASIC_IS_DCE4(rdev))
2353 radeon_atom_get_max_voltage(rdev,
2354 SET_VOLTAGE_TYPE_ASIC_VDDCI,
2355 &max_vddci);
2356 /* patch the table values with the default sclk/mclk from firmware info */
Alex Deucher9ace9f72011-01-06 21:19:26 -05002357 for (j = 0; j < mode_index; j++) {
2358 rdev->pm.power_state[state_index].clock_info[j].mclk =
2359 rdev->clock.default_mclk;
2360 rdev->pm.power_state[state_index].clock_info[j].sclk =
2361 rdev->clock.default_sclk;
2362 if (vddc)
2363 rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
2364 vddc;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04002365 if (max_vddci)
2366 rdev->pm.power_state[state_index].clock_info[j].voltage.vddci =
2367 max_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05002368 }
Alex Deucher560154e2010-11-22 17:56:34 -05002369 }
2370 }
2371}
2372
2373static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
2374 int state_index, int mode_index,
2375 union pplib_clock_info *clock_info)
2376{
2377 u32 sclk, mclk;
Alex Deuchere83753b2012-03-20 17:18:08 -04002378 u16 vddc;
Alex Deucher560154e2010-11-22 17:56:34 -05002379
2380 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucherb0e66412010-11-22 17:56:35 -05002381 if (rdev->family >= CHIP_PALM) {
2382 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2383 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2384 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2385 } else {
2386 sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
2387 sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
2388 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2389 }
Alex Deucherbc19f592013-06-07 11:41:05 -04002390 } else if (rdev->family >= CHIP_BONAIRE) {
2391 sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
2392 sclk |= clock_info->ci.ucEngineClockHigh << 16;
2393 mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
2394 mclk |= clock_info->ci.ucMemoryClockHigh << 16;
2395 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2396 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2397 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2398 VOLTAGE_NONE;
Alex Deucher982cb322013-04-29 10:51:26 -04002399 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher14607d02012-03-20 17:18:09 -04002400 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
2401 sclk |= clock_info->si.ucEngineClockHigh << 16;
2402 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
2403 mclk |= clock_info->si.ucMemoryClockHigh << 16;
2404 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2405 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2406 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2407 VOLTAGE_SW;
2408 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2409 le16_to_cpu(clock_info->si.usVDDC);
2410 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2411 le16_to_cpu(clock_info->si.usVDDCI);
Alex Deucher982cb322013-04-29 10:51:26 -04002412 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher560154e2010-11-22 17:56:34 -05002413 sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
2414 sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
2415 mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
2416 mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
2417 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2418 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2419 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2420 VOLTAGE_SW;
2421 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002422 le16_to_cpu(clock_info->evergreen.usVDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04002423 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2424 le16_to_cpu(clock_info->evergreen.usVDDCI);
Alex Deucher560154e2010-11-22 17:56:34 -05002425 } else {
2426 sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
2427 sclk |= clock_info->r600.ucEngineClockHigh << 16;
2428 mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
2429 mclk |= clock_info->r600.ucMemoryClockHigh << 16;
2430 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2431 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2432 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2433 VOLTAGE_SW;
2434 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002435 le16_to_cpu(clock_info->r600.usVDDC);
Alex Deucher560154e2010-11-22 17:56:34 -05002436 }
2437
Alex Deucheree4017f2011-06-23 12:19:32 -04002438 /* patch up vddc if necessary */
Alex Deuchere83753b2012-03-20 17:18:08 -04002439 switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
2440 case ATOM_VIRTUAL_VOLTAGE_ID0:
2441 case ATOM_VIRTUAL_VOLTAGE_ID1:
2442 case ATOM_VIRTUAL_VOLTAGE_ID2:
2443 case ATOM_VIRTUAL_VOLTAGE_ID3:
2444 if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
2445 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
2446 &vddc) == 0)
Alex Deucheree4017f2011-06-23 12:19:32 -04002447 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
Alex Deuchere83753b2012-03-20 17:18:08 -04002448 break;
2449 default:
2450 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04002451 }
2452
Alex Deucher560154e2010-11-22 17:56:34 -05002453 if (rdev->flags & RADEON_IS_IGP) {
2454 /* skip invalid modes */
2455 if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
2456 return false;
2457 } else {
2458 /* skip invalid modes */
2459 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
2460 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
2461 return false;
2462 }
2463 return true;
2464}
2465
2466static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
2467{
2468 struct radeon_mode_info *mode_info = &rdev->mode_info;
2469 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2470 union pplib_power_state *power_state;
2471 int i, j;
2472 int state_index = 0, mode_index = 0;
2473 union pplib_clock_info *clock_info;
2474 bool valid;
2475 union power_info *power_info;
2476 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2477 u16 data_offset;
2478 u8 frev, crev;
2479
2480 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2481 &frev, &crev, &data_offset))
2482 return state_index;
2483 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2484
2485 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002486 if (power_info->pplib.ucNumStates == 0)
2487 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002488 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2489 power_info->pplib.ucNumStates, GFP_KERNEL);
2490 if (!rdev->pm.power_state)
2491 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002492 /* first mode is usually default, followed by low to high */
2493 for (i = 0; i < power_info->pplib.ucNumStates; i++) {
2494 mode_index = 0;
2495 power_state = (union pplib_power_state *)
2496 (mode_info->atom_context->bios + data_offset +
2497 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
2498 i * power_info->pplib.ucStateEntrySize);
2499 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2500 (mode_info->atom_context->bios + data_offset +
2501 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
2502 (power_state->v1.ucNonClockStateIndex *
2503 power_info->pplib.ucNonClockSize));
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002504 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2505 ((power_info->pplib.ucStateEntrySize - 1) ?
2506 (power_info->pplib.ucStateEntrySize - 1) : 1),
2507 GFP_KERNEL);
2508 if (!rdev->pm.power_state[i].clock_info)
2509 return state_index;
2510 if (power_info->pplib.ucStateEntrySize - 1) {
2511 for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
2512 clock_info = (union pplib_clock_info *)
2513 (mode_info->atom_context->bios + data_offset +
2514 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
2515 (power_state->v1.ucClockStateIndices[j] *
2516 power_info->pplib.ucClockInfoSize));
2517 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2518 state_index, mode_index,
2519 clock_info);
2520 if (valid)
2521 mode_index++;
2522 }
2523 } else {
2524 rdev->pm.power_state[state_index].clock_info[0].mclk =
2525 rdev->clock.default_mclk;
2526 rdev->pm.power_state[state_index].clock_info[0].sclk =
2527 rdev->clock.default_sclk;
2528 mode_index++;
Alex Deucher560154e2010-11-22 17:56:34 -05002529 }
2530 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2531 if (mode_index) {
2532 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2533 non_clock_info);
2534 state_index++;
2535 }
2536 }
2537 /* if multiple clock modes, mark the lowest as no display */
2538 for (i = 0; i < state_index; i++) {
2539 if (rdev->pm.power_state[i].num_clock_modes > 1)
2540 rdev->pm.power_state[i].clock_info[0].flags |=
2541 RADEON_PM_MODE_NO_DISPLAY;
2542 }
2543 /* first mode is usually default */
2544 if (rdev->pm.default_power_state_index == -1) {
2545 rdev->pm.power_state[0].type =
2546 POWER_STATE_TYPE_DEFAULT;
2547 rdev->pm.default_power_state_index = 0;
2548 rdev->pm.power_state[0].default_clock_mode =
2549 &rdev->pm.power_state[0].clock_info[0];
2550 }
2551 return state_index;
2552}
2553
Alex Deucherb0e66412010-11-22 17:56:35 -05002554static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
2555{
2556 struct radeon_mode_info *mode_info = &rdev->mode_info;
2557 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2558 union pplib_power_state *power_state;
2559 int i, j, non_clock_array_index, clock_array_index;
2560 int state_index = 0, mode_index = 0;
2561 union pplib_clock_info *clock_info;
Alex Deucherf7346882012-03-20 17:17:58 -04002562 struct _StateArray *state_array;
2563 struct _ClockInfoArray *clock_info_array;
2564 struct _NonClockInfoArray *non_clock_info_array;
Alex Deucherb0e66412010-11-22 17:56:35 -05002565 bool valid;
2566 union power_info *power_info;
2567 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2568 u16 data_offset;
2569 u8 frev, crev;
Alex Deucher441e76c2013-05-01 14:34:54 -04002570 u8 *power_state_offset;
Alex Deucherb0e66412010-11-22 17:56:35 -05002571
2572 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2573 &frev, &crev, &data_offset))
2574 return state_index;
2575 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2576
2577 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf7346882012-03-20 17:17:58 -04002578 state_array = (struct _StateArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002579 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002580 le16_to_cpu(power_info->pplib.usStateArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002581 clock_info_array = (struct _ClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002582 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002583 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002584 non_clock_info_array = (struct _NonClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002585 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002586 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002587 if (state_array->ucNumEntries == 0)
2588 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002589 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2590 state_array->ucNumEntries, GFP_KERNEL);
2591 if (!rdev->pm.power_state)
2592 return state_index;
Alex Deucher441e76c2013-05-01 14:34:54 -04002593 power_state_offset = (u8 *)state_array->states;
Alex Deucherb0e66412010-11-22 17:56:35 -05002594 for (i = 0; i < state_array->ucNumEntries; i++) {
2595 mode_index = 0;
Alex Deucher441e76c2013-05-01 14:34:54 -04002596 power_state = (union pplib_power_state *)power_state_offset;
2597 non_clock_array_index = power_state->v2.nonClockInfoIndex;
Alex Deucherb0e66412010-11-22 17:56:35 -05002598 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2599 &non_clock_info_array->nonClockInfo[non_clock_array_index];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002600 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2601 (power_state->v2.ucNumDPMLevels ?
2602 power_state->v2.ucNumDPMLevels : 1),
2603 GFP_KERNEL);
2604 if (!rdev->pm.power_state[i].clock_info)
2605 return state_index;
2606 if (power_state->v2.ucNumDPMLevels) {
2607 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2608 clock_array_index = power_state->v2.clockInfoIndex[j];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002609 clock_info = (union pplib_clock_info *)
Alex Deucherf7346882012-03-20 17:17:58 -04002610 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002611 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2612 state_index, mode_index,
2613 clock_info);
2614 if (valid)
2615 mode_index++;
2616 }
2617 } else {
2618 rdev->pm.power_state[state_index].clock_info[0].mclk =
2619 rdev->clock.default_mclk;
2620 rdev->pm.power_state[state_index].clock_info[0].sclk =
2621 rdev->clock.default_sclk;
2622 mode_index++;
Alex Deucherb0e66412010-11-22 17:56:35 -05002623 }
2624 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2625 if (mode_index) {
2626 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2627 non_clock_info);
2628 state_index++;
2629 }
Alex Deucher441e76c2013-05-01 14:34:54 -04002630 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
Alex Deucherb0e66412010-11-22 17:56:35 -05002631 }
2632 /* if multiple clock modes, mark the lowest as no display */
2633 for (i = 0; i < state_index; i++) {
2634 if (rdev->pm.power_state[i].num_clock_modes > 1)
2635 rdev->pm.power_state[i].clock_info[0].flags |=
2636 RADEON_PM_MODE_NO_DISPLAY;
2637 }
2638 /* first mode is usually default */
2639 if (rdev->pm.default_power_state_index == -1) {
2640 rdev->pm.power_state[0].type =
2641 POWER_STATE_TYPE_DEFAULT;
2642 rdev->pm.default_power_state_index = 0;
2643 rdev->pm.power_state[0].default_clock_mode =
2644 &rdev->pm.power_state[0].clock_info[0];
2645 }
2646 return state_index;
2647}
2648
Alex Deucher56278a82009-12-28 13:58:44 -05002649void radeon_atombios_get_power_modes(struct radeon_device *rdev)
2650{
2651 struct radeon_mode_info *mode_info = &rdev->mode_info;
2652 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2653 u16 data_offset;
2654 u8 frev, crev;
Alex Deucher560154e2010-11-22 17:56:34 -05002655 int state_index = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002656
Alex Deuchera48b9b42010-04-22 14:03:55 -04002657 rdev->pm.default_power_state_index = -1;
Alex Deucher56278a82009-12-28 13:58:44 -05002658
Alex Deuchera084e6e2010-03-18 01:04:01 -04002659 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2660 &frev, &crev, &data_offset)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002661 switch (frev) {
2662 case 1:
2663 case 2:
2664 case 3:
2665 state_index = radeon_atombios_parse_power_table_1_3(rdev);
2666 break;
2667 case 4:
2668 case 5:
2669 state_index = radeon_atombios_parse_power_table_4_5(rdev);
2670 break;
Alex Deucherb0e66412010-11-22 17:56:35 -05002671 case 6:
2672 state_index = radeon_atombios_parse_power_table_6(rdev);
2673 break;
Alex Deucher560154e2010-11-22 17:56:34 -05002674 default:
2675 break;
Alex Deucher56278a82009-12-28 13:58:44 -05002676 }
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002677 }
2678
2679 if (state_index == 0) {
Alex Deucher0975b162011-02-02 18:42:03 -05002680 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
2681 if (rdev->pm.power_state) {
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002682 rdev->pm.power_state[0].clock_info =
2683 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2684 if (rdev->pm.power_state[0].clock_info) {
2685 /* add the default mode */
2686 rdev->pm.power_state[state_index].type =
2687 POWER_STATE_TYPE_DEFAULT;
2688 rdev->pm.power_state[state_index].num_clock_modes = 1;
2689 rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2690 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2691 rdev->pm.power_state[state_index].default_clock_mode =
2692 &rdev->pm.power_state[state_index].clock_info[0];
2693 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2694 rdev->pm.power_state[state_index].pcie_lanes = 16;
2695 rdev->pm.default_power_state_index = state_index;
2696 rdev->pm.power_state[state_index].flags = 0;
2697 state_index++;
2698 }
Alex Deucher0975b162011-02-02 18:42:03 -05002699 }
Alex Deucher56278a82009-12-28 13:58:44 -05002700 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04002701
Alex Deucher56278a82009-12-28 13:58:44 -05002702 rdev->pm.num_power_states = state_index;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +00002703
Alex Deuchera48b9b42010-04-22 14:03:55 -04002704 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2705 rdev->pm.current_clock_mode_index = 0;
Alexander Müller4376eee2011-12-30 12:55:48 -05002706 if (rdev->pm.default_power_state_index >= 0)
2707 rdev->pm.current_vddc =
2708 rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
2709 else
2710 rdev->pm.current_vddc = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002711}
2712
Christian König7062ab62013-04-08 12:41:31 +02002713union get_clock_dividers {
2714 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
2715 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
2716 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
2717 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
2718 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
Alex Deucher9219ed62013-02-19 14:35:34 -05002719 struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
2720 struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
Christian König7062ab62013-04-08 12:41:31 +02002721};
2722
2723int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
2724 u8 clock_type,
2725 u32 clock,
2726 bool strobe_mode,
2727 struct atom_clock_dividers *dividers)
2728{
2729 union get_clock_dividers args;
2730 int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
2731 u8 frev, crev;
2732
2733 memset(&args, 0, sizeof(args));
2734 memset(dividers, 0, sizeof(struct atom_clock_dividers));
2735
2736 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2737 return -EINVAL;
2738
2739 switch (crev) {
2740 case 1:
2741 /* r4xx, r5xx */
2742 args.v1.ucAction = clock_type;
2743 args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
2744
2745 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2746
2747 dividers->post_div = args.v1.ucPostDiv;
2748 dividers->fb_div = args.v1.ucFbDiv;
2749 dividers->enable_post_div = true;
2750 break;
2751 case 2:
2752 case 3:
Alex Deucher360b1f52013-06-07 11:50:12 -04002753 case 5:
2754 /* r6xx, r7xx, evergreen, ni, si */
Christian König7062ab62013-04-08 12:41:31 +02002755 if (rdev->family <= CHIP_RV770) {
2756 args.v2.ucAction = clock_type;
2757 args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
2758
2759 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2760
2761 dividers->post_div = args.v2.ucPostDiv;
2762 dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
2763 dividers->ref_div = args.v2.ucAction;
2764 if (rdev->family == CHIP_RV770) {
2765 dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
2766 true : false;
2767 dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
2768 } else
2769 dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
2770 } else {
2771 if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
Alex Deucherf4a25962013-04-22 09:59:01 -04002772 args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002773
2774 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2775
2776 dividers->post_div = args.v3.ucPostDiv;
2777 dividers->enable_post_div = (args.v3.ucCntlFlag &
2778 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2779 dividers->enable_dithen = (args.v3.ucCntlFlag &
2780 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2781 dividers->fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
2782 dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
2783 dividers->ref_div = args.v3.ucRefDiv;
2784 dividers->vco_mode = (args.v3.ucCntlFlag &
2785 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2786 } else {
Alex Deucher360b1f52013-06-07 11:50:12 -04002787 /* for SI we use ComputeMemoryClockParam for memory plls */
2788 if (rdev->family >= CHIP_TAHITI)
2789 return -EINVAL;
Alex Deucherf4a25962013-04-22 09:59:01 -04002790 args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002791 if (strobe_mode)
2792 args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
2793
2794 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2795
2796 dividers->post_div = args.v5.ucPostDiv;
2797 dividers->enable_post_div = (args.v5.ucCntlFlag &
2798 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2799 dividers->enable_dithen = (args.v5.ucCntlFlag &
2800 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2801 dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
2802 dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
2803 dividers->ref_div = args.v5.ucRefDiv;
2804 dividers->vco_mode = (args.v5.ucCntlFlag &
2805 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2806 }
2807 }
2808 break;
2809 case 4:
2810 /* fusion */
2811 args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
2812
2813 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2814
Alex Deucher9219ed62013-02-19 14:35:34 -05002815 dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
Christian König7062ab62013-04-08 12:41:31 +02002816 dividers->real_clock = le32_to_cpu(args.v4.ulClock);
2817 break;
Alex Deucher9219ed62013-02-19 14:35:34 -05002818 case 6:
2819 /* CI */
2820 /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
2821 args.v6_in.ulClock.ulComputeClockFlag = clock_type;
2822 args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
2823
2824 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2825
2826 dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
2827 dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
2828 dividers->ref_div = args.v6_out.ucPllRefDiv;
2829 dividers->post_div = args.v6_out.ucPllPostDiv;
2830 dividers->flags = args.v6_out.ucPllCntlFlag;
2831 dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
2832 dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
2833 break;
Christian König7062ab62013-04-08 12:41:31 +02002834 default:
2835 return -EINVAL;
2836 }
2837 return 0;
2838}
2839
Alex Deuchereaa778a2013-02-13 16:38:25 -05002840int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
2841 u32 clock,
2842 bool strobe_mode,
2843 struct atom_mpll_param *mpll_param)
2844{
2845 COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
2846 int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
2847 u8 frev, crev;
2848
2849 memset(&args, 0, sizeof(args));
2850 memset(mpll_param, 0, sizeof(struct atom_mpll_param));
2851
2852 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2853 return -EINVAL;
2854
2855 switch (frev) {
2856 case 2:
2857 switch (crev) {
2858 case 1:
2859 /* SI */
2860 args.ulClock = cpu_to_le32(clock); /* 10 khz */
2861 args.ucInputFlag = 0;
2862 if (strobe_mode)
2863 args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
2864
2865 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2866
2867 mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
2868 mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
2869 mpll_param->post_div = args.ucPostDiv;
2870 mpll_param->dll_speed = args.ucDllSpeed;
2871 mpll_param->bwcntl = args.ucBWCntl;
2872 mpll_param->vco_mode =
2873 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK) ? 1 : 0;
2874 mpll_param->yclk_sel =
2875 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
2876 mpll_param->qdr =
2877 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
2878 mpll_param->half_rate =
2879 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
2880 break;
2881 default:
2882 return -EINVAL;
2883 }
2884 break;
2885 default:
2886 return -EINVAL;
2887 }
2888 return 0;
2889}
2890
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002891void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
2892{
2893 DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
2894 int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
2895
2896 args.ucEnable = enable;
2897
2898 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2899}
2900
Rafał Miłecki74338742009-11-03 00:53:02 +01002901uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
2902{
2903 GET_ENGINE_CLOCK_PS_ALLOCATION args;
2904 int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
2905
2906 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002907 return le32_to_cpu(args.ulReturnEngineClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002908}
2909
2910uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
2911{
2912 GET_MEMORY_CLOCK_PS_ALLOCATION args;
2913 int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
2914
2915 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002916 return le32_to_cpu(args.ulReturnMemoryClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002917}
2918
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002919void radeon_atom_set_engine_clock(struct radeon_device *rdev,
2920 uint32_t eng_clock)
2921{
2922 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2923 int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
2924
Cédric Cano45894332011-02-11 19:45:37 -05002925 args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002926
2927 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2928}
2929
2930void radeon_atom_set_memory_clock(struct radeon_device *rdev,
2931 uint32_t mem_clock)
2932{
2933 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2934 int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
2935
2936 if (rdev->flags & RADEON_IS_IGP)
2937 return;
2938
Cédric Cano45894332011-02-11 19:45:37 -05002939 args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002940
2941 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2942}
2943
Alex Deucherae5b0ab2013-06-24 10:50:34 -04002944void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
2945 u32 eng_clock, u32 mem_clock)
2946{
2947 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2948 int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
2949 u32 tmp;
2950
2951 memset(&args, 0, sizeof(args));
2952
2953 tmp = eng_clock & SET_CLOCK_FREQ_MASK;
2954 tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
2955
2956 args.ulTargetEngineClock = cpu_to_le32(tmp);
2957 if (mem_clock)
2958 args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
2959
2960 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2961}
2962
2963void radeon_atom_update_memory_dll(struct radeon_device *rdev,
2964 u32 mem_clock)
2965{
2966 u32 args;
2967 int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
2968
2969 args = cpu_to_le32(mem_clock); /* 10 khz */
2970
2971 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2972}
2973
2974void radeon_atom_set_ac_timing(struct radeon_device *rdev,
2975 u32 mem_clock)
2976{
2977 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2978 int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
2979 u32 tmp = mem_clock | (COMPUTE_MEMORY_PLL_PARAM << 24);
2980
2981 args.ulTargetMemoryClock = cpu_to_le32(tmp); /* 10 khz */
2982
2983 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2984}
2985
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002986union set_voltage {
2987 struct _SET_VOLTAGE_PS_ALLOCATION alloc;
2988 struct _SET_VOLTAGE_PARAMETERS v1;
2989 struct _SET_VOLTAGE_PARAMETERS_V2 v2;
Alex Deuchere83753b2012-03-20 17:18:08 -04002990 struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002991};
2992
Alex Deucher8a83ec52011-04-12 14:49:23 -04002993void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002994{
2995 union set_voltage args;
2996 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
Alex Deucher8a83ec52011-04-12 14:49:23 -04002997 u8 frev, crev, volt_index = voltage_level;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002998
2999 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3000 return;
3001
Alex Deuchera377e182011-06-20 13:00:31 -04003002 /* 0xff01 is a flag rather then an actual voltage */
3003 if (voltage_level == 0xff01)
3004 return;
3005
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003006 switch (crev) {
3007 case 1:
Alex Deucher8a83ec52011-04-12 14:49:23 -04003008 args.v1.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003009 args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
3010 args.v1.ucVoltageIndex = volt_index;
3011 break;
3012 case 2:
Alex Deucher8a83ec52011-04-12 14:49:23 -04003013 args.v2.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003014 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
Alex Deucher8a83ec52011-04-12 14:49:23 -04003015 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003016 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04003017 case 3:
3018 args.v3.ucVoltageType = voltage_type;
3019 args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
3020 args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
3021 break;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003022 default:
3023 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3024 return;
3025 }
3026
3027 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3028}
3029
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003030int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
3031 u16 voltage_id, u16 *voltage)
Alex Deucheree4017f2011-06-23 12:19:32 -04003032{
3033 union set_voltage args;
3034 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3035 u8 frev, crev;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003036
Alex Deucheree4017f2011-06-23 12:19:32 -04003037 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3038 return -EINVAL;
3039
3040 switch (crev) {
3041 case 1:
3042 return -EINVAL;
3043 case 2:
3044 args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
3045 args.v2.ucVoltageMode = 0;
3046 args.v2.usVoltageLevel = 0;
3047
3048 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3049
3050 *voltage = le16_to_cpu(args.v2.usVoltageLevel);
3051 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04003052 case 3:
3053 args.v3.ucVoltageType = voltage_type;
3054 args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
3055 args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
3056
3057 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3058
3059 *voltage = le16_to_cpu(args.v3.usVoltageLevel);
3060 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04003061 default:
3062 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3063 return -EINVAL;
3064 }
3065
3066 return 0;
3067}
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003068
Alex Deucherbeb79f42013-02-19 17:14:43 -05003069int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
3070 u16 *voltage,
3071 u16 leakage_idx)
3072{
3073 return radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC, leakage_idx, voltage);
3074}
3075
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003076int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
3077 u16 voltage_level, u8 voltage_type,
3078 u32 *gpio_value, u32 *gpio_mask)
3079{
3080 union set_voltage args;
3081 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3082 u8 frev, crev;
3083
3084 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3085 return -EINVAL;
3086
3087 switch (crev) {
3088 case 1:
3089 return -EINVAL;
3090 case 2:
3091 args.v2.ucVoltageType = voltage_type;
3092 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK;
3093 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
3094
3095 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3096
3097 *gpio_mask = le32_to_cpu(*(u32 *)&args.v2);
3098
3099 args.v2.ucVoltageType = voltage_type;
3100 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL;
3101 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
3102
3103 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3104
3105 *gpio_value = le32_to_cpu(*(u32 *)&args.v2);
3106 break;
3107 default:
3108 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3109 return -EINVAL;
3110 }
3111
3112 return 0;
3113}
3114
3115union voltage_object_info {
Alex Deucher58653ab2013-02-13 17:04:59 -05003116 struct _ATOM_VOLTAGE_OBJECT_INFO v1;
3117 struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
3118 struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003119};
3120
3121bool
Alex Deucher58653ab2013-02-13 17:04:59 -05003122radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
3123 u8 voltage_type, u8 voltage_mode)
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003124{
3125 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3126 u8 frev, crev;
3127 u16 data_offset, size;
3128 int num_indices, i;
3129 union voltage_object_info *voltage_info;
3130
3131 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3132 &frev, &crev, &data_offset)) {
3133 voltage_info = (union voltage_object_info *)
3134 (rdev->mode_info.atom_context->bios + data_offset);
3135
Alex Deucher58653ab2013-02-13 17:04:59 -05003136 switch (frev) {
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003137 case 1:
Alex Deucher58653ab2013-02-13 17:04:59 -05003138 case 2:
3139 switch (crev) {
3140 case 1:
3141 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3142 sizeof(ATOM_VOLTAGE_OBJECT);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003143
Alex Deucher58653ab2013-02-13 17:04:59 -05003144 for (i = 0; i < num_indices; i++) {
3145 if ((voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) &&
3146 (voltage_info->v1.asVoltageObj[i].asControl.ucVoltageControlId ==
3147 VOLTAGE_CONTROLLED_BY_GPIO))
3148 return true;
3149 }
3150 break;
3151 case 2:
3152 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3153 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
3154
3155 for (i = 0; i < num_indices; i++) {
3156 if ((voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) &&
3157 (voltage_info->v2.asVoltageObj[i].asControl.ucVoltageControlId ==
3158 VOLTAGE_CONTROLLED_BY_GPIO))
3159 return true;
3160 }
3161 break;
3162 default:
3163 DRM_ERROR("unknown voltage object table\n");
3164 return false;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003165 }
3166 break;
Alex Deucher58653ab2013-02-13 17:04:59 -05003167 case 3:
3168 switch (crev) {
3169 case 1:
3170 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3171 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V3_1);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003172
Alex Deucher58653ab2013-02-13 17:04:59 -05003173 for (i = 0; i < num_indices; i++) {
3174 if ((voltage_info->v3.asVoltageObj[i].asGpioVoltageObj.sHeader.ucVoltageType ==
3175 voltage_type) &&
3176 (voltage_info->v3.asVoltageObj[i].asGpioVoltageObj.sHeader.ucVoltageMode ==
3177 voltage_mode))
3178 return true;
3179 }
3180 break;
3181 default:
3182 DRM_ERROR("unknown voltage object table\n");
3183 return false;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003184 }
3185 break;
3186 default:
3187 DRM_ERROR("unknown voltage object table\n");
3188 return false;
3189 }
3190
3191 }
3192 return false;
3193}
3194
3195int radeon_atom_get_max_voltage(struct radeon_device *rdev,
3196 u8 voltage_type, u16 *max_voltage)
3197{
3198 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3199 u8 frev, crev;
3200 u16 data_offset, size;
3201 int num_indices, i;
3202 union voltage_object_info *voltage_info;
3203
3204 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3205 &frev, &crev, &data_offset)) {
3206 voltage_info = (union voltage_object_info *)
3207 (rdev->mode_info.atom_context->bios + data_offset);
3208
3209 switch (crev) {
3210 case 1:
3211 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3212 sizeof(ATOM_VOLTAGE_OBJECT);
3213
3214 for (i = 0; i < num_indices; i++) {
3215 if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
3216 ATOM_VOLTAGE_FORMULA *formula =
3217 &voltage_info->v1.asVoltageObj[i].asFormula;
3218 if (formula->ucFlag & 1)
3219 *max_voltage =
3220 le16_to_cpu(formula->usVoltageBaseLevel) +
3221 formula->ucNumOfVoltageEntries / 2 *
3222 le16_to_cpu(formula->usVoltageStep);
3223 else
3224 *max_voltage =
3225 le16_to_cpu(formula->usVoltageBaseLevel) +
3226 (formula->ucNumOfVoltageEntries - 1) *
3227 le16_to_cpu(formula->usVoltageStep);
3228 return 0;
3229 }
3230 }
3231 break;
3232 case 2:
3233 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3234 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
3235
3236 for (i = 0; i < num_indices; i++) {
3237 if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
3238 ATOM_VOLTAGE_FORMULA_V2 *formula =
3239 &voltage_info->v2.asVoltageObj[i].asFormula;
3240 if (formula->ucNumOfVoltageEntries) {
3241 *max_voltage =
3242 le16_to_cpu(formula->asVIDAdjustEntries[
3243 formula->ucNumOfVoltageEntries - 1
3244 ].usVoltageValue);
3245 return 0;
3246 }
3247 }
3248 }
3249 break;
3250 default:
3251 DRM_ERROR("unknown voltage object table\n");
3252 return -EINVAL;
3253 }
3254
3255 }
3256 return -EINVAL;
3257}
3258
3259int radeon_atom_get_min_voltage(struct radeon_device *rdev,
3260 u8 voltage_type, u16 *min_voltage)
3261{
3262 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3263 u8 frev, crev;
3264 u16 data_offset, size;
3265 int num_indices, i;
3266 union voltage_object_info *voltage_info;
3267
3268 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3269 &frev, &crev, &data_offset)) {
3270 voltage_info = (union voltage_object_info *)
3271 (rdev->mode_info.atom_context->bios + data_offset);
3272
3273 switch (crev) {
3274 case 1:
3275 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3276 sizeof(ATOM_VOLTAGE_OBJECT);
3277
3278 for (i = 0; i < num_indices; i++) {
3279 if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
3280 ATOM_VOLTAGE_FORMULA *formula =
3281 &voltage_info->v1.asVoltageObj[i].asFormula;
3282 *min_voltage =
3283 le16_to_cpu(formula->usVoltageBaseLevel);
3284 return 0;
3285 }
3286 }
3287 break;
3288 case 2:
3289 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3290 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
3291
3292 for (i = 0; i < num_indices; i++) {
3293 if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
3294 ATOM_VOLTAGE_FORMULA_V2 *formula =
3295 &voltage_info->v2.asVoltageObj[i].asFormula;
3296 if (formula->ucNumOfVoltageEntries) {
3297 *min_voltage =
3298 le16_to_cpu(formula->asVIDAdjustEntries[
3299 0
3300 ].usVoltageValue);
3301 return 0;
3302 }
3303 }
3304 }
3305 break;
3306 default:
3307 DRM_ERROR("unknown voltage object table\n");
3308 return -EINVAL;
3309 }
3310
3311 }
3312 return -EINVAL;
3313}
3314
3315int radeon_atom_get_voltage_step(struct radeon_device *rdev,
3316 u8 voltage_type, u16 *voltage_step)
3317{
3318 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3319 u8 frev, crev;
3320 u16 data_offset, size;
3321 int num_indices, i;
3322 union voltage_object_info *voltage_info;
3323
3324 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3325 &frev, &crev, &data_offset)) {
3326 voltage_info = (union voltage_object_info *)
3327 (rdev->mode_info.atom_context->bios + data_offset);
3328
3329 switch (crev) {
3330 case 1:
3331 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3332 sizeof(ATOM_VOLTAGE_OBJECT);
3333
3334 for (i = 0; i < num_indices; i++) {
3335 if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
3336 ATOM_VOLTAGE_FORMULA *formula =
3337 &voltage_info->v1.asVoltageObj[i].asFormula;
3338 if (formula->ucFlag & 1)
3339 *voltage_step =
3340 (le16_to_cpu(formula->usVoltageStep) + 1) / 2;
3341 else
3342 *voltage_step =
3343 le16_to_cpu(formula->usVoltageStep);
3344 return 0;
3345 }
3346 }
3347 break;
3348 case 2:
3349 return -EINVAL;
3350 default:
3351 DRM_ERROR("unknown voltage object table\n");
3352 return -EINVAL;
3353 }
3354
3355 }
3356 return -EINVAL;
3357}
3358
3359int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
3360 u8 voltage_type,
3361 u16 nominal_voltage,
3362 u16 *true_voltage)
3363{
3364 u16 min_voltage, max_voltage, voltage_step;
3365
3366 if (radeon_atom_get_max_voltage(rdev, voltage_type, &max_voltage))
3367 return -EINVAL;
3368 if (radeon_atom_get_min_voltage(rdev, voltage_type, &min_voltage))
3369 return -EINVAL;
3370 if (radeon_atom_get_voltage_step(rdev, voltage_type, &voltage_step))
3371 return -EINVAL;
3372
3373 if (nominal_voltage <= min_voltage)
3374 *true_voltage = min_voltage;
3375 else if (nominal_voltage >= max_voltage)
3376 *true_voltage = max_voltage;
3377 else
3378 *true_voltage = min_voltage +
3379 ((nominal_voltage - min_voltage) / voltage_step) *
3380 voltage_step;
3381
3382 return 0;
3383}
3384
3385int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -05003386 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003387 struct atom_voltage_table *voltage_table)
3388{
3389 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3390 u8 frev, crev;
3391 u16 data_offset, size;
3392 int num_indices, i, j, ret;
3393 union voltage_object_info *voltage_info;
3394
3395 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3396 &frev, &crev, &data_offset)) {
3397 voltage_info = (union voltage_object_info *)
3398 (rdev->mode_info.atom_context->bios + data_offset);
3399
Alex Deucher65171942013-02-13 17:29:54 -05003400 switch (frev) {
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003401 case 1:
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003402 case 2:
Alex Deucher65171942013-02-13 17:29:54 -05003403 switch (crev) {
3404 case 1:
3405 DRM_ERROR("old table version %d, %d\n", frev, crev);
3406 return -EINVAL;
3407 case 2:
3408 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3409 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003410
Alex Deucher65171942013-02-13 17:29:54 -05003411 for (i = 0; i < num_indices; i++) {
3412 if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
3413 ATOM_VOLTAGE_FORMULA_V2 *formula =
3414 &voltage_info->v2.asVoltageObj[i].asFormula;
3415 if (formula->ucNumOfVoltageEntries > MAX_VOLTAGE_ENTRIES)
3416 return -EINVAL;
3417 for (j = 0; j < formula->ucNumOfVoltageEntries; j++) {
3418 voltage_table->entries[j].value =
3419 le16_to_cpu(formula->asVIDAdjustEntries[j].usVoltageValue);
3420 ret = radeon_atom_get_voltage_gpio_settings(rdev,
3421 voltage_table->entries[j].value,
3422 voltage_type,
3423 &voltage_table->entries[j].smio_low,
3424 &voltage_table->mask_low);
3425 if (ret)
3426 return ret;
3427 }
3428 voltage_table->count = formula->ucNumOfVoltageEntries;
3429 return 0;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003430 }
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003431 }
Alex Deucher65171942013-02-13 17:29:54 -05003432 break;
3433 default:
3434 DRM_ERROR("unknown voltage object table\n");
3435 return -EINVAL;
3436 }
3437 break;
3438 case 3:
3439 switch (crev) {
3440 case 1:
3441 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3442 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V3_1);
3443
3444 for (i = 0; i < num_indices; i++) {
3445 if ((voltage_info->v3.asVoltageObj[i].asGpioVoltageObj.sHeader.ucVoltageType ==
3446 voltage_type) &&
3447 (voltage_info->v3.asVoltageObj[i].asGpioVoltageObj.sHeader.ucVoltageMode ==
3448 voltage_mode)) {
3449 ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
3450 &voltage_info->v3.asVoltageObj[i].asGpioVoltageObj;
3451 if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
3452 return -EINVAL;
3453 for (j = 0; j < gpio->ucGpioEntryNum; j++) {
3454 voltage_table->entries[j].value =
3455 le16_to_cpu(gpio->asVolGpioLut[j].usVoltageValue);
3456 voltage_table->entries[j].smio_low =
3457 le32_to_cpu(gpio->asVolGpioLut[j].ulVoltageId);
3458 }
3459 voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
3460 voltage_table->count = gpio->ucGpioEntryNum;
3461 voltage_table->phase_delay = gpio->ucPhaseDelay;
3462 return 0;
3463 }
3464 }
3465 break;
3466 default:
3467 DRM_ERROR("unknown voltage object table\n");
3468 return -EINVAL;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003469 }
3470 break;
3471 default:
3472 DRM_ERROR("unknown voltage object table\n");
3473 return -EINVAL;
3474 }
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003475 }
3476 return -EINVAL;
3477}
3478
3479union vram_info {
3480 struct _ATOM_VRAM_INFO_V3 v1_3;
3481 struct _ATOM_VRAM_INFO_V4 v1_4;
3482 struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
3483};
3484
3485int radeon_atom_get_memory_info(struct radeon_device *rdev,
3486 u8 module_index, struct atom_memory_info *mem_info)
3487{
3488 int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3489 u8 frev, crev, i;
3490 u16 data_offset, size;
3491 union vram_info *vram_info;
3492 u8 *p;
3493
3494 memset(mem_info, 0, sizeof(struct atom_memory_info));
3495
3496 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3497 &frev, &crev, &data_offset)) {
3498 vram_info = (union vram_info *)
3499 (rdev->mode_info.atom_context->bios + data_offset);
3500 switch (frev) {
3501 case 1:
3502 switch (crev) {
3503 case 3:
3504 /* r6xx */
3505 if (module_index < vram_info->v1_3.ucNumOfVRAMModule) {
3506 ATOM_VRAM_MODULE_V3 *vram_module =
3507 (ATOM_VRAM_MODULE_V3 *)vram_info->v1_3.aVramInfo;
3508 p = (u8 *)vram_info->v1_3.aVramInfo;
3509
3510 for (i = 0; i < module_index; i++) {
3511 vram_module = (ATOM_VRAM_MODULE_V3 *)p;
3512 if (le16_to_cpu(vram_module->usSize) == 0)
3513 return -EINVAL;
3514 p += le16_to_cpu(vram_module->usSize);
3515 }
3516 mem_info->mem_vendor = vram_module->asMemory.ucMemoryVenderID & 0xf;
3517 mem_info->mem_type = vram_module->asMemory.ucMemoryType & 0xf0;
3518 } else
3519 return -EINVAL;
3520 break;
3521 case 4:
3522 /* r7xx, evergreen */
3523 if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
3524 ATOM_VRAM_MODULE_V4 *vram_module =
3525 (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
3526 p = (u8 *)vram_info->v1_4.aVramInfo;
3527
3528 for (i = 0; i < module_index; i++) {
3529 vram_module = (ATOM_VRAM_MODULE_V4 *)p;
3530 if (le16_to_cpu(vram_module->usModuleSize) == 0)
3531 return -EINVAL;
3532 p += le16_to_cpu(vram_module->usModuleSize);
3533 }
3534 mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
3535 mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
3536 } else
3537 return -EINVAL;
3538 break;
3539 default:
3540 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3541 return -EINVAL;
3542 }
3543 break;
3544 case 2:
3545 switch (crev) {
3546 case 1:
3547 /* ni */
3548 if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
3549 ATOM_VRAM_MODULE_V7 *vram_module =
3550 (ATOM_VRAM_MODULE_V7 *)vram_info->v2_1.aVramInfo;
3551 p = (u8 *)vram_info->v2_1.aVramInfo;
3552
3553 for (i = 0; i < module_index; i++) {
3554 vram_module = (ATOM_VRAM_MODULE_V7 *)p;
3555 if (le16_to_cpu(vram_module->usModuleSize) == 0)
3556 return -EINVAL;
3557 p += le16_to_cpu(vram_module->usModuleSize);
3558 }
3559 mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
3560 mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
3561 } else
3562 return -EINVAL;
3563 break;
3564 default:
3565 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3566 return -EINVAL;
3567 }
3568 break;
3569 default:
3570 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3571 return -EINVAL;
3572 }
3573 return 0;
3574 }
3575 return -EINVAL;
3576}
3577
3578int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
3579 bool gddr5, u8 module_index,
3580 struct atom_memory_clock_range_table *mclk_range_table)
3581{
3582 int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3583 u8 frev, crev, i;
3584 u16 data_offset, size;
3585 union vram_info *vram_info;
3586 u32 mem_timing_size = gddr5 ?
3587 sizeof(ATOM_MEMORY_TIMING_FORMAT_V2) : sizeof(ATOM_MEMORY_TIMING_FORMAT);
3588 u8 *p;
3589
3590 memset(mclk_range_table, 0, sizeof(struct atom_memory_clock_range_table));
3591
3592 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3593 &frev, &crev, &data_offset)) {
3594 vram_info = (union vram_info *)
3595 (rdev->mode_info.atom_context->bios + data_offset);
3596 switch (frev) {
3597 case 1:
3598 switch (crev) {
3599 case 3:
3600 DRM_ERROR("old table version %d, %d\n", frev, crev);
3601 return -EINVAL;
3602 case 4:
3603 /* r7xx, evergreen */
3604 if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
3605 ATOM_VRAM_MODULE_V4 *vram_module =
3606 (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
3607 ATOM_MEMORY_TIMING_FORMAT *format;
3608 p = (u8 *)vram_info->v1_4.aVramInfo;
3609
3610 for (i = 0; i < module_index; i++) {
3611 vram_module = (ATOM_VRAM_MODULE_V4 *)p;
3612 if (le16_to_cpu(vram_module->usModuleSize) == 0)
3613 return -EINVAL;
3614 p += le16_to_cpu(vram_module->usModuleSize);
3615 }
3616 mclk_range_table->num_entries = (u8)
3617 ((vram_module->usModuleSize - offsetof(ATOM_VRAM_MODULE_V4, asMemTiming)) /
3618 mem_timing_size);
3619 p = (u8 *)vram_module->asMemTiming;
3620 for (i = 0; i < mclk_range_table->num_entries; i++) {
3621 format = (ATOM_MEMORY_TIMING_FORMAT *)p;
3622 mclk_range_table->mclk[i] = format->ulClkRange;
3623 p += mem_timing_size;
3624 }
3625 } else
3626 return -EINVAL;
3627 break;
3628 default:
3629 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3630 return -EINVAL;
3631 }
3632 break;
3633 case 2:
3634 DRM_ERROR("new table version %d, %d\n", frev, crev);
3635 return -EINVAL;
3636 default:
3637 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3638 return -EINVAL;
3639 }
3640 return 0;
3641 }
3642 return -EINVAL;
3643}
3644
3645#define MEM_ID_MASK 0xff000000
3646#define MEM_ID_SHIFT 24
3647#define CLOCK_RANGE_MASK 0x00ffffff
3648#define CLOCK_RANGE_SHIFT 0
3649#define LOW_NIBBLE_MASK 0xf
3650#define DATA_EQU_PREV 0
3651#define DATA_FROM_TABLE 4
3652
3653int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
3654 u8 module_index,
3655 struct atom_mc_reg_table *reg_table)
3656{
3657 int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3658 u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
3659 u32 i = 0, j;
3660 u16 data_offset, size;
3661 union vram_info *vram_info;
3662
3663 memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
3664
3665 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3666 &frev, &crev, &data_offset)) {
3667 vram_info = (union vram_info *)
3668 (rdev->mode_info.atom_context->bios + data_offset);
3669 switch (frev) {
3670 case 1:
3671 DRM_ERROR("old table version %d, %d\n", frev, crev);
3672 return -EINVAL;
3673 case 2:
3674 switch (crev) {
3675 case 1:
3676 if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
3677 ATOM_INIT_REG_BLOCK *reg_block =
3678 (ATOM_INIT_REG_BLOCK *)
3679 ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
3680 ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
3681 (ATOM_MEMORY_SETTING_DATA_BLOCK *)
3682 ((u8 *)reg_block + (2 * sizeof(u16)) +
3683 le16_to_cpu(reg_block->usRegIndexTblSize));
3684 num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
3685 sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
3686 if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
3687 return -EINVAL;
3688 while (!(reg_block->asRegIndexBuf[i].ucPreRegDataLength & ACCESS_PLACEHOLDER) &&
3689 (i < num_entries)) {
3690 reg_table->mc_reg_address[i].s1 =
3691 (u16)(reg_block->asRegIndexBuf[i].usRegIndex);
3692 reg_table->mc_reg_address[i].pre_reg_data =
3693 (u8)(reg_block->asRegIndexBuf[i].ucPreRegDataLength);
3694 i++;
3695 }
3696 reg_table->last = i;
3697 while ((*(u32 *)reg_data != END_OF_REG_DATA_BLOCK) &&
3698 (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
3699 t_mem_id = (u8)((*(u32 *)reg_data & MEM_ID_MASK) >> MEM_ID_SHIFT);
3700 if (module_index == t_mem_id) {
3701 reg_table->mc_reg_table_entry[num_ranges].mclk_max =
3702 (u32)((*(u32 *)reg_data & CLOCK_RANGE_MASK) >> CLOCK_RANGE_SHIFT);
3703 for (i = 0, j = 1; i < reg_table->last; i++) {
3704 if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
3705 reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
3706 (u32)*((u32 *)reg_data + j);
3707 j++;
3708 } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
3709 reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
3710 reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
3711 }
3712 }
3713 num_ranges++;
3714 }
3715 reg_data += reg_block->usRegDataBlkSize;
3716 }
3717 if (*(u32 *)reg_data != END_OF_REG_DATA_BLOCK)
3718 return -EINVAL;
3719 reg_table->num_entries = num_ranges;
3720 } else
3721 return -EINVAL;
3722 break;
3723 default:
3724 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3725 return -EINVAL;
3726 }
3727 break;
3728 default:
3729 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3730 return -EINVAL;
3731 }
3732 return 0;
3733 }
3734 return -EINVAL;
3735}
3736
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003737void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
3738{
3739 struct radeon_device *rdev = dev->dev_private;
3740 uint32_t bios_2_scratch, bios_6_scratch;
3741
3742 if (rdev->family >= CHIP_R600) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10003743 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003744 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3745 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10003746 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003747 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3748 }
3749
3750 /* let the bios control the backlight */
3751 bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
3752
3753 /* tell the bios not to handle mode switching */
Alex Deucher87364762011-02-02 19:46:06 -05003754 bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003755
3756 if (rdev->family >= CHIP_R600) {
3757 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
3758 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3759 } else {
3760 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
3761 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3762 }
3763
3764}
3765
Yang Zhaof657c2a2009-09-15 12:21:01 +10003766void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
3767{
3768 uint32_t scratch_reg;
3769 int i;
3770
3771 if (rdev->family >= CHIP_R600)
3772 scratch_reg = R600_BIOS_0_SCRATCH;
3773 else
3774 scratch_reg = RADEON_BIOS_0_SCRATCH;
3775
3776 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
3777 rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
3778}
3779
3780void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
3781{
3782 uint32_t scratch_reg;
3783 int i;
3784
3785 if (rdev->family >= CHIP_R600)
3786 scratch_reg = R600_BIOS_0_SCRATCH;
3787 else
3788 scratch_reg = RADEON_BIOS_0_SCRATCH;
3789
3790 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
3791 WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
3792}
3793
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003794void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
3795{
3796 struct drm_device *dev = encoder->dev;
3797 struct radeon_device *rdev = dev->dev_private;
3798 uint32_t bios_6_scratch;
3799
3800 if (rdev->family >= CHIP_R600)
3801 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3802 else
3803 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3804
Alex Deucher87364762011-02-02 19:46:06 -05003805 if (lock) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003806 bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05003807 bios_6_scratch &= ~ATOM_S6_ACC_MODE;
3808 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003809 bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05003810 bios_6_scratch |= ATOM_S6_ACC_MODE;
3811 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003812
3813 if (rdev->family >= CHIP_R600)
3814 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3815 else
3816 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3817}
3818
3819/* at some point we may want to break this out into individual functions */
3820void
3821radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
3822 struct drm_encoder *encoder,
3823 bool connected)
3824{
3825 struct drm_device *dev = connector->dev;
3826 struct radeon_device *rdev = dev->dev_private;
3827 struct radeon_connector *radeon_connector =
3828 to_radeon_connector(connector);
3829 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3830 uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
3831
3832 if (rdev->family >= CHIP_R600) {
3833 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
3834 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
3835 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3836 } else {
3837 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
3838 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
3839 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3840 }
3841
3842 if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
3843 (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
3844 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003845 DRM_DEBUG_KMS("TV1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003846 bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
3847 bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
3848 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003849 DRM_DEBUG_KMS("TV1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003850 bios_0_scratch &= ~ATOM_S0_TV1_MASK;
3851 bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
3852 bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
3853 }
3854 }
3855 if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
3856 (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
3857 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003858 DRM_DEBUG_KMS("CV connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003859 bios_3_scratch |= ATOM_S3_CV_ACTIVE;
3860 bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
3861 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003862 DRM_DEBUG_KMS("CV disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003863 bios_0_scratch &= ~ATOM_S0_CV_MASK;
3864 bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
3865 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
3866 }
3867 }
3868 if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
3869 (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
3870 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003871 DRM_DEBUG_KMS("LCD1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003872 bios_0_scratch |= ATOM_S0_LCD1;
3873 bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
3874 bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
3875 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003876 DRM_DEBUG_KMS("LCD1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003877 bios_0_scratch &= ~ATOM_S0_LCD1;
3878 bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
3879 bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
3880 }
3881 }
3882 if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
3883 (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
3884 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003885 DRM_DEBUG_KMS("CRT1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003886 bios_0_scratch |= ATOM_S0_CRT1_COLOR;
3887 bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
3888 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
3889 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003890 DRM_DEBUG_KMS("CRT1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003891 bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
3892 bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
3893 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
3894 }
3895 }
3896 if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
3897 (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
3898 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003899 DRM_DEBUG_KMS("CRT2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003900 bios_0_scratch |= ATOM_S0_CRT2_COLOR;
3901 bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
3902 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
3903 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003904 DRM_DEBUG_KMS("CRT2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003905 bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
3906 bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
3907 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
3908 }
3909 }
3910 if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
3911 (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
3912 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003913 DRM_DEBUG_KMS("DFP1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003914 bios_0_scratch |= ATOM_S0_DFP1;
3915 bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
3916 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
3917 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003918 DRM_DEBUG_KMS("DFP1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003919 bios_0_scratch &= ~ATOM_S0_DFP1;
3920 bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
3921 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
3922 }
3923 }
3924 if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
3925 (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
3926 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003927 DRM_DEBUG_KMS("DFP2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003928 bios_0_scratch |= ATOM_S0_DFP2;
3929 bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
3930 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
3931 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003932 DRM_DEBUG_KMS("DFP2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003933 bios_0_scratch &= ~ATOM_S0_DFP2;
3934 bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
3935 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
3936 }
3937 }
3938 if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
3939 (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
3940 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003941 DRM_DEBUG_KMS("DFP3 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003942 bios_0_scratch |= ATOM_S0_DFP3;
3943 bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
3944 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
3945 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003946 DRM_DEBUG_KMS("DFP3 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003947 bios_0_scratch &= ~ATOM_S0_DFP3;
3948 bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
3949 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
3950 }
3951 }
3952 if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
3953 (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
3954 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003955 DRM_DEBUG_KMS("DFP4 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003956 bios_0_scratch |= ATOM_S0_DFP4;
3957 bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
3958 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
3959 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003960 DRM_DEBUG_KMS("DFP4 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003961 bios_0_scratch &= ~ATOM_S0_DFP4;
3962 bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
3963 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
3964 }
3965 }
3966 if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
3967 (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
3968 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003969 DRM_DEBUG_KMS("DFP5 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003970 bios_0_scratch |= ATOM_S0_DFP5;
3971 bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
3972 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
3973 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003974 DRM_DEBUG_KMS("DFP5 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003975 bios_0_scratch &= ~ATOM_S0_DFP5;
3976 bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
3977 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
3978 }
3979 }
Alex Deucher6f9f8a62012-02-13 08:59:41 -05003980 if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
3981 (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
3982 if (connected) {
3983 DRM_DEBUG_KMS("DFP6 connected\n");
3984 bios_0_scratch |= ATOM_S0_DFP6;
3985 bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
3986 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
3987 } else {
3988 DRM_DEBUG_KMS("DFP6 disconnected\n");
3989 bios_0_scratch &= ~ATOM_S0_DFP6;
3990 bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
3991 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
3992 }
3993 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003994
3995 if (rdev->family >= CHIP_R600) {
3996 WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
3997 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
3998 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3999 } else {
4000 WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
4001 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
4002 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
4003 }
4004}
4005
4006void
4007radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
4008{
4009 struct drm_device *dev = encoder->dev;
4010 struct radeon_device *rdev = dev->dev_private;
4011 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4012 uint32_t bios_3_scratch;
4013
Alex Deucher6f9f8a62012-02-13 08:59:41 -05004014 if (ASIC_IS_DCE4(rdev))
4015 return;
4016
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004017 if (rdev->family >= CHIP_R600)
4018 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
4019 else
4020 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
4021
4022 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
4023 bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
4024 bios_3_scratch |= (crtc << 18);
4025 }
4026 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
4027 bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
4028 bios_3_scratch |= (crtc << 24);
4029 }
4030 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
4031 bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
4032 bios_3_scratch |= (crtc << 16);
4033 }
4034 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
4035 bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
4036 bios_3_scratch |= (crtc << 20);
4037 }
4038 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
4039 bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
4040 bios_3_scratch |= (crtc << 17);
4041 }
4042 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
4043 bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
4044 bios_3_scratch |= (crtc << 19);
4045 }
4046 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
4047 bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
4048 bios_3_scratch |= (crtc << 23);
4049 }
4050 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
4051 bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
4052 bios_3_scratch |= (crtc << 25);
4053 }
4054
4055 if (rdev->family >= CHIP_R600)
4056 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
4057 else
4058 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
4059}
4060
4061void
4062radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
4063{
4064 struct drm_device *dev = encoder->dev;
4065 struct radeon_device *rdev = dev->dev_private;
4066 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4067 uint32_t bios_2_scratch;
4068
Alex Deucher3ac0eb62012-02-19 21:42:03 -05004069 if (ASIC_IS_DCE4(rdev))
4070 return;
4071
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004072 if (rdev->family >= CHIP_R600)
4073 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
4074 else
4075 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
4076
4077 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
4078 if (on)
4079 bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
4080 else
4081 bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
4082 }
4083 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
4084 if (on)
4085 bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
4086 else
4087 bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
4088 }
4089 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
4090 if (on)
4091 bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
4092 else
4093 bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
4094 }
4095 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
4096 if (on)
4097 bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
4098 else
4099 bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
4100 }
4101 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
4102 if (on)
4103 bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
4104 else
4105 bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
4106 }
4107 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
4108 if (on)
4109 bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
4110 else
4111 bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
4112 }
4113 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
4114 if (on)
4115 bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
4116 else
4117 bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
4118 }
4119 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
4120 if (on)
4121 bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
4122 else
4123 bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
4124 }
4125 if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
4126 if (on)
4127 bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
4128 else
4129 bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
4130 }
4131 if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
4132 if (on)
4133 bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
4134 else
4135 bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
4136 }
4137
4138 if (rdev->family >= CHIP_R600)
4139 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
4140 else
4141 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
4142}