blob: 479dfa1951c8ef25c1cdaa09564d851b95d6fcdd [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090019
20#include <plat/cpu.h>
21#include <plat/clock.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090022#include <plat/exynos4.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090023#include <plat/sdhci.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090024
25#include <mach/regs-irq.h>
26
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090027extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
28 unsigned int irq_start);
29extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
30
31/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090032static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090033 {
Changhwan Youn2b740152011-03-11 10:39:35 +090034 .virtual = (unsigned long)S5P_VA_SYSTIMER,
35 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
36 .length = SZ_4K,
37 .type = MT_DEVICE,
38 }, {
Changhwan Youn766211e2010-08-27 17:57:44 +090039 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090040 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090041 .length = SZ_4K,
42 .type = MT_DEVICE,
43 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090044 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090045 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090046 .length = SZ_128K,
47 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090048 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090049 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090050 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090051 .length = SZ_64K,
52 .type = MT_DEVICE,
53 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090054 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090055 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090056 .length = SZ_4K,
57 .type = MT_DEVICE,
58 }, {
59 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090060 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090061 .length = SZ_8K,
62 .type = MT_DEVICE,
63 }, {
64 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090065 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090066 .length = SZ_4K,
67 .type = MT_DEVICE,
68 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090069 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090070 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090071 .length = SZ_4K,
72 .type = MT_DEVICE,
73 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090074 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090075 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090076 .length = SZ_4K,
77 .type = MT_DEVICE,
78 }, {
79 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090080 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090081 .length = SZ_256,
82 .type = MT_DEVICE,
83 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090084 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090085 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090086 .length = SZ_4K,
87 .type = MT_DEVICE,
88 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090089 .virtual = (unsigned long)S3C_VA_UART,
90 .pfn = __phys_to_pfn(S3C_PA_UART),
91 .length = SZ_512K,
92 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090093 }, {
94 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090095 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +090096 .length = SZ_4K,
97 .type = MT_DEVICE,
Changhwan Youn766211e2010-08-27 17:57:44 +090098 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090099};
100
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900101static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900102{
103 if (!need_resched())
104 cpu_do_idle();
105
106 local_irq_enable();
107}
108
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900109/*
110 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900111 *
112 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900113 */
114void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900115{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900116 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900117
118 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900119 exynos4_default_sdhci0();
120 exynos4_default_sdhci1();
121 exynos4_default_sdhci2();
122 exynos4_default_sdhci3();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900123}
124
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900125void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900126{
127 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
128
129 s3c24xx_register_baseclocks(xtal);
130 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900131 exynos4_register_clocks();
132 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900133}
134
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900135void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900136{
137 int irq;
138
Russell Kingb580b892010-12-04 15:55:14 +0000139 gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900140
141 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900142
143 /*
144 * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
145 * connected to the interrupt combiner. These irqs
146 * should be initialized to support cascade interrupt.
147 */
148 if ((irq >= 40) && !(irq == 51) && !(irq == 53))
149 continue;
150
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900151 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
152 COMBINER_IRQ(irq, 0));
153 combiner_cascade_irq(irq, IRQ_SPI(irq));
154 }
155
156 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900157 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900158 * uses GIC instead of VIC.
159 */
160 s5p_init_irq(NULL, 0);
161}
162
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900163struct sysdev_class exynos4_sysclass = {
164 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900165};
166
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900167static struct sys_device exynos4_sysdev = {
168 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900169};
170
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900171static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900172{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900173 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900174}
175
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900176core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900177
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900178#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900179static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900180{
181 /* TAG, Data Latency Control: 2cycle */
182 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
183 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
184
185 /* L2X0 Prefetch Control */
186 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
187
188 /* L2X0 Power Control */
189 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
190 S5P_VA_L2CC + L2X0_POWER_CTRL);
191
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900192 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900193
194 return 0;
195}
196
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900197early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900198#endif
199
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900200int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900201{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900202 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900203
204 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900205 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900206
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900207 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900208}