blob: 6789c5dfcc765266b6af7611a7e68556d433ea8b [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +0300103 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200221static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
222static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200223static int ath5k_start(struct ieee80211_hw *hw);
224static void ath5k_stop(struct ieee80211_hw *hw);
225static int ath5k_add_interface(struct ieee80211_hw *hw,
226 struct ieee80211_if_init_conf *conf);
227static void ath5k_remove_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200229static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230static void ath5k_configure_filter(struct ieee80211_hw *hw,
231 unsigned int changed_flags,
232 unsigned int *new_flags,
233 int mc_count, struct dev_mc_list *mclist);
234static int ath5k_set_key(struct ieee80211_hw *hw,
235 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100236 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200237 struct ieee80211_key_conf *key);
238static int ath5k_get_stats(struct ieee80211_hw *hw,
239 struct ieee80211_low_level_stats *stats);
240static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
241 struct ieee80211_tx_queue_stats *stats);
242static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100243static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200244static void ath5k_reset_tsf(struct ieee80211_hw *hw);
David S. Miller5b9ab2e2008-11-26 23:48:40 -0800245static int ath5k_beacon_update(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200246 struct sk_buff *skb);
Martin Xu02969b32008-11-24 10:49:27 +0800247static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
248 struct ieee80211_vif *vif,
249 struct ieee80211_bss_conf *bss_conf,
250 u32 changes);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200251
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100252static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200253 .tx = ath5k_tx,
254 .start = ath5k_start,
255 .stop = ath5k_stop,
256 .add_interface = ath5k_add_interface,
257 .remove_interface = ath5k_remove_interface,
258 .config = ath5k_config,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259 .configure_filter = ath5k_configure_filter,
260 .set_key = ath5k_set_key,
261 .get_stats = ath5k_get_stats,
262 .conf_tx = NULL,
263 .get_tx_stats = ath5k_get_tx_stats,
264 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100265 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800267 .bss_info_changed = ath5k_bss_info_changed,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268};
269
270/*
271 * Prototypes - Internal functions
272 */
273/* Attach detach */
274static int ath5k_attach(struct pci_dev *pdev,
275 struct ieee80211_hw *hw);
276static void ath5k_detach(struct pci_dev *pdev,
277 struct ieee80211_hw *hw);
278/* Channel/mode setup */
279static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
281 struct ieee80211_channel *channels,
282 unsigned int mode,
283 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200284static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285static int ath5k_chan_set(struct ath5k_softc *sc,
286 struct ieee80211_channel *chan);
287static void ath5k_setcurmode(struct ath5k_softc *sc,
288 unsigned int mode);
289static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500290
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200291/* Descriptor setup */
292static int ath5k_desc_alloc(struct ath5k_softc *sc,
293 struct pci_dev *pdev);
294static void ath5k_desc_free(struct ath5k_softc *sc,
295 struct pci_dev *pdev);
296/* Buffers setup */
297static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
298 struct ath5k_buf *bf);
299static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200300 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
302 struct ath5k_buf *bf)
303{
304 BUG_ON(!bf);
305 if (!bf->skb)
306 return;
307 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
308 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200309 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200310 bf->skb = NULL;
311}
312
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100313static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
314 struct ath5k_buf *bf)
315{
316 BUG_ON(!bf);
317 if (!bf->skb)
318 return;
319 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
320 PCI_DMA_FROMDEVICE);
321 dev_kfree_skb_any(bf->skb);
322 bf->skb = NULL;
323}
324
325
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326/* Queues setup */
327static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
328 int qtype, int subtype);
329static int ath5k_beaconq_setup(struct ath5k_hw *ah);
330static int ath5k_beaconq_config(struct ath5k_softc *sc);
331static void ath5k_txq_drainq(struct ath5k_softc *sc,
332 struct ath5k_txq *txq);
333static void ath5k_txq_cleanup(struct ath5k_softc *sc);
334static void ath5k_txq_release(struct ath5k_softc *sc);
335/* Rx handling */
336static int ath5k_rx_start(struct ath5k_softc *sc);
337static void ath5k_rx_stop(struct ath5k_softc *sc);
338static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
339 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900340 struct sk_buff *skb,
341 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342static void ath5k_tasklet_rx(unsigned long data);
343/* Tx handling */
344static void ath5k_tx_processq(struct ath5k_softc *sc,
345 struct ath5k_txq *txq);
346static void ath5k_tasklet_tx(unsigned long data);
347/* Beacon handling */
348static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200349 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350static void ath5k_beacon_send(struct ath5k_softc *sc);
351static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900352static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500353static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354
355static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
356{
357 u64 tsf = ath5k_hw_get_tsf64(ah);
358
359 if ((tsf & 0x7fff) < rstamp)
360 tsf -= 0x8000;
361
362 return (tsf & ~0x7fff) | rstamp;
363}
364
365/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500366static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200367static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500368static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200369static irqreturn_t ath5k_intr(int irq, void *dev_id);
370static void ath5k_tasklet_reset(unsigned long data);
371
372static void ath5k_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373
374/*
375 * Module init/exit functions
376 */
377static int __init
378init_ath5k_pci(void)
379{
380 int ret;
381
382 ath5k_debug_init();
383
John W. Linville04a9e452008-02-01 16:03:45 -0500384 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200385 if (ret) {
386 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
387 return ret;
388 }
389
390 return 0;
391}
392
393static void __exit
394exit_ath5k_pci(void)
395{
John W. Linville04a9e452008-02-01 16:03:45 -0500396 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200397
398 ath5k_debug_finish();
399}
400
401module_init(init_ath5k_pci);
402module_exit(exit_ath5k_pci);
403
404
405/********************\
406* PCI Initialization *
407\********************/
408
409static const char *
410ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
411{
412 const char *name = "xxxxx";
413 unsigned int i;
414
415 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
416 if (srev_names[i].sr_type != type)
417 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300418
419 if ((val & 0xf0) == srev_names[i].sr_val)
420 name = srev_names[i].sr_name;
421
422 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200423 name = srev_names[i].sr_name;
424 break;
425 }
426 }
427
428 return name;
429}
430
431static int __devinit
432ath5k_pci_probe(struct pci_dev *pdev,
433 const struct pci_device_id *id)
434{
435 void __iomem *mem;
436 struct ath5k_softc *sc;
437 struct ieee80211_hw *hw;
438 int ret;
439 u8 csz;
440
441 ret = pci_enable_device(pdev);
442 if (ret) {
443 dev_err(&pdev->dev, "can't enable device\n");
444 goto err;
445 }
446
447 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700448 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200449 if (ret) {
450 dev_err(&pdev->dev, "32-bit DMA not available\n");
451 goto err_dis;
452 }
453
454 /*
455 * Cache line size is used to size and align various
456 * structures used to communicate with the hardware.
457 */
458 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
459 if (csz == 0) {
460 /*
461 * Linux 2.4.18 (at least) writes the cache line size
462 * register as a 16-bit wide register which is wrong.
463 * We must have this setup properly for rx buffer
464 * DMA to work so force a reasonable value here if it
465 * comes up zero.
466 */
467 csz = L1_CACHE_BYTES / sizeof(u32);
468 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
469 }
470 /*
471 * The default setting of latency timer yields poor results,
472 * set it to the value used by other systems. It may be worth
473 * tweaking this setting more.
474 */
475 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
476
477 /* Enable bus mastering */
478 pci_set_master(pdev);
479
480 /*
481 * Disable the RETRY_TIMEOUT register (0x41) to keep
482 * PCI Tx retries from interfering with C3 CPU state.
483 */
484 pci_write_config_byte(pdev, 0x41, 0);
485
486 ret = pci_request_region(pdev, 0, "ath5k");
487 if (ret) {
488 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
489 goto err_dis;
490 }
491
492 mem = pci_iomap(pdev, 0, 0);
493 if (!mem) {
494 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
495 ret = -EIO;
496 goto err_reg;
497 }
498
499 /*
500 * Allocate hw (mac80211 main struct)
501 * and hw->priv (driver private data)
502 */
503 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
504 if (hw == NULL) {
505 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
506 ret = -ENOMEM;
507 goto err_map;
508 }
509
510 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
511
512 /* Initialize driver private data */
513 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200514 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
515 IEEE80211_HW_SIGNAL_DBM |
516 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700517
518 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400519 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700520 BIT(NL80211_IFTYPE_STATION) |
521 BIT(NL80211_IFTYPE_ADHOC) |
522 BIT(NL80211_IFTYPE_MESH_POINT);
523
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200524 hw->extra_tx_headroom = 2;
525 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200526 sc = hw->priv;
527 sc->hw = hw;
528 sc->pdev = pdev;
529
530 ath5k_debug_init_device(sc);
531
532 /*
533 * Mark the device as detached to avoid processing
534 * interrupts until setup is complete.
535 */
536 __set_bit(ATH_STAT_INVALID, sc->status);
537
538 sc->iobase = mem; /* So we can unmap it on detach */
539 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200540 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200541 mutex_init(&sc->lock);
542 spin_lock_init(&sc->rxbuflock);
543 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200544 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200545
546 /* Set private data */
547 pci_set_drvdata(pdev, hw);
548
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200549 /* Setup interrupt handler */
550 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
551 if (ret) {
552 ATH5K_ERR(sc, "request_irq failed\n");
553 goto err_free;
554 }
555
556 /* Initialize device */
557 sc->ah = ath5k_hw_attach(sc, id->driver_data);
558 if (IS_ERR(sc->ah)) {
559 ret = PTR_ERR(sc->ah);
560 goto err_irq;
561 }
562
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200563 /* set up multi-rate retry capabilities */
564 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200565 hw->max_rates = 4;
566 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200567 }
568
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200569 /* Finish private driver data initialization */
570 ret = ath5k_attach(pdev, hw);
571 if (ret)
572 goto err_ah;
573
574 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300575 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200576 sc->ah->ah_mac_srev,
577 sc->ah->ah_phy_revision);
578
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500579 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200580 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500581 if (sc->ah->ah_radio_5ghz_revision &&
582 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200583 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500584 if (!test_bit(AR5K_MODE_11A,
585 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200586 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500587 ath5k_chip_name(AR5K_VERSION_RAD,
588 sc->ah->ah_radio_5ghz_revision),
589 sc->ah->ah_radio_5ghz_revision);
590 /* No 2GHz support (5110 and some
591 * 5Ghz only cards) -> report 5Ghz radio */
592 } else if (!test_bit(AR5K_MODE_11B,
593 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200594 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500595 ath5k_chip_name(AR5K_VERSION_RAD,
596 sc->ah->ah_radio_5ghz_revision),
597 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200598 /* Multiband radio */
599 } else {
600 ATH5K_INFO(sc, "RF%s multiband radio found"
601 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500602 ath5k_chip_name(AR5K_VERSION_RAD,
603 sc->ah->ah_radio_5ghz_revision),
604 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200605 }
606 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500607 /* Multi chip radio (RF5111 - RF2111) ->
608 * report both 2GHz/5GHz radios */
609 else if (sc->ah->ah_radio_5ghz_revision &&
610 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200611 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500612 ath5k_chip_name(AR5K_VERSION_RAD,
613 sc->ah->ah_radio_5ghz_revision),
614 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200615 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500616 ath5k_chip_name(AR5K_VERSION_RAD,
617 sc->ah->ah_radio_2ghz_revision),
618 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200619 }
620 }
621
622
623 /* ready to process interrupts */
624 __clear_bit(ATH_STAT_INVALID, sc->status);
625
626 return 0;
627err_ah:
628 ath5k_hw_detach(sc->ah);
629err_irq:
630 free_irq(pdev->irq, sc);
631err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200632 ieee80211_free_hw(hw);
633err_map:
634 pci_iounmap(pdev, mem);
635err_reg:
636 pci_release_region(pdev, 0);
637err_dis:
638 pci_disable_device(pdev);
639err:
640 return ret;
641}
642
643static void __devexit
644ath5k_pci_remove(struct pci_dev *pdev)
645{
646 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
647 struct ath5k_softc *sc = hw->priv;
648
649 ath5k_debug_finish_device(sc);
650 ath5k_detach(pdev, hw);
651 ath5k_hw_detach(sc->ah);
652 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200653 pci_iounmap(pdev, sc->iobase);
654 pci_release_region(pdev, 0);
655 pci_disable_device(pdev);
656 ieee80211_free_hw(hw);
657}
658
659#ifdef CONFIG_PM
660static int
661ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
662{
663 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
664 struct ath5k_softc *sc = hw->priv;
665
Bob Copeland3a078872008-06-25 22:35:28 -0400666 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200667
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200668 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200669 pci_save_state(pdev);
670 pci_disable_device(pdev);
671 pci_set_power_state(pdev, PCI_D3hot);
672
673 return 0;
674}
675
676static int
677ath5k_pci_resume(struct pci_dev *pdev)
678{
679 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
680 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200681 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200682
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200683 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684
685 err = pci_enable_device(pdev);
686 if (err)
687 return err;
688
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200689 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
690 if (err) {
691 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200692 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200693 }
694
Bob Copeland3a078872008-06-25 22:35:28 -0400695 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200696 return 0;
Bob Copelandbb2beca2009-01-19 11:20:54 -0500697
Michael Karcher37465c82008-08-07 19:34:01 +0200698err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200699 pci_disable_device(pdev);
700 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200701}
702#endif /* CONFIG_PM */
703
704
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705/***********************\
706* Driver Initialization *
707\***********************/
708
Bob Copelandf769c362009-03-30 22:30:31 -0400709static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
710{
711 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
712 struct ath5k_softc *sc = hw->priv;
713 struct ath_regulatory *reg = &sc->ah->ah_regulatory;
714
715 return ath_reg_notifier_apply(wiphy, request, reg);
716}
717
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718static int
719ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
720{
721 struct ath5k_softc *sc = hw->priv;
722 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500723 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724 int ret;
725
726 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
727
728 /*
729 * Check if the MAC has multi-rate retry support.
730 * We do this by trying to setup a fake extended
731 * descriptor. MAC's that don't have support will
732 * return false w/o doing anything. MAC's that do
733 * support it will return true w/o doing anything.
734 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300735 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100736 if (ret < 0)
737 goto err;
738 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739 __set_bit(ATH_STAT_MRRETRY, sc->status);
740
741 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200742 * Collect the channel list. The 802.11 layer
743 * is resposible for filtering this list based
744 * on settings like the phy mode and regulatory
745 * domain restrictions.
746 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200747 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200748 if (ret) {
749 ATH5K_ERR(sc, "can't get channels\n");
750 goto err;
751 }
752
753 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500754 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
755 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200756 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500757 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200758
759 /*
760 * Allocate tx+rx descriptors and populate the lists.
761 */
762 ret = ath5k_desc_alloc(sc, pdev);
763 if (ret) {
764 ATH5K_ERR(sc, "can't allocate descriptors\n");
765 goto err;
766 }
767
768 /*
769 * Allocate hardware transmit queues: one queue for
770 * beacon frames and one data queue for each QoS
771 * priority. Note that hw functions handle reseting
772 * these queues at the needed time.
773 */
774 ret = ath5k_beaconq_setup(ah);
775 if (ret < 0) {
776 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
777 goto err_desc;
778 }
779 sc->bhalq = ret;
780
781 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
782 if (IS_ERR(sc->txq)) {
783 ATH5K_ERR(sc, "can't setup xmit queue\n");
784 ret = PTR_ERR(sc->txq);
785 goto err_bhal;
786 }
787
788 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
789 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
790 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500791 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200792 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200793
Bob Copeland0e149cf2008-11-17 23:40:38 -0500794 ret = ath5k_eeprom_read_mac(ah, mac);
795 if (ret) {
796 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
797 sc->pdev->device);
798 goto err_queues;
799 }
800
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200801 SET_IEEE80211_PERM_ADDR(hw, mac);
802 /* All MAC address bits matter for ACKs */
803 memset(sc->bssidmask, 0xff, ETH_ALEN);
804 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
805
Bob Copelandf769c362009-03-30 22:30:31 -0400806 ah->ah_regulatory.current_rd =
807 ah->ah_capabilities.cap_eeprom.ee_regdomain;
808 ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
809 if (ret) {
810 ATH5K_ERR(sc, "can't initialize regulatory system\n");
811 goto err_queues;
812 }
813
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200814 ret = ieee80211_register_hw(hw);
815 if (ret) {
816 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
817 goto err_queues;
818 }
819
Bob Copelandf769c362009-03-30 22:30:31 -0400820 if (!ath_is_world_regd(&sc->ah->ah_regulatory))
821 regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
822
Bob Copeland3a078872008-06-25 22:35:28 -0400823 ath5k_init_leds(sc);
824
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200825 return 0;
826err_queues:
827 ath5k_txq_release(sc);
828err_bhal:
829 ath5k_hw_release_tx_queue(ah, sc->bhalq);
830err_desc:
831 ath5k_desc_free(sc, pdev);
832err:
833 return ret;
834}
835
836static void
837ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
838{
839 struct ath5k_softc *sc = hw->priv;
840
841 /*
842 * NB: the order of these is important:
843 * o call the 802.11 layer before detaching ath5k_hw to
844 * insure callbacks into the driver to delete global
845 * key cache entries can be handled
846 * o reclaim the tx queue data structures after calling
847 * the 802.11 layer as we'll get called back to reclaim
848 * node state and potentially want to use them
849 * o to cleanup the tx queues the hal is called, so detach
850 * it last
851 * XXX: ??? detach ath5k_hw ???
852 * Other than that, it's straightforward...
853 */
854 ieee80211_unregister_hw(hw);
855 ath5k_desc_free(sc, pdev);
856 ath5k_txq_release(sc);
857 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400858 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200859
860 /*
861 * NB: can't reclaim these until after ieee80211_ifdetach
862 * returns because we'll get called back to reclaim node
863 * state and potentially want to use them.
864 */
865}
866
867
868
869
870/********************\
871* Channel/mode setup *
872\********************/
873
874/*
875 * Convert IEEE channel number to MHz frequency.
876 */
877static inline short
878ath5k_ieee2mhz(short chan)
879{
880 if (chan <= 14 || chan >= 27)
881 return ieee80211chan2mhz(chan);
882 else
883 return 2212 + chan * 20;
884}
885
Bob Copeland42639fc2009-03-30 08:05:29 -0400886/*
887 * Returns true for the channel numbers used without all_channels modparam.
888 */
889static bool ath5k_is_standard_channel(short chan)
890{
891 return ((chan <= 14) ||
892 /* UNII 1,2 */
893 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
894 /* midband */
895 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
896 /* UNII-3 */
897 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
898}
899
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200900static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200901ath5k_copy_channels(struct ath5k_hw *ah,
902 struct ieee80211_channel *channels,
903 unsigned int mode,
904 unsigned int max)
905{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500906 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200907
908 if (!test_bit(mode, ah->ah_modes))
909 return 0;
910
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200911 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500912 case AR5K_MODE_11A:
913 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200914 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500915 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200916 chfreq = CHANNEL_5GHZ;
917 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500918 case AR5K_MODE_11B:
919 case AR5K_MODE_11G:
920 case AR5K_MODE_11G_TURBO:
921 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200922 chfreq = CHANNEL_2GHZ;
923 break;
924 default:
925 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
926 return 0;
927 }
928
929 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500930 ch = i + 1 ;
931 freq = ath5k_ieee2mhz(ch);
932
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200933 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500934 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200935 continue;
936
Bob Copeland42639fc2009-03-30 08:05:29 -0400937 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
938 continue;
939
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500940 /* Write channel info and increment counter */
941 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500942 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
943 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500944 switch (mode) {
945 case AR5K_MODE_11A:
946 case AR5K_MODE_11G:
947 channels[count].hw_value = chfreq | CHANNEL_OFDM;
948 break;
949 case AR5K_MODE_11A_TURBO:
950 case AR5K_MODE_11G_TURBO:
951 channels[count].hw_value = chfreq |
952 CHANNEL_OFDM | CHANNEL_TURBO;
953 break;
954 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500955 channels[count].hw_value = CHANNEL_B;
956 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200958 count++;
959 max--;
960 }
961
962 return count;
963}
964
Bruno Randolf63266a62008-07-30 17:12:58 +0200965static void
966ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
967{
968 u8 i;
969
970 for (i = 0; i < AR5K_MAX_RATES; i++)
971 sc->rate_idx[b->band][i] = -1;
972
973 for (i = 0; i < b->n_bitrates; i++) {
974 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
975 if (b->bitrates[i].hw_value_short)
976 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
977 }
978}
979
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200980static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200981ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200982{
983 struct ath5k_softc *sc = hw->priv;
984 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200985 struct ieee80211_supported_band *sband;
986 int max_c, count_c = 0;
987 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200988
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500989 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200990 max_c = ARRAY_SIZE(sc->channels);
991
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500992 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200993 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
994 sband->band = IEEE80211_BAND_2GHZ;
995 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200996
Bruno Randolf63266a62008-07-30 17:12:58 +0200997 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
998 /* G mode */
999 memcpy(sband->bitrates, &ath5k_rates[0],
1000 sizeof(struct ieee80211_rate) * 12);
1001 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001002
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001003 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001004 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001005 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001006
1007 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001008 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001009 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001010 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1011 /* B mode */
1012 memcpy(sband->bitrates, &ath5k_rates[0],
1013 sizeof(struct ieee80211_rate) * 4);
1014 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001015
Bruno Randolf63266a62008-07-30 17:12:58 +02001016 /* 5211 only supports B rates and uses 4bit rate codes
1017 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1018 * fix them up here:
1019 */
1020 if (ah->ah_version == AR5K_AR5211) {
1021 for (i = 0; i < 4; i++) {
1022 sband->bitrates[i].hw_value =
1023 sband->bitrates[i].hw_value & 0xF;
1024 sband->bitrates[i].hw_value_short =
1025 sband->bitrates[i].hw_value_short & 0xF;
1026 }
1027 }
1028
1029 sband->channels = sc->channels;
1030 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1031 AR5K_MODE_11B, max_c);
1032
1033 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1034 count_c = sband->n_channels;
1035 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001036 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001037 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001038
Bruno Randolf63266a62008-07-30 17:12:58 +02001039 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001040 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001041 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001042 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001043 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1044
1045 memcpy(sband->bitrates, &ath5k_rates[4],
1046 sizeof(struct ieee80211_rate) * 8);
1047 sband->n_bitrates = 8;
1048
1049 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001050 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1051 AR5K_MODE_11A, max_c);
1052
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001053 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1054 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001055 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001056
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001057 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001058
1059 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001060}
1061
1062/*
1063 * Set/change channels. If the channel is really being changed,
1064 * it's done by reseting the chip. To accomplish this we must
1065 * first cleanup any pending DMA, then restart stuff after a la
1066 * ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001067 *
1068 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001069 */
1070static int
1071ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1072{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001073 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1074 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001075
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001076 if (chan->center_freq != sc->curchan->center_freq ||
1077 chan->hw_value != sc->curchan->hw_value) {
1078
1079 sc->curchan = chan;
1080 sc->curband = &sc->sbands[chan->band];
1081
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001082 /*
1083 * To switch channels clear any pending DMA operations;
1084 * wait long enough for the RX fifo to drain, reset the
1085 * hardware at the new frequency, and then re-enable
1086 * the relevant bits of the h/w.
1087 */
Jiri Slabyd7dc1002008-07-23 13:17:35 +02001088 return ath5k_reset(sc, true, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001089 }
1090
1091 return 0;
1092}
1093
1094static void
1095ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1096{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001097 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001098
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001099 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001100 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1101 } else {
1102 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1103 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001104}
1105
1106static void
1107ath5k_mode_setup(struct ath5k_softc *sc)
1108{
1109 struct ath5k_hw *ah = sc->ah;
1110 u32 rfilt;
1111
1112 /* configure rx filter */
1113 rfilt = sc->filter_flags;
1114 ath5k_hw_set_rx_filter(ah, rfilt);
1115
1116 if (ath5k_hw_hasbssidmask(ah))
1117 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1118
1119 /* configure operational mode */
1120 ath5k_hw_set_opmode(ah);
1121
1122 ath5k_hw_set_mcast_filter(ah, 0, 0);
1123 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1124}
1125
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001126static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001127ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1128{
Bob Copelandb7266042009-03-02 21:55:18 -05001129 int rix;
1130
1131 /* return base rate on errors */
1132 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1133 "hw_rix out of bounds: %x\n", hw_rix))
1134 return 0;
1135
1136 rix = sc->rate_idx[sc->curband->band][hw_rix];
1137 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1138 rix = 0;
1139
1140 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001141}
1142
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143/***************\
1144* Buffers setup *
1145\***************/
1146
Bob Copelandb6ea0352009-01-10 14:42:54 -05001147static
1148struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1149{
1150 struct sk_buff *skb;
1151 unsigned int off;
1152
1153 /*
1154 * Allocate buffer with headroom_needed space for the
1155 * fake physical layer header at the start.
1156 */
1157 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1158
1159 if (!skb) {
1160 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1161 sc->rxbufsize + sc->cachelsz - 1);
1162 return NULL;
1163 }
1164 /*
1165 * Cache-line-align. This is important (for the
1166 * 5210 at least) as not doing so causes bogus data
1167 * in rx'd frames.
1168 */
1169 off = ((unsigned long)skb->data) % sc->cachelsz;
1170 if (off != 0)
1171 skb_reserve(skb, sc->cachelsz - off);
1172
1173 *skb_addr = pci_map_single(sc->pdev,
1174 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1175 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1176 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1177 dev_kfree_skb(skb);
1178 return NULL;
1179 }
1180 return skb;
1181}
1182
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001183static int
1184ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1185{
1186 struct ath5k_hw *ah = sc->ah;
1187 struct sk_buff *skb = bf->skb;
1188 struct ath5k_desc *ds;
1189
Bob Copelandb6ea0352009-01-10 14:42:54 -05001190 if (!skb) {
1191 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1192 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001193 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001194 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001195 }
1196
1197 /*
1198 * Setup descriptors. For receive we always terminate
1199 * the descriptor list with a self-linked entry so we'll
1200 * not get overrun under high load (as can happen with a
1201 * 5212 when ANI processing enables PHY error frames).
1202 *
1203 * To insure the last descriptor is self-linked we create
1204 * each descriptor as self-linked and add it to the end. As
1205 * each additional descriptor is added the previous self-linked
1206 * entry is ``fixed'' naturally. This should be safe even
1207 * if DMA is happening. When processing RX interrupts we
1208 * never remove/process the last, self-linked, entry on the
1209 * descriptor list. This insures the hardware always has
1210 * someplace to write a new frame.
1211 */
1212 ds = bf->desc;
1213 ds->ds_link = bf->daddr; /* link to self */
1214 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001215 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001216 skb_tailroom(skb), /* buffer size */
1217 0);
1218
1219 if (sc->rxlink != NULL)
1220 *sc->rxlink = bf->daddr;
1221 sc->rxlink = &ds->ds_link;
1222 return 0;
1223}
1224
1225static int
Johannes Berge039fa42008-05-15 12:55:29 +02001226ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227{
1228 struct ath5k_hw *ah = sc->ah;
1229 struct ath5k_txq *txq = sc->txq;
1230 struct ath5k_desc *ds = bf->desc;
1231 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001232 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001233 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001234 struct ieee80211_rate *rate;
1235 unsigned int mrr_rate[3], mrr_tries[3];
1236 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001237 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001238 u16 cts_rate = 0;
1239 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001240 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001241
1242 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001243
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001244 /* XXX endianness */
1245 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1246 PCI_DMA_TODEVICE);
1247
Bob Copeland8902ff42009-01-22 08:44:20 -05001248 rate = ieee80211_get_tx_rate(sc->hw, info);
1249
Johannes Berge039fa42008-05-15 12:55:29 +02001250 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001251 flags |= AR5K_TXDESC_NOACK;
1252
Bob Copeland8902ff42009-01-22 08:44:20 -05001253 rc_flags = info->control.rates[0].flags;
1254 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1255 rate->hw_value_short : rate->hw_value;
1256
Bruno Randolf281c56d2008-02-05 18:44:55 +09001257 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001258
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001259 /* FIXME: If we are in g mode and rate is a CCK rate
1260 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1261 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001262 if (info->control.hw_key) {
1263 keyidx = info->control.hw_key->hw_key_idx;
1264 pktlen += info->control.hw_key->icv_len;
1265 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001266 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1267 flags |= AR5K_TXDESC_RTSENA;
1268 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1269 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1270 sc->vif, pktlen, info));
1271 }
1272 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1273 flags |= AR5K_TXDESC_CTSENA;
1274 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1275 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1276 sc->vif, pktlen, info));
1277 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001278 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1279 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001280 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001281 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001282 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001283 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001284 if (ret)
1285 goto err_unmap;
1286
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001287 memset(mrr_rate, 0, sizeof(mrr_rate));
1288 memset(mrr_tries, 0, sizeof(mrr_tries));
1289 for (i = 0; i < 3; i++) {
1290 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1291 if (!rate)
1292 break;
1293
1294 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001295 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001296 }
1297
1298 ah->ah_setup_mrr_tx_desc(ah, ds,
1299 mrr_rate[0], mrr_tries[0],
1300 mrr_rate[1], mrr_tries[1],
1301 mrr_rate[2], mrr_tries[2]);
1302
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001303 ds->ds_link = 0;
1304 ds->ds_data = bf->skbaddr;
1305
1306 spin_lock_bh(&txq->lock);
1307 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001308 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001309 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001310 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001311 else /* no, so only link it */
1312 *txq->link = bf->daddr;
1313
1314 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001315 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001316 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001317 spin_unlock_bh(&txq->lock);
1318
1319 return 0;
1320err_unmap:
1321 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1322 return ret;
1323}
1324
1325/*******************\
1326* Descriptors setup *
1327\*******************/
1328
1329static int
1330ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1331{
1332 struct ath5k_desc *ds;
1333 struct ath5k_buf *bf;
1334 dma_addr_t da;
1335 unsigned int i;
1336 int ret;
1337
1338 /* allocate descriptors */
1339 sc->desc_len = sizeof(struct ath5k_desc) *
1340 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1341 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1342 if (sc->desc == NULL) {
1343 ATH5K_ERR(sc, "can't allocate descriptors\n");
1344 ret = -ENOMEM;
1345 goto err;
1346 }
1347 ds = sc->desc;
1348 da = sc->desc_daddr;
1349 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1350 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1351
1352 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1353 sizeof(struct ath5k_buf), GFP_KERNEL);
1354 if (bf == NULL) {
1355 ATH5K_ERR(sc, "can't allocate bufptr\n");
1356 ret = -ENOMEM;
1357 goto err_free;
1358 }
1359 sc->bufptr = bf;
1360
1361 INIT_LIST_HEAD(&sc->rxbuf);
1362 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1363 bf->desc = ds;
1364 bf->daddr = da;
1365 list_add_tail(&bf->list, &sc->rxbuf);
1366 }
1367
1368 INIT_LIST_HEAD(&sc->txbuf);
1369 sc->txbuf_len = ATH_TXBUF;
1370 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1371 da += sizeof(*ds)) {
1372 bf->desc = ds;
1373 bf->daddr = da;
1374 list_add_tail(&bf->list, &sc->txbuf);
1375 }
1376
1377 /* beacon buffer */
1378 bf->desc = ds;
1379 bf->daddr = da;
1380 sc->bbuf = bf;
1381
1382 return 0;
1383err_free:
1384 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1385err:
1386 sc->desc = NULL;
1387 return ret;
1388}
1389
1390static void
1391ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1392{
1393 struct ath5k_buf *bf;
1394
1395 ath5k_txbuf_free(sc, sc->bbuf);
1396 list_for_each_entry(bf, &sc->txbuf, list)
1397 ath5k_txbuf_free(sc, bf);
1398 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001399 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001400
1401 /* Free memory associated with all descriptors */
1402 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1403
1404 kfree(sc->bufptr);
1405 sc->bufptr = NULL;
1406}
1407
1408
1409
1410
1411
1412/**************\
1413* Queues setup *
1414\**************/
1415
1416static struct ath5k_txq *
1417ath5k_txq_setup(struct ath5k_softc *sc,
1418 int qtype, int subtype)
1419{
1420 struct ath5k_hw *ah = sc->ah;
1421 struct ath5k_txq *txq;
1422 struct ath5k_txq_info qi = {
1423 .tqi_subtype = subtype,
1424 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1425 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1426 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1427 };
1428 int qnum;
1429
1430 /*
1431 * Enable interrupts only for EOL and DESC conditions.
1432 * We mark tx descriptors to receive a DESC interrupt
1433 * when a tx queue gets deep; otherwise waiting for the
1434 * EOL to reap descriptors. Note that this is done to
1435 * reduce interrupt load and this only defers reaping
1436 * descriptors, never transmitting frames. Aside from
1437 * reducing interrupts this also permits more concurrency.
1438 * The only potential downside is if the tx queue backs
1439 * up in which case the top half of the kernel may backup
1440 * due to a lack of tx descriptors.
1441 */
1442 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1443 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1444 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1445 if (qnum < 0) {
1446 /*
1447 * NB: don't print a message, this happens
1448 * normally on parts with too few tx queues
1449 */
1450 return ERR_PTR(qnum);
1451 }
1452 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1453 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1454 qnum, ARRAY_SIZE(sc->txqs));
1455 ath5k_hw_release_tx_queue(ah, qnum);
1456 return ERR_PTR(-EINVAL);
1457 }
1458 txq = &sc->txqs[qnum];
1459 if (!txq->setup) {
1460 txq->qnum = qnum;
1461 txq->link = NULL;
1462 INIT_LIST_HEAD(&txq->q);
1463 spin_lock_init(&txq->lock);
1464 txq->setup = true;
1465 }
1466 return &sc->txqs[qnum];
1467}
1468
1469static int
1470ath5k_beaconq_setup(struct ath5k_hw *ah)
1471{
1472 struct ath5k_txq_info qi = {
1473 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1474 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1475 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1476 /* NB: for dynamic turbo, don't enable any other interrupts */
1477 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1478 };
1479
1480 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1481}
1482
1483static int
1484ath5k_beaconq_config(struct ath5k_softc *sc)
1485{
1486 struct ath5k_hw *ah = sc->ah;
1487 struct ath5k_txq_info qi;
1488 int ret;
1489
1490 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1491 if (ret)
1492 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001493 if (sc->opmode == NL80211_IFTYPE_AP ||
1494 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001495 /*
1496 * Always burst out beacon and CAB traffic
1497 * (aifs = cwmin = cwmax = 0)
1498 */
1499 qi.tqi_aifs = 0;
1500 qi.tqi_cw_min = 0;
1501 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001502 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001503 /*
1504 * Adhoc mode; backoff between 0 and (2 * cw_min).
1505 */
1506 qi.tqi_aifs = 0;
1507 qi.tqi_cw_min = 0;
1508 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001509 }
1510
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001511 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1512 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1513 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1514
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001515 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001516 if (ret) {
1517 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1518 "hardware queue!\n", __func__);
1519 return ret;
1520 }
1521
1522 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1523}
1524
1525static void
1526ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1527{
1528 struct ath5k_buf *bf, *bf0;
1529
1530 /*
1531 * NB: this assumes output has been stopped and
1532 * we do not need to block ath5k_tx_tasklet
1533 */
1534 spin_lock_bh(&txq->lock);
1535 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001536 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001537
1538 ath5k_txbuf_free(sc, bf);
1539
1540 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001541 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001542 list_move_tail(&bf->list, &sc->txbuf);
1543 sc->txbuf_len++;
1544 spin_unlock_bh(&sc->txbuflock);
1545 }
1546 txq->link = NULL;
1547 spin_unlock_bh(&txq->lock);
1548}
1549
1550/*
1551 * Drain the transmit queues and reclaim resources.
1552 */
1553static void
1554ath5k_txq_cleanup(struct ath5k_softc *sc)
1555{
1556 struct ath5k_hw *ah = sc->ah;
1557 unsigned int i;
1558
1559 /* XXX return value */
1560 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1561 /* don't touch the hardware if marked invalid */
1562 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1563 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001564 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001565 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1566 if (sc->txqs[i].setup) {
1567 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1568 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1569 "link %p\n",
1570 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001571 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001572 sc->txqs[i].qnum),
1573 sc->txqs[i].link);
1574 }
1575 }
Johannes Berg36d68252008-05-15 12:55:26 +02001576 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001577
1578 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1579 if (sc->txqs[i].setup)
1580 ath5k_txq_drainq(sc, &sc->txqs[i]);
1581}
1582
1583static void
1584ath5k_txq_release(struct ath5k_softc *sc)
1585{
1586 struct ath5k_txq *txq = sc->txqs;
1587 unsigned int i;
1588
1589 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1590 if (txq->setup) {
1591 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1592 txq->setup = false;
1593 }
1594}
1595
1596
1597
1598
1599/*************\
1600* RX Handling *
1601\*************/
1602
1603/*
1604 * Enable the receive h/w following a reset.
1605 */
1606static int
1607ath5k_rx_start(struct ath5k_softc *sc)
1608{
1609 struct ath5k_hw *ah = sc->ah;
1610 struct ath5k_buf *bf;
1611 int ret;
1612
1613 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1614
1615 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1616 sc->cachelsz, sc->rxbufsize);
1617
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001618 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001619 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001620 list_for_each_entry(bf, &sc->rxbuf, list) {
1621 ret = ath5k_rxbuf_setup(sc, bf);
1622 if (ret != 0) {
1623 spin_unlock_bh(&sc->rxbuflock);
1624 goto err;
1625 }
1626 }
1627 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001628 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001629 spin_unlock_bh(&sc->rxbuflock);
1630
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001631 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001632 ath5k_mode_setup(sc); /* set filters, etc. */
1633 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1634
1635 return 0;
1636err:
1637 return ret;
1638}
1639
1640/*
1641 * Disable the receive h/w in preparation for a reset.
1642 */
1643static void
1644ath5k_rx_stop(struct ath5k_softc *sc)
1645{
1646 struct ath5k_hw *ah = sc->ah;
1647
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001648 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001649 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1650 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001651
1652 ath5k_debug_printrxbuffs(sc, ah);
1653
1654 sc->rxlink = NULL; /* just in case */
1655}
1656
1657static unsigned int
1658ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001659 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001660{
1661 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001662 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001663
Bruno Randolfb47f4072008-03-05 18:35:45 +09001664 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1665 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001666 return RX_FLAG_DECRYPTED;
1667
1668 /* Apparently when a default key is used to decrypt the packet
1669 the hw does not set the index used to decrypt. In such cases
1670 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001671 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001672 if (ieee80211_has_protected(hdr->frame_control) &&
1673 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1674 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001675 keyix = skb->data[hlen + 3] >> 6;
1676
1677 if (test_bit(keyix, sc->keymap))
1678 return RX_FLAG_DECRYPTED;
1679 }
1680
1681 return 0;
1682}
1683
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001684
1685static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001686ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1687 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001688{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001689 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001690 u32 hw_tu;
1691 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1692
Harvey Harrison24b56e72008-06-14 23:33:38 -07001693 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001694 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001695 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1696 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001697 * Received an IBSS beacon with the same BSSID. Hardware *must*
1698 * have updated the local TSF. We have to work around various
1699 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001700 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001701 tsf = ath5k_hw_get_tsf64(sc->ah);
1702 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1703 hw_tu = TSF_TO_TU(tsf);
1704
1705 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1706 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001707 (unsigned long long)bc_tstamp,
1708 (unsigned long long)rxs->mactime,
1709 (unsigned long long)(rxs->mactime - bc_tstamp),
1710 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001711
1712 /*
1713 * Sometimes the HW will give us a wrong tstamp in the rx
1714 * status, causing the timestamp extension to go wrong.
1715 * (This seems to happen especially with beacon frames bigger
1716 * than 78 byte (incl. FCS))
1717 * But we know that the receive timestamp must be later than the
1718 * timestamp of the beacon since HW must have synced to that.
1719 *
1720 * NOTE: here we assume mactime to be after the frame was
1721 * received, not like mac80211 which defines it at the start.
1722 */
1723 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001724 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001725 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001726 (unsigned long long)rxs->mactime,
1727 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001728 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001729 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001730
1731 /*
1732 * Local TSF might have moved higher than our beacon timers,
1733 * in that case we have to update them to continue sending
1734 * beacons. This also takes care of synchronizing beacon sending
1735 * times with other stations.
1736 */
1737 if (hw_tu >= sc->nexttbtt)
1738 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001739 }
1740}
1741
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001742static void
1743ath5k_tasklet_rx(unsigned long data)
1744{
1745 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001746 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001747 struct sk_buff *skb, *next_skb;
1748 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001749 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001750 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001751 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001752 int ret;
1753 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001754 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001755
1756 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001757 if (list_empty(&sc->rxbuf)) {
1758 ATH5K_WARN(sc, "empty rx buf pool\n");
1759 goto unlock;
1760 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001761 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001762 rxs.flag = 0;
1763
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001764 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1765 BUG_ON(bf->skb == NULL);
1766 skb = bf->skb;
1767 ds = bf->desc;
1768
Bob Copelandc57ca812009-04-15 07:57:35 -04001769 /* bail if HW is still using self-linked descriptor */
1770 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1771 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001772
Bruno Randolfb47f4072008-03-05 18:35:45 +09001773 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001774 if (unlikely(ret == -EINPROGRESS))
1775 break;
1776 else if (unlikely(ret)) {
1777 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001778 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001779 return;
1780 }
1781
Bruno Randolfb47f4072008-03-05 18:35:45 +09001782 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783 ATH5K_WARN(sc, "unsupported jumbo\n");
1784 goto next;
1785 }
1786
Bruno Randolfb47f4072008-03-05 18:35:45 +09001787 if (unlikely(rs.rs_status)) {
1788 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001789 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001790 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001791 /*
1792 * Decrypt error. If the error occurred
1793 * because there was no hardware key, then
1794 * let the frame through so the upper layers
1795 * can process it. This is necessary for 5210
1796 * parts which have no way to setup a ``clear''
1797 * key cache entry.
1798 *
1799 * XXX do key cache faulting
1800 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001801 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1802 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001803 goto accept;
1804 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001805 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001806 rxs.flag |= RX_FLAG_MMIC_ERROR;
1807 goto accept;
1808 }
1809
1810 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001811 if ((rs.rs_status &
1812 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001813 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001814 goto next;
1815 }
1816accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001817 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1818
1819 /*
1820 * If we can't replace bf->skb with a new skb under memory
1821 * pressure, just skip this packet
1822 */
1823 if (!next_skb)
1824 goto next;
1825
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001826 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1827 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001828 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001829
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001830 /* The MAC header is padded to have 32-bit boundary if the
1831 * packet payload is non-zero. The general calculation for
1832 * padsize would take into account odd header lengths:
1833 * padsize = (4 - hdrlen % 4) % 4; However, since only
1834 * even-length headers are used, padding can only be 0 or 2
1835 * bytes and we can optimize this a bit. In addition, we must
1836 * not try to remove padding from short control frames that do
1837 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001838 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001839 padsize = ath5k_pad_size(hdrlen);
1840 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001841 memmove(skb->data + padsize, skb->data, hdrlen);
1842 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001843 }
1844
Bruno Randolfc0e18992008-01-21 11:09:46 +09001845 /*
1846 * always extend the mac timestamp, since this information is
1847 * also needed for proper IBSS merging.
1848 *
1849 * XXX: it might be too late to do it here, since rs_tstamp is
1850 * 15bit only. that means TSF extension has to be done within
1851 * 32768usec (about 32ms). it might be necessary to move this to
1852 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001853 *
1854 * Unfortunately we don't know when the hardware takes the rx
1855 * timestamp (beginning of phy frame, data frame, end of rx?).
1856 * The only thing we know is that it is hardware specific...
1857 * On AR5213 it seems the rx timestamp is at the end of the
1858 * frame, but i'm not sure.
1859 *
1860 * NOTE: mac80211 defines mactime at the beginning of the first
1861 * data symbol. Since we don't have any time references it's
1862 * impossible to comply to that. This affects IBSS merge only
1863 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001864 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001865 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001866 rxs.flag |= RX_FLAG_TSFT;
1867
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001868 rxs.freq = sc->curchan->center_freq;
1869 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001870
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001871 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001872 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001873
1874 /* An rssi of 35 indicates you should be able use
1875 * 54 Mbps reliably. A more elaborate scheme can be used
1876 * here but it requires a map of SNR/throughput for each
1877 * possible mode used */
1878 rxs.qual = rs.rs_rssi * 100 / 35;
1879
1880 /* rssi can be more than 35 though, anything above that
1881 * should be considered at 100% */
1882 if (rxs.qual > 100)
1883 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001884
Bruno Randolfb47f4072008-03-05 18:35:45 +09001885 rxs.antenna = rs.rs_antenna;
1886 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1887 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001888
Bruno Randolf06303352008-08-05 19:32:23 +02001889 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1890 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001891 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001892
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001893 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1894
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001895 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001896 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001897 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001898
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001899 __ieee80211_rx(sc->hw, skb, &rxs);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001900
1901 bf->skb = next_skb;
1902 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903next:
1904 list_move_tail(&bf->list, &sc->rxbuf);
1905 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001906unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001907 spin_unlock(&sc->rxbuflock);
1908}
1909
1910
1911
1912
1913/*************\
1914* TX Handling *
1915\*************/
1916
1917static void
1918ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1919{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001920 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001921 struct ath5k_buf *bf, *bf0;
1922 struct ath5k_desc *ds;
1923 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001924 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001925 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001926
1927 spin_lock(&txq->lock);
1928 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1929 ds = bf->desc;
1930
Bruno Randolfb47f4072008-03-05 18:35:45 +09001931 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001932 if (unlikely(ret == -EINPROGRESS))
1933 break;
1934 else if (unlikely(ret)) {
1935 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1936 ret, txq->qnum);
1937 break;
1938 }
1939
1940 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001941 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001942 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001943
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001944 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1945 PCI_DMA_TODEVICE);
1946
Johannes Berge6a98542008-10-21 12:40:02 +02001947 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001948 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001949 struct ieee80211_tx_rate *r =
1950 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001951
1952 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001953 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1954 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001955 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001956 r->idx = -1;
1957 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001958 }
1959 }
1960
Johannes Berge6a98542008-10-21 12:40:02 +02001961 /* count the successful attempt as well */
1962 info->status.rates[ts.ts_final_idx].count++;
1963
Bruno Randolfb47f4072008-03-05 18:35:45 +09001964 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001965 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001966 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001967 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001968 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001969 info->flags |= IEEE80211_TX_STAT_ACK;
1970 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001971 }
1972
Johannes Berge039fa42008-05-15 12:55:29 +02001973 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001974 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001975
1976 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001977 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001978 list_move_tail(&bf->list, &sc->txbuf);
1979 sc->txbuf_len++;
1980 spin_unlock(&sc->txbuflock);
1981 }
1982 if (likely(list_empty(&txq->q)))
1983 txq->link = NULL;
1984 spin_unlock(&txq->lock);
1985 if (sc->txbuf_len > ATH_TXBUF / 5)
1986 ieee80211_wake_queues(sc->hw);
1987}
1988
1989static void
1990ath5k_tasklet_tx(unsigned long data)
1991{
1992 struct ath5k_softc *sc = (void *)data;
1993
1994 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001995}
1996
1997
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001998/*****************\
1999* Beacon handling *
2000\*****************/
2001
2002/*
2003 * Setup the beacon frame for transmit.
2004 */
2005static int
Johannes Berge039fa42008-05-15 12:55:29 +02002006ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002007{
2008 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002009 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002010 struct ath5k_hw *ah = sc->ah;
2011 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002012 int ret = 0;
2013 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002014 u32 flags;
2015
2016 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2017 PCI_DMA_TODEVICE);
2018 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2019 "skbaddr %llx\n", skb, skb->data, skb->len,
2020 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002021 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002022 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2023 return -EIO;
2024 }
2025
2026 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002027 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002028
2029 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002030 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002031 ds->ds_link = bf->daddr; /* self-linked */
2032 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002033 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002035
2036 /*
2037 * If we use multiple antennas on AP and use
2038 * the Sectored AP scenario, switch antenna every
2039 * 4 beacons to make sure everybody hears our AP.
2040 * When a client tries to associate, hw will keep
2041 * track of the tx antenna to be used for this client
2042 * automaticaly, based on ACKed packets.
2043 *
2044 * Note: AP still listens and transmits RTS on the
2045 * default antenna which is supposed to be an omni.
2046 *
2047 * Note2: On sectored scenarios it's possible to have
2048 * multiple antennas (1omni -the default- and 14 sectors)
2049 * so if we choose to actually support this mode we need
2050 * to allow user to set how many antennas we have and tweak
2051 * the code below to send beacons on all of them.
2052 */
2053 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2054 antenna = sc->bsent & 4 ? 2 : 1;
2055
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002056
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002057 /* FIXME: If we are in g mode and rate is a CCK rate
2058 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2059 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002060 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002061 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002063 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002064 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002065 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002066 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002067 if (ret)
2068 goto err_unmap;
2069
2070 return 0;
2071err_unmap:
2072 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2073 return ret;
2074}
2075
2076/*
2077 * Transmit a beacon frame at SWBA. Dynamic updates to the
2078 * frame contents are done as needed and the slot time is
2079 * also adjusted based on current state.
2080 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002081 * This is called from software irq context (beacontq or restq
2082 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002083 */
2084static void
2085ath5k_beacon_send(struct ath5k_softc *sc)
2086{
2087 struct ath5k_buf *bf = sc->bbuf;
2088 struct ath5k_hw *ah = sc->ah;
2089
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002090 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002091
Johannes Berg05c914f2008-09-11 00:01:58 +02002092 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2093 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002094 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2095 return;
2096 }
2097 /*
2098 * Check if the previous beacon has gone out. If
2099 * not don't don't try to post another, skip this
2100 * period and wait for the next. Missed beacons
2101 * indicate a problem and should not occur. If we
2102 * miss too many consecutive beacons reset the device.
2103 */
2104 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2105 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002106 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002107 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002108 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002109 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002110 "stuck beacon time (%u missed)\n",
2111 sc->bmisscount);
2112 tasklet_schedule(&sc->restq);
2113 }
2114 return;
2115 }
2116 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002117 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002118 "resume beacon xmit after %u misses\n",
2119 sc->bmisscount);
2120 sc->bmisscount = 0;
2121 }
2122
2123 /*
2124 * Stop any current dma and put the new frame on the queue.
2125 * This should never fail since we check above that no frames
2126 * are still pending on the queue.
2127 */
2128 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002129 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002130 /* NB: hw still stops DMA, so proceed */
2131 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002132
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002133 /* Note: Beacon buffer is updated on beacon_update when mac80211
2134 * calls config_interface */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002135 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2136 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002137 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002138 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2139
2140 sc->bsent++;
2141}
2142
2143
Bruno Randolf9804b982008-01-19 18:17:59 +09002144/**
2145 * ath5k_beacon_update_timers - update beacon timers
2146 *
2147 * @sc: struct ath5k_softc pointer we are operating on
2148 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2149 * beacon timer update based on the current HW TSF.
2150 *
2151 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2152 * of a received beacon or the current local hardware TSF and write it to the
2153 * beacon timer registers.
2154 *
2155 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002156 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002157 * when we otherwise know we have to update the timers, but we keep it in this
2158 * function to have it all together in one place.
2159 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002160static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002161ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002162{
2163 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002164 u32 nexttbtt, intval, hw_tu, bc_tu;
2165 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002166
2167 intval = sc->bintval & AR5K_BEACON_PERIOD;
2168 if (WARN_ON(!intval))
2169 return;
2170
Bruno Randolf9804b982008-01-19 18:17:59 +09002171 /* beacon TSF converted to TU */
2172 bc_tu = TSF_TO_TU(bc_tsf);
2173
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002174 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002175 hw_tsf = ath5k_hw_get_tsf64(ah);
2176 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002177
Bruno Randolf9804b982008-01-19 18:17:59 +09002178#define FUDGE 3
2179 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2180 if (bc_tsf == -1) {
2181 /*
2182 * no beacons received, called internally.
2183 * just need to refresh timers based on HW TSF.
2184 */
2185 nexttbtt = roundup(hw_tu + FUDGE, intval);
2186 } else if (bc_tsf == 0) {
2187 /*
2188 * no beacon received, probably called by ath5k_reset_tsf().
2189 * reset TSF to start with 0.
2190 */
2191 nexttbtt = intval;
2192 intval |= AR5K_BEACON_RESET_TSF;
2193 } else if (bc_tsf > hw_tsf) {
2194 /*
2195 * beacon received, SW merge happend but HW TSF not yet updated.
2196 * not possible to reconfigure timers yet, but next time we
2197 * receive a beacon with the same BSSID, the hardware will
2198 * automatically update the TSF and then we need to reconfigure
2199 * the timers.
2200 */
2201 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2202 "need to wait for HW TSF sync\n");
2203 return;
2204 } else {
2205 /*
2206 * most important case for beacon synchronization between STA.
2207 *
2208 * beacon received and HW TSF has been already updated by HW.
2209 * update next TBTT based on the TSF of the beacon, but make
2210 * sure it is ahead of our local TSF timer.
2211 */
2212 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2213 }
2214#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002215
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002216 sc->nexttbtt = nexttbtt;
2217
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002218 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002219 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002220
2221 /*
2222 * debugging output last in order to preserve the time critical aspect
2223 * of this function
2224 */
2225 if (bc_tsf == -1)
2226 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2227 "reconfigured timers based on HW TSF\n");
2228 else if (bc_tsf == 0)
2229 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2230 "reset HW TSF and timers\n");
2231 else
2232 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2233 "updated timers based on beacon TSF\n");
2234
2235 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002236 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2237 (unsigned long long) bc_tsf,
2238 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002239 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2240 intval & AR5K_BEACON_PERIOD,
2241 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2242 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002243}
2244
2245
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002246/**
2247 * ath5k_beacon_config - Configure the beacon queues and interrupts
2248 *
2249 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002250 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002251 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002252 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002253 */
2254static void
2255ath5k_beacon_config(struct ath5k_softc *sc)
2256{
2257 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002258 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002259
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002260 ath5k_hw_set_imr(ah, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002261 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002262 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002263
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002264 if (sc->opmode == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002265 sc->opmode == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002266 sc->opmode == NL80211_IFTYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002267 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002268 * In IBSS mode we use a self-linked tx descriptor and let the
2269 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002270 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002271 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002272 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002273 */
2274 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002275
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002276 sc->imask |= AR5K_INT_SWBA;
2277
Jiri Slabyda966bc2008-10-12 22:54:10 +02002278 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2279 if (ath5k_hw_hasveol(ah)) {
Bob Copelandb5f03952009-02-15 12:06:10 -05002280 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002281 ath5k_beacon_send(sc);
Bob Copelandb5f03952009-02-15 12:06:10 -05002282 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002283 }
2284 } else
2285 ath5k_beacon_update_timers(sc, -1);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002286 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002287
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002288 ath5k_hw_set_imr(ah, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002289}
2290
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002291static void ath5k_tasklet_beacon(unsigned long data)
2292{
2293 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2294
2295 /*
2296 * Software beacon alert--time to send a beacon.
2297 *
2298 * In IBSS mode we use this interrupt just to
2299 * keep track of the next TBTT (target beacon
2300 * transmission time) in order to detect wether
2301 * automatic TSF updates happened.
2302 */
2303 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2304 /* XXX: only if VEOL suppported */
2305 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2306 sc->nexttbtt += sc->bintval;
2307 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2308 "SWBA nexttbtt: %x hw_tu: %x "
2309 "TSF: %llx\n",
2310 sc->nexttbtt,
2311 TSF_TO_TU(tsf),
2312 (unsigned long long) tsf);
2313 } else {
2314 spin_lock(&sc->block);
2315 ath5k_beacon_send(sc);
2316 spin_unlock(&sc->block);
2317 }
2318}
2319
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002320
2321/********************\
2322* Interrupt handling *
2323\********************/
2324
2325static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002326ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002327{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002328 struct ath5k_hw *ah = sc->ah;
2329 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002330
2331 mutex_lock(&sc->lock);
2332
2333 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2334
2335 /*
2336 * Stop anything previously setup. This is safe
2337 * no matter this is the first time through or not.
2338 */
2339 ath5k_stop_locked(sc);
2340
2341 /*
2342 * The basic interface to setting the hardware in a good
2343 * state is ``reset''. On return the hardware is known to
2344 * be powered up and with interrupts disabled. This must
2345 * be followed by initialization of the appropriate bits
2346 * and then setup of the interrupt mask.
2347 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002348 sc->curchan = sc->hw->conf.channel;
2349 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002350 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2351 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bob Copeland9ca9fb82009-03-16 22:34:02 -04002352 AR5K_INT_FATAL | AR5K_INT_GLOBAL;
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002353 ret = ath5k_reset(sc, false, false);
2354 if (ret)
2355 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002356
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002357 /*
2358 * Reset the key cache since some parts do not reset the
2359 * contents on initial power up or resume from suspend.
2360 */
2361 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2362 ath5k_hw_reset_key(ah, i);
2363
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002364 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002365 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002366
2367 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2368 msecs_to_jiffies(ath5k_calinterval * 1000)));
2369
2370 ret = 0;
2371done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002372 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002373 mutex_unlock(&sc->lock);
2374 return ret;
2375}
2376
2377static int
2378ath5k_stop_locked(struct ath5k_softc *sc)
2379{
2380 struct ath5k_hw *ah = sc->ah;
2381
2382 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2383 test_bit(ATH_STAT_INVALID, sc->status));
2384
2385 /*
2386 * Shutdown the hardware and driver:
2387 * stop output from above
2388 * disable interrupts
2389 * turn off timers
2390 * turn off the radio
2391 * clear transmit machinery
2392 * clear receive machinery
2393 * drain and release tx queues
2394 * reclaim beacon resources
2395 * power down hardware
2396 *
2397 * Note that some of this work is not possible if the
2398 * hardware is gone (invalid).
2399 */
2400 ieee80211_stop_queues(sc->hw);
2401
2402 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002403 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002404 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002405 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002406 }
2407 ath5k_txq_cleanup(sc);
2408 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2409 ath5k_rx_stop(sc);
2410 ath5k_hw_phy_disable(ah);
2411 } else
2412 sc->rxlink = NULL;
2413
2414 return 0;
2415}
2416
2417/*
2418 * Stop the device, grabbing the top-level lock to protect
2419 * against concurrent entry through ath5k_init (which can happen
2420 * if another thread does a system call and the thread doing the
2421 * stop is preempted).
2422 */
2423static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002424ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002425{
2426 int ret;
2427
2428 mutex_lock(&sc->lock);
2429 ret = ath5k_stop_locked(sc);
2430 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2431 /*
2432 * Set the chip in full sleep mode. Note that we are
2433 * careful to do this only when bringing the interface
2434 * completely to a stop. When the chip is in this state
2435 * it must be carefully woken up or references to
2436 * registers in the PCI clock domain may freeze the bus
2437 * (and system). This varies by chip and is mostly an
2438 * issue with newer parts that go to sleep more quickly.
2439 */
2440 if (sc->ah->ah_mac_srev >= 0x78) {
2441 /*
2442 * XXX
2443 * don't put newer MAC revisions > 7.8 to sleep because
2444 * of the above mentioned problems
2445 */
2446 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2447 "not putting device to sleep\n");
2448 } else {
2449 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2450 "putting device to full sleep\n");
2451 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2452 }
2453 }
2454 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002455
Jiri Slaby274c7c32008-07-15 17:44:20 +02002456 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002457 mutex_unlock(&sc->lock);
2458
2459 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002460 tasklet_kill(&sc->rxtq);
2461 tasklet_kill(&sc->txtq);
2462 tasklet_kill(&sc->restq);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002463 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002464
2465 return ret;
2466}
2467
2468static irqreturn_t
2469ath5k_intr(int irq, void *dev_id)
2470{
2471 struct ath5k_softc *sc = dev_id;
2472 struct ath5k_hw *ah = sc->ah;
2473 enum ath5k_int status;
2474 unsigned int counter = 1000;
2475
2476 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2477 !ath5k_hw_is_intr_pending(ah)))
2478 return IRQ_NONE;
2479
2480 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002481 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2482 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2483 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002484 if (unlikely(status & AR5K_INT_FATAL)) {
2485 /*
2486 * Fatal errors are unrecoverable.
2487 * Typically these are caused by DMA errors.
2488 */
2489 tasklet_schedule(&sc->restq);
2490 } else if (unlikely(status & AR5K_INT_RXORN)) {
2491 tasklet_schedule(&sc->restq);
2492 } else {
2493 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002494 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002495 }
2496 if (status & AR5K_INT_RXEOL) {
2497 /*
2498 * NB: the hardware should re-read the link when
2499 * RXE bit is written, but it doesn't work at
2500 * least on older hardware revs.
2501 */
2502 sc->rxlink = NULL;
2503 }
2504 if (status & AR5K_INT_TXURN) {
2505 /* bump tx trigger level */
2506 ath5k_hw_update_tx_triglevel(ah, true);
2507 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002508 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002509 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002510 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2511 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002512 tasklet_schedule(&sc->txtq);
2513 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002514 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002515 }
2516 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002517 /*
2518 * These stats are also used for ANI i think
2519 * so how about updating them more often ?
2520 */
2521 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002522 }
2523 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002524 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002525
2526 if (unlikely(!counter))
2527 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2528
2529 return IRQ_HANDLED;
2530}
2531
2532static void
2533ath5k_tasklet_reset(unsigned long data)
2534{
2535 struct ath5k_softc *sc = (void *)data;
2536
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002537 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002538}
2539
2540/*
2541 * Periodically recalibrate the PHY to account
2542 * for temperature/environment changes.
2543 */
2544static void
2545ath5k_calibrate(unsigned long data)
2546{
2547 struct ath5k_softc *sc = (void *)data;
2548 struct ath5k_hw *ah = sc->ah;
2549
2550 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002551 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2552 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002553
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002554 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002555 /*
2556 * Rfgain is out of bounds, reset the chip
2557 * to load new gain values.
2558 */
2559 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002560 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002561 }
2562 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2563 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002564 ieee80211_frequency_to_channel(
2565 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002566
2567 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2568 msecs_to_jiffies(ath5k_calinterval * 1000)));
2569}
2570
2571
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002572/********************\
2573* Mac80211 functions *
2574\********************/
2575
2576static int
Johannes Berge039fa42008-05-15 12:55:29 +02002577ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002578{
2579 struct ath5k_softc *sc = hw->priv;
2580 struct ath5k_buf *bf;
2581 unsigned long flags;
2582 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002583 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002584
2585 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2586
Johannes Berg05c914f2008-09-11 00:01:58 +02002587 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002588 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2589
2590 /*
2591 * the hardware expects the header padded to 4 byte boundaries
2592 * if this is not the case we add the padding after the header
2593 */
2594 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002595 padsize = ath5k_pad_size(hdrlen);
2596 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002597
2598 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002599 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002600 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002601 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002602 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002603 skb_push(skb, padsize);
2604 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002605 }
2606
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002607 spin_lock_irqsave(&sc->txbuflock, flags);
2608 if (list_empty(&sc->txbuf)) {
2609 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2610 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002611 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002612 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002613 }
2614 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2615 list_del(&bf->list);
2616 sc->txbuf_len--;
2617 if (list_empty(&sc->txbuf))
2618 ieee80211_stop_queues(hw);
2619 spin_unlock_irqrestore(&sc->txbuflock, flags);
2620
2621 bf->skb = skb;
2622
Johannes Berge039fa42008-05-15 12:55:29 +02002623 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002624 bf->skb = NULL;
2625 spin_lock_irqsave(&sc->txbuflock, flags);
2626 list_add_tail(&bf->list, &sc->txbuf);
2627 sc->txbuf_len++;
2628 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002629 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002630 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002631 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002632
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002633drop_packet:
2634 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002635 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002636}
2637
2638static int
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002639ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002640{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002641 struct ath5k_hw *ah = sc->ah;
2642 int ret;
2643
2644 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002646 if (stop) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002647 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002648 ath5k_txq_cleanup(sc);
2649 ath5k_rx_stop(sc);
2650 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002652 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002653 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2654 goto err;
2655 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002656
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002657 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002658 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002659 ATH5K_ERR(sc, "can't start recv logic\n");
2660 goto err;
2661 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002662
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002663 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002664 * Change channels and update the h/w rate map if we're switching;
2665 * e.g. 11a to 11b/g.
2666 *
2667 * We may be doing a reset in response to an ioctl that changes the
2668 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002669 *
2670 * XXX needed?
2671 */
2672/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002673
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002674 ath5k_beacon_config(sc);
2675 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002676
2677 return 0;
2678err:
2679 return ret;
2680}
2681
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002682static int
2683ath5k_reset_wake(struct ath5k_softc *sc)
2684{
2685 int ret;
2686
2687 ret = ath5k_reset(sc, true, true);
2688 if (!ret)
2689 ieee80211_wake_queues(sc->hw);
2690
2691 return ret;
2692}
2693
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002694static int ath5k_start(struct ieee80211_hw *hw)
2695{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002696 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002697}
2698
2699static void ath5k_stop(struct ieee80211_hw *hw)
2700{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002701 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002702}
2703
2704static int ath5k_add_interface(struct ieee80211_hw *hw,
2705 struct ieee80211_if_init_conf *conf)
2706{
2707 struct ath5k_softc *sc = hw->priv;
2708 int ret;
2709
2710 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002711 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712 ret = 0;
2713 goto end;
2714 }
2715
Johannes Berg32bfd352007-12-19 01:31:26 +01002716 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002717
2718 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002719 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002720 case NL80211_IFTYPE_STATION:
2721 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002722 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002723 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002724 sc->opmode = conf->type;
2725 break;
2726 default:
2727 ret = -EOPNOTSUPP;
2728 goto end;
2729 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002730
2731 /* Set to a reasonable value. Note that this will
2732 * be set to mac80211's value at ath5k_config(). */
2733 sc->bintval = 1000;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002734 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002735
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002736 ret = 0;
2737end:
2738 mutex_unlock(&sc->lock);
2739 return ret;
2740}
2741
2742static void
2743ath5k_remove_interface(struct ieee80211_hw *hw,
2744 struct ieee80211_if_init_conf *conf)
2745{
2746 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002747 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002748
2749 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002750 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002751 goto end;
2752
Bob Copeland0e149cf2008-11-17 23:40:38 -05002753 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002754 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002755end:
2756 mutex_unlock(&sc->lock);
2757}
2758
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002759/*
2760 * TODO: Phy disable/diversity etc
2761 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002762static int
Johannes Berge8975582008-10-09 12:18:51 +02002763ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002764{
2765 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002766 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002767 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002768 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002769
2770 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002771
Nick Kossifidisa0823812009-04-30 15:55:44 -04002772 sc->bintval = conf->beacon_int;
2773
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002774 ret = ath5k_chan_set(sc, conf->channel);
2775 if (ret < 0)
2776 return ret;
2777
Nick Kossifidisa0823812009-04-30 15:55:44 -04002778 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2779 (sc->power_level != conf->power_level)) {
2780 sc->power_level = conf->power_level;
2781
2782 /* Half dB steps */
2783 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2784 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002785
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002786 /* TODO:
2787 * 1) Move this on config_interface and handle each case
2788 * separately eg. when we have only one STA vif, use
2789 * AR5K_ANTMODE_SINGLE_AP
2790 *
2791 * 2) Allow the user to change antenna mode eg. when only
2792 * one antenna is present
2793 *
2794 * 3) Allow the user to set default/tx antenna when possible
2795 *
2796 * 4) Default mode should handle 90% of the cases, together
2797 * with fixed a/b and single AP modes we should be able to
2798 * handle 99%. Sectored modes are extreme cases and i still
2799 * haven't found a usage for them. If we decide to support them,
2800 * then we must allow the user to set how many tx antennas we
2801 * have available
2802 */
2803 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002804
2805 mutex_unlock(&sc->lock);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002806 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002807}
2808
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002809#define SUPPORTED_FIF_FLAGS \
2810 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2811 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2812 FIF_BCN_PRBRESP_PROMISC
2813/*
2814 * o always accept unicast, broadcast, and multicast traffic
2815 * o multicast traffic for all BSSIDs will be enabled if mac80211
2816 * says it should be
2817 * o maintain current state of phy ofdm or phy cck error reception.
2818 * If the hardware detects any of these type of errors then
2819 * ath5k_hw_get_rx_filter() will pass to us the respective
2820 * hardware filters to be able to receive these type of frames.
2821 * o probe request frames are accepted only when operating in
2822 * hostap, adhoc, or monitor modes
2823 * o enable promiscuous mode according to the interface state
2824 * o accept beacons:
2825 * - when operating in adhoc mode so the 802.11 layer creates
2826 * node table entries for peers,
2827 * - when operating in station mode for collecting rssi data when
2828 * the station is otherwise quiet, or
2829 * - when scanning
2830 */
2831static void ath5k_configure_filter(struct ieee80211_hw *hw,
2832 unsigned int changed_flags,
2833 unsigned int *new_flags,
2834 int mc_count, struct dev_mc_list *mclist)
2835{
2836 struct ath5k_softc *sc = hw->priv;
2837 struct ath5k_hw *ah = sc->ah;
2838 u32 mfilt[2], val, rfilt;
2839 u8 pos;
2840 int i;
2841
2842 mfilt[0] = 0;
2843 mfilt[1] = 0;
2844
2845 /* Only deal with supported flags */
2846 changed_flags &= SUPPORTED_FIF_FLAGS;
2847 *new_flags &= SUPPORTED_FIF_FLAGS;
2848
2849 /* If HW detects any phy or radar errors, leave those filters on.
2850 * Also, always enable Unicast, Broadcasts and Multicast
2851 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2852 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2853 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2854 AR5K_RX_FILTER_MCAST);
2855
2856 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2857 if (*new_flags & FIF_PROMISC_IN_BSS) {
2858 rfilt |= AR5K_RX_FILTER_PROM;
2859 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002860 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002861 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002862 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002863 }
2864
2865 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2866 if (*new_flags & FIF_ALLMULTI) {
2867 mfilt[0] = ~0;
2868 mfilt[1] = ~0;
2869 } else {
2870 for (i = 0; i < mc_count; i++) {
2871 if (!mclist)
2872 break;
2873 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002874 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002875 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002876 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002877 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2878 pos &= 0x3f;
2879 mfilt[pos / 32] |= (1 << (pos % 32));
2880 /* XXX: we might be able to just do this instead,
2881 * but not sure, needs testing, if we do use this we'd
2882 * neet to inform below to not reset the mcast */
2883 /* ath5k_hw_set_mcast_filterindex(ah,
2884 * mclist->dmi_addr[5]); */
2885 mclist = mclist->next;
2886 }
2887 }
2888
2889 /* This is the best we can do */
2890 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2891 rfilt |= AR5K_RX_FILTER_PHYERR;
2892
2893 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2894 * and probes for any BSSID, this needs testing */
2895 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2896 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2897
2898 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2899 * set we should only pass on control frames for this
2900 * station. This needs testing. I believe right now this
2901 * enables *all* control frames, which is OK.. but
2902 * but we should see if we can improve on granularity */
2903 if (*new_flags & FIF_CONTROL)
2904 rfilt |= AR5K_RX_FILTER_CONTROL;
2905
2906 /* Additional settings per mode -- this is per ath5k */
2907
2908 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2909
Johannes Berg05c914f2008-09-11 00:01:58 +02002910 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002911 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2912 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002913 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002914 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002915 if (sc->opmode != NL80211_IFTYPE_AP &&
2916 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002917 test_bit(ATH_STAT_PROMISC, sc->status))
2918 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002919 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2a2008-11-03 14:43:00 -08002920 sc->opmode == NL80211_IFTYPE_ADHOC ||
2921 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002922 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002923 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2924 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2925 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002926
2927 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002928 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002929
2930 /* Set multicast bits */
2931 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2932 /* Set the cached hw filter flags, this will alter actually
2933 * be set in HW */
2934 sc->filter_flags = rfilt;
2935}
2936
2937static int
2938ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002939 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2940 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002941{
2942 struct ath5k_softc *sc = hw->priv;
2943 int ret = 0;
2944
Bob Copeland9ad9a262008-10-29 08:30:54 -04002945 if (modparam_nohwcrypt)
2946 return -EOPNOTSUPP;
2947
John Daiker0bbac082008-10-17 12:16:00 -07002948 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002949 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002950 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002951 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002952 case ALG_CCMP:
2953 return -EOPNOTSUPP;
2954 default:
2955 WARN_ON(1);
2956 return -EINVAL;
2957 }
2958
2959 mutex_lock(&sc->lock);
2960
2961 switch (cmd) {
2962 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002963 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
2964 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002965 if (ret) {
2966 ATH5K_ERR(sc, "can't set the key\n");
2967 goto unlock;
2968 }
2969 __set_bit(key->keyidx, sc->keymap);
2970 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04002971 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
2972 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002973 break;
2974 case DISABLE_KEY:
2975 ath5k_hw_reset_key(sc->ah, key->keyidx);
2976 __clear_bit(key->keyidx, sc->keymap);
2977 break;
2978 default:
2979 ret = -EINVAL;
2980 goto unlock;
2981 }
2982
2983unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002984 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002985 mutex_unlock(&sc->lock);
2986 return ret;
2987}
2988
2989static int
2990ath5k_get_stats(struct ieee80211_hw *hw,
2991 struct ieee80211_low_level_stats *stats)
2992{
2993 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03002994 struct ath5k_hw *ah = sc->ah;
2995
2996 /* Force update */
2997 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002998
2999 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3000
3001 return 0;
3002}
3003
3004static int
3005ath5k_get_tx_stats(struct ieee80211_hw *hw,
3006 struct ieee80211_tx_queue_stats *stats)
3007{
3008 struct ath5k_softc *sc = hw->priv;
3009
3010 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3011
3012 return 0;
3013}
3014
3015static u64
3016ath5k_get_tsf(struct ieee80211_hw *hw)
3017{
3018 struct ath5k_softc *sc = hw->priv;
3019
3020 return ath5k_hw_get_tsf64(sc->ah);
3021}
3022
3023static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003024ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3025{
3026 struct ath5k_softc *sc = hw->priv;
3027
3028 ath5k_hw_set_tsf64(sc->ah, tsf);
3029}
3030
3031static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003032ath5k_reset_tsf(struct ieee80211_hw *hw)
3033{
3034 struct ath5k_softc *sc = hw->priv;
3035
Bruno Randolf9804b982008-01-19 18:17:59 +09003036 /*
3037 * in IBSS mode we need to update the beacon timers too.
3038 * this will also reset the TSF if we call it with 0
3039 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003040 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003041 ath5k_beacon_update_timers(sc, 0);
3042 else
3043 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003044}
3045
3046static int
Jiri Slabyda966bc2008-10-12 22:54:10 +02003047ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003048{
Jiri Slaby00482972008-08-18 21:45:27 +02003049 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003050 int ret;
3051
3052 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3053
Jiri Slaby00482972008-08-18 21:45:27 +02003054 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003055 ath5k_txbuf_free(sc, sc->bbuf);
3056 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003057 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003058 if (ret)
3059 sc->bbuf->skb = NULL;
Jiri Slaby00482972008-08-18 21:45:27 +02003060 spin_unlock_irqrestore(&sc->block, flags);
3061 if (!ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003062 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003063 mmiowb();
3064 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003065
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003066 return ret;
3067}
Martin Xu02969b32008-11-24 10:49:27 +08003068static void
3069set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3070{
3071 struct ath5k_softc *sc = hw->priv;
3072 struct ath5k_hw *ah = sc->ah;
3073 u32 rfilt;
3074 rfilt = ath5k_hw_get_rx_filter(ah);
3075 if (enable)
3076 rfilt |= AR5K_RX_FILTER_BEACON;
3077 else
3078 rfilt &= ~AR5K_RX_FILTER_BEACON;
3079 ath5k_hw_set_rx_filter(ah, rfilt);
3080 sc->filter_flags = rfilt;
3081}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003082
Martin Xu02969b32008-11-24 10:49:27 +08003083static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3084 struct ieee80211_vif *vif,
3085 struct ieee80211_bss_conf *bss_conf,
3086 u32 changes)
3087{
3088 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003089 struct ath5k_hw *ah = sc->ah;
3090
3091 mutex_lock(&sc->lock);
3092 if (WARN_ON(sc->vif != vif))
3093 goto unlock;
3094
3095 if (changes & BSS_CHANGED_BSSID) {
3096 /* Cache for later use during resets */
3097 memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
3098 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3099 * a clean way of letting us retrieve this yet. */
3100 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
3101 mmiowb();
3102 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003103
3104 if (changes & BSS_CHANGED_BEACON_INT)
3105 sc->bintval = bss_conf->beacon_int;
3106
Martin Xu02969b32008-11-24 10:49:27 +08003107 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003108 sc->assoc = bss_conf->assoc;
3109 if (sc->opmode == NL80211_IFTYPE_STATION)
3110 set_beacon_filter(hw, sc->assoc);
Martin Xu02969b32008-11-24 10:49:27 +08003111 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003112
3113 if (changes & BSS_CHANGED_BEACON &&
3114 (vif->type == NL80211_IFTYPE_ADHOC ||
3115 vif->type == NL80211_IFTYPE_MESH_POINT ||
3116 vif->type == NL80211_IFTYPE_AP)) {
3117 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
3118
3119 if (beacon)
3120 ath5k_beacon_update(sc, beacon);
3121 }
3122
3123 unlock:
3124 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003125}