blob: a9e5851365d3e081eb306135925ae1a46990c4f4 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030040#if defined(CONFIG_X86)
41#include <asm/pat.h>
42#endif
Eli Cohene126ba92013-07-07 17:25:49 +030043#include <linux/sched.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030044#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020046#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020047#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020048#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030049#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030050#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051#include <rdma/ib_smi.h>
52#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020053#include <linux/in.h>
54#include <linux/etherdevice.h>
55#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030056#include "mlx5_ib.h"
57
58#define DRIVER_NAME "mlx5_ib"
Amir Vadai169a1d82014-02-19 17:47:31 +020059#define DRIVER_VERSION "2.2-1"
60#define DRIVER_RELDATE "Feb 2014"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
63MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
64MODULE_LICENSE("Dual BSD/GPL");
65MODULE_VERSION(DRIVER_VERSION);
66
Jack Morgenstein9603b612014-07-28 23:30:22 +030067static int deprecated_prof_sel = 2;
68module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
69MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
Eli Cohene126ba92013-07-07 17:25:49 +030070
71static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
73 DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
74
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200101static int mlx5_netdev_event(struct notifier_block *this,
102 unsigned long event, void *ptr)
103{
104 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
105 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
106 roce.nb);
107
Aviv Heller5ec8c832016-09-18 20:48:00 +0300108 switch (event) {
109 case NETDEV_REGISTER:
110 case NETDEV_UNREGISTER:
111 write_lock(&ibdev->roce.netdev_lock);
112 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
113 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
114 NULL : ndev;
115 write_unlock(&ibdev->roce.netdev_lock);
116 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200117
Aviv Heller5ec8c832016-09-18 20:48:00 +0300118 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300119 case NETDEV_DOWN: {
120 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
121 struct net_device *upper = NULL;
122
123 if (lag_ndev) {
124 upper = netdev_master_upper_dev_get(lag_ndev);
125 dev_put(lag_ndev);
126 }
127
128 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
129 && ibdev->ib_active) {
Aviv Heller5ec8c832016-09-18 20:48:00 +0300130 struct ib_event ibev = {0};
131
132 ibev.device = &ibdev->ib_dev;
133 ibev.event = (event == NETDEV_UP) ?
134 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
135 ibev.element.port_num = 1;
136 ib_dispatch_event(&ibev);
137 }
138 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300139 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300140
141 default:
142 break;
143 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200144
145 return NOTIFY_DONE;
146}
147
148static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
149 u8 port_num)
150{
151 struct mlx5_ib_dev *ibdev = to_mdev(device);
152 struct net_device *ndev;
153
Aviv Heller88621df2016-09-18 20:48:02 +0300154 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
155 if (ndev)
156 return ndev;
157
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200158 /* Ensure ndev does not disappear before we invoke dev_hold()
159 */
160 read_lock(&ibdev->roce.netdev_lock);
161 ndev = ibdev->roce.netdev;
162 if (ndev)
163 dev_hold(ndev);
164 read_unlock(&ibdev->roce.netdev_lock);
165
166 return ndev;
167}
168
Achiad Shochat3f89a642015-12-23 18:47:21 +0200169static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
170 struct ib_port_attr *props)
171{
172 struct mlx5_ib_dev *dev = to_mdev(device);
Aviv Heller88621df2016-09-18 20:48:02 +0300173 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200174 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200175 u16 qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200176
177 memset(props, 0, sizeof(*props));
178
179 props->port_cap_flags |= IB_PORT_CM_SUP;
180 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
181
182 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
183 roce_address_table_size);
184 props->max_mtu = IB_MTU_4096;
185 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
186 props->pkey_tbl_len = 1;
187 props->state = IB_PORT_DOWN;
188 props->phys_state = 3;
189
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200190 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
191 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200192
193 ndev = mlx5_ib_get_netdev(device, port_num);
194 if (!ndev)
195 return 0;
196
Aviv Heller88621df2016-09-18 20:48:02 +0300197 if (mlx5_lag_is_active(dev->mdev)) {
198 rcu_read_lock();
199 upper = netdev_master_upper_dev_get_rcu(ndev);
200 if (upper) {
201 dev_put(ndev);
202 ndev = upper;
203 dev_hold(ndev);
204 }
205 rcu_read_unlock();
206 }
207
Achiad Shochat3f89a642015-12-23 18:47:21 +0200208 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
209 props->state = IB_PORT_ACTIVE;
210 props->phys_state = 5;
211 }
212
213 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
214
215 dev_put(ndev);
216
217 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
218
219 props->active_width = IB_WIDTH_4X; /* TODO */
220 props->active_speed = IB_SPEED_QDR; /* TODO */
221
222 return 0;
223}
224
Achiad Shochat3cca2602015-12-23 18:47:23 +0200225static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
226 const struct ib_gid_attr *attr,
227 void *mlx5_addr)
228{
229#define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
230 char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
231 source_l3_address);
232 void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
233 source_mac_47_32);
234
235 if (!gid)
236 return;
237
238 ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
239
240 if (is_vlan_dev(attr->ndev)) {
241 MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
242 MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
243 }
244
245 switch (attr->gid_type) {
246 case IB_GID_TYPE_IB:
247 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
248 break;
249 case IB_GID_TYPE_ROCE_UDP_ENCAP:
250 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
251 break;
252
253 default:
254 WARN_ON(true);
255 }
256
257 if (attr->gid_type != IB_GID_TYPE_IB) {
258 if (ipv6_addr_v4mapped((void *)gid))
259 MLX5_SET_RA(mlx5_addr, roce_l3_type,
260 MLX5_ROCE_L3_TYPE_IPV4);
261 else
262 MLX5_SET_RA(mlx5_addr, roce_l3_type,
263 MLX5_ROCE_L3_TYPE_IPV6);
264 }
265
266 if ((attr->gid_type == IB_GID_TYPE_IB) ||
267 !ipv6_addr_v4mapped((void *)gid))
268 memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
269 else
270 memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
271}
272
273static int set_roce_addr(struct ib_device *device, u8 port_num,
274 unsigned int index,
275 const union ib_gid *gid,
276 const struct ib_gid_attr *attr)
277{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300278 struct mlx5_ib_dev *dev = to_mdev(device);
279 u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
280 u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
Achiad Shochat3cca2602015-12-23 18:47:23 +0200281 void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
282 enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
283
284 if (ll != IB_LINK_LAYER_ETHERNET)
285 return -EINVAL;
286
Achiad Shochat3cca2602015-12-23 18:47:23 +0200287 ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
288
289 MLX5_SET(set_roce_address_in, in, roce_address_index, index);
290 MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200291 return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
292}
293
294static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
295 unsigned int index, const union ib_gid *gid,
296 const struct ib_gid_attr *attr,
297 __always_unused void **context)
298{
299 return set_roce_addr(device, port_num, index, gid, attr);
300}
301
302static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
303 unsigned int index, __always_unused void **context)
304{
305 return set_roce_addr(device, port_num, index, NULL, NULL);
306}
307
Achiad Shochat2811ba52015-12-23 18:47:24 +0200308__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
309 int index)
310{
311 struct ib_gid_attr attr;
312 union ib_gid gid;
313
314 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
315 return 0;
316
317 if (!attr.ndev)
318 return 0;
319
320 dev_put(attr.ndev);
321
322 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
323 return 0;
324
325 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
326}
327
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300328static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
329{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300330 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
331 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
332 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300333}
334
335enum {
336 MLX5_VPORT_ACCESS_METHOD_MAD,
337 MLX5_VPORT_ACCESS_METHOD_HCA,
338 MLX5_VPORT_ACCESS_METHOD_NIC,
339};
340
341static int mlx5_get_vport_access_method(struct ib_device *ibdev)
342{
343 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
344 return MLX5_VPORT_ACCESS_METHOD_MAD;
345
Achiad Shochatebd61f62015-12-23 18:47:16 +0200346 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300347 IB_LINK_LAYER_ETHERNET)
348 return MLX5_VPORT_ACCESS_METHOD_NIC;
349
350 return MLX5_VPORT_ACCESS_METHOD_HCA;
351}
352
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200353static void get_atomic_caps(struct mlx5_ib_dev *dev,
354 struct ib_device_attr *props)
355{
356 u8 tmp;
357 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
358 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
359 u8 atomic_req_8B_endianness_mode =
360 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
361
362 /* Check if HW supports 8 bytes standard atomic operations and capable
363 * of host endianness respond
364 */
365 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
366 if (((atomic_operations & tmp) == tmp) &&
367 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
368 (atomic_req_8B_endianness_mode)) {
369 props->atomic_cap = IB_ATOMIC_HCA;
370 } else {
371 props->atomic_cap = IB_ATOMIC_NONE;
372 }
373}
374
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300375static int mlx5_query_system_image_guid(struct ib_device *ibdev,
376 __be64 *sys_image_guid)
377{
378 struct mlx5_ib_dev *dev = to_mdev(ibdev);
379 struct mlx5_core_dev *mdev = dev->mdev;
380 u64 tmp;
381 int err;
382
383 switch (mlx5_get_vport_access_method(ibdev)) {
384 case MLX5_VPORT_ACCESS_METHOD_MAD:
385 return mlx5_query_mad_ifc_system_image_guid(ibdev,
386 sys_image_guid);
387
388 case MLX5_VPORT_ACCESS_METHOD_HCA:
389 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200390 break;
391
392 case MLX5_VPORT_ACCESS_METHOD_NIC:
393 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
394 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300395
396 default:
397 return -EINVAL;
398 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200399
400 if (!err)
401 *sys_image_guid = cpu_to_be64(tmp);
402
403 return err;
404
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300405}
406
407static int mlx5_query_max_pkeys(struct ib_device *ibdev,
408 u16 *max_pkeys)
409{
410 struct mlx5_ib_dev *dev = to_mdev(ibdev);
411 struct mlx5_core_dev *mdev = dev->mdev;
412
413 switch (mlx5_get_vport_access_method(ibdev)) {
414 case MLX5_VPORT_ACCESS_METHOD_MAD:
415 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
416
417 case MLX5_VPORT_ACCESS_METHOD_HCA:
418 case MLX5_VPORT_ACCESS_METHOD_NIC:
419 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
420 pkey_table_size));
421 return 0;
422
423 default:
424 return -EINVAL;
425 }
426}
427
428static int mlx5_query_vendor_id(struct ib_device *ibdev,
429 u32 *vendor_id)
430{
431 struct mlx5_ib_dev *dev = to_mdev(ibdev);
432
433 switch (mlx5_get_vport_access_method(ibdev)) {
434 case MLX5_VPORT_ACCESS_METHOD_MAD:
435 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
436
437 case MLX5_VPORT_ACCESS_METHOD_HCA:
438 case MLX5_VPORT_ACCESS_METHOD_NIC:
439 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
440
441 default:
442 return -EINVAL;
443 }
444}
445
446static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
447 __be64 *node_guid)
448{
449 u64 tmp;
450 int err;
451
452 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
453 case MLX5_VPORT_ACCESS_METHOD_MAD:
454 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
455
456 case MLX5_VPORT_ACCESS_METHOD_HCA:
457 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200458 break;
459
460 case MLX5_VPORT_ACCESS_METHOD_NIC:
461 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
462 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300463
464 default:
465 return -EINVAL;
466 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200467
468 if (!err)
469 *node_guid = cpu_to_be64(tmp);
470
471 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300472}
473
474struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700475 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300476};
477
478static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
479{
480 struct mlx5_reg_node_desc in;
481
482 if (mlx5_use_mad_ifc(dev))
483 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
484
485 memset(&in, 0, sizeof(in));
486
487 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
488 sizeof(struct mlx5_reg_node_desc),
489 MLX5_REG_NODE_DESC, 0, 0);
490}
491
Eli Cohene126ba92013-07-07 17:25:49 +0300492static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300493 struct ib_device_attr *props,
494 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300495{
496 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300497 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300498 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300499 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300500 int max_rq_sg;
501 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300502 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300503 struct mlx5_ib_query_device_resp resp = {};
504 size_t resp_len;
505 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300506
Bodong Wang402ca532016-06-17 15:02:20 +0300507 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
508 if (uhw->outlen && uhw->outlen < resp_len)
509 return -EINVAL;
510 else
511 resp.response_length = resp_len;
512
513 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300514 return -EINVAL;
515
Eli Cohene126ba92013-07-07 17:25:49 +0300516 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300517 err = mlx5_query_system_image_guid(ibdev,
518 &props->sys_image_guid);
519 if (err)
520 return err;
521
522 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
523 if (err)
524 return err;
525
526 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
527 if (err)
528 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300529
Jack Morgenstein9603b612014-07-28 23:30:22 +0300530 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
531 (fw_rev_min(dev->mdev) << 16) |
532 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300533 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
534 IB_DEVICE_PORT_ACTIVE_EVENT |
535 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200536 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300537
538 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300539 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300540 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300541 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300542 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300543 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300544 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300545 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200546 if (MLX5_CAP_GEN(mdev, imaicl)) {
547 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
548 IB_DEVICE_MEM_WINDOW_TYPE_2B;
549 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200550 /* We support 'Gappy' memory registration too */
551 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200552 }
Eli Cohene126ba92013-07-07 17:25:49 +0300553 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300554 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200555 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
556 /* At this stage no support for signature handover */
557 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
558 IB_PROT_T10DIF_TYPE_2 |
559 IB_PROT_T10DIF_TYPE_3;
560 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
561 IB_GUARD_T10DIF_CSUM;
562 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300563 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300564 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300565
Bodong Wang402ca532016-06-17 15:02:20 +0300566 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
567 if (MLX5_CAP_ETH(mdev, csum_cap))
Bodong Wang88115fe2015-12-18 13:53:20 +0200568 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
569
Bodong Wang402ca532016-06-17 15:02:20 +0300570 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
571 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
572 if (max_tso) {
573 resp.tso_caps.max_tso = 1 << max_tso;
574 resp.tso_caps.supported_qpts |=
575 1 << IB_QPT_RAW_PACKET;
576 resp.response_length += sizeof(resp.tso_caps);
577 }
578 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300579
580 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
581 resp.rss_caps.rx_hash_function =
582 MLX5_RX_HASH_FUNC_TOEPLITZ;
583 resp.rss_caps.rx_hash_fields_mask =
584 MLX5_RX_HASH_SRC_IPV4 |
585 MLX5_RX_HASH_DST_IPV4 |
586 MLX5_RX_HASH_SRC_IPV6 |
587 MLX5_RX_HASH_DST_IPV6 |
588 MLX5_RX_HASH_SRC_PORT_TCP |
589 MLX5_RX_HASH_DST_PORT_TCP |
590 MLX5_RX_HASH_SRC_PORT_UDP |
591 MLX5_RX_HASH_DST_PORT_UDP;
592 resp.response_length += sizeof(resp.rss_caps);
593 }
594 } else {
595 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
596 resp.response_length += sizeof(resp.tso_caps);
597 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
598 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300599 }
600
Erez Shitritf0313962016-02-21 16:27:17 +0200601 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
602 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
603 props->device_cap_flags |= IB_DEVICE_UD_TSO;
604 }
605
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300606 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
607 MLX5_CAP_ETH(dev->mdev, scatter_fcs))
608 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
609
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300610 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
611 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
612
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300613 props->vendor_part_id = mdev->pdev->device;
614 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300615
616 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300617 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300618 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
619 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
620 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
621 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300622 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
623 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
624 sizeof(struct mlx5_wqe_raddr_seg)) /
625 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300626 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300627 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300628 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200629 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300630 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
631 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
632 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
633 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
634 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
635 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
636 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300637 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300638 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200639 props->max_fast_reg_page_list_len =
640 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200641 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300642 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300643 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
644 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300645 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
646 props->max_mcast_grp;
647 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300648 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200649 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
650 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300651
Haggai Eran8cdd3122014-12-11 17:04:20 +0200652#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300653 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200654 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
655 props->odp_caps = dev->odp_caps;
656#endif
657
Leon Romanovsky051f2632015-12-20 12:16:11 +0200658 if (MLX5_CAP_GEN(mdev, cd))
659 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
660
Eli Coheneff901d2016-03-11 22:58:42 +0200661 if (!mlx5_core_is_pf(mdev))
662 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
663
Yishai Hadas31f69a82016-08-28 11:28:45 +0300664 if (mlx5_ib_port_link_layer(ibdev, 1) ==
665 IB_LINK_LAYER_ETHERNET) {
666 props->rss_caps.max_rwq_indirection_tables =
667 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
668 props->rss_caps.max_rwq_indirection_table_size =
669 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
670 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
671 props->max_wq_type_rq =
672 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
673 }
674
Bodong Wang191ded42016-10-31 12:15:21 +0200675 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
676 uhw->outlen)) {
677 resp.mlx5_ib_support_multi_pkt_send_wqes =
678 MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
679 resp.response_length +=
680 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
681 }
682
683 if (field_avail(typeof(resp), reserved, uhw->outlen))
684 resp.response_length += sizeof(resp.reserved);
685
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200686 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
687 resp.cqe_comp_caps.max_num =
688 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
689 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
690 resp.cqe_comp_caps.supported_format =
691 MLX5_IB_CQE_RES_FORMAT_HASH |
692 MLX5_IB_CQE_RES_FORMAT_CSUM;
693 resp.response_length += sizeof(resp.cqe_comp_caps);
694 }
695
Bodong Wang402ca532016-06-17 15:02:20 +0300696 if (uhw->outlen) {
697 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
698
699 if (err)
700 return err;
701 }
702
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300703 return 0;
704}
Eli Cohene126ba92013-07-07 17:25:49 +0300705
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300706enum mlx5_ib_width {
707 MLX5_IB_WIDTH_1X = 1 << 0,
708 MLX5_IB_WIDTH_2X = 1 << 1,
709 MLX5_IB_WIDTH_4X = 1 << 2,
710 MLX5_IB_WIDTH_8X = 1 << 3,
711 MLX5_IB_WIDTH_12X = 1 << 4
712};
713
714static int translate_active_width(struct ib_device *ibdev, u8 active_width,
715 u8 *ib_width)
716{
717 struct mlx5_ib_dev *dev = to_mdev(ibdev);
718 int err = 0;
719
720 if (active_width & MLX5_IB_WIDTH_1X) {
721 *ib_width = IB_WIDTH_1X;
722 } else if (active_width & MLX5_IB_WIDTH_2X) {
723 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
724 (int)active_width);
725 err = -EINVAL;
726 } else if (active_width & MLX5_IB_WIDTH_4X) {
727 *ib_width = IB_WIDTH_4X;
728 } else if (active_width & MLX5_IB_WIDTH_8X) {
729 *ib_width = IB_WIDTH_8X;
730 } else if (active_width & MLX5_IB_WIDTH_12X) {
731 *ib_width = IB_WIDTH_12X;
732 } else {
733 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
734 (int)active_width);
735 err = -EINVAL;
736 }
737
738 return err;
739}
740
741static int mlx5_mtu_to_ib_mtu(int mtu)
742{
743 switch (mtu) {
744 case 256: return 1;
745 case 512: return 2;
746 case 1024: return 3;
747 case 2048: return 4;
748 case 4096: return 5;
749 default:
750 pr_warn("invalid mtu\n");
751 return -1;
752 }
753}
754
755enum ib_max_vl_num {
756 __IB_MAX_VL_0 = 1,
757 __IB_MAX_VL_0_1 = 2,
758 __IB_MAX_VL_0_3 = 3,
759 __IB_MAX_VL_0_7 = 4,
760 __IB_MAX_VL_0_14 = 5,
761};
762
763enum mlx5_vl_hw_cap {
764 MLX5_VL_HW_0 = 1,
765 MLX5_VL_HW_0_1 = 2,
766 MLX5_VL_HW_0_2 = 3,
767 MLX5_VL_HW_0_3 = 4,
768 MLX5_VL_HW_0_4 = 5,
769 MLX5_VL_HW_0_5 = 6,
770 MLX5_VL_HW_0_6 = 7,
771 MLX5_VL_HW_0_7 = 8,
772 MLX5_VL_HW_0_14 = 15
773};
774
775static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
776 u8 *max_vl_num)
777{
778 switch (vl_hw_cap) {
779 case MLX5_VL_HW_0:
780 *max_vl_num = __IB_MAX_VL_0;
781 break;
782 case MLX5_VL_HW_0_1:
783 *max_vl_num = __IB_MAX_VL_0_1;
784 break;
785 case MLX5_VL_HW_0_3:
786 *max_vl_num = __IB_MAX_VL_0_3;
787 break;
788 case MLX5_VL_HW_0_7:
789 *max_vl_num = __IB_MAX_VL_0_7;
790 break;
791 case MLX5_VL_HW_0_14:
792 *max_vl_num = __IB_MAX_VL_0_14;
793 break;
794
795 default:
796 return -EINVAL;
797 }
798
799 return 0;
800}
801
802static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
803 struct ib_port_attr *props)
804{
805 struct mlx5_ib_dev *dev = to_mdev(ibdev);
806 struct mlx5_core_dev *mdev = dev->mdev;
807 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300808 u16 max_mtu;
809 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300810 int err;
811 u8 ib_link_width_oper;
812 u8 vl_hw_cap;
813
814 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
815 if (!rep) {
816 err = -ENOMEM;
817 goto out;
818 }
819
820 memset(props, 0, sizeof(*props));
821
822 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
823 if (err)
824 goto out;
825
826 props->lid = rep->lid;
827 props->lmc = rep->lmc;
828 props->sm_lid = rep->sm_lid;
829 props->sm_sl = rep->sm_sl;
830 props->state = rep->vport_state;
831 props->phys_state = rep->port_physical_state;
832 props->port_cap_flags = rep->cap_mask1;
833 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
834 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
835 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
836 props->bad_pkey_cntr = rep->pkey_violation_counter;
837 props->qkey_viol_cntr = rep->qkey_violation_counter;
838 props->subnet_timeout = rep->subnet_timeout;
839 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200840 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300841
842 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
843 if (err)
844 goto out;
845
846 err = translate_active_width(ibdev, ib_link_width_oper,
847 &props->active_width);
848 if (err)
849 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300850 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300851 if (err)
852 goto out;
853
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300854 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300855
856 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
857
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300858 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300859
860 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
861
862 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
863 if (err)
864 goto out;
865
866 err = translate_max_vl_num(ibdev, vl_hw_cap,
867 &props->max_vl_num);
868out:
869 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300870 return err;
871}
872
873int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
874 struct ib_port_attr *props)
875{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300876 switch (mlx5_get_vport_access_method(ibdev)) {
877 case MLX5_VPORT_ACCESS_METHOD_MAD:
878 return mlx5_query_mad_ifc_port(ibdev, port, props);
Eli Cohene126ba92013-07-07 17:25:49 +0300879
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300880 case MLX5_VPORT_ACCESS_METHOD_HCA:
881 return mlx5_query_hca_port(ibdev, port, props);
882
Achiad Shochat3f89a642015-12-23 18:47:21 +0200883 case MLX5_VPORT_ACCESS_METHOD_NIC:
884 return mlx5_query_port_roce(ibdev, port, props);
885
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300886 default:
Eli Cohene126ba92013-07-07 17:25:49 +0300887 return -EINVAL;
888 }
Eli Cohene126ba92013-07-07 17:25:49 +0300889}
890
891static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
892 union ib_gid *gid)
893{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300894 struct mlx5_ib_dev *dev = to_mdev(ibdev);
895 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300896
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300897 switch (mlx5_get_vport_access_method(ibdev)) {
898 case MLX5_VPORT_ACCESS_METHOD_MAD:
899 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300900
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300901 case MLX5_VPORT_ACCESS_METHOD_HCA:
902 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300903
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300904 default:
905 return -EINVAL;
906 }
Eli Cohene126ba92013-07-07 17:25:49 +0300907
Eli Cohene126ba92013-07-07 17:25:49 +0300908}
909
910static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
911 u16 *pkey)
912{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300913 struct mlx5_ib_dev *dev = to_mdev(ibdev);
914 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300915
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300916 switch (mlx5_get_vport_access_method(ibdev)) {
917 case MLX5_VPORT_ACCESS_METHOD_MAD:
918 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +0300919
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300920 case MLX5_VPORT_ACCESS_METHOD_HCA:
921 case MLX5_VPORT_ACCESS_METHOD_NIC:
922 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
923 pkey);
924 default:
925 return -EINVAL;
926 }
Eli Cohene126ba92013-07-07 17:25:49 +0300927}
928
Eli Cohene126ba92013-07-07 17:25:49 +0300929static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
930 struct ib_device_modify *props)
931{
932 struct mlx5_ib_dev *dev = to_mdev(ibdev);
933 struct mlx5_reg_node_desc in;
934 struct mlx5_reg_node_desc out;
935 int err;
936
937 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
938 return -EOPNOTSUPP;
939
940 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
941 return 0;
942
943 /*
944 * If possible, pass node desc to FW, so it can generate
945 * a 144 trap. If cmd fails, just ignore.
946 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700947 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300948 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +0300949 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
950 if (err)
951 return err;
952
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700953 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +0300954
955 return err;
956}
957
958static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
959 struct ib_port_modify *props)
960{
961 struct mlx5_ib_dev *dev = to_mdev(ibdev);
962 struct ib_port_attr attr;
963 u32 tmp;
964 int err;
965
966 mutex_lock(&dev->cap_mask_mutex);
967
968 err = mlx5_ib_query_port(ibdev, port, &attr);
969 if (err)
970 goto out;
971
972 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
973 ~props->clr_port_cap_mask;
974
Jack Morgenstein9603b612014-07-28 23:30:22 +0300975 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +0300976
977out:
978 mutex_unlock(&dev->cap_mask_mutex);
979 return err;
980}
981
982static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
983 struct ib_udata *udata)
984{
985 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +0200986 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
987 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +0300988 struct mlx5_ib_ucontext *context;
989 struct mlx5_uuar_info *uuari;
990 struct mlx5_uar *uars;
Eli Cohenc1be5232014-01-14 17:45:12 +0200991 int gross_uuars;
Eli Cohene126ba92013-07-07 17:25:49 +0300992 int num_uars;
Eli Cohen78c0f982014-01-30 13:49:48 +0200993 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300994 int uuarn;
995 int err;
996 int i;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300997 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +0200998 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
999 max_cqe_version);
Eli Cohene126ba92013-07-07 17:25:49 +03001000
1001 if (!dev->ib_active)
1002 return ERR_PTR(-EAGAIN);
1003
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001004 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
1005 return ERR_PTR(-EINVAL);
1006
Eli Cohen78c0f982014-01-30 13:49:48 +02001007 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
1008 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
1009 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001010 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001011 ver = 2;
1012 else
1013 return ERR_PTR(-EINVAL);
1014
Matan Barakb368d7c2015-12-15 20:30:12 +02001015 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001016 if (err)
1017 return ERR_PTR(err);
1018
Matan Barakb368d7c2015-12-15 20:30:12 +02001019 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001020 return ERR_PTR(-EINVAL);
1021
Eli Cohene126ba92013-07-07 17:25:49 +03001022 if (req.total_num_uuars > MLX5_MAX_UUARS)
1023 return ERR_PTR(-ENOMEM);
1024
1025 if (req.total_num_uuars == 0)
1026 return ERR_PTR(-EINVAL);
1027
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001028 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001029 return ERR_PTR(-EOPNOTSUPP);
1030
1031 if (reqlen > sizeof(req) &&
1032 !ib_is_udata_cleared(udata, sizeof(req),
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001033 reqlen - sizeof(req)))
Matan Barakb368d7c2015-12-15 20:30:12 +02001034 return ERR_PTR(-EOPNOTSUPP);
1035
Eli Cohenc1be5232014-01-14 17:45:12 +02001036 req.total_num_uuars = ALIGN(req.total_num_uuars,
1037 MLX5_NON_FP_BF_REGS_PER_PAGE);
Eli Cohene126ba92013-07-07 17:25:49 +03001038 if (req.num_low_latency_uuars > req.total_num_uuars - 1)
1039 return ERR_PTR(-EINVAL);
1040
Eli Cohenc1be5232014-01-14 17:45:12 +02001041 num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
1042 gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001043 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001044 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1045 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001046 resp.cache_line_size = L1_CACHE_BYTES;
1047 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1048 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1049 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1050 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1051 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001052 resp.cqe_version = min_t(__u8,
1053 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1054 req.max_cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001055 resp.response_length = min(offsetof(typeof(resp), response_length) +
1056 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001057
1058 context = kzalloc(sizeof(*context), GFP_KERNEL);
1059 if (!context)
1060 return ERR_PTR(-ENOMEM);
1061
1062 uuari = &context->uuari;
1063 mutex_init(&uuari->lock);
1064 uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
1065 if (!uars) {
1066 err = -ENOMEM;
1067 goto out_ctx;
1068 }
1069
Eli Cohenc1be5232014-01-14 17:45:12 +02001070 uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
Eli Cohene126ba92013-07-07 17:25:49 +03001071 sizeof(*uuari->bitmap),
1072 GFP_KERNEL);
1073 if (!uuari->bitmap) {
1074 err = -ENOMEM;
1075 goto out_uar_ctx;
1076 }
1077 /*
1078 * clear all fast path uuars
1079 */
Eli Cohenc1be5232014-01-14 17:45:12 +02001080 for (i = 0; i < gross_uuars; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +03001081 uuarn = i & 3;
1082 if (uuarn == 2 || uuarn == 3)
1083 set_bit(i, uuari->bitmap);
1084 }
1085
Eli Cohenc1be5232014-01-14 17:45:12 +02001086 uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001087 if (!uuari->count) {
1088 err = -ENOMEM;
1089 goto out_bitmap;
1090 }
1091
1092 for (i = 0; i < num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001093 err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +03001094 if (err)
1095 goto out_count;
1096 }
1097
Haggai Eranb4cfe442014-12-11 17:04:26 +02001098#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1099 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1100#endif
1101
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001102 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
1103 err = mlx5_core_alloc_transport_domain(dev->mdev,
1104 &context->tdn);
1105 if (err)
1106 goto out_uars;
1107 }
1108
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001109 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001110 INIT_LIST_HEAD(&context->db_page_list);
1111 mutex_init(&context->db_page_mutex);
1112
1113 resp.tot_uuars = req.total_num_uuars;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001114 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001115
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001116 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1117 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001118
Bodong Wang402ca532016-06-17 15:02:20 +03001119 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
1120 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE;
1121 resp.response_length += sizeof(resp.cmds_supp_uhw);
1122 }
1123
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001124 /*
1125 * We don't want to expose information from the PCI bar that is located
1126 * after 4096 bytes, so if the arch only supports larger pages, let's
1127 * pretend we don't support reading the HCA's core clock. This is also
1128 * forced by mmap function.
1129 */
1130 if (PAGE_SIZE <= 4096 &&
1131 field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
Matan Barakb368d7c2015-12-15 20:30:12 +02001132 resp.comp_mask |=
1133 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1134 resp.hca_core_clock_offset =
1135 offsetof(struct mlx5_init_seg, internal_timer_h) %
1136 PAGE_SIZE;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001137 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001138 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001139 }
1140
1141 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001142 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001143 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001144
Eli Cohen78c0f982014-01-30 13:49:48 +02001145 uuari->ver = ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001146 uuari->num_low_latency_uuars = req.num_low_latency_uuars;
1147 uuari->uars = uars;
1148 uuari->num_uars = num_uars;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001149 context->cqe_version = resp.cqe_version;
1150
Eli Cohene126ba92013-07-07 17:25:49 +03001151 return &context->ibucontext;
1152
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001153out_td:
1154 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1155 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1156
Eli Cohene126ba92013-07-07 17:25:49 +03001157out_uars:
1158 for (i--; i >= 0; i--)
Jack Morgenstein9603b612014-07-28 23:30:22 +03001159 mlx5_cmd_free_uar(dev->mdev, uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +03001160out_count:
1161 kfree(uuari->count);
1162
1163out_bitmap:
1164 kfree(uuari->bitmap);
1165
1166out_uar_ctx:
1167 kfree(uars);
1168
1169out_ctx:
1170 kfree(context);
1171 return ERR_PTR(err);
1172}
1173
1174static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1175{
1176 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1177 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1178 struct mlx5_uuar_info *uuari = &context->uuari;
1179 int i;
1180
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001181 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1182 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1183
Eli Cohene126ba92013-07-07 17:25:49 +03001184 for (i = 0; i < uuari->num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001185 if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
Eli Cohene126ba92013-07-07 17:25:49 +03001186 mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
1187 }
1188
1189 kfree(uuari->count);
1190 kfree(uuari->bitmap);
1191 kfree(uuari->uars);
1192 kfree(context);
1193
1194 return 0;
1195}
1196
1197static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
1198{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001199 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
Eli Cohene126ba92013-07-07 17:25:49 +03001200}
1201
1202static int get_command(unsigned long offset)
1203{
1204 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1205}
1206
1207static int get_arg(unsigned long offset)
1208{
1209 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1210}
1211
1212static int get_index(unsigned long offset)
1213{
1214 return get_arg(offset);
1215}
1216
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001217static void mlx5_ib_vma_open(struct vm_area_struct *area)
1218{
1219 /* vma_open is called when a new VMA is created on top of our VMA. This
1220 * is done through either mremap flow or split_vma (usually due to
1221 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1222 * as this VMA is strongly hardware related. Therefore we set the
1223 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1224 * calling us again and trying to do incorrect actions. We assume that
1225 * the original VMA size is exactly a single page, and therefore all
1226 * "splitting" operation will not happen to it.
1227 */
1228 area->vm_ops = NULL;
1229}
1230
1231static void mlx5_ib_vma_close(struct vm_area_struct *area)
1232{
1233 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1234
1235 /* It's guaranteed that all VMAs opened on a FD are closed before the
1236 * file itself is closed, therefore no sync is needed with the regular
1237 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1238 * However need a sync with accessing the vma as part of
1239 * mlx5_ib_disassociate_ucontext.
1240 * The close operation is usually called under mm->mmap_sem except when
1241 * process is exiting.
1242 * The exiting case is handled explicitly as part of
1243 * mlx5_ib_disassociate_ucontext.
1244 */
1245 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1246
1247 /* setting the vma context pointer to null in the mlx5_ib driver's
1248 * private data, to protect a race condition in
1249 * mlx5_ib_disassociate_ucontext().
1250 */
1251 mlx5_ib_vma_priv_data->vma = NULL;
1252 list_del(&mlx5_ib_vma_priv_data->list);
1253 kfree(mlx5_ib_vma_priv_data);
1254}
1255
1256static const struct vm_operations_struct mlx5_ib_vm_ops = {
1257 .open = mlx5_ib_vma_open,
1258 .close = mlx5_ib_vma_close
1259};
1260
1261static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1262 struct mlx5_ib_ucontext *ctx)
1263{
1264 struct mlx5_ib_vma_private_data *vma_prv;
1265 struct list_head *vma_head = &ctx->vma_private_list;
1266
1267 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1268 if (!vma_prv)
1269 return -ENOMEM;
1270
1271 vma_prv->vma = vma;
1272 vma->vm_private_data = vma_prv;
1273 vma->vm_ops = &mlx5_ib_vm_ops;
1274
1275 list_add(&vma_prv->list, vma_head);
1276
1277 return 0;
1278}
1279
1280static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1281{
1282 int ret;
1283 struct vm_area_struct *vma;
1284 struct mlx5_ib_vma_private_data *vma_private, *n;
1285 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1286 struct task_struct *owning_process = NULL;
1287 struct mm_struct *owning_mm = NULL;
1288
1289 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1290 if (!owning_process)
1291 return;
1292
1293 owning_mm = get_task_mm(owning_process);
1294 if (!owning_mm) {
1295 pr_info("no mm, disassociate ucontext is pending task termination\n");
1296 while (1) {
1297 put_task_struct(owning_process);
1298 usleep_range(1000, 2000);
1299 owning_process = get_pid_task(ibcontext->tgid,
1300 PIDTYPE_PID);
1301 if (!owning_process ||
1302 owning_process->state == TASK_DEAD) {
1303 pr_info("disassociate ucontext done, task was terminated\n");
1304 /* in case task was dead need to release the
1305 * task struct.
1306 */
1307 if (owning_process)
1308 put_task_struct(owning_process);
1309 return;
1310 }
1311 }
1312 }
1313
1314 /* need to protect from a race on closing the vma as part of
1315 * mlx5_ib_vma_close.
1316 */
1317 down_read(&owning_mm->mmap_sem);
1318 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1319 list) {
1320 vma = vma_private->vma;
1321 ret = zap_vma_ptes(vma, vma->vm_start,
1322 PAGE_SIZE);
1323 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1324 /* context going to be destroyed, should
1325 * not access ops any more.
1326 */
1327 vma->vm_ops = NULL;
1328 list_del(&vma_private->list);
1329 kfree(vma_private);
1330 }
1331 up_read(&owning_mm->mmap_sem);
1332 mmput(owning_mm);
1333 put_task_struct(owning_process);
1334}
1335
Guy Levi37aa5c32016-04-27 16:49:50 +03001336static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1337{
1338 switch (cmd) {
1339 case MLX5_IB_MMAP_WC_PAGE:
1340 return "WC";
1341 case MLX5_IB_MMAP_REGULAR_PAGE:
1342 return "best effort WC";
1343 case MLX5_IB_MMAP_NC_PAGE:
1344 return "NC";
1345 default:
1346 return NULL;
1347 }
1348}
1349
1350static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001351 struct vm_area_struct *vma,
1352 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001353{
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001354 struct mlx5_uuar_info *uuari = &context->uuari;
Guy Levi37aa5c32016-04-27 16:49:50 +03001355 int err;
1356 unsigned long idx;
1357 phys_addr_t pfn, pa;
1358 pgprot_t prot;
1359
1360 switch (cmd) {
1361 case MLX5_IB_MMAP_WC_PAGE:
1362/* Some architectures don't support WC memory */
1363#if defined(CONFIG_X86)
1364 if (!pat_enabled())
1365 return -EPERM;
1366#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1367 return -EPERM;
1368#endif
1369 /* fall through */
1370 case MLX5_IB_MMAP_REGULAR_PAGE:
1371 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1372 prot = pgprot_writecombine(vma->vm_page_prot);
1373 break;
1374 case MLX5_IB_MMAP_NC_PAGE:
1375 prot = pgprot_noncached(vma->vm_page_prot);
1376 break;
1377 default:
1378 return -EINVAL;
1379 }
1380
1381 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1382 return -EINVAL;
1383
1384 idx = get_index(vma->vm_pgoff);
1385 if (idx >= uuari->num_uars)
1386 return -EINVAL;
1387
1388 pfn = uar_index2pfn(dev, uuari->uars[idx].index);
1389 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1390
1391 vma->vm_page_prot = prot;
1392 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1393 PAGE_SIZE, vma->vm_page_prot);
1394 if (err) {
1395 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1396 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1397 return -EAGAIN;
1398 }
1399
1400 pa = pfn << PAGE_SHIFT;
1401 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1402 vma->vm_start, &pa);
1403
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001404 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001405}
1406
Eli Cohene126ba92013-07-07 17:25:49 +03001407static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1408{
1409 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1410 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001411 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001412 phys_addr_t pfn;
1413
1414 command = get_command(vma->vm_pgoff);
1415 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001416 case MLX5_IB_MMAP_WC_PAGE:
1417 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001418 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001419 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001420
1421 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1422 return -ENOSYS;
1423
Matan Barakd69e3bc2015-12-15 20:30:13 +02001424 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001425 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1426 return -EINVAL;
1427
Matan Barak6cbac1e2016-04-14 16:52:10 +03001428 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001429 return -EPERM;
1430
1431 /* Don't expose to user-space information it shouldn't have */
1432 if (PAGE_SIZE > 4096)
1433 return -EOPNOTSUPP;
1434
1435 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1436 pfn = (dev->mdev->iseg_base +
1437 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1438 PAGE_SHIFT;
1439 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1440 PAGE_SIZE, vma->vm_page_prot))
1441 return -EAGAIN;
1442
1443 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1444 vma->vm_start,
1445 (unsigned long long)pfn << PAGE_SHIFT);
1446 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001447
Eli Cohene126ba92013-07-07 17:25:49 +03001448 default:
1449 return -EINVAL;
1450 }
1451
1452 return 0;
1453}
1454
Eli Cohene126ba92013-07-07 17:25:49 +03001455static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1456 struct ib_ucontext *context,
1457 struct ib_udata *udata)
1458{
1459 struct mlx5_ib_alloc_pd_resp resp;
1460 struct mlx5_ib_pd *pd;
1461 int err;
1462
1463 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1464 if (!pd)
1465 return ERR_PTR(-ENOMEM);
1466
Jack Morgenstein9603b612014-07-28 23:30:22 +03001467 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001468 if (err) {
1469 kfree(pd);
1470 return ERR_PTR(err);
1471 }
1472
1473 if (context) {
1474 resp.pdn = pd->pdn;
1475 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001476 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001477 kfree(pd);
1478 return ERR_PTR(-EFAULT);
1479 }
Eli Cohene126ba92013-07-07 17:25:49 +03001480 }
1481
1482 return &pd->ibpd;
1483}
1484
1485static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1486{
1487 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1488 struct mlx5_ib_pd *mpd = to_mpd(pd);
1489
Jack Morgenstein9603b612014-07-28 23:30:22 +03001490 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001491 kfree(mpd);
1492
1493 return 0;
1494}
1495
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001496enum {
1497 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1498 MATCH_CRITERIA_ENABLE_MISC_BIT,
1499 MATCH_CRITERIA_ENABLE_INNER_BIT
1500};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001501
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001502#define HEADER_IS_ZERO(match_criteria, headers) \
1503 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1504 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1505
1506static u8 get_match_criteria_enable(u32 *match_criteria)
1507{
1508 u8 match_criteria_enable;
1509
1510 match_criteria_enable =
1511 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1512 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1513 match_criteria_enable |=
1514 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1515 MATCH_CRITERIA_ENABLE_MISC_BIT;
1516 match_criteria_enable |=
1517 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1518 MATCH_CRITERIA_ENABLE_INNER_BIT;
1519
1520 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001521}
1522
Maor Gottliebca0d4752016-08-30 16:58:35 +03001523static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1524{
1525 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1526 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1527}
1528
1529static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1530{
1531 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1532 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1533 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1534 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1535}
1536
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001537#define LAST_ETH_FIELD vlan_tag
1538#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001539#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001540#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001541#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02001542#define LAST_TUNNEL_FIELD tunnel_id
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001543
1544/* Field is the last supported field */
1545#define FIELDS_NOT_SUPPORTED(filter, field)\
1546 memchr_inv((void *)&filter.field +\
1547 sizeof(filter.field), 0,\
1548 sizeof(filter) -\
1549 offsetof(typeof(filter), field) -\
1550 sizeof(filter.field))
1551
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001552static int parse_flow_attr(u32 *match_c, u32 *match_v,
Maor Gottliebdd063d02016-08-28 14:16:32 +03001553 const union ib_flow_spec *ib_spec)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001554{
1555 void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1556 outer_headers);
1557 void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1558 outer_headers);
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001559 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1560 misc_parameters);
1561 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1562 misc_parameters);
1563
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001564 switch (ib_spec->type) {
1565 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001566 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
1567 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001568
1569 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1570 dmac_47_16),
1571 ib_spec->eth.mask.dst_mac);
1572 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1573 dmac_47_16),
1574 ib_spec->eth.val.dst_mac);
1575
Maor Gottliebee3da802016-09-12 19:16:24 +03001576 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1577 smac_47_16),
1578 ib_spec->eth.mask.src_mac);
1579 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1580 smac_47_16),
1581 ib_spec->eth.val.src_mac);
1582
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001583 if (ib_spec->eth.mask.vlan_tag) {
1584 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1585 vlan_tag, 1);
1586 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1587 vlan_tag, 1);
1588
1589 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1590 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
1591 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1592 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1593
1594 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1595 first_cfi,
1596 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
1597 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1598 first_cfi,
1599 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1600
1601 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1602 first_prio,
1603 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
1604 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1605 first_prio,
1606 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1607 }
1608 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1609 ethertype, ntohs(ib_spec->eth.mask.ether_type));
1610 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1611 ethertype, ntohs(ib_spec->eth.val.ether_type));
1612 break;
1613 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001614 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
1615 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001616
1617 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1618 ethertype, 0xffff);
1619 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1620 ethertype, ETH_P_IP);
1621
1622 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1623 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1624 &ib_spec->ipv4.mask.src_ip,
1625 sizeof(ib_spec->ipv4.mask.src_ip));
1626 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1627 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1628 &ib_spec->ipv4.val.src_ip,
1629 sizeof(ib_spec->ipv4.val.src_ip));
1630 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1631 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1632 &ib_spec->ipv4.mask.dst_ip,
1633 sizeof(ib_spec->ipv4.mask.dst_ip));
1634 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1635 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1636 &ib_spec->ipv4.val.dst_ip,
1637 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001638
1639 set_tos(outer_headers_c, outer_headers_v,
1640 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
1641
1642 set_proto(outer_headers_c, outer_headers_v,
1643 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001644 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001645 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001646 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
1647 return -ENOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001648
1649 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1650 ethertype, 0xffff);
1651 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1652 ethertype, ETH_P_IPV6);
1653
1654 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1655 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1656 &ib_spec->ipv6.mask.src_ip,
1657 sizeof(ib_spec->ipv6.mask.src_ip));
1658 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1659 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1660 &ib_spec->ipv6.val.src_ip,
1661 sizeof(ib_spec->ipv6.val.src_ip));
1662 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1663 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1664 &ib_spec->ipv6.mask.dst_ip,
1665 sizeof(ib_spec->ipv6.mask.dst_ip));
1666 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1667 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1668 &ib_spec->ipv6.val.dst_ip,
1669 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001670
1671 set_tos(outer_headers_c, outer_headers_v,
1672 ib_spec->ipv6.mask.traffic_class,
1673 ib_spec->ipv6.val.traffic_class);
1674
1675 set_proto(outer_headers_c, outer_headers_v,
1676 ib_spec->ipv6.mask.next_hdr,
1677 ib_spec->ipv6.val.next_hdr);
1678
1679 MLX5_SET(fte_match_set_misc, misc_params_c,
1680 outer_ipv6_flow_label,
1681 ntohl(ib_spec->ipv6.mask.flow_label));
1682 MLX5_SET(fte_match_set_misc, misc_params_v,
1683 outer_ipv6_flow_label,
1684 ntohl(ib_spec->ipv6.val.flow_label));
Maor Gottlieb026bae02016-06-17 15:14:51 +03001685 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001686 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001687 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1688 LAST_TCP_UDP_FIELD))
1689 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001690
1691 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1692 0xff);
1693 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1694 IPPROTO_TCP);
1695
1696 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
1697 ntohs(ib_spec->tcp_udp.mask.src_port));
1698 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
1699 ntohs(ib_spec->tcp_udp.val.src_port));
1700
1701 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
1702 ntohs(ib_spec->tcp_udp.mask.dst_port));
1703 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
1704 ntohs(ib_spec->tcp_udp.val.dst_port));
1705 break;
1706 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001707 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1708 LAST_TCP_UDP_FIELD))
1709 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001710
1711 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1712 0xff);
1713 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1714 IPPROTO_UDP);
1715
1716 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
1717 ntohs(ib_spec->tcp_udp.mask.src_port));
1718 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
1719 ntohs(ib_spec->tcp_udp.val.src_port));
1720
1721 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
1722 ntohs(ib_spec->tcp_udp.mask.dst_port));
1723 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
1724 ntohs(ib_spec->tcp_udp.val.dst_port));
1725 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02001726 case IB_FLOW_SPEC_VXLAN_TUNNEL:
1727 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
1728 LAST_TUNNEL_FIELD))
1729 return -ENOTSUPP;
1730
1731 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
1732 ntohl(ib_spec->tunnel.mask.tunnel_id));
1733 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
1734 ntohl(ib_spec->tunnel.val.tunnel_id));
1735 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001736 default:
1737 return -EINVAL;
1738 }
1739
1740 return 0;
1741}
1742
1743/* If a flow could catch both multicast and unicast packets,
1744 * it won't fall into the multicast flow steering table and this rule
1745 * could steal other multicast packets.
1746 */
1747static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
1748{
1749 struct ib_flow_spec_eth *eth_spec;
1750
1751 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
1752 ib_attr->size < sizeof(struct ib_flow_attr) +
1753 sizeof(struct ib_flow_spec_eth) ||
1754 ib_attr->num_of_specs < 1)
1755 return false;
1756
1757 eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
1758 if (eth_spec->type != IB_FLOW_SPEC_ETH ||
1759 eth_spec->size != sizeof(*eth_spec))
1760 return false;
1761
1762 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
1763 is_multicast_ether_addr(eth_spec->val.dst_mac);
1764}
1765
Maor Gottliebdd063d02016-08-28 14:16:32 +03001766static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001767{
1768 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
1769 bool has_ipv4_spec = false;
1770 bool eth_type_ipv4 = true;
1771 unsigned int spec_index;
1772
1773 /* Validate that ethertype is correct */
1774 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
1775 if (ib_spec->type == IB_FLOW_SPEC_ETH &&
1776 ib_spec->eth.mask.ether_type) {
1777 if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
1778 ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
1779 eth_type_ipv4 = false;
1780 } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
1781 has_ipv4_spec = true;
1782 }
1783 ib_spec = (void *)ib_spec + ib_spec->size;
1784 }
1785 return !has_ipv4_spec || eth_type_ipv4;
1786}
1787
1788static void put_flow_table(struct mlx5_ib_dev *dev,
1789 struct mlx5_ib_flow_prio *prio, bool ft_added)
1790{
1791 prio->refcount -= !!ft_added;
1792 if (!prio->refcount) {
1793 mlx5_destroy_flow_table(prio->flow_table);
1794 prio->flow_table = NULL;
1795 }
1796}
1797
1798static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
1799{
1800 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
1801 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
1802 struct mlx5_ib_flow_handler,
1803 ibflow);
1804 struct mlx5_ib_flow_handler *iter, *tmp;
1805
1806 mutex_lock(&dev->flow_db.lock);
1807
1808 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00001809 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001810 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001811 list_del(&iter->list);
1812 kfree(iter);
1813 }
1814
Mark Bloch74491de2016-08-31 11:24:25 +00001815 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03001816 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001817 mutex_unlock(&dev->flow_db.lock);
1818
1819 kfree(handler);
1820
1821 return 0;
1822}
1823
Maor Gottlieb35d190112016-03-07 18:51:47 +02001824static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
1825{
1826 priority *= 2;
1827 if (!dont_trap)
1828 priority++;
1829 return priority;
1830}
1831
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001832enum flow_table_type {
1833 MLX5_IB_FT_RX,
1834 MLX5_IB_FT_TX
1835};
1836
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001837#define MLX5_FS_MAX_TYPES 10
1838#define MLX5_FS_MAX_ENTRIES 32000UL
1839static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001840 struct ib_flow_attr *flow_attr,
1841 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001842{
Maor Gottlieb35d190112016-03-07 18:51:47 +02001843 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001844 struct mlx5_flow_namespace *ns = NULL;
1845 struct mlx5_ib_flow_prio *prio;
1846 struct mlx5_flow_table *ft;
1847 int num_entries;
1848 int num_groups;
1849 int priority;
1850 int err = 0;
1851
1852 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02001853 if (flow_is_multicast_only(flow_attr) &&
1854 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001855 priority = MLX5_IB_FLOW_MCAST_PRIO;
1856 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02001857 priority = ib_prio_to_core_prio(flow_attr->priority,
1858 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001859 ns = mlx5_get_flow_namespace(dev->mdev,
1860 MLX5_FLOW_NAMESPACE_BYPASS);
1861 num_entries = MLX5_FS_MAX_ENTRIES;
1862 num_groups = MLX5_FS_MAX_TYPES;
1863 prio = &dev->flow_db.prios[priority];
1864 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
1865 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
1866 ns = mlx5_get_flow_namespace(dev->mdev,
1867 MLX5_FLOW_NAMESPACE_LEFTOVERS);
1868 build_leftovers_ft_param(&priority,
1869 &num_entries,
1870 &num_groups);
1871 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001872 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
1873 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
1874 allow_sniffer_and_nic_rx_shared_tir))
1875 return ERR_PTR(-ENOTSUPP);
1876
1877 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
1878 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
1879 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
1880
1881 prio = &dev->flow_db.sniffer[ft_type];
1882 priority = 0;
1883 num_entries = 1;
1884 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001885 }
1886
1887 if (!ns)
1888 return ERR_PTR(-ENOTSUPP);
1889
1890 ft = prio->flow_table;
1891 if (!ft) {
1892 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
1893 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03001894 num_groups,
1895 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001896
1897 if (!IS_ERR(ft)) {
1898 prio->refcount = 0;
1899 prio->flow_table = ft;
1900 } else {
1901 err = PTR_ERR(ft);
1902 }
1903 }
1904
1905 return err ? ERR_PTR(err) : prio;
1906}
1907
1908static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
1909 struct mlx5_ib_flow_prio *ft_prio,
Maor Gottliebdd063d02016-08-28 14:16:32 +03001910 const struct ib_flow_attr *flow_attr,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001911 struct mlx5_flow_destination *dst)
1912{
1913 struct mlx5_flow_table *ft = ft_prio->flow_table;
1914 struct mlx5_ib_flow_handler *handler;
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001915 struct mlx5_flow_spec *spec;
Maor Gottliebdd063d02016-08-28 14:16:32 +03001916 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001917 unsigned int spec_index;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001918 u32 action;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001919 int err = 0;
1920
1921 if (!is_valid_attr(flow_attr))
1922 return ERR_PTR(-EINVAL);
1923
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001924 spec = mlx5_vzalloc(sizeof(*spec));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001925 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001926 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001927 err = -ENOMEM;
1928 goto free;
1929 }
1930
1931 INIT_LIST_HEAD(&handler->list);
1932
1933 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001934 err = parse_flow_attr(spec->match_criteria,
1935 spec->match_value, ib_flow);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001936 if (err < 0)
1937 goto free;
1938
1939 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
1940 }
1941
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001942 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Maor Gottlieb35d190112016-03-07 18:51:47 +02001943 action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
1944 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
Mark Bloch74491de2016-08-31 11:24:25 +00001945 handler->rule = mlx5_add_flow_rules(ft, spec,
Maor Gottlieb35d190112016-03-07 18:51:47 +02001946 action,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001947 MLX5_FS_DEFAULT_FLOW_TAG,
Mark Bloch74491de2016-08-31 11:24:25 +00001948 dst, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001949
1950 if (IS_ERR(handler->rule)) {
1951 err = PTR_ERR(handler->rule);
1952 goto free;
1953 }
1954
Maor Gottliebd9d49802016-08-28 14:16:33 +03001955 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03001956 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001957
1958 ft_prio->flow_table = ft;
1959free:
1960 if (err)
1961 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001962 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001963 return err ? ERR_PTR(err) : handler;
1964}
1965
Maor Gottlieb35d190112016-03-07 18:51:47 +02001966static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
1967 struct mlx5_ib_flow_prio *ft_prio,
1968 struct ib_flow_attr *flow_attr,
1969 struct mlx5_flow_destination *dst)
1970{
1971 struct mlx5_ib_flow_handler *handler_dst = NULL;
1972 struct mlx5_ib_flow_handler *handler = NULL;
1973
1974 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
1975 if (!IS_ERR(handler)) {
1976 handler_dst = create_flow_rule(dev, ft_prio,
1977 flow_attr, dst);
1978 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00001979 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03001980 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001981 kfree(handler);
1982 handler = handler_dst;
1983 } else {
1984 list_add(&handler_dst->list, &handler->list);
1985 }
1986 }
1987
1988 return handler;
1989}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001990enum {
1991 LEFTOVERS_MC,
1992 LEFTOVERS_UC,
1993};
1994
1995static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
1996 struct mlx5_ib_flow_prio *ft_prio,
1997 struct ib_flow_attr *flow_attr,
1998 struct mlx5_flow_destination *dst)
1999{
2000 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2001 struct mlx5_ib_flow_handler *handler = NULL;
2002
2003 static struct {
2004 struct ib_flow_attr flow_attr;
2005 struct ib_flow_spec_eth eth_flow;
2006 } leftovers_specs[] = {
2007 [LEFTOVERS_MC] = {
2008 .flow_attr = {
2009 .num_of_specs = 1,
2010 .size = sizeof(leftovers_specs[0])
2011 },
2012 .eth_flow = {
2013 .type = IB_FLOW_SPEC_ETH,
2014 .size = sizeof(struct ib_flow_spec_eth),
2015 .mask = {.dst_mac = {0x1} },
2016 .val = {.dst_mac = {0x1} }
2017 }
2018 },
2019 [LEFTOVERS_UC] = {
2020 .flow_attr = {
2021 .num_of_specs = 1,
2022 .size = sizeof(leftovers_specs[0])
2023 },
2024 .eth_flow = {
2025 .type = IB_FLOW_SPEC_ETH,
2026 .size = sizeof(struct ib_flow_spec_eth),
2027 .mask = {.dst_mac = {0x1} },
2028 .val = {.dst_mac = {} }
2029 }
2030 }
2031 };
2032
2033 handler = create_flow_rule(dev, ft_prio,
2034 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2035 dst);
2036 if (!IS_ERR(handler) &&
2037 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2038 handler_ucast = create_flow_rule(dev, ft_prio,
2039 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2040 dst);
2041 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002042 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002043 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002044 kfree(handler);
2045 handler = handler_ucast;
2046 } else {
2047 list_add(&handler_ucast->list, &handler->list);
2048 }
2049 }
2050
2051 return handler;
2052}
2053
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002054static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2055 struct mlx5_ib_flow_prio *ft_rx,
2056 struct mlx5_ib_flow_prio *ft_tx,
2057 struct mlx5_flow_destination *dst)
2058{
2059 struct mlx5_ib_flow_handler *handler_rx;
2060 struct mlx5_ib_flow_handler *handler_tx;
2061 int err;
2062 static const struct ib_flow_attr flow_attr = {
2063 .num_of_specs = 0,
2064 .size = sizeof(flow_attr)
2065 };
2066
2067 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2068 if (IS_ERR(handler_rx)) {
2069 err = PTR_ERR(handler_rx);
2070 goto err;
2071 }
2072
2073 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2074 if (IS_ERR(handler_tx)) {
2075 err = PTR_ERR(handler_tx);
2076 goto err_tx;
2077 }
2078
2079 list_add(&handler_tx->list, &handler_rx->list);
2080
2081 return handler_rx;
2082
2083err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002084 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002085 ft_rx->refcount--;
2086 kfree(handler_rx);
2087err:
2088 return ERR_PTR(err);
2089}
2090
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002091static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2092 struct ib_flow_attr *flow_attr,
2093 int domain)
2094{
2095 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002096 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002097 struct mlx5_ib_flow_handler *handler = NULL;
2098 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002099 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002100 struct mlx5_ib_flow_prio *ft_prio;
2101 int err;
2102
2103 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
2104 return ERR_PTR(-ENOSPC);
2105
2106 if (domain != IB_FLOW_DOMAIN_USER ||
2107 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002108 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002109 return ERR_PTR(-EINVAL);
2110
2111 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2112 if (!dst)
2113 return ERR_PTR(-ENOMEM);
2114
2115 mutex_lock(&dev->flow_db.lock);
2116
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002117 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002118 if (IS_ERR(ft_prio)) {
2119 err = PTR_ERR(ft_prio);
2120 goto unlock;
2121 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002122 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2123 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2124 if (IS_ERR(ft_prio_tx)) {
2125 err = PTR_ERR(ft_prio_tx);
2126 ft_prio_tx = NULL;
2127 goto destroy_ft;
2128 }
2129 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002130
2131 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002132 if (mqp->flags & MLX5_IB_QP_RSS)
2133 dst->tir_num = mqp->rss_qp.tirn;
2134 else
2135 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002136
2137 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002138 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2139 handler = create_dont_trap_rule(dev, ft_prio,
2140 flow_attr, dst);
2141 } else {
2142 handler = create_flow_rule(dev, ft_prio, flow_attr,
2143 dst);
2144 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002145 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2146 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2147 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2148 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002149 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2150 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002151 } else {
2152 err = -EINVAL;
2153 goto destroy_ft;
2154 }
2155
2156 if (IS_ERR(handler)) {
2157 err = PTR_ERR(handler);
2158 handler = NULL;
2159 goto destroy_ft;
2160 }
2161
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002162 mutex_unlock(&dev->flow_db.lock);
2163 kfree(dst);
2164
2165 return &handler->ibflow;
2166
2167destroy_ft:
2168 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002169 if (ft_prio_tx)
2170 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002171unlock:
2172 mutex_unlock(&dev->flow_db.lock);
2173 kfree(dst);
2174 kfree(handler);
2175 return ERR_PTR(err);
2176}
2177
Eli Cohene126ba92013-07-07 17:25:49 +03002178static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2179{
2180 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2181 int err;
2182
Jack Morgenstein9603b612014-07-28 23:30:22 +03002183 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002184 if (err)
2185 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2186 ibqp->qp_num, gid->raw);
2187
2188 return err;
2189}
2190
2191static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2192{
2193 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2194 int err;
2195
Jack Morgenstein9603b612014-07-28 23:30:22 +03002196 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002197 if (err)
2198 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2199 ibqp->qp_num, gid->raw);
2200
2201 return err;
2202}
2203
2204static int init_node_data(struct mlx5_ib_dev *dev)
2205{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002206 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002207
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002208 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002209 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002210 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002211
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002212 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002213
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002214 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002215}
2216
2217static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2218 char *buf)
2219{
2220 struct mlx5_ib_dev *dev =
2221 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2222
Jack Morgenstein9603b612014-07-28 23:30:22 +03002223 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002224}
2225
2226static ssize_t show_reg_pages(struct device *device,
2227 struct device_attribute *attr, char *buf)
2228{
2229 struct mlx5_ib_dev *dev =
2230 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2231
Haggai Eran6aec21f2014-12-11 17:04:23 +02002232 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002233}
2234
2235static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2236 char *buf)
2237{
2238 struct mlx5_ib_dev *dev =
2239 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002240 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002241}
2242
Eli Cohene126ba92013-07-07 17:25:49 +03002243static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2244 char *buf)
2245{
2246 struct mlx5_ib_dev *dev =
2247 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002248 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002249}
2250
2251static ssize_t show_board(struct device *device, struct device_attribute *attr,
2252 char *buf)
2253{
2254 struct mlx5_ib_dev *dev =
2255 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2256 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002257 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002258}
2259
2260static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002261static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2262static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2263static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2264static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2265
2266static struct device_attribute *mlx5_class_attributes[] = {
2267 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002268 &dev_attr_hca_type,
2269 &dev_attr_board_id,
2270 &dev_attr_fw_pages,
2271 &dev_attr_reg_pages,
2272};
2273
Haggai Eran7722f472016-02-29 15:45:07 +02002274static void pkey_change_handler(struct work_struct *work)
2275{
2276 struct mlx5_ib_port_resources *ports =
2277 container_of(work, struct mlx5_ib_port_resources,
2278 pkey_change_work);
2279
2280 mutex_lock(&ports->devr->mutex);
2281 mlx5_ib_gsi_pkey_change(ports->gsi);
2282 mutex_unlock(&ports->devr->mutex);
2283}
2284
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002285static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2286{
2287 struct mlx5_ib_qp *mqp;
2288 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2289 struct mlx5_core_cq *mcq;
2290 struct list_head cq_armed_list;
2291 unsigned long flags_qp;
2292 unsigned long flags_cq;
2293 unsigned long flags;
2294
2295 INIT_LIST_HEAD(&cq_armed_list);
2296
2297 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2298 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2299 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2300 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2301 if (mqp->sq.tail != mqp->sq.head) {
2302 send_mcq = to_mcq(mqp->ibqp.send_cq);
2303 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2304 if (send_mcq->mcq.comp &&
2305 mqp->ibqp.send_cq->comp_handler) {
2306 if (!send_mcq->mcq.reset_notify_added) {
2307 send_mcq->mcq.reset_notify_added = 1;
2308 list_add_tail(&send_mcq->mcq.reset_notify,
2309 &cq_armed_list);
2310 }
2311 }
2312 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2313 }
2314 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2315 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2316 /* no handling is needed for SRQ */
2317 if (!mqp->ibqp.srq) {
2318 if (mqp->rq.tail != mqp->rq.head) {
2319 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2320 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2321 if (recv_mcq->mcq.comp &&
2322 mqp->ibqp.recv_cq->comp_handler) {
2323 if (!recv_mcq->mcq.reset_notify_added) {
2324 recv_mcq->mcq.reset_notify_added = 1;
2325 list_add_tail(&recv_mcq->mcq.reset_notify,
2326 &cq_armed_list);
2327 }
2328 }
2329 spin_unlock_irqrestore(&recv_mcq->lock,
2330 flags_cq);
2331 }
2332 }
2333 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2334 }
2335 /*At that point all inflight post send were put to be executed as of we
2336 * lock/unlock above locks Now need to arm all involved CQs.
2337 */
2338 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2339 mcq->comp(mcq);
2340 }
2341 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2342}
2343
Jack Morgenstein9603b612014-07-28 23:30:22 +03002344static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002345 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002346{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002347 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002348 struct ib_event ibev;
Jack Morgenstein9603b612014-07-28 23:30:22 +03002349
Eli Cohene126ba92013-07-07 17:25:49 +03002350 u8 port = 0;
2351
2352 switch (event) {
2353 case MLX5_DEV_EVENT_SYS_ERROR:
2354 ibdev->ib_active = false;
2355 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002356 mlx5_ib_handle_internal_error(ibdev);
Eli Cohene126ba92013-07-07 17:25:49 +03002357 break;
2358
2359 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002360 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002361 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002362 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002363
2364 /* In RoCE, port up/down events are handled in
2365 * mlx5_netdev_event().
2366 */
2367 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2368 IB_LINK_LAYER_ETHERNET)
2369 return;
2370
2371 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2372 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002373 break;
2374
Eli Cohene126ba92013-07-07 17:25:49 +03002375 case MLX5_DEV_EVENT_LID_CHANGE:
2376 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002377 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002378 break;
2379
2380 case MLX5_DEV_EVENT_PKEY_CHANGE:
2381 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002382 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002383
2384 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002385 break;
2386
2387 case MLX5_DEV_EVENT_GUID_CHANGE:
2388 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002389 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002390 break;
2391
2392 case MLX5_DEV_EVENT_CLIENT_REREG:
2393 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002394 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002395 break;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002396 default:
2397 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002398 }
2399
2400 ibev.device = &ibdev->ib_dev;
2401 ibev.element.port_num = port;
2402
Eli Cohena0c84c32013-09-11 16:35:27 +03002403 if (port < 1 || port > ibdev->num_ports) {
2404 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
2405 return;
2406 }
2407
Eli Cohene126ba92013-07-07 17:25:49 +03002408 if (ibdev->ib_active)
2409 ib_dispatch_event(&ibev);
2410}
2411
2412static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2413{
2414 int port;
2415
Saeed Mahameed938fe832015-05-28 22:28:41 +03002416 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002417 mlx5_query_ext_port_caps(dev, port);
2418}
2419
2420static int get_port_caps(struct mlx5_ib_dev *dev)
2421{
2422 struct ib_device_attr *dprops = NULL;
2423 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002424 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002425 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002426 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002427
2428 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2429 if (!pprops)
2430 goto out;
2431
2432 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2433 if (!dprops)
2434 goto out;
2435
Matan Barak2528e332015-06-11 16:35:25 +03002436 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002437 if (err) {
2438 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2439 goto out;
2440 }
2441
Saeed Mahameed938fe832015-05-28 22:28:41 +03002442 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Eli Cohene126ba92013-07-07 17:25:49 +03002443 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2444 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002445 mlx5_ib_warn(dev, "query_port %d failed %d\n",
2446 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03002447 break;
2448 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002449 dev->mdev->port_caps[port - 1].pkey_table_len =
2450 dprops->max_pkeys;
2451 dev->mdev->port_caps[port - 1].gid_table_len =
2452 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03002453 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
2454 dprops->max_pkeys, pprops->gid_tbl_len);
2455 }
2456
2457out:
2458 kfree(pprops);
2459 kfree(dprops);
2460
2461 return err;
2462}
2463
2464static void destroy_umrc_res(struct mlx5_ib_dev *dev)
2465{
2466 int err;
2467
2468 err = mlx5_mr_cache_cleanup(dev);
2469 if (err)
2470 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
2471
2472 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002473 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002474 ib_dealloc_pd(dev->umrc.pd);
2475}
2476
2477enum {
2478 MAX_UMR_WR = 128,
2479};
2480
2481static int create_umr_res(struct mlx5_ib_dev *dev)
2482{
2483 struct ib_qp_init_attr *init_attr = NULL;
2484 struct ib_qp_attr *attr = NULL;
2485 struct ib_pd *pd;
2486 struct ib_cq *cq;
2487 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03002488 int ret;
2489
2490 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
2491 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
2492 if (!attr || !init_attr) {
2493 ret = -ENOMEM;
2494 goto error_0;
2495 }
2496
Christoph Hellwiged082d32016-09-05 12:56:17 +02002497 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002498 if (IS_ERR(pd)) {
2499 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
2500 ret = PTR_ERR(pd);
2501 goto error_0;
2502 }
2503
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002504 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03002505 if (IS_ERR(cq)) {
2506 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
2507 ret = PTR_ERR(cq);
2508 goto error_2;
2509 }
Eli Cohene126ba92013-07-07 17:25:49 +03002510
2511 init_attr->send_cq = cq;
2512 init_attr->recv_cq = cq;
2513 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
2514 init_attr->cap.max_send_wr = MAX_UMR_WR;
2515 init_attr->cap.max_send_sge = 1;
2516 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
2517 init_attr->port_num = 1;
2518 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
2519 if (IS_ERR(qp)) {
2520 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
2521 ret = PTR_ERR(qp);
2522 goto error_3;
2523 }
2524 qp->device = &dev->ib_dev;
2525 qp->real_qp = qp;
2526 qp->uobject = NULL;
2527 qp->qp_type = MLX5_IB_QPT_REG_UMR;
2528
2529 attr->qp_state = IB_QPS_INIT;
2530 attr->port_num = 1;
2531 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
2532 IB_QP_PORT, NULL);
2533 if (ret) {
2534 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
2535 goto error_4;
2536 }
2537
2538 memset(attr, 0, sizeof(*attr));
2539 attr->qp_state = IB_QPS_RTR;
2540 attr->path_mtu = IB_MTU_256;
2541
2542 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2543 if (ret) {
2544 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
2545 goto error_4;
2546 }
2547
2548 memset(attr, 0, sizeof(*attr));
2549 attr->qp_state = IB_QPS_RTS;
2550 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2551 if (ret) {
2552 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
2553 goto error_4;
2554 }
2555
2556 dev->umrc.qp = qp;
2557 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03002558 dev->umrc.pd = pd;
2559
2560 sema_init(&dev->umrc.sem, MAX_UMR_WR);
2561 ret = mlx5_mr_cache_init(dev);
2562 if (ret) {
2563 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
2564 goto error_4;
2565 }
2566
2567 kfree(attr);
2568 kfree(init_attr);
2569
2570 return 0;
2571
2572error_4:
2573 mlx5_ib_destroy_qp(qp);
2574
2575error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002576 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002577
2578error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03002579 ib_dealloc_pd(pd);
2580
2581error_0:
2582 kfree(attr);
2583 kfree(init_attr);
2584 return ret;
2585}
2586
2587static int create_dev_resources(struct mlx5_ib_resources *devr)
2588{
2589 struct ib_srq_init_attr attr;
2590 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002591 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02002592 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03002593 int ret = 0;
2594
2595 dev = container_of(devr, struct mlx5_ib_dev, devr);
2596
Haggai Erand16e91d2016-02-29 15:45:05 +02002597 mutex_init(&devr->mutex);
2598
Eli Cohene126ba92013-07-07 17:25:49 +03002599 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
2600 if (IS_ERR(devr->p0)) {
2601 ret = PTR_ERR(devr->p0);
2602 goto error0;
2603 }
2604 devr->p0->device = &dev->ib_dev;
2605 devr->p0->uobject = NULL;
2606 atomic_set(&devr->p0->usecnt, 0);
2607
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002608 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002609 if (IS_ERR(devr->c0)) {
2610 ret = PTR_ERR(devr->c0);
2611 goto error1;
2612 }
2613 devr->c0->device = &dev->ib_dev;
2614 devr->c0->uobject = NULL;
2615 devr->c0->comp_handler = NULL;
2616 devr->c0->event_handler = NULL;
2617 devr->c0->cq_context = NULL;
2618 atomic_set(&devr->c0->usecnt, 0);
2619
2620 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2621 if (IS_ERR(devr->x0)) {
2622 ret = PTR_ERR(devr->x0);
2623 goto error2;
2624 }
2625 devr->x0->device = &dev->ib_dev;
2626 devr->x0->inode = NULL;
2627 atomic_set(&devr->x0->usecnt, 0);
2628 mutex_init(&devr->x0->tgt_qp_mutex);
2629 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
2630
2631 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2632 if (IS_ERR(devr->x1)) {
2633 ret = PTR_ERR(devr->x1);
2634 goto error3;
2635 }
2636 devr->x1->device = &dev->ib_dev;
2637 devr->x1->inode = NULL;
2638 atomic_set(&devr->x1->usecnt, 0);
2639 mutex_init(&devr->x1->tgt_qp_mutex);
2640 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
2641
2642 memset(&attr, 0, sizeof(attr));
2643 attr.attr.max_sge = 1;
2644 attr.attr.max_wr = 1;
2645 attr.srq_type = IB_SRQT_XRC;
2646 attr.ext.xrc.cq = devr->c0;
2647 attr.ext.xrc.xrcd = devr->x0;
2648
2649 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2650 if (IS_ERR(devr->s0)) {
2651 ret = PTR_ERR(devr->s0);
2652 goto error4;
2653 }
2654 devr->s0->device = &dev->ib_dev;
2655 devr->s0->pd = devr->p0;
2656 devr->s0->uobject = NULL;
2657 devr->s0->event_handler = NULL;
2658 devr->s0->srq_context = NULL;
2659 devr->s0->srq_type = IB_SRQT_XRC;
2660 devr->s0->ext.xrc.xrcd = devr->x0;
2661 devr->s0->ext.xrc.cq = devr->c0;
2662 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
2663 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
2664 atomic_inc(&devr->p0->usecnt);
2665 atomic_set(&devr->s0->usecnt, 0);
2666
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002667 memset(&attr, 0, sizeof(attr));
2668 attr.attr.max_sge = 1;
2669 attr.attr.max_wr = 1;
2670 attr.srq_type = IB_SRQT_BASIC;
2671 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2672 if (IS_ERR(devr->s1)) {
2673 ret = PTR_ERR(devr->s1);
2674 goto error5;
2675 }
2676 devr->s1->device = &dev->ib_dev;
2677 devr->s1->pd = devr->p0;
2678 devr->s1->uobject = NULL;
2679 devr->s1->event_handler = NULL;
2680 devr->s1->srq_context = NULL;
2681 devr->s1->srq_type = IB_SRQT_BASIC;
2682 devr->s1->ext.xrc.cq = devr->c0;
2683 atomic_inc(&devr->p0->usecnt);
2684 atomic_set(&devr->s0->usecnt, 0);
2685
Haggai Eran7722f472016-02-29 15:45:07 +02002686 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
2687 INIT_WORK(&devr->ports[port].pkey_change_work,
2688 pkey_change_handler);
2689 devr->ports[port].devr = devr;
2690 }
2691
Eli Cohene126ba92013-07-07 17:25:49 +03002692 return 0;
2693
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002694error5:
2695 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03002696error4:
2697 mlx5_ib_dealloc_xrcd(devr->x1);
2698error3:
2699 mlx5_ib_dealloc_xrcd(devr->x0);
2700error2:
2701 mlx5_ib_destroy_cq(devr->c0);
2702error1:
2703 mlx5_ib_dealloc_pd(devr->p0);
2704error0:
2705 return ret;
2706}
2707
2708static void destroy_dev_resources(struct mlx5_ib_resources *devr)
2709{
Haggai Eran7722f472016-02-29 15:45:07 +02002710 struct mlx5_ib_dev *dev =
2711 container_of(devr, struct mlx5_ib_dev, devr);
2712 int port;
2713
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002714 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03002715 mlx5_ib_destroy_srq(devr->s0);
2716 mlx5_ib_dealloc_xrcd(devr->x0);
2717 mlx5_ib_dealloc_xrcd(devr->x1);
2718 mlx5_ib_destroy_cq(devr->c0);
2719 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02002720
2721 /* Make sure no change P_Key work items are still executing */
2722 for (port = 0; port < dev->num_ports; ++port)
2723 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002724}
2725
Achiad Shochate53505a2015-12-23 18:47:25 +02002726static u32 get_core_cap_flags(struct ib_device *ibdev)
2727{
2728 struct mlx5_ib_dev *dev = to_mdev(ibdev);
2729 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
2730 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
2731 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
2732 u32 ret = 0;
2733
2734 if (ll == IB_LINK_LAYER_INFINIBAND)
2735 return RDMA_CORE_PORT_IBA_IB;
2736
2737 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
2738 return 0;
2739
2740 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
2741 return 0;
2742
2743 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
2744 ret |= RDMA_CORE_PORT_IBA_ROCE;
2745
2746 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
2747 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
2748
2749 return ret;
2750}
2751
Ira Weiny77386132015-05-13 20:02:58 -04002752static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
2753 struct ib_port_immutable *immutable)
2754{
2755 struct ib_port_attr attr;
2756 int err;
2757
2758 err = mlx5_ib_query_port(ibdev, port_num, &attr);
2759 if (err)
2760 return err;
2761
2762 immutable->pkey_tbl_len = attr.pkey_tbl_len;
2763 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02002764 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Ira Weiny337877a2015-06-06 14:38:29 -04002765 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04002766
2767 return 0;
2768}
2769
Ira Weinyc7342822016-06-15 02:22:01 -04002770static void get_dev_fw_str(struct ib_device *ibdev, char *str,
2771 size_t str_len)
2772{
2773 struct mlx5_ib_dev *dev =
2774 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
2775 snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
2776 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
2777}
2778
Aviv Heller9ef9c642016-09-18 20:48:01 +03002779static int mlx5_roce_lag_init(struct mlx5_ib_dev *dev)
2780{
2781 struct mlx5_core_dev *mdev = dev->mdev;
2782 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
2783 MLX5_FLOW_NAMESPACE_LAG);
2784 struct mlx5_flow_table *ft;
2785 int err;
2786
2787 if (!ns || !mlx5_lag_is_active(mdev))
2788 return 0;
2789
2790 err = mlx5_cmd_create_vport_lag(mdev);
2791 if (err)
2792 return err;
2793
2794 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
2795 if (IS_ERR(ft)) {
2796 err = PTR_ERR(ft);
2797 goto err_destroy_vport_lag;
2798 }
2799
2800 dev->flow_db.lag_demux_ft = ft;
2801 return 0;
2802
2803err_destroy_vport_lag:
2804 mlx5_cmd_destroy_vport_lag(mdev);
2805 return err;
2806}
2807
2808static void mlx5_roce_lag_cleanup(struct mlx5_ib_dev *dev)
2809{
2810 struct mlx5_core_dev *mdev = dev->mdev;
2811
2812 if (dev->flow_db.lag_demux_ft) {
2813 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
2814 dev->flow_db.lag_demux_ft = NULL;
2815
2816 mlx5_cmd_destroy_vport_lag(mdev);
2817 }
2818}
2819
Aviv Heller5ec8c832016-09-18 20:48:00 +03002820static void mlx5_remove_roce_notifier(struct mlx5_ib_dev *dev)
2821{
2822 if (dev->roce.nb.notifier_call) {
2823 unregister_netdevice_notifier(&dev->roce.nb);
2824 dev->roce.nb.notifier_call = NULL;
2825 }
2826}
2827
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002828static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
2829{
Achiad Shochate53505a2015-12-23 18:47:25 +02002830 int err;
2831
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002832 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02002833 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03002834 if (err) {
2835 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02002836 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002837 }
Achiad Shochate53505a2015-12-23 18:47:25 +02002838
2839 err = mlx5_nic_vport_enable_roce(dev->mdev);
2840 if (err)
2841 goto err_unregister_netdevice_notifier;
2842
Aviv Heller9ef9c642016-09-18 20:48:01 +03002843 err = mlx5_roce_lag_init(dev);
2844 if (err)
2845 goto err_disable_roce;
2846
Achiad Shochate53505a2015-12-23 18:47:25 +02002847 return 0;
2848
Aviv Heller9ef9c642016-09-18 20:48:01 +03002849err_disable_roce:
2850 mlx5_nic_vport_disable_roce(dev->mdev);
2851
Achiad Shochate53505a2015-12-23 18:47:25 +02002852err_unregister_netdevice_notifier:
Aviv Heller5ec8c832016-09-18 20:48:00 +03002853 mlx5_remove_roce_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02002854 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002855}
2856
2857static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
2858{
Aviv Heller9ef9c642016-09-18 20:48:01 +03002859 mlx5_roce_lag_cleanup(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02002860 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002861}
2862
Mark Bloch0837e862016-06-17 15:10:55 +03002863static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
2864{
2865 unsigned int i;
2866
2867 for (i = 0; i < dev->num_ports; i++)
2868 mlx5_core_dealloc_q_counter(dev->mdev,
2869 dev->port[i].q_cnt_id);
2870}
2871
2872static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
2873{
2874 int i;
2875 int ret;
2876
2877 for (i = 0; i < dev->num_ports; i++) {
2878 ret = mlx5_core_alloc_q_counter(dev->mdev,
2879 &dev->port[i].q_cnt_id);
2880 if (ret) {
2881 mlx5_ib_warn(dev,
2882 "couldn't allocate queue counter for port %d, err %d\n",
2883 i + 1, ret);
2884 goto dealloc_counters;
2885 }
2886 }
2887
2888 return 0;
2889
2890dealloc_counters:
2891 while (--i >= 0)
2892 mlx5_core_dealloc_q_counter(dev->mdev,
2893 dev->port[i].q_cnt_id);
2894
2895 return ret;
2896}
2897
Wei Yongjun61961502016-07-12 11:32:47 +00002898static const char * const names[] = {
Mark Bloch0ad17a82016-06-17 15:10:56 +03002899 "rx_write_requests",
2900 "rx_read_requests",
2901 "rx_atomic_requests",
2902 "out_of_buffer",
2903 "out_of_sequence",
2904 "duplicate_request",
2905 "rnr_nak_retry_err",
2906 "packet_seq_err",
2907 "implied_nak_seq_err",
2908 "local_ack_timeout_err",
2909};
2910
2911static const size_t stats_offsets[] = {
2912 MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
2913 MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
2914 MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
2915 MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
2916 MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
2917 MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
2918 MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
2919 MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
2920 MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
2921 MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
2922};
2923
2924static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
2925 u8 port_num)
2926{
2927 BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
2928
2929 /* We support only per port stats */
2930 if (port_num == 0)
2931 return NULL;
2932
2933 return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
2934 RDMA_HW_STATS_DEFAULT_LIFESPAN);
2935}
2936
2937static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
2938 struct rdma_hw_stats *stats,
2939 u8 port, int index)
2940{
2941 struct mlx5_ib_dev *dev = to_mdev(ibdev);
2942 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
2943 void *out;
2944 __be32 val;
2945 int ret;
2946 int i;
2947
2948 if (!port || !stats)
2949 return -ENOSYS;
2950
2951 out = mlx5_vzalloc(outlen);
2952 if (!out)
2953 return -ENOMEM;
2954
2955 ret = mlx5_core_query_q_counter(dev->mdev,
2956 dev->port[port - 1].q_cnt_id, 0,
2957 out, outlen);
2958 if (ret)
2959 goto free;
2960
2961 for (i = 0; i < ARRAY_SIZE(names); i++) {
2962 val = *(__be32 *)(out + stats_offsets[i]);
2963 stats->value[i] = (u64)be32_to_cpu(val);
2964 }
2965free:
2966 kvfree(out);
2967 return ARRAY_SIZE(names);
2968}
2969
Jack Morgenstein9603b612014-07-28 23:30:22 +03002970static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03002971{
Eli Cohene126ba92013-07-07 17:25:49 +03002972 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02002973 enum rdma_link_layer ll;
2974 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03002975 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03002976 int err;
2977 int i;
2978
Achiad Shochatebd61f62015-12-23 18:47:16 +02002979 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
2980 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
2981
Achiad Shochate53505a2015-12-23 18:47:25 +02002982 if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
Majd Dibbiny647241e2015-06-04 19:30:47 +03002983 return NULL;
2984
Eli Cohene126ba92013-07-07 17:25:49 +03002985 printk_once(KERN_INFO "%s", mlx5_version);
2986
2987 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
2988 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03002989 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002990
Jack Morgenstein9603b612014-07-28 23:30:22 +03002991 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03002992
Mark Bloch0837e862016-06-17 15:10:55 +03002993 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
2994 GFP_KERNEL);
2995 if (!dev->port)
2996 goto err_dealloc;
2997
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002998 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03002999 err = get_port_caps(dev);
3000 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03003001 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003002
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003003 if (mlx5_use_mad_ifc(dev))
3004 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003005
Eli Cohene126ba92013-07-07 17:25:49 +03003006 MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
3007
Aviv Heller4babcf92016-09-18 20:48:03 +03003008 if (!mlx5_lag_is_active(mdev))
3009 name = "mlx5_%d";
3010 else
3011 name = "mlx5_bond_%d";
3012
3013 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03003014 dev->ib_dev.owner = THIS_MODULE;
3015 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03003016 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003017 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003018 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003019 dev->ib_dev.num_comp_vectors =
3020 dev->mdev->priv.eq_table.num_comp_vectors;
Eli Cohene126ba92013-07-07 17:25:49 +03003021 dev->ib_dev.dma_device = &mdev->pdev->dev;
3022
3023 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
3024 dev->ib_dev.uverbs_cmd_mask =
3025 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
3026 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
3027 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
3028 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
3029 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
3030 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003031 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003032 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3033 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3034 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3035 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3036 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3037 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3038 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3039 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3040 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3041 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3042 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3043 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3044 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3045 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3046 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3047 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3048 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003049 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003050 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3051 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
3052 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003053
3054 dev->ib_dev.query_device = mlx5_ib_query_device;
3055 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003056 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003057 if (ll == IB_LINK_LAYER_ETHERNET)
3058 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003059 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003060 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3061 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003062 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3063 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3064 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3065 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3066 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3067 dev->ib_dev.mmap = mlx5_ib_mmap;
3068 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3069 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3070 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3071 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3072 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3073 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3074 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3075 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3076 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3077 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3078 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3079 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3080 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3081 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3082 dev->ib_dev.post_send = mlx5_ib_post_send;
3083 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3084 dev->ib_dev.create_cq = mlx5_ib_create_cq;
3085 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
3086 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
3087 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
3088 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
3089 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
3090 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
3091 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003092 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003093 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
3094 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
3095 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
3096 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03003097 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003098 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003099 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04003100 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04003101 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Eli Coheneff901d2016-03-11 22:58:42 +02003102 if (mlx5_core_is_pf(mdev)) {
3103 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
3104 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
3105 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
3106 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
3107 }
Eli Cohene126ba92013-07-07 17:25:49 +03003108
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03003109 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
3110
Saeed Mahameed938fe832015-05-28 22:28:41 +03003111 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02003112
Matan Barakd2370e02016-02-29 18:05:30 +02003113 if (MLX5_CAP_GEN(mdev, imaicl)) {
3114 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
3115 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
3116 dev->ib_dev.uverbs_cmd_mask |=
3117 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
3118 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
3119 }
3120
Mark Bloch0ad17a82016-06-17 15:10:56 +03003121 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
3122 MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3123 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
3124 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
3125 }
3126
Saeed Mahameed938fe832015-05-28 22:28:41 +03003127 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003128 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
3129 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
3130 dev->ib_dev.uverbs_cmd_mask |=
3131 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
3132 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
3133 }
3134
Linus Torvalds048ccca2016-01-23 18:45:06 -08003135 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003136 IB_LINK_LAYER_ETHERNET) {
3137 dev->ib_dev.create_flow = mlx5_ib_create_flow;
3138 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
Yishai Hadas79b20a62016-05-23 15:20:50 +03003139 dev->ib_dev.create_wq = mlx5_ib_create_wq;
3140 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
3141 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03003142 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
3143 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003144 dev->ib_dev.uverbs_ex_cmd_mask |=
3145 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
Yishai Hadas79b20a62016-05-23 15:20:50 +03003146 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
3147 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
3148 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03003149 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
3150 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
3151 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003152 }
Eli Cohene126ba92013-07-07 17:25:49 +03003153 err = init_node_data(dev);
3154 if (err)
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003155 goto err_dealloc;
Eli Cohene126ba92013-07-07 17:25:49 +03003156
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003157 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003158 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003159 INIT_LIST_HEAD(&dev->qp_list);
3160 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003161
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003162 if (ll == IB_LINK_LAYER_ETHERNET) {
3163 err = mlx5_enable_roce(dev);
3164 if (err)
3165 goto err_dealloc;
3166 }
3167
Eli Cohene126ba92013-07-07 17:25:49 +03003168 err = create_dev_resources(&dev->devr);
3169 if (err)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003170 goto err_disable_roce;
Eli Cohene126ba92013-07-07 17:25:49 +03003171
Haggai Eran6aec21f2014-12-11 17:04:23 +02003172 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08003173 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003174 goto err_rsrc;
3175
Mark Bloch0837e862016-06-17 15:10:55 +03003176 err = mlx5_ib_alloc_q_counters(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003177 if (err)
3178 goto err_odp;
3179
Mark Bloch0837e862016-06-17 15:10:55 +03003180 err = ib_register_device(&dev->ib_dev, NULL);
3181 if (err)
3182 goto err_q_cnt;
3183
Eli Cohene126ba92013-07-07 17:25:49 +03003184 err = create_umr_res(dev);
3185 if (err)
3186 goto err_dev;
3187
3188 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08003189 err = device_create_file(&dev->ib_dev.dev,
3190 mlx5_class_attributes[i]);
3191 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003192 goto err_umrc;
3193 }
3194
3195 dev->ib_active = true;
3196
Jack Morgenstein9603b612014-07-28 23:30:22 +03003197 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003198
3199err_umrc:
3200 destroy_umrc_res(dev);
3201
3202err_dev:
3203 ib_unregister_device(&dev->ib_dev);
3204
Mark Bloch0837e862016-06-17 15:10:55 +03003205err_q_cnt:
3206 mlx5_ib_dealloc_q_counters(dev);
3207
Haggai Eran6aec21f2014-12-11 17:04:23 +02003208err_odp:
3209 mlx5_ib_odp_remove_one(dev);
3210
Eli Cohene126ba92013-07-07 17:25:49 +03003211err_rsrc:
3212 destroy_dev_resources(&dev->devr);
3213
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003214err_disable_roce:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003215 if (ll == IB_LINK_LAYER_ETHERNET) {
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003216 mlx5_disable_roce(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003217 mlx5_remove_roce_notifier(dev);
3218 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003219
Mark Bloch0837e862016-06-17 15:10:55 +03003220err_free_port:
3221 kfree(dev->port);
3222
Jack Morgenstein9603b612014-07-28 23:30:22 +03003223err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03003224 ib_dealloc_device((struct ib_device *)dev);
3225
Jack Morgenstein9603b612014-07-28 23:30:22 +03003226 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003227}
3228
Jack Morgenstein9603b612014-07-28 23:30:22 +03003229static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03003230{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003231 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003232 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003233
Aviv Heller5ec8c832016-09-18 20:48:00 +03003234 mlx5_remove_roce_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003235 ib_unregister_device(&dev->ib_dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003236 mlx5_ib_dealloc_q_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03003237 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003238 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003239 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003240 if (ll == IB_LINK_LAYER_ETHERNET)
3241 mlx5_disable_roce(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003242 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03003243 ib_dealloc_device(&dev->ib_dev);
3244}
3245
Jack Morgenstein9603b612014-07-28 23:30:22 +03003246static struct mlx5_interface mlx5_ib_interface = {
3247 .add = mlx5_ib_add,
3248 .remove = mlx5_ib_remove,
3249 .event = mlx5_ib_event,
Saeed Mahameed64613d942015-04-02 17:07:34 +03003250 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03003251};
3252
3253static int __init mlx5_ib_init(void)
3254{
Haggai Eran6aec21f2014-12-11 17:04:23 +02003255 int err;
3256
Jack Morgenstein9603b612014-07-28 23:30:22 +03003257 if (deprecated_prof_sel != 2)
3258 pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
3259
Haggai Eran6aec21f2014-12-11 17:04:23 +02003260 err = mlx5_ib_odp_init();
3261 if (err)
3262 return err;
3263
3264 err = mlx5_register_interface(&mlx5_ib_interface);
3265 if (err)
3266 goto clean_odp;
3267
3268 return err;
3269
3270clean_odp:
3271 mlx5_ib_odp_cleanup();
3272 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003273}
3274
3275static void __exit mlx5_ib_cleanup(void)
3276{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003277 mlx5_unregister_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003278 mlx5_ib_odp_cleanup();
Eli Cohene126ba92013-07-07 17:25:49 +03003279}
3280
3281module_init(mlx5_ib_init);
3282module_exit(mlx5_ib_cleanup);