blob: 16ac41d89dfcfc27de7ef452357e8a84d1ed6d7b [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030040#if defined(CONFIG_X86)
41#include <asm/pat.h>
42#endif
Eli Cohene126ba92013-07-07 17:25:49 +030043#include <linux/sched.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030044#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020046#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020047#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020048#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030049#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030050#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051#include <rdma/ib_smi.h>
52#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020053#include <linux/in.h>
54#include <linux/etherdevice.h>
55#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030056#include "mlx5_ib.h"
57
58#define DRIVER_NAME "mlx5_ib"
Amir Vadai169a1d82014-02-19 17:47:31 +020059#define DRIVER_VERSION "2.2-1"
60#define DRIVER_RELDATE "Feb 2014"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
63MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
64MODULE_LICENSE("Dual BSD/GPL");
65MODULE_VERSION(DRIVER_VERSION);
66
Jack Morgenstein9603b612014-07-28 23:30:22 +030067static int deprecated_prof_sel = 2;
68module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
69MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
Eli Cohene126ba92013-07-07 17:25:49 +030070
71static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
73 DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
74
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200101static int mlx5_netdev_event(struct notifier_block *this,
102 unsigned long event, void *ptr)
103{
104 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
105 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
106 roce.nb);
107
Aviv Heller5ec8c832016-09-18 20:48:00 +0300108 switch (event) {
109 case NETDEV_REGISTER:
110 case NETDEV_UNREGISTER:
111 write_lock(&ibdev->roce.netdev_lock);
112 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
113 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
114 NULL : ndev;
115 write_unlock(&ibdev->roce.netdev_lock);
116 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200117
Aviv Heller5ec8c832016-09-18 20:48:00 +0300118 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300119 case NETDEV_DOWN: {
120 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
121 struct net_device *upper = NULL;
122
123 if (lag_ndev) {
124 upper = netdev_master_upper_dev_get(lag_ndev);
125 dev_put(lag_ndev);
126 }
127
128 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
129 && ibdev->ib_active) {
Aviv Heller5ec8c832016-09-18 20:48:00 +0300130 struct ib_event ibev = {0};
131
132 ibev.device = &ibdev->ib_dev;
133 ibev.event = (event == NETDEV_UP) ?
134 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
135 ibev.element.port_num = 1;
136 ib_dispatch_event(&ibev);
137 }
138 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300139 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300140
141 default:
142 break;
143 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200144
145 return NOTIFY_DONE;
146}
147
148static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
149 u8 port_num)
150{
151 struct mlx5_ib_dev *ibdev = to_mdev(device);
152 struct net_device *ndev;
153
Aviv Heller88621df2016-09-18 20:48:02 +0300154 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
155 if (ndev)
156 return ndev;
157
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200158 /* Ensure ndev does not disappear before we invoke dev_hold()
159 */
160 read_lock(&ibdev->roce.netdev_lock);
161 ndev = ibdev->roce.netdev;
162 if (ndev)
163 dev_hold(ndev);
164 read_unlock(&ibdev->roce.netdev_lock);
165
166 return ndev;
167}
168
Achiad Shochat3f89a642015-12-23 18:47:21 +0200169static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
170 struct ib_port_attr *props)
171{
172 struct mlx5_ib_dev *dev = to_mdev(device);
Aviv Heller88621df2016-09-18 20:48:02 +0300173 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200174 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200175 u16 qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200176
177 memset(props, 0, sizeof(*props));
178
179 props->port_cap_flags |= IB_PORT_CM_SUP;
180 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
181
182 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
183 roce_address_table_size);
184 props->max_mtu = IB_MTU_4096;
185 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
186 props->pkey_tbl_len = 1;
187 props->state = IB_PORT_DOWN;
188 props->phys_state = 3;
189
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200190 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
191 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200192
193 ndev = mlx5_ib_get_netdev(device, port_num);
194 if (!ndev)
195 return 0;
196
Aviv Heller88621df2016-09-18 20:48:02 +0300197 if (mlx5_lag_is_active(dev->mdev)) {
198 rcu_read_lock();
199 upper = netdev_master_upper_dev_get_rcu(ndev);
200 if (upper) {
201 dev_put(ndev);
202 ndev = upper;
203 dev_hold(ndev);
204 }
205 rcu_read_unlock();
206 }
207
Achiad Shochat3f89a642015-12-23 18:47:21 +0200208 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
209 props->state = IB_PORT_ACTIVE;
210 props->phys_state = 5;
211 }
212
213 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
214
215 dev_put(ndev);
216
217 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
218
219 props->active_width = IB_WIDTH_4X; /* TODO */
220 props->active_speed = IB_SPEED_QDR; /* TODO */
221
222 return 0;
223}
224
Achiad Shochat3cca2602015-12-23 18:47:23 +0200225static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
226 const struct ib_gid_attr *attr,
227 void *mlx5_addr)
228{
229#define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
230 char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
231 source_l3_address);
232 void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
233 source_mac_47_32);
234
235 if (!gid)
236 return;
237
238 ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
239
240 if (is_vlan_dev(attr->ndev)) {
241 MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
242 MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
243 }
244
245 switch (attr->gid_type) {
246 case IB_GID_TYPE_IB:
247 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
248 break;
249 case IB_GID_TYPE_ROCE_UDP_ENCAP:
250 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
251 break;
252
253 default:
254 WARN_ON(true);
255 }
256
257 if (attr->gid_type != IB_GID_TYPE_IB) {
258 if (ipv6_addr_v4mapped((void *)gid))
259 MLX5_SET_RA(mlx5_addr, roce_l3_type,
260 MLX5_ROCE_L3_TYPE_IPV4);
261 else
262 MLX5_SET_RA(mlx5_addr, roce_l3_type,
263 MLX5_ROCE_L3_TYPE_IPV6);
264 }
265
266 if ((attr->gid_type == IB_GID_TYPE_IB) ||
267 !ipv6_addr_v4mapped((void *)gid))
268 memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
269 else
270 memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
271}
272
273static int set_roce_addr(struct ib_device *device, u8 port_num,
274 unsigned int index,
275 const union ib_gid *gid,
276 const struct ib_gid_attr *attr)
277{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300278 struct mlx5_ib_dev *dev = to_mdev(device);
279 u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
280 u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
Achiad Shochat3cca2602015-12-23 18:47:23 +0200281 void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
282 enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
283
284 if (ll != IB_LINK_LAYER_ETHERNET)
285 return -EINVAL;
286
Achiad Shochat3cca2602015-12-23 18:47:23 +0200287 ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
288
289 MLX5_SET(set_roce_address_in, in, roce_address_index, index);
290 MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200291 return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
292}
293
294static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
295 unsigned int index, const union ib_gid *gid,
296 const struct ib_gid_attr *attr,
297 __always_unused void **context)
298{
299 return set_roce_addr(device, port_num, index, gid, attr);
300}
301
302static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
303 unsigned int index, __always_unused void **context)
304{
305 return set_roce_addr(device, port_num, index, NULL, NULL);
306}
307
Achiad Shochat2811ba52015-12-23 18:47:24 +0200308__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
309 int index)
310{
311 struct ib_gid_attr attr;
312 union ib_gid gid;
313
314 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
315 return 0;
316
317 if (!attr.ndev)
318 return 0;
319
320 dev_put(attr.ndev);
321
322 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
323 return 0;
324
325 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
326}
327
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300328static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
329{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300330 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
331 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
332 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300333}
334
335enum {
336 MLX5_VPORT_ACCESS_METHOD_MAD,
337 MLX5_VPORT_ACCESS_METHOD_HCA,
338 MLX5_VPORT_ACCESS_METHOD_NIC,
339};
340
341static int mlx5_get_vport_access_method(struct ib_device *ibdev)
342{
343 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
344 return MLX5_VPORT_ACCESS_METHOD_MAD;
345
Achiad Shochatebd61f62015-12-23 18:47:16 +0200346 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300347 IB_LINK_LAYER_ETHERNET)
348 return MLX5_VPORT_ACCESS_METHOD_NIC;
349
350 return MLX5_VPORT_ACCESS_METHOD_HCA;
351}
352
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200353static void get_atomic_caps(struct mlx5_ib_dev *dev,
354 struct ib_device_attr *props)
355{
356 u8 tmp;
357 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
358 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
359 u8 atomic_req_8B_endianness_mode =
360 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
361
362 /* Check if HW supports 8 bytes standard atomic operations and capable
363 * of host endianness respond
364 */
365 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
366 if (((atomic_operations & tmp) == tmp) &&
367 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
368 (atomic_req_8B_endianness_mode)) {
369 props->atomic_cap = IB_ATOMIC_HCA;
370 } else {
371 props->atomic_cap = IB_ATOMIC_NONE;
372 }
373}
374
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300375static int mlx5_query_system_image_guid(struct ib_device *ibdev,
376 __be64 *sys_image_guid)
377{
378 struct mlx5_ib_dev *dev = to_mdev(ibdev);
379 struct mlx5_core_dev *mdev = dev->mdev;
380 u64 tmp;
381 int err;
382
383 switch (mlx5_get_vport_access_method(ibdev)) {
384 case MLX5_VPORT_ACCESS_METHOD_MAD:
385 return mlx5_query_mad_ifc_system_image_guid(ibdev,
386 sys_image_guid);
387
388 case MLX5_VPORT_ACCESS_METHOD_HCA:
389 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200390 break;
391
392 case MLX5_VPORT_ACCESS_METHOD_NIC:
393 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
394 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300395
396 default:
397 return -EINVAL;
398 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200399
400 if (!err)
401 *sys_image_guid = cpu_to_be64(tmp);
402
403 return err;
404
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300405}
406
407static int mlx5_query_max_pkeys(struct ib_device *ibdev,
408 u16 *max_pkeys)
409{
410 struct mlx5_ib_dev *dev = to_mdev(ibdev);
411 struct mlx5_core_dev *mdev = dev->mdev;
412
413 switch (mlx5_get_vport_access_method(ibdev)) {
414 case MLX5_VPORT_ACCESS_METHOD_MAD:
415 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
416
417 case MLX5_VPORT_ACCESS_METHOD_HCA:
418 case MLX5_VPORT_ACCESS_METHOD_NIC:
419 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
420 pkey_table_size));
421 return 0;
422
423 default:
424 return -EINVAL;
425 }
426}
427
428static int mlx5_query_vendor_id(struct ib_device *ibdev,
429 u32 *vendor_id)
430{
431 struct mlx5_ib_dev *dev = to_mdev(ibdev);
432
433 switch (mlx5_get_vport_access_method(ibdev)) {
434 case MLX5_VPORT_ACCESS_METHOD_MAD:
435 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
436
437 case MLX5_VPORT_ACCESS_METHOD_HCA:
438 case MLX5_VPORT_ACCESS_METHOD_NIC:
439 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
440
441 default:
442 return -EINVAL;
443 }
444}
445
446static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
447 __be64 *node_guid)
448{
449 u64 tmp;
450 int err;
451
452 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
453 case MLX5_VPORT_ACCESS_METHOD_MAD:
454 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
455
456 case MLX5_VPORT_ACCESS_METHOD_HCA:
457 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200458 break;
459
460 case MLX5_VPORT_ACCESS_METHOD_NIC:
461 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
462 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300463
464 default:
465 return -EINVAL;
466 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200467
468 if (!err)
469 *node_guid = cpu_to_be64(tmp);
470
471 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300472}
473
474struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700475 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300476};
477
478static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
479{
480 struct mlx5_reg_node_desc in;
481
482 if (mlx5_use_mad_ifc(dev))
483 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
484
485 memset(&in, 0, sizeof(in));
486
487 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
488 sizeof(struct mlx5_reg_node_desc),
489 MLX5_REG_NODE_DESC, 0, 0);
490}
491
Eli Cohene126ba92013-07-07 17:25:49 +0300492static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300493 struct ib_device_attr *props,
494 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300495{
496 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300497 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300498 int err = -ENOMEM;
499 int max_rq_sg;
500 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300501 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300502 struct mlx5_ib_query_device_resp resp = {};
503 size_t resp_len;
504 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300505
Bodong Wang402ca532016-06-17 15:02:20 +0300506 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
507 if (uhw->outlen && uhw->outlen < resp_len)
508 return -EINVAL;
509 else
510 resp.response_length = resp_len;
511
512 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300513 return -EINVAL;
514
Eli Cohene126ba92013-07-07 17:25:49 +0300515 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300516 err = mlx5_query_system_image_guid(ibdev,
517 &props->sys_image_guid);
518 if (err)
519 return err;
520
521 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
522 if (err)
523 return err;
524
525 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
526 if (err)
527 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300528
Jack Morgenstein9603b612014-07-28 23:30:22 +0300529 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
530 (fw_rev_min(dev->mdev) << 16) |
531 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300532 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
533 IB_DEVICE_PORT_ACTIVE_EVENT |
534 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200535 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300536
537 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300538 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300539 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300540 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300541 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300542 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300543 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300544 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200545 if (MLX5_CAP_GEN(mdev, imaicl)) {
546 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
547 IB_DEVICE_MEM_WINDOW_TYPE_2B;
548 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200549 /* We support 'Gappy' memory registration too */
550 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200551 }
Eli Cohene126ba92013-07-07 17:25:49 +0300552 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300553 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200554 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
555 /* At this stage no support for signature handover */
556 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
557 IB_PROT_T10DIF_TYPE_2 |
558 IB_PROT_T10DIF_TYPE_3;
559 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
560 IB_GUARD_T10DIF_CSUM;
561 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300562 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300563 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300564
Bodong Wang402ca532016-06-17 15:02:20 +0300565 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
566 if (MLX5_CAP_ETH(mdev, csum_cap))
Bodong Wang88115fe2015-12-18 13:53:20 +0200567 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
568
Bodong Wang402ca532016-06-17 15:02:20 +0300569 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
570 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
571 if (max_tso) {
572 resp.tso_caps.max_tso = 1 << max_tso;
573 resp.tso_caps.supported_qpts |=
574 1 << IB_QPT_RAW_PACKET;
575 resp.response_length += sizeof(resp.tso_caps);
576 }
577 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300578
579 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
580 resp.rss_caps.rx_hash_function =
581 MLX5_RX_HASH_FUNC_TOEPLITZ;
582 resp.rss_caps.rx_hash_fields_mask =
583 MLX5_RX_HASH_SRC_IPV4 |
584 MLX5_RX_HASH_DST_IPV4 |
585 MLX5_RX_HASH_SRC_IPV6 |
586 MLX5_RX_HASH_DST_IPV6 |
587 MLX5_RX_HASH_SRC_PORT_TCP |
588 MLX5_RX_HASH_DST_PORT_TCP |
589 MLX5_RX_HASH_SRC_PORT_UDP |
590 MLX5_RX_HASH_DST_PORT_UDP;
591 resp.response_length += sizeof(resp.rss_caps);
592 }
593 } else {
594 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
595 resp.response_length += sizeof(resp.tso_caps);
596 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
597 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300598 }
599
Erez Shitritf0313962016-02-21 16:27:17 +0200600 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
601 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
602 props->device_cap_flags |= IB_DEVICE_UD_TSO;
603 }
604
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300605 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
606 MLX5_CAP_ETH(dev->mdev, scatter_fcs))
607 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
608
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300609 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
610 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
611
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300612 props->vendor_part_id = mdev->pdev->device;
613 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300614
615 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300616 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300617 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
618 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
619 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
620 sizeof(struct mlx5_wqe_data_seg);
621 max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
622 sizeof(struct mlx5_wqe_ctrl_seg)) /
623 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300624 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300625 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300626 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200627 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300628 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
629 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
630 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
631 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
632 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
633 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
634 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300635 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300636 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200637 props->max_fast_reg_page_list_len =
638 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200639 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300640 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300641 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
642 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300643 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
644 props->max_mcast_grp;
645 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300646 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200647 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
648 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300649
Haggai Eran8cdd3122014-12-11 17:04:20 +0200650#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300651 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200652 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
653 props->odp_caps = dev->odp_caps;
654#endif
655
Leon Romanovsky051f2632015-12-20 12:16:11 +0200656 if (MLX5_CAP_GEN(mdev, cd))
657 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
658
Eli Coheneff901d2016-03-11 22:58:42 +0200659 if (!mlx5_core_is_pf(mdev))
660 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
661
Yishai Hadas31f69a82016-08-28 11:28:45 +0300662 if (mlx5_ib_port_link_layer(ibdev, 1) ==
663 IB_LINK_LAYER_ETHERNET) {
664 props->rss_caps.max_rwq_indirection_tables =
665 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
666 props->rss_caps.max_rwq_indirection_table_size =
667 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
668 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
669 props->max_wq_type_rq =
670 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
671 }
672
Bodong Wang402ca532016-06-17 15:02:20 +0300673 if (uhw->outlen) {
674 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
675
676 if (err)
677 return err;
678 }
679
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300680 return 0;
681}
Eli Cohene126ba92013-07-07 17:25:49 +0300682
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300683enum mlx5_ib_width {
684 MLX5_IB_WIDTH_1X = 1 << 0,
685 MLX5_IB_WIDTH_2X = 1 << 1,
686 MLX5_IB_WIDTH_4X = 1 << 2,
687 MLX5_IB_WIDTH_8X = 1 << 3,
688 MLX5_IB_WIDTH_12X = 1 << 4
689};
690
691static int translate_active_width(struct ib_device *ibdev, u8 active_width,
692 u8 *ib_width)
693{
694 struct mlx5_ib_dev *dev = to_mdev(ibdev);
695 int err = 0;
696
697 if (active_width & MLX5_IB_WIDTH_1X) {
698 *ib_width = IB_WIDTH_1X;
699 } else if (active_width & MLX5_IB_WIDTH_2X) {
700 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
701 (int)active_width);
702 err = -EINVAL;
703 } else if (active_width & MLX5_IB_WIDTH_4X) {
704 *ib_width = IB_WIDTH_4X;
705 } else if (active_width & MLX5_IB_WIDTH_8X) {
706 *ib_width = IB_WIDTH_8X;
707 } else if (active_width & MLX5_IB_WIDTH_12X) {
708 *ib_width = IB_WIDTH_12X;
709 } else {
710 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
711 (int)active_width);
712 err = -EINVAL;
713 }
714
715 return err;
716}
717
718static int mlx5_mtu_to_ib_mtu(int mtu)
719{
720 switch (mtu) {
721 case 256: return 1;
722 case 512: return 2;
723 case 1024: return 3;
724 case 2048: return 4;
725 case 4096: return 5;
726 default:
727 pr_warn("invalid mtu\n");
728 return -1;
729 }
730}
731
732enum ib_max_vl_num {
733 __IB_MAX_VL_0 = 1,
734 __IB_MAX_VL_0_1 = 2,
735 __IB_MAX_VL_0_3 = 3,
736 __IB_MAX_VL_0_7 = 4,
737 __IB_MAX_VL_0_14 = 5,
738};
739
740enum mlx5_vl_hw_cap {
741 MLX5_VL_HW_0 = 1,
742 MLX5_VL_HW_0_1 = 2,
743 MLX5_VL_HW_0_2 = 3,
744 MLX5_VL_HW_0_3 = 4,
745 MLX5_VL_HW_0_4 = 5,
746 MLX5_VL_HW_0_5 = 6,
747 MLX5_VL_HW_0_6 = 7,
748 MLX5_VL_HW_0_7 = 8,
749 MLX5_VL_HW_0_14 = 15
750};
751
752static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
753 u8 *max_vl_num)
754{
755 switch (vl_hw_cap) {
756 case MLX5_VL_HW_0:
757 *max_vl_num = __IB_MAX_VL_0;
758 break;
759 case MLX5_VL_HW_0_1:
760 *max_vl_num = __IB_MAX_VL_0_1;
761 break;
762 case MLX5_VL_HW_0_3:
763 *max_vl_num = __IB_MAX_VL_0_3;
764 break;
765 case MLX5_VL_HW_0_7:
766 *max_vl_num = __IB_MAX_VL_0_7;
767 break;
768 case MLX5_VL_HW_0_14:
769 *max_vl_num = __IB_MAX_VL_0_14;
770 break;
771
772 default:
773 return -EINVAL;
774 }
775
776 return 0;
777}
778
779static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
780 struct ib_port_attr *props)
781{
782 struct mlx5_ib_dev *dev = to_mdev(ibdev);
783 struct mlx5_core_dev *mdev = dev->mdev;
784 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300785 u16 max_mtu;
786 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300787 int err;
788 u8 ib_link_width_oper;
789 u8 vl_hw_cap;
790
791 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
792 if (!rep) {
793 err = -ENOMEM;
794 goto out;
795 }
796
797 memset(props, 0, sizeof(*props));
798
799 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
800 if (err)
801 goto out;
802
803 props->lid = rep->lid;
804 props->lmc = rep->lmc;
805 props->sm_lid = rep->sm_lid;
806 props->sm_sl = rep->sm_sl;
807 props->state = rep->vport_state;
808 props->phys_state = rep->port_physical_state;
809 props->port_cap_flags = rep->cap_mask1;
810 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
811 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
812 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
813 props->bad_pkey_cntr = rep->pkey_violation_counter;
814 props->qkey_viol_cntr = rep->qkey_violation_counter;
815 props->subnet_timeout = rep->subnet_timeout;
816 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200817 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300818
819 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
820 if (err)
821 goto out;
822
823 err = translate_active_width(ibdev, ib_link_width_oper,
824 &props->active_width);
825 if (err)
826 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300827 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300828 if (err)
829 goto out;
830
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300831 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300832
833 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
834
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300835 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300836
837 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
838
839 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
840 if (err)
841 goto out;
842
843 err = translate_max_vl_num(ibdev, vl_hw_cap,
844 &props->max_vl_num);
845out:
846 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300847 return err;
848}
849
850int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
851 struct ib_port_attr *props)
852{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300853 switch (mlx5_get_vport_access_method(ibdev)) {
854 case MLX5_VPORT_ACCESS_METHOD_MAD:
855 return mlx5_query_mad_ifc_port(ibdev, port, props);
Eli Cohene126ba92013-07-07 17:25:49 +0300856
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300857 case MLX5_VPORT_ACCESS_METHOD_HCA:
858 return mlx5_query_hca_port(ibdev, port, props);
859
Achiad Shochat3f89a642015-12-23 18:47:21 +0200860 case MLX5_VPORT_ACCESS_METHOD_NIC:
861 return mlx5_query_port_roce(ibdev, port, props);
862
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300863 default:
Eli Cohene126ba92013-07-07 17:25:49 +0300864 return -EINVAL;
865 }
Eli Cohene126ba92013-07-07 17:25:49 +0300866}
867
868static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
869 union ib_gid *gid)
870{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300871 struct mlx5_ib_dev *dev = to_mdev(ibdev);
872 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300873
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300874 switch (mlx5_get_vport_access_method(ibdev)) {
875 case MLX5_VPORT_ACCESS_METHOD_MAD:
876 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300877
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300878 case MLX5_VPORT_ACCESS_METHOD_HCA:
879 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300880
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300881 default:
882 return -EINVAL;
883 }
Eli Cohene126ba92013-07-07 17:25:49 +0300884
Eli Cohene126ba92013-07-07 17:25:49 +0300885}
886
887static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
888 u16 *pkey)
889{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300890 struct mlx5_ib_dev *dev = to_mdev(ibdev);
891 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300892
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300893 switch (mlx5_get_vport_access_method(ibdev)) {
894 case MLX5_VPORT_ACCESS_METHOD_MAD:
895 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +0300896
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300897 case MLX5_VPORT_ACCESS_METHOD_HCA:
898 case MLX5_VPORT_ACCESS_METHOD_NIC:
899 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
900 pkey);
901 default:
902 return -EINVAL;
903 }
Eli Cohene126ba92013-07-07 17:25:49 +0300904}
905
Eli Cohene126ba92013-07-07 17:25:49 +0300906static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
907 struct ib_device_modify *props)
908{
909 struct mlx5_ib_dev *dev = to_mdev(ibdev);
910 struct mlx5_reg_node_desc in;
911 struct mlx5_reg_node_desc out;
912 int err;
913
914 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
915 return -EOPNOTSUPP;
916
917 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
918 return 0;
919
920 /*
921 * If possible, pass node desc to FW, so it can generate
922 * a 144 trap. If cmd fails, just ignore.
923 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700924 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300925 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +0300926 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
927 if (err)
928 return err;
929
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700930 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +0300931
932 return err;
933}
934
935static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
936 struct ib_port_modify *props)
937{
938 struct mlx5_ib_dev *dev = to_mdev(ibdev);
939 struct ib_port_attr attr;
940 u32 tmp;
941 int err;
942
943 mutex_lock(&dev->cap_mask_mutex);
944
945 err = mlx5_ib_query_port(ibdev, port, &attr);
946 if (err)
947 goto out;
948
949 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
950 ~props->clr_port_cap_mask;
951
Jack Morgenstein9603b612014-07-28 23:30:22 +0300952 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +0300953
954out:
955 mutex_unlock(&dev->cap_mask_mutex);
956 return err;
957}
958
959static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
960 struct ib_udata *udata)
961{
962 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +0200963 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
964 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +0300965 struct mlx5_ib_ucontext *context;
966 struct mlx5_uuar_info *uuari;
967 struct mlx5_uar *uars;
Eli Cohenc1be5232014-01-14 17:45:12 +0200968 int gross_uuars;
Eli Cohene126ba92013-07-07 17:25:49 +0300969 int num_uars;
Eli Cohen78c0f982014-01-30 13:49:48 +0200970 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300971 int uuarn;
972 int err;
973 int i;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300974 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +0200975 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
976 max_cqe_version);
Eli Cohene126ba92013-07-07 17:25:49 +0300977
978 if (!dev->ib_active)
979 return ERR_PTR(-EAGAIN);
980
Haggai Abramovskydfbee852016-01-14 19:12:56 +0200981 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
982 return ERR_PTR(-EINVAL);
983
Eli Cohen78c0f982014-01-30 13:49:48 +0200984 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
985 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
986 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +0200987 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +0200988 ver = 2;
989 else
990 return ERR_PTR(-EINVAL);
991
Matan Barakb368d7c2015-12-15 20:30:12 +0200992 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +0300993 if (err)
994 return ERR_PTR(err);
995
Matan Barakb368d7c2015-12-15 20:30:12 +0200996 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +0200997 return ERR_PTR(-EINVAL);
998
Eli Cohene126ba92013-07-07 17:25:49 +0300999 if (req.total_num_uuars > MLX5_MAX_UUARS)
1000 return ERR_PTR(-ENOMEM);
1001
1002 if (req.total_num_uuars == 0)
1003 return ERR_PTR(-EINVAL);
1004
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001005 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001006 return ERR_PTR(-EOPNOTSUPP);
1007
1008 if (reqlen > sizeof(req) &&
1009 !ib_is_udata_cleared(udata, sizeof(req),
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001010 reqlen - sizeof(req)))
Matan Barakb368d7c2015-12-15 20:30:12 +02001011 return ERR_PTR(-EOPNOTSUPP);
1012
Eli Cohenc1be5232014-01-14 17:45:12 +02001013 req.total_num_uuars = ALIGN(req.total_num_uuars,
1014 MLX5_NON_FP_BF_REGS_PER_PAGE);
Eli Cohene126ba92013-07-07 17:25:49 +03001015 if (req.num_low_latency_uuars > req.total_num_uuars - 1)
1016 return ERR_PTR(-EINVAL);
1017
Eli Cohenc1be5232014-01-14 17:45:12 +02001018 num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
1019 gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001020 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001021 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1022 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001023 resp.cache_line_size = L1_CACHE_BYTES;
1024 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1025 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1026 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1027 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1028 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001029 resp.cqe_version = min_t(__u8,
1030 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1031 req.max_cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001032 resp.response_length = min(offsetof(typeof(resp), response_length) +
1033 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001034
1035 context = kzalloc(sizeof(*context), GFP_KERNEL);
1036 if (!context)
1037 return ERR_PTR(-ENOMEM);
1038
1039 uuari = &context->uuari;
1040 mutex_init(&uuari->lock);
1041 uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
1042 if (!uars) {
1043 err = -ENOMEM;
1044 goto out_ctx;
1045 }
1046
Eli Cohenc1be5232014-01-14 17:45:12 +02001047 uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
Eli Cohene126ba92013-07-07 17:25:49 +03001048 sizeof(*uuari->bitmap),
1049 GFP_KERNEL);
1050 if (!uuari->bitmap) {
1051 err = -ENOMEM;
1052 goto out_uar_ctx;
1053 }
1054 /*
1055 * clear all fast path uuars
1056 */
Eli Cohenc1be5232014-01-14 17:45:12 +02001057 for (i = 0; i < gross_uuars; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +03001058 uuarn = i & 3;
1059 if (uuarn == 2 || uuarn == 3)
1060 set_bit(i, uuari->bitmap);
1061 }
1062
Eli Cohenc1be5232014-01-14 17:45:12 +02001063 uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001064 if (!uuari->count) {
1065 err = -ENOMEM;
1066 goto out_bitmap;
1067 }
1068
1069 for (i = 0; i < num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001070 err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +03001071 if (err)
1072 goto out_count;
1073 }
1074
Haggai Eranb4cfe442014-12-11 17:04:26 +02001075#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1076 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1077#endif
1078
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001079 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
1080 err = mlx5_core_alloc_transport_domain(dev->mdev,
1081 &context->tdn);
1082 if (err)
1083 goto out_uars;
1084 }
1085
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001086 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001087 INIT_LIST_HEAD(&context->db_page_list);
1088 mutex_init(&context->db_page_mutex);
1089
1090 resp.tot_uuars = req.total_num_uuars;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001091 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001092
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001093 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1094 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001095
Bodong Wang402ca532016-06-17 15:02:20 +03001096 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
1097 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE;
1098 resp.response_length += sizeof(resp.cmds_supp_uhw);
1099 }
1100
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001101 /*
1102 * We don't want to expose information from the PCI bar that is located
1103 * after 4096 bytes, so if the arch only supports larger pages, let's
1104 * pretend we don't support reading the HCA's core clock. This is also
1105 * forced by mmap function.
1106 */
1107 if (PAGE_SIZE <= 4096 &&
1108 field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
Matan Barakb368d7c2015-12-15 20:30:12 +02001109 resp.comp_mask |=
1110 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1111 resp.hca_core_clock_offset =
1112 offsetof(struct mlx5_init_seg, internal_timer_h) %
1113 PAGE_SIZE;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001114 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001115 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001116 }
1117
1118 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001119 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001120 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001121
Eli Cohen78c0f982014-01-30 13:49:48 +02001122 uuari->ver = ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001123 uuari->num_low_latency_uuars = req.num_low_latency_uuars;
1124 uuari->uars = uars;
1125 uuari->num_uars = num_uars;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001126 context->cqe_version = resp.cqe_version;
1127
Eli Cohene126ba92013-07-07 17:25:49 +03001128 return &context->ibucontext;
1129
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001130out_td:
1131 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1132 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1133
Eli Cohene126ba92013-07-07 17:25:49 +03001134out_uars:
1135 for (i--; i >= 0; i--)
Jack Morgenstein9603b612014-07-28 23:30:22 +03001136 mlx5_cmd_free_uar(dev->mdev, uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +03001137out_count:
1138 kfree(uuari->count);
1139
1140out_bitmap:
1141 kfree(uuari->bitmap);
1142
1143out_uar_ctx:
1144 kfree(uars);
1145
1146out_ctx:
1147 kfree(context);
1148 return ERR_PTR(err);
1149}
1150
1151static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1152{
1153 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1154 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1155 struct mlx5_uuar_info *uuari = &context->uuari;
1156 int i;
1157
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001158 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1159 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1160
Eli Cohene126ba92013-07-07 17:25:49 +03001161 for (i = 0; i < uuari->num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001162 if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
Eli Cohene126ba92013-07-07 17:25:49 +03001163 mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
1164 }
1165
1166 kfree(uuari->count);
1167 kfree(uuari->bitmap);
1168 kfree(uuari->uars);
1169 kfree(context);
1170
1171 return 0;
1172}
1173
1174static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
1175{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001176 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
Eli Cohene126ba92013-07-07 17:25:49 +03001177}
1178
1179static int get_command(unsigned long offset)
1180{
1181 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1182}
1183
1184static int get_arg(unsigned long offset)
1185{
1186 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1187}
1188
1189static int get_index(unsigned long offset)
1190{
1191 return get_arg(offset);
1192}
1193
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001194static void mlx5_ib_vma_open(struct vm_area_struct *area)
1195{
1196 /* vma_open is called when a new VMA is created on top of our VMA. This
1197 * is done through either mremap flow or split_vma (usually due to
1198 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1199 * as this VMA is strongly hardware related. Therefore we set the
1200 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1201 * calling us again and trying to do incorrect actions. We assume that
1202 * the original VMA size is exactly a single page, and therefore all
1203 * "splitting" operation will not happen to it.
1204 */
1205 area->vm_ops = NULL;
1206}
1207
1208static void mlx5_ib_vma_close(struct vm_area_struct *area)
1209{
1210 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1211
1212 /* It's guaranteed that all VMAs opened on a FD are closed before the
1213 * file itself is closed, therefore no sync is needed with the regular
1214 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1215 * However need a sync with accessing the vma as part of
1216 * mlx5_ib_disassociate_ucontext.
1217 * The close operation is usually called under mm->mmap_sem except when
1218 * process is exiting.
1219 * The exiting case is handled explicitly as part of
1220 * mlx5_ib_disassociate_ucontext.
1221 */
1222 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1223
1224 /* setting the vma context pointer to null in the mlx5_ib driver's
1225 * private data, to protect a race condition in
1226 * mlx5_ib_disassociate_ucontext().
1227 */
1228 mlx5_ib_vma_priv_data->vma = NULL;
1229 list_del(&mlx5_ib_vma_priv_data->list);
1230 kfree(mlx5_ib_vma_priv_data);
1231}
1232
1233static const struct vm_operations_struct mlx5_ib_vm_ops = {
1234 .open = mlx5_ib_vma_open,
1235 .close = mlx5_ib_vma_close
1236};
1237
1238static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1239 struct mlx5_ib_ucontext *ctx)
1240{
1241 struct mlx5_ib_vma_private_data *vma_prv;
1242 struct list_head *vma_head = &ctx->vma_private_list;
1243
1244 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1245 if (!vma_prv)
1246 return -ENOMEM;
1247
1248 vma_prv->vma = vma;
1249 vma->vm_private_data = vma_prv;
1250 vma->vm_ops = &mlx5_ib_vm_ops;
1251
1252 list_add(&vma_prv->list, vma_head);
1253
1254 return 0;
1255}
1256
1257static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1258{
1259 int ret;
1260 struct vm_area_struct *vma;
1261 struct mlx5_ib_vma_private_data *vma_private, *n;
1262 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1263 struct task_struct *owning_process = NULL;
1264 struct mm_struct *owning_mm = NULL;
1265
1266 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1267 if (!owning_process)
1268 return;
1269
1270 owning_mm = get_task_mm(owning_process);
1271 if (!owning_mm) {
1272 pr_info("no mm, disassociate ucontext is pending task termination\n");
1273 while (1) {
1274 put_task_struct(owning_process);
1275 usleep_range(1000, 2000);
1276 owning_process = get_pid_task(ibcontext->tgid,
1277 PIDTYPE_PID);
1278 if (!owning_process ||
1279 owning_process->state == TASK_DEAD) {
1280 pr_info("disassociate ucontext done, task was terminated\n");
1281 /* in case task was dead need to release the
1282 * task struct.
1283 */
1284 if (owning_process)
1285 put_task_struct(owning_process);
1286 return;
1287 }
1288 }
1289 }
1290
1291 /* need to protect from a race on closing the vma as part of
1292 * mlx5_ib_vma_close.
1293 */
1294 down_read(&owning_mm->mmap_sem);
1295 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1296 list) {
1297 vma = vma_private->vma;
1298 ret = zap_vma_ptes(vma, vma->vm_start,
1299 PAGE_SIZE);
1300 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1301 /* context going to be destroyed, should
1302 * not access ops any more.
1303 */
1304 vma->vm_ops = NULL;
1305 list_del(&vma_private->list);
1306 kfree(vma_private);
1307 }
1308 up_read(&owning_mm->mmap_sem);
1309 mmput(owning_mm);
1310 put_task_struct(owning_process);
1311}
1312
Guy Levi37aa5c32016-04-27 16:49:50 +03001313static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1314{
1315 switch (cmd) {
1316 case MLX5_IB_MMAP_WC_PAGE:
1317 return "WC";
1318 case MLX5_IB_MMAP_REGULAR_PAGE:
1319 return "best effort WC";
1320 case MLX5_IB_MMAP_NC_PAGE:
1321 return "NC";
1322 default:
1323 return NULL;
1324 }
1325}
1326
1327static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001328 struct vm_area_struct *vma,
1329 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001330{
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001331 struct mlx5_uuar_info *uuari = &context->uuari;
Guy Levi37aa5c32016-04-27 16:49:50 +03001332 int err;
1333 unsigned long idx;
1334 phys_addr_t pfn, pa;
1335 pgprot_t prot;
1336
1337 switch (cmd) {
1338 case MLX5_IB_MMAP_WC_PAGE:
1339/* Some architectures don't support WC memory */
1340#if defined(CONFIG_X86)
1341 if (!pat_enabled())
1342 return -EPERM;
1343#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1344 return -EPERM;
1345#endif
1346 /* fall through */
1347 case MLX5_IB_MMAP_REGULAR_PAGE:
1348 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1349 prot = pgprot_writecombine(vma->vm_page_prot);
1350 break;
1351 case MLX5_IB_MMAP_NC_PAGE:
1352 prot = pgprot_noncached(vma->vm_page_prot);
1353 break;
1354 default:
1355 return -EINVAL;
1356 }
1357
1358 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1359 return -EINVAL;
1360
1361 idx = get_index(vma->vm_pgoff);
1362 if (idx >= uuari->num_uars)
1363 return -EINVAL;
1364
1365 pfn = uar_index2pfn(dev, uuari->uars[idx].index);
1366 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1367
1368 vma->vm_page_prot = prot;
1369 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1370 PAGE_SIZE, vma->vm_page_prot);
1371 if (err) {
1372 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1373 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1374 return -EAGAIN;
1375 }
1376
1377 pa = pfn << PAGE_SHIFT;
1378 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1379 vma->vm_start, &pa);
1380
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001381 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001382}
1383
Eli Cohene126ba92013-07-07 17:25:49 +03001384static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1385{
1386 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1387 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001388 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001389 phys_addr_t pfn;
1390
1391 command = get_command(vma->vm_pgoff);
1392 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001393 case MLX5_IB_MMAP_WC_PAGE:
1394 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001395 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001396 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001397
1398 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1399 return -ENOSYS;
1400
Matan Barakd69e3bc2015-12-15 20:30:13 +02001401 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001402 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1403 return -EINVAL;
1404
Matan Barak6cbac1e2016-04-14 16:52:10 +03001405 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001406 return -EPERM;
1407
1408 /* Don't expose to user-space information it shouldn't have */
1409 if (PAGE_SIZE > 4096)
1410 return -EOPNOTSUPP;
1411
1412 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1413 pfn = (dev->mdev->iseg_base +
1414 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1415 PAGE_SHIFT;
1416 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1417 PAGE_SIZE, vma->vm_page_prot))
1418 return -EAGAIN;
1419
1420 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1421 vma->vm_start,
1422 (unsigned long long)pfn << PAGE_SHIFT);
1423 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001424
Eli Cohene126ba92013-07-07 17:25:49 +03001425 default:
1426 return -EINVAL;
1427 }
1428
1429 return 0;
1430}
1431
Eli Cohene126ba92013-07-07 17:25:49 +03001432static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1433 struct ib_ucontext *context,
1434 struct ib_udata *udata)
1435{
1436 struct mlx5_ib_alloc_pd_resp resp;
1437 struct mlx5_ib_pd *pd;
1438 int err;
1439
1440 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1441 if (!pd)
1442 return ERR_PTR(-ENOMEM);
1443
Jack Morgenstein9603b612014-07-28 23:30:22 +03001444 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001445 if (err) {
1446 kfree(pd);
1447 return ERR_PTR(err);
1448 }
1449
1450 if (context) {
1451 resp.pdn = pd->pdn;
1452 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001453 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001454 kfree(pd);
1455 return ERR_PTR(-EFAULT);
1456 }
Eli Cohene126ba92013-07-07 17:25:49 +03001457 }
1458
1459 return &pd->ibpd;
1460}
1461
1462static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1463{
1464 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1465 struct mlx5_ib_pd *mpd = to_mpd(pd);
1466
Jack Morgenstein9603b612014-07-28 23:30:22 +03001467 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001468 kfree(mpd);
1469
1470 return 0;
1471}
1472
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001473enum {
1474 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1475 MATCH_CRITERIA_ENABLE_MISC_BIT,
1476 MATCH_CRITERIA_ENABLE_INNER_BIT
1477};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001478
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001479#define HEADER_IS_ZERO(match_criteria, headers) \
1480 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1481 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1482
1483static u8 get_match_criteria_enable(u32 *match_criteria)
1484{
1485 u8 match_criteria_enable;
1486
1487 match_criteria_enable =
1488 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1489 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1490 match_criteria_enable |=
1491 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1492 MATCH_CRITERIA_ENABLE_MISC_BIT;
1493 match_criteria_enable |=
1494 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1495 MATCH_CRITERIA_ENABLE_INNER_BIT;
1496
1497 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001498}
1499
Maor Gottliebca0d4752016-08-30 16:58:35 +03001500static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1501{
1502 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1503 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1504}
1505
1506static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1507{
1508 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1509 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1510 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1511 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1512}
1513
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001514#define LAST_ETH_FIELD vlan_tag
1515#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001516#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001517#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001518#define LAST_TCP_UDP_FIELD src_port
1519
1520/* Field is the last supported field */
1521#define FIELDS_NOT_SUPPORTED(filter, field)\
1522 memchr_inv((void *)&filter.field +\
1523 sizeof(filter.field), 0,\
1524 sizeof(filter) -\
1525 offsetof(typeof(filter), field) -\
1526 sizeof(filter.field))
1527
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001528static int parse_flow_attr(u32 *match_c, u32 *match_v,
Maor Gottliebdd063d02016-08-28 14:16:32 +03001529 const union ib_flow_spec *ib_spec)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001530{
1531 void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1532 outer_headers);
1533 void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1534 outer_headers);
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001535 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1536 misc_parameters);
1537 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1538 misc_parameters);
1539
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001540 switch (ib_spec->type) {
1541 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001542 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
1543 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001544
1545 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1546 dmac_47_16),
1547 ib_spec->eth.mask.dst_mac);
1548 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1549 dmac_47_16),
1550 ib_spec->eth.val.dst_mac);
1551
Maor Gottliebee3da802016-09-12 19:16:24 +03001552 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1553 smac_47_16),
1554 ib_spec->eth.mask.src_mac);
1555 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1556 smac_47_16),
1557 ib_spec->eth.val.src_mac);
1558
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001559 if (ib_spec->eth.mask.vlan_tag) {
1560 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1561 vlan_tag, 1);
1562 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1563 vlan_tag, 1);
1564
1565 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1566 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
1567 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1568 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1569
1570 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1571 first_cfi,
1572 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
1573 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1574 first_cfi,
1575 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1576
1577 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1578 first_prio,
1579 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
1580 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1581 first_prio,
1582 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1583 }
1584 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1585 ethertype, ntohs(ib_spec->eth.mask.ether_type));
1586 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1587 ethertype, ntohs(ib_spec->eth.val.ether_type));
1588 break;
1589 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001590 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
1591 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001592
1593 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1594 ethertype, 0xffff);
1595 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1596 ethertype, ETH_P_IP);
1597
1598 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1599 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1600 &ib_spec->ipv4.mask.src_ip,
1601 sizeof(ib_spec->ipv4.mask.src_ip));
1602 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1603 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1604 &ib_spec->ipv4.val.src_ip,
1605 sizeof(ib_spec->ipv4.val.src_ip));
1606 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1607 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1608 &ib_spec->ipv4.mask.dst_ip,
1609 sizeof(ib_spec->ipv4.mask.dst_ip));
1610 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1611 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1612 &ib_spec->ipv4.val.dst_ip,
1613 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001614
1615 set_tos(outer_headers_c, outer_headers_v,
1616 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
1617
1618 set_proto(outer_headers_c, outer_headers_v,
1619 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001620 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001621 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001622 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
1623 return -ENOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001624
1625 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1626 ethertype, 0xffff);
1627 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1628 ethertype, ETH_P_IPV6);
1629
1630 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1631 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1632 &ib_spec->ipv6.mask.src_ip,
1633 sizeof(ib_spec->ipv6.mask.src_ip));
1634 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1635 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1636 &ib_spec->ipv6.val.src_ip,
1637 sizeof(ib_spec->ipv6.val.src_ip));
1638 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1639 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1640 &ib_spec->ipv6.mask.dst_ip,
1641 sizeof(ib_spec->ipv6.mask.dst_ip));
1642 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1643 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1644 &ib_spec->ipv6.val.dst_ip,
1645 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001646
1647 set_tos(outer_headers_c, outer_headers_v,
1648 ib_spec->ipv6.mask.traffic_class,
1649 ib_spec->ipv6.val.traffic_class);
1650
1651 set_proto(outer_headers_c, outer_headers_v,
1652 ib_spec->ipv6.mask.next_hdr,
1653 ib_spec->ipv6.val.next_hdr);
1654
1655 MLX5_SET(fte_match_set_misc, misc_params_c,
1656 outer_ipv6_flow_label,
1657 ntohl(ib_spec->ipv6.mask.flow_label));
1658 MLX5_SET(fte_match_set_misc, misc_params_v,
1659 outer_ipv6_flow_label,
1660 ntohl(ib_spec->ipv6.val.flow_label));
Maor Gottlieb026bae02016-06-17 15:14:51 +03001661 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001662 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001663 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1664 LAST_TCP_UDP_FIELD))
1665 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001666
1667 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1668 0xff);
1669 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1670 IPPROTO_TCP);
1671
1672 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
1673 ntohs(ib_spec->tcp_udp.mask.src_port));
1674 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
1675 ntohs(ib_spec->tcp_udp.val.src_port));
1676
1677 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
1678 ntohs(ib_spec->tcp_udp.mask.dst_port));
1679 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
1680 ntohs(ib_spec->tcp_udp.val.dst_port));
1681 break;
1682 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001683 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1684 LAST_TCP_UDP_FIELD))
1685 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001686
1687 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1688 0xff);
1689 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1690 IPPROTO_UDP);
1691
1692 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
1693 ntohs(ib_spec->tcp_udp.mask.src_port));
1694 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
1695 ntohs(ib_spec->tcp_udp.val.src_port));
1696
1697 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
1698 ntohs(ib_spec->tcp_udp.mask.dst_port));
1699 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
1700 ntohs(ib_spec->tcp_udp.val.dst_port));
1701 break;
1702 default:
1703 return -EINVAL;
1704 }
1705
1706 return 0;
1707}
1708
1709/* If a flow could catch both multicast and unicast packets,
1710 * it won't fall into the multicast flow steering table and this rule
1711 * could steal other multicast packets.
1712 */
1713static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
1714{
1715 struct ib_flow_spec_eth *eth_spec;
1716
1717 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
1718 ib_attr->size < sizeof(struct ib_flow_attr) +
1719 sizeof(struct ib_flow_spec_eth) ||
1720 ib_attr->num_of_specs < 1)
1721 return false;
1722
1723 eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
1724 if (eth_spec->type != IB_FLOW_SPEC_ETH ||
1725 eth_spec->size != sizeof(*eth_spec))
1726 return false;
1727
1728 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
1729 is_multicast_ether_addr(eth_spec->val.dst_mac);
1730}
1731
Maor Gottliebdd063d02016-08-28 14:16:32 +03001732static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001733{
1734 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
1735 bool has_ipv4_spec = false;
1736 bool eth_type_ipv4 = true;
1737 unsigned int spec_index;
1738
1739 /* Validate that ethertype is correct */
1740 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
1741 if (ib_spec->type == IB_FLOW_SPEC_ETH &&
1742 ib_spec->eth.mask.ether_type) {
1743 if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
1744 ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
1745 eth_type_ipv4 = false;
1746 } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
1747 has_ipv4_spec = true;
1748 }
1749 ib_spec = (void *)ib_spec + ib_spec->size;
1750 }
1751 return !has_ipv4_spec || eth_type_ipv4;
1752}
1753
1754static void put_flow_table(struct mlx5_ib_dev *dev,
1755 struct mlx5_ib_flow_prio *prio, bool ft_added)
1756{
1757 prio->refcount -= !!ft_added;
1758 if (!prio->refcount) {
1759 mlx5_destroy_flow_table(prio->flow_table);
1760 prio->flow_table = NULL;
1761 }
1762}
1763
1764static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
1765{
1766 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
1767 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
1768 struct mlx5_ib_flow_handler,
1769 ibflow);
1770 struct mlx5_ib_flow_handler *iter, *tmp;
1771
1772 mutex_lock(&dev->flow_db.lock);
1773
1774 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00001775 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001776 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001777 list_del(&iter->list);
1778 kfree(iter);
1779 }
1780
Mark Bloch74491de2016-08-31 11:24:25 +00001781 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03001782 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001783 mutex_unlock(&dev->flow_db.lock);
1784
1785 kfree(handler);
1786
1787 return 0;
1788}
1789
Maor Gottlieb35d190112016-03-07 18:51:47 +02001790static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
1791{
1792 priority *= 2;
1793 if (!dont_trap)
1794 priority++;
1795 return priority;
1796}
1797
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001798enum flow_table_type {
1799 MLX5_IB_FT_RX,
1800 MLX5_IB_FT_TX
1801};
1802
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001803#define MLX5_FS_MAX_TYPES 10
1804#define MLX5_FS_MAX_ENTRIES 32000UL
1805static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001806 struct ib_flow_attr *flow_attr,
1807 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001808{
Maor Gottlieb35d190112016-03-07 18:51:47 +02001809 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001810 struct mlx5_flow_namespace *ns = NULL;
1811 struct mlx5_ib_flow_prio *prio;
1812 struct mlx5_flow_table *ft;
1813 int num_entries;
1814 int num_groups;
1815 int priority;
1816 int err = 0;
1817
1818 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02001819 if (flow_is_multicast_only(flow_attr) &&
1820 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001821 priority = MLX5_IB_FLOW_MCAST_PRIO;
1822 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02001823 priority = ib_prio_to_core_prio(flow_attr->priority,
1824 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001825 ns = mlx5_get_flow_namespace(dev->mdev,
1826 MLX5_FLOW_NAMESPACE_BYPASS);
1827 num_entries = MLX5_FS_MAX_ENTRIES;
1828 num_groups = MLX5_FS_MAX_TYPES;
1829 prio = &dev->flow_db.prios[priority];
1830 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
1831 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
1832 ns = mlx5_get_flow_namespace(dev->mdev,
1833 MLX5_FLOW_NAMESPACE_LEFTOVERS);
1834 build_leftovers_ft_param(&priority,
1835 &num_entries,
1836 &num_groups);
1837 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001838 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
1839 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
1840 allow_sniffer_and_nic_rx_shared_tir))
1841 return ERR_PTR(-ENOTSUPP);
1842
1843 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
1844 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
1845 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
1846
1847 prio = &dev->flow_db.sniffer[ft_type];
1848 priority = 0;
1849 num_entries = 1;
1850 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001851 }
1852
1853 if (!ns)
1854 return ERR_PTR(-ENOTSUPP);
1855
1856 ft = prio->flow_table;
1857 if (!ft) {
1858 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
1859 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03001860 num_groups,
1861 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001862
1863 if (!IS_ERR(ft)) {
1864 prio->refcount = 0;
1865 prio->flow_table = ft;
1866 } else {
1867 err = PTR_ERR(ft);
1868 }
1869 }
1870
1871 return err ? ERR_PTR(err) : prio;
1872}
1873
1874static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
1875 struct mlx5_ib_flow_prio *ft_prio,
Maor Gottliebdd063d02016-08-28 14:16:32 +03001876 const struct ib_flow_attr *flow_attr,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001877 struct mlx5_flow_destination *dst)
1878{
1879 struct mlx5_flow_table *ft = ft_prio->flow_table;
1880 struct mlx5_ib_flow_handler *handler;
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001881 struct mlx5_flow_spec *spec;
Maor Gottliebdd063d02016-08-28 14:16:32 +03001882 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001883 unsigned int spec_index;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001884 u32 action;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001885 int err = 0;
1886
1887 if (!is_valid_attr(flow_attr))
1888 return ERR_PTR(-EINVAL);
1889
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001890 spec = mlx5_vzalloc(sizeof(*spec));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001891 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001892 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001893 err = -ENOMEM;
1894 goto free;
1895 }
1896
1897 INIT_LIST_HEAD(&handler->list);
1898
1899 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001900 err = parse_flow_attr(spec->match_criteria,
1901 spec->match_value, ib_flow);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001902 if (err < 0)
1903 goto free;
1904
1905 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
1906 }
1907
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001908 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Maor Gottlieb35d190112016-03-07 18:51:47 +02001909 action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
1910 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
Mark Bloch74491de2016-08-31 11:24:25 +00001911 handler->rule = mlx5_add_flow_rules(ft, spec,
Maor Gottlieb35d190112016-03-07 18:51:47 +02001912 action,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001913 MLX5_FS_DEFAULT_FLOW_TAG,
Mark Bloch74491de2016-08-31 11:24:25 +00001914 dst, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001915
1916 if (IS_ERR(handler->rule)) {
1917 err = PTR_ERR(handler->rule);
1918 goto free;
1919 }
1920
Maor Gottliebd9d49802016-08-28 14:16:33 +03001921 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03001922 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001923
1924 ft_prio->flow_table = ft;
1925free:
1926 if (err)
1927 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001928 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001929 return err ? ERR_PTR(err) : handler;
1930}
1931
Maor Gottlieb35d190112016-03-07 18:51:47 +02001932static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
1933 struct mlx5_ib_flow_prio *ft_prio,
1934 struct ib_flow_attr *flow_attr,
1935 struct mlx5_flow_destination *dst)
1936{
1937 struct mlx5_ib_flow_handler *handler_dst = NULL;
1938 struct mlx5_ib_flow_handler *handler = NULL;
1939
1940 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
1941 if (!IS_ERR(handler)) {
1942 handler_dst = create_flow_rule(dev, ft_prio,
1943 flow_attr, dst);
1944 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00001945 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03001946 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001947 kfree(handler);
1948 handler = handler_dst;
1949 } else {
1950 list_add(&handler_dst->list, &handler->list);
1951 }
1952 }
1953
1954 return handler;
1955}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001956enum {
1957 LEFTOVERS_MC,
1958 LEFTOVERS_UC,
1959};
1960
1961static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
1962 struct mlx5_ib_flow_prio *ft_prio,
1963 struct ib_flow_attr *flow_attr,
1964 struct mlx5_flow_destination *dst)
1965{
1966 struct mlx5_ib_flow_handler *handler_ucast = NULL;
1967 struct mlx5_ib_flow_handler *handler = NULL;
1968
1969 static struct {
1970 struct ib_flow_attr flow_attr;
1971 struct ib_flow_spec_eth eth_flow;
1972 } leftovers_specs[] = {
1973 [LEFTOVERS_MC] = {
1974 .flow_attr = {
1975 .num_of_specs = 1,
1976 .size = sizeof(leftovers_specs[0])
1977 },
1978 .eth_flow = {
1979 .type = IB_FLOW_SPEC_ETH,
1980 .size = sizeof(struct ib_flow_spec_eth),
1981 .mask = {.dst_mac = {0x1} },
1982 .val = {.dst_mac = {0x1} }
1983 }
1984 },
1985 [LEFTOVERS_UC] = {
1986 .flow_attr = {
1987 .num_of_specs = 1,
1988 .size = sizeof(leftovers_specs[0])
1989 },
1990 .eth_flow = {
1991 .type = IB_FLOW_SPEC_ETH,
1992 .size = sizeof(struct ib_flow_spec_eth),
1993 .mask = {.dst_mac = {0x1} },
1994 .val = {.dst_mac = {} }
1995 }
1996 }
1997 };
1998
1999 handler = create_flow_rule(dev, ft_prio,
2000 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2001 dst);
2002 if (!IS_ERR(handler) &&
2003 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2004 handler_ucast = create_flow_rule(dev, ft_prio,
2005 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2006 dst);
2007 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002008 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002009 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002010 kfree(handler);
2011 handler = handler_ucast;
2012 } else {
2013 list_add(&handler_ucast->list, &handler->list);
2014 }
2015 }
2016
2017 return handler;
2018}
2019
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002020static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2021 struct mlx5_ib_flow_prio *ft_rx,
2022 struct mlx5_ib_flow_prio *ft_tx,
2023 struct mlx5_flow_destination *dst)
2024{
2025 struct mlx5_ib_flow_handler *handler_rx;
2026 struct mlx5_ib_flow_handler *handler_tx;
2027 int err;
2028 static const struct ib_flow_attr flow_attr = {
2029 .num_of_specs = 0,
2030 .size = sizeof(flow_attr)
2031 };
2032
2033 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2034 if (IS_ERR(handler_rx)) {
2035 err = PTR_ERR(handler_rx);
2036 goto err;
2037 }
2038
2039 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2040 if (IS_ERR(handler_tx)) {
2041 err = PTR_ERR(handler_tx);
2042 goto err_tx;
2043 }
2044
2045 list_add(&handler_tx->list, &handler_rx->list);
2046
2047 return handler_rx;
2048
2049err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002050 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002051 ft_rx->refcount--;
2052 kfree(handler_rx);
2053err:
2054 return ERR_PTR(err);
2055}
2056
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002057static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2058 struct ib_flow_attr *flow_attr,
2059 int domain)
2060{
2061 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002062 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002063 struct mlx5_ib_flow_handler *handler = NULL;
2064 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002065 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002066 struct mlx5_ib_flow_prio *ft_prio;
2067 int err;
2068
2069 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
2070 return ERR_PTR(-ENOSPC);
2071
2072 if (domain != IB_FLOW_DOMAIN_USER ||
2073 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002074 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002075 return ERR_PTR(-EINVAL);
2076
2077 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2078 if (!dst)
2079 return ERR_PTR(-ENOMEM);
2080
2081 mutex_lock(&dev->flow_db.lock);
2082
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002083 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002084 if (IS_ERR(ft_prio)) {
2085 err = PTR_ERR(ft_prio);
2086 goto unlock;
2087 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002088 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2089 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2090 if (IS_ERR(ft_prio_tx)) {
2091 err = PTR_ERR(ft_prio_tx);
2092 ft_prio_tx = NULL;
2093 goto destroy_ft;
2094 }
2095 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002096
2097 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002098 if (mqp->flags & MLX5_IB_QP_RSS)
2099 dst->tir_num = mqp->rss_qp.tirn;
2100 else
2101 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002102
2103 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002104 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2105 handler = create_dont_trap_rule(dev, ft_prio,
2106 flow_attr, dst);
2107 } else {
2108 handler = create_flow_rule(dev, ft_prio, flow_attr,
2109 dst);
2110 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002111 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2112 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2113 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2114 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002115 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2116 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002117 } else {
2118 err = -EINVAL;
2119 goto destroy_ft;
2120 }
2121
2122 if (IS_ERR(handler)) {
2123 err = PTR_ERR(handler);
2124 handler = NULL;
2125 goto destroy_ft;
2126 }
2127
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002128 mutex_unlock(&dev->flow_db.lock);
2129 kfree(dst);
2130
2131 return &handler->ibflow;
2132
2133destroy_ft:
2134 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002135 if (ft_prio_tx)
2136 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002137unlock:
2138 mutex_unlock(&dev->flow_db.lock);
2139 kfree(dst);
2140 kfree(handler);
2141 return ERR_PTR(err);
2142}
2143
Eli Cohene126ba92013-07-07 17:25:49 +03002144static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2145{
2146 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2147 int err;
2148
Jack Morgenstein9603b612014-07-28 23:30:22 +03002149 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002150 if (err)
2151 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2152 ibqp->qp_num, gid->raw);
2153
2154 return err;
2155}
2156
2157static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2158{
2159 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2160 int err;
2161
Jack Morgenstein9603b612014-07-28 23:30:22 +03002162 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002163 if (err)
2164 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2165 ibqp->qp_num, gid->raw);
2166
2167 return err;
2168}
2169
2170static int init_node_data(struct mlx5_ib_dev *dev)
2171{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002172 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002173
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002174 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002175 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002176 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002177
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002178 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002179
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002180 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002181}
2182
2183static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2184 char *buf)
2185{
2186 struct mlx5_ib_dev *dev =
2187 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2188
Jack Morgenstein9603b612014-07-28 23:30:22 +03002189 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002190}
2191
2192static ssize_t show_reg_pages(struct device *device,
2193 struct device_attribute *attr, char *buf)
2194{
2195 struct mlx5_ib_dev *dev =
2196 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2197
Haggai Eran6aec21f2014-12-11 17:04:23 +02002198 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002199}
2200
2201static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2202 char *buf)
2203{
2204 struct mlx5_ib_dev *dev =
2205 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002206 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002207}
2208
Eli Cohene126ba92013-07-07 17:25:49 +03002209static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2210 char *buf)
2211{
2212 struct mlx5_ib_dev *dev =
2213 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002214 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002215}
2216
2217static ssize_t show_board(struct device *device, struct device_attribute *attr,
2218 char *buf)
2219{
2220 struct mlx5_ib_dev *dev =
2221 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2222 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002223 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002224}
2225
2226static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002227static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2228static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2229static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2230static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2231
2232static struct device_attribute *mlx5_class_attributes[] = {
2233 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002234 &dev_attr_hca_type,
2235 &dev_attr_board_id,
2236 &dev_attr_fw_pages,
2237 &dev_attr_reg_pages,
2238};
2239
Haggai Eran7722f472016-02-29 15:45:07 +02002240static void pkey_change_handler(struct work_struct *work)
2241{
2242 struct mlx5_ib_port_resources *ports =
2243 container_of(work, struct mlx5_ib_port_resources,
2244 pkey_change_work);
2245
2246 mutex_lock(&ports->devr->mutex);
2247 mlx5_ib_gsi_pkey_change(ports->gsi);
2248 mutex_unlock(&ports->devr->mutex);
2249}
2250
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002251static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2252{
2253 struct mlx5_ib_qp *mqp;
2254 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2255 struct mlx5_core_cq *mcq;
2256 struct list_head cq_armed_list;
2257 unsigned long flags_qp;
2258 unsigned long flags_cq;
2259 unsigned long flags;
2260
2261 INIT_LIST_HEAD(&cq_armed_list);
2262
2263 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2264 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2265 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2266 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2267 if (mqp->sq.tail != mqp->sq.head) {
2268 send_mcq = to_mcq(mqp->ibqp.send_cq);
2269 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2270 if (send_mcq->mcq.comp &&
2271 mqp->ibqp.send_cq->comp_handler) {
2272 if (!send_mcq->mcq.reset_notify_added) {
2273 send_mcq->mcq.reset_notify_added = 1;
2274 list_add_tail(&send_mcq->mcq.reset_notify,
2275 &cq_armed_list);
2276 }
2277 }
2278 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2279 }
2280 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2281 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2282 /* no handling is needed for SRQ */
2283 if (!mqp->ibqp.srq) {
2284 if (mqp->rq.tail != mqp->rq.head) {
2285 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2286 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2287 if (recv_mcq->mcq.comp &&
2288 mqp->ibqp.recv_cq->comp_handler) {
2289 if (!recv_mcq->mcq.reset_notify_added) {
2290 recv_mcq->mcq.reset_notify_added = 1;
2291 list_add_tail(&recv_mcq->mcq.reset_notify,
2292 &cq_armed_list);
2293 }
2294 }
2295 spin_unlock_irqrestore(&recv_mcq->lock,
2296 flags_cq);
2297 }
2298 }
2299 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2300 }
2301 /*At that point all inflight post send were put to be executed as of we
2302 * lock/unlock above locks Now need to arm all involved CQs.
2303 */
2304 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2305 mcq->comp(mcq);
2306 }
2307 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2308}
2309
Jack Morgenstein9603b612014-07-28 23:30:22 +03002310static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002311 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002312{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002313 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002314 struct ib_event ibev;
Jack Morgenstein9603b612014-07-28 23:30:22 +03002315
Eli Cohene126ba92013-07-07 17:25:49 +03002316 u8 port = 0;
2317
2318 switch (event) {
2319 case MLX5_DEV_EVENT_SYS_ERROR:
2320 ibdev->ib_active = false;
2321 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002322 mlx5_ib_handle_internal_error(ibdev);
Eli Cohene126ba92013-07-07 17:25:49 +03002323 break;
2324
2325 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002326 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002327 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002328 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002329
2330 /* In RoCE, port up/down events are handled in
2331 * mlx5_netdev_event().
2332 */
2333 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2334 IB_LINK_LAYER_ETHERNET)
2335 return;
2336
2337 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2338 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002339 break;
2340
Eli Cohene126ba92013-07-07 17:25:49 +03002341 case MLX5_DEV_EVENT_LID_CHANGE:
2342 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002343 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002344 break;
2345
2346 case MLX5_DEV_EVENT_PKEY_CHANGE:
2347 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002348 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002349
2350 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002351 break;
2352
2353 case MLX5_DEV_EVENT_GUID_CHANGE:
2354 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002355 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002356 break;
2357
2358 case MLX5_DEV_EVENT_CLIENT_REREG:
2359 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002360 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002361 break;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002362 default:
2363 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002364 }
2365
2366 ibev.device = &ibdev->ib_dev;
2367 ibev.element.port_num = port;
2368
Eli Cohena0c84c32013-09-11 16:35:27 +03002369 if (port < 1 || port > ibdev->num_ports) {
2370 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
2371 return;
2372 }
2373
Eli Cohene126ba92013-07-07 17:25:49 +03002374 if (ibdev->ib_active)
2375 ib_dispatch_event(&ibev);
2376}
2377
2378static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2379{
2380 int port;
2381
Saeed Mahameed938fe832015-05-28 22:28:41 +03002382 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002383 mlx5_query_ext_port_caps(dev, port);
2384}
2385
2386static int get_port_caps(struct mlx5_ib_dev *dev)
2387{
2388 struct ib_device_attr *dprops = NULL;
2389 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002390 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002391 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002392 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002393
2394 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2395 if (!pprops)
2396 goto out;
2397
2398 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2399 if (!dprops)
2400 goto out;
2401
Matan Barak2528e332015-06-11 16:35:25 +03002402 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002403 if (err) {
2404 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2405 goto out;
2406 }
2407
Saeed Mahameed938fe832015-05-28 22:28:41 +03002408 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Eli Cohene126ba92013-07-07 17:25:49 +03002409 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2410 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002411 mlx5_ib_warn(dev, "query_port %d failed %d\n",
2412 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03002413 break;
2414 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002415 dev->mdev->port_caps[port - 1].pkey_table_len =
2416 dprops->max_pkeys;
2417 dev->mdev->port_caps[port - 1].gid_table_len =
2418 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03002419 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
2420 dprops->max_pkeys, pprops->gid_tbl_len);
2421 }
2422
2423out:
2424 kfree(pprops);
2425 kfree(dprops);
2426
2427 return err;
2428}
2429
2430static void destroy_umrc_res(struct mlx5_ib_dev *dev)
2431{
2432 int err;
2433
2434 err = mlx5_mr_cache_cleanup(dev);
2435 if (err)
2436 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
2437
2438 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002439 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002440 ib_dealloc_pd(dev->umrc.pd);
2441}
2442
2443enum {
2444 MAX_UMR_WR = 128,
2445};
2446
2447static int create_umr_res(struct mlx5_ib_dev *dev)
2448{
2449 struct ib_qp_init_attr *init_attr = NULL;
2450 struct ib_qp_attr *attr = NULL;
2451 struct ib_pd *pd;
2452 struct ib_cq *cq;
2453 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03002454 int ret;
2455
2456 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
2457 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
2458 if (!attr || !init_attr) {
2459 ret = -ENOMEM;
2460 goto error_0;
2461 }
2462
Christoph Hellwiged082d32016-09-05 12:56:17 +02002463 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002464 if (IS_ERR(pd)) {
2465 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
2466 ret = PTR_ERR(pd);
2467 goto error_0;
2468 }
2469
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002470 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03002471 if (IS_ERR(cq)) {
2472 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
2473 ret = PTR_ERR(cq);
2474 goto error_2;
2475 }
Eli Cohene126ba92013-07-07 17:25:49 +03002476
2477 init_attr->send_cq = cq;
2478 init_attr->recv_cq = cq;
2479 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
2480 init_attr->cap.max_send_wr = MAX_UMR_WR;
2481 init_attr->cap.max_send_sge = 1;
2482 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
2483 init_attr->port_num = 1;
2484 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
2485 if (IS_ERR(qp)) {
2486 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
2487 ret = PTR_ERR(qp);
2488 goto error_3;
2489 }
2490 qp->device = &dev->ib_dev;
2491 qp->real_qp = qp;
2492 qp->uobject = NULL;
2493 qp->qp_type = MLX5_IB_QPT_REG_UMR;
2494
2495 attr->qp_state = IB_QPS_INIT;
2496 attr->port_num = 1;
2497 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
2498 IB_QP_PORT, NULL);
2499 if (ret) {
2500 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
2501 goto error_4;
2502 }
2503
2504 memset(attr, 0, sizeof(*attr));
2505 attr->qp_state = IB_QPS_RTR;
2506 attr->path_mtu = IB_MTU_256;
2507
2508 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2509 if (ret) {
2510 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
2511 goto error_4;
2512 }
2513
2514 memset(attr, 0, sizeof(*attr));
2515 attr->qp_state = IB_QPS_RTS;
2516 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2517 if (ret) {
2518 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
2519 goto error_4;
2520 }
2521
2522 dev->umrc.qp = qp;
2523 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03002524 dev->umrc.pd = pd;
2525
2526 sema_init(&dev->umrc.sem, MAX_UMR_WR);
2527 ret = mlx5_mr_cache_init(dev);
2528 if (ret) {
2529 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
2530 goto error_4;
2531 }
2532
2533 kfree(attr);
2534 kfree(init_attr);
2535
2536 return 0;
2537
2538error_4:
2539 mlx5_ib_destroy_qp(qp);
2540
2541error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002542 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002543
2544error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03002545 ib_dealloc_pd(pd);
2546
2547error_0:
2548 kfree(attr);
2549 kfree(init_attr);
2550 return ret;
2551}
2552
2553static int create_dev_resources(struct mlx5_ib_resources *devr)
2554{
2555 struct ib_srq_init_attr attr;
2556 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002557 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02002558 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03002559 int ret = 0;
2560
2561 dev = container_of(devr, struct mlx5_ib_dev, devr);
2562
Haggai Erand16e91d2016-02-29 15:45:05 +02002563 mutex_init(&devr->mutex);
2564
Eli Cohene126ba92013-07-07 17:25:49 +03002565 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
2566 if (IS_ERR(devr->p0)) {
2567 ret = PTR_ERR(devr->p0);
2568 goto error0;
2569 }
2570 devr->p0->device = &dev->ib_dev;
2571 devr->p0->uobject = NULL;
2572 atomic_set(&devr->p0->usecnt, 0);
2573
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002574 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002575 if (IS_ERR(devr->c0)) {
2576 ret = PTR_ERR(devr->c0);
2577 goto error1;
2578 }
2579 devr->c0->device = &dev->ib_dev;
2580 devr->c0->uobject = NULL;
2581 devr->c0->comp_handler = NULL;
2582 devr->c0->event_handler = NULL;
2583 devr->c0->cq_context = NULL;
2584 atomic_set(&devr->c0->usecnt, 0);
2585
2586 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2587 if (IS_ERR(devr->x0)) {
2588 ret = PTR_ERR(devr->x0);
2589 goto error2;
2590 }
2591 devr->x0->device = &dev->ib_dev;
2592 devr->x0->inode = NULL;
2593 atomic_set(&devr->x0->usecnt, 0);
2594 mutex_init(&devr->x0->tgt_qp_mutex);
2595 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
2596
2597 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2598 if (IS_ERR(devr->x1)) {
2599 ret = PTR_ERR(devr->x1);
2600 goto error3;
2601 }
2602 devr->x1->device = &dev->ib_dev;
2603 devr->x1->inode = NULL;
2604 atomic_set(&devr->x1->usecnt, 0);
2605 mutex_init(&devr->x1->tgt_qp_mutex);
2606 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
2607
2608 memset(&attr, 0, sizeof(attr));
2609 attr.attr.max_sge = 1;
2610 attr.attr.max_wr = 1;
2611 attr.srq_type = IB_SRQT_XRC;
2612 attr.ext.xrc.cq = devr->c0;
2613 attr.ext.xrc.xrcd = devr->x0;
2614
2615 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2616 if (IS_ERR(devr->s0)) {
2617 ret = PTR_ERR(devr->s0);
2618 goto error4;
2619 }
2620 devr->s0->device = &dev->ib_dev;
2621 devr->s0->pd = devr->p0;
2622 devr->s0->uobject = NULL;
2623 devr->s0->event_handler = NULL;
2624 devr->s0->srq_context = NULL;
2625 devr->s0->srq_type = IB_SRQT_XRC;
2626 devr->s0->ext.xrc.xrcd = devr->x0;
2627 devr->s0->ext.xrc.cq = devr->c0;
2628 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
2629 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
2630 atomic_inc(&devr->p0->usecnt);
2631 atomic_set(&devr->s0->usecnt, 0);
2632
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002633 memset(&attr, 0, sizeof(attr));
2634 attr.attr.max_sge = 1;
2635 attr.attr.max_wr = 1;
2636 attr.srq_type = IB_SRQT_BASIC;
2637 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2638 if (IS_ERR(devr->s1)) {
2639 ret = PTR_ERR(devr->s1);
2640 goto error5;
2641 }
2642 devr->s1->device = &dev->ib_dev;
2643 devr->s1->pd = devr->p0;
2644 devr->s1->uobject = NULL;
2645 devr->s1->event_handler = NULL;
2646 devr->s1->srq_context = NULL;
2647 devr->s1->srq_type = IB_SRQT_BASIC;
2648 devr->s1->ext.xrc.cq = devr->c0;
2649 atomic_inc(&devr->p0->usecnt);
2650 atomic_set(&devr->s0->usecnt, 0);
2651
Haggai Eran7722f472016-02-29 15:45:07 +02002652 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
2653 INIT_WORK(&devr->ports[port].pkey_change_work,
2654 pkey_change_handler);
2655 devr->ports[port].devr = devr;
2656 }
2657
Eli Cohene126ba92013-07-07 17:25:49 +03002658 return 0;
2659
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002660error5:
2661 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03002662error4:
2663 mlx5_ib_dealloc_xrcd(devr->x1);
2664error3:
2665 mlx5_ib_dealloc_xrcd(devr->x0);
2666error2:
2667 mlx5_ib_destroy_cq(devr->c0);
2668error1:
2669 mlx5_ib_dealloc_pd(devr->p0);
2670error0:
2671 return ret;
2672}
2673
2674static void destroy_dev_resources(struct mlx5_ib_resources *devr)
2675{
Haggai Eran7722f472016-02-29 15:45:07 +02002676 struct mlx5_ib_dev *dev =
2677 container_of(devr, struct mlx5_ib_dev, devr);
2678 int port;
2679
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002680 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03002681 mlx5_ib_destroy_srq(devr->s0);
2682 mlx5_ib_dealloc_xrcd(devr->x0);
2683 mlx5_ib_dealloc_xrcd(devr->x1);
2684 mlx5_ib_destroy_cq(devr->c0);
2685 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02002686
2687 /* Make sure no change P_Key work items are still executing */
2688 for (port = 0; port < dev->num_ports; ++port)
2689 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002690}
2691
Achiad Shochate53505a2015-12-23 18:47:25 +02002692static u32 get_core_cap_flags(struct ib_device *ibdev)
2693{
2694 struct mlx5_ib_dev *dev = to_mdev(ibdev);
2695 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
2696 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
2697 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
2698 u32 ret = 0;
2699
2700 if (ll == IB_LINK_LAYER_INFINIBAND)
2701 return RDMA_CORE_PORT_IBA_IB;
2702
2703 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
2704 return 0;
2705
2706 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
2707 return 0;
2708
2709 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
2710 ret |= RDMA_CORE_PORT_IBA_ROCE;
2711
2712 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
2713 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
2714
2715 return ret;
2716}
2717
Ira Weiny77386132015-05-13 20:02:58 -04002718static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
2719 struct ib_port_immutable *immutable)
2720{
2721 struct ib_port_attr attr;
2722 int err;
2723
2724 err = mlx5_ib_query_port(ibdev, port_num, &attr);
2725 if (err)
2726 return err;
2727
2728 immutable->pkey_tbl_len = attr.pkey_tbl_len;
2729 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02002730 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Ira Weiny337877a2015-06-06 14:38:29 -04002731 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04002732
2733 return 0;
2734}
2735
Ira Weinyc7342822016-06-15 02:22:01 -04002736static void get_dev_fw_str(struct ib_device *ibdev, char *str,
2737 size_t str_len)
2738{
2739 struct mlx5_ib_dev *dev =
2740 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
2741 snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
2742 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
2743}
2744
Aviv Heller9ef9c642016-09-18 20:48:01 +03002745static int mlx5_roce_lag_init(struct mlx5_ib_dev *dev)
2746{
2747 struct mlx5_core_dev *mdev = dev->mdev;
2748 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
2749 MLX5_FLOW_NAMESPACE_LAG);
2750 struct mlx5_flow_table *ft;
2751 int err;
2752
2753 if (!ns || !mlx5_lag_is_active(mdev))
2754 return 0;
2755
2756 err = mlx5_cmd_create_vport_lag(mdev);
2757 if (err)
2758 return err;
2759
2760 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
2761 if (IS_ERR(ft)) {
2762 err = PTR_ERR(ft);
2763 goto err_destroy_vport_lag;
2764 }
2765
2766 dev->flow_db.lag_demux_ft = ft;
2767 return 0;
2768
2769err_destroy_vport_lag:
2770 mlx5_cmd_destroy_vport_lag(mdev);
2771 return err;
2772}
2773
2774static void mlx5_roce_lag_cleanup(struct mlx5_ib_dev *dev)
2775{
2776 struct mlx5_core_dev *mdev = dev->mdev;
2777
2778 if (dev->flow_db.lag_demux_ft) {
2779 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
2780 dev->flow_db.lag_demux_ft = NULL;
2781
2782 mlx5_cmd_destroy_vport_lag(mdev);
2783 }
2784}
2785
Aviv Heller5ec8c832016-09-18 20:48:00 +03002786static void mlx5_remove_roce_notifier(struct mlx5_ib_dev *dev)
2787{
2788 if (dev->roce.nb.notifier_call) {
2789 unregister_netdevice_notifier(&dev->roce.nb);
2790 dev->roce.nb.notifier_call = NULL;
2791 }
2792}
2793
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002794static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
2795{
Achiad Shochate53505a2015-12-23 18:47:25 +02002796 int err;
2797
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002798 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02002799 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03002800 if (err) {
2801 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02002802 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002803 }
Achiad Shochate53505a2015-12-23 18:47:25 +02002804
2805 err = mlx5_nic_vport_enable_roce(dev->mdev);
2806 if (err)
2807 goto err_unregister_netdevice_notifier;
2808
Aviv Heller9ef9c642016-09-18 20:48:01 +03002809 err = mlx5_roce_lag_init(dev);
2810 if (err)
2811 goto err_disable_roce;
2812
Achiad Shochate53505a2015-12-23 18:47:25 +02002813 return 0;
2814
Aviv Heller9ef9c642016-09-18 20:48:01 +03002815err_disable_roce:
2816 mlx5_nic_vport_disable_roce(dev->mdev);
2817
Achiad Shochate53505a2015-12-23 18:47:25 +02002818err_unregister_netdevice_notifier:
Aviv Heller5ec8c832016-09-18 20:48:00 +03002819 mlx5_remove_roce_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02002820 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002821}
2822
2823static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
2824{
Aviv Heller9ef9c642016-09-18 20:48:01 +03002825 mlx5_roce_lag_cleanup(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02002826 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002827}
2828
Mark Bloch0837e862016-06-17 15:10:55 +03002829static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
2830{
2831 unsigned int i;
2832
2833 for (i = 0; i < dev->num_ports; i++)
2834 mlx5_core_dealloc_q_counter(dev->mdev,
2835 dev->port[i].q_cnt_id);
2836}
2837
2838static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
2839{
2840 int i;
2841 int ret;
2842
2843 for (i = 0; i < dev->num_ports; i++) {
2844 ret = mlx5_core_alloc_q_counter(dev->mdev,
2845 &dev->port[i].q_cnt_id);
2846 if (ret) {
2847 mlx5_ib_warn(dev,
2848 "couldn't allocate queue counter for port %d, err %d\n",
2849 i + 1, ret);
2850 goto dealloc_counters;
2851 }
2852 }
2853
2854 return 0;
2855
2856dealloc_counters:
2857 while (--i >= 0)
2858 mlx5_core_dealloc_q_counter(dev->mdev,
2859 dev->port[i].q_cnt_id);
2860
2861 return ret;
2862}
2863
Wei Yongjun61961502016-07-12 11:32:47 +00002864static const char * const names[] = {
Mark Bloch0ad17a82016-06-17 15:10:56 +03002865 "rx_write_requests",
2866 "rx_read_requests",
2867 "rx_atomic_requests",
2868 "out_of_buffer",
2869 "out_of_sequence",
2870 "duplicate_request",
2871 "rnr_nak_retry_err",
2872 "packet_seq_err",
2873 "implied_nak_seq_err",
2874 "local_ack_timeout_err",
2875};
2876
2877static const size_t stats_offsets[] = {
2878 MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
2879 MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
2880 MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
2881 MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
2882 MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
2883 MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
2884 MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
2885 MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
2886 MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
2887 MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
2888};
2889
2890static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
2891 u8 port_num)
2892{
2893 BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
2894
2895 /* We support only per port stats */
2896 if (port_num == 0)
2897 return NULL;
2898
2899 return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
2900 RDMA_HW_STATS_DEFAULT_LIFESPAN);
2901}
2902
2903static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
2904 struct rdma_hw_stats *stats,
2905 u8 port, int index)
2906{
2907 struct mlx5_ib_dev *dev = to_mdev(ibdev);
2908 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
2909 void *out;
2910 __be32 val;
2911 int ret;
2912 int i;
2913
2914 if (!port || !stats)
2915 return -ENOSYS;
2916
2917 out = mlx5_vzalloc(outlen);
2918 if (!out)
2919 return -ENOMEM;
2920
2921 ret = mlx5_core_query_q_counter(dev->mdev,
2922 dev->port[port - 1].q_cnt_id, 0,
2923 out, outlen);
2924 if (ret)
2925 goto free;
2926
2927 for (i = 0; i < ARRAY_SIZE(names); i++) {
2928 val = *(__be32 *)(out + stats_offsets[i]);
2929 stats->value[i] = (u64)be32_to_cpu(val);
2930 }
2931free:
2932 kvfree(out);
2933 return ARRAY_SIZE(names);
2934}
2935
Jack Morgenstein9603b612014-07-28 23:30:22 +03002936static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03002937{
Eli Cohene126ba92013-07-07 17:25:49 +03002938 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02002939 enum rdma_link_layer ll;
2940 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03002941 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03002942 int err;
2943 int i;
2944
Achiad Shochatebd61f62015-12-23 18:47:16 +02002945 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
2946 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
2947
Achiad Shochate53505a2015-12-23 18:47:25 +02002948 if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
Majd Dibbiny647241e2015-06-04 19:30:47 +03002949 return NULL;
2950
Eli Cohene126ba92013-07-07 17:25:49 +03002951 printk_once(KERN_INFO "%s", mlx5_version);
2952
2953 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
2954 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03002955 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002956
Jack Morgenstein9603b612014-07-28 23:30:22 +03002957 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03002958
Mark Bloch0837e862016-06-17 15:10:55 +03002959 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
2960 GFP_KERNEL);
2961 if (!dev->port)
2962 goto err_dealloc;
2963
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002964 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03002965 err = get_port_caps(dev);
2966 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03002967 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03002968
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002969 if (mlx5_use_mad_ifc(dev))
2970 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03002971
Eli Cohene126ba92013-07-07 17:25:49 +03002972 MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
2973
Aviv Heller4babcf92016-09-18 20:48:03 +03002974 if (!mlx5_lag_is_active(mdev))
2975 name = "mlx5_%d";
2976 else
2977 name = "mlx5_bond_%d";
2978
2979 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03002980 dev->ib_dev.owner = THIS_MODULE;
2981 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03002982 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03002983 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03002984 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03002985 dev->ib_dev.num_comp_vectors =
2986 dev->mdev->priv.eq_table.num_comp_vectors;
Eli Cohene126ba92013-07-07 17:25:49 +03002987 dev->ib_dev.dma_device = &mdev->pdev->dev;
2988
2989 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
2990 dev->ib_dev.uverbs_cmd_mask =
2991 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
2992 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
2993 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
2994 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
2995 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
2996 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02002997 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03002998 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
2999 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3000 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3001 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3002 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3003 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3004 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3005 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3006 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3007 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3008 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3009 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3010 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3011 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3012 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3013 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3014 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003015 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003016 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3017 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
3018 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003019
3020 dev->ib_dev.query_device = mlx5_ib_query_device;
3021 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003022 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003023 if (ll == IB_LINK_LAYER_ETHERNET)
3024 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003025 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003026 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3027 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003028 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3029 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3030 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3031 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3032 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3033 dev->ib_dev.mmap = mlx5_ib_mmap;
3034 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3035 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3036 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3037 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3038 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3039 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3040 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3041 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3042 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3043 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3044 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3045 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3046 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3047 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3048 dev->ib_dev.post_send = mlx5_ib_post_send;
3049 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3050 dev->ib_dev.create_cq = mlx5_ib_create_cq;
3051 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
3052 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
3053 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
3054 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
3055 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
3056 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
3057 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003058 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003059 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
3060 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
3061 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
3062 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03003063 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003064 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003065 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04003066 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04003067 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Eli Coheneff901d2016-03-11 22:58:42 +02003068 if (mlx5_core_is_pf(mdev)) {
3069 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
3070 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
3071 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
3072 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
3073 }
Eli Cohene126ba92013-07-07 17:25:49 +03003074
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03003075 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
3076
Saeed Mahameed938fe832015-05-28 22:28:41 +03003077 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02003078
Matan Barakd2370e02016-02-29 18:05:30 +02003079 if (MLX5_CAP_GEN(mdev, imaicl)) {
3080 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
3081 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
3082 dev->ib_dev.uverbs_cmd_mask |=
3083 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
3084 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
3085 }
3086
Mark Bloch0ad17a82016-06-17 15:10:56 +03003087 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
3088 MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3089 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
3090 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
3091 }
3092
Saeed Mahameed938fe832015-05-28 22:28:41 +03003093 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003094 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
3095 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
3096 dev->ib_dev.uverbs_cmd_mask |=
3097 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
3098 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
3099 }
3100
Linus Torvalds048ccca2016-01-23 18:45:06 -08003101 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003102 IB_LINK_LAYER_ETHERNET) {
3103 dev->ib_dev.create_flow = mlx5_ib_create_flow;
3104 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
Yishai Hadas79b20a62016-05-23 15:20:50 +03003105 dev->ib_dev.create_wq = mlx5_ib_create_wq;
3106 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
3107 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03003108 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
3109 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003110 dev->ib_dev.uverbs_ex_cmd_mask |=
3111 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
Yishai Hadas79b20a62016-05-23 15:20:50 +03003112 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
3113 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
3114 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03003115 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
3116 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
3117 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003118 }
Eli Cohene126ba92013-07-07 17:25:49 +03003119 err = init_node_data(dev);
3120 if (err)
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003121 goto err_dealloc;
Eli Cohene126ba92013-07-07 17:25:49 +03003122
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003123 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003124 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003125 INIT_LIST_HEAD(&dev->qp_list);
3126 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003127
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003128 if (ll == IB_LINK_LAYER_ETHERNET) {
3129 err = mlx5_enable_roce(dev);
3130 if (err)
3131 goto err_dealloc;
3132 }
3133
Eli Cohene126ba92013-07-07 17:25:49 +03003134 err = create_dev_resources(&dev->devr);
3135 if (err)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003136 goto err_disable_roce;
Eli Cohene126ba92013-07-07 17:25:49 +03003137
Haggai Eran6aec21f2014-12-11 17:04:23 +02003138 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08003139 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003140 goto err_rsrc;
3141
Mark Bloch0837e862016-06-17 15:10:55 +03003142 err = mlx5_ib_alloc_q_counters(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003143 if (err)
3144 goto err_odp;
3145
Mark Bloch0837e862016-06-17 15:10:55 +03003146 err = ib_register_device(&dev->ib_dev, NULL);
3147 if (err)
3148 goto err_q_cnt;
3149
Eli Cohene126ba92013-07-07 17:25:49 +03003150 err = create_umr_res(dev);
3151 if (err)
3152 goto err_dev;
3153
3154 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08003155 err = device_create_file(&dev->ib_dev.dev,
3156 mlx5_class_attributes[i]);
3157 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003158 goto err_umrc;
3159 }
3160
3161 dev->ib_active = true;
3162
Jack Morgenstein9603b612014-07-28 23:30:22 +03003163 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003164
3165err_umrc:
3166 destroy_umrc_res(dev);
3167
3168err_dev:
3169 ib_unregister_device(&dev->ib_dev);
3170
Mark Bloch0837e862016-06-17 15:10:55 +03003171err_q_cnt:
3172 mlx5_ib_dealloc_q_counters(dev);
3173
Haggai Eran6aec21f2014-12-11 17:04:23 +02003174err_odp:
3175 mlx5_ib_odp_remove_one(dev);
3176
Eli Cohene126ba92013-07-07 17:25:49 +03003177err_rsrc:
3178 destroy_dev_resources(&dev->devr);
3179
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003180err_disable_roce:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003181 if (ll == IB_LINK_LAYER_ETHERNET) {
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003182 mlx5_disable_roce(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003183 mlx5_remove_roce_notifier(dev);
3184 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003185
Mark Bloch0837e862016-06-17 15:10:55 +03003186err_free_port:
3187 kfree(dev->port);
3188
Jack Morgenstein9603b612014-07-28 23:30:22 +03003189err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03003190 ib_dealloc_device((struct ib_device *)dev);
3191
Jack Morgenstein9603b612014-07-28 23:30:22 +03003192 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003193}
3194
Jack Morgenstein9603b612014-07-28 23:30:22 +03003195static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03003196{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003197 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003198 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003199
Aviv Heller5ec8c832016-09-18 20:48:00 +03003200 mlx5_remove_roce_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003201 ib_unregister_device(&dev->ib_dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003202 mlx5_ib_dealloc_q_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03003203 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003204 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003205 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003206 if (ll == IB_LINK_LAYER_ETHERNET)
3207 mlx5_disable_roce(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003208 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03003209 ib_dealloc_device(&dev->ib_dev);
3210}
3211
Jack Morgenstein9603b612014-07-28 23:30:22 +03003212static struct mlx5_interface mlx5_ib_interface = {
3213 .add = mlx5_ib_add,
3214 .remove = mlx5_ib_remove,
3215 .event = mlx5_ib_event,
Saeed Mahameed64613d942015-04-02 17:07:34 +03003216 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03003217};
3218
3219static int __init mlx5_ib_init(void)
3220{
Haggai Eran6aec21f2014-12-11 17:04:23 +02003221 int err;
3222
Jack Morgenstein9603b612014-07-28 23:30:22 +03003223 if (deprecated_prof_sel != 2)
3224 pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
3225
Haggai Eran6aec21f2014-12-11 17:04:23 +02003226 err = mlx5_ib_odp_init();
3227 if (err)
3228 return err;
3229
3230 err = mlx5_register_interface(&mlx5_ib_interface);
3231 if (err)
3232 goto clean_odp;
3233
3234 return err;
3235
3236clean_odp:
3237 mlx5_ib_odp_cleanup();
3238 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003239}
3240
3241static void __exit mlx5_ib_cleanup(void)
3242{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003243 mlx5_unregister_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003244 mlx5_ib_odp_cleanup();
Eli Cohene126ba92013-07-07 17:25:49 +03003245}
3246
3247module_init(mlx5_ib_init);
3248module_exit(mlx5_ib_cleanup);