blob: f70eeed9ed76fa893dabe2218c4c85c4b4aec104 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
Chunming Zhoubb7ad552016-07-26 13:56:31 +080036#define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000)
Christian Königbbec97a2016-07-05 21:07:17 +020037
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038/*
39 * IB
40 * IBs (Indirect Buffers) and areas of GPU accessible memory where
41 * commands are stored. You can put a pointer to the IB in the
42 * command ring and the hw will fetch the commands from the IB
43 * and execute them. Generally userspace acceleration drivers
44 * produce command buffers which are send to the kernel and
45 * put in IBs for execution by the requested ring.
46 */
47static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
48
49/**
50 * amdgpu_ib_get - request an IB (Indirect Buffer)
51 *
52 * @ring: ring index the IB is associated with
53 * @size: requested IB size
54 * @ib: IB object returned
55 *
56 * Request an IB (all asics). IBs are allocated using the
57 * suballocator.
58 * Returns 0 on success, error on failure.
59 */
Christian Königb07c60c2016-01-31 12:29:04 +010060int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 unsigned size, struct amdgpu_ib *ib)
62{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040063 int r;
64
65 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080066 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 &ib->sa_bo, size, 256);
68 if (r) {
69 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
70 return r;
71 }
72
73 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
74
75 if (!vm)
76 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 }
78
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079 return 0;
80}
81
82/**
83 * amdgpu_ib_free - free an IB (Indirect Buffer)
84 *
85 * @adev: amdgpu_device pointer
86 * @ib: IB object to free
Monk Liucc55c452016-03-17 10:47:07 +080087 * @f: the fence SA bo need wait on for the ib alloation
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 *
89 * Free an IB (all asics).
90 */
Christian König4d9c5142016-05-03 18:46:19 +020091void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +010092 struct dma_fence *f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093{
Monk Liucc55c452016-03-17 10:47:07 +080094 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095}
96
97/**
98 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
99 *
100 * @adev: amdgpu_device pointer
101 * @num_ibs: number of IBs to schedule
102 * @ibs: IB objects to schedule
Christian Königec72b802016-02-01 11:56:35 +0100103 * @f: fence created during this submission
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 *
105 * Schedule an IB on the associated ring (all asics).
106 * Returns 0 on success, error on failure.
107 *
108 * On SI, there are two parallel engines fed from the primary ring,
109 * the CE (Constant Engine) and the DE (Drawing Engine). Since
110 * resource descriptors have moved to memory, the CE allows you to
111 * prime the caches while the DE is updating register state so that
112 * the resource descriptors will be already in cache when the draw is
113 * processed. To accomplish this, the userspace driver submits two
114 * IBs, one for the CE and one for the DE. If there is a CE IB (called
115 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
116 * to SI there was just a DE IB.
117 */
Christian Königb07c60c2016-01-31 12:29:04 +0100118int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +0800119 struct amdgpu_ib *ibs, struct amdgpu_job *job,
120 struct dma_fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian Königb07c60c2016-01-31 12:29:04 +0100122 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_ib *ib = &ibs[0];
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400124 struct dma_fence *tmp = NULL;
Christian Königf153d282016-05-06 15:31:19 +0200125 bool skip_preamble, need_ctx_switch;
Christian König92f25092016-05-06 15:57:42 +0200126 unsigned patch_offset = ~0;
127 struct amdgpu_vm *vm;
Monk Liu3aecd242016-08-25 15:40:48 +0800128 uint64_t fence_ctx;
Alex Deucher9a9db6e2016-09-16 11:02:34 -0400129 uint32_t status = 0, alloc_size;
Marek Olšákd240cd92018-04-03 13:05:03 -0400130 unsigned fence_flags = 0;
Monk Liu03ccf482016-01-14 19:07:38 +0800131
Christian König92f25092016-05-06 15:57:42 +0200132 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 int r = 0;
Monk Liu8fdf0742017-06-06 17:25:13 +0800134 bool need_pipe_sync = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135
136 if (num_ibs == 0)
137 return -EINVAL;
138
Christian König92f25092016-05-06 15:57:42 +0200139 /* ring tests don't use a job */
140 if (job) {
Monk Liuc5637832016-04-19 20:11:32 +0800141 vm = job->vm;
Monk Liu3aecd242016-08-25 15:40:48 +0800142 fence_ctx = job->fence_ctx;
Christian König92f25092016-05-06 15:57:42 +0200143 } else {
144 vm = NULL;
Monk Liu3aecd242016-08-25 15:40:48 +0800145 fence_ctx = 0;
Christian König92f25092016-05-06 15:57:42 +0200146 }
Christian Königd919ad42015-05-11 14:32:17 +0200147
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148 if (!ring->ready) {
Tom St Denis1b583642016-08-22 10:54:28 -0400149 dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150 return -EINVAL;
151 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800152
Christian Königc4f46f22017-12-18 17:08:25 +0100153 if (vm && !job->vmid) {
Christian König8d0a7ce2015-11-03 20:58:50 +0100154 dev_err(adev->dev, "VM IB without ID\n");
155 return -EINVAL;
156 }
157
Christian Könige12f3d72016-10-05 14:29:38 +0200158 alloc_size = ring->funcs->emit_frame_size + num_ibs *
159 ring->funcs->emit_ib_size;
Alex Deucher9a9db6e2016-09-16 11:02:34 -0400160
161 r = amdgpu_ring_alloc(ring, alloc_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400162 if (r) {
163 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
164 return r;
165 }
Chunming Zhoudf83d1e2017-05-09 15:50:22 +0800166
167 if (ring->funcs->emit_pipeline_sync && job &&
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500168 ((tmp = amdgpu_sync_get_fence(&job->sched_sync, NULL)) ||
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400169 amdgpu_vm_need_pipeline_sync(ring, job))) {
Monk Liu8fdf0742017-06-06 17:25:13 +0800170 need_pipe_sync = true;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +0800171 dma_fence_put(tmp);
172 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173
Leo Liuef44f852017-05-11 16:29:08 -0400174 if (ring->funcs->insert_start)
175 ring->funcs->insert_start(ring);
176
Christian Königdf264f92017-06-28 15:41:17 +0200177 if (job) {
Monk Liu8fdf0742017-06-06 17:25:13 +0800178 r = amdgpu_vm_flush(ring, job, need_pipe_sync);
Christian König41d9eb22016-03-01 16:46:18 +0100179 if (r) {
180 amdgpu_ring_undo(ring);
181 return r;
182 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183 }
184
Monk Liu113890e2018-01-19 19:06:31 +0800185 if (job && ring->funcs->init_cond_exec)
Monk Liue9d672b2017-03-15 12:18:57 +0800186 patch_offset = amdgpu_ring_init_cond_exec(ring);
187
Christian Königc5cb9342017-02-17 15:04:31 +0100188#ifdef CONFIG_X86_64
Christian König1b9d17d2018-01-19 14:21:47 +0100189 if (!(adev->flags & AMD_IS_APU))
Christian Königc5cb9342017-02-17 15:04:31 +0100190#endif
Christian König1b9d17d2018-01-19 14:21:47 +0100191 {
192 if (ring->funcs->emit_hdp_flush)
193 amdgpu_ring_emit_hdp_flush(ring);
194 else
195 amdgpu_asic_flush_hdp(adev, ring);
196 }
Monk Liu794ff572016-05-04 16:27:41 +0800197
Monk Liu3aecd242016-08-25 15:40:48 +0800198 skip_preamble = ring->current_ctx == fence_ctx;
199 need_ctx_switch = ring->current_ctx != fence_ctx;
Monk Liu753ad492016-08-26 13:28:28 +0800200 if (job && ring->funcs->emit_cntxcntl) {
201 if (need_ctx_switch)
202 status |= AMDGPU_HAVE_CTX_SWITCH;
203 status |= job->preamble_status;
Monk Liu7e6bf802017-01-17 10:55:42 +0800204
Monk Liu753ad492016-08-26 13:28:28 +0800205 amdgpu_ring_emit_cntxcntl(ring, status);
206 }
207
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400208 for (i = 0; i < num_ibs; ++i) {
Christian Königf153d282016-05-06 15:31:19 +0200209 ib = &ibs[i];
Christian König9f8fb5a2016-05-06 14:52:57 +0200210
211 /* drop preamble IBs if we don't have a context switch */
Monk Liu753ad492016-08-26 13:28:28 +0800212 if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
213 skip_preamble &&
Monk Liu79bbbf82017-01-18 10:37:34 +0800214 !(status & AMDGPU_PREAMBLE_IB_PRESENT_FIRST) &&
215 !amdgpu_sriov_vf(adev)) /* for SRIOV preemption, Preamble CE ib must be inserted anyway */
Christian König9f8fb5a2016-05-06 14:52:57 +0200216 continue;
217
Christian Königc4f46f22017-12-18 17:08:25 +0100218 amdgpu_ring_emit_ib(ring, ib, job ? job->vmid : 0,
Christian Königd88bf582016-05-06 17:50:03 +0200219 need_ctx_switch);
Christian Königf153d282016-05-06 15:31:19 +0200220 need_ctx_switch = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 }
222
Monk Liu3b4d68e2017-05-01 18:09:22 +0800223 if (ring->funcs->emit_tmz)
224 amdgpu_ring_emit_tmz(ring, false);
225
Christian Königc5cb9342017-02-17 15:04:31 +0100226#ifdef CONFIG_X86_64
Christian König1b9d17d2018-01-19 14:21:47 +0100227 if (!(adev->flags & AMD_IS_APU))
Christian Königc5cb9342017-02-17 15:04:31 +0100228#endif
Christian König2ee150c2018-01-19 15:19:16 +0100229 amdgpu_asic_invalidate_hdp(adev, ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800230
Marek Olšákd240cd92018-04-03 13:05:03 -0400231 if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE)
232 fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY;
233
234 r = amdgpu_fence_emit(ring, f, fence_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235 if (r) {
236 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian Königc4f46f22017-12-18 17:08:25 +0100237 if (job && job->vmid)
238 amdgpu_vmid_reset(adev, ring->funcs->vmhub, job->vmid);
Christian Königa27de352016-01-21 11:28:53 +0100239 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240 return r;
241 }
242
Leo Liu135d4732016-12-14 15:05:00 -0500243 if (ring->funcs->insert_end)
244 ring->funcs->insert_end(ring);
245
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400246 /* wrap the last IB with fence */
Christian Königb5f5acb2016-06-29 13:26:41 +0200247 if (job && job->uf_addr) {
248 amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
Marek Olšákd240cd92018-04-03 13:05:03 -0400249 fence_flags | AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400250 }
251
Monk Liu03ccf482016-01-14 19:07:38 +0800252 if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
253 amdgpu_ring_patch_cond_exec(ring, patch_offset);
254
Monk Liu3aecd242016-08-25 15:40:48 +0800255 ring->current_ctx = fence_ctx;
Monk Liubc1e59b2017-01-18 10:38:06 +0800256 if (vm && ring->funcs->emit_switch_buffer)
Monk Liuc2167a62016-08-26 14:12:37 +0800257 amdgpu_ring_emit_switch_buffer(ring);
Christian Königa27de352016-01-21 11:28:53 +0100258 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400259 return 0;
260}
261
262/**
263 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
264 *
265 * @adev: amdgpu_device pointer
266 *
267 * Initialize the suballocator to manage a pool of memory
268 * for use as IBs (all asics).
269 * Returns 0 on success, error on failure.
270 */
271int amdgpu_ib_pool_init(struct amdgpu_device *adev)
272{
273 int r;
274
275 if (adev->ib_pool_ready) {
276 return 0;
277 }
278 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
279 AMDGPU_IB_POOL_SIZE*64*1024,
280 AMDGPU_GPU_PAGE_SIZE,
281 AMDGPU_GEM_DOMAIN_GTT);
282 if (r) {
283 return r;
284 }
285
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400286 adev->ib_pool_ready = true;
287 if (amdgpu_debugfs_sa_init(adev)) {
288 dev_err(adev->dev, "failed to register debugfs file for SA\n");
289 }
290 return 0;
291}
292
293/**
294 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
295 *
296 * @adev: amdgpu_device pointer
297 *
298 * Tear down the suballocator managing the pool of memory
299 * for use as IBs (all asics).
300 */
301void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
302{
303 if (adev->ib_pool_ready) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400304 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
305 adev->ib_pool_ready = false;
306 }
307}
308
309/**
310 * amdgpu_ib_ring_tests - test IBs on the rings
311 *
312 * @adev: amdgpu_device pointer
313 *
314 * Test an IB (Indirect Buffer) on each ring.
315 * If the test fails, disable the ring.
316 * Returns 0 on success, error if the primary GFX ring
317 * IB test fails.
318 */
319int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
320{
321 unsigned i;
Chunming Zhou1f703e62016-08-30 17:59:11 +0800322 int r, ret = 0;
Monk Liudbf79762018-01-23 18:26:20 +0800323 long tmo_gfx, tmo_mm;
324
325 tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT;
326 if (amdgpu_sriov_vf(adev)) {
327 /* for MM engines in hypervisor side they are not scheduled together
328 * with CP and SDMA engines, so even in exclusive mode MM engine could
329 * still running on other VF thus the IB TEST TIMEOUT for MM engines
330 * under SR-IOV should be set to a long time. 8 sec should be enough
331 * for the MM comes back to this VF.
332 */
333 tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT;
334 }
335
336 if (amdgpu_sriov_runtime(adev)) {
337 /* for CP & SDMA engines since they are scheduled together so
338 * need to make the timeout width enough to cover the time
339 * cost waiting for it coming back under RUNTIME only
340 */
341 tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT;
342 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343
344 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
345 struct amdgpu_ring *ring = adev->rings[i];
Monk Liudbf79762018-01-23 18:26:20 +0800346 long tmo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400347
348 if (!ring || !ring->ready)
349 continue;
350
Monk Liudbf79762018-01-23 18:26:20 +0800351 /* MM engine need more time */
352 if (ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
353 ring->funcs->type == AMDGPU_RING_TYPE_VCE ||
354 ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC ||
355 ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC ||
356 ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
357 tmo = tmo_mm;
358 else
359 tmo = tmo_gfx;
360
361 r = amdgpu_ring_test_ib(ring, tmo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362 if (r) {
363 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400364
365 if (ring == &adev->gfx.gfx_ring[0]) {
366 /* oh, oh, that's really bad */
367 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
368 adev->accel_working = false;
369 return r;
370
371 } else {
372 /* still not good, but we can live with it */
373 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
Chunming Zhou1f703e62016-08-30 17:59:11 +0800374 ret = r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400375 }
376 }
377 }
Chunming Zhou1f703e62016-08-30 17:59:11 +0800378 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400379}
380
381/*
382 * Debugfs info
383 */
384#if defined(CONFIG_DEBUG_FS)
385
386static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
387{
388 struct drm_info_node *node = (struct drm_info_node *) m->private;
389 struct drm_device *dev = node->minor->dev;
390 struct amdgpu_device *adev = dev->dev_private;
391
392 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
393
394 return 0;
395
396}
397
Nils Wallménius06ab6832016-05-02 12:46:15 -0400398static const struct drm_info_list amdgpu_debugfs_sa_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400399 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
400};
401
402#endif
403
404static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
405{
406#if defined(CONFIG_DEBUG_FS)
407 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
408#else
409 return 0;
410#endif
411}