Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | * Christian König |
| 28 | */ |
| 29 | #include <linux/seq_file.h> |
| 30 | #include <linux/slab.h> |
| 31 | #include <drm/drmP.h> |
| 32 | #include <drm/amdgpu_drm.h> |
| 33 | #include "amdgpu.h" |
| 34 | #include "atom.h" |
| 35 | |
Chunming Zhou | bb7ad55 | 2016-07-26 13:56:31 +0800 | [diff] [blame] | 36 | #define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000) |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 37 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 38 | /* |
| 39 | * IB |
| 40 | * IBs (Indirect Buffers) and areas of GPU accessible memory where |
| 41 | * commands are stored. You can put a pointer to the IB in the |
| 42 | * command ring and the hw will fetch the commands from the IB |
| 43 | * and execute them. Generally userspace acceleration drivers |
| 44 | * produce command buffers which are send to the kernel and |
| 45 | * put in IBs for execution by the requested ring. |
| 46 | */ |
| 47 | static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev); |
| 48 | |
| 49 | /** |
| 50 | * amdgpu_ib_get - request an IB (Indirect Buffer) |
| 51 | * |
| 52 | * @ring: ring index the IB is associated with |
| 53 | * @size: requested IB size |
| 54 | * @ib: IB object returned |
| 55 | * |
| 56 | * Request an IB (all asics). IBs are allocated using the |
| 57 | * suballocator. |
| 58 | * Returns 0 on success, error on failure. |
| 59 | */ |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 60 | int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 61 | unsigned size, struct amdgpu_ib *ib) |
| 62 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 63 | int r; |
| 64 | |
| 65 | if (size) { |
Junwei Zhang | bbf0b34 | 2015-09-06 14:00:46 +0800 | [diff] [blame] | 66 | r = amdgpu_sa_bo_new(&adev->ring_tmp_bo, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 67 | &ib->sa_bo, size, 256); |
| 68 | if (r) { |
| 69 | dev_err(adev->dev, "failed to get a new IB (%d)\n", r); |
| 70 | return r; |
| 71 | } |
| 72 | |
| 73 | ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo); |
| 74 | |
| 75 | if (!vm) |
| 76 | ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 77 | } |
| 78 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 79 | return 0; |
| 80 | } |
| 81 | |
| 82 | /** |
| 83 | * amdgpu_ib_free - free an IB (Indirect Buffer) |
| 84 | * |
| 85 | * @adev: amdgpu_device pointer |
| 86 | * @ib: IB object to free |
Monk Liu | cc55c45 | 2016-03-17 10:47:07 +0800 | [diff] [blame] | 87 | * @f: the fence SA bo need wait on for the ib alloation |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 88 | * |
| 89 | * Free an IB (all asics). |
| 90 | */ |
Christian König | 4d9c514 | 2016-05-03 18:46:19 +0200 | [diff] [blame] | 91 | void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 92 | struct dma_fence *f) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 93 | { |
Monk Liu | cc55c45 | 2016-03-17 10:47:07 +0800 | [diff] [blame] | 94 | amdgpu_sa_bo_free(adev, &ib->sa_bo, f); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 95 | } |
| 96 | |
| 97 | /** |
| 98 | * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring |
| 99 | * |
| 100 | * @adev: amdgpu_device pointer |
| 101 | * @num_ibs: number of IBs to schedule |
| 102 | * @ibs: IB objects to schedule |
Christian König | ec72b80 | 2016-02-01 11:56:35 +0100 | [diff] [blame] | 103 | * @f: fence created during this submission |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 104 | * |
| 105 | * Schedule an IB on the associated ring (all asics). |
| 106 | * Returns 0 on success, error on failure. |
| 107 | * |
| 108 | * On SI, there are two parallel engines fed from the primary ring, |
| 109 | * the CE (Constant Engine) and the DE (Drawing Engine). Since |
| 110 | * resource descriptors have moved to memory, the CE allows you to |
| 111 | * prime the caches while the DE is updating register state so that |
| 112 | * the resource descriptors will be already in cache when the draw is |
| 113 | * processed. To accomplish this, the userspace driver submits two |
| 114 | * IBs, one for the CE and one for the DE. If there is a CE IB (called |
| 115 | * a CONST_IB), it will be put on the ring prior to the DE IB. Prior |
| 116 | * to SI there was just a DE IB. |
| 117 | */ |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 118 | int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, |
Junwei Zhang | 50ddc75 | 2017-01-23 16:30:38 +0800 | [diff] [blame] | 119 | struct amdgpu_ib *ibs, struct amdgpu_job *job, |
| 120 | struct dma_fence **f) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 121 | { |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 122 | struct amdgpu_device *adev = ring->adev; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 123 | struct amdgpu_ib *ib = &ibs[0]; |
Chunming Zhou | b9bf33d | 2017-05-11 14:52:48 -0400 | [diff] [blame] | 124 | struct dma_fence *tmp = NULL; |
Christian König | f153d28 | 2016-05-06 15:31:19 +0200 | [diff] [blame] | 125 | bool skip_preamble, need_ctx_switch; |
Christian König | 92f2509 | 2016-05-06 15:57:42 +0200 | [diff] [blame] | 126 | unsigned patch_offset = ~0; |
| 127 | struct amdgpu_vm *vm; |
Monk Liu | 3aecd24 | 2016-08-25 15:40:48 +0800 | [diff] [blame] | 128 | uint64_t fence_ctx; |
Alex Deucher | 9a9db6e | 2016-09-16 11:02:34 -0400 | [diff] [blame] | 129 | uint32_t status = 0, alloc_size; |
Marek Olšák | d240cd9 | 2018-04-03 13:05:03 -0400 | [diff] [blame] | 130 | unsigned fence_flags = 0; |
Monk Liu | 03ccf48 | 2016-01-14 19:07:38 +0800 | [diff] [blame] | 131 | |
Christian König | 92f2509 | 2016-05-06 15:57:42 +0200 | [diff] [blame] | 132 | unsigned i; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 133 | int r = 0; |
Monk Liu | 8fdf074 | 2017-06-06 17:25:13 +0800 | [diff] [blame] | 134 | bool need_pipe_sync = false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 135 | |
| 136 | if (num_ibs == 0) |
| 137 | return -EINVAL; |
| 138 | |
Christian König | 92f2509 | 2016-05-06 15:57:42 +0200 | [diff] [blame] | 139 | /* ring tests don't use a job */ |
| 140 | if (job) { |
Monk Liu | c563783 | 2016-04-19 20:11:32 +0800 | [diff] [blame] | 141 | vm = job->vm; |
Monk Liu | 3aecd24 | 2016-08-25 15:40:48 +0800 | [diff] [blame] | 142 | fence_ctx = job->fence_ctx; |
Christian König | 92f2509 | 2016-05-06 15:57:42 +0200 | [diff] [blame] | 143 | } else { |
| 144 | vm = NULL; |
Monk Liu | 3aecd24 | 2016-08-25 15:40:48 +0800 | [diff] [blame] | 145 | fence_ctx = 0; |
Christian König | 92f2509 | 2016-05-06 15:57:42 +0200 | [diff] [blame] | 146 | } |
Christian König | d919ad4 | 2015-05-11 14:32:17 +0200 | [diff] [blame] | 147 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 148 | if (!ring->ready) { |
Tom St Denis | 1b58364 | 2016-08-22 10:54:28 -0400 | [diff] [blame] | 149 | dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 150 | return -EINVAL; |
| 151 | } |
Chunming Zhou | be86c60 | 2016-01-15 11:12:42 +0800 | [diff] [blame] | 152 | |
Christian König | c4f46f2 | 2017-12-18 17:08:25 +0100 | [diff] [blame] | 153 | if (vm && !job->vmid) { |
Christian König | 8d0a7ce | 2015-11-03 20:58:50 +0100 | [diff] [blame] | 154 | dev_err(adev->dev, "VM IB without ID\n"); |
| 155 | return -EINVAL; |
| 156 | } |
| 157 | |
Christian König | e12f3d7 | 2016-10-05 14:29:38 +0200 | [diff] [blame] | 158 | alloc_size = ring->funcs->emit_frame_size + num_ibs * |
| 159 | ring->funcs->emit_ib_size; |
Alex Deucher | 9a9db6e | 2016-09-16 11:02:34 -0400 | [diff] [blame] | 160 | |
| 161 | r = amdgpu_ring_alloc(ring, alloc_size); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 162 | if (r) { |
| 163 | dev_err(adev->dev, "scheduling IB failed (%d).\n", r); |
| 164 | return r; |
| 165 | } |
Chunming Zhou | df83d1e | 2017-05-09 15:50:22 +0800 | [diff] [blame] | 166 | |
| 167 | if (ring->funcs->emit_pipeline_sync && job && |
Andrey Grodzovsky | cebb52b | 2017-11-13 14:47:52 -0500 | [diff] [blame] | 168 | ((tmp = amdgpu_sync_get_fence(&job->sched_sync, NULL)) || |
Chunming Zhou | b9bf33d | 2017-05-11 14:52:48 -0400 | [diff] [blame] | 169 | amdgpu_vm_need_pipeline_sync(ring, job))) { |
Monk Liu | 8fdf074 | 2017-06-06 17:25:13 +0800 | [diff] [blame] | 170 | need_pipe_sync = true; |
Chunming Zhou | df83d1e | 2017-05-09 15:50:22 +0800 | [diff] [blame] | 171 | dma_fence_put(tmp); |
| 172 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 173 | |
Leo Liu | ef44f85 | 2017-05-11 16:29:08 -0400 | [diff] [blame] | 174 | if (ring->funcs->insert_start) |
| 175 | ring->funcs->insert_start(ring); |
| 176 | |
Christian König | df264f9 | 2017-06-28 15:41:17 +0200 | [diff] [blame] | 177 | if (job) { |
Monk Liu | 8fdf074 | 2017-06-06 17:25:13 +0800 | [diff] [blame] | 178 | r = amdgpu_vm_flush(ring, job, need_pipe_sync); |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 179 | if (r) { |
| 180 | amdgpu_ring_undo(ring); |
| 181 | return r; |
| 182 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 183 | } |
| 184 | |
Monk Liu | 113890e | 2018-01-19 19:06:31 +0800 | [diff] [blame] | 185 | if (job && ring->funcs->init_cond_exec) |
Monk Liu | e9d672b | 2017-03-15 12:18:57 +0800 | [diff] [blame] | 186 | patch_offset = amdgpu_ring_init_cond_exec(ring); |
| 187 | |
Christian König | c5cb934 | 2017-02-17 15:04:31 +0100 | [diff] [blame] | 188 | #ifdef CONFIG_X86_64 |
Christian König | 1b9d17d | 2018-01-19 14:21:47 +0100 | [diff] [blame] | 189 | if (!(adev->flags & AMD_IS_APU)) |
Christian König | c5cb934 | 2017-02-17 15:04:31 +0100 | [diff] [blame] | 190 | #endif |
Christian König | 1b9d17d | 2018-01-19 14:21:47 +0100 | [diff] [blame] | 191 | { |
| 192 | if (ring->funcs->emit_hdp_flush) |
| 193 | amdgpu_ring_emit_hdp_flush(ring); |
| 194 | else |
| 195 | amdgpu_asic_flush_hdp(adev, ring); |
| 196 | } |
Monk Liu | 794ff57 | 2016-05-04 16:27:41 +0800 | [diff] [blame] | 197 | |
Monk Liu | 3aecd24 | 2016-08-25 15:40:48 +0800 | [diff] [blame] | 198 | skip_preamble = ring->current_ctx == fence_ctx; |
| 199 | need_ctx_switch = ring->current_ctx != fence_ctx; |
Monk Liu | 753ad49 | 2016-08-26 13:28:28 +0800 | [diff] [blame] | 200 | if (job && ring->funcs->emit_cntxcntl) { |
| 201 | if (need_ctx_switch) |
| 202 | status |= AMDGPU_HAVE_CTX_SWITCH; |
| 203 | status |= job->preamble_status; |
Monk Liu | 7e6bf80 | 2017-01-17 10:55:42 +0800 | [diff] [blame] | 204 | |
Monk Liu | 753ad49 | 2016-08-26 13:28:28 +0800 | [diff] [blame] | 205 | amdgpu_ring_emit_cntxcntl(ring, status); |
| 206 | } |
| 207 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 208 | for (i = 0; i < num_ibs; ++i) { |
Christian König | f153d28 | 2016-05-06 15:31:19 +0200 | [diff] [blame] | 209 | ib = &ibs[i]; |
Christian König | 9f8fb5a | 2016-05-06 14:52:57 +0200 | [diff] [blame] | 210 | |
| 211 | /* drop preamble IBs if we don't have a context switch */ |
Monk Liu | 753ad49 | 2016-08-26 13:28:28 +0800 | [diff] [blame] | 212 | if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && |
| 213 | skip_preamble && |
Monk Liu | 79bbbf8 | 2017-01-18 10:37:34 +0800 | [diff] [blame] | 214 | !(status & AMDGPU_PREAMBLE_IB_PRESENT_FIRST) && |
| 215 | !amdgpu_sriov_vf(adev)) /* for SRIOV preemption, Preamble CE ib must be inserted anyway */ |
Christian König | 9f8fb5a | 2016-05-06 14:52:57 +0200 | [diff] [blame] | 216 | continue; |
| 217 | |
Christian König | c4f46f2 | 2017-12-18 17:08:25 +0100 | [diff] [blame] | 218 | amdgpu_ring_emit_ib(ring, ib, job ? job->vmid : 0, |
Christian König | d88bf58 | 2016-05-06 17:50:03 +0200 | [diff] [blame] | 219 | need_ctx_switch); |
Christian König | f153d28 | 2016-05-06 15:31:19 +0200 | [diff] [blame] | 220 | need_ctx_switch = false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 221 | } |
| 222 | |
Monk Liu | 3b4d68e | 2017-05-01 18:09:22 +0800 | [diff] [blame] | 223 | if (ring->funcs->emit_tmz) |
| 224 | amdgpu_ring_emit_tmz(ring, false); |
| 225 | |
Christian König | c5cb934 | 2017-02-17 15:04:31 +0100 | [diff] [blame] | 226 | #ifdef CONFIG_X86_64 |
Christian König | 1b9d17d | 2018-01-19 14:21:47 +0100 | [diff] [blame] | 227 | if (!(adev->flags & AMD_IS_APU)) |
Christian König | c5cb934 | 2017-02-17 15:04:31 +0100 | [diff] [blame] | 228 | #endif |
Christian König | 2ee150c | 2018-01-19 15:19:16 +0100 | [diff] [blame] | 229 | amdgpu_asic_invalidate_hdp(adev, ring); |
Chunming Zhou | 11afbde | 2016-03-03 11:38:48 +0800 | [diff] [blame] | 230 | |
Marek Olšák | d240cd9 | 2018-04-03 13:05:03 -0400 | [diff] [blame] | 231 | if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE) |
| 232 | fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY; |
| 233 | |
| 234 | r = amdgpu_fence_emit(ring, f, fence_flags); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 235 | if (r) { |
| 236 | dev_err(adev->dev, "failed to emit fence (%d)\n", r); |
Christian König | c4f46f2 | 2017-12-18 17:08:25 +0100 | [diff] [blame] | 237 | if (job && job->vmid) |
| 238 | amdgpu_vmid_reset(adev, ring->funcs->vmhub, job->vmid); |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 239 | amdgpu_ring_undo(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 240 | return r; |
| 241 | } |
| 242 | |
Leo Liu | 135d473 | 2016-12-14 15:05:00 -0500 | [diff] [blame] | 243 | if (ring->funcs->insert_end) |
| 244 | ring->funcs->insert_end(ring); |
| 245 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 246 | /* wrap the last IB with fence */ |
Christian König | b5f5acb | 2016-06-29 13:26:41 +0200 | [diff] [blame] | 247 | if (job && job->uf_addr) { |
| 248 | amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence, |
Marek Olšák | d240cd9 | 2018-04-03 13:05:03 -0400 | [diff] [blame] | 249 | fence_flags | AMDGPU_FENCE_FLAG_64BIT); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 250 | } |
| 251 | |
Monk Liu | 03ccf48 | 2016-01-14 19:07:38 +0800 | [diff] [blame] | 252 | if (patch_offset != ~0 && ring->funcs->patch_cond_exec) |
| 253 | amdgpu_ring_patch_cond_exec(ring, patch_offset); |
| 254 | |
Monk Liu | 3aecd24 | 2016-08-25 15:40:48 +0800 | [diff] [blame] | 255 | ring->current_ctx = fence_ctx; |
Monk Liu | bc1e59b | 2017-01-18 10:38:06 +0800 | [diff] [blame] | 256 | if (vm && ring->funcs->emit_switch_buffer) |
Monk Liu | c2167a6 | 2016-08-26 14:12:37 +0800 | [diff] [blame] | 257 | amdgpu_ring_emit_switch_buffer(ring); |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 258 | amdgpu_ring_commit(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 259 | return 0; |
| 260 | } |
| 261 | |
| 262 | /** |
| 263 | * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool |
| 264 | * |
| 265 | * @adev: amdgpu_device pointer |
| 266 | * |
| 267 | * Initialize the suballocator to manage a pool of memory |
| 268 | * for use as IBs (all asics). |
| 269 | * Returns 0 on success, error on failure. |
| 270 | */ |
| 271 | int amdgpu_ib_pool_init(struct amdgpu_device *adev) |
| 272 | { |
| 273 | int r; |
| 274 | |
| 275 | if (adev->ib_pool_ready) { |
| 276 | return 0; |
| 277 | } |
| 278 | r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo, |
| 279 | AMDGPU_IB_POOL_SIZE*64*1024, |
| 280 | AMDGPU_GPU_PAGE_SIZE, |
| 281 | AMDGPU_GEM_DOMAIN_GTT); |
| 282 | if (r) { |
| 283 | return r; |
| 284 | } |
| 285 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 286 | adev->ib_pool_ready = true; |
| 287 | if (amdgpu_debugfs_sa_init(adev)) { |
| 288 | dev_err(adev->dev, "failed to register debugfs file for SA\n"); |
| 289 | } |
| 290 | return 0; |
| 291 | } |
| 292 | |
| 293 | /** |
| 294 | * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool |
| 295 | * |
| 296 | * @adev: amdgpu_device pointer |
| 297 | * |
| 298 | * Tear down the suballocator managing the pool of memory |
| 299 | * for use as IBs (all asics). |
| 300 | */ |
| 301 | void amdgpu_ib_pool_fini(struct amdgpu_device *adev) |
| 302 | { |
| 303 | if (adev->ib_pool_ready) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 304 | amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo); |
| 305 | adev->ib_pool_ready = false; |
| 306 | } |
| 307 | } |
| 308 | |
| 309 | /** |
| 310 | * amdgpu_ib_ring_tests - test IBs on the rings |
| 311 | * |
| 312 | * @adev: amdgpu_device pointer |
| 313 | * |
| 314 | * Test an IB (Indirect Buffer) on each ring. |
| 315 | * If the test fails, disable the ring. |
| 316 | * Returns 0 on success, error if the primary GFX ring |
| 317 | * IB test fails. |
| 318 | */ |
| 319 | int amdgpu_ib_ring_tests(struct amdgpu_device *adev) |
| 320 | { |
| 321 | unsigned i; |
Chunming Zhou | 1f703e6 | 2016-08-30 17:59:11 +0800 | [diff] [blame] | 322 | int r, ret = 0; |
Monk Liu | dbf7976 | 2018-01-23 18:26:20 +0800 | [diff] [blame] | 323 | long tmo_gfx, tmo_mm; |
| 324 | |
| 325 | tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT; |
| 326 | if (amdgpu_sriov_vf(adev)) { |
| 327 | /* for MM engines in hypervisor side they are not scheduled together |
| 328 | * with CP and SDMA engines, so even in exclusive mode MM engine could |
| 329 | * still running on other VF thus the IB TEST TIMEOUT for MM engines |
| 330 | * under SR-IOV should be set to a long time. 8 sec should be enough |
| 331 | * for the MM comes back to this VF. |
| 332 | */ |
| 333 | tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT; |
| 334 | } |
| 335 | |
| 336 | if (amdgpu_sriov_runtime(adev)) { |
| 337 | /* for CP & SDMA engines since they are scheduled together so |
| 338 | * need to make the timeout width enough to cover the time |
| 339 | * cost waiting for it coming back under RUNTIME only |
| 340 | */ |
| 341 | tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT; |
| 342 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 343 | |
| 344 | for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { |
| 345 | struct amdgpu_ring *ring = adev->rings[i]; |
Monk Liu | dbf7976 | 2018-01-23 18:26:20 +0800 | [diff] [blame] | 346 | long tmo; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 347 | |
| 348 | if (!ring || !ring->ready) |
| 349 | continue; |
| 350 | |
Monk Liu | dbf7976 | 2018-01-23 18:26:20 +0800 | [diff] [blame] | 351 | /* MM engine need more time */ |
| 352 | if (ring->funcs->type == AMDGPU_RING_TYPE_UVD || |
| 353 | ring->funcs->type == AMDGPU_RING_TYPE_VCE || |
| 354 | ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC || |
| 355 | ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC || |
| 356 | ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC) |
| 357 | tmo = tmo_mm; |
| 358 | else |
| 359 | tmo = tmo_gfx; |
| 360 | |
| 361 | r = amdgpu_ring_test_ib(ring, tmo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 362 | if (r) { |
| 363 | ring->ready = false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 364 | |
| 365 | if (ring == &adev->gfx.gfx_ring[0]) { |
| 366 | /* oh, oh, that's really bad */ |
| 367 | DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r); |
| 368 | adev->accel_working = false; |
| 369 | return r; |
| 370 | |
| 371 | } else { |
| 372 | /* still not good, but we can live with it */ |
| 373 | DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r); |
Chunming Zhou | 1f703e6 | 2016-08-30 17:59:11 +0800 | [diff] [blame] | 374 | ret = r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 375 | } |
| 376 | } |
| 377 | } |
Chunming Zhou | 1f703e6 | 2016-08-30 17:59:11 +0800 | [diff] [blame] | 378 | return ret; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 379 | } |
| 380 | |
| 381 | /* |
| 382 | * Debugfs info |
| 383 | */ |
| 384 | #if defined(CONFIG_DEBUG_FS) |
| 385 | |
| 386 | static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data) |
| 387 | { |
| 388 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 389 | struct drm_device *dev = node->minor->dev; |
| 390 | struct amdgpu_device *adev = dev->dev_private; |
| 391 | |
| 392 | amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m); |
| 393 | |
| 394 | return 0; |
| 395 | |
| 396 | } |
| 397 | |
Nils Wallménius | 06ab683 | 2016-05-02 12:46:15 -0400 | [diff] [blame] | 398 | static const struct drm_info_list amdgpu_debugfs_sa_list[] = { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 399 | {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL}, |
| 400 | }; |
| 401 | |
| 402 | #endif |
| 403 | |
| 404 | static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev) |
| 405 | { |
| 406 | #if defined(CONFIG_DEBUG_FS) |
| 407 | return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1); |
| 408 | #else |
| 409 | return 0; |
| 410 | #endif |
| 411 | } |