blob: c1b004fa64d90f176d0ae6e277e4e8bf3a0e75b9 [file] [log] [blame]
Juergen Beiserta1292592017-04-18 10:48:25 +02001/*
2 * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/gpio/consumer.h>
17#include <linux/regmap.h>
18#include <linux/mutex.h>
19#include <linux/mii.h>
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +020020#include <linux/phy.h>
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +020021#include <linux/if_bridge.h>
Egil Hjelmeland06204272017-10-20 12:19:10 +020022#include <linux/etherdevice.h>
Juergen Beiserta1292592017-04-18 10:48:25 +020023
24#include "lan9303.h"
25
Egil Hjelmelanda368ca52017-08-05 13:05:47 +020026#define LAN9303_NUM_PORTS 3
27
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020028/* 13.2 System Control and Status Registers
29 * Multiply register number by 4 to get address offset.
30 */
Juergen Beiserta1292592017-04-18 10:48:25 +020031#define LAN9303_CHIP_REV 0x14
32# define LAN9303_CHIP_ID 0x9303
33#define LAN9303_IRQ_CFG 0x15
34# define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
35# define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
36# define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
37#define LAN9303_INT_STS 0x16
38# define LAN9303_INT_STS_PHY_INT2 BIT(27)
39# define LAN9303_INT_STS_PHY_INT1 BIT(26)
40#define LAN9303_INT_EN 0x17
41# define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
42# define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
43#define LAN9303_HW_CFG 0x1D
44# define LAN9303_HW_CFG_READY BIT(27)
45# define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
46# define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
47#define LAN9303_PMI_DATA 0x29
48#define LAN9303_PMI_ACCESS 0x2A
49# define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
50# define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
51# define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
52# define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
53#define LAN9303_MANUAL_FC_1 0x68
54#define LAN9303_MANUAL_FC_2 0x69
55#define LAN9303_MANUAL_FC_0 0x6a
56#define LAN9303_SWITCH_CSR_DATA 0x6b
57#define LAN9303_SWITCH_CSR_CMD 0x6c
58#define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
59#define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
60#define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
61#define LAN9303_VIRT_PHY_BASE 0x70
62#define LAN9303_VIRT_SPECIAL_CTRL 0x77
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +020063#define LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/
Juergen Beiserta1292592017-04-18 10:48:25 +020064
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020065/*13.4 Switch Fabric Control and Status Registers
66 * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
67 */
Juergen Beiserta1292592017-04-18 10:48:25 +020068#define LAN9303_SW_DEV_ID 0x0000
69#define LAN9303_SW_RESET 0x0001
70#define LAN9303_SW_RESET_RESET BIT(0)
71#define LAN9303_SW_IMR 0x0004
72#define LAN9303_SW_IPR 0x0005
73#define LAN9303_MAC_VER_ID_0 0x0400
74#define LAN9303_MAC_RX_CFG_0 0x0401
75# define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
76# define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
77#define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
78#define LAN9303_MAC_RX_64_CNT_0 0x0411
79#define LAN9303_MAC_RX_127_CNT_0 0x0412
80#define LAN9303_MAC_RX_255_CNT_0 0x413
81#define LAN9303_MAC_RX_511_CNT_0 0x0414
82#define LAN9303_MAC_RX_1023_CNT_0 0x0415
83#define LAN9303_MAC_RX_MAX_CNT_0 0x0416
84#define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
85#define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
86#define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
87#define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
88#define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
89#define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
90#define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
91#define LAN9303_MAC_RX_JABB_CNT_0 0x041e
92#define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
93#define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
94#define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
95#define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
96#define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
97
98#define LAN9303_MAC_TX_CFG_0 0x0440
99# define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
100# define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
101# define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
102#define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
103#define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
104#define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
105#define LAN9303_MAC_TX_64_CNT_0 0x0454
106#define LAN9303_MAC_TX_127_CNT_0 0x0455
107#define LAN9303_MAC_TX_255_CNT_0 0x0456
108#define LAN9303_MAC_TX_511_CNT_0 0x0457
109#define LAN9303_MAC_TX_1023_CNT_0 0x0458
110#define LAN9303_MAC_TX_MAX_CNT_0 0x0459
111#define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
112#define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
113#define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
114#define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
115#define LAN9303_MAC_TX_LATECOL_0 0x045f
116#define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
117#define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
118#define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
119#define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
120
121#define LAN9303_MAC_VER_ID_1 0x0800
122#define LAN9303_MAC_RX_CFG_1 0x0801
123#define LAN9303_MAC_TX_CFG_1 0x0840
124#define LAN9303_MAC_VER_ID_2 0x0c00
125#define LAN9303_MAC_RX_CFG_2 0x0c01
126#define LAN9303_MAC_TX_CFG_2 0x0c40
127#define LAN9303_SWE_ALR_CMD 0x1800
Egil Hjelmelandab335342017-10-20 12:19:09 +0200128# define LAN9303_ALR_CMD_MAKE_ENTRY BIT(2)
129# define LAN9303_ALR_CMD_GET_FIRST BIT(1)
130# define LAN9303_ALR_CMD_GET_NEXT BIT(0)
131#define LAN9303_SWE_ALR_WR_DAT_0 0x1801
132#define LAN9303_SWE_ALR_WR_DAT_1 0x1802
133# define LAN9303_ALR_DAT1_VALID BIT(26)
134# define LAN9303_ALR_DAT1_END_OF_TABL BIT(25)
135# define LAN9303_ALR_DAT1_AGE_OVERRID BIT(25)
136# define LAN9303_ALR_DAT1_STATIC BIT(24)
137# define LAN9303_ALR_DAT1_PORT_BITOFFS 16
138# define LAN9303_ALR_DAT1_PORT_MASK (7 << LAN9303_ALR_DAT1_PORT_BITOFFS)
139#define LAN9303_SWE_ALR_RD_DAT_0 0x1805
140#define LAN9303_SWE_ALR_RD_DAT_1 0x1806
141#define LAN9303_SWE_ALR_CMD_STS 0x1808
142# define ALR_STS_MAKE_PEND BIT(0)
Juergen Beiserta1292592017-04-18 10:48:25 +0200143#define LAN9303_SWE_VLAN_CMD 0x180b
144# define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
145# define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
146#define LAN9303_SWE_VLAN_WR_DATA 0x180c
147#define LAN9303_SWE_VLAN_RD_DATA 0x180e
148# define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
149# define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
150# define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
151# define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
152# define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
153# define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
154#define LAN9303_SWE_VLAN_CMD_STS 0x1810
155#define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100156# define LAN9303_SWE_GLB_INGR_IGMP_TRAP BIT(7)
157# define LAN9303_SWE_GLB_INGR_IGMP_PORT(p) BIT(10 + p)
Juergen Beiserta1292592017-04-18 10:48:25 +0200158#define LAN9303_SWE_PORT_STATE 0x1843
159# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
160# define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
161# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
162# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
163# define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
164# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
165# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
166# define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
167# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200168# define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3)
Juergen Beiserta1292592017-04-18 10:48:25 +0200169#define LAN9303_SWE_PORT_MIRROR 0x1846
170# define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
171# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
172# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
173# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
174# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
175# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
176# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
177# define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
178# define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200179# define LAN9303_SWE_PORT_MIRROR_DISABLED 0
Juergen Beiserta1292592017-04-18 10:48:25 +0200180#define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200181#define LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3
Juergen Beiserta1292592017-04-18 10:48:25 +0200182#define LAN9303_BM_CFG 0x1c00
183#define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
184# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
185# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
186# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
187
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200188#define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
Juergen Beiserta1292592017-04-18 10:48:25 +0200189
190/* the built-in PHYs are of type LAN911X */
191#define MII_LAN911X_SPECIAL_MODES 0x12
192#define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
193
194static const struct regmap_range lan9303_valid_regs[] = {
195 regmap_reg_range(0x14, 0x17), /* misc, interrupt */
196 regmap_reg_range(0x19, 0x19), /* endian test */
197 regmap_reg_range(0x1d, 0x1d), /* hardware config */
198 regmap_reg_range(0x23, 0x24), /* general purpose timer */
199 regmap_reg_range(0x27, 0x27), /* counter */
200 regmap_reg_range(0x29, 0x2a), /* PMI index regs */
201 regmap_reg_range(0x68, 0x6a), /* flow control */
202 regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
203 regmap_reg_range(0x6d, 0x6f), /* misc */
204 regmap_reg_range(0x70, 0x77), /* virtual phy */
205 regmap_reg_range(0x78, 0x7a), /* GPIO */
206 regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
207 regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
208};
209
210static const struct regmap_range lan9303_reserved_ranges[] = {
211 regmap_reg_range(0x00, 0x13),
212 regmap_reg_range(0x18, 0x18),
213 regmap_reg_range(0x1a, 0x1c),
214 regmap_reg_range(0x1e, 0x22),
215 regmap_reg_range(0x25, 0x26),
216 regmap_reg_range(0x28, 0x28),
217 regmap_reg_range(0x2b, 0x67),
218 regmap_reg_range(0x7b, 0x7b),
219 regmap_reg_range(0x7f, 0x7f),
220 regmap_reg_range(0xb8, 0xff),
221};
222
223const struct regmap_access_table lan9303_register_set = {
224 .yes_ranges = lan9303_valid_regs,
225 .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
226 .no_ranges = lan9303_reserved_ranges,
227 .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
228};
229EXPORT_SYMBOL(lan9303_register_set);
230
231static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
232{
233 int ret, i;
234
235 /* we can lose arbitration for the I2C case, because the device
236 * tries to detect and read an external EEPROM after reset and acts as
237 * a master on the shared I2C bus itself. This conflicts with our
238 * attempts to access the device as a slave at the same moment.
239 */
240 for (i = 0; i < 5; i++) {
241 ret = regmap_read(regmap, offset, reg);
242 if (!ret)
243 return 0;
244 if (ret != -EAGAIN)
245 break;
246 msleep(500);
247 }
248
249 return -EIO;
250}
251
252static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
253{
254 int ret;
255 u32 val;
256
257 if (regnum > MII_EXPANSION)
258 return -EINVAL;
259
260 ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
261 if (ret)
262 return ret;
263
264 return val & 0xffff;
265}
266
267static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
268{
269 if (regnum > MII_EXPANSION)
270 return -EINVAL;
271
272 return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
273}
274
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200275static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
Juergen Beiserta1292592017-04-18 10:48:25 +0200276{
277 int ret, i;
278 u32 reg;
279
280 for (i = 0; i < 25; i++) {
281 ret = lan9303_read(chip->regmap, LAN9303_PMI_ACCESS, &reg);
282 if (ret) {
283 dev_err(chip->dev,
284 "Failed to read pmi access status: %d\n", ret);
285 return ret;
286 }
287 if (!(reg & LAN9303_PMI_ACCESS_MII_BUSY))
288 return 0;
Egil Hjelmelandec5c91c2017-11-06 12:42:03 +0100289 usleep_range(1000, 2000);
Juergen Beiserta1292592017-04-18 10:48:25 +0200290 }
291
292 return -EIO;
293}
294
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200295static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
Juergen Beiserta1292592017-04-18 10:48:25 +0200296{
297 int ret;
298 u32 val;
299
300 val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
301 val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
302
303 mutex_lock(&chip->indirect_mutex);
304
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200305 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200306 if (ret)
307 goto on_error;
308
309 /* start the MII read cycle */
310 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
311 if (ret)
312 goto on_error;
313
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200314 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200315 if (ret)
316 goto on_error;
317
318 /* read the result of this operation */
319 ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
320 if (ret)
321 goto on_error;
322
323 mutex_unlock(&chip->indirect_mutex);
324
325 return val & 0xffff;
326
327on_error:
328 mutex_unlock(&chip->indirect_mutex);
329 return ret;
330}
331
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200332static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
333 int regnum, u16 val)
Juergen Beiserta1292592017-04-18 10:48:25 +0200334{
335 int ret;
336 u32 reg;
337
338 reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
339 reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
340 reg |= LAN9303_PMI_ACCESS_MII_WRITE;
341
342 mutex_lock(&chip->indirect_mutex);
343
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200344 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200345 if (ret)
346 goto on_error;
347
348 /* write the data first... */
349 ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
350 if (ret)
351 goto on_error;
352
353 /* ...then start the MII write cycle */
354 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
355
356on_error:
357 mutex_unlock(&chip->indirect_mutex);
358 return ret;
359}
360
Egil Hjelmeland2c340892017-07-30 19:58:56 +0200361const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
362 .phy_read = lan9303_indirect_phy_read,
363 .phy_write = lan9303_indirect_phy_write,
364};
365EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
366
Juergen Beiserta1292592017-04-18 10:48:25 +0200367static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
368{
369 int ret, i;
370 u32 reg;
371
372 for (i = 0; i < 25; i++) {
373 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_CMD, &reg);
374 if (ret) {
375 dev_err(chip->dev,
376 "Failed to read csr command status: %d\n", ret);
377 return ret;
378 }
379 if (!(reg & LAN9303_SWITCH_CSR_CMD_BUSY))
380 return 0;
Egil Hjelmelandec5c91c2017-11-06 12:42:03 +0100381 usleep_range(1000, 2000);
Juergen Beiserta1292592017-04-18 10:48:25 +0200382 }
383
384 return -EIO;
385}
386
387static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
388{
389 u32 reg;
390 int ret;
391
392 reg = regnum;
393 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
394 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
395
396 mutex_lock(&chip->indirect_mutex);
397
398 ret = lan9303_switch_wait_for_completion(chip);
399 if (ret)
400 goto on_error;
401
402 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
403 if (ret) {
404 dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
405 goto on_error;
406 }
407
408 /* trigger write */
409 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
410 if (ret)
411 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
412 ret);
413
414on_error:
415 mutex_unlock(&chip->indirect_mutex);
416 return ret;
417}
418
419static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
420{
421 u32 reg;
422 int ret;
423
424 reg = regnum;
425 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
426 reg |= LAN9303_SWITCH_CSR_CMD_RW;
427 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
428
429 mutex_lock(&chip->indirect_mutex);
430
431 ret = lan9303_switch_wait_for_completion(chip);
432 if (ret)
433 goto on_error;
434
435 /* trigger read */
436 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
437 if (ret) {
438 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
439 ret);
440 goto on_error;
441 }
442
443 ret = lan9303_switch_wait_for_completion(chip);
444 if (ret)
445 goto on_error;
446
447 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
448 if (ret)
449 dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
450on_error:
451 mutex_unlock(&chip->indirect_mutex);
452 return ret;
453}
454
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100455static int lan9303_write_switch_reg_mask(struct lan9303 *chip, u16 regnum,
456 u32 val, u32 mask)
457{
458 int ret;
459 u32 reg;
460
461 ret = lan9303_read_switch_reg(chip, regnum, &reg);
462 if (ret)
463 return ret;
464
465 reg = (reg & ~mask) | val;
466
467 return lan9303_write_switch_reg(chip, regnum, reg);
468}
469
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200470static int lan9303_write_switch_port(struct lan9303 *chip, int port,
471 u16 regnum, u32 val)
472{
473 return lan9303_write_switch_reg(
474 chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
475}
476
Egil Hjelmeland0a967b42017-08-05 13:05:50 +0200477static int lan9303_read_switch_port(struct lan9303 *chip, int port,
478 u16 regnum, u32 *val)
479{
480 return lan9303_read_switch_reg(
481 chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
482}
483
Juergen Beiserta1292592017-04-18 10:48:25 +0200484static int lan9303_detect_phy_setup(struct lan9303 *chip)
485{
486 int reg;
487
488 /* depending on the 'phy_addr_sel_strap' setting, the three phys are
489 * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
490 * 'phy_addr_sel_strap' setting directly, so we need a test, which
491 * configuration is active:
492 * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
493 * and the IDs are 0-1-2, else it contains something different from
494 * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200495 * 0xffff is returned on MDIO read with no response.
Juergen Beiserta1292592017-04-18 10:48:25 +0200496 */
Egil Hjelmeland2c340892017-07-30 19:58:56 +0200497 reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
Juergen Beiserta1292592017-04-18 10:48:25 +0200498 if (reg < 0) {
499 dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
500 return reg;
501 }
502
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200503 if ((reg != 0) && (reg != 0xffff))
Juergen Beiserta1292592017-04-18 10:48:25 +0200504 chip->phy_addr_sel_strap = 1;
505 else
506 chip->phy_addr_sel_strap = 0;
507
508 dev_dbg(chip->dev, "Phy setup '%s' detected\n",
509 chip->phy_addr_sel_strap ? "1-2-3" : "0-1-2");
510
511 return 0;
512}
513
Egil Hjelmelandab335342017-10-20 12:19:09 +0200514/* Map ALR-port bits to port bitmap, and back */
515static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 };
516static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 };
517
Egil Hjelmeland06204272017-10-20 12:19:10 +0200518/* Return pointer to first free ALR cache entry, return NULL if none */
519static struct lan9303_alr_cache_entry *
520lan9303_alr_cache_find_free(struct lan9303 *chip)
521{
522 int i;
523 struct lan9303_alr_cache_entry *entr = chip->alr_cache;
524
525 for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
526 if (entr->port_map == 0)
527 return entr;
528
529 return NULL;
530}
531
532/* Return pointer to ALR cache entry matching MAC address */
533static struct lan9303_alr_cache_entry *
534lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr)
535{
536 int i;
537 struct lan9303_alr_cache_entry *entr = chip->alr_cache;
538
539 BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1,
540 "ether_addr_equal require u16 alignment");
541
542 for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
543 if (ether_addr_equal(entr->mac_addr, mac_addr))
544 return entr;
545
546 return NULL;
547}
548
Egil Hjelmelandab335342017-10-20 12:19:09 +0200549/* Wait a while until mask & reg == value. Otherwise return timeout. */
550static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno,
551 int mask, char value)
552{
553 int i;
554
555 for (i = 0; i < 0x1000; i++) {
556 u32 reg;
557
558 lan9303_read_switch_reg(chip, regno, &reg);
559 if ((reg & mask) == value)
560 return 0;
561 usleep_range(1000, 2000);
562 }
563 return -ETIMEDOUT;
564}
565
566static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1)
567{
568 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0);
569 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1);
570 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
571 LAN9303_ALR_CMD_MAKE_ENTRY);
572 lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND,
573 0);
574 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
575
576 return 0;
577}
578
579typedef void alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1,
580 int portmap, void *ctx);
581
582static void lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx)
583{
584 int i;
585
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100586 mutex_lock(&chip->alr_mutex);
Egil Hjelmelandab335342017-10-20 12:19:09 +0200587 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
588 LAN9303_ALR_CMD_GET_FIRST);
589 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
590
591 for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) {
592 u32 dat0, dat1;
593 int alrport, portmap;
594
595 lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0);
596 lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1);
597 if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL)
598 break;
599
600 alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >>
601 LAN9303_ALR_DAT1_PORT_BITOFFS;
602 portmap = alrport_2_portmap[alrport];
603
604 cb(chip, dat0, dat1, portmap, ctx);
605
606 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
607 LAN9303_ALR_CMD_GET_NEXT);
608 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
609 }
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100610 mutex_unlock(&chip->alr_mutex);
Egil Hjelmelandab335342017-10-20 12:19:09 +0200611}
612
613static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6])
614{
615 mac[0] = (dat0 >> 0) & 0xff;
616 mac[1] = (dat0 >> 8) & 0xff;
617 mac[2] = (dat0 >> 16) & 0xff;
618 mac[3] = (dat0 >> 24) & 0xff;
619 mac[4] = (dat1 >> 0) & 0xff;
620 mac[5] = (dat1 >> 8) & 0xff;
621}
622
623struct del_port_learned_ctx {
624 int port;
625};
626
627/* Clear learned (non-static) entry on given port */
628static void alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0,
629 u32 dat1, int portmap, void *ctx)
630{
631 struct del_port_learned_ctx *del_ctx = ctx;
632 int port = del_ctx->port;
633
634 if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC))
635 return;
636
637 /* learned entries has only one port, we can just delete */
638 dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */
639 lan9303_alr_make_entry_raw(chip, dat0, dat1);
640}
641
642struct port_fdb_dump_ctx {
643 int port;
644 void *data;
645 dsa_fdb_dump_cb_t *cb;
646};
647
648static void alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0,
649 u32 dat1, int portmap, void *ctx)
650{
651 struct port_fdb_dump_ctx *dump_ctx = ctx;
652 u8 mac[ETH_ALEN];
653 bool is_static;
654
655 if ((BIT(dump_ctx->port) & portmap) == 0)
656 return;
657
658 alr_reg_to_mac(dat0, dat1, mac);
659 is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC);
660 dump_ctx->cb(mac, 0, is_static, dump_ctx->data);
661}
662
Egil Hjelmeland06204272017-10-20 12:19:10 +0200663/* Set a static ALR entry. Delete entry if port_map is zero */
664static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac,
665 u8 port_map, bool stp_override)
666{
667 u32 dat0, dat1, alr_port;
668
669 dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map);
670 dat1 = LAN9303_ALR_DAT1_STATIC;
671 if (port_map)
672 dat1 |= LAN9303_ALR_DAT1_VALID;
673 /* otherwise no ports: delete entry */
674 if (stp_override)
675 dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID;
676
677 alr_port = portmap_2_alrport[port_map & 7];
678 dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK;
679 dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS;
680
681 dat0 = 0;
682 dat0 |= (mac[0] << 0);
683 dat0 |= (mac[1] << 8);
684 dat0 |= (mac[2] << 16);
685 dat0 |= (mac[3] << 24);
686
687 dat1 |= (mac[4] << 0);
688 dat1 |= (mac[5] << 8);
689
690 lan9303_alr_make_entry_raw(chip, dat0, dat1);
691}
692
693/* Add port to static ALR entry, create new static entry if needed */
694static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port,
695 bool stp_override)
696{
697 struct lan9303_alr_cache_entry *entr;
698
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100699 mutex_lock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200700 entr = lan9303_alr_cache_find_mac(chip, mac);
701 if (!entr) { /*New entry */
702 entr = lan9303_alr_cache_find_free(chip);
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100703 if (!entr) {
704 mutex_unlock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200705 return -ENOSPC;
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100706 }
Egil Hjelmeland06204272017-10-20 12:19:10 +0200707 ether_addr_copy(entr->mac_addr, mac);
708 }
709 entr->port_map |= BIT(port);
710 entr->stp_override = stp_override;
711 lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override);
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100712 mutex_unlock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200713
714 return 0;
715}
716
717/* Delete static port from ALR entry, delete entry if last port */
718static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port)
719{
720 struct lan9303_alr_cache_entry *entr;
721
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100722 mutex_lock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200723 entr = lan9303_alr_cache_find_mac(chip, mac);
724 if (!entr)
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100725 goto out; /* no static entry found */
Egil Hjelmeland06204272017-10-20 12:19:10 +0200726
727 entr->port_map &= ~BIT(port);
728 if (entr->port_map == 0) /* zero means its free again */
Egil Hjelmeland30482e42017-11-08 11:44:36 +0100729 eth_zero_addr(entr->mac_addr);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200730 lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override);
731
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100732out:
733 mutex_unlock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200734 return 0;
735}
736
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200737static int lan9303_disable_processing_port(struct lan9303 *chip,
738 unsigned int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200739{
740 int ret;
741
742 /* disable RX, but keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200743 ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
744 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
Juergen Beiserta1292592017-04-18 10:48:25 +0200745 if (ret)
746 return ret;
747
748 /* disable TX, but keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200749 return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
Juergen Beiserta1292592017-04-18 10:48:25 +0200750 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
751 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
752}
753
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200754static int lan9303_enable_processing_port(struct lan9303 *chip,
755 unsigned int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200756{
757 int ret;
758
759 /* enable RX and keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200760 ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
761 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
762 LAN9303_MAC_RX_CFG_X_RX_ENABLE);
Juergen Beiserta1292592017-04-18 10:48:25 +0200763 if (ret)
764 return ret;
765
766 /* enable TX and keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200767 return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
Juergen Beiserta1292592017-04-18 10:48:25 +0200768 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
769 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
770 LAN9303_MAC_TX_CFG_X_TX_ENABLE);
771}
772
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200773/* forward special tagged packets from port 0 to port 1 *or* port 2 */
774static int lan9303_setup_tagging(struct lan9303 *chip)
775{
776 int ret;
777 u32 val;
778 /* enable defining the destination port via special VLAN tagging
779 * for port 0
780 */
781 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
782 LAN9303_SWE_INGRESS_PORT_TYPE_VLAN);
783 if (ret)
784 return ret;
785
786 /* tag incoming packets at port 1 and 2 on their way to port 0 to be
787 * able to discover their source port
788 */
789 val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0;
790 return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val);
791}
792
Juergen Beiserta1292592017-04-18 10:48:25 +0200793/* We want a special working switch:
794 * - do not forward packets between port 1 and 2
795 * - forward everything from port 1 to port 0
796 * - forward everything from port 2 to port 0
Juergen Beiserta1292592017-04-18 10:48:25 +0200797 */
798static int lan9303_separate_ports(struct lan9303 *chip)
799{
800 int ret;
801
Egil Hjelmelande9292f2c2017-10-31 15:48:01 +0100802 lan9303_alr_del_port(chip, eth_stp_addr, 0);
Juergen Beiserta1292592017-04-18 10:48:25 +0200803 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
804 LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
805 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
806 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
807 LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
808 LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
809 if (ret)
810 return ret;
811
Juergen Beiserta1292592017-04-18 10:48:25 +0200812 /* prevent port 1 and 2 from forwarding packets by their own */
813 return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
814 LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
815 LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
816 LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
817}
818
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200819static void lan9303_bridge_ports(struct lan9303 *chip)
820{
821 /* ports bridged: remove mirroring */
822 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
823 LAN9303_SWE_PORT_MIRROR_DISABLED);
824
825 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
826 chip->swe_port_state);
Egil Hjelmelande9292f2c2017-10-31 15:48:01 +0100827 lan9303_alr_add_port(chip, eth_stp_addr, 0, true);
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200828}
829
Juergen Beiserta1292592017-04-18 10:48:25 +0200830static int lan9303_handle_reset(struct lan9303 *chip)
831{
832 if (!chip->reset_gpio)
833 return 0;
834
835 if (chip->reset_duration != 0)
836 msleep(chip->reset_duration);
837
838 /* release (deassert) reset and activate the device */
839 gpiod_set_value_cansleep(chip->reset_gpio, 0);
840
841 return 0;
842}
843
844/* stop processing packets for all ports */
845static int lan9303_disable_processing(struct lan9303 *chip)
846{
Egil Hjelmelandb3d14a22017-08-05 13:05:48 +0200847 int p;
Juergen Beiserta1292592017-04-18 10:48:25 +0200848
Egil Hjelmeland3c91b0c2017-10-24 17:14:10 +0200849 for (p = 1; p < LAN9303_NUM_PORTS; p++) {
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200850 int ret = lan9303_disable_processing_port(chip, p);
Egil Hjelmelandb3d14a22017-08-05 13:05:48 +0200851
852 if (ret)
853 return ret;
854 }
855
856 return 0;
Juergen Beiserta1292592017-04-18 10:48:25 +0200857}
858
859static int lan9303_check_device(struct lan9303 *chip)
860{
861 int ret;
862 u32 reg;
863
864 ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
865 if (ret) {
866 dev_err(chip->dev, "failed to read chip revision register: %d\n",
867 ret);
868 if (!chip->reset_gpio) {
869 dev_dbg(chip->dev,
870 "hint: maybe failed due to missing reset GPIO\n");
871 }
872 return ret;
873 }
874
875 if ((reg >> 16) != LAN9303_CHIP_ID) {
876 dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
877 reg >> 16);
878 return ret;
879 }
880
881 /* The default state of the LAN9303 device is to forward packets between
882 * all ports (if not configured differently by an external EEPROM).
883 * The initial state of a DSA device must be forwarding packets only
884 * between the external and the internal ports and no forwarding
885 * between the external ports. In preparation we stop packet handling
886 * at all for now until the LAN9303 device is re-programmed accordingly.
887 */
888 ret = lan9303_disable_processing(chip);
889 if (ret)
890 dev_warn(chip->dev, "failed to disable switching %d\n", ret);
891
892 dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
893
894 ret = lan9303_detect_phy_setup(chip);
895 if (ret) {
896 dev_err(chip->dev,
897 "failed to discover phy bootstrap setup: %d\n", ret);
898 return ret;
899 }
900
901 return 0;
902}
903
904/* ---------------------------- DSA -----------------------------------*/
905
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -0800906static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds,
907 int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200908{
909 return DSA_TAG_PROTO_LAN9303;
910}
911
912static int lan9303_setup(struct dsa_switch *ds)
913{
914 struct lan9303 *chip = ds->priv;
915 int ret;
916
917 /* Make sure that port 0 is the cpu port */
918 if (!dsa_is_cpu_port(ds, 0)) {
919 dev_err(chip->dev, "port 0 is not the CPU port\n");
920 return -EINVAL;
921 }
922
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200923 ret = lan9303_setup_tagging(chip);
924 if (ret)
925 dev_err(chip->dev, "failed to setup port tagging %d\n", ret);
926
Juergen Beiserta1292592017-04-18 10:48:25 +0200927 ret = lan9303_separate_ports(chip);
928 if (ret)
929 dev_err(chip->dev, "failed to separate ports %d\n", ret);
930
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200931 ret = lan9303_enable_processing_port(chip, 0);
Juergen Beiserta1292592017-04-18 10:48:25 +0200932 if (ret)
933 dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
934
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100935 /* Trap IGMP to port 0 */
936 ret = lan9303_write_switch_reg_mask(chip, LAN9303_SWE_GLB_INGRESS_CFG,
937 LAN9303_SWE_GLB_INGR_IGMP_TRAP |
938 LAN9303_SWE_GLB_INGR_IGMP_PORT(0),
939 LAN9303_SWE_GLB_INGR_IGMP_PORT(1) |
940 LAN9303_SWE_GLB_INGR_IGMP_PORT(2));
941 if (ret)
942 dev_err(chip->dev, "failed to setup IGMP trap %d\n", ret);
943
Juergen Beiserta1292592017-04-18 10:48:25 +0200944 return 0;
945}
946
947struct lan9303_mib_desc {
948 unsigned int offset; /* offset of first MAC */
949 const char *name;
950};
951
952static const struct lan9303_mib_desc lan9303_mib[] = {
953 { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
954 { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
955 { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
956 { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
957 { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
958 { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
959 { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
960 { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
961 { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
962 { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
963 { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
964 { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
965 { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
966 { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
967 { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
968 { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
969 { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
970 { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
971 { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
972 { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
973 { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
974 { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
975 { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
976 { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
977 { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
978 { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
979 { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
980 { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
981 { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
982 { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
983 { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
984 { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
985 { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
986 { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
987 { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
988 { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
989 { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
990};
991
992static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
993{
994 unsigned int u;
995
996 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
997 strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
998 ETH_GSTRING_LEN);
999 }
1000}
1001
1002static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
1003 uint64_t *data)
1004{
1005 struct lan9303 *chip = ds->priv;
Egil Hjelmeland0a967b42017-08-05 13:05:50 +02001006 unsigned int u;
Juergen Beiserta1292592017-04-18 10:48:25 +02001007
1008 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
Egil Hjelmeland0a967b42017-08-05 13:05:50 +02001009 u32 reg;
1010 int ret;
1011
1012 ret = lan9303_read_switch_port(
1013 chip, port, lan9303_mib[u].offset, &reg);
1014
Juergen Beiserta1292592017-04-18 10:48:25 +02001015 if (ret)
Egil Hjelmeland0a967b42017-08-05 13:05:50 +02001016 dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
1017 port, lan9303_mib[u].offset);
Juergen Beiserta1292592017-04-18 10:48:25 +02001018 data[u] = reg;
1019 }
1020}
1021
1022static int lan9303_get_sset_count(struct dsa_switch *ds)
1023{
1024 return ARRAY_SIZE(lan9303_mib);
1025}
1026
1027static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
1028{
1029 struct lan9303 *chip = ds->priv;
1030 int phy_base = chip->phy_addr_sel_strap;
1031
1032 if (phy == phy_base)
1033 return lan9303_virt_phy_reg_read(chip, regnum);
1034 if (phy > phy_base + 2)
1035 return -ENODEV;
1036
Egil Hjelmeland2c340892017-07-30 19:58:56 +02001037 return chip->ops->phy_read(chip, phy, regnum);
Juergen Beiserta1292592017-04-18 10:48:25 +02001038}
1039
1040static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
1041 u16 val)
1042{
1043 struct lan9303 *chip = ds->priv;
1044 int phy_base = chip->phy_addr_sel_strap;
1045
1046 if (phy == phy_base)
1047 return lan9303_virt_phy_reg_write(chip, regnum, val);
1048 if (phy > phy_base + 2)
1049 return -ENODEV;
1050
Egil Hjelmeland2c340892017-07-30 19:58:56 +02001051 return chip->ops->phy_write(chip, phy, regnum, val);
Juergen Beiserta1292592017-04-18 10:48:25 +02001052}
1053
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +02001054static void lan9303_adjust_link(struct dsa_switch *ds, int port,
1055 struct phy_device *phydev)
1056{
1057 struct lan9303 *chip = ds->priv;
1058 int ctl, res;
1059
1060 if (!phy_is_pseudo_fixed_link(phydev))
1061 return;
1062
1063 ctl = lan9303_phy_read(ds, port, MII_BMCR);
1064
1065 ctl &= ~BMCR_ANENABLE;
1066
1067 if (phydev->speed == SPEED_100)
1068 ctl |= BMCR_SPEED100;
1069 else if (phydev->speed == SPEED_10)
1070 ctl &= ~BMCR_SPEED100;
1071 else
1072 dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed);
1073
1074 if (phydev->duplex == DUPLEX_FULL)
1075 ctl |= BMCR_FULLDPLX;
1076 else
1077 ctl &= ~BMCR_FULLDPLX;
1078
1079 res = lan9303_phy_write(ds, port, MII_BMCR, ctl);
1080
1081 if (port == chip->phy_addr_sel_strap) {
1082 /* Virtual Phy: Remove Turbo 200Mbit mode */
1083 lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl);
1084
1085 ctl &= ~LAN9303_VIRT_SPECIAL_TURBO;
1086 res = regmap_write(chip->regmap,
1087 LAN9303_VIRT_SPECIAL_CTRL, ctl);
1088 }
1089}
1090
Juergen Beiserta1292592017-04-18 10:48:25 +02001091static int lan9303_port_enable(struct dsa_switch *ds, int port,
1092 struct phy_device *phy)
1093{
1094 struct lan9303 *chip = ds->priv;
1095
Egil Hjelmelandac71a1f2017-11-06 15:19:49 +01001096 return lan9303_enable_processing_port(chip, port);
Juergen Beiserta1292592017-04-18 10:48:25 +02001097}
1098
1099static void lan9303_port_disable(struct dsa_switch *ds, int port,
1100 struct phy_device *phy)
1101{
1102 struct lan9303 *chip = ds->priv;
1103
Egil Hjelmelandac71a1f2017-11-06 15:19:49 +01001104 lan9303_disable_processing_port(chip, port);
1105 lan9303_phy_write(ds, chip->phy_addr_sel_strap + port,
1106 MII_BMCR, BMCR_PDOWN);
Juergen Beiserta1292592017-04-18 10:48:25 +02001107}
1108
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001109static int lan9303_port_bridge_join(struct dsa_switch *ds, int port,
1110 struct net_device *br)
1111{
1112 struct lan9303 *chip = ds->priv;
1113
1114 dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
Vivien Didelotc8652c82017-10-16 11:12:19 -04001115 if (dsa_to_port(ds, 1)->bridge_dev == dsa_to_port(ds, 2)->bridge_dev) {
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001116 lan9303_bridge_ports(chip);
1117 chip->is_bridged = true; /* unleash stp_state_set() */
1118 }
1119
1120 return 0;
1121}
1122
1123static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port,
1124 struct net_device *br)
1125{
1126 struct lan9303 *chip = ds->priv;
1127
1128 dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
1129 if (chip->is_bridged) {
1130 lan9303_separate_ports(chip);
1131 chip->is_bridged = false;
1132 }
1133}
1134
1135static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port,
1136 u8 state)
1137{
1138 int portmask, portstate;
1139 struct lan9303 *chip = ds->priv;
1140
1141 dev_dbg(chip->dev, "%s(port %d, state %d)\n",
1142 __func__, port, state);
1143
1144 switch (state) {
1145 case BR_STATE_DISABLED:
1146 portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1147 break;
1148 case BR_STATE_BLOCKING:
1149 case BR_STATE_LISTENING:
1150 portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0;
1151 break;
1152 case BR_STATE_LEARNING:
1153 portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0;
1154 break;
1155 case BR_STATE_FORWARDING:
1156 portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0;
1157 break;
1158 default:
1159 portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1160 dev_err(chip->dev, "unknown stp state: port %d, state %d\n",
1161 port, state);
1162 }
1163
1164 portmask = 0x3 << (port * 2);
1165 portstate <<= (port * 2);
1166
1167 chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate;
1168
1169 if (chip->is_bridged)
1170 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
1171 chip->swe_port_state);
1172 /* else: touching SWE_PORT_STATE would break port separation */
1173}
1174
Egil Hjelmelandab335342017-10-20 12:19:09 +02001175static void lan9303_port_fast_age(struct dsa_switch *ds, int port)
1176{
1177 struct lan9303 *chip = ds->priv;
1178 struct del_port_learned_ctx del_ctx = {
1179 .port = port,
1180 };
1181
1182 dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1183 lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx);
1184}
1185
Egil Hjelmeland06204272017-10-20 12:19:10 +02001186static int lan9303_port_fdb_add(struct dsa_switch *ds, int port,
1187 const unsigned char *addr, u16 vid)
1188{
1189 struct lan9303 *chip = ds->priv;
1190
1191 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1192 if (vid)
1193 return -EOPNOTSUPP;
1194
1195 return lan9303_alr_add_port(chip, addr, port, false);
1196}
1197
1198static int lan9303_port_fdb_del(struct dsa_switch *ds, int port,
1199 const unsigned char *addr, u16 vid)
1200
1201{
1202 struct lan9303 *chip = ds->priv;
1203
1204 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1205 if (vid)
1206 return -EOPNOTSUPP;
1207 lan9303_alr_del_port(chip, addr, port);
1208
1209 return 0;
1210}
1211
Egil Hjelmelandab335342017-10-20 12:19:09 +02001212static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port,
1213 dsa_fdb_dump_cb_t *cb, void *data)
1214{
1215 struct lan9303 *chip = ds->priv;
1216 struct port_fdb_dump_ctx dump_ctx = {
1217 .port = port,
1218 .data = data,
1219 .cb = cb,
1220 };
1221
1222 dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1223 lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx);
1224
1225 return 0;
1226}
1227
Egil Hjelmeland06204272017-10-20 12:19:10 +02001228static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05001229 const struct switchdev_obj_port_mdb *mdb)
Egil Hjelmeland06204272017-10-20 12:19:10 +02001230{
1231 struct lan9303 *chip = ds->priv;
1232
1233 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1234 mdb->vid);
1235 if (mdb->vid)
1236 return -EOPNOTSUPP;
1237 if (lan9303_alr_cache_find_mac(chip, mdb->addr))
1238 return 0;
1239 if (!lan9303_alr_cache_find_free(chip))
1240 return -ENOSPC;
1241
1242 return 0;
1243}
1244
1245static void lan9303_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05001246 const struct switchdev_obj_port_mdb *mdb)
Egil Hjelmeland06204272017-10-20 12:19:10 +02001247{
1248 struct lan9303 *chip = ds->priv;
1249
1250 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1251 mdb->vid);
1252 lan9303_alr_add_port(chip, mdb->addr, port, false);
1253}
1254
1255static int lan9303_port_mdb_del(struct dsa_switch *ds, int port,
1256 const struct switchdev_obj_port_mdb *mdb)
1257{
1258 struct lan9303 *chip = ds->priv;
1259
1260 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1261 mdb->vid);
1262 if (mdb->vid)
1263 return -EOPNOTSUPP;
1264 lan9303_alr_del_port(chip, mdb->addr, port);
1265
1266 return 0;
1267}
1268
Bhumika Goyald78d6772017-08-09 10:34:15 +05301269static const struct dsa_switch_ops lan9303_switch_ops = {
Juergen Beiserta1292592017-04-18 10:48:25 +02001270 .get_tag_protocol = lan9303_get_tag_protocol,
1271 .setup = lan9303_setup,
1272 .get_strings = lan9303_get_strings,
1273 .phy_read = lan9303_phy_read,
1274 .phy_write = lan9303_phy_write,
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +02001275 .adjust_link = lan9303_adjust_link,
Juergen Beiserta1292592017-04-18 10:48:25 +02001276 .get_ethtool_stats = lan9303_get_ethtool_stats,
1277 .get_sset_count = lan9303_get_sset_count,
1278 .port_enable = lan9303_port_enable,
1279 .port_disable = lan9303_port_disable,
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001280 .port_bridge_join = lan9303_port_bridge_join,
1281 .port_bridge_leave = lan9303_port_bridge_leave,
1282 .port_stp_state_set = lan9303_port_stp_state_set,
Egil Hjelmelandab335342017-10-20 12:19:09 +02001283 .port_fast_age = lan9303_port_fast_age,
Egil Hjelmeland06204272017-10-20 12:19:10 +02001284 .port_fdb_add = lan9303_port_fdb_add,
1285 .port_fdb_del = lan9303_port_fdb_del,
Egil Hjelmelandab335342017-10-20 12:19:09 +02001286 .port_fdb_dump = lan9303_port_fdb_dump,
Egil Hjelmeland06204272017-10-20 12:19:10 +02001287 .port_mdb_prepare = lan9303_port_mdb_prepare,
1288 .port_mdb_add = lan9303_port_mdb_add,
1289 .port_mdb_del = lan9303_port_mdb_del,
Juergen Beiserta1292592017-04-18 10:48:25 +02001290};
1291
1292static int lan9303_register_switch(struct lan9303 *chip)
1293{
Egil Hjelmeland274cdb42017-08-08 00:22:21 +02001294 chip->ds = dsa_switch_alloc(chip->dev, LAN9303_NUM_PORTS);
Juergen Beiserta1292592017-04-18 10:48:25 +02001295 if (!chip->ds)
1296 return -ENOMEM;
1297
1298 chip->ds->priv = chip;
1299 chip->ds->ops = &lan9303_switch_ops;
1300 chip->ds->phys_mii_mask = chip->phy_addr_sel_strap ? 0xe : 0x7;
1301
Vivien Didelot23c9ee42017-05-26 18:12:51 -04001302 return dsa_register_switch(chip->ds);
Juergen Beiserta1292592017-04-18 10:48:25 +02001303}
1304
1305static void lan9303_probe_reset_gpio(struct lan9303 *chip,
1306 struct device_node *np)
1307{
1308 chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
1309 GPIOD_OUT_LOW);
1310
Pan Bian97438ab2017-11-12 23:38:09 +08001311 if (IS_ERR(chip->reset_gpio)) {
Juergen Beiserta1292592017-04-18 10:48:25 +02001312 dev_dbg(chip->dev, "No reset GPIO defined\n");
1313 return;
1314 }
1315
1316 chip->reset_duration = 200;
1317
1318 if (np) {
1319 of_property_read_u32(np, "reset-duration",
1320 &chip->reset_duration);
1321 } else {
1322 dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
1323 }
1324
1325 /* A sane reset duration should not be longer than 1s */
1326 if (chip->reset_duration > 1000)
1327 chip->reset_duration = 1000;
1328}
1329
1330int lan9303_probe(struct lan9303 *chip, struct device_node *np)
1331{
1332 int ret;
1333
1334 mutex_init(&chip->indirect_mutex);
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +01001335 mutex_init(&chip->alr_mutex);
Juergen Beiserta1292592017-04-18 10:48:25 +02001336
1337 lan9303_probe_reset_gpio(chip, np);
1338
1339 ret = lan9303_handle_reset(chip);
1340 if (ret)
1341 return ret;
1342
1343 ret = lan9303_check_device(chip);
1344 if (ret)
1345 return ret;
1346
1347 ret = lan9303_register_switch(chip);
1348 if (ret) {
1349 dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
1350 return ret;
1351 }
1352
1353 return 0;
1354}
1355EXPORT_SYMBOL(lan9303_probe);
1356
1357int lan9303_remove(struct lan9303 *chip)
1358{
1359 int rc;
1360
1361 rc = lan9303_disable_processing(chip);
1362 if (rc != 0)
1363 dev_warn(chip->dev, "shutting down failed\n");
1364
1365 dsa_unregister_switch(chip->ds);
1366
1367 /* assert reset to the whole device to prevent it from doing anything */
1368 gpiod_set_value_cansleep(chip->reset_gpio, 1);
1369 gpiod_unexport(chip->reset_gpio);
1370
1371 return 0;
1372}
1373EXPORT_SYMBOL(lan9303_remove);
1374
1375MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
1376MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
1377MODULE_LICENSE("GPL v2");