blob: 6285145545a747d806c0b0eb75514808a48d355b [file] [log] [blame]
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001/*
2 * AT86RF230/RF231 driver
3 *
4 * Copyright (C) 2009-2012 Siemens AG
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2
8 * as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000015 * Written by:
16 * Dmitry Eremin-Solenikov <dbaryshkov@gmail.com>
17 * Alexander Smirnov <alex.bluesman.smirnov@gmail.com>
Alexander Aring01ebd602014-07-03 00:20:55 +020018 * Alexander Aring <aar@pengutronix.de>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000019 */
20#include <linux/kernel.h>
21#include <linux/module.h>
Alexander Aringeb3b4352015-03-09 13:56:10 +010022#include <linux/hrtimer.h>
Alexander Aringdce481e2015-03-09 13:56:11 +010023#include <linux/jiffies.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000024#include <linux/interrupt.h>
Alexander Aring4af619a2014-04-24 19:09:05 +020025#include <linux/irq.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000026#include <linux/gpio.h>
27#include <linux/delay.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000028#include <linux/spi/spi.h>
29#include <linux/spi/at86rf230.h>
Alexander Aringf76014f772014-07-03 00:20:44 +020030#include <linux/regmap.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000031#include <linux/skbuff.h>
Alexander Aringfa2d3e92014-03-15 09:29:07 +010032#include <linux/of_gpio.h>
Alexander Aring4ca24ac2014-10-25 09:41:04 +020033#include <linux/ieee802154.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000034
35#include <net/mac802154.h>
Alexander Aring5ad60d32014-10-25 09:41:02 +020036#include <net/cfg802154.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000037
Alexander Aringa53d1f72014-07-03 00:20:46 +020038struct at86rf230_local;
39/* at86rf2xx chip depend data.
40 * All timings are in us.
41 */
42struct at86rf2xx_chip_data {
Alexander Aring7a4ef912014-07-03 00:20:54 +020043 u16 t_sleep_cycle;
Alexander Aring984e0c62014-07-03 00:20:53 +020044 u16 t_channel_switch;
Alexander Aring09e536c2014-07-03 00:20:52 +020045 u16 t_reset_to_off;
Alexander Aring2e0571c2014-07-03 00:20:51 +020046 u16 t_off_to_aack;
47 u16 t_off_to_tx_on;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020048 u16 t_frame;
49 u16 t_p_ack;
Alexander Aringa53d1f72014-07-03 00:20:46 +020050 int rssi_base_val;
51
Alexander Aringe37d2ec2014-10-28 18:21:19 +010052 int (*set_channel)(struct at86rf230_local *, u8, u8);
Alexander Aringa7d7eda2014-07-03 00:20:47 +020053 int (*get_desense_steps)(struct at86rf230_local *, s32);
Alexander Aringa53d1f72014-07-03 00:20:46 +020054};
55
Alexander Aringba6d2232015-03-01 21:55:28 +010056#define AT86RF2XX_MAX_BUF (127 + 3)
57/* tx retries to access the TX_ON state
58 * if it's above then force change will be started.
59 *
60 * We assume the max_frame_retries (7) value of 802.15.4 here.
61 */
62#define AT86RF2XX_MAX_TX_RETRIES 7
Alexander Aringdce481e2015-03-09 13:56:11 +010063/* We use the recommended 5 minutes timeout to recalibrate */
64#define AT86RF2XX_CAL_LOOP_TIMEOUT (5 * 60 * HZ)
Alexander Aring1d15d6b2014-07-03 00:20:48 +020065
66struct at86rf230_state_change {
67 struct at86rf230_local *lp;
Alexander Aringcca990c2015-03-01 21:55:31 +010068 int irq;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020069
Alexander Aringeb3b4352015-03-09 13:56:10 +010070 struct hrtimer timer;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020071 struct spi_message msg;
72 struct spi_transfer trx;
73 u8 buf[AT86RF2XX_MAX_BUF];
74
75 void (*complete)(void *context);
76 u8 from_state;
77 u8 to_state;
Alexander Aring97fed792014-10-07 10:38:32 +020078
79 bool irq_enable;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020080};
81
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000082struct at86rf230_local {
83 struct spi_device *spi;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000084
Alexander Aring5a504392014-10-25 17:16:34 +020085 struct ieee802154_hw *hw;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020086 struct at86rf2xx_chip_data *data;
Alexander Aringf76014f772014-07-03 00:20:44 +020087 struct regmap *regmap;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000088
Alexander Aring2e0571c2014-07-03 00:20:51 +020089 struct completion state_complete;
90 struct at86rf230_state_change state;
91
Alexander Aring1d15d6b2014-07-03 00:20:48 +020092 struct at86rf230_state_change irq;
Alexander Aringa53d1f72014-07-03 00:20:46 +020093
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +010094 bool tx_aret;
Alexander Aringdce481e2015-03-09 13:56:11 +010095 unsigned long cal_timeout;
Alexander Aring850f43a2014-10-07 10:38:27 +020096 s8 max_frame_retries;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020097 bool is_tx;
Alexander Aringba6d2232015-03-01 21:55:28 +010098 u8 tx_retry;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020099 struct sk_buff *tx_skb;
100 struct at86rf230_state_change tx;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000101};
102
Alexander Aring5e8e01e2015-04-30 17:44:58 +0200103#define RG_TRX_STATUS (0x01)
104#define SR_TRX_STATUS 0x01, 0x1f, 0
105#define SR_RESERVED_01_3 0x01, 0x20, 5
106#define SR_CCA_STATUS 0x01, 0x40, 6
107#define SR_CCA_DONE 0x01, 0x80, 7
108#define RG_TRX_STATE (0x02)
109#define SR_TRX_CMD 0x02, 0x1f, 0
110#define SR_TRAC_STATUS 0x02, 0xe0, 5
111#define RG_TRX_CTRL_0 (0x03)
112#define SR_CLKM_CTRL 0x03, 0x07, 0
113#define SR_CLKM_SHA_SEL 0x03, 0x08, 3
114#define SR_PAD_IO_CLKM 0x03, 0x30, 4
115#define SR_PAD_IO 0x03, 0xc0, 6
116#define RG_TRX_CTRL_1 (0x04)
117#define SR_IRQ_POLARITY 0x04, 0x01, 0
118#define SR_IRQ_MASK_MODE 0x04, 0x02, 1
119#define SR_SPI_CMD_MODE 0x04, 0x0c, 2
120#define SR_RX_BL_CTRL 0x04, 0x10, 4
121#define SR_TX_AUTO_CRC_ON 0x04, 0x20, 5
122#define SR_IRQ_2_EXT_EN 0x04, 0x40, 6
123#define SR_PA_EXT_EN 0x04, 0x80, 7
124#define RG_PHY_TX_PWR (0x05)
125#define SR_TX_PWR 0x05, 0x0f, 0
126#define SR_PA_LT 0x05, 0x30, 4
127#define SR_PA_BUF_LT 0x05, 0xc0, 6
128#define RG_PHY_RSSI (0x06)
129#define SR_RSSI 0x06, 0x1f, 0
130#define SR_RND_VALUE 0x06, 0x60, 5
131#define SR_RX_CRC_VALID 0x06, 0x80, 7
132#define RG_PHY_ED_LEVEL (0x07)
133#define SR_ED_LEVEL 0x07, 0xff, 0
134#define RG_PHY_CC_CCA (0x08)
135#define SR_CHANNEL 0x08, 0x1f, 0
136#define SR_CCA_MODE 0x08, 0x60, 5
137#define SR_CCA_REQUEST 0x08, 0x80, 7
138#define RG_CCA_THRES (0x09)
139#define SR_CCA_ED_THRES 0x09, 0x0f, 0
140#define SR_RESERVED_09_1 0x09, 0xf0, 4
141#define RG_RX_CTRL (0x0a)
142#define SR_PDT_THRES 0x0a, 0x0f, 0
143#define SR_RESERVED_0a_1 0x0a, 0xf0, 4
144#define RG_SFD_VALUE (0x0b)
145#define SR_SFD_VALUE 0x0b, 0xff, 0
146#define RG_TRX_CTRL_2 (0x0c)
147#define SR_OQPSK_DATA_RATE 0x0c, 0x03, 0
148#define SR_SUB_MODE 0x0c, 0x04, 2
149#define SR_BPSK_QPSK 0x0c, 0x08, 3
150#define SR_OQPSK_SUB1_RC_EN 0x0c, 0x10, 4
151#define SR_RESERVED_0c_5 0x0c, 0x60, 5
152#define SR_RX_SAFE_MODE 0x0c, 0x80, 7
153#define RG_ANT_DIV (0x0d)
154#define SR_ANT_CTRL 0x0d, 0x03, 0
155#define SR_ANT_EXT_SW_EN 0x0d, 0x04, 2
156#define SR_ANT_DIV_EN 0x0d, 0x08, 3
157#define SR_RESERVED_0d_2 0x0d, 0x70, 4
158#define SR_ANT_SEL 0x0d, 0x80, 7
159#define RG_IRQ_MASK (0x0e)
160#define SR_IRQ_MASK 0x0e, 0xff, 0
161#define RG_IRQ_STATUS (0x0f)
162#define SR_IRQ_0_PLL_LOCK 0x0f, 0x01, 0
163#define SR_IRQ_1_PLL_UNLOCK 0x0f, 0x02, 1
164#define SR_IRQ_2_RX_START 0x0f, 0x04, 2
165#define SR_IRQ_3_TRX_END 0x0f, 0x08, 3
166#define SR_IRQ_4_CCA_ED_DONE 0x0f, 0x10, 4
167#define SR_IRQ_5_AMI 0x0f, 0x20, 5
168#define SR_IRQ_6_TRX_UR 0x0f, 0x40, 6
169#define SR_IRQ_7_BAT_LOW 0x0f, 0x80, 7
170#define RG_VREG_CTRL (0x10)
171#define SR_RESERVED_10_6 0x10, 0x03, 0
172#define SR_DVDD_OK 0x10, 0x04, 2
173#define SR_DVREG_EXT 0x10, 0x08, 3
174#define SR_RESERVED_10_3 0x10, 0x30, 4
175#define SR_AVDD_OK 0x10, 0x40, 6
176#define SR_AVREG_EXT 0x10, 0x80, 7
177#define RG_BATMON (0x11)
178#define SR_BATMON_VTH 0x11, 0x0f, 0
179#define SR_BATMON_HR 0x11, 0x10, 4
180#define SR_BATMON_OK 0x11, 0x20, 5
181#define SR_RESERVED_11_1 0x11, 0xc0, 6
182#define RG_XOSC_CTRL (0x12)
183#define SR_XTAL_TRIM 0x12, 0x0f, 0
184#define SR_XTAL_MODE 0x12, 0xf0, 4
185#define RG_RX_SYN (0x15)
186#define SR_RX_PDT_LEVEL 0x15, 0x0f, 0
187#define SR_RESERVED_15_2 0x15, 0x70, 4
188#define SR_RX_PDT_DIS 0x15, 0x80, 7
189#define RG_XAH_CTRL_1 (0x17)
190#define SR_RESERVED_17_8 0x17, 0x01, 0
191#define SR_AACK_PROM_MODE 0x17, 0x02, 1
192#define SR_AACK_ACK_TIME 0x17, 0x04, 2
193#define SR_RESERVED_17_5 0x17, 0x08, 3
194#define SR_AACK_UPLD_RES_FT 0x17, 0x10, 4
195#define SR_AACK_FLTR_RES_FT 0x17, 0x20, 5
196#define SR_CSMA_LBT_MODE 0x17, 0x40, 6
197#define SR_RESERVED_17_1 0x17, 0x80, 7
198#define RG_FTN_CTRL (0x18)
199#define SR_RESERVED_18_2 0x18, 0x7f, 0
200#define SR_FTN_START 0x18, 0x80, 7
201#define RG_PLL_CF (0x1a)
202#define SR_RESERVED_1a_2 0x1a, 0x7f, 0
203#define SR_PLL_CF_START 0x1a, 0x80, 7
204#define RG_PLL_DCU (0x1b)
205#define SR_RESERVED_1b_3 0x1b, 0x3f, 0
206#define SR_RESERVED_1b_2 0x1b, 0x40, 6
207#define SR_PLL_DCU_START 0x1b, 0x80, 7
208#define RG_PART_NUM (0x1c)
209#define SR_PART_NUM 0x1c, 0xff, 0
210#define RG_VERSION_NUM (0x1d)
211#define SR_VERSION_NUM 0x1d, 0xff, 0
212#define RG_MAN_ID_0 (0x1e)
213#define SR_MAN_ID_0 0x1e, 0xff, 0
214#define RG_MAN_ID_1 (0x1f)
215#define SR_MAN_ID_1 0x1f, 0xff, 0
216#define RG_SHORT_ADDR_0 (0x20)
217#define SR_SHORT_ADDR_0 0x20, 0xff, 0
218#define RG_SHORT_ADDR_1 (0x21)
219#define SR_SHORT_ADDR_1 0x21, 0xff, 0
220#define RG_PAN_ID_0 (0x22)
221#define SR_PAN_ID_0 0x22, 0xff, 0
222#define RG_PAN_ID_1 (0x23)
223#define SR_PAN_ID_1 0x23, 0xff, 0
224#define RG_IEEE_ADDR_0 (0x24)
225#define SR_IEEE_ADDR_0 0x24, 0xff, 0
226#define RG_IEEE_ADDR_1 (0x25)
227#define SR_IEEE_ADDR_1 0x25, 0xff, 0
228#define RG_IEEE_ADDR_2 (0x26)
229#define SR_IEEE_ADDR_2 0x26, 0xff, 0
230#define RG_IEEE_ADDR_3 (0x27)
231#define SR_IEEE_ADDR_3 0x27, 0xff, 0
232#define RG_IEEE_ADDR_4 (0x28)
233#define SR_IEEE_ADDR_4 0x28, 0xff, 0
234#define RG_IEEE_ADDR_5 (0x29)
235#define SR_IEEE_ADDR_5 0x29, 0xff, 0
236#define RG_IEEE_ADDR_6 (0x2a)
237#define SR_IEEE_ADDR_6 0x2a, 0xff, 0
238#define RG_IEEE_ADDR_7 (0x2b)
239#define SR_IEEE_ADDR_7 0x2b, 0xff, 0
240#define RG_XAH_CTRL_0 (0x2c)
241#define SR_SLOTTED_OPERATION 0x2c, 0x01, 0
242#define SR_MAX_CSMA_RETRIES 0x2c, 0x0e, 1
243#define SR_MAX_FRAME_RETRIES 0x2c, 0xf0, 4
244#define RG_CSMA_SEED_0 (0x2d)
245#define SR_CSMA_SEED_0 0x2d, 0xff, 0
246#define RG_CSMA_SEED_1 (0x2e)
247#define SR_CSMA_SEED_1 0x2e, 0x07, 0
248#define SR_AACK_I_AM_COORD 0x2e, 0x08, 3
249#define SR_AACK_DIS_ACK 0x2e, 0x10, 4
250#define SR_AACK_SET_PD 0x2e, 0x20, 5
251#define SR_AACK_FVN_MODE 0x2e, 0xc0, 6
252#define RG_CSMA_BE (0x2f)
253#define SR_MIN_BE 0x2f, 0x0f, 0
254#define SR_MAX_BE 0x2f, 0xf0, 4
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000255
256#define CMD_REG 0x80
257#define CMD_REG_MASK 0x3f
258#define CMD_WRITE 0x40
259#define CMD_FB 0x20
260
261#define IRQ_BAT_LOW (1 << 7)
262#define IRQ_TRX_UR (1 << 6)
263#define IRQ_AMI (1 << 5)
264#define IRQ_CCA_ED (1 << 4)
265#define IRQ_TRX_END (1 << 3)
266#define IRQ_RX_START (1 << 2)
267#define IRQ_PLL_UNL (1 << 1)
268#define IRQ_PLL_LOCK (1 << 0)
269
Sascha Herrmann43b5abe2013-04-14 22:33:28 +0000270#define IRQ_ACTIVE_HIGH 0
271#define IRQ_ACTIVE_LOW 1
272
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000273#define STATE_P_ON 0x00 /* BUSY */
274#define STATE_BUSY_RX 0x01
275#define STATE_BUSY_TX 0x02
276#define STATE_FORCE_TRX_OFF 0x03
277#define STATE_FORCE_TX_ON 0x04 /* IDLE */
278/* 0x05 */ /* INVALID_PARAMETER */
279#define STATE_RX_ON 0x06
280/* 0x07 */ /* SUCCESS */
281#define STATE_TRX_OFF 0x08
282#define STATE_TX_ON 0x09
283/* 0x0a - 0x0e */ /* 0x0a - UNSUPPORTED_ATTRIBUTE */
284#define STATE_SLEEP 0x0F
Thomas Stilwell48d5dba2014-03-10 19:29:25 -0500285#define STATE_PREP_DEEP_SLEEP 0x10
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000286#define STATE_BUSY_RX_AACK 0x11
287#define STATE_BUSY_TX_ARET 0x12
stefan@datenfreihafen.org028889b2013-03-26 12:41:31 +0000288#define STATE_RX_AACK_ON 0x16
289#define STATE_TX_ARET_ON 0x19
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000290#define STATE_RX_ON_NOCLK 0x1C
291#define STATE_RX_AACK_ON_NOCLK 0x1D
292#define STATE_BUSY_RX_AACK_NOCLK 0x1E
293#define STATE_TRANSITION_IN_PROGRESS 0x1F
294
Christoffer Holmstedt4748e862015-04-30 17:44:56 +0200295#define TRX_STATE_MASK (0x1F)
296
Alexander Aringf76014f772014-07-03 00:20:44 +0200297#define AT86RF2XX_NUMREGS 0x3F
298
Alexander Aring97fed792014-10-07 10:38:32 +0200299static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200300at86rf230_async_state_change(struct at86rf230_local *lp,
301 struct at86rf230_state_change *ctx,
Alexander Aring97fed792014-10-07 10:38:32 +0200302 const u8 state, void (*complete)(void *context),
303 const bool irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200304
Alexander Aringf76014f772014-07-03 00:20:44 +0200305static inline int
306__at86rf230_write(struct at86rf230_local *lp,
307 unsigned int addr, unsigned int data)
308{
309 return regmap_write(lp->regmap, addr, data);
310}
311
312static inline int
313__at86rf230_read(struct at86rf230_local *lp,
314 unsigned int addr, unsigned int *data)
315{
316 return regmap_read(lp->regmap, addr, data);
317}
318
319static inline int
320at86rf230_read_subreg(struct at86rf230_local *lp,
321 unsigned int addr, unsigned int mask,
322 unsigned int shift, unsigned int *data)
323{
324 int rc;
325
326 rc = __at86rf230_read(lp, addr, data);
Alexander Aringd907c4f2015-03-17 10:32:39 +0100327 if (!rc)
Alexander Aringf76014f772014-07-03 00:20:44 +0200328 *data = (*data & mask) >> shift;
329
330 return rc;
331}
332
333static inline int
334at86rf230_write_subreg(struct at86rf230_local *lp,
335 unsigned int addr, unsigned int mask,
336 unsigned int shift, unsigned int data)
337{
338 return regmap_update_bits(lp->regmap, addr, mask, data << shift);
339}
340
341static bool
342at86rf230_reg_writeable(struct device *dev, unsigned int reg)
343{
344 switch (reg) {
345 case RG_TRX_STATE:
346 case RG_TRX_CTRL_0:
347 case RG_TRX_CTRL_1:
348 case RG_PHY_TX_PWR:
349 case RG_PHY_ED_LEVEL:
350 case RG_PHY_CC_CCA:
351 case RG_CCA_THRES:
352 case RG_RX_CTRL:
353 case RG_SFD_VALUE:
354 case RG_TRX_CTRL_2:
355 case RG_ANT_DIV:
356 case RG_IRQ_MASK:
357 case RG_VREG_CTRL:
358 case RG_BATMON:
359 case RG_XOSC_CTRL:
360 case RG_RX_SYN:
361 case RG_XAH_CTRL_1:
362 case RG_FTN_CTRL:
363 case RG_PLL_CF:
364 case RG_PLL_DCU:
365 case RG_SHORT_ADDR_0:
366 case RG_SHORT_ADDR_1:
367 case RG_PAN_ID_0:
368 case RG_PAN_ID_1:
369 case RG_IEEE_ADDR_0:
370 case RG_IEEE_ADDR_1:
371 case RG_IEEE_ADDR_2:
372 case RG_IEEE_ADDR_3:
373 case RG_IEEE_ADDR_4:
374 case RG_IEEE_ADDR_5:
375 case RG_IEEE_ADDR_6:
376 case RG_IEEE_ADDR_7:
377 case RG_XAH_CTRL_0:
378 case RG_CSMA_SEED_0:
379 case RG_CSMA_SEED_1:
380 case RG_CSMA_BE:
381 return true;
382 default:
383 return false;
384 }
385}
386
387static bool
388at86rf230_reg_readable(struct device *dev, unsigned int reg)
389{
390 bool rc;
391
392 /* all writeable are also readable */
393 rc = at86rf230_reg_writeable(dev, reg);
394 if (rc)
395 return rc;
396
397 /* readonly regs */
398 switch (reg) {
399 case RG_TRX_STATUS:
400 case RG_PHY_RSSI:
401 case RG_IRQ_STATUS:
402 case RG_PART_NUM:
403 case RG_VERSION_NUM:
404 case RG_MAN_ID_1:
405 case RG_MAN_ID_0:
406 return true;
407 default:
408 return false;
409 }
410}
411
412static bool
413at86rf230_reg_volatile(struct device *dev, unsigned int reg)
414{
415 /* can be changed during runtime */
416 switch (reg) {
417 case RG_TRX_STATUS:
418 case RG_TRX_STATE:
419 case RG_PHY_RSSI:
420 case RG_PHY_ED_LEVEL:
421 case RG_IRQ_STATUS:
422 case RG_VREG_CTRL:
Alexander Aring51b3b2c2015-03-09 13:56:12 +0100423 case RG_PLL_CF:
424 case RG_PLL_DCU:
Alexander Aringf76014f772014-07-03 00:20:44 +0200425 return true;
426 default:
427 return false;
428 }
429}
430
431static bool
432at86rf230_reg_precious(struct device *dev, unsigned int reg)
433{
434 /* don't clear irq line on read */
435 switch (reg) {
436 case RG_IRQ_STATUS:
437 return true;
438 default:
439 return false;
440 }
441}
442
Krzysztof Kozlowski889ee2c2015-01-05 10:02:31 +0100443static const struct regmap_config at86rf230_regmap_spi_config = {
Alexander Aringf76014f772014-07-03 00:20:44 +0200444 .reg_bits = 8,
445 .val_bits = 8,
446 .write_flag_mask = CMD_REG | CMD_WRITE,
447 .read_flag_mask = CMD_REG,
448 .cache_type = REGCACHE_RBTREE,
449 .max_register = AT86RF2XX_NUMREGS,
450 .writeable_reg = at86rf230_reg_writeable,
451 .readable_reg = at86rf230_reg_readable,
452 .volatile_reg = at86rf230_reg_volatile,
453 .precious_reg = at86rf230_reg_precious,
454};
455
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200456static void
457at86rf230_async_error_recover(void *context)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000458{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200459 struct at86rf230_state_change *ctx = context;
460 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000461
Alexander Aringa7a484b2015-03-26 12:46:30 +0100462 lp->is_tx = 0;
Alexander Aring97fed792014-10-07 10:38:32 +0200463 at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON, NULL, false);
Alexander Aring955aee82014-10-26 09:37:15 +0100464 ieee802154_wake_queue(lp->hw);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200465}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000466
Alexander Aringfc50c6e2014-12-15 10:25:54 +0100467static inline void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200468at86rf230_async_error(struct at86rf230_local *lp,
469 struct at86rf230_state_change *ctx, int rc)
470{
471 dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000472
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200473 at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
Alexander Aring97fed792014-10-07 10:38:32 +0200474 at86rf230_async_error_recover, false);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200475}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000476
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200477/* Generic function to get some register value in async mode */
Alexander Aring97fed792014-10-07 10:38:32 +0200478static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200479at86rf230_async_read_reg(struct at86rf230_local *lp, const u8 reg,
480 struct at86rf230_state_change *ctx,
Alexander Aring97fed792014-10-07 10:38:32 +0200481 void (*complete)(void *context),
482 const bool irq_enable)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200483{
Alexander Aring97fed792014-10-07 10:38:32 +0200484 int rc;
485
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200486 u8 *tx_buf = ctx->buf;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000487
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200488 tx_buf[0] = (reg & CMD_REG_MASK) | CMD_REG;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200489 ctx->msg.complete = complete;
Alexander Aring97fed792014-10-07 10:38:32 +0200490 ctx->irq_enable = irq_enable;
491 rc = spi_async(lp->spi, &ctx->msg);
492 if (rc) {
493 if (irq_enable)
Alexander Aringcca990c2015-03-01 21:55:31 +0100494 enable_irq(ctx->irq);
Alexander Aring97fed792014-10-07 10:38:32 +0200495
496 at86rf230_async_error(lp, ctx, rc);
497 }
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200498}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000499
Alexander Aringdce481e2015-03-09 13:56:11 +0100500static inline u8 at86rf230_state_to_force(u8 state)
501{
502 if (state == STATE_TX_ON)
503 return STATE_FORCE_TX_ON;
504 else
505 return STATE_FORCE_TRX_OFF;
506}
507
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200508static void
509at86rf230_async_state_assert(void *context)
510{
511 struct at86rf230_state_change *ctx = context;
512 struct at86rf230_local *lp = ctx->lp;
513 const u8 *buf = ctx->buf;
Christoffer Holmstedt4748e862015-04-30 17:44:56 +0200514 const u8 trx_state = buf[1] & TRX_STATE_MASK;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000515
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200516 /* Assert state change */
517 if (trx_state != ctx->to_state) {
518 /* Special handling if transceiver state is in
519 * STATE_BUSY_RX_AACK and a SHR was detected.
520 */
521 if (trx_state == STATE_BUSY_RX_AACK) {
522 /* Undocumented race condition. If we send a state
523 * change to STATE_RX_AACK_ON the transceiver could
524 * change his state automatically to STATE_BUSY_RX_AACK
525 * if a SHR was detected. This is not an error, but we
526 * can't assert this.
527 */
528 if (ctx->to_state == STATE_RX_AACK_ON)
529 goto done;
530
531 /* If we change to STATE_TX_ON without forcing and
532 * transceiver state is STATE_BUSY_RX_AACK, we wait
533 * 'tFrame + tPAck' receiving time. In this time the
534 * PDU should be received. If the transceiver is still
535 * in STATE_BUSY_RX_AACK, we run a force state change
536 * to STATE_TX_ON. This is a timeout handling, if the
537 * transceiver stucks in STATE_BUSY_RX_AACK.
Alexander Aringba6d2232015-03-01 21:55:28 +0100538 *
539 * Additional we do several retries to try to get into
540 * TX_ON state without forcing. If the retries are
541 * higher or equal than AT86RF2XX_MAX_TX_RETRIES we
542 * will do a force change.
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200543 */
Alexander Aringdce481e2015-03-09 13:56:11 +0100544 if (ctx->to_state == STATE_TX_ON ||
545 ctx->to_state == STATE_TRX_OFF) {
546 u8 state = ctx->to_state;
Alexander Aringba6d2232015-03-01 21:55:28 +0100547
548 if (lp->tx_retry >= AT86RF2XX_MAX_TX_RETRIES)
Alexander Aringdce481e2015-03-09 13:56:11 +0100549 state = at86rf230_state_to_force(state);
Alexander Aringba6d2232015-03-01 21:55:28 +0100550 lp->tx_retry++;
551
552 at86rf230_async_state_change(lp, ctx, state,
Alexander Aring97fed792014-10-07 10:38:32 +0200553 ctx->complete,
554 ctx->irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200555 return;
556 }
557 }
558
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200559 dev_warn(&lp->spi->dev, "unexcept state change from 0x%02x to 0x%02x. Actual state: 0x%02x\n",
560 ctx->from_state, ctx->to_state, trx_state);
561 }
562
563done:
564 if (ctx->complete)
565 ctx->complete(context);
566}
567
Alexander Aringeb3b4352015-03-09 13:56:10 +0100568static enum hrtimer_restart at86rf230_async_state_timer(struct hrtimer *timer)
569{
570 struct at86rf230_state_change *ctx =
571 container_of(timer, struct at86rf230_state_change, timer);
572 struct at86rf230_local *lp = ctx->lp;
573
574 at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
575 at86rf230_async_state_assert,
576 ctx->irq_enable);
577
578 return HRTIMER_NORESTART;
579}
580
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200581/* Do state change timing delay. */
582static void
583at86rf230_async_state_delay(void *context)
584{
585 struct at86rf230_state_change *ctx = context;
586 struct at86rf230_local *lp = ctx->lp;
587 struct at86rf2xx_chip_data *c = lp->data;
588 bool force = false;
Alexander Aringeb3b4352015-03-09 13:56:10 +0100589 ktime_t tim;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200590
591 /* The force state changes are will show as normal states in the
592 * state status subregister. We change the to_state to the
593 * corresponding one and remember if it was a force change, this
594 * differs if we do a state change from STATE_BUSY_RX_AACK.
595 */
596 switch (ctx->to_state) {
597 case STATE_FORCE_TX_ON:
598 ctx->to_state = STATE_TX_ON;
599 force = true;
600 break;
601 case STATE_FORCE_TRX_OFF:
602 ctx->to_state = STATE_TRX_OFF;
603 force = true;
604 break;
605 default:
606 break;
607 }
608
609 switch (ctx->from_state) {
Alexander Aring2e0571c2014-07-03 00:20:51 +0200610 case STATE_TRX_OFF:
611 switch (ctx->to_state) {
612 case STATE_RX_AACK_ON:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100613 tim = ktime_set(0, c->t_off_to_aack * NSEC_PER_USEC);
Alexander Aring2ad33242015-04-30 17:44:59 +0200614 /* state change from TRX_OFF to RX_AACK_ON to do a
615 * calibration, we need to reset the timeout for the
616 * next one.
617 */
618 lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
Alexander Aring2e0571c2014-07-03 00:20:51 +0200619 goto change;
Alexander Aring3b951ca2015-04-30 17:45:00 +0200620 case STATE_TX_ARET_ON:
Alexander Aring2e0571c2014-07-03 00:20:51 +0200621 case STATE_TX_ON:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100622 tim = ktime_set(0, c->t_off_to_tx_on * NSEC_PER_USEC);
Alexander Aring3b951ca2015-04-30 17:45:00 +0200623 /* state change from TRX_OFF to TX_ON or ARET_ON to do
624 * a calibration, we need to reset the timeout for the
Alexander Aringdce481e2015-03-09 13:56:11 +0100625 * next one.
626 */
627 lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
Alexander Aring2e0571c2014-07-03 00:20:51 +0200628 goto change;
629 default:
630 break;
631 }
632 break;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200633 case STATE_BUSY_RX_AACK:
634 switch (ctx->to_state) {
Alexander Aringdce481e2015-03-09 13:56:11 +0100635 case STATE_TRX_OFF:
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200636 case STATE_TX_ON:
637 /* Wait for worst case receiving time if we
638 * didn't make a force change from BUSY_RX_AACK
Alexander Aringdce481e2015-03-09 13:56:11 +0100639 * to TX_ON or TRX_OFF.
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200640 */
641 if (!force) {
Alexander Aringeb3b4352015-03-09 13:56:10 +0100642 tim = ktime_set(0, (c->t_frame + c->t_p_ack) *
643 NSEC_PER_USEC);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200644 goto change;
645 }
646 break;
647 default:
648 break;
649 }
650 break;
Alexander Aring09e536c2014-07-03 00:20:52 +0200651 /* Default value, means RESET state */
652 case STATE_P_ON:
653 switch (ctx->to_state) {
654 case STATE_TRX_OFF:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100655 tim = ktime_set(0, c->t_reset_to_off * NSEC_PER_USEC);
Alexander Aring09e536c2014-07-03 00:20:52 +0200656 goto change;
657 default:
658 break;
659 }
660 break;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200661 default:
662 break;
663 }
664
665 /* Default delay is 1us in the most cases */
Alexander Aringeb3b4352015-03-09 13:56:10 +0100666 tim = ktime_set(0, NSEC_PER_USEC);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200667
668change:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100669 hrtimer_start(&ctx->timer, tim, HRTIMER_MODE_REL);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200670}
671
672static void
673at86rf230_async_state_change_start(void *context)
674{
675 struct at86rf230_state_change *ctx = context;
676 struct at86rf230_local *lp = ctx->lp;
677 u8 *buf = ctx->buf;
Christoffer Holmstedt4748e862015-04-30 17:44:56 +0200678 const u8 trx_state = buf[1] & TRX_STATE_MASK;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200679 int rc;
680
681 /* Check for "possible" STATE_TRANSITION_IN_PROGRESS */
682 if (trx_state == STATE_TRANSITION_IN_PROGRESS) {
683 udelay(1);
Alexander Aring97fed792014-10-07 10:38:32 +0200684 at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
685 at86rf230_async_state_change_start,
686 ctx->irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200687 return;
688 }
689
690 /* Check if we already are in the state which we change in */
691 if (trx_state == ctx->to_state) {
692 if (ctx->complete)
693 ctx->complete(context);
694 return;
695 }
696
697 /* Set current state to the context of state change */
698 ctx->from_state = trx_state;
699
700 /* Going into the next step for a state change which do a timing
701 * relevant delay.
702 */
703 buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
704 buf[1] = ctx->to_state;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200705 ctx->msg.complete = at86rf230_async_state_delay;
706 rc = spi_async(lp->spi, &ctx->msg);
Alexander Aring97fed792014-10-07 10:38:32 +0200707 if (rc) {
708 if (ctx->irq_enable)
Alexander Aringcca990c2015-03-01 21:55:31 +0100709 enable_irq(ctx->irq);
Alexander Aring97fed792014-10-07 10:38:32 +0200710
Alexander Aring4fef7d32014-12-15 10:25:55 +0100711 at86rf230_async_error(lp, ctx, rc);
Alexander Aring97fed792014-10-07 10:38:32 +0200712 }
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000713}
714
Alexander Aring97fed792014-10-07 10:38:32 +0200715static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200716at86rf230_async_state_change(struct at86rf230_local *lp,
717 struct at86rf230_state_change *ctx,
Alexander Aring97fed792014-10-07 10:38:32 +0200718 const u8 state, void (*complete)(void *context),
719 const bool irq_enable)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000720{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200721 /* Initialization for the state change context */
722 ctx->to_state = state;
723 ctx->complete = complete;
Alexander Aring97fed792014-10-07 10:38:32 +0200724 ctx->irq_enable = irq_enable;
725 at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
726 at86rf230_async_state_change_start,
727 irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200728}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000729
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200730static void
Alexander Aring2e0571c2014-07-03 00:20:51 +0200731at86rf230_sync_state_change_complete(void *context)
732{
733 struct at86rf230_state_change *ctx = context;
734 struct at86rf230_local *lp = ctx->lp;
735
736 complete(&lp->state_complete);
737}
738
739/* This function do a sync framework above the async state change.
740 * Some callbacks of the IEEE 802.15.4 driver interface need to be
741 * handled synchronously.
742 */
743static int
744at86rf230_sync_state_change(struct at86rf230_local *lp, unsigned int state)
745{
Nicholas Mc Guire3e544ef2015-02-14 23:57:48 +0100746 unsigned long rc;
Alexander Aring2e0571c2014-07-03 00:20:51 +0200747
Alexander Aring97fed792014-10-07 10:38:32 +0200748 at86rf230_async_state_change(lp, &lp->state, state,
749 at86rf230_sync_state_change_complete,
750 false);
Alexander Aring2e0571c2014-07-03 00:20:51 +0200751
752 rc = wait_for_completion_timeout(&lp->state_complete,
753 msecs_to_jiffies(100));
Alexander Aringd06c2192014-10-07 10:38:26 +0200754 if (!rc) {
755 at86rf230_async_error(lp, &lp->state, -ETIMEDOUT);
Alexander Aring2e0571c2014-07-03 00:20:51 +0200756 return -ETIMEDOUT;
Alexander Aringd06c2192014-10-07 10:38:26 +0200757 }
Alexander Aring2e0571c2014-07-03 00:20:51 +0200758
759 return 0;
760}
761
762static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200763at86rf230_tx_complete(void *context)
764{
765 struct at86rf230_state_change *ctx = context;
766 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000767
Alexander Aringcca990c2015-03-01 21:55:31 +0100768 enable_irq(ctx->irq);
Alexander Aring955aee82014-10-26 09:37:15 +0100769
Alexander Aringef5428a2015-03-01 21:55:29 +0100770 ieee802154_xmit_complete(lp->hw, lp->tx_skb, !lp->tx_aret);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200771}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000772
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200773static void
774at86rf230_tx_on(void *context)
775{
776 struct at86rf230_state_change *ctx = context;
777 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000778
Alexander Aring31fa7432015-03-01 21:55:32 +0100779 at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON,
Alexander Aring97fed792014-10-07 10:38:32 +0200780 at86rf230_tx_complete, true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200781}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000782
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200783static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200784at86rf230_tx_trac_check(void *context)
785{
786 struct at86rf230_state_change *ctx = context;
787 struct at86rf230_local *lp = ctx->lp;
788 const u8 *buf = ctx->buf;
789 const u8 trac = (buf[1] & 0xe0) >> 5;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000790
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200791 /* If trac status is different than zero we need to do a state change
Alexander Aring2f8cdd92015-04-30 17:45:01 +0200792 * to STATE_FORCE_TRX_OFF then STATE_RX_AACK_ON to recover the
793 * transceiver.
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200794 */
Alexander Aringc8c7e3d2014-12-19 10:36:50 +0100795 if (trac)
Alexander Aring97fed792014-10-07 10:38:32 +0200796 at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
Alexander Aring2f8cdd92015-04-30 17:45:01 +0200797 at86rf230_tx_on, true);
Alexander Aringc8c7e3d2014-12-19 10:36:50 +0100798 else
799 at86rf230_tx_on(context);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200800}
801
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200802static void
803at86rf230_tx_trac_status(void *context)
804{
805 struct at86rf230_state_change *ctx = context;
806 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200807
Alexander Aring97fed792014-10-07 10:38:32 +0200808 at86rf230_async_read_reg(lp, RG_TRX_STATE, ctx,
809 at86rf230_tx_trac_check, true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200810}
811
812static void
Alexander Aring74de4c82015-03-01 21:55:30 +0100813at86rf230_rx_read_frame_complete(void *context)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200814{
Alexander Aring74de4c82015-03-01 21:55:30 +0100815 struct at86rf230_state_change *ctx = context;
816 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200817 u8 rx_local_buf[AT86RF2XX_MAX_BUF];
Alexander Aring31fa7432015-03-01 21:55:32 +0100818 const u8 *buf = ctx->buf;
Alexander Aring74de4c82015-03-01 21:55:30 +0100819 struct sk_buff *skb;
820 u8 len, lqi;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200821
Alexander Aring74de4c82015-03-01 21:55:30 +0100822 len = buf[1];
823 if (!ieee802154_is_valid_psdu_len(len)) {
824 dev_vdbg(&lp->spi->dev, "corrupted frame received\n");
825 len = IEEE802154_MTU;
826 }
827 lqi = buf[2 + len];
828
829 memcpy(rx_local_buf, buf + 2, len);
Alexander Aring263be332015-03-01 21:55:33 +0100830 ctx->trx.len = 2;
Alexander Aringcca990c2015-03-01 21:55:31 +0100831 enable_irq(ctx->irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200832
Alexander Aring61a22812014-10-27 17:13:29 +0100833 skb = dev_alloc_skb(IEEE802154_MTU);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200834 if (!skb) {
835 dev_vdbg(&lp->spi->dev, "failed to allocate sk_buff\n");
836 return;
837 }
838
839 memcpy(skb_put(skb, len), rx_local_buf, len);
Alexander Aringb89c3342014-10-27 17:13:42 +0100840 ieee802154_rx_irqsafe(lp->hw, skb, lqi);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200841}
842
843static void
Alexander Aringcca990c2015-03-01 21:55:31 +0100844at86rf230_rx_read_frame(void *context)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200845{
Alexander Aringcca990c2015-03-01 21:55:31 +0100846 struct at86rf230_state_change *ctx = context;
847 struct at86rf230_local *lp = ctx->lp;
Alexander Aring31fa7432015-03-01 21:55:32 +0100848 u8 *buf = ctx->buf;
Alexander Aring97fed792014-10-07 10:38:32 +0200849 int rc;
850
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200851 buf[0] = CMD_FB;
Alexander Aring31fa7432015-03-01 21:55:32 +0100852 ctx->trx.len = AT86RF2XX_MAX_BUF;
853 ctx->msg.complete = at86rf230_rx_read_frame_complete;
854 rc = spi_async(lp->spi, &ctx->msg);
Alexander Aring97fed792014-10-07 10:38:32 +0200855 if (rc) {
Alexander Aring263be332015-03-01 21:55:33 +0100856 ctx->trx.len = 2;
Alexander Aringcca990c2015-03-01 21:55:31 +0100857 enable_irq(ctx->irq);
Alexander Aring31fa7432015-03-01 21:55:32 +0100858 at86rf230_async_error(lp, ctx, rc);
Alexander Aring97fed792014-10-07 10:38:32 +0200859 }
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200860}
861
862static void
863at86rf230_rx_trac_check(void *context)
864{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200865 /* Possible check on trac status here. This could be useful to make
866 * some stats why receive is failed. Not used at the moment, but it's
867 * maybe timing relevant. Datasheet doesn't say anything about this.
868 * The programming guide say do it so.
869 */
870
Alexander Aringcca990c2015-03-01 21:55:31 +0100871 at86rf230_rx_read_frame(context);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200872}
873
Alexander Aring97fed792014-10-07 10:38:32 +0200874static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200875at86rf230_irq_trx_end(struct at86rf230_local *lp)
876{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200877 if (lp->is_tx) {
878 lp->is_tx = 0;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200879
880 if (lp->tx_aret)
Alexander Aring97fed792014-10-07 10:38:32 +0200881 at86rf230_async_state_change(lp, &lp->irq,
882 STATE_FORCE_TX_ON,
883 at86rf230_tx_trac_status,
884 true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200885 else
Alexander Aring97fed792014-10-07 10:38:32 +0200886 at86rf230_async_state_change(lp, &lp->irq,
887 STATE_RX_AACK_ON,
888 at86rf230_tx_complete,
889 true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200890 } else {
Alexander Aring97fed792014-10-07 10:38:32 +0200891 at86rf230_async_read_reg(lp, RG_TRX_STATE, &lp->irq,
892 at86rf230_rx_trac_check, true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200893 }
894}
895
896static void
897at86rf230_irq_status(void *context)
898{
899 struct at86rf230_state_change *ctx = context;
900 struct at86rf230_local *lp = ctx->lp;
Alexander Aring31fa7432015-03-01 21:55:32 +0100901 const u8 *buf = ctx->buf;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200902 const u8 irq = buf[1];
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200903
904 if (irq & IRQ_TRX_END) {
Alexander Aring97fed792014-10-07 10:38:32 +0200905 at86rf230_irq_trx_end(lp);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200906 } else {
Alexander Aringcca990c2015-03-01 21:55:31 +0100907 enable_irq(ctx->irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200908 dev_err(&lp->spi->dev, "not supported irq %02x received\n",
909 irq);
910 }
911}
912
913static irqreturn_t at86rf230_isr(int irq, void *data)
914{
915 struct at86rf230_local *lp = data;
916 struct at86rf230_state_change *ctx = &lp->irq;
917 u8 *buf = ctx->buf;
918 int rc;
919
Alexander Aring90566362014-10-07 10:38:29 +0200920 disable_irq_nosync(irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200921
922 buf[0] = (RG_IRQ_STATUS & CMD_REG_MASK) | CMD_REG;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200923 ctx->msg.complete = at86rf230_irq_status;
924 rc = spi_async(lp->spi, &ctx->msg);
925 if (rc) {
Alexander Aringe9310212014-10-07 10:38:30 +0200926 enable_irq(irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200927 at86rf230_async_error(lp, ctx, rc);
928 return IRQ_NONE;
929 }
930
931 return IRQ_HANDLED;
932}
933
934static void
935at86rf230_write_frame_complete(void *context)
936{
937 struct at86rf230_state_change *ctx = context;
938 struct at86rf230_local *lp = ctx->lp;
939 u8 *buf = ctx->buf;
940 int rc;
941
942 buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
943 buf[1] = STATE_BUSY_TX;
944 ctx->trx.len = 2;
945 ctx->msg.complete = NULL;
946 rc = spi_async(lp->spi, &ctx->msg);
947 if (rc)
948 at86rf230_async_error(lp, ctx, rc);
949}
950
951static void
952at86rf230_write_frame(void *context)
953{
954 struct at86rf230_state_change *ctx = context;
955 struct at86rf230_local *lp = ctx->lp;
956 struct sk_buff *skb = lp->tx_skb;
Alexander Aring31fa7432015-03-01 21:55:32 +0100957 u8 *buf = ctx->buf;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200958 int rc;
959
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200960 lp->is_tx = 1;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200961
962 buf[0] = CMD_FB | CMD_WRITE;
963 buf[1] = skb->len + 2;
964 memcpy(buf + 2, skb->data, skb->len);
Alexander Aring31fa7432015-03-01 21:55:32 +0100965 ctx->trx.len = skb->len + 2;
966 ctx->msg.complete = at86rf230_write_frame_complete;
967 rc = spi_async(lp->spi, &ctx->msg);
Alexander Aring263be332015-03-01 21:55:33 +0100968 if (rc) {
969 ctx->trx.len = 2;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200970 at86rf230_async_error(lp, ctx, rc);
Alexander Aring263be332015-03-01 21:55:33 +0100971 }
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200972}
973
974static void
975at86rf230_xmit_tx_on(void *context)
976{
977 struct at86rf230_state_change *ctx = context;
978 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200979
Alexander Aring97fed792014-10-07 10:38:32 +0200980 at86rf230_async_state_change(lp, ctx, STATE_TX_ARET_ON,
981 at86rf230_write_frame, false);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200982}
983
Alexander Aringdce481e2015-03-09 13:56:11 +0100984static void
985at86rf230_xmit_start(void *context)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200986{
Alexander Aringdce481e2015-03-09 13:56:11 +0100987 struct at86rf230_state_change *ctx = context;
988 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200989
990 /* In ARET mode we need to go into STATE_TX_ARET_ON after we
991 * are in STATE_TX_ON. The pfad differs here, so we change
992 * the complete handler.
993 */
994 if (lp->tx_aret)
Alexander Aringdce481e2015-03-09 13:56:11 +0100995 at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
996 at86rf230_xmit_tx_on, false);
997 else
998 at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
999 at86rf230_write_frame, false);
1000}
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001001
Alexander Aringdce481e2015-03-09 13:56:11 +01001002static int
1003at86rf230_xmit(struct ieee802154_hw *hw, struct sk_buff *skb)
1004{
1005 struct at86rf230_local *lp = hw->priv;
1006 struct at86rf230_state_change *ctx = &lp->tx;
1007
1008 lp->tx_skb = skb;
Alexander Aringba6d2232015-03-01 21:55:28 +01001009 lp->tx_retry = 0;
Alexander Aringdce481e2015-03-09 13:56:11 +01001010
1011 /* After 5 minutes in PLL and the same frequency we run again the
1012 * calibration loops which is recommended by at86rf2xx datasheets.
1013 *
1014 * The calibration is initiate by a state change from TRX_OFF
1015 * to TX_ON, the lp->cal_timeout should be reinit by state_delay
1016 * function then to start in the next 5 minutes.
1017 */
1018 if (time_is_before_jiffies(lp->cal_timeout))
1019 at86rf230_async_state_change(lp, ctx, STATE_TRX_OFF,
1020 at86rf230_xmit_start, false);
1021 else
1022 at86rf230_xmit_start(ctx);
Alexander Aring97fed792014-10-07 10:38:32 +02001023
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001024 return 0;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001025}
1026
1027static int
Alexander Aring5a504392014-10-25 17:16:34 +02001028at86rf230_ed(struct ieee802154_hw *hw, u8 *level)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001029{
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001030 BUG_ON(!level);
1031 *level = 0xbe;
1032 return 0;
1033}
1034
1035static int
Alexander Aring5a504392014-10-25 17:16:34 +02001036at86rf230_start(struct ieee802154_hw *hw)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001037{
Alexander Aring5a504392014-10-25 17:16:34 +02001038 return at86rf230_sync_state_change(hw->priv, STATE_RX_AACK_ON);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001039}
1040
1041static void
Alexander Aring5a504392014-10-25 17:16:34 +02001042at86rf230_stop(struct ieee802154_hw *hw)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001043{
Alexander Aring5a504392014-10-25 17:16:34 +02001044 at86rf230_sync_state_change(hw->priv, STATE_FORCE_TRX_OFF);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001045}
1046
1047static int
Alexander Aringe37d2ec2014-10-28 18:21:19 +01001048at86rf23x_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001049{
1050 return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
1051}
1052
1053static int
Alexander Aringe37d2ec2014-10-28 18:21:19 +01001054at86rf212_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001055{
1056 int rc;
1057
1058 if (channel == 0)
1059 rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 0);
1060 else
1061 rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 1);
1062 if (rc < 0)
1063 return rc;
1064
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001065 if (page == 0) {
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001066 rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 0);
Alexander Aringa53d1f72014-07-03 00:20:46 +02001067 lp->data->rssi_base_val = -100;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001068 } else {
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001069 rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 1);
Alexander Aringa53d1f72014-07-03 00:20:46 +02001070 lp->data->rssi_base_val = -98;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001071 }
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001072 if (rc < 0)
1073 return rc;
1074
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001075 /* This sets the symbol_duration according frequency on the 212.
1076 * TODO move this handling while set channel and page in cfg802154.
1077 * We can do that, this timings are according 802.15.4 standard.
1078 * If we do that in cfg802154, this is a more generic calculation.
1079 *
1080 * This should also protected from ifs_timer. Means cancel timer and
1081 * init with a new value. For now, this is okay.
1082 */
1083 if (channel == 0) {
1084 if (page == 0) {
1085 /* SUB:0 and BPSK:0 -> BPSK-20 */
1086 lp->hw->phy->symbol_duration = 50;
1087 } else {
1088 /* SUB:1 and BPSK:0 -> BPSK-40 */
1089 lp->hw->phy->symbol_duration = 25;
1090 }
1091 } else {
1092 if (page == 0)
Alexander Aring2d6dde22014-11-17 08:20:44 +01001093 /* SUB:0 and BPSK:1 -> OQPSK-100/200/400 */
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001094 lp->hw->phy->symbol_duration = 40;
1095 else
Alexander Aring2d6dde22014-11-17 08:20:44 +01001096 /* SUB:1 and BPSK:1 -> OQPSK-250/500/1000 */
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001097 lp->hw->phy->symbol_duration = 16;
1098 }
1099
1100 lp->hw->phy->lifs_period = IEEE802154_LIFS_PERIOD *
1101 lp->hw->phy->symbol_duration;
1102 lp->hw->phy->sifs_period = IEEE802154_SIFS_PERIOD *
1103 lp->hw->phy->symbol_duration;
1104
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001105 return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
1106}
1107
1108static int
Alexander Aringe37d2ec2014-10-28 18:21:19 +01001109at86rf230_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001110{
Alexander Aring5a504392014-10-25 17:16:34 +02001111 struct at86rf230_local *lp = hw->priv;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001112 int rc;
1113
Alexander Aringa53d1f72014-07-03 00:20:46 +02001114 rc = lp->data->set_channel(lp, page, channel);
Alexander Aring984e0c62014-07-03 00:20:53 +02001115 /* Wait for PLL */
1116 usleep_range(lp->data->t_channel_switch,
1117 lp->data->t_channel_switch + 10);
Alexander Aringdce481e2015-03-09 13:56:11 +01001118
1119 lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
Alexander Aring820bd662014-11-12 03:36:56 +01001120 return rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001121}
1122
1123static int
Alexander Aring5a504392014-10-25 17:16:34 +02001124at86rf230_set_hw_addr_filt(struct ieee802154_hw *hw,
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001125 struct ieee802154_hw_addr_filt *filt,
1126 unsigned long changed)
1127{
Alexander Aring5a504392014-10-25 17:16:34 +02001128 struct at86rf230_local *lp = hw->priv;
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001129
Alexander Aring57205c12014-10-25 05:25:09 +02001130 if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001131 u16 addr = le16_to_cpu(filt->short_addr);
1132
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001133 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001134 "at86rf230_set_hw_addr_filt called for saddr\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001135 __at86rf230_write(lp, RG_SHORT_ADDR_0, addr);
1136 __at86rf230_write(lp, RG_SHORT_ADDR_1, addr >> 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001137 }
1138
Alexander Aring57205c12014-10-25 05:25:09 +02001139 if (changed & IEEE802154_AFILT_PANID_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001140 u16 pan = le16_to_cpu(filt->pan_id);
1141
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001142 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001143 "at86rf230_set_hw_addr_filt called for pan id\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001144 __at86rf230_write(lp, RG_PAN_ID_0, pan);
1145 __at86rf230_write(lp, RG_PAN_ID_1, pan >> 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001146 }
1147
Alexander Aring57205c12014-10-25 05:25:09 +02001148 if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001149 u8 i, addr[8];
1150
1151 memcpy(addr, &filt->ieee_addr, 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001152 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001153 "at86rf230_set_hw_addr_filt called for IEEE addr\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001154 for (i = 0; i < 8; i++)
1155 __at86rf230_write(lp, RG_IEEE_ADDR_0 + i, addr[i]);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001156 }
1157
Alexander Aring57205c12014-10-25 05:25:09 +02001158 if (changed & IEEE802154_AFILT_PANC_CHANGED) {
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001159 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001160 "at86rf230_set_hw_addr_filt called for panc change\n");
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001161 if (filt->pan_coord)
1162 at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 1);
1163 else
1164 at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 0);
1165 }
1166
1167 return 0;
1168}
1169
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001170static int
Varka Bhadram23310f62015-04-09 13:55:11 +05301171at86rf230_set_txpower(struct ieee802154_hw *hw, s8 db)
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001172{
Alexander Aring5a504392014-10-25 17:16:34 +02001173 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001174
1175 /* typical maximum output is 5dBm with RG_PHY_TX_PWR 0x60, lower five
1176 * bits decrease power in 1dB steps. 0x60 represents extra PA gain of
1177 * 0dB.
1178 * thus, supported values for db range from -26 to 5, for 31dB of
1179 * reduction to 0dB of reduction.
1180 */
1181 if (db > 5 || db < -26)
1182 return -EINVAL;
1183
1184 db = -(db - 5);
1185
Jean Sacren677676c2014-03-01 15:54:36 -07001186 return __at86rf230_write(lp, RG_PHY_TX_PWR, 0x60 | db);
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001187}
1188
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001189static int
Alexander Aring5a504392014-10-25 17:16:34 +02001190at86rf230_set_lbt(struct ieee802154_hw *hw, bool on)
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001191{
Alexander Aring5a504392014-10-25 17:16:34 +02001192 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001193
1194 return at86rf230_write_subreg(lp, SR_CSMA_LBT_MODE, on);
1195}
1196
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001197static int
Alexander Aring7fe9a382014-12-10 15:33:12 +01001198at86rf230_set_cca_mode(struct ieee802154_hw *hw,
1199 const struct wpan_phy_cca *cca)
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001200{
Alexander Aring5a504392014-10-25 17:16:34 +02001201 struct at86rf230_local *lp = hw->priv;
Alexander Aring7fe9a382014-12-10 15:33:12 +01001202 u8 val;
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001203
Alexander Aring7fe9a382014-12-10 15:33:12 +01001204 /* mapping 802.15.4 to driver spec */
1205 switch (cca->mode) {
1206 case NL802154_CCA_ENERGY:
1207 val = 1;
1208 break;
1209 case NL802154_CCA_CARRIER:
1210 val = 2;
1211 break;
1212 case NL802154_CCA_ENERGY_CARRIER:
1213 switch (cca->opt) {
1214 case NL802154_CCA_OPT_ENERGY_CARRIER_AND:
1215 val = 3;
1216 break;
1217 case NL802154_CCA_OPT_ENERGY_CARRIER_OR:
1218 val = 0;
1219 break;
1220 default:
1221 return -EINVAL;
1222 }
1223 break;
1224 default:
1225 return -EINVAL;
1226 }
1227
1228 return at86rf230_write_subreg(lp, SR_CCA_MODE, val);
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001229}
1230
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001231static int
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001232at86rf212_get_desens_steps(struct at86rf230_local *lp, s32 level)
1233{
1234 return (level - lp->data->rssi_base_val) * 100 / 207;
1235}
1236
1237static int
1238at86rf23x_get_desens_steps(struct at86rf230_local *lp, s32 level)
1239{
1240 return (level - lp->data->rssi_base_val) / 2;
1241}
1242
1243static int
Alexander Aring5a504392014-10-25 17:16:34 +02001244at86rf230_set_cca_ed_level(struct ieee802154_hw *hw, s32 level)
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001245{
Alexander Aring5a504392014-10-25 17:16:34 +02001246 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001247
Alexander Aringa53d1f72014-07-03 00:20:46 +02001248 if (level < lp->data->rssi_base_val || level > 30)
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001249 return -EINVAL;
1250
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001251 return at86rf230_write_subreg(lp, SR_CCA_ED_THRES,
1252 lp->data->get_desense_steps(lp, level));
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001253}
1254
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001255static int
Alexander Aring5a504392014-10-25 17:16:34 +02001256at86rf230_set_csma_params(struct ieee802154_hw *hw, u8 min_be, u8 max_be,
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001257 u8 retries)
1258{
Alexander Aring5a504392014-10-25 17:16:34 +02001259 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001260 int rc;
1261
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001262 rc = at86rf230_write_subreg(lp, SR_MIN_BE, min_be);
1263 if (rc)
1264 return rc;
1265
1266 rc = at86rf230_write_subreg(lp, SR_MAX_BE, max_be);
1267 if (rc)
1268 return rc;
1269
Alexander Aring39d7f322014-04-05 13:49:26 +02001270 return at86rf230_write_subreg(lp, SR_MAX_CSMA_RETRIES, retries);
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001271}
1272
1273static int
Alexander Aring5a504392014-10-25 17:16:34 +02001274at86rf230_set_frame_retries(struct ieee802154_hw *hw, s8 retries)
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001275{
Alexander Aring5a504392014-10-25 17:16:34 +02001276 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001277 int rc = 0;
1278
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001279 lp->tx_aret = retries >= 0;
Alexander Aring850f43a2014-10-07 10:38:27 +02001280 lp->max_frame_retries = retries;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001281
1282 if (retries >= 0)
1283 rc = at86rf230_write_subreg(lp, SR_MAX_FRAME_RETRIES, retries);
1284
1285 return rc;
1286}
1287
Alexander Aring92f45f52014-10-29 21:34:33 +01001288static int
1289at86rf230_set_promiscuous_mode(struct ieee802154_hw *hw, const bool on)
1290{
1291 struct at86rf230_local *lp = hw->priv;
1292 int rc;
1293
1294 if (on) {
1295 rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 1);
1296 if (rc < 0)
1297 return rc;
1298
1299 rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 1);
1300 if (rc < 0)
1301 return rc;
1302 } else {
1303 rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 0);
1304 if (rc < 0)
1305 return rc;
1306
1307 rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 0);
1308 if (rc < 0)
1309 return rc;
1310 }
1311
1312 return 0;
1313}
1314
Alexander Aring16301862014-10-28 18:21:18 +01001315static const struct ieee802154_ops at86rf230_ops = {
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001316 .owner = THIS_MODULE,
Alexander Aring955aee82014-10-26 09:37:15 +01001317 .xmit_async = at86rf230_xmit,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001318 .ed = at86rf230_ed,
1319 .set_channel = at86rf230_channel,
1320 .start = at86rf230_start,
1321 .stop = at86rf230_stop,
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001322 .set_hw_addr_filt = at86rf230_set_hw_addr_filt,
Alexander Aring640985e2014-07-03 00:20:43 +02001323 .set_txpower = at86rf230_set_txpower,
1324 .set_lbt = at86rf230_set_lbt,
1325 .set_cca_mode = at86rf230_set_cca_mode,
1326 .set_cca_ed_level = at86rf230_set_cca_ed_level,
1327 .set_csma_params = at86rf230_set_csma_params,
1328 .set_frame_retries = at86rf230_set_frame_retries,
Alexander Aring92f45f52014-10-29 21:34:33 +01001329 .set_promiscuous_mode = at86rf230_set_promiscuous_mode,
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001330};
1331
Alexander Aringa53d1f72014-07-03 00:20:46 +02001332static struct at86rf2xx_chip_data at86rf233_data = {
Alexander Aring7a4ef912014-07-03 00:20:54 +02001333 .t_sleep_cycle = 330,
Alexander Aring984e0c62014-07-03 00:20:53 +02001334 .t_channel_switch = 11,
Alexander Aring09e536c2014-07-03 00:20:52 +02001335 .t_reset_to_off = 26,
Alexander Aring2e0571c2014-07-03 00:20:51 +02001336 .t_off_to_aack = 80,
1337 .t_off_to_tx_on = 80,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001338 .t_frame = 4096,
1339 .t_p_ack = 545,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001340 .rssi_base_val = -91,
1341 .set_channel = at86rf23x_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001342 .get_desense_steps = at86rf23x_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001343};
1344
1345static struct at86rf2xx_chip_data at86rf231_data = {
Alexander Aring7a4ef912014-07-03 00:20:54 +02001346 .t_sleep_cycle = 330,
Alexander Aring984e0c62014-07-03 00:20:53 +02001347 .t_channel_switch = 24,
Alexander Aring09e536c2014-07-03 00:20:52 +02001348 .t_reset_to_off = 37,
Alexander Aring2e0571c2014-07-03 00:20:51 +02001349 .t_off_to_aack = 110,
1350 .t_off_to_tx_on = 110,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001351 .t_frame = 4096,
1352 .t_p_ack = 545,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001353 .rssi_base_val = -91,
1354 .set_channel = at86rf23x_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001355 .get_desense_steps = at86rf23x_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001356};
1357
1358static struct at86rf2xx_chip_data at86rf212_data = {
Alexander Aring7a4ef912014-07-03 00:20:54 +02001359 .t_sleep_cycle = 330,
Alexander Aring984e0c62014-07-03 00:20:53 +02001360 .t_channel_switch = 11,
Alexander Aring09e536c2014-07-03 00:20:52 +02001361 .t_reset_to_off = 26,
Alexander Aring2e0571c2014-07-03 00:20:51 +02001362 .t_off_to_aack = 200,
1363 .t_off_to_tx_on = 200,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001364 .t_frame = 4096,
1365 .t_p_ack = 545,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001366 .rssi_base_val = -100,
1367 .set_channel = at86rf212_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001368 .get_desense_steps = at86rf212_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001369};
1370
Alexander Aringccdaeb22015-02-27 09:58:26 +01001371static int at86rf230_hw_init(struct at86rf230_local *lp, u8 xtal_trim)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001372{
Alexander Aring1db05582014-07-03 00:20:50 +02001373 int rc, irq_type, irq_pol = IRQ_ACTIVE_HIGH;
Alexander Aringf76014f772014-07-03 00:20:44 +02001374 unsigned int dvdd;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001375 u8 csma_seed[2];
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001376
Alexander Aring09e536c2014-07-03 00:20:52 +02001377 rc = at86rf230_sync_state_change(lp, STATE_FORCE_TRX_OFF);
Phoebe Buckheister7dcbd222014-02-17 11:34:13 +01001378 if (rc)
1379 return rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001380
Alexander Aring4af619a2014-04-24 19:09:05 +02001381 irq_type = irq_get_trigger_type(lp->spi->irq);
Alexander Aringc91799c2015-02-27 09:58:30 +01001382 if (irq_type == IRQ_TYPE_EDGE_RISING ||
1383 irq_type == IRQ_TYPE_EDGE_FALLING)
1384 dev_warn(&lp->spi->dev,
1385 "Using edge triggered irq's are not recommended!\n");
Alexander Aring702d2112015-02-27 09:58:29 +01001386 if (irq_type == IRQ_TYPE_EDGE_FALLING ||
1387 irq_type == IRQ_TYPE_LEVEL_LOW)
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001388 irq_pol = IRQ_ACTIVE_LOW;
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001389
Alexander Aring18c65042014-04-24 19:09:18 +02001390 rc = at86rf230_write_subreg(lp, SR_IRQ_POLARITY, irq_pol);
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001391 if (rc)
1392 return rc;
1393
Alexander Aring6bd2b132014-07-03 00:20:49 +02001394 rc = at86rf230_write_subreg(lp, SR_RX_SAFE_MODE, 1);
1395 if (rc)
1396 return rc;
1397
Sascha Herrmann057dad62013-04-14 22:33:29 +00001398 rc = at86rf230_write_subreg(lp, SR_IRQ_MASK, IRQ_TRX_END);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001399 if (rc)
1400 return rc;
1401
Alexander Aringbe64f072015-02-27 09:58:28 +01001402 /* reset values differs in at86rf231 and at86rf233 */
1403 rc = at86rf230_write_subreg(lp, SR_IRQ_MASK_MODE, 0);
1404 if (rc)
1405 return rc;
1406
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001407 get_random_bytes(csma_seed, ARRAY_SIZE(csma_seed));
1408 rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_0, csma_seed[0]);
1409 if (rc)
1410 return rc;
1411 rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_1, csma_seed[1]);
1412 if (rc)
1413 return rc;
1414
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001415 /* CLKM changes are applied immediately */
1416 rc = at86rf230_write_subreg(lp, SR_CLKM_SHA_SEL, 0x00);
1417 if (rc)
1418 return rc;
1419
1420 /* Turn CLKM Off */
1421 rc = at86rf230_write_subreg(lp, SR_CLKM_CTRL, 0x00);
1422 if (rc)
1423 return rc;
1424 /* Wait the next SLEEP cycle */
Alexander Aring7a4ef912014-07-03 00:20:54 +02001425 usleep_range(lp->data->t_sleep_cycle,
1426 lp->data->t_sleep_cycle + 100);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001427
Alexander Aringccdaeb22015-02-27 09:58:26 +01001428 /* xtal_trim value is calculated by:
1429 * CL = 0.5 * (CX + CTRIM + CPAR)
1430 *
1431 * whereas:
1432 * CL = capacitor of used crystal
1433 * CX = connected capacitors at xtal pins
1434 * CPAR = in all at86rf2xx datasheets this is a constant value 3 pF,
1435 * but this is different on each board setup. You need to fine
1436 * tuning this value via CTRIM.
1437 * CTRIM = variable capacitor setting. Resolution is 0.3 pF range is
1438 * 0 pF upto 4.5 pF.
1439 *
1440 * Examples:
1441 * atben transceiver:
1442 *
1443 * CL = 8 pF
1444 * CX = 12 pF
1445 * CPAR = 3 pF (We assume the magic constant from datasheet)
1446 * CTRIM = 0.9 pF
1447 *
1448 * (12+0.9+3)/2 = 7.95 which is nearly at 8 pF
1449 *
1450 * xtal_trim = 0x3
1451 *
1452 * openlabs transceiver:
1453 *
1454 * CL = 16 pF
1455 * CX = 22 pF
1456 * CPAR = 3 pF (We assume the magic constant from datasheet)
1457 * CTRIM = 4.5 pF
1458 *
1459 * (22+4.5+3)/2 = 14.75 which is the nearest value to 16 pF
1460 *
1461 * xtal_trim = 0xf
1462 */
1463 rc = at86rf230_write_subreg(lp, SR_XTAL_TRIM, xtal_trim);
1464 if (rc)
1465 return rc;
1466
Alexander Aring1cc9fc52014-04-24 19:09:17 +02001467 rc = at86rf230_read_subreg(lp, SR_DVDD_OK, &dvdd);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001468 if (rc)
1469 return rc;
Alexander Aring1cc9fc52014-04-24 19:09:17 +02001470 if (!dvdd) {
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001471 dev_err(&lp->spi->dev, "DVDD error\n");
1472 return -EINVAL;
1473 }
1474
Alexander Aring05e3f2f2014-11-05 20:51:27 +01001475 /* Force setting slotted operation bit to 0. Sometimes the atben
1476 * sets this bit and I don't know why. We set this always force
1477 * to zero while probing.
1478 */
Fengguang Wu6cc63992014-11-06 15:31:57 +08001479 return at86rf230_write_subreg(lp, SR_SLOTTED_OPERATION, 0);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001480}
1481
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001482static int
Alexander Aringccdaeb22015-02-27 09:58:26 +01001483at86rf230_get_pdata(struct spi_device *spi, int *rstn, int *slp_tr,
1484 u8 *xtal_trim)
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001485{
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001486 struct at86rf230_platform_data *pdata = spi->dev.platform_data;
Alexander Aringccdaeb22015-02-27 09:58:26 +01001487 int ret;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001488
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001489 if (!IS_ENABLED(CONFIG_OF) || !spi->dev.of_node) {
1490 if (!pdata)
1491 return -ENOENT;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001492
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001493 *rstn = pdata->rstn;
1494 *slp_tr = pdata->slp_tr;
Alexander Aringccdaeb22015-02-27 09:58:26 +01001495 *xtal_trim = pdata->xtal_trim;
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001496 return 0;
1497 }
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001498
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001499 *rstn = of_get_named_gpio(spi->dev.of_node, "reset-gpio", 0);
1500 *slp_tr = of_get_named_gpio(spi->dev.of_node, "sleep-gpio", 0);
Alexander Aringccdaeb22015-02-27 09:58:26 +01001501 ret = of_property_read_u8(spi->dev.of_node, "xtal-trim", xtal_trim);
1502 if (ret < 0 && ret != -EINVAL)
1503 return ret;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001504
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001505 return 0;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001506}
1507
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001508static int
1509at86rf230_detect_device(struct at86rf230_local *lp)
1510{
1511 unsigned int part, version, val;
1512 u16 man_id = 0;
1513 const char *chip;
1514 int rc;
1515
1516 rc = __at86rf230_read(lp, RG_MAN_ID_0, &val);
1517 if (rc)
1518 return rc;
1519 man_id |= val;
1520
1521 rc = __at86rf230_read(lp, RG_MAN_ID_1, &val);
1522 if (rc)
1523 return rc;
1524 man_id |= (val << 8);
1525
1526 rc = __at86rf230_read(lp, RG_PART_NUM, &part);
1527 if (rc)
1528 return rc;
1529
Andrey Yurovsky75989682014-12-17 13:14:42 -08001530 rc = __at86rf230_read(lp, RG_VERSION_NUM, &version);
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001531 if (rc)
1532 return rc;
1533
1534 if (man_id != 0x001f) {
1535 dev_err(&lp->spi->dev, "Non-Atmel dev found (MAN_ID %02x %02x)\n",
1536 man_id >> 8, man_id & 0xFF);
1537 return -EINVAL;
1538 }
1539
Alexander Aring2ac0f3a2014-10-29 21:34:43 +01001540 lp->hw->flags = IEEE802154_HW_TX_OMIT_CKSUM | IEEE802154_HW_AACK |
Alexander Aringc8fc84e2014-10-29 21:34:31 +01001541 IEEE802154_HW_TXPOWER | IEEE802154_HW_ARET |
Alexander Aring92f45f52014-10-29 21:34:33 +01001542 IEEE802154_HW_AFILT | IEEE802154_HW_PROMISCUOUS;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001543
Alexander Aringb48a7c12014-12-10 15:33:14 +01001544 lp->hw->phy->cca.mode = NL802154_CCA_ENERGY;
1545
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001546 switch (part) {
1547 case 2:
1548 chip = "at86rf230";
1549 rc = -ENOTSUPP;
1550 break;
1551 case 3:
1552 chip = "at86rf231";
Alexander Aringa53d1f72014-07-03 00:20:46 +02001553 lp->data = &at86rf231_data;
Alexander Aring5a504392014-10-25 17:16:34 +02001554 lp->hw->phy->channels_supported[0] = 0x7FFF800;
Alexander Aringfe58d012014-11-02 04:18:34 +01001555 lp->hw->phy->current_channel = 11;
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001556 lp->hw->phy->symbol_duration = 16;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001557 break;
1558 case 7:
1559 chip = "at86rf212";
Andrey Yurovsky4ecc8a52014-12-18 15:36:18 -08001560 lp->data = &at86rf212_data;
1561 lp->hw->flags |= IEEE802154_HW_LBT;
1562 lp->hw->phy->channels_supported[0] = 0x00007FF;
1563 lp->hw->phy->channels_supported[2] = 0x00007FF;
1564 lp->hw->phy->current_channel = 5;
1565 lp->hw->phy->symbol_duration = 25;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001566 break;
1567 case 11:
1568 chip = "at86rf233";
Alexander Aringa53d1f72014-07-03 00:20:46 +02001569 lp->data = &at86rf233_data;
Alexander Aring5a504392014-10-25 17:16:34 +02001570 lp->hw->phy->channels_supported[0] = 0x7FFF800;
Alexander Aringfe58d012014-11-02 04:18:34 +01001571 lp->hw->phy->current_channel = 13;
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001572 lp->hw->phy->symbol_duration = 16;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001573 break;
1574 default:
Stefan Schmidt2b8b7e22014-12-12 12:45:30 +01001575 chip = "unknown";
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001576 rc = -ENOTSUPP;
1577 break;
1578 }
1579
1580 dev_info(&lp->spi->dev, "Detected %s chip version %d\n", chip, version);
1581
1582 return rc;
1583}
1584
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001585static void
1586at86rf230_setup_spi_messages(struct at86rf230_local *lp)
1587{
Alexander Aring2e0571c2014-07-03 00:20:51 +02001588 lp->state.lp = lp;
Alexander Aringcca990c2015-03-01 21:55:31 +01001589 lp->state.irq = lp->spi->irq;
Alexander Aring2e0571c2014-07-03 00:20:51 +02001590 spi_message_init(&lp->state.msg);
1591 lp->state.msg.context = &lp->state;
Alexander Aring263be332015-03-01 21:55:33 +01001592 lp->state.trx.len = 2;
Alexander Aring2e0571c2014-07-03 00:20:51 +02001593 lp->state.trx.tx_buf = lp->state.buf;
1594 lp->state.trx.rx_buf = lp->state.buf;
1595 spi_message_add_tail(&lp->state.trx, &lp->state.msg);
Alexander Aringeb3b4352015-03-09 13:56:10 +01001596 hrtimer_init(&lp->state.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1597 lp->state.timer.function = at86rf230_async_state_timer;
Alexander Aring2e0571c2014-07-03 00:20:51 +02001598
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001599 lp->irq.lp = lp;
Alexander Aringcca990c2015-03-01 21:55:31 +01001600 lp->irq.irq = lp->spi->irq;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001601 spi_message_init(&lp->irq.msg);
1602 lp->irq.msg.context = &lp->irq;
Alexander Aring263be332015-03-01 21:55:33 +01001603 lp->irq.trx.len = 2;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001604 lp->irq.trx.tx_buf = lp->irq.buf;
1605 lp->irq.trx.rx_buf = lp->irq.buf;
1606 spi_message_add_tail(&lp->irq.trx, &lp->irq.msg);
Alexander Aringeb3b4352015-03-09 13:56:10 +01001607 hrtimer_init(&lp->irq.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1608 lp->irq.timer.function = at86rf230_async_state_timer;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001609
1610 lp->tx.lp = lp;
Alexander Aringcca990c2015-03-01 21:55:31 +01001611 lp->tx.irq = lp->spi->irq;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001612 spi_message_init(&lp->tx.msg);
1613 lp->tx.msg.context = &lp->tx;
Alexander Aring263be332015-03-01 21:55:33 +01001614 lp->tx.trx.len = 2;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001615 lp->tx.trx.tx_buf = lp->tx.buf;
1616 lp->tx.trx.rx_buf = lp->tx.buf;
1617 spi_message_add_tail(&lp->tx.trx, &lp->tx.msg);
Alexander Aringeb3b4352015-03-09 13:56:10 +01001618 hrtimer_init(&lp->tx.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1619 lp->tx.timer.function = at86rf230_async_state_timer;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001620}
1621
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001622static int at86rf230_probe(struct spi_device *spi)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001623{
Alexander Aring5a504392014-10-25 17:16:34 +02001624 struct ieee802154_hw *hw;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001625 struct at86rf230_local *lp;
Alexander Aringf76014f772014-07-03 00:20:44 +02001626 unsigned int status;
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001627 int rc, irq_type, rstn, slp_tr;
Alexander Aringe3721742015-03-07 22:07:07 +01001628 u8 xtal_trim = 0;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001629
1630 if (!spi->irq) {
1631 dev_err(&spi->dev, "no IRQ specified\n");
1632 return -EINVAL;
1633 }
1634
Alexander Aringccdaeb22015-02-27 09:58:26 +01001635 rc = at86rf230_get_pdata(spi, &rstn, &slp_tr, &xtal_trim);
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001636 if (rc < 0) {
1637 dev_err(&spi->dev, "failed to parse platform_data: %d\n", rc);
1638 return rc;
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001639 }
1640
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001641 if (gpio_is_valid(rstn)) {
1642 rc = devm_gpio_request_one(&spi->dev, rstn,
Alexander Aring0679e292014-04-24 19:09:09 +02001643 GPIOF_OUT_INIT_HIGH, "rstn");
Alexander Aring3fa27572014-03-15 09:29:06 +01001644 if (rc)
1645 return rc;
1646 }
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001647
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001648 if (gpio_is_valid(slp_tr)) {
1649 rc = devm_gpio_request_one(&spi->dev, slp_tr,
Alexander Aring0679e292014-04-24 19:09:09 +02001650 GPIOF_OUT_INIT_LOW, "slp_tr");
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001651 if (rc)
Alexander Aring0679e292014-04-24 19:09:09 +02001652 return rc;
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001653 }
1654
1655 /* Reset */
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001656 if (gpio_is_valid(rstn)) {
Alexander Aring3fa27572014-03-15 09:29:06 +01001657 udelay(1);
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001658 gpio_set_value(rstn, 0);
Alexander Aring3fa27572014-03-15 09:29:06 +01001659 udelay(1);
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001660 gpio_set_value(rstn, 1);
Alexander Aring3fa27572014-03-15 09:29:06 +01001661 usleep_range(120, 240);
1662 }
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001663
Alexander Aring5a504392014-10-25 17:16:34 +02001664 hw = ieee802154_alloc_hw(sizeof(*lp), &at86rf230_ops);
1665 if (!hw)
Alexander Aring0679e292014-04-24 19:09:09 +02001666 return -ENOMEM;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001667
Alexander Aring5a504392014-10-25 17:16:34 +02001668 lp = hw->priv;
1669 lp->hw = hw;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001670 lp->spi = spi;
Alexander Aring5a504392014-10-25 17:16:34 +02001671 hw->parent = &spi->dev;
Alexander Aring7c118c12014-11-05 20:51:20 +01001672 hw->vif_data_size = sizeof(*lp);
Alexander Aringf6f4e862014-11-05 20:51:26 +01001673 ieee802154_random_extended_addr(&hw->phy->perm_extended_addr);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001674
Alexander Aringf76014f772014-07-03 00:20:44 +02001675 lp->regmap = devm_regmap_init_spi(spi, &at86rf230_regmap_spi_config);
1676 if (IS_ERR(lp->regmap)) {
1677 rc = PTR_ERR(lp->regmap);
1678 dev_err(&spi->dev, "Failed to allocate register map: %d\n",
1679 rc);
1680 goto free_dev;
1681 }
1682
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001683 at86rf230_setup_spi_messages(lp);
1684
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001685 rc = at86rf230_detect_device(lp);
1686 if (rc < 0)
1687 goto free_dev;
1688
Alexander Aring2e0571c2014-07-03 00:20:51 +02001689 init_completion(&lp->state_complete);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001690
1691 spi_set_drvdata(spi, lp);
1692
Alexander Aringccdaeb22015-02-27 09:58:26 +01001693 rc = at86rf230_hw_init(lp, xtal_trim);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001694 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001695 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001696
Alexander Aring19626942014-04-24 19:09:15 +02001697 /* Read irq status register to reset irq line */
1698 rc = at86rf230_read_subreg(lp, RG_IRQ_STATUS, 0xff, 0, &status);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001699 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001700 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001701
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001702 irq_type = irq_get_trigger_type(spi->irq);
1703 if (!irq_type)
1704 irq_type = IRQF_TRIGGER_RISING;
1705
1706 rc = devm_request_irq(&spi->dev, spi->irq, at86rf230_isr,
1707 IRQF_SHARED | irq_type, dev_name(&spi->dev), lp);
Sascha Herrmann057dad62013-04-14 22:33:29 +00001708 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001709 goto free_dev;
Sascha Herrmann057dad62013-04-14 22:33:29 +00001710
Alexander Aring5a504392014-10-25 17:16:34 +02001711 rc = ieee802154_register_hw(lp->hw);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001712 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001713 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001714
1715 return rc;
1716
Alexander Aring640985e2014-07-03 00:20:43 +02001717free_dev:
Alexander Aring5a504392014-10-25 17:16:34 +02001718 ieee802154_free_hw(lp->hw);
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001719
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001720 return rc;
1721}
1722
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001723static int at86rf230_remove(struct spi_device *spi)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001724{
1725 struct at86rf230_local *lp = spi_get_drvdata(spi);
1726
Alexander Aring17e84a92014-03-31 03:26:51 +02001727 /* mask all at86rf230 irq's */
1728 at86rf230_write_subreg(lp, SR_IRQ_MASK, 0);
Alexander Aring5a504392014-10-25 17:16:34 +02001729 ieee802154_unregister_hw(lp->hw);
1730 ieee802154_free_hw(lp->hw);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001731 dev_dbg(&spi->dev, "unregistered at86rf230\n");
Alexander Aring0679e292014-04-24 19:09:09 +02001732
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001733 return 0;
1734}
1735
Alexander Aring1086b4f2014-04-24 19:09:11 +02001736static const struct of_device_id at86rf230_of_match[] = {
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001737 { .compatible = "atmel,at86rf230", },
1738 { .compatible = "atmel,at86rf231", },
1739 { .compatible = "atmel,at86rf233", },
1740 { .compatible = "atmel,at86rf212", },
1741 { },
1742};
Alexander Aring835cb7d2014-04-24 19:09:10 +02001743MODULE_DEVICE_TABLE(of, at86rf230_of_match);
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001744
Alexander Aring90b15522014-04-24 19:09:12 +02001745static const struct spi_device_id at86rf230_device_id[] = {
1746 { .name = "at86rf230", },
1747 { .name = "at86rf231", },
1748 { .name = "at86rf233", },
1749 { .name = "at86rf212", },
1750 { },
1751};
1752MODULE_DEVICE_TABLE(spi, at86rf230_device_id);
1753
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001754static struct spi_driver at86rf230_driver = {
Alexander Aring90b15522014-04-24 19:09:12 +02001755 .id_table = at86rf230_device_id,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001756 .driver = {
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001757 .of_match_table = of_match_ptr(at86rf230_of_match),
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001758 .name = "at86rf230",
1759 .owner = THIS_MODULE,
1760 },
1761 .probe = at86rf230_probe,
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001762 .remove = at86rf230_remove,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001763};
1764
alex.bluesman.smirnov@gmail.com395a5732012-08-26 05:10:10 +00001765module_spi_driver(at86rf230_driver);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001766
1767MODULE_DESCRIPTION("AT86RF230 Transceiver Driver");
1768MODULE_LICENSE("GPL v2");