blob: f9e45ad9aee1032c2daa6cc74d61309339fcc50f [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010037#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070038#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020042#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070043
Chris Wilson05394f32010-11-08 19:18:58 +000044static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010045static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010046
Chris Wilsonc76ce032013-08-08 14:41:03 +010047static bool cpu_cache_is_coherent(struct drm_device *dev,
48 enum i915_cache_level level)
49{
50 return HAS_LLC(dev) || level != I915_CACHE_NONE;
51}
52
Chris Wilson2c225692013-08-09 12:26:45 +010053static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
54{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053055 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
56 return false;
57
Chris Wilson2c225692013-08-09 12:26:45 +010058 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064static int
65insert_mappable_node(struct drm_i915_private *i915,
66 struct drm_mm_node *node, u32 size)
67{
68 memset(node, 0, sizeof(*node));
69 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
70 size, 0, 0, 0,
71 i915->ggtt.mappable_end,
72 DRM_MM_SEARCH_DEFAULT,
73 DRM_MM_CREATE_DEFAULT);
74}
75
76static void
77remove_mappable_node(struct drm_mm_node *node)
78{
79 drm_mm_remove_node(node);
80}
81
Chris Wilson73aa8082010-09-30 11:46:12 +010082/* some bookkeeping */
83static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
Daniel Vetterc20e8352013-07-24 22:40:23 +020086 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010087 dev_priv->mm.object_count++;
88 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020089 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010090}
91
92static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count--;
97 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
Chris Wilson21dd3732011-01-26 15:55:56 +0000101static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100102i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104 int ret;
105
Chris Wilsond98c52c2016-04-13 17:35:05 +0100106 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107 return 0;
108
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200109 /*
110 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
111 * userspace. If it takes that long something really bad is going on and
112 * we should simply try to bail out and fail as gracefully as possible.
113 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100114 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100115 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200117 if (ret == 0) {
118 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
119 return -EIO;
120 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100122 } else {
123 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200124 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100129 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 int ret;
131
Daniel Vetter33196de2012-11-14 17:14:05 +0100132 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100133 if (ret)
134 return ret;
135
136 ret = mutex_lock_interruptible(&dev->struct_mutex);
137 if (ret)
138 return ret;
139
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Eric Anholt673a3942008-07-30 12:06:12 -0700143int
Eric Anholt5a125c32008-10-22 21:40:13 -0700144i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000145 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700146{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300147 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200148 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300149 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100150 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000151 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152
Chris Wilson6299f992010-11-24 12:23:44 +0000153 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100154 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000155 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100156 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100157 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100159 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100160 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100161 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700162
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300163 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400164 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000165
Eric Anholt5a125c32008-10-22 21:40:13 -0700166 return 0;
167}
168
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169static int
170i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100171{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
173 char *vaddr = obj->phys_handle->vaddr;
174 struct sg_table *st;
175 struct scatterlist *sg;
176 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100177
Chris Wilson6a2c4232014-11-04 04:51:40 -0800178 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
179 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
182 struct page *page;
183 char *src;
184
185 page = shmem_read_mapping_page(mapping, i);
186 if (IS_ERR(page))
187 return PTR_ERR(page);
188
189 src = kmap_atomic(page);
190 memcpy(vaddr, src, PAGE_SIZE);
191 drm_clflush_virt_range(vaddr, PAGE_SIZE);
192 kunmap_atomic(src);
193
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300194 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800195 vaddr += PAGE_SIZE;
196 }
197
Chris Wilsonc0336662016-05-06 15:40:21 +0100198 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199
200 st = kmalloc(sizeof(*st), GFP_KERNEL);
201 if (st == NULL)
202 return -ENOMEM;
203
204 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
205 kfree(st);
206 return -ENOMEM;
207 }
208
209 sg = st->sgl;
210 sg->offset = 0;
211 sg->length = obj->base.size;
212
213 sg_dma_address(sg) = obj->phys_handle->busaddr;
214 sg_dma_len(sg) = obj->base.size;
215
216 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100228 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
233 }
234
235 if (obj->madv == I915_MADV_DONTNEED)
236 obj->dirty = 0;
237
238 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100239 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800240 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100241 int i;
242
243 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 struct page *page;
245 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 page = shmem_read_mapping_page(mapping, i);
248 if (IS_ERR(page))
249 continue;
250
251 dst = kmap_atomic(page);
252 drm_clflush_virt_range(vaddr, PAGE_SIZE);
253 memcpy(dst, vaddr, PAGE_SIZE);
254 kunmap_atomic(dst);
255
256 set_page_dirty(page);
257 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100258 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300259 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100260 vaddr += PAGE_SIZE;
261 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800262 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100263 }
264
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 sg_free_table(obj->pages);
266 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800267}
268
269static void
270i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
271{
272 drm_pci_free(obj->base.dev, obj->phys_handle);
273}
274
275static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
276 .get_pages = i915_gem_object_get_pages_phys,
277 .put_pages = i915_gem_object_put_pages_phys,
278 .release = i915_gem_object_release_phys,
279};
280
Chris Wilsonaa653a62016-08-04 07:52:27 +0100281int
282i915_gem_object_unbind(struct drm_i915_gem_object *obj)
283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
286 int ret;
287
288 /* The vma will only be freed if it is marked as closed, and if we wait
289 * upon rendering to the vma, we may unbind anything in the list.
290 */
291 while ((vma = list_first_entry_or_null(&obj->vma_list,
292 struct i915_vma,
293 obj_link))) {
294 list_move_tail(&vma->obj_link, &still_in_list);
295 ret = i915_vma_unbind(vma);
296 if (ret)
297 break;
298 }
299 list_splice(&still_in_list, &obj->vma_list);
300
301 return ret;
302}
303
Chris Wilson00731152014-05-21 12:42:56 +0100304int
305i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
306 int align)
307{
308 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800309 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100310
311 if (obj->phys_handle) {
312 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
313 return -EBUSY;
314
315 return 0;
316 }
317
318 if (obj->madv != I915_MADV_WILLNEED)
319 return -EFAULT;
320
321 if (obj->base.filp == NULL)
322 return -EINVAL;
323
Chris Wilson4717ca92016-08-04 07:52:28 +0100324 ret = i915_gem_object_unbind(obj);
325 if (ret)
326 return ret;
327
328 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329 if (ret)
330 return ret;
331
Chris Wilson00731152014-05-21 12:42:56 +0100332 /* create a new object */
333 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
334 if (!phys)
335 return -ENOMEM;
336
Chris Wilson00731152014-05-21 12:42:56 +0100337 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800338 obj->ops = &i915_gem_phys_ops;
339
340 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100341}
342
343static int
344i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
345 struct drm_i915_gem_pwrite *args,
346 struct drm_file *file_priv)
347{
348 struct drm_device *dev = obj->base.dev;
349 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300350 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200351 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800352
353 /* We manually control the domain here and pretend that it
354 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
355 */
356 ret = i915_gem_object_wait_rendering(obj, false);
357 if (ret)
358 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100359
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700360 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100361 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
362 unsigned long unwritten;
363
364 /* The physical object once assigned is fixed for the lifetime
365 * of the obj, so we can safely drop the lock and continue
366 * to access vaddr.
367 */
368 mutex_unlock(&dev->struct_mutex);
369 unwritten = copy_from_user(vaddr, user_data, args->size);
370 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200371 if (unwritten) {
372 ret = -EFAULT;
373 goto out;
374 }
Chris Wilson00731152014-05-21 12:42:56 +0100375 }
376
Chris Wilson6a2c4232014-11-04 04:51:40 -0800377 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100378 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200379
380out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700381 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200382 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100383}
384
Chris Wilson42dcedd2012-11-15 11:32:30 +0000385void *i915_gem_object_alloc(struct drm_device *dev)
386{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100387 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100388 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000389}
390
391void i915_gem_object_free(struct drm_i915_gem_object *obj)
392{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100393 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100394 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000395}
396
Dave Airlieff72145b2011-02-07 12:16:14 +1000397static int
398i915_gem_create(struct drm_file *file,
399 struct drm_device *dev,
400 uint64_t size,
401 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700402{
Chris Wilson05394f32010-11-08 19:18:58 +0000403 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300404 int ret;
405 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700406
Dave Airlieff72145b2011-02-07 12:16:14 +1000407 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200408 if (size == 0)
409 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
411 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100412 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100413 if (IS_ERR(obj))
414 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700415
Chris Wilson05394f32010-11-08 19:18:58 +0000416 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100417 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100418 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200419 if (ret)
420 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100421
Dave Airlieff72145b2011-02-07 12:16:14 +1000422 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700423 return 0;
424}
425
Dave Airlieff72145b2011-02-07 12:16:14 +1000426int
427i915_gem_dumb_create(struct drm_file *file,
428 struct drm_device *dev,
429 struct drm_mode_create_dumb *args)
430{
431 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300432 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000433 args->size = args->pitch * args->height;
434 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000435 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000436}
437
Dave Airlieff72145b2011-02-07 12:16:14 +1000438/**
439 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100440 * @dev: drm device pointer
441 * @data: ioctl data blob
442 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 */
444int
445i915_gem_create_ioctl(struct drm_device *dev, void *data,
446 struct drm_file *file)
447{
448 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200449
Dave Airlieff72145b2011-02-07 12:16:14 +1000450 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000451 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000452}
453
Daniel Vetter8c599672011-12-14 13:57:31 +0100454static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100455__copy_to_user_swizzled(char __user *cpu_vaddr,
456 const char *gpu_vaddr, int gpu_offset,
457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_to_user(cpu_vaddr + cpu_offset,
467 gpu_vaddr + swizzled_gpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
480static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700481__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
482 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100483 int length)
484{
485 int ret, cpu_offset = 0;
486
487 while (length > 0) {
488 int cacheline_end = ALIGN(gpu_offset + 1, 64);
489 int this_length = min(cacheline_end - gpu_offset, length);
490 int swizzled_gpu_offset = gpu_offset ^ 64;
491
492 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
493 cpu_vaddr + cpu_offset,
494 this_length);
495 if (ret)
496 return ret + length;
497
498 cpu_offset += this_length;
499 gpu_offset += this_length;
500 length -= this_length;
501 }
502
503 return 0;
504}
505
Brad Volkin4c914c02014-02-18 10:15:45 -0800506/*
507 * Pins the specified object's pages and synchronizes the object with
508 * GPU accesses. Sets needs_clflush to non-zero if the caller should
509 * flush the object from the CPU cache.
510 */
511int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
512 int *needs_clflush)
513{
514 int ret;
515
516 *needs_clflush = 0;
517
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100518 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800519 return -EINVAL;
520
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524
Brad Volkin4c914c02014-02-18 10:15:45 -0800525 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
526 /* If we're not in the cpu read domain, set ourself into the gtt
527 * read domain and manually flush cachelines (if required). This
528 * optimizes for the case when the gpu will dirty the data
529 * anyway again before the next pread happens. */
530 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
531 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800532 }
533
534 ret = i915_gem_object_get_pages(obj);
535 if (ret)
536 return ret;
537
538 i915_gem_object_pin_pages(obj);
539
540 return ret;
541}
542
Daniel Vetterd174bd62012-03-25 19:47:40 +0200543/* Per-page copy function for the shmem pread fastpath.
544 * Flushes invalid cachelines before reading the target if
545 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700546static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
548 char __user *user_data,
549 bool page_do_bit17_swizzling, bool needs_clflush)
550{
551 char *vaddr;
552 int ret;
553
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200554 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200555 return -EINVAL;
556
557 vaddr = kmap_atomic(page);
558 if (needs_clflush)
559 drm_clflush_virt_range(vaddr + shmem_page_offset,
560 page_length);
561 ret = __copy_to_user_inatomic(user_data,
562 vaddr + shmem_page_offset,
563 page_length);
564 kunmap_atomic(vaddr);
565
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100566 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200567}
568
Daniel Vetter23c18c72012-03-25 19:47:42 +0200569static void
570shmem_clflush_swizzled_range(char *addr, unsigned long length,
571 bool swizzled)
572{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200573 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200574 unsigned long start = (unsigned long) addr;
575 unsigned long end = (unsigned long) addr + length;
576
577 /* For swizzling simply ensure that we always flush both
578 * channels. Lame, but simple and it works. Swizzled
579 * pwrite/pread is far from a hotpath - current userspace
580 * doesn't use it at all. */
581 start = round_down(start, 128);
582 end = round_up(end, 128);
583
584 drm_clflush_virt_range((void *)start, end - start);
585 } else {
586 drm_clflush_virt_range(addr, length);
587 }
588
589}
590
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591/* Only difference to the fast-path function is that this can handle bit17
592 * and uses non-atomic copy and kmap functions. */
593static int
594shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
595 char __user *user_data,
596 bool page_do_bit17_swizzling, bool needs_clflush)
597{
598 char *vaddr;
599 int ret;
600
601 vaddr = kmap(page);
602 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200603 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
604 page_length,
605 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200606
607 if (page_do_bit17_swizzling)
608 ret = __copy_to_user_swizzled(user_data,
609 vaddr, shmem_page_offset,
610 page_length);
611 else
612 ret = __copy_to_user(user_data,
613 vaddr + shmem_page_offset,
614 page_length);
615 kunmap(page);
616
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100617 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200618}
619
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530620static inline unsigned long
621slow_user_access(struct io_mapping *mapping,
622 uint64_t page_base, int page_offset,
623 char __user *user_data,
624 unsigned long length, bool pwrite)
625{
626 void __iomem *ioaddr;
627 void *vaddr;
628 uint64_t unwritten;
629
630 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
631 /* We can use the cpu mem copy function because this is X86. */
632 vaddr = (void __force *)ioaddr + page_offset;
633 if (pwrite)
634 unwritten = __copy_from_user(vaddr, user_data, length);
635 else
636 unwritten = __copy_to_user(user_data, vaddr, length);
637
638 io_mapping_unmap(ioaddr);
639 return unwritten;
640}
641
642static int
643i915_gem_gtt_pread(struct drm_device *dev,
644 struct drm_i915_gem_object *obj, uint64_t size,
645 uint64_t data_offset, uint64_t data_ptr)
646{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100647 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530648 struct i915_ggtt *ggtt = &dev_priv->ggtt;
649 struct drm_mm_node node;
650 char __user *user_data;
651 uint64_t remain;
652 uint64_t offset;
653 int ret;
654
655 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
656 if (ret) {
657 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
658 if (ret)
659 goto out;
660
661 ret = i915_gem_object_get_pages(obj);
662 if (ret) {
663 remove_mappable_node(&node);
664 goto out;
665 }
666
667 i915_gem_object_pin_pages(obj);
668 } else {
669 node.start = i915_gem_obj_ggtt_offset(obj);
670 node.allocated = false;
671 ret = i915_gem_object_put_fence(obj);
672 if (ret)
673 goto out_unpin;
674 }
675
676 ret = i915_gem_object_set_to_gtt_domain(obj, false);
677 if (ret)
678 goto out_unpin;
679
680 user_data = u64_to_user_ptr(data_ptr);
681 remain = size;
682 offset = data_offset;
683
684 mutex_unlock(&dev->struct_mutex);
685 if (likely(!i915.prefault_disable)) {
686 ret = fault_in_multipages_writeable(user_data, remain);
687 if (ret) {
688 mutex_lock(&dev->struct_mutex);
689 goto out_unpin;
690 }
691 }
692
693 while (remain > 0) {
694 /* Operation in this page
695 *
696 * page_base = page offset within aperture
697 * page_offset = offset within page
698 * page_length = bytes to copy for this page
699 */
700 u32 page_base = node.start;
701 unsigned page_offset = offset_in_page(offset);
702 unsigned page_length = PAGE_SIZE - page_offset;
703 page_length = remain < page_length ? remain : page_length;
704 if (node.allocated) {
705 wmb();
706 ggtt->base.insert_page(&ggtt->base,
707 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
708 node.start,
709 I915_CACHE_NONE, 0);
710 wmb();
711 } else {
712 page_base += offset & PAGE_MASK;
713 }
714 /* This is a slow read/write as it tries to read from
715 * and write to user memory which may result into page
716 * faults, and so we cannot perform this under struct_mutex.
717 */
718 if (slow_user_access(ggtt->mappable, page_base,
719 page_offset, user_data,
720 page_length, false)) {
721 ret = -EFAULT;
722 break;
723 }
724
725 remain -= page_length;
726 user_data += page_length;
727 offset += page_length;
728 }
729
730 mutex_lock(&dev->struct_mutex);
731 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
732 /* The user has modified the object whilst we tried
733 * reading from it, and we now have no idea what domain
734 * the pages should be in. As we have just been touching
735 * them directly, flush everything back to the GTT
736 * domain.
737 */
738 ret = i915_gem_object_set_to_gtt_domain(obj, false);
739 }
740
741out_unpin:
742 if (node.allocated) {
743 wmb();
744 ggtt->base.clear_range(&ggtt->base,
745 node.start, node.size,
746 true);
747 i915_gem_object_unpin_pages(obj);
748 remove_mappable_node(&node);
749 } else {
750 i915_gem_object_ggtt_unpin(obj);
751 }
752out:
753 return ret;
754}
755
Eric Anholteb014592009-03-10 11:44:52 -0700756static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200757i915_gem_shmem_pread(struct drm_device *dev,
758 struct drm_i915_gem_object *obj,
759 struct drm_i915_gem_pread *args,
760 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700761{
Daniel Vetter8461d222011-12-14 13:57:32 +0100762 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700763 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100764 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100765 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100766 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200767 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200768 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200769 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700770
Chris Wilson6eae0052016-06-20 15:05:52 +0100771 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530772 return -ENODEV;
773
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300774 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700775 remain = args->size;
776
Daniel Vetter8461d222011-12-14 13:57:32 +0100777 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700778
Brad Volkin4c914c02014-02-18 10:15:45 -0800779 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100780 if (ret)
781 return ret;
782
Eric Anholteb014592009-03-10 11:44:52 -0700783 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100784
Imre Deak67d5a502013-02-18 19:28:02 +0200785 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
786 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200787 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100788
789 if (remain <= 0)
790 break;
791
Eric Anholteb014592009-03-10 11:44:52 -0700792 /* Operation in this page
793 *
Eric Anholteb014592009-03-10 11:44:52 -0700794 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700795 * page_length = bytes to copy for this page
796 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100797 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700798 page_length = remain;
799 if ((shmem_page_offset + page_length) > PAGE_SIZE)
800 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700801
Daniel Vetter8461d222011-12-14 13:57:32 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 needs_clflush);
808 if (ret == 0)
809 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700810
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200811 mutex_unlock(&dev->struct_mutex);
812
Jani Nikulad330a952014-01-21 11:24:25 +0200813 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200814 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200815 /* Userspace is tricking us, but we've already clobbered
816 * its pages with the prefault and promised to write the
817 * data up to the first fault. Hence ignore any errors
818 * and just continue. */
819 (void)ret;
820 prefaulted = 1;
821 }
822
Daniel Vetterd174bd62012-03-25 19:47:40 +0200823 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
824 user_data, page_do_bit17_swizzling,
825 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700826
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200827 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100828
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100829 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100830 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100831
Chris Wilson17793c92014-03-07 08:30:36 +0000832next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700833 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100834 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700835 offset += page_length;
836 }
837
Chris Wilson4f27b752010-10-14 15:26:45 +0100838out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100839 i915_gem_object_unpin_pages(obj);
840
Eric Anholteb014592009-03-10 11:44:52 -0700841 return ret;
842}
843
Eric Anholt673a3942008-07-30 12:06:12 -0700844/**
845 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100846 * @dev: drm device pointer
847 * @data: ioctl data blob
848 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700849 *
850 * On error, the contents of *data are undefined.
851 */
852int
853i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000854 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
856 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000857 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100858 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700859
Chris Wilson51311d02010-11-17 09:10:42 +0000860 if (args->size == 0)
861 return 0;
862
863 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300864 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000865 args->size))
866 return -EFAULT;
867
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100869 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100870 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700871
Chris Wilson03ac0642016-07-20 13:31:51 +0100872 obj = i915_gem_object_lookup(file, args->handle);
873 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Chris Wilsondb53a302011-02-03 11:57:46 +0000885 trace_i915_gem_object_pread(obj, args->offset, args->size);
886
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200887 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700888
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530889 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100890 if (ret == -EFAULT || ret == -ENODEV) {
891 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530892 ret = i915_gem_gtt_pread(dev, obj, args->size,
893 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100894 intel_runtime_pm_put(to_i915(dev));
895 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530896
Chris Wilson35b62a82010-09-26 20:23:38 +0100897out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100898 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100899unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100900 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700901 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700902}
903
Keith Packard0839ccb2008-10-30 19:38:48 -0700904/* This is the fast write path which cannot handle
905 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700906 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700907
Keith Packard0839ccb2008-10-30 19:38:48 -0700908static inline int
909fast_user_write(struct io_mapping *mapping,
910 loff_t page_base, int page_offset,
911 char __user *user_data,
912 int length)
913{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700914 void __iomem *vaddr_atomic;
915 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700916 unsigned long unwritten;
917
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700918 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700919 /* We can use the cpu mem copy function because this is X86. */
920 vaddr = (void __force*)vaddr_atomic + page_offset;
921 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700922 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700923 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100924 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700925}
926
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927/**
928 * This is the fast pwrite path, where we copy the data directly from the
929 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +0200930 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100931 * @obj: i915 gem object
932 * @args: pwrite arguments structure
933 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700934 */
Eric Anholt673a3942008-07-30 12:06:12 -0700935static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530936i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000937 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700938 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000939 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700940{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530941 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530942 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530943 struct drm_mm_node node;
944 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700945 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530946 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530947 bool hit_slow_path = false;
948
949 if (obj->tiling_mode != I915_TILING_NONE)
950 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200951
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100952 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530953 if (ret) {
954 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
955 if (ret)
956 goto out;
957
958 ret = i915_gem_object_get_pages(obj);
959 if (ret) {
960 remove_mappable_node(&node);
961 goto out;
962 }
963
964 i915_gem_object_pin_pages(obj);
965 } else {
966 node.start = i915_gem_obj_ggtt_offset(obj);
967 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530968 ret = i915_gem_object_put_fence(obj);
969 if (ret)
970 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530971 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200972
973 ret = i915_gem_object_set_to_gtt_domain(obj, true);
974 if (ret)
975 goto out_unpin;
976
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700977 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530978 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200979
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530980 user_data = u64_to_user_ptr(args->data_ptr);
981 offset = args->offset;
982 remain = args->size;
983 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700984 /* Operation in this page
985 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700986 * page_base = page offset within aperture
987 * page_offset = offset within page
988 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700989 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530990 u32 page_base = node.start;
991 unsigned page_offset = offset_in_page(offset);
992 unsigned page_length = PAGE_SIZE - page_offset;
993 page_length = remain < page_length ? remain : page_length;
994 if (node.allocated) {
995 wmb(); /* flush the write before we modify the GGTT */
996 ggtt->base.insert_page(&ggtt->base,
997 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
998 node.start, I915_CACHE_NONE, 0);
999 wmb(); /* flush modifications to the GGTT (insert_page) */
1000 } else {
1001 page_base += offset & PAGE_MASK;
1002 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001003 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001004 * source page isn't available. Return the error and we'll
1005 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006 * If the object is non-shmem backed, we retry again with the
1007 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001008 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001009 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001010 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301011 hit_slow_path = true;
1012 mutex_unlock(&dev->struct_mutex);
1013 if (slow_user_access(ggtt->mappable,
1014 page_base,
1015 page_offset, user_data,
1016 page_length, true)) {
1017 ret = -EFAULT;
1018 mutex_lock(&dev->struct_mutex);
1019 goto out_flush;
1020 }
1021
1022 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001023 }
Eric Anholt673a3942008-07-30 12:06:12 -07001024
Keith Packard0839ccb2008-10-30 19:38:48 -07001025 remain -= page_length;
1026 user_data += page_length;
1027 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001028 }
Eric Anholt673a3942008-07-30 12:06:12 -07001029
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001030out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301031 if (hit_slow_path) {
1032 if (ret == 0 &&
1033 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1034 /* The user has modified the object whilst we tried
1035 * reading from it, and we now have no idea what domain
1036 * the pages should be in. As we have just been touching
1037 * them directly, flush everything back to the GTT
1038 * domain.
1039 */
1040 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1041 }
1042 }
1043
Rodrigo Vivide152b62015-07-07 16:28:51 -07001044 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301046 if (node.allocated) {
1047 wmb();
1048 ggtt->base.clear_range(&ggtt->base,
1049 node.start, node.size,
1050 true);
1051 i915_gem_object_unpin_pages(obj);
1052 remove_mappable_node(&node);
1053 } else {
1054 i915_gem_object_ggtt_unpin(obj);
1055 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001056out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001057 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001058}
1059
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060/* Per-page copy function for the shmem pwrite fastpath.
1061 * Flushes invalid cachelines before writing to the target if
1062 * needs_clflush_before is set and flushes out any written cachelines after
1063 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001064static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001065shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1066 char __user *user_data,
1067 bool page_do_bit17_swizzling,
1068 bool needs_clflush_before,
1069 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001070{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001071 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001072 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001073
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001074 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001075 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Daniel Vetterd174bd62012-03-25 19:47:40 +02001077 vaddr = kmap_atomic(page);
1078 if (needs_clflush_before)
1079 drm_clflush_virt_range(vaddr + shmem_page_offset,
1080 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001081 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1082 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083 if (needs_clflush_after)
1084 drm_clflush_virt_range(vaddr + shmem_page_offset,
1085 page_length);
1086 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001087
Chris Wilson755d2212012-09-04 21:02:55 +01001088 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001089}
1090
Daniel Vetterd174bd62012-03-25 19:47:40 +02001091/* Only difference to the fast-path function is that this can handle bit17
1092 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001093static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001094shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1095 char __user *user_data,
1096 bool page_do_bit17_swizzling,
1097 bool needs_clflush_before,
1098 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001099{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001100 char *vaddr;
1101 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001102
Daniel Vetterd174bd62012-03-25 19:47:40 +02001103 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001104 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001105 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1106 page_length,
1107 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001108 if (page_do_bit17_swizzling)
1109 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110 user_data,
1111 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001112 else
1113 ret = __copy_from_user(vaddr + shmem_page_offset,
1114 user_data,
1115 page_length);
1116 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001117 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1118 page_length,
1119 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001120 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001121
Chris Wilson755d2212012-09-04 21:02:55 +01001122 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001123}
1124
Eric Anholt40123c12009-03-09 13:42:30 -07001125static int
Daniel Vettere244a442012-03-25 19:47:28 +02001126i915_gem_shmem_pwrite(struct drm_device *dev,
1127 struct drm_i915_gem_object *obj,
1128 struct drm_i915_gem_pwrite *args,
1129 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001130{
Eric Anholt40123c12009-03-09 13:42:30 -07001131 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001132 loff_t offset;
1133 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001134 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001135 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001136 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001137 int needs_clflush_after = 0;
1138 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001139 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001140
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001141 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001142 remain = args->size;
1143
Daniel Vetter8c599672011-12-14 13:57:31 +01001144 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001145
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001146 ret = i915_gem_object_wait_rendering(obj, false);
1147 if (ret)
1148 return ret;
1149
Daniel Vetter58642882012-03-25 19:47:37 +02001150 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1151 /* If we're not in the cpu write domain, set ourself into the gtt
1152 * write domain and manually flush cachelines (if required). This
1153 * optimizes for the case when the gpu will use the data
1154 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001155 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001156 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001157 /* Same trick applies to invalidate partially written cachelines read
1158 * before writing. */
1159 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1160 needs_clflush_before =
1161 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001162
Chris Wilson755d2212012-09-04 21:02:55 +01001163 ret = i915_gem_object_get_pages(obj);
1164 if (ret)
1165 return ret;
1166
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001167 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001168
Chris Wilson755d2212012-09-04 21:02:55 +01001169 i915_gem_object_pin_pages(obj);
1170
Eric Anholt40123c12009-03-09 13:42:30 -07001171 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001172 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001173
Imre Deak67d5a502013-02-18 19:28:02 +02001174 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1175 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001176 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001177 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001178
Chris Wilson9da3da62012-06-01 15:20:22 +01001179 if (remain <= 0)
1180 break;
1181
Eric Anholt40123c12009-03-09 13:42:30 -07001182 /* Operation in this page
1183 *
Eric Anholt40123c12009-03-09 13:42:30 -07001184 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001185 * page_length = bytes to copy for this page
1186 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001187 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001188
1189 page_length = remain;
1190 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1191 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001192
Daniel Vetter58642882012-03-25 19:47:37 +02001193 /* If we don't overwrite a cacheline completely we need to be
1194 * careful to have up-to-date data by first clflushing. Don't
1195 * overcomplicate things and flush the entire patch. */
1196 partial_cacheline_write = needs_clflush_before &&
1197 ((shmem_page_offset | page_length)
1198 & (boot_cpu_data.x86_clflush_size - 1));
1199
Daniel Vetter8c599672011-12-14 13:57:31 +01001200 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1201 (page_to_phys(page) & (1 << 17)) != 0;
1202
Daniel Vetterd174bd62012-03-25 19:47:40 +02001203 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1204 user_data, page_do_bit17_swizzling,
1205 partial_cacheline_write,
1206 needs_clflush_after);
1207 if (ret == 0)
1208 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001209
Daniel Vettere244a442012-03-25 19:47:28 +02001210 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001211 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001212 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1213 user_data, page_do_bit17_swizzling,
1214 partial_cacheline_write,
1215 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001216
Daniel Vettere244a442012-03-25 19:47:28 +02001217 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001218
Chris Wilson755d2212012-09-04 21:02:55 +01001219 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001220 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001221
Chris Wilson17793c92014-03-07 08:30:36 +00001222next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001223 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001224 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001225 offset += page_length;
1226 }
1227
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001228out:
Chris Wilson755d2212012-09-04 21:02:55 +01001229 i915_gem_object_unpin_pages(obj);
1230
Daniel Vettere244a442012-03-25 19:47:28 +02001231 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001232 /*
1233 * Fixup: Flush cpu caches in case we didn't flush the dirty
1234 * cachelines in-line while writing and the object moved
1235 * out of the cpu write domain while we've dropped the lock.
1236 */
1237 if (!needs_clflush_after &&
1238 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001239 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001240 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001241 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001242 }
Eric Anholt40123c12009-03-09 13:42:30 -07001243
Daniel Vetter58642882012-03-25 19:47:37 +02001244 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001245 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001246 else
1247 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001248
Rodrigo Vivide152b62015-07-07 16:28:51 -07001249 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001250 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001251}
1252
1253/**
1254 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001255 * @dev: drm device
1256 * @data: ioctl data blob
1257 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001258 *
1259 * On error, the contents of the buffer that were to be modified are undefined.
1260 */
1261int
1262i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001263 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001264{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001265 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001266 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001267 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001268 int ret;
1269
1270 if (args->size == 0)
1271 return 0;
1272
1273 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001274 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001275 args->size))
1276 return -EFAULT;
1277
Jani Nikulad330a952014-01-21 11:24:25 +02001278 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001279 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001280 args->size);
1281 if (ret)
1282 return -EFAULT;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Imre Deak5d77d9c2014-11-12 16:40:35 +02001285 intel_runtime_pm_get(dev_priv);
1286
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001287 ret = i915_mutex_lock_interruptible(dev);
1288 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001289 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001290
Chris Wilson03ac0642016-07-20 13:31:51 +01001291 obj = i915_gem_object_lookup(file, args->handle);
1292 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001293 ret = -ENOENT;
1294 goto unlock;
1295 }
Eric Anholt673a3942008-07-30 12:06:12 -07001296
Chris Wilson7dcd2492010-09-26 20:21:44 +01001297 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001298 if (args->offset > obj->base.size ||
1299 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001300 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001301 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001302 }
1303
Chris Wilsondb53a302011-02-03 11:57:46 +00001304 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1305
Daniel Vetter935aaa62012-03-25 19:47:35 +02001306 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001307 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1308 * it would end up going through the fenced access, and we'll get
1309 * different detiling behavior between reading and writing.
1310 * pread/pwrite currently are reading and writing from the CPU
1311 * perspective, requiring manual detiling by the client.
1312 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001313 if (!i915_gem_object_has_struct_page(obj) ||
1314 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301315 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001316 /* Note that the gtt paths might fail with non-page-backed user
1317 * pointers (e.g. gtt mappings when moving data between
1318 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001319 }
Eric Anholt673a3942008-07-30 12:06:12 -07001320
Chris Wilsond1054ee2016-07-16 18:42:36 +01001321 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001322 if (obj->phys_handle)
1323 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001324 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001325 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301326 else
1327 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001328 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001329
Chris Wilson35b62a82010-09-26 20:23:38 +01001330out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001331 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001332unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001333 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001334put_rpm:
1335 intel_runtime_pm_put(dev_priv);
1336
Eric Anholt673a3942008-07-30 12:06:12 -07001337 return ret;
1338}
1339
Chris Wilson8cac6f62016-08-04 07:52:32 +01001340/**
1341 * Ensures that all rendering to the object has completed and the object is
1342 * safe to unbind from the GTT or access from the CPU.
1343 * @obj: i915 gem object
1344 * @readonly: waiting for read access or write
1345 */
1346int
1347i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1348 bool readonly)
1349{
1350 struct reservation_object *resv;
1351 struct i915_gem_active *active;
1352 unsigned long active_mask;
1353 int idx, ret;
1354
1355 lockdep_assert_held(&obj->base.dev->struct_mutex);
1356
1357 if (!readonly) {
1358 active = obj->last_read;
1359 active_mask = obj->active;
1360 } else {
1361 active_mask = 1;
1362 active = &obj->last_write;
1363 }
1364
1365 for_each_active(active_mask, idx) {
Chris Wilsonfa545cb2016-08-04 07:52:35 +01001366 ret = i915_gem_active_wait(&active[idx],
1367 &obj->base.dev->struct_mutex);
Chris Wilson8cac6f62016-08-04 07:52:32 +01001368 if (ret)
1369 return ret;
Chris Wilson8cac6f62016-08-04 07:52:32 +01001370 }
1371
1372 resv = i915_gem_object_get_dmabuf_resv(obj);
1373 if (resv) {
1374 long err;
1375
1376 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
1377 MAX_SCHEDULE_TIMEOUT);
1378 if (err < 0)
1379 return err;
1380 }
1381
1382 return 0;
1383}
1384
Chris Wilson3236f572012-08-24 09:35:09 +01001385/* A nonblocking variant of the above wait. This is a highly dangerous routine
1386 * as the object state may change during this call.
1387 */
1388static __must_check int
1389i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001390 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001391 bool readonly)
1392{
1393 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001394 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001395 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilson8cac6f62016-08-04 07:52:32 +01001396 struct i915_gem_active *active;
1397 unsigned long active_mask;
Chris Wilsonb4716182015-04-27 13:41:17 +01001398 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001399
1400 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1401 BUG_ON(!dev_priv->mm.interruptible);
1402
Chris Wilson8cac6f62016-08-04 07:52:32 +01001403 active_mask = obj->active;
1404 if (!active_mask)
Chris Wilson3236f572012-08-24 09:35:09 +01001405 return 0;
1406
Chris Wilson8cac6f62016-08-04 07:52:32 +01001407 if (!readonly) {
1408 active = obj->last_read;
1409 } else {
1410 active_mask = 1;
1411 active = &obj->last_write;
1412 }
1413
1414 for_each_active(active_mask, i) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001415 struct drm_i915_gem_request *req;
1416
Chris Wilson8cac6f62016-08-04 07:52:32 +01001417 req = i915_gem_active_get(&active[i],
Chris Wilsond72d9082016-08-04 07:52:31 +01001418 &obj->base.dev->struct_mutex);
Chris Wilson8cac6f62016-08-04 07:52:32 +01001419 if (req)
Chris Wilson27c01aa2016-08-04 07:52:30 +01001420 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01001421 }
1422
1423 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001424 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson776f3232016-08-04 07:52:40 +01001426 ret = i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001427 mutex_lock(&dev->struct_mutex);
1428
Chris Wilsonfa545cb2016-08-04 07:52:35 +01001429 for (i = 0; i < n; i++)
Chris Wilsone8a261e2016-07-20 13:31:49 +01001430 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01001431
1432 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001433}
1434
Chris Wilson2e1b8732015-04-27 13:41:22 +01001435static struct intel_rps_client *to_rps_client(struct drm_file *file)
1436{
1437 struct drm_i915_file_private *fpriv = file->driver_priv;
1438 return &fpriv->rps;
1439}
1440
Chris Wilsonaeecc962016-06-17 14:46:39 -03001441static enum fb_op_origin
1442write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1443{
1444 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1445 ORIGIN_GTT : ORIGIN_CPU;
1446}
1447
Eric Anholt673a3942008-07-30 12:06:12 -07001448/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001449 * Called when user space prepares to use an object with the CPU, either
1450 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001451 * @dev: drm device
1452 * @data: ioctl data blob
1453 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001454 */
1455int
1456i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001457 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001458{
1459 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001460 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001461 uint32_t read_domains = args->read_domains;
1462 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001463 int ret;
1464
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001465 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001466 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001467 return -EINVAL;
1468
Chris Wilson21d509e2009-06-06 09:46:02 +01001469 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001470 return -EINVAL;
1471
1472 /* Having something in the write domain implies it's in the read
1473 * domain, and only that read domain. Enforce that in the request.
1474 */
1475 if (write_domain != 0 && read_domains != write_domain)
1476 return -EINVAL;
1477
Chris Wilson76c1dec2010-09-25 11:22:51 +01001478 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001479 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001480 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001481
Chris Wilson03ac0642016-07-20 13:31:51 +01001482 obj = i915_gem_object_lookup(file, args->handle);
1483 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001484 ret = -ENOENT;
1485 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001486 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001487
Chris Wilson3236f572012-08-24 09:35:09 +01001488 /* Try to flush the object off the GPU without holding the lock.
1489 * We will repeat the flush holding the lock in the normal manner
1490 * to catch cases where we are gazumped.
1491 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001492 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001493 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001494 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001495 if (ret)
1496 goto unref;
1497
Chris Wilson43566de2015-01-02 16:29:29 +05301498 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001499 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301500 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001501 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001502
Daniel Vetter031b6982015-06-26 19:35:16 +02001503 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001504 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001505
Chris Wilson3236f572012-08-24 09:35:09 +01001506unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001507 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001508unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001509 mutex_unlock(&dev->struct_mutex);
1510 return ret;
1511}
1512
1513/**
1514 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001515 * @dev: drm device
1516 * @data: ioctl data blob
1517 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001518 */
1519int
1520i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001522{
1523 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001524 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001525 int ret = 0;
1526
Chris Wilson76c1dec2010-09-25 11:22:51 +01001527 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001528 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001529 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001530
Chris Wilson03ac0642016-07-20 13:31:51 +01001531 obj = i915_gem_object_lookup(file, args->handle);
1532 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001533 ret = -ENOENT;
1534 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001535 }
1536
Eric Anholt673a3942008-07-30 12:06:12 -07001537 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001538 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001539 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001540
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001541 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001542unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001543 mutex_unlock(&dev->struct_mutex);
1544 return ret;
1545}
1546
1547/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001548 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1549 * it is mapped to.
1550 * @dev: drm device
1551 * @data: ioctl data blob
1552 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001553 *
1554 * While the mapping holds a reference on the contents of the object, it doesn't
1555 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001556 *
1557 * IMPORTANT:
1558 *
1559 * DRM driver writers who look a this function as an example for how to do GEM
1560 * mmap support, please don't implement mmap support like here. The modern way
1561 * to implement DRM mmap support is with an mmap offset ioctl (like
1562 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1563 * That way debug tooling like valgrind will understand what's going on, hiding
1564 * the mmap call in a driver private ioctl will break that. The i915 driver only
1565 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001566 */
1567int
1568i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001569 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001570{
1571 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001572 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001573 unsigned long addr;
1574
Akash Goel1816f922015-01-02 16:29:30 +05301575 if (args->flags & ~(I915_MMAP_WC))
1576 return -EINVAL;
1577
Borislav Petkov568a58e2016-03-29 17:42:01 +02001578 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301579 return -ENODEV;
1580
Chris Wilson03ac0642016-07-20 13:31:51 +01001581 obj = i915_gem_object_lookup(file, args->handle);
1582 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001583 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001584
Daniel Vetter1286ff72012-05-10 15:25:09 +02001585 /* prime objects have no backing filp to GEM mmap
1586 * pages from.
1587 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001588 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001589 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001590 return -EINVAL;
1591 }
1592
Chris Wilson03ac0642016-07-20 13:31:51 +01001593 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001594 PROT_READ | PROT_WRITE, MAP_SHARED,
1595 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301596 if (args->flags & I915_MMAP_WC) {
1597 struct mm_struct *mm = current->mm;
1598 struct vm_area_struct *vma;
1599
Michal Hocko80a89a52016-05-23 16:26:11 -07001600 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001601 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001602 return -EINTR;
1603 }
Akash Goel1816f922015-01-02 16:29:30 +05301604 vma = find_vma(mm, addr);
1605 if (vma)
1606 vma->vm_page_prot =
1607 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1608 else
1609 addr = -ENOMEM;
1610 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001611
1612 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001613 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301614 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001615 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001616 if (IS_ERR((void *)addr))
1617 return addr;
1618
1619 args->addr_ptr = (uint64_t) addr;
1620
1621 return 0;
1622}
1623
Jesse Barnesde151cf2008-11-12 10:03:55 -08001624/**
1625 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001626 * @vma: VMA in question
1627 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 *
1629 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1630 * from userspace. The fault handler takes care of binding the object to
1631 * the GTT (if needed), allocating and programming a fence register (again,
1632 * only if needed based on whether the old reg is still valid or the object
1633 * is tiled) and inserting a new PTE into the faulting process.
1634 *
1635 * Note that the faulting process may involve evicting existing objects
1636 * from the GTT and/or fence registers to make room. So performance may
1637 * suffer if the GTT working set is large or there are few fence registers
1638 * left.
1639 */
1640int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1641{
Chris Wilson05394f32010-11-08 19:18:58 +00001642 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1643 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001644 struct drm_i915_private *dev_priv = to_i915(dev);
1645 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001646 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001647 pgoff_t page_offset;
1648 unsigned long pfn;
1649 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001650 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001651
Paulo Zanonif65c9162013-11-27 18:20:34 -02001652 intel_runtime_pm_get(dev_priv);
1653
Jesse Barnesde151cf2008-11-12 10:03:55 -08001654 /* We don't use vmf->pgoff since that has the fake offset */
1655 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1656 PAGE_SHIFT;
1657
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001658 ret = i915_mutex_lock_interruptible(dev);
1659 if (ret)
1660 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001661
Chris Wilsondb53a302011-02-03 11:57:46 +00001662 trace_i915_gem_object_fault(obj, page_offset, true, write);
1663
Chris Wilson6e4930f2014-02-07 18:37:06 -02001664 /* Try to flush the object off the GPU first without holding the lock.
1665 * Upon reacquiring the lock, we will perform our sanity checks and then
1666 * repeat the flush holding the lock in the normal manner to catch cases
1667 * where we are gazumped.
1668 */
1669 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1670 if (ret)
1671 goto unlock;
1672
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001673 /* Access to snoopable pages through the GTT is incoherent. */
1674 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001675 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001676 goto unlock;
1677 }
1678
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001679 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001680 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001681 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001682 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001683
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001684 memset(&view, 0, sizeof(view));
1685 view.type = I915_GGTT_VIEW_PARTIAL;
1686 view.params.partial.offset = rounddown(page_offset, chunk_size);
1687 view.params.partial.size =
1688 min_t(unsigned int,
1689 chunk_size,
1690 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1691 view.params.partial.offset);
1692 }
1693
1694 /* Now pin it into the GTT if needed */
Chris Wilson91b2db62016-08-04 16:32:23 +01001695 ret = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001696 if (ret)
1697 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001698
Chris Wilsonc9839302012-11-20 10:45:17 +00001699 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1700 if (ret)
1701 goto unpin;
1702
1703 ret = i915_gem_object_get_fence(obj);
1704 if (ret)
1705 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001706
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001707 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001708 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001709 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001710 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001711
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001712 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1713 /* Overriding existing pages in partial view does not cause
1714 * us any trouble as TLBs are still valid because the fault
1715 * is due to userspace losing part of the mapping or never
1716 * having accessed it before (at this partials' range).
1717 */
1718 unsigned long base = vma->vm_start +
1719 (view.params.partial.offset << PAGE_SHIFT);
1720 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001721
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001722 for (i = 0; i < view.params.partial.size; i++) {
1723 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001724 if (ret)
1725 break;
1726 }
1727
1728 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001729 } else {
1730 if (!obj->fault_mappable) {
1731 unsigned long size = min_t(unsigned long,
1732 vma->vm_end - vma->vm_start,
1733 obj->base.size);
1734 int i;
1735
1736 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1737 ret = vm_insert_pfn(vma,
1738 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1739 pfn + i);
1740 if (ret)
1741 break;
1742 }
1743
1744 obj->fault_mappable = true;
1745 } else
1746 ret = vm_insert_pfn(vma,
1747 (unsigned long)vmf->virtual_address,
1748 pfn + page_offset);
1749 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001750unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001751 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001752unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001754out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001755 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001756 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001757 /*
1758 * We eat errors when the gpu is terminally wedged to avoid
1759 * userspace unduly crashing (gl has no provisions for mmaps to
1760 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1761 * and so needs to be reported.
1762 */
1763 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001764 ret = VM_FAULT_SIGBUS;
1765 break;
1766 }
Chris Wilson045e7692010-11-07 09:18:22 +00001767 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001768 /*
1769 * EAGAIN means the gpu is hung and we'll wait for the error
1770 * handler to reset everything when re-faulting in
1771 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001772 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001773 case 0:
1774 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001775 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001776 case -EBUSY:
1777 /*
1778 * EBUSY is ok: this just means that another thread
1779 * already did the job.
1780 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001781 ret = VM_FAULT_NOPAGE;
1782 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001783 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001784 ret = VM_FAULT_OOM;
1785 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001786 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001787 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001788 ret = VM_FAULT_SIGBUS;
1789 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001791 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001792 ret = VM_FAULT_SIGBUS;
1793 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001795
1796 intel_runtime_pm_put(dev_priv);
1797 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798}
1799
1800/**
Chris Wilson901782b2009-07-10 08:18:50 +01001801 * i915_gem_release_mmap - remove physical page mappings
1802 * @obj: obj in question
1803 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001804 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001805 * relinquish ownership of the pages back to the system.
1806 *
1807 * It is vital that we remove the page mapping if we have mapped a tiled
1808 * object through the GTT and then lose the fence register due to
1809 * resource pressure. Similarly if the object has been moved out of the
1810 * aperture, than pages mapped into userspace must be revoked. Removing the
1811 * mapping will then trigger a page fault on the next user access, allowing
1812 * fixup by i915_gem_fault().
1813 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001814void
Chris Wilson05394f32010-11-08 19:18:58 +00001815i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001816{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001817 /* Serialisation between user GTT access and our code depends upon
1818 * revoking the CPU's PTE whilst the mutex is held. The next user
1819 * pagefault then has to wait until we release the mutex.
1820 */
1821 lockdep_assert_held(&obj->base.dev->struct_mutex);
1822
Chris Wilson6299f992010-11-24 12:23:44 +00001823 if (!obj->fault_mappable)
1824 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001825
David Herrmann6796cb12014-01-03 14:24:19 +01001826 drm_vma_node_unmap(&obj->base.vma_node,
1827 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001828
1829 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1830 * memory transactions from userspace before we return. The TLB
1831 * flushing implied above by changing the PTE above *should* be
1832 * sufficient, an extra barrier here just provides us with a bit
1833 * of paranoid documentation about our requirement to serialise
1834 * memory writes before touching registers / GSM.
1835 */
1836 wmb();
1837
Chris Wilson6299f992010-11-24 12:23:44 +00001838 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001839}
1840
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001841void
1842i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1843{
1844 struct drm_i915_gem_object *obj;
1845
1846 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1847 i915_gem_release_mmap(obj);
1848}
1849
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001850/**
1851 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001852 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001853 * @size: object size
1854 * @tiling_mode: tiling mode
1855 *
1856 * Return the required global GTT size for an object, taking into account
1857 * potential fence register mapping.
1858 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001859u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1860 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001861{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001862 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001863
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001864 GEM_BUG_ON(size == 0);
1865
Chris Wilsona9f14812016-08-04 16:32:28 +01001866 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001867 tiling_mode == I915_TILING_NONE)
1868 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001869
1870 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001871 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001872 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001873 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001874 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001875
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001876 while (ggtt_size < size)
1877 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001878
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001879 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001880}
1881
Jesse Barnesde151cf2008-11-12 10:03:55 -08001882/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001883 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001884 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001885 * @size: object size
1886 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001887 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001888 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001889 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001890 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001892u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001893 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001894{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001895 GEM_BUG_ON(size == 0);
1896
Jesse Barnesde151cf2008-11-12 10:03:55 -08001897 /*
1898 * Minimum alignment is 4k (GTT page size), but might be greater
1899 * if a fence register is needed for the object.
1900 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001901 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001902 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903 return 4096;
1904
1905 /*
1906 * Previous chips need to be aligned to the size of the smallest
1907 * fence register that can contain the object.
1908 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001909 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001910}
1911
Chris Wilsond8cb5082012-08-11 15:41:03 +01001912static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1913{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001914 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001915 int ret;
1916
Daniel Vetterda494d72012-12-20 15:11:16 +01001917 dev_priv->mm.shrinker_no_lock_stealing = true;
1918
Chris Wilsond8cb5082012-08-11 15:41:03 +01001919 ret = drm_gem_create_mmap_offset(&obj->base);
1920 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001921 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001922
1923 /* Badly fragmented mmap space? The only way we can recover
1924 * space is by destroying unwanted objects. We can't randomly release
1925 * mmap_offsets as userspace expects them to be persistent for the
1926 * lifetime of the objects. The closest we can is to release the
1927 * offsets on purgeable objects by truncating it and marking it purged,
1928 * which prevents userspace from ever using that object again.
1929 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001930 i915_gem_shrink(dev_priv,
1931 obj->base.size >> PAGE_SHIFT,
1932 I915_SHRINK_BOUND |
1933 I915_SHRINK_UNBOUND |
1934 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001935 ret = drm_gem_create_mmap_offset(&obj->base);
1936 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001937 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001938
1939 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001940 ret = drm_gem_create_mmap_offset(&obj->base);
1941out:
1942 dev_priv->mm.shrinker_no_lock_stealing = false;
1943
1944 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001945}
1946
1947static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1948{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001949 drm_gem_free_mmap_offset(&obj->base);
1950}
1951
Dave Airlieda6b51d2014-12-24 13:11:17 +10001952int
Dave Airlieff72145b2011-02-07 12:16:14 +10001953i915_gem_mmap_gtt(struct drm_file *file,
1954 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001955 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001956 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001957{
Chris Wilson05394f32010-11-08 19:18:58 +00001958 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959 int ret;
1960
Chris Wilson76c1dec2010-09-25 11:22:51 +01001961 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001962 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001963 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001964
Chris Wilson03ac0642016-07-20 13:31:51 +01001965 obj = i915_gem_object_lookup(file, handle);
1966 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001967 ret = -ENOENT;
1968 goto unlock;
1969 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001970
Chris Wilson05394f32010-11-08 19:18:58 +00001971 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001972 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001973 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001974 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001975 }
1976
Chris Wilsond8cb5082012-08-11 15:41:03 +01001977 ret = i915_gem_object_create_mmap_offset(obj);
1978 if (ret)
1979 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001980
David Herrmann0de23972013-07-24 21:07:52 +02001981 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001982
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001983out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001984 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001985unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001986 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001987 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001988}
1989
Dave Airlieff72145b2011-02-07 12:16:14 +10001990/**
1991 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1992 * @dev: DRM device
1993 * @data: GTT mapping ioctl data
1994 * @file: GEM object info
1995 *
1996 * Simply returns the fake offset to userspace so it can mmap it.
1997 * The mmap call will end up in drm_gem_mmap(), which will set things
1998 * up so we can get faults in the handler above.
1999 *
2000 * The fault handler will take care of binding the object into the GTT
2001 * (since it may have been evicted to make room for something), allocating
2002 * a fence register, and mapping the appropriate aperture address into
2003 * userspace.
2004 */
2005int
2006i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2007 struct drm_file *file)
2008{
2009 struct drm_i915_gem_mmap_gtt *args = data;
2010
Dave Airlieda6b51d2014-12-24 13:11:17 +10002011 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002012}
2013
Daniel Vetter225067e2012-08-20 10:23:20 +02002014/* Immediately discard the backing storage */
2015static void
2016i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002017{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002018 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002019
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002020 if (obj->base.filp == NULL)
2021 return;
2022
Daniel Vetter225067e2012-08-20 10:23:20 +02002023 /* Our goal here is to return as much of the memory as
2024 * is possible back to the system as we are called from OOM.
2025 * To do this we must instruct the shmfs to drop all of its
2026 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002027 */
Chris Wilson55372522014-03-25 13:23:06 +00002028 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002029 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002030}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002031
Chris Wilson55372522014-03-25 13:23:06 +00002032/* Try to discard unwanted pages */
2033static void
2034i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002035{
Chris Wilson55372522014-03-25 13:23:06 +00002036 struct address_space *mapping;
2037
2038 switch (obj->madv) {
2039 case I915_MADV_DONTNEED:
2040 i915_gem_object_truncate(obj);
2041 case __I915_MADV_PURGED:
2042 return;
2043 }
2044
2045 if (obj->base.filp == NULL)
2046 return;
2047
2048 mapping = file_inode(obj->base.filp)->i_mapping,
2049 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002050}
2051
Chris Wilson5cdf5882010-09-27 15:51:07 +01002052static void
Chris Wilson05394f32010-11-08 19:18:58 +00002053i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002054{
Dave Gordon85d12252016-05-20 11:54:06 +01002055 struct sgt_iter sgt_iter;
2056 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002057 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002058
Chris Wilson05394f32010-11-08 19:18:58 +00002059 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002060
Chris Wilson6c085a72012-08-20 11:40:46 +02002061 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002062 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002063 /* In the event of a disaster, abandon all caches and
2064 * hope for the best.
2065 */
Chris Wilson2c225692013-08-09 12:26:45 +01002066 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002067 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2068 }
2069
Imre Deake2273302015-07-09 12:59:05 +03002070 i915_gem_gtt_finish_object(obj);
2071
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002072 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002073 i915_gem_object_save_bit_17_swizzle(obj);
2074
Chris Wilson05394f32010-11-08 19:18:58 +00002075 if (obj->madv == I915_MADV_DONTNEED)
2076 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002077
Dave Gordon85d12252016-05-20 11:54:06 +01002078 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002079 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002080 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002081
Chris Wilson05394f32010-11-08 19:18:58 +00002082 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002083 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002084
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002085 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002086 }
Chris Wilson05394f32010-11-08 19:18:58 +00002087 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002088
Chris Wilson9da3da62012-06-01 15:20:22 +01002089 sg_free_table(obj->pages);
2090 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002091}
2092
Chris Wilsondd624af2013-01-15 12:39:35 +00002093int
Chris Wilson37e680a2012-06-07 15:38:42 +01002094i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2095{
2096 const struct drm_i915_gem_object_ops *ops = obj->ops;
2097
Chris Wilson2f745ad2012-09-04 21:02:58 +01002098 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002099 return 0;
2100
Chris Wilsona5570172012-09-04 21:02:54 +01002101 if (obj->pages_pin_count)
2102 return -EBUSY;
2103
Chris Wilson15717de2016-08-04 07:52:26 +01002104 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002105
Chris Wilsona2165e32012-12-03 11:49:00 +00002106 /* ->put_pages might need to allocate memory for the bit17 swizzle
2107 * array, hence protect them from being reaped by removing them from gtt
2108 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002109 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002110
Chris Wilson0a798eb2016-04-08 12:11:11 +01002111 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002112 if (is_vmalloc_addr(obj->mapping))
2113 vunmap(obj->mapping);
2114 else
2115 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002116 obj->mapping = NULL;
2117 }
2118
Chris Wilson37e680a2012-06-07 15:38:42 +01002119 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002120 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002121
Chris Wilson55372522014-03-25 13:23:06 +00002122 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002123
2124 return 0;
2125}
2126
Chris Wilson37e680a2012-06-07 15:38:42 +01002127static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002128i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002129{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002130 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002131 int page_count, i;
2132 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002133 struct sg_table *st;
2134 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002135 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002136 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002137 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002138 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002139 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002140
Chris Wilson6c085a72012-08-20 11:40:46 +02002141 /* Assert that the object is not currently in any GPU domain. As it
2142 * wasn't in the GTT, there shouldn't be any way it could have been in
2143 * a GPU cache
2144 */
2145 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2146 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2147
Chris Wilson9da3da62012-06-01 15:20:22 +01002148 st = kmalloc(sizeof(*st), GFP_KERNEL);
2149 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002150 return -ENOMEM;
2151
Chris Wilson9da3da62012-06-01 15:20:22 +01002152 page_count = obj->base.size / PAGE_SIZE;
2153 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 kfree(st);
2155 return -ENOMEM;
2156 }
2157
2158 /* Get the list of pages out of our struct file. They'll be pinned
2159 * at this point until we release them.
2160 *
2161 * Fail silently without starting the shrinker
2162 */
Al Viro496ad9a2013-01-23 17:07:38 -05002163 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002164 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002165 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002166 sg = st->sgl;
2167 st->nents = 0;
2168 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002169 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2170 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002171 i915_gem_shrink(dev_priv,
2172 page_count,
2173 I915_SHRINK_BOUND |
2174 I915_SHRINK_UNBOUND |
2175 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002176 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2177 }
2178 if (IS_ERR(page)) {
2179 /* We've tried hard to allocate the memory by reaping
2180 * our own buffer, now let the real VM do its job and
2181 * go down in flames if truly OOM.
2182 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002183 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002184 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002185 if (IS_ERR(page)) {
2186 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002187 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002188 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002189 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002190#ifdef CONFIG_SWIOTLB
2191 if (swiotlb_nr_tbl()) {
2192 st->nents++;
2193 sg_set_page(sg, page, PAGE_SIZE, 0);
2194 sg = sg_next(sg);
2195 continue;
2196 }
2197#endif
Imre Deak90797e62013-02-18 19:28:03 +02002198 if (!i || page_to_pfn(page) != last_pfn + 1) {
2199 if (i)
2200 sg = sg_next(sg);
2201 st->nents++;
2202 sg_set_page(sg, page, PAGE_SIZE, 0);
2203 } else {
2204 sg->length += PAGE_SIZE;
2205 }
2206 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002207
2208 /* Check that the i965g/gm workaround works. */
2209 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002210 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002211#ifdef CONFIG_SWIOTLB
2212 if (!swiotlb_nr_tbl())
2213#endif
2214 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002215 obj->pages = st;
2216
Imre Deake2273302015-07-09 12:59:05 +03002217 ret = i915_gem_gtt_prepare_object(obj);
2218 if (ret)
2219 goto err_pages;
2220
Eric Anholt673a3942008-07-30 12:06:12 -07002221 if (i915_gem_object_needs_bit17_swizzle(obj))
2222 i915_gem_object_do_bit_17_swizzle(obj);
2223
Daniel Vetter656bfa32014-11-20 09:26:30 +01002224 if (obj->tiling_mode != I915_TILING_NONE &&
2225 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2226 i915_gem_object_pin_pages(obj);
2227
Eric Anholt673a3942008-07-30 12:06:12 -07002228 return 0;
2229
2230err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002231 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002232 for_each_sgt_page(page, sgt_iter, st)
2233 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002234 sg_free_table(st);
2235 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002236
2237 /* shmemfs first checks if there is enough memory to allocate the page
2238 * and reports ENOSPC should there be insufficient, along with the usual
2239 * ENOMEM for a genuine allocation failure.
2240 *
2241 * We use ENOSPC in our driver to mean that we have run out of aperture
2242 * space and so want to translate the error from shmemfs back to our
2243 * usual understanding of ENOMEM.
2244 */
Imre Deake2273302015-07-09 12:59:05 +03002245 if (ret == -ENOSPC)
2246 ret = -ENOMEM;
2247
2248 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002249}
2250
Chris Wilson37e680a2012-06-07 15:38:42 +01002251/* Ensure that the associated pages are gathered from the backing storage
2252 * and pinned into our object. i915_gem_object_get_pages() may be called
2253 * multiple times before they are released by a single call to
2254 * i915_gem_object_put_pages() - once the pages are no longer referenced
2255 * either as a result of memory pressure (reaping pages under the shrinker)
2256 * or as the object is itself released.
2257 */
2258int
2259i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2260{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002261 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002262 const struct drm_i915_gem_object_ops *ops = obj->ops;
2263 int ret;
2264
Chris Wilson2f745ad2012-09-04 21:02:58 +01002265 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002266 return 0;
2267
Chris Wilson43e28f02013-01-08 10:53:09 +00002268 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002269 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002270 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002271 }
2272
Chris Wilsona5570172012-09-04 21:02:54 +01002273 BUG_ON(obj->pages_pin_count);
2274
Chris Wilson37e680a2012-06-07 15:38:42 +01002275 ret = ops->get_pages(obj);
2276 if (ret)
2277 return ret;
2278
Ben Widawsky35c20a62013-05-31 11:28:48 -07002279 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002280
2281 obj->get_page.sg = obj->pages->sgl;
2282 obj->get_page.last = 0;
2283
Chris Wilson37e680a2012-06-07 15:38:42 +01002284 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002285}
2286
Dave Gordondd6034c2016-05-20 11:54:04 +01002287/* The 'mapping' part of i915_gem_object_pin_map() below */
2288static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2289{
2290 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2291 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002292 struct sgt_iter sgt_iter;
2293 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002294 struct page *stack_pages[32];
2295 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002296 unsigned long i = 0;
2297 void *addr;
2298
2299 /* A single page can always be kmapped */
2300 if (n_pages == 1)
2301 return kmap(sg_page(sgt->sgl));
2302
Dave Gordonb338fa42016-05-20 11:54:05 +01002303 if (n_pages > ARRAY_SIZE(stack_pages)) {
2304 /* Too big for stack -- allocate temporary array instead */
2305 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2306 if (!pages)
2307 return NULL;
2308 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002309
Dave Gordon85d12252016-05-20 11:54:06 +01002310 for_each_sgt_page(page, sgt_iter, sgt)
2311 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002312
2313 /* Check that we have the expected number of pages */
2314 GEM_BUG_ON(i != n_pages);
2315
2316 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2317
Dave Gordonb338fa42016-05-20 11:54:05 +01002318 if (pages != stack_pages)
2319 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002320
2321 return addr;
2322}
2323
2324/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002325void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2326{
2327 int ret;
2328
2329 lockdep_assert_held(&obj->base.dev->struct_mutex);
2330
2331 ret = i915_gem_object_get_pages(obj);
2332 if (ret)
2333 return ERR_PTR(ret);
2334
2335 i915_gem_object_pin_pages(obj);
2336
Dave Gordondd6034c2016-05-20 11:54:04 +01002337 if (!obj->mapping) {
2338 obj->mapping = i915_gem_object_map(obj);
2339 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002340 i915_gem_object_unpin_pages(obj);
2341 return ERR_PTR(-ENOMEM);
2342 }
2343 }
2344
2345 return obj->mapping;
2346}
2347
Chris Wilsoncaea7472010-11-12 13:53:37 +00002348static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002349i915_gem_object_retire__write(struct i915_gem_active *active,
2350 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002351{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002352 struct drm_i915_gem_object *obj =
2353 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002354
Rodrigo Vivide152b62015-07-07 16:28:51 -07002355 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002356}
2357
2358static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002359i915_gem_object_retire__read(struct i915_gem_active *active,
2360 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002361{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002362 int idx = request->engine->id;
2363 struct drm_i915_gem_object *obj =
2364 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002365
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002366 GEM_BUG_ON((obj->active & (1 << idx)) == 0);
Chris Wilsonb4716182015-04-27 13:41:17 +01002367
Chris Wilson7e21d642016-07-27 09:07:29 +01002368 obj->active &= ~(1 << idx);
Chris Wilsonb4716182015-04-27 13:41:17 +01002369 if (obj->active)
2370 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002371
Chris Wilson6c246952015-07-27 10:26:26 +01002372 /* Bump our place on the bound list to keep it roughly in LRU order
2373 * so that we don't steal from recently used but inactive objects
2374 * (unless we are forced to ofc!)
2375 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002376 if (obj->bind_count)
2377 list_move_tail(&obj->global_list,
2378 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002379
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002380 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002381}
2382
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002383static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002384{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002385 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002386
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002387 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002388 return true;
2389
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002390 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002391 if (ctx->hang_stats.ban_period_seconds &&
2392 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002393 DRM_DEBUG("context hanging too fast, banning!\n");
2394 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002395 }
2396
2397 return false;
2398}
2399
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002400static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002401 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002402{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002403 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002404
2405 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002406 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002407 hs->batch_active++;
2408 hs->guilty_ts = get_seconds();
2409 } else {
2410 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002411 }
2412}
2413
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002414struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002415i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002416{
Chris Wilson4db080f2013-12-04 11:37:09 +00002417 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002418
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002419 /* We are called by the error capture and reset at a random
2420 * point in time. In particular, note that neither is crucially
2421 * ordered with an interrupt. After a hang, the GPU is dead and we
2422 * assume that no more writes can happen (we waited long enough for
2423 * all writes that were in transaction to be flushed) - adding an
2424 * extra delay for a recent interrupt is pointless. Hence, we do
2425 * not need an engine->irq_seqno_barrier() before the seqno reads.
2426 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002427 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002428 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002429 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002430
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002431 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002432 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002433
2434 return NULL;
2435}
2436
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002437static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002438{
2439 struct drm_i915_gem_request *request;
2440 bool ring_hung;
2441
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002442 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002443 if (request == NULL)
2444 return;
2445
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002446 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002447
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002448 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002449 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002450 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002451}
2452
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002453static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002454{
Chris Wilson7e37f882016-08-02 22:50:21 +01002455 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002456
Chris Wilsonc4b09302016-07-20 09:21:10 +01002457 /* Mark all pending requests as complete so that any concurrent
2458 * (lockless) lookup doesn't try and wait upon the request as we
2459 * reset it.
2460 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002461 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002462
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002463 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002464 * Clear the execlists queue up before freeing the requests, as those
2465 * are the ones that keep the context and ringbuffer backing objects
2466 * pinned in place.
2467 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002468
Tomas Elf7de1691a2015-10-19 16:32:32 +01002469 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002470 /* Ensure irq handler finishes or is cancelled. */
2471 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002472
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002473 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002474 }
2475
2476 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002477 * We must free the requests after all the corresponding objects have
2478 * been moved off active lists. Which is the same order as the normal
2479 * retire_requests function does. This is important if object hold
2480 * implicit references on things like e.g. ppgtt address spaces through
2481 * the request.
2482 */
Chris Wilson05235c52016-07-20 09:21:08 +01002483 if (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002484 struct drm_i915_gem_request *request;
2485
Chris Wilson05235c52016-07-20 09:21:08 +01002486 request = list_last_entry(&engine->request_list,
2487 struct drm_i915_gem_request,
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002488 link);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002489
Chris Wilson05235c52016-07-20 09:21:08 +01002490 i915_gem_request_retire_upto(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002491 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002492
2493 /* Having flushed all requests from all queues, we know that all
2494 * ringbuffers must now be empty. However, since we do not reclaim
2495 * all space when retiring the request (to prevent HEADs colliding
2496 * with rapid ringbuffer wraparound) the amount of available space
2497 * upon reset is less than when we start. Do one more pass over
2498 * all the ringbuffers to reset last_retired_head.
2499 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002500 list_for_each_entry(ring, &engine->buffers, link) {
2501 ring->last_retired_head = ring->tail;
2502 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002503 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002504
Chris Wilsonb913b332016-07-13 09:10:31 +01002505 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002506}
2507
Chris Wilson069efc12010-09-30 16:53:18 +01002508void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002509{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002510 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002511 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002512
Chris Wilson4db080f2013-12-04 11:37:09 +00002513 /*
2514 * Before we free the objects from the requests, we need to inspect
2515 * them for finding the guilty party. As the requests only borrow
2516 * their reference to the objects, the inspection must be done first.
2517 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002518 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002519 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002520
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002521 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002522 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002523 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002524
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002525 i915_gem_context_reset(dev);
2526
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002527 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002528}
2529
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002530static void
Eric Anholt673a3942008-07-30 12:06:12 -07002531i915_gem_retire_work_handler(struct work_struct *work)
2532{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002533 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002534 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002535 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002536
Chris Wilson891b48c2010-09-29 12:26:37 +01002537 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002538 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002539 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002540 mutex_unlock(&dev->struct_mutex);
2541 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002542
2543 /* Keep the retire handler running until we are finally idle.
2544 * We do not need to do this test under locking as in the worst-case
2545 * we queue the retire worker once too often.
2546 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002547 if (READ_ONCE(dev_priv->gt.awake)) {
2548 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002549 queue_delayed_work(dev_priv->wq,
2550 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002551 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002552 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002553}
Chris Wilson891b48c2010-09-29 12:26:37 +01002554
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002555static void
2556i915_gem_idle_work_handler(struct work_struct *work)
2557{
2558 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002559 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002560 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002561 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002562 unsigned int stuck_engines;
2563 bool rearm_hangcheck;
2564
2565 if (!READ_ONCE(dev_priv->gt.awake))
2566 return;
2567
2568 if (READ_ONCE(dev_priv->gt.active_engines))
2569 return;
2570
2571 rearm_hangcheck =
2572 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2573
2574 if (!mutex_trylock(&dev->struct_mutex)) {
2575 /* Currently busy, come back later */
2576 mod_delayed_work(dev_priv->wq,
2577 &dev_priv->gt.idle_work,
2578 msecs_to_jiffies(50));
2579 goto out_rearm;
2580 }
2581
2582 if (dev_priv->gt.active_engines)
2583 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002584
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002585 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002586 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002587
Chris Wilson67d97da2016-07-04 08:08:31 +01002588 GEM_BUG_ON(!dev_priv->gt.awake);
2589 dev_priv->gt.awake = false;
2590 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002591
Chris Wilson2529d572016-07-24 10:10:20 +01002592 /* As we have disabled hangcheck, we need to unstick any waiters still
2593 * hanging around. However, as we may be racing against the interrupt
2594 * handler or the waiters themselves, we skip enabling the fake-irq.
2595 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002596 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002597 if (unlikely(stuck_engines))
2598 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2599 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002600
Chris Wilson67d97da2016-07-04 08:08:31 +01002601 if (INTEL_GEN(dev_priv) >= 6)
2602 gen6_rps_idle(dev_priv);
2603 intel_runtime_pm_put(dev_priv);
2604out_unlock:
2605 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002606
Chris Wilson67d97da2016-07-04 08:08:31 +01002607out_rearm:
2608 if (rearm_hangcheck) {
2609 GEM_BUG_ON(!dev_priv->gt.awake);
2610 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002611 }
Eric Anholt673a3942008-07-30 12:06:12 -07002612}
2613
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002614void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2615{
2616 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2617 struct drm_i915_file_private *fpriv = file->driver_priv;
2618 struct i915_vma *vma, *vn;
2619
2620 mutex_lock(&obj->base.dev->struct_mutex);
2621 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2622 if (vma->vm->file == fpriv)
2623 i915_vma_close(vma);
2624 mutex_unlock(&obj->base.dev->struct_mutex);
2625}
2626
Ben Widawsky5816d642012-04-11 11:18:19 -07002627/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002628 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002629 * @dev: drm device pointer
2630 * @data: ioctl data blob
2631 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002632 *
2633 * Returns 0 if successful, else an error is returned with the remaining time in
2634 * the timeout parameter.
2635 * -ETIME: object is still busy after timeout
2636 * -ERESTARTSYS: signal interrupted the wait
2637 * -ENONENT: object doesn't exist
2638 * Also possible, but rare:
2639 * -EAGAIN: GPU wedged
2640 * -ENOMEM: damn
2641 * -ENODEV: Internal IRQ fail
2642 * -E?: The add request failed
2643 *
2644 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2645 * non-zero timeout parameter the wait ioctl will wait for the given number of
2646 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2647 * without holding struct_mutex the object may become re-busied before this
2648 * function completes. A similar but shorter * race condition exists in the busy
2649 * ioctl
2650 */
2651int
2652i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2653{
2654 struct drm_i915_gem_wait *args = data;
2655 struct drm_i915_gem_object *obj;
Chris Wilson27c01aa2016-08-04 07:52:30 +01002656 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002657 int i, n = 0;
2658 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002659
Daniel Vetter11b5d512014-09-29 15:31:26 +02002660 if (args->flags != 0)
2661 return -EINVAL;
2662
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002663 ret = i915_mutex_lock_interruptible(dev);
2664 if (ret)
2665 return ret;
2666
Chris Wilson03ac0642016-07-20 13:31:51 +01002667 obj = i915_gem_object_lookup(file, args->bo_handle);
2668 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002669 mutex_unlock(&dev->struct_mutex);
2670 return -ENOENT;
2671 }
2672
Chris Wilsonb4716182015-04-27 13:41:17 +01002673 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00002674 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002675
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002676 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01002677 struct drm_i915_gem_request *req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002678
Chris Wilsond72d9082016-08-04 07:52:31 +01002679 req = i915_gem_active_get(&obj->last_read[i],
2680 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01002681 if (req)
2682 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002683 }
2684
Chris Wilson21c310f2016-08-04 07:52:34 +01002685out:
2686 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002687 mutex_unlock(&dev->struct_mutex);
2688
Chris Wilsonb4716182015-04-27 13:41:17 +01002689 for (i = 0; i < n; i++) {
2690 if (ret == 0)
Chris Wilson776f3232016-08-04 07:52:40 +01002691 ret = i915_wait_request(requests[i], true,
2692 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
2693 to_rps_client(file));
Chris Wilson27c01aa2016-08-04 07:52:30 +01002694 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002695 }
John Harrisonff865882014-11-24 18:49:28 +00002696 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002697}
2698
Chris Wilsonb4716182015-04-27 13:41:17 +01002699static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002700__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002701 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002702{
Chris Wilsonb4716182015-04-27 13:41:17 +01002703 int ret;
2704
Chris Wilson8e637172016-08-02 22:50:26 +01002705 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002706 return 0;
2707
Chris Wilson39df9192016-07-20 13:31:57 +01002708 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002709 ret = i915_wait_request(from,
2710 from->i915->mm.interruptible,
2711 NULL,
2712 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002713 if (ret)
2714 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002715 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002716 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002717 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002718 return 0;
2719
Chris Wilson8e637172016-08-02 22:50:26 +01002720 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002721 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002722 if (ret)
2723 return ret;
2724
Chris Wilsonddf07be2016-08-02 22:50:39 +01002725 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002726 }
2727
2728 return 0;
2729}
2730
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002731/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002732 * i915_gem_object_sync - sync an object to a ring.
2733 *
2734 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002735 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002736 *
2737 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002738 * Conceptually we serialise writes between engines inside the GPU.
2739 * We only allow one engine to write into a buffer at any time, but
2740 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002741 *
2742 * - If there is an outstanding write request to the object, the new
2743 * request must wait for it to complete (either CPU or in hw, requests
2744 * on the same ring will be naturally ordered).
2745 *
2746 * - If we are a write request (pending_write_domain is set), the new
2747 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002748 *
2749 * Returns 0 if successful, else propagates up the lower layer error.
2750 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002751int
2752i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002753 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002754{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002755 struct i915_gem_active *active;
2756 unsigned long active_mask;
2757 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002758
Chris Wilson8cac6f62016-08-04 07:52:32 +01002759 lockdep_assert_held(&obj->base.dev->struct_mutex);
2760
2761 active_mask = obj->active;
2762 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002763 return 0;
2764
Chris Wilson8cac6f62016-08-04 07:52:32 +01002765 if (obj->base.pending_write_domain) {
2766 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002767 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002768 active_mask = 1;
2769 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002770 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002771
2772 for_each_active(active_mask, idx) {
2773 struct drm_i915_gem_request *request;
2774 int ret;
2775
2776 request = i915_gem_active_peek(&active[idx],
2777 &obj->base.dev->struct_mutex);
2778 if (!request)
2779 continue;
2780
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002781 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002782 if (ret)
2783 return ret;
2784 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002785
Chris Wilsonb4716182015-04-27 13:41:17 +01002786 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002787}
2788
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002789static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2790{
2791 u32 old_write_domain, old_read_domains;
2792
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002793 /* Force a pagefault for domain tracking on next user access */
2794 i915_gem_release_mmap(obj);
2795
Keith Packardb97c3d92011-06-24 21:02:59 -07002796 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2797 return;
2798
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002799 old_read_domains = obj->base.read_domains;
2800 old_write_domain = obj->base.write_domain;
2801
2802 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2803 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2804
2805 trace_i915_gem_object_change_domain(obj,
2806 old_read_domains,
2807 old_write_domain);
2808}
2809
Chris Wilson8ef85612016-04-28 09:56:39 +01002810static void __i915_vma_iounmap(struct i915_vma *vma)
2811{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002812 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002813
2814 if (vma->iomap == NULL)
2815 return;
2816
2817 io_mapping_unmap(vma->iomap);
2818 vma->iomap = NULL;
2819}
2820
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002821int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002822{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002823 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002824 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002825 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002826
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002827 /* First wait upon any activity as retiring the request may
2828 * have side-effects such as unpinning or even unbinding this vma.
2829 */
2830 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002831 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002832 int idx;
2833
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002834 /* When a closed VMA is retired, it is unbound - eek.
2835 * In order to prevent it from being recursively closed,
2836 * take a pin on the vma so that the second unbind is
2837 * aborted.
2838 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002839 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002840
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002841 for_each_active(active, idx) {
2842 ret = i915_gem_active_retire(&vma->last_read[idx],
2843 &vma->vm->dev->struct_mutex);
2844 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002845 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002846 }
2847
Chris Wilson20dfbde2016-08-04 16:32:30 +01002848 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002849 if (ret)
2850 return ret;
2851
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002852 GEM_BUG_ON(i915_vma_is_active(vma));
2853 }
2854
Chris Wilson20dfbde2016-08-04 16:32:30 +01002855 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002856 return -EBUSY;
2857
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002858 if (!drm_mm_node_allocated(&vma->node))
2859 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002860
Chris Wilson15717de2016-08-04 07:52:26 +01002861 GEM_BUG_ON(obj->bind_count == 0);
2862 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002863
Chris Wilson3272db52016-08-04 16:32:32 +01002864 if (i915_vma_is_ggtt(vma) &&
2865 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002866 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002867
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002868 /* release the fence reg _after_ flushing */
2869 ret = i915_gem_object_put_fence(obj);
2870 if (ret)
2871 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002872
2873 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002874 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002875
Chris Wilson50e046b2016-08-04 07:52:46 +01002876 if (likely(!vma->vm->closed)) {
2877 trace_i915_vma_unbind(vma);
2878 vma->vm->unbind_vma(vma);
2879 }
Chris Wilson3272db52016-08-04 16:32:32 +01002880 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002881
Chris Wilson50e046b2016-08-04 07:52:46 +01002882 drm_mm_remove_node(&vma->node);
2883 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2884
Chris Wilson3272db52016-08-04 16:32:32 +01002885 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002886 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2887 obj->map_and_fenceable = false;
2888 } else if (vma->ggtt_view.pages) {
2889 sg_free_table(vma->ggtt_view.pages);
2890 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002891 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002892 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002893 }
Eric Anholt673a3942008-07-30 12:06:12 -07002894
Ben Widawsky2f633152013-07-17 12:19:03 -07002895 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002896 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002897 if (--obj->bind_count == 0)
2898 list_move_tail(&obj->global_list,
2899 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002900
Chris Wilson70903c32013-12-04 09:59:09 +00002901 /* And finally now the object is completely decoupled from this vma,
2902 * we can drop its hold on the backing storage and allow it to be
2903 * reaped by the shrinker.
2904 */
2905 i915_gem_object_unpin_pages(obj);
2906
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002907destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002908 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002909 i915_vma_destroy(vma);
2910
Chris Wilson88241782011-01-07 17:09:48 +00002911 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002912}
2913
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002914int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002915{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002916 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002917 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002918
Chris Wilson91c8a322016-07-05 10:40:23 +01002919 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002920
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002921 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002922 if (engine->last_context == NULL)
2923 continue;
2924
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002925 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002926 if (ret)
2927 return ret;
2928 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002929
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002930 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002931}
2932
Chris Wilson4144f9b2014-09-11 08:43:48 +01002933static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002934 unsigned long cache_level)
2935{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002936 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002937 struct drm_mm_node *other;
2938
Chris Wilson4144f9b2014-09-11 08:43:48 +01002939 /*
2940 * On some machines we have to be careful when putting differing types
2941 * of snoopable memory together to avoid the prefetcher crossing memory
2942 * domains and dying. During vm initialisation, we decide whether or not
2943 * these constraints apply and set the drm_mm.color_adjust
2944 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002945 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002946 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002947 return true;
2948
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002949 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002950 return true;
2951
2952 if (list_empty(&gtt_space->node_list))
2953 return true;
2954
2955 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2956 if (other->allocated && !other->hole_follows && other->color != cache_level)
2957 return false;
2958
2959 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2960 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2961 return false;
2962
2963 return true;
2964}
2965
Jesse Barnesde151cf2008-11-12 10:03:55 -08002966/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002967 * i915_vma_insert - finds a slot for the vma in its address space
2968 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002969 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002970 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002971 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002972 *
2973 * First we try to allocate some free space that meets the requirements for
2974 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2975 * preferrably the oldest idle entry to make room for the new VMA.
2976 *
2977 * Returns:
2978 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002979 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002980static int
2981i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002982{
Chris Wilson59bfa122016-08-04 16:32:31 +01002983 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2984 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002985 u64 start, end;
2986 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002987 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002988
Chris Wilson3272db52016-08-04 16:32:32 +01002989 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002990 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002991
Chris Wilsonde180032016-08-04 16:32:29 +01002992 size = max(size, vma->size);
2993 if (flags & PIN_MAPPABLE)
2994 size = i915_gem_get_ggtt_size(dev_priv, size, obj->tiling_mode);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002995
Chris Wilsonde180032016-08-04 16:32:29 +01002996 min_alignment =
2997 i915_gem_get_ggtt_alignment(dev_priv, size, obj->tiling_mode,
2998 flags & PIN_MAPPABLE);
2999 if (alignment == 0)
3000 alignment = min_alignment;
3001 if (alignment & (min_alignment - 1)) {
3002 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
3003 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01003004 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003005 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003006
Michel Thierry101b5062015-10-01 13:33:57 +01003007 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003008
3009 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003010 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003011 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003012 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003013 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003014
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003015 /* If binding the object/GGTT view requires more space than the entire
3016 * aperture has, reject it early before evicting everything in a vain
3017 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003018 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003019 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003020 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003021 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003022 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003023 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003024 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003025 }
3026
Chris Wilson37e680a2012-06-07 15:38:42 +01003027 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003028 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003029 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003030
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003031 i915_gem_object_pin_pages(obj);
3032
Chris Wilson506a8e82015-12-08 11:55:07 +00003033 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003034 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003035 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003036 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003037 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003038 }
Chris Wilsonde180032016-08-04 16:32:29 +01003039
Chris Wilson506a8e82015-12-08 11:55:07 +00003040 vma->node.start = offset;
3041 vma->node.size = size;
3042 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003043 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003044 if (ret) {
3045 ret = i915_gem_evict_for_vma(vma);
3046 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003047 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3048 if (ret)
3049 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003050 }
Michel Thierry101b5062015-10-01 13:33:57 +01003051 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003052 u32 search_flag, alloc_flag;
3053
Chris Wilson506a8e82015-12-08 11:55:07 +00003054 if (flags & PIN_HIGH) {
3055 search_flag = DRM_MM_SEARCH_BELOW;
3056 alloc_flag = DRM_MM_CREATE_TOP;
3057 } else {
3058 search_flag = DRM_MM_SEARCH_DEFAULT;
3059 alloc_flag = DRM_MM_CREATE_DEFAULT;
3060 }
Michel Thierry101b5062015-10-01 13:33:57 +01003061
Chris Wilson954c4692016-08-04 16:32:26 +01003062 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3063 * so we know that we always have a minimum alignment of 4096.
3064 * The drm_mm range manager is optimised to return results
3065 * with zero alignment, so where possible use the optimal
3066 * path.
3067 */
3068 if (alignment <= 4096)
3069 alignment = 0;
3070
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003071search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003072 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3073 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003074 size, alignment,
3075 obj->cache_level,
3076 start, end,
3077 search_flag,
3078 alloc_flag);
3079 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003080 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003081 obj->cache_level,
3082 start, end,
3083 flags);
3084 if (ret == 0)
3085 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003086
Chris Wilsonde180032016-08-04 16:32:29 +01003087 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003088 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003089 }
Chris Wilson37508582016-08-04 16:32:24 +01003090 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003091
Ben Widawsky35c20a62013-05-31 11:28:48 -07003092 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003093 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003094 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003095
Chris Wilson59bfa122016-08-04 16:32:31 +01003096 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003097
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003098err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003099 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003100 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003101}
3102
Chris Wilson000433b2013-08-08 14:41:09 +01003103bool
Chris Wilson2c225692013-08-09 12:26:45 +01003104i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3105 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003106{
Eric Anholt673a3942008-07-30 12:06:12 -07003107 /* If we don't have a page list set up, then we're not pinned
3108 * to GPU, and we can ignore the cache flush because it'll happen
3109 * again at bind time.
3110 */
Chris Wilson05394f32010-11-08 19:18:58 +00003111 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003112 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003113
Imre Deak769ce462013-02-13 21:56:05 +02003114 /*
3115 * Stolen memory is always coherent with the GPU as it is explicitly
3116 * marked as wc by the system, or the system is cache-coherent.
3117 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003118 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003119 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003120
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003121 /* If the GPU is snooping the contents of the CPU cache,
3122 * we do not need to manually clear the CPU cache lines. However,
3123 * the caches are only snooped when the render cache is
3124 * flushed/invalidated. As we always have to emit invalidations
3125 * and flushes when moving into and out of the RENDER domain, correct
3126 * snooping behaviour occurs naturally as the result of our domain
3127 * tracking.
3128 */
Chris Wilson0f719792015-01-13 13:32:52 +00003129 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3130 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003131 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003132 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003133
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003134 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003135 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003136 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003137
3138 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003139}
3140
3141/** Flushes the GTT write domain for the object if it's dirty. */
3142static void
Chris Wilson05394f32010-11-08 19:18:58 +00003143i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003144{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003145 uint32_t old_write_domain;
3146
Chris Wilson05394f32010-11-08 19:18:58 +00003147 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003148 return;
3149
Chris Wilson63256ec2011-01-04 18:42:07 +00003150 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003151 * to it immediately go to main memory as far as we know, so there's
3152 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003153 *
3154 * However, we do have to enforce the order so that all writes through
3155 * the GTT land before any writes to the device, such as updates to
3156 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003157 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003158 wmb();
3159
Chris Wilson05394f32010-11-08 19:18:58 +00003160 old_write_domain = obj->base.write_domain;
3161 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003162
Rodrigo Vivide152b62015-07-07 16:28:51 -07003163 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003164
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003165 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003166 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003167 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003168}
3169
3170/** Flushes the CPU write domain for the object if it's dirty. */
3171static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003172i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003173{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003174 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003175
Chris Wilson05394f32010-11-08 19:18:58 +00003176 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003177 return;
3178
Daniel Vettere62b59e2015-01-21 14:53:48 +01003179 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003180 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003181
Chris Wilson05394f32010-11-08 19:18:58 +00003182 old_write_domain = obj->base.write_domain;
3183 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003184
Rodrigo Vivide152b62015-07-07 16:28:51 -07003185 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003186
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003187 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003188 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003189 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003190}
3191
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003192/**
3193 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003194 * @obj: object to act on
3195 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003196 *
3197 * This function returns when the move is complete, including waiting on
3198 * flushes to occur.
3199 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003200int
Chris Wilson20217462010-11-23 15:26:33 +00003201i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003202{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003203 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303204 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003205 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003206
Chris Wilson0201f1e2012-07-20 12:41:01 +01003207 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003208 if (ret)
3209 return ret;
3210
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003211 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3212 return 0;
3213
Chris Wilson43566de2015-01-02 16:29:29 +05303214 /* Flush and acquire obj->pages so that we are coherent through
3215 * direct access in memory with previous cached writes through
3216 * shmemfs and that our cache domain tracking remains valid.
3217 * For example, if the obj->filp was moved to swap without us
3218 * being notified and releasing the pages, we would mistakenly
3219 * continue to assume that the obj remained out of the CPU cached
3220 * domain.
3221 */
3222 ret = i915_gem_object_get_pages(obj);
3223 if (ret)
3224 return ret;
3225
Daniel Vettere62b59e2015-01-21 14:53:48 +01003226 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003227
Chris Wilsond0a57782012-10-09 19:24:37 +01003228 /* Serialise direct access to this object with the barriers for
3229 * coherent writes from the GPU, by effectively invalidating the
3230 * GTT domain upon first access.
3231 */
3232 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3233 mb();
3234
Chris Wilson05394f32010-11-08 19:18:58 +00003235 old_write_domain = obj->base.write_domain;
3236 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003237
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003238 /* It should now be out of any other write domains, and we can update
3239 * the domain values for our changes.
3240 */
Chris Wilson05394f32010-11-08 19:18:58 +00003241 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3242 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003243 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003244 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3245 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3246 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003247 }
3248
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003249 trace_i915_gem_object_change_domain(obj,
3250 old_read_domains,
3251 old_write_domain);
3252
Chris Wilson8325a092012-04-24 15:52:35 +01003253 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303254 vma = i915_gem_obj_to_ggtt(obj);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003255 if (vma &&
3256 drm_mm_node_allocated(&vma->node) &&
3257 !i915_vma_is_active(vma))
3258 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003259
Eric Anholte47c68e2008-11-14 13:35:19 -08003260 return 0;
3261}
3262
Chris Wilsonef55f922015-10-09 14:11:27 +01003263/**
3264 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003265 * @obj: object to act on
3266 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003267 *
3268 * After this function returns, the object will be in the new cache-level
3269 * across all GTT and the contents of the backing storage will be coherent,
3270 * with respect to the new cache-level. In order to keep the backing storage
3271 * coherent for all users, we only allow a single cache level to be set
3272 * globally on the object and prevent it from being changed whilst the
3273 * hardware is reading from the object. That is if the object is currently
3274 * on the scanout it will be set to uncached (or equivalent display
3275 * cache coherency) and all non-MOCS GPU access will also be uncached so
3276 * that all direct access to the scanout remains coherent.
3277 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003278int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3279 enum i915_cache_level cache_level)
3280{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003281 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003282 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003283
3284 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003285 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003286
Chris Wilsonef55f922015-10-09 14:11:27 +01003287 /* Inspect the list of currently bound VMA and unbind any that would
3288 * be invalid given the new cache-level. This is principally to
3289 * catch the issue of the CS prefetch crossing page boundaries and
3290 * reading an invalid PTE on older architectures.
3291 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003292restart:
3293 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003294 if (!drm_mm_node_allocated(&vma->node))
3295 continue;
3296
Chris Wilson20dfbde2016-08-04 16:32:30 +01003297 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003298 DRM_DEBUG("can not change the cache level of pinned objects\n");
3299 return -EBUSY;
3300 }
3301
Chris Wilsonaa653a62016-08-04 07:52:27 +01003302 if (i915_gem_valid_gtt_space(vma, cache_level))
3303 continue;
3304
3305 ret = i915_vma_unbind(vma);
3306 if (ret)
3307 return ret;
3308
3309 /* As unbinding may affect other elements in the
3310 * obj->vma_list (due to side-effects from retiring
3311 * an active vma), play safe and restart the iterator.
3312 */
3313 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003314 }
3315
Chris Wilsonef55f922015-10-09 14:11:27 +01003316 /* We can reuse the existing drm_mm nodes but need to change the
3317 * cache-level on the PTE. We could simply unbind them all and
3318 * rebind with the correct cache-level on next use. However since
3319 * we already have a valid slot, dma mapping, pages etc, we may as
3320 * rewrite the PTE in the belief that doing so tramples upon less
3321 * state and so involves less work.
3322 */
Chris Wilson15717de2016-08-04 07:52:26 +01003323 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003324 /* Before we change the PTE, the GPU must not be accessing it.
3325 * If we wait upon the object, we know that all the bound
3326 * VMA are no longer active.
3327 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003328 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003329 if (ret)
3330 return ret;
3331
Chris Wilsonaa653a62016-08-04 07:52:27 +01003332 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003333 /* Access to snoopable pages through the GTT is
3334 * incoherent and on some machines causes a hard
3335 * lockup. Relinquish the CPU mmaping to force
3336 * userspace to refault in the pages and we can
3337 * then double check if the GTT mapping is still
3338 * valid for that pointer access.
3339 */
3340 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003341
Chris Wilsonef55f922015-10-09 14:11:27 +01003342 /* As we no longer need a fence for GTT access,
3343 * we can relinquish it now (and so prevent having
3344 * to steal a fence from someone else on the next
3345 * fence request). Note GPU activity would have
3346 * dropped the fence as all snoopable access is
3347 * supposed to be linear.
3348 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003349 ret = i915_gem_object_put_fence(obj);
3350 if (ret)
3351 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003352 } else {
3353 /* We either have incoherent backing store and
3354 * so no GTT access or the architecture is fully
3355 * coherent. In such cases, existing GTT mmaps
3356 * ignore the cache bit in the PTE and we can
3357 * rewrite it without confusing the GPU or having
3358 * to force userspace to fault back in its mmaps.
3359 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003360 }
3361
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003362 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003363 if (!drm_mm_node_allocated(&vma->node))
3364 continue;
3365
3366 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3367 if (ret)
3368 return ret;
3369 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003370 }
3371
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003372 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003373 vma->node.color = cache_level;
3374 obj->cache_level = cache_level;
3375
Ville Syrjäläed75a552015-08-11 19:47:10 +03003376out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003377 /* Flush the dirty CPU caches to the backing storage so that the
3378 * object is now coherent at its new cache level (with respect
3379 * to the access domain).
3380 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303381 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003382 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003383 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003384 }
3385
Chris Wilsone4ffd172011-04-04 09:44:39 +01003386 return 0;
3387}
3388
Ben Widawsky199adf42012-09-21 17:01:20 -07003389int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3390 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003391{
Ben Widawsky199adf42012-09-21 17:01:20 -07003392 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003393 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003394
Chris Wilson03ac0642016-07-20 13:31:51 +01003395 obj = i915_gem_object_lookup(file, args->handle);
3396 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003397 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003398
Chris Wilson651d7942013-08-08 14:41:10 +01003399 switch (obj->cache_level) {
3400 case I915_CACHE_LLC:
3401 case I915_CACHE_L3_LLC:
3402 args->caching = I915_CACHING_CACHED;
3403 break;
3404
Chris Wilson4257d3b2013-08-08 14:41:11 +01003405 case I915_CACHE_WT:
3406 args->caching = I915_CACHING_DISPLAY;
3407 break;
3408
Chris Wilson651d7942013-08-08 14:41:10 +01003409 default:
3410 args->caching = I915_CACHING_NONE;
3411 break;
3412 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003413
Chris Wilson34911fd2016-07-20 13:31:54 +01003414 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003415 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003416}
3417
Ben Widawsky199adf42012-09-21 17:01:20 -07003418int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3419 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003420{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003421 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003422 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003423 struct drm_i915_gem_object *obj;
3424 enum i915_cache_level level;
3425 int ret;
3426
Ben Widawsky199adf42012-09-21 17:01:20 -07003427 switch (args->caching) {
3428 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003429 level = I915_CACHE_NONE;
3430 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003431 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003432 /*
3433 * Due to a HW issue on BXT A stepping, GPU stores via a
3434 * snooped mapping may leave stale data in a corresponding CPU
3435 * cacheline, whereas normally such cachelines would get
3436 * invalidated.
3437 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003438 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003439 return -ENODEV;
3440
Chris Wilsone6994ae2012-07-10 10:27:08 +01003441 level = I915_CACHE_LLC;
3442 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003443 case I915_CACHING_DISPLAY:
3444 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3445 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003446 default:
3447 return -EINVAL;
3448 }
3449
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003450 intel_runtime_pm_get(dev_priv);
3451
Ben Widawsky3bc29132012-09-26 16:15:20 -07003452 ret = i915_mutex_lock_interruptible(dev);
3453 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003454 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003455
Chris Wilson03ac0642016-07-20 13:31:51 +01003456 obj = i915_gem_object_lookup(file, args->handle);
3457 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003458 ret = -ENOENT;
3459 goto unlock;
3460 }
3461
3462 ret = i915_gem_object_set_cache_level(obj, level);
3463
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003464 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003465unlock:
3466 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003467rpm_put:
3468 intel_runtime_pm_put(dev_priv);
3469
Chris Wilsone6994ae2012-07-10 10:27:08 +01003470 return ret;
3471}
3472
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003473/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003474 * Prepare buffer for display plane (scanout, cursors, etc).
3475 * Can be called from an uninterruptible phase (modesetting) and allows
3476 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003477 */
3478int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003479i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3480 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003481 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003482{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003483 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003484 int ret;
3485
Chris Wilsoncc98b412013-08-09 12:25:09 +01003486 /* Mark the pin_display early so that we account for the
3487 * display coherency whilst setting up the cache domains.
3488 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003489 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003490
Eric Anholta7ef0642011-03-29 16:59:54 -07003491 /* The display engine is not coherent with the LLC cache on gen6. As
3492 * a result, we make sure that the pinning that is about to occur is
3493 * done with uncached PTEs. This is lowest common denominator for all
3494 * chipsets.
3495 *
3496 * However for gen6+, we could do better by using the GFDT bit instead
3497 * of uncaching, which would allow us to flush all the LLC-cached data
3498 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3499 */
Chris Wilson651d7942013-08-08 14:41:10 +01003500 ret = i915_gem_object_set_cache_level(obj,
3501 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003502 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003503 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003504
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003505 /* As the user may map the buffer once pinned in the display plane
3506 * (e.g. libkms for the bootup splash), we have to ensure that we
3507 * always use map_and_fenceable for all scanout buffers.
3508 */
Chris Wilson91b2db62016-08-04 16:32:23 +01003509 ret = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003510 view->type == I915_GGTT_VIEW_NORMAL ?
3511 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003512 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003513 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003514
Daniel Vettere62b59e2015-01-21 14:53:48 +01003515 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003516
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003517 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003518 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003519
3520 /* It should now be out of any other write domains, and we can update
3521 * the domain values for our changes.
3522 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003523 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003524 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003525
3526 trace_i915_gem_object_change_domain(obj,
3527 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003528 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003529
3530 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003531
3532err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003533 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003534 return ret;
3535}
3536
3537void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003538i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3539 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003540{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003541 if (WARN_ON(obj->pin_display == 0))
3542 return;
3543
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003544 i915_gem_object_ggtt_unpin_view(obj, view);
3545
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003546 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003547}
3548
Eric Anholte47c68e2008-11-14 13:35:19 -08003549/**
3550 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003551 * @obj: object to act on
3552 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003553 *
3554 * This function returns when the move is complete, including waiting on
3555 * flushes to occur.
3556 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003557int
Chris Wilson919926a2010-11-12 13:42:53 +00003558i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003559{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003560 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 int ret;
3562
Chris Wilson0201f1e2012-07-20 12:41:01 +01003563 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003564 if (ret)
3565 return ret;
3566
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003567 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3568 return 0;
3569
Eric Anholte47c68e2008-11-14 13:35:19 -08003570 i915_gem_object_flush_gtt_write_domain(obj);
3571
Chris Wilson05394f32010-11-08 19:18:58 +00003572 old_write_domain = obj->base.write_domain;
3573 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003574
Eric Anholte47c68e2008-11-14 13:35:19 -08003575 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003576 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003577 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003578
Chris Wilson05394f32010-11-08 19:18:58 +00003579 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003580 }
3581
3582 /* It should now be out of any other write domains, and we can update
3583 * the domain values for our changes.
3584 */
Chris Wilson05394f32010-11-08 19:18:58 +00003585 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003586
3587 /* If we're writing through the CPU, then the GPU read domains will
3588 * need to be invalidated at next use.
3589 */
3590 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003591 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3592 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003593 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003594
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003595 trace_i915_gem_object_change_domain(obj,
3596 old_read_domains,
3597 old_write_domain);
3598
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003599 return 0;
3600}
3601
Eric Anholt673a3942008-07-30 12:06:12 -07003602/* Throttle our rendering by waiting until the ring has completed our requests
3603 * emitted over 20 msec ago.
3604 *
Eric Anholtb9624422009-06-03 07:27:35 +00003605 * Note that if we were to use the current jiffies each time around the loop,
3606 * we wouldn't escape the function with any frames outstanding if the time to
3607 * render a frame was over 20ms.
3608 *
Eric Anholt673a3942008-07-30 12:06:12 -07003609 * This should get us reasonable parallelism between CPU and GPU but also
3610 * relatively low latency when blocking on a particular request to finish.
3611 */
3612static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003613i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003614{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003615 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003616 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003617 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003618 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003619 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003620
Daniel Vetter308887a2012-11-14 17:14:06 +01003621 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3622 if (ret)
3623 return ret;
3624
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003625 /* ABI: return -EIO if already wedged */
3626 if (i915_terminally_wedged(&dev_priv->gpu_error))
3627 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003628
Chris Wilson1c255952010-09-26 11:03:27 +01003629 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003630 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003631 if (time_after_eq(request->emitted_jiffies, recent_enough))
3632 break;
3633
John Harrisonfcfa423c2015-05-29 17:44:12 +01003634 /*
3635 * Note that the request might not have been submitted yet.
3636 * In which case emitted_jiffies will be zero.
3637 */
3638 if (!request->emitted_jiffies)
3639 continue;
3640
John Harrison54fb2412014-11-24 18:49:27 +00003641 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003642 }
John Harrisonff865882014-11-24 18:49:28 +00003643 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003644 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003645 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003646
John Harrison54fb2412014-11-24 18:49:27 +00003647 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003648 return 0;
3649
Chris Wilson776f3232016-08-04 07:52:40 +01003650 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003651 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003652
Eric Anholt673a3942008-07-30 12:06:12 -07003653 return ret;
3654}
3655
Chris Wilsond23db882014-05-23 08:48:08 +02003656static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003657i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003658{
3659 struct drm_i915_gem_object *obj = vma->obj;
3660
Chris Wilson59bfa122016-08-04 16:32:31 +01003661 if (!drm_mm_node_allocated(&vma->node))
3662 return false;
3663
Chris Wilson91b2db62016-08-04 16:32:23 +01003664 if (vma->node.size < size)
3665 return true;
3666
3667 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003668 return true;
3669
3670 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3671 return true;
3672
3673 if (flags & PIN_OFFSET_BIAS &&
3674 vma->node.start < (flags & PIN_OFFSET_MASK))
3675 return true;
3676
Chris Wilson506a8e82015-12-08 11:55:07 +00003677 if (flags & PIN_OFFSET_FIXED &&
3678 vma->node.start != (flags & PIN_OFFSET_MASK))
3679 return true;
3680
Chris Wilsond23db882014-05-23 08:48:08 +02003681 return false;
3682}
3683
Chris Wilsond0710ab2015-11-20 14:16:39 +00003684void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3685{
3686 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003687 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003688 bool mappable, fenceable;
3689 u32 fence_size, fence_alignment;
3690
Chris Wilsona9f14812016-08-04 16:32:28 +01003691 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003692 obj->base.size,
3693 obj->tiling_mode);
Chris Wilsona9f14812016-08-04 16:32:28 +01003694 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003695 obj->base.size,
3696 obj->tiling_mode,
3697 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003698
3699 fenceable = (vma->node.size == fence_size &&
3700 (vma->node.start & (fence_alignment - 1)) == 0);
3701
3702 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003703 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003704
3705 obj->map_and_fenceable = mappable && fenceable;
3706}
3707
Chris Wilson305bc232016-08-04 16:32:33 +01003708int __i915_vma_do_pin(struct i915_vma *vma,
3709 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003710{
Chris Wilson305bc232016-08-04 16:32:33 +01003711 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003712 int ret;
3713
Chris Wilson59bfa122016-08-04 16:32:31 +01003714 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003715 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003716
Chris Wilson305bc232016-08-04 16:32:33 +01003717 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3718 ret = -EBUSY;
3719 goto err;
3720 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003721
Chris Wilson3272db52016-08-04 16:32:32 +01003722 if ((bound & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND)) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003723 ret = i915_vma_insert(vma, size, alignment, flags);
3724 if (ret)
3725 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003726 }
3727
Chris Wilson59bfa122016-08-04 16:32:31 +01003728 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003729 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003730 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003731
Chris Wilson3272db52016-08-04 16:32:32 +01003732 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003733 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003734
Chris Wilson3b165252016-08-04 16:32:25 +01003735 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003736 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003737
Chris Wilson59bfa122016-08-04 16:32:31 +01003738err:
3739 __i915_vma_unpin(vma);
3740 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003741}
3742
3743int
3744i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3745 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003746 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003747 u64 alignment,
3748 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003749{
Chris Wilson59bfa122016-08-04 16:32:31 +01003750 struct i915_vma *vma;
3751 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003752
Matthew Auldade7daa2016-03-24 15:54:20 +00003753 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003754
Chris Wilson59bfa122016-08-04 16:32:31 +01003755 vma = i915_gem_obj_lookup_or_create_ggtt_vma(obj, view);
3756 if (IS_ERR(vma))
3757 return PTR_ERR(vma);
3758
3759 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3760 if (flags & PIN_NONBLOCK &&
3761 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3762 return -ENOSPC;
3763
3764 WARN(i915_vma_is_pinned(vma),
3765 "bo is already pinned in ggtt with incorrect alignment:"
3766 " offset=%08x %08x, req.alignment=%llx, req.map_and_fenceable=%d,"
3767 " obj->map_and_fenceable=%d\n",
3768 upper_32_bits(vma->node.start),
3769 lower_32_bits(vma->node.start),
3770 alignment,
3771 !!(flags & PIN_MAPPABLE),
3772 obj->map_and_fenceable);
3773 ret = i915_vma_unbind(vma);
3774 if (ret)
3775 return ret;
3776 }
3777
3778 return i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003779}
3780
Eric Anholt673a3942008-07-30 12:06:12 -07003781void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003782i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3783 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003784{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003785 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07003786
Chris Wilson20dfbde2016-08-04 16:32:30 +01003787 WARN_ON(!i915_vma_is_pinned(vma));
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003788 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003789
Chris Wilson20dfbde2016-08-04 16:32:30 +01003790 __i915_vma_unpin(vma);
Eric Anholt673a3942008-07-30 12:06:12 -07003791}
3792
3793int
Eric Anholt673a3942008-07-30 12:06:12 -07003794i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003795 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003796{
3797 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003798 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003799 int ret;
3800
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003801 ret = i915_mutex_lock_interruptible(dev);
3802 if (ret)
3803 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003804
Chris Wilson03ac0642016-07-20 13:31:51 +01003805 obj = i915_gem_object_lookup(file, args->handle);
3806 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003807 ret = -ENOENT;
3808 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003809 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003810
Chris Wilson0be555b2010-08-04 15:36:30 +01003811 /* Count all active objects as busy, even if they are currently not used
3812 * by the gpu. Users of this interface expect objects to eventually
Chris Wilson21c310f2016-08-04 07:52:34 +01003813 * become non-busy without any further actions.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003814 */
Chris Wilson426960b2016-01-15 16:51:46 +00003815 args->busy = 0;
3816 if (obj->active) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01003817 struct drm_i915_gem_request *req;
Chris Wilson426960b2016-01-15 16:51:46 +00003818 int i;
3819
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003820 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsond72d9082016-08-04 07:52:31 +01003821 req = i915_gem_active_peek(&obj->last_read[i],
3822 &obj->base.dev->struct_mutex);
Chris Wilson426960b2016-01-15 16:51:46 +00003823 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003824 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00003825 }
Chris Wilsond72d9082016-08-04 07:52:31 +01003826 req = i915_gem_active_peek(&obj->last_write,
3827 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01003828 if (req)
3829 args->busy |= req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00003830 }
Eric Anholt673a3942008-07-30 12:06:12 -07003831
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003832 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003833unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003834 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003835 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003836}
3837
3838int
3839i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3840 struct drm_file *file_priv)
3841{
Akshay Joshi0206e352011-08-16 15:34:10 -04003842 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003843}
3844
Chris Wilson3ef94da2009-09-14 16:50:29 +01003845int
3846i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3847 struct drm_file *file_priv)
3848{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003849 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003850 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003851 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003852 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003853
3854 switch (args->madv) {
3855 case I915_MADV_DONTNEED:
3856 case I915_MADV_WILLNEED:
3857 break;
3858 default:
3859 return -EINVAL;
3860 }
3861
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003862 ret = i915_mutex_lock_interruptible(dev);
3863 if (ret)
3864 return ret;
3865
Chris Wilson03ac0642016-07-20 13:31:51 +01003866 obj = i915_gem_object_lookup(file_priv, args->handle);
3867 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003868 ret = -ENOENT;
3869 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003870 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003871
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003872 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003873 ret = -EINVAL;
3874 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003875 }
3876
Daniel Vetter656bfa32014-11-20 09:26:30 +01003877 if (obj->pages &&
3878 obj->tiling_mode != I915_TILING_NONE &&
3879 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3880 if (obj->madv == I915_MADV_WILLNEED)
3881 i915_gem_object_unpin_pages(obj);
3882 if (args->madv == I915_MADV_WILLNEED)
3883 i915_gem_object_pin_pages(obj);
3884 }
3885
Chris Wilson05394f32010-11-08 19:18:58 +00003886 if (obj->madv != __I915_MADV_PURGED)
3887 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003888
Chris Wilson6c085a72012-08-20 11:40:46 +02003889 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003890 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003891 i915_gem_object_truncate(obj);
3892
Chris Wilson05394f32010-11-08 19:18:58 +00003893 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003894
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003895out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003896 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003897unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003898 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003899 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003900}
3901
Chris Wilson37e680a2012-06-07 15:38:42 +01003902void i915_gem_object_init(struct drm_i915_gem_object *obj,
3903 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003904{
Chris Wilsonb4716182015-04-27 13:41:17 +01003905 int i;
3906
Ben Widawsky35c20a62013-05-31 11:28:48 -07003907 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003908 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003909 init_request_active(&obj->last_read[i],
3910 i915_gem_object_retire__read);
3911 init_request_active(&obj->last_write,
3912 i915_gem_object_retire__write);
3913 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003914 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003915 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003916 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003917
Chris Wilson37e680a2012-06-07 15:38:42 +01003918 obj->ops = ops;
3919
Chris Wilson0327d6b2012-08-11 15:41:06 +01003920 obj->fence_reg = I915_FENCE_REG_NONE;
3921 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01003922
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003923 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003924}
3925
Chris Wilson37e680a2012-06-07 15:38:42 +01003926static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00003927 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003928 .get_pages = i915_gem_object_get_pages_gtt,
3929 .put_pages = i915_gem_object_put_pages_gtt,
3930};
3931
Dave Gordond37cd8a2016-04-22 19:14:32 +01003932struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003933 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003934{
Daniel Vetterc397b902010-04-09 19:05:07 +00003935 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003936 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003937 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003938 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003939
Chris Wilson42dcedd2012-11-15 11:32:30 +00003940 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003941 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003942 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003943
Chris Wilsonfe3db792016-04-25 13:32:13 +01003944 ret = drm_gem_object_init(dev, &obj->base, size);
3945 if (ret)
3946 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003947
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003948 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3949 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3950 /* 965gm cannot relocate objects above 4GiB. */
3951 mask &= ~__GFP_HIGHMEM;
3952 mask |= __GFP_DMA32;
3953 }
3954
Al Viro496ad9a2013-01-23 17:07:38 -05003955 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003956 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003957
Chris Wilson37e680a2012-06-07 15:38:42 +01003958 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003959
Daniel Vetterc397b902010-04-09 19:05:07 +00003960 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3961 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3962
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003963 if (HAS_LLC(dev)) {
3964 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003965 * cache) for about a 10% performance improvement
3966 * compared to uncached. Graphics requests other than
3967 * display scanout are coherent with the CPU in
3968 * accessing this cache. This means in this mode we
3969 * don't need to clflush on the CPU side, and on the
3970 * GPU side we only need to flush internal caches to
3971 * get data visible to the CPU.
3972 *
3973 * However, we maintain the display planes as UC, and so
3974 * need to rebind when first used as such.
3975 */
3976 obj->cache_level = I915_CACHE_LLC;
3977 } else
3978 obj->cache_level = I915_CACHE_NONE;
3979
Daniel Vetterd861e332013-07-24 23:25:03 +02003980 trace_i915_gem_object_create(obj);
3981
Chris Wilson05394f32010-11-08 19:18:58 +00003982 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003983
3984fail:
3985 i915_gem_object_free(obj);
3986
3987 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00003988}
3989
Chris Wilson340fbd82014-05-22 09:16:52 +01003990static bool discard_backing_storage(struct drm_i915_gem_object *obj)
3991{
3992 /* If we are the last user of the backing storage (be it shmemfs
3993 * pages or stolen etc), we know that the pages are going to be
3994 * immediately released. In this case, we can then skip copying
3995 * back the contents from the GPU.
3996 */
3997
3998 if (obj->madv != I915_MADV_WILLNEED)
3999 return false;
4000
4001 if (obj->base.filp == NULL)
4002 return true;
4003
4004 /* At first glance, this looks racy, but then again so would be
4005 * userspace racing mmap against close. However, the first external
4006 * reference to the filp can only be obtained through the
4007 * i915_gem_mmap_ioctl() which safeguards us against the user
4008 * acquiring such a reference whilst we are in the middle of
4009 * freeing the object.
4010 */
4011 return atomic_long_read(&obj->base.filp->f_count) == 1;
4012}
4013
Chris Wilson1488fc02012-04-24 15:47:31 +01004014void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004015{
Chris Wilson1488fc02012-04-24 15:47:31 +01004016 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004017 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004018 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004019 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004020
Paulo Zanonif65c9162013-11-27 18:20:34 -02004021 intel_runtime_pm_get(dev_priv);
4022
Chris Wilson26e12f82011-03-20 11:20:19 +00004023 trace_i915_gem_object_destroy(obj);
4024
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004025 /* All file-owned VMA should have been released by this point through
4026 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4027 * However, the object may also be bound into the global GTT (e.g.
4028 * older GPUs without per-process support, or for direct access through
4029 * the GTT either for the user or for scanout). Those VMA still need to
4030 * unbound now.
4031 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004032 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004033 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004034 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004035 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004036 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004037 }
Chris Wilson15717de2016-08-04 07:52:26 +01004038 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004039
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004040 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4041 * before progressing. */
4042 if (obj->stolen)
4043 i915_gem_object_unpin_pages(obj);
4044
Daniel Vettera071fa02014-06-18 23:28:09 +02004045 WARN_ON(obj->frontbuffer_bits);
4046
Daniel Vetter656bfa32014-11-20 09:26:30 +01004047 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4048 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4049 obj->tiling_mode != I915_TILING_NONE)
4050 i915_gem_object_unpin_pages(obj);
4051
Ben Widawsky401c29f2013-05-31 11:28:47 -07004052 if (WARN_ON(obj->pages_pin_count))
4053 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004054 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004055 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004056 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004057
Chris Wilson9da3da62012-06-01 15:20:22 +01004058 BUG_ON(obj->pages);
4059
Chris Wilson2f745ad2012-09-04 21:02:58 +01004060 if (obj->base.import_attach)
4061 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004062
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004063 if (obj->ops->release)
4064 obj->ops->release(obj);
4065
Chris Wilson05394f32010-11-08 19:18:58 +00004066 drm_gem_object_release(&obj->base);
4067 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004068
Chris Wilson05394f32010-11-08 19:18:58 +00004069 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004070 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004071
4072 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004073}
4074
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004075struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4076 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004077{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004078 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004079 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004080 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4081 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004082 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004083 }
4084 return NULL;
4085}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004086
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004087struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4088 const struct i915_ggtt_view *view)
4089{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004090 struct i915_vma *vma;
4091
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004092 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004093
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004094 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004095 if (i915_vma_is_ggtt(vma) &&
4096 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004097 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004098 return NULL;
4099}
4100
Chris Wilsone3efda42014-04-09 09:19:41 +01004101static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004102i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004103{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004104 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004105 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004106
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004107 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004108 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004109}
4110
Jesse Barnes5669fca2009-02-17 15:13:31 -08004111int
Chris Wilson45c5f202013-10-16 11:50:01 +01004112i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004113{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004114 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004115 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004116
Chris Wilson54b4f682016-07-21 21:16:19 +01004117 intel_suspend_gt_powersave(dev_priv);
4118
Chris Wilson45c5f202013-10-16 11:50:01 +01004119 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004120
4121 /* We have to flush all the executing contexts to main memory so
4122 * that they can saved in the hibernation image. To ensure the last
4123 * context image is coherent, we have to switch away from it. That
4124 * leaves the dev_priv->kernel_context still active when
4125 * we actually suspend, and its image in memory may not match the GPU
4126 * state. Fortunately, the kernel_context is disposable and we do
4127 * not rely on its state.
4128 */
4129 ret = i915_gem_switch_to_kernel_context(dev_priv);
4130 if (ret)
4131 goto err;
4132
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004133 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004134 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004135 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004136
Chris Wilsonc0336662016-05-06 15:40:21 +01004137 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004138
Chris Wilson5ab57c72016-07-15 14:56:20 +01004139 /* Note that rather than stopping the engines, all we have to do
4140 * is assert that every RING_HEAD == RING_TAIL (all execution complete)
4141 * and similar for all logical context images (to ensure they are
4142 * all ready for hibernation).
4143 */
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004144 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004145 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004146 mutex_unlock(&dev->struct_mutex);
4147
Chris Wilson737b1502015-01-26 18:03:03 +02004148 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004149 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4150 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004151
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004152 /* Assert that we sucessfully flushed all the work and
4153 * reset the GPU back to its idle, low power state.
4154 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004155 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004156
Eric Anholt673a3942008-07-30 12:06:12 -07004157 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004158
4159err:
4160 mutex_unlock(&dev->struct_mutex);
4161 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004162}
4163
Chris Wilson5ab57c72016-07-15 14:56:20 +01004164void i915_gem_resume(struct drm_device *dev)
4165{
4166 struct drm_i915_private *dev_priv = to_i915(dev);
4167
4168 mutex_lock(&dev->struct_mutex);
4169 i915_gem_restore_gtt_mappings(dev);
4170
4171 /* As we didn't flush the kernel context before suspend, we cannot
4172 * guarantee that the context image is complete. So let's just reset
4173 * it and start again.
4174 */
4175 if (i915.enable_execlists)
4176 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4177
4178 mutex_unlock(&dev->struct_mutex);
4179}
4180
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004181void i915_gem_init_swizzling(struct drm_device *dev)
4182{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004183 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004184
Daniel Vetter11782b02012-01-31 16:47:55 +01004185 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004186 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4187 return;
4188
4189 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4190 DISP_TILE_SURFACE_SWIZZLING);
4191
Daniel Vetter11782b02012-01-31 16:47:55 +01004192 if (IS_GEN5(dev))
4193 return;
4194
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004195 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4196 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004197 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004198 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004199 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004200 else if (IS_GEN8(dev))
4201 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004202 else
4203 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004204}
Daniel Vettere21af882012-02-09 20:53:27 +01004205
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004206static void init_unused_ring(struct drm_device *dev, u32 base)
4207{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004208 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004209
4210 I915_WRITE(RING_CTL(base), 0);
4211 I915_WRITE(RING_HEAD(base), 0);
4212 I915_WRITE(RING_TAIL(base), 0);
4213 I915_WRITE(RING_START(base), 0);
4214}
4215
4216static void init_unused_rings(struct drm_device *dev)
4217{
4218 if (IS_I830(dev)) {
4219 init_unused_ring(dev, PRB1_BASE);
4220 init_unused_ring(dev, SRB0_BASE);
4221 init_unused_ring(dev, SRB1_BASE);
4222 init_unused_ring(dev, SRB2_BASE);
4223 init_unused_ring(dev, SRB3_BASE);
4224 } else if (IS_GEN2(dev)) {
4225 init_unused_ring(dev, SRB0_BASE);
4226 init_unused_ring(dev, SRB1_BASE);
4227 } else if (IS_GEN3(dev)) {
4228 init_unused_ring(dev, PRB1_BASE);
4229 init_unused_ring(dev, PRB2_BASE);
4230 }
4231}
4232
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004233int
4234i915_gem_init_hw(struct drm_device *dev)
4235{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004236 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004237 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004238 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004239
Chris Wilson5e4f5182015-02-13 14:35:59 +00004240 /* Double layer security blanket, see i915_gem_init() */
4241 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4242
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004243 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004244 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004245
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004246 if (IS_HASWELL(dev))
4247 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4248 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004249
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004250 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004251 if (IS_IVYBRIDGE(dev)) {
4252 u32 temp = I915_READ(GEN7_MSG_CTL);
4253 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4254 I915_WRITE(GEN7_MSG_CTL, temp);
4255 } else if (INTEL_INFO(dev)->gen >= 7) {
4256 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4257 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4258 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4259 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004260 }
4261
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004262 i915_gem_init_swizzling(dev);
4263
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004264 /*
4265 * At least 830 can leave some of the unused rings
4266 * "active" (ie. head != tail) after resume which
4267 * will prevent c3 entry. Makes sure all unused rings
4268 * are totally idle.
4269 */
4270 init_unused_rings(dev);
4271
Dave Gordoned54c1a2016-01-19 19:02:54 +00004272 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004273
John Harrison4ad2fd82015-06-18 13:11:20 +01004274 ret = i915_ppgtt_init_hw(dev);
4275 if (ret) {
4276 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4277 goto out;
4278 }
4279
4280 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004281 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004282 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004283 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004284 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004285 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004286
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004287 intel_mocs_init_l3cc_table(dev);
4288
Alex Dai33a732f2015-08-12 15:43:36 +01004289 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004290 ret = intel_guc_setup(dev);
4291 if (ret)
4292 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004293
Chris Wilson5e4f5182015-02-13 14:35:59 +00004294out:
4295 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004296 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004297}
4298
Chris Wilson39df9192016-07-20 13:31:57 +01004299bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4300{
4301 if (INTEL_INFO(dev_priv)->gen < 6)
4302 return false;
4303
4304 /* TODO: make semaphores and Execlists play nicely together */
4305 if (i915.enable_execlists)
4306 return false;
4307
4308 if (value >= 0)
4309 return value;
4310
4311#ifdef CONFIG_INTEL_IOMMU
4312 /* Enable semaphores on SNB when IO remapping is off */
4313 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4314 return false;
4315#endif
4316
4317 return true;
4318}
4319
Chris Wilson1070a422012-04-24 15:47:41 +01004320int i915_gem_init(struct drm_device *dev)
4321{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004322 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004323 int ret;
4324
Chris Wilson1070a422012-04-24 15:47:41 +01004325 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004326
Oscar Mateoa83014d2014-07-24 17:04:21 +01004327 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004328 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
4329 dev_priv->gt.stop_engine = intel_engine_stop;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004330 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004331 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4332 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004333 }
4334
Chris Wilson5e4f5182015-02-13 14:35:59 +00004335 /* This is just a security blanket to placate dragons.
4336 * On some systems, we very sporadically observe that the first TLBs
4337 * used by the CS may be stale, despite us poking the TLB reset. If
4338 * we hold the forcewake during initialisation these problems
4339 * just magically go away.
4340 */
4341 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4342
Chris Wilson72778cb2016-05-19 16:17:16 +01004343 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004344
4345 ret = i915_gem_init_ggtt(dev_priv);
4346 if (ret)
4347 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004348
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004349 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004350 if (ret)
4351 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004352
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004353 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004354 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004355 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004356
4357 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004358 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004359 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004360 * wedged. But we only want to do this where the GPU is angry,
4361 * for all other failure, such as an allocation failure, bail.
4362 */
4363 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004364 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004365 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004366 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004367
4368out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004369 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004370 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004371
Chris Wilson60990322014-04-09 09:19:42 +01004372 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004373}
4374
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004375void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004376i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004378 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004379 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004380
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004381 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004382 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004383}
4384
Chris Wilson64193402010-10-24 12:38:05 +01004385static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004386init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004387{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004388 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004389}
4390
Eric Anholt673a3942008-07-30 12:06:12 -07004391void
Imre Deak40ae4e12016-03-16 14:54:03 +02004392i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4393{
Chris Wilson91c8a322016-07-05 10:40:23 +01004394 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004395
4396 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4397 !IS_CHERRYVIEW(dev_priv))
4398 dev_priv->num_fence_regs = 32;
4399 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4400 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4401 dev_priv->num_fence_regs = 16;
4402 else
4403 dev_priv->num_fence_regs = 8;
4404
Chris Wilsonc0336662016-05-06 15:40:21 +01004405 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004406 dev_priv->num_fence_regs =
4407 I915_READ(vgtif_reg(avail_rs.fence_num));
4408
4409 /* Initialize fence registers to zero */
4410 i915_gem_restore_fences(dev);
4411
4412 i915_gem_detect_bit_6_swizzle(dev);
4413}
4414
4415void
Imre Deakd64aa092016-01-19 15:26:29 +02004416i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004417{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004418 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004419 int i;
4420
Chris Wilsonefab6d82015-04-07 16:20:57 +01004421 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004422 kmem_cache_create("i915_gem_object",
4423 sizeof(struct drm_i915_gem_object), 0,
4424 SLAB_HWCACHE_ALIGN,
4425 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004426 dev_priv->vmas =
4427 kmem_cache_create("i915_gem_vma",
4428 sizeof(struct i915_vma), 0,
4429 SLAB_HWCACHE_ALIGN,
4430 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004431 dev_priv->requests =
4432 kmem_cache_create("i915_gem_request",
4433 sizeof(struct drm_i915_gem_request), 0,
4434 SLAB_HWCACHE_ALIGN,
4435 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004436
Ben Widawskya33afea2013-09-17 21:12:45 -07004437 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004438 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4439 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004440 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004441 for (i = 0; i < I915_NUM_ENGINES; i++)
4442 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004443 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004444 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004445 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004446 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004447 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004448 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004449 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004450 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004451
Chris Wilson72bfa192010-12-19 11:42:05 +00004452 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4453
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004454 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004455
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004456 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004457
Chris Wilsonce453d82011-02-21 14:43:56 +00004458 dev_priv->mm.interruptible = true;
4459
Daniel Vetterf99d7062014-06-19 16:01:59 +02004460 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004461}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004462
Imre Deakd64aa092016-01-19 15:26:29 +02004463void i915_gem_load_cleanup(struct drm_device *dev)
4464{
4465 struct drm_i915_private *dev_priv = to_i915(dev);
4466
4467 kmem_cache_destroy(dev_priv->requests);
4468 kmem_cache_destroy(dev_priv->vmas);
4469 kmem_cache_destroy(dev_priv->objects);
4470}
4471
Chris Wilson461fb992016-05-14 07:26:33 +01004472int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4473{
4474 struct drm_i915_gem_object *obj;
4475
4476 /* Called just before we write the hibernation image.
4477 *
4478 * We need to update the domain tracking to reflect that the CPU
4479 * will be accessing all the pages to create and restore from the
4480 * hibernation, and so upon restoration those pages will be in the
4481 * CPU domain.
4482 *
4483 * To make sure the hibernation image contains the latest state,
4484 * we update that state just before writing out the image.
4485 */
4486
4487 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4488 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4489 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4490 }
4491
4492 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4493 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4494 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4495 }
4496
4497 return 0;
4498}
4499
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004500void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004501{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004502 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004503 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004504
4505 /* Clean up our request list when the client is going away, so that
4506 * later retire_requests won't dereference our soon-to-be-gone
4507 * file_priv.
4508 */
Chris Wilson1c255952010-09-26 11:03:27 +01004509 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004510 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004511 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004512 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004513
Chris Wilson2e1b8732015-04-27 13:41:22 +01004514 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004515 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004516 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004517 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004518 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004519}
4520
4521int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4522{
4523 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004524 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004525
4526 DRM_DEBUG_DRIVER("\n");
4527
4528 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4529 if (!file_priv)
4530 return -ENOMEM;
4531
4532 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004533 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004534 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004535 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004536
4537 spin_lock_init(&file_priv->mm.lock);
4538 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004539
Chris Wilsonc80ff162016-07-27 09:07:27 +01004540 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004541
Ben Widawskye422b882013-12-06 14:10:58 -08004542 ret = i915_gem_context_open(dev, file);
4543 if (ret)
4544 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004545
Ben Widawskye422b882013-12-06 14:10:58 -08004546 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004547}
4548
Daniel Vetterb680c372014-09-19 18:27:27 +02004549/**
4550 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004551 * @old: current GEM buffer for the frontbuffer slots
4552 * @new: new GEM buffer for the frontbuffer slots
4553 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004554 *
4555 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4556 * from @old and setting them in @new. Both @old and @new can be NULL.
4557 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004558void i915_gem_track_fb(struct drm_i915_gem_object *old,
4559 struct drm_i915_gem_object *new,
4560 unsigned frontbuffer_bits)
4561{
4562 if (old) {
4563 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
4564 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
4565 old->frontbuffer_bits &= ~frontbuffer_bits;
4566 }
4567
4568 if (new) {
4569 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
4570 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
4571 new->frontbuffer_bits |= frontbuffer_bits;
4572 }
4573}
4574
Ben Widawskya70a3142013-07-31 16:59:56 -07004575/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004576u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4577 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004578{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004579 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004580 struct i915_vma *vma;
4581
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004582 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004583
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004584 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004585 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004586 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4587 continue;
4588 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004589 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004590 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004591
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004592 WARN(1, "%s vma for this object not found.\n",
4593 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004594 return -1;
4595}
4596
Michel Thierry088e0df2015-08-07 17:40:17 +01004597u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4598 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004599{
4600 struct i915_vma *vma;
4601
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004602 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004603 if (i915_vma_is_ggtt(vma) &&
4604 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004605 return vma->node.start;
4606
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004607 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004608 return -1;
4609}
4610
4611bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4612 struct i915_address_space *vm)
4613{
4614 struct i915_vma *vma;
4615
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004616 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004617 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004618 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4619 continue;
4620 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4621 return true;
4622 }
4623
4624 return false;
4625}
4626
4627bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004628 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004629{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004630 struct i915_vma *vma;
4631
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004632 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004633 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004634 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004635 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004636 return true;
4637
4638 return false;
4639}
4640
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004641unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004642{
Ben Widawskya70a3142013-07-31 16:59:56 -07004643 struct i915_vma *vma;
4644
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004645 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004646
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004647 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004648 if (i915_vma_is_ggtt(vma) &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004649 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004650 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004651 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004652
Ben Widawskya70a3142013-07-31 16:59:56 -07004653 return 0;
4654}
4655
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004656bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004657{
4658 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004659 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +01004660 if (i915_vma_is_pinned(vma))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004661 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004662
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004663 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004664}
Dave Gordonea702992015-07-09 19:29:02 +01004665
Dave Gordon033908a2015-12-10 18:51:23 +00004666/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4667struct page *
4668i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4669{
4670 struct page *page;
4671
4672 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004673 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004674 return NULL;
4675
4676 page = i915_gem_object_get_page(obj, n);
4677 set_page_dirty(page);
4678 return page;
4679}
4680
Dave Gordonea702992015-07-09 19:29:02 +01004681/* Allocate a new GEM object and fill it with the supplied data */
4682struct drm_i915_gem_object *
4683i915_gem_object_create_from_data(struct drm_device *dev,
4684 const void *data, size_t size)
4685{
4686 struct drm_i915_gem_object *obj;
4687 struct sg_table *sg;
4688 size_t bytes;
4689 int ret;
4690
Dave Gordond37cd8a2016-04-22 19:14:32 +01004691 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004692 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004693 return obj;
4694
4695 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4696 if (ret)
4697 goto fail;
4698
4699 ret = i915_gem_object_get_pages(obj);
4700 if (ret)
4701 goto fail;
4702
4703 i915_gem_object_pin_pages(obj);
4704 sg = obj->pages;
4705 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004706 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004707 i915_gem_object_unpin_pages(obj);
4708
4709 if (WARN_ON(bytes != size)) {
4710 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4711 ret = -EFAULT;
4712 goto fail;
4713 }
4714
4715 return obj;
4716
4717fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004718 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004719 return ERR_PTR(ret);
4720}