blob: 330c69cb87df1032aeffd4180a3608cae223e3e7 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
Matan Barakb368d7c2015-12-15 20:30:12 +020061#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020063#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020065
Majd Dibbiny762f8992016-10-27 16:36:47 +030066#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
Eli Cohene126ba92013-07-07 17:25:49 +030068enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
73enum mlx5_ib_mmap_cmd {
74 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020075 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
Guy Levi37aa5c32016-04-27 16:49:50 +030076 MLX5_IB_MMAP_WC_PAGE = 2,
77 MLX5_IB_MMAP_NC_PAGE = 3,
Matan Barakd69e3bc2015-12-15 20:30:13 +020078 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
79 MLX5_IB_MMAP_CORE_CLOCK = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030080};
81
82enum {
83 MLX5_RES_SCAT_DATA32_CQE = 0x1,
84 MLX5_RES_SCAT_DATA64_CQE = 0x2,
85 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
86 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
87};
88
89enum mlx5_ib_latency_class {
90 MLX5_IB_LATENCY_CLASS_LOW,
91 MLX5_IB_LATENCY_CLASS_MEDIUM,
92 MLX5_IB_LATENCY_CLASS_HIGH,
Eli Cohene126ba92013-07-07 17:25:49 +030093};
94
95enum mlx5_ib_mad_ifc_flags {
96 MLX5_MAD_IFC_IGNORE_MKEY = 1,
97 MLX5_MAD_IFC_IGNORE_BKEY = 2,
98 MLX5_MAD_IFC_NET_VIEW = 4,
99};
100
Leon Romanovsky051f2632015-12-20 12:16:11 +0200101enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200102 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +0200103};
104
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200105enum {
106 MLX5_CQE_VERSION_V0,
107 MLX5_CQE_VERSION_V1,
108};
109
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300110enum {
111 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
112 MLX5_TM_MAX_SGE = 1,
113};
114
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300115struct mlx5_ib_vma_private_data {
116 struct list_head list;
117 struct vm_area_struct *vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200118 /* protect vma_private_list add/del */
119 struct mutex *vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300120};
121
Eli Cohene126ba92013-07-07 17:25:49 +0300122struct mlx5_ib_ucontext {
123 struct ib_ucontext ibucontext;
124 struct list_head db_page_list;
125
126 /* protect doorbell record alloc/free
127 */
128 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200129 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200130 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200131 /* Transport Domain number */
132 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300133 struct list_head vma_private_list;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200134 /* protect vma_private_list add/del */
135 struct mutex vma_private_list_mutex;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200136
137 unsigned long upd_xlt_page;
138 /* protect ODP/KSM */
139 struct mutex upd_xlt_page_mutex;
Eli Cohenb037c292017-01-03 23:55:26 +0200140 u64 lib_caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300141};
142
143static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
144{
145 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
146}
147
148struct mlx5_ib_pd {
149 struct ib_pd ibpd;
150 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300151};
152
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200153#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200154#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200155#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
156#error "Invalid number of bypass priorities"
157#endif
158#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
159
160#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300161#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200162struct mlx5_ib_flow_prio {
163 struct mlx5_flow_table *flow_table;
164 unsigned int refcount;
165};
166
167struct mlx5_ib_flow_handler {
168 struct list_head list;
169 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300170 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000171 struct mlx5_flow_handle *rule;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200172};
173
174struct mlx5_ib_flow_db {
175 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300176 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300177 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200178 /* Protect flow steering bypass flow tables
179 * when add/del flow rules.
180 * only single add/removal of flow steering rule could be done
181 * simultaneously.
182 */
183 struct mutex lock;
184};
185
Eli Cohene126ba92013-07-07 17:25:49 +0300186/* Use macros here so that don't have to duplicate
187 * enum ib_send_flags and enum ib_qp_type for low-level driver
188 */
189
Artemy Kovalyov31616252017-01-02 11:37:42 +0200190#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
191#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
192#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
193#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
194#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
195#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200196
Eli Cohene126ba92013-07-07 17:25:49 +0300197#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200198/*
199 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
200 * creates the actual hardware QP.
201 */
202#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300203#define MLX5_IB_WR_UMR IB_WR_RESERVED1
204
Artemy Kovalyov31616252017-01-02 11:37:42 +0200205#define MLX5_IB_UMR_OCTOWORD 16
206#define MLX5_IB_UMR_XLT_ALIGNMENT 64
207
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200208#define MLX5_IB_UPD_XLT_ZAP BIT(0)
209#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
210#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
211#define MLX5_IB_UPD_XLT_ADDR BIT(3)
212#define MLX5_IB_UPD_XLT_PD BIT(4)
213#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200214#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200215
Haggai Eranb11a4f92016-02-29 15:45:03 +0200216/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
217 *
218 * These flags are intended for internal use by the mlx5_ib driver, and they
219 * rely on the range reserved for that use in the ib_qp_create_flags enum.
220 */
221
222/* Create a UD QP whose source QP number is 1 */
223static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
224{
225 return IB_QP_CREATE_RESERVED_START;
226}
227
Eli Cohene126ba92013-07-07 17:25:49 +0300228struct wr_list {
229 u16 opcode;
230 u16 next;
231};
232
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200233enum mlx5_ib_rq_flags {
234 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200235 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200236};
237
Eli Cohene126ba92013-07-07 17:25:49 +0300238struct mlx5_ib_wq {
239 u64 *wrid;
240 u32 *wr_data;
241 struct wr_list *w_list;
242 unsigned *wqe_head;
243 u16 unsig_count;
244
245 /* serialize post to the work queue
246 */
247 spinlock_t lock;
248 int wqe_cnt;
249 int max_post;
250 int max_gs;
251 int offset;
252 int wqe_shift;
253 unsigned head;
254 unsigned tail;
255 u16 cur_post;
256 u16 last_poll;
257 void *qend;
258};
259
Maor Gottlieb03404e82017-05-30 10:29:13 +0300260enum mlx5_ib_wq_flags {
261 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300262 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300263};
264
Noa Osherovichb4f34592017-10-17 18:01:12 +0300265#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
266#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
267#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
268#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
269
Yishai Hadas79b20a62016-05-23 15:20:50 +0300270struct mlx5_ib_rwq {
271 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300272 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300273 u32 rq_num_pas;
274 u32 log_rq_stride;
275 u32 log_rq_size;
276 u32 rq_page_offset;
277 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300278 u32 log_num_strides;
279 u32 two_byte_shift_en;
280 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300281 struct ib_umem *umem;
282 size_t buf_size;
283 unsigned int page_shift;
284 int create_type;
285 struct mlx5_db db;
286 u32 user_index;
287 u32 wqe_count;
288 u32 wqe_shift;
289 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300290 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300291};
292
Eli Cohene126ba92013-07-07 17:25:49 +0300293enum {
294 MLX5_QP_USER,
295 MLX5_QP_KERNEL,
296 MLX5_QP_EMPTY
297};
298
Yishai Hadas79b20a62016-05-23 15:20:50 +0300299enum {
300 MLX5_WQ_USER,
301 MLX5_WQ_KERNEL
302};
303
Yishai Hadasc5f90922016-05-23 15:20:53 +0300304struct mlx5_ib_rwq_ind_table {
305 struct ib_rwq_ind_table ib_rwq_ind_tbl;
306 u32 rqtn;
307};
308
majd@mellanox.com19098df2016-01-14 19:13:03 +0200309struct mlx5_ib_ubuffer {
310 struct ib_umem *umem;
311 int buf_size;
312 u64 buf_addr;
313};
314
315struct mlx5_ib_qp_base {
316 struct mlx5_ib_qp *container_mibqp;
317 struct mlx5_core_qp mqp;
318 struct mlx5_ib_ubuffer ubuffer;
319};
320
321struct mlx5_ib_qp_trans {
322 struct mlx5_ib_qp_base base;
323 u16 xrcdn;
324 u8 alt_port;
325 u8 atomic_rd_en;
326 u8 resp_depth;
327};
328
Yishai Hadas28d61372016-05-23 15:20:56 +0300329struct mlx5_ib_rss_qp {
330 u32 tirn;
331};
332
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200333struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200334 struct mlx5_ib_qp_base base;
335 struct mlx5_ib_wq *rq;
336 struct mlx5_ib_ubuffer ubuffer;
337 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200338 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200339 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200340 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200341};
342
343struct mlx5_ib_sq {
344 struct mlx5_ib_qp_base base;
345 struct mlx5_ib_wq *sq;
346 struct mlx5_ib_ubuffer ubuffer;
347 struct mlx5_db *doorbell;
348 u32 tisn;
349 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200350};
351
352struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200353 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200354 struct mlx5_ib_rq rq;
355};
356
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200357struct mlx5_bf {
358 int buf_size;
359 unsigned long offset;
360 struct mlx5_sq_bfreg *bfreg;
361};
362
Eli Cohene126ba92013-07-07 17:25:49 +0300363struct mlx5_ib_qp {
364 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200365 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200366 struct mlx5_ib_qp_trans trans_qp;
367 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300368 struct mlx5_ib_rss_qp rss_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200369 };
Eli Cohene126ba92013-07-07 17:25:49 +0300370 struct mlx5_buf buf;
371
372 struct mlx5_db db;
373 struct mlx5_ib_wq rq;
374
Eli Cohene126ba92013-07-07 17:25:49 +0300375 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300376 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300377 struct mlx5_ib_wq sq;
378
Eli Cohene126ba92013-07-07 17:25:49 +0300379 /* serialize qp state modifications
380 */
381 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300382 u32 flags;
383 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300384 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300385 int wq_sig;
386 int scat_cqe;
387 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200388 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300389 int has_rq;
390
391 /* only for user space QPs. For kernel
392 * we have it from the bf object
393 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200394 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300395
396 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200397
398 /* Store signature errors */
399 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200400
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300401 struct list_head qps_list;
402 struct list_head cq_recv_list;
403 struct list_head cq_send_list;
Bodong Wang7d29f342016-12-01 13:43:16 +0200404 u32 rate_limit;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300405 u32 underlay_qpn;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300406 bool tunnel_offload_en;
Eli Cohene126ba92013-07-07 17:25:49 +0300407};
408
409struct mlx5_ib_cq_buf {
410 struct mlx5_buf buf;
411 struct ib_umem *umem;
412 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200413 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300414};
415
416enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200417 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
418 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
419 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
420 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
421 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
422 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200423 /* QP uses 1 as its source QP number */
424 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300425 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300426 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200427 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300428 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200429 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300430 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300431};
432
Haggai Eran968e78d2014-12-11 17:04:11 +0200433struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100434 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200435 u64 virt_addr;
436 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200437 struct ib_pd *pd;
438 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200439 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200440 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200441 int access_flags;
442 u32 mkey;
443};
444
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100445static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
446{
447 return container_of(wr, struct mlx5_umr_wr, wr);
448}
449
Eli Cohene126ba92013-07-07 17:25:49 +0300450struct mlx5_shared_mr_info {
451 int mr_id;
452 struct ib_umem *umem;
453};
454
Guy Levi7a0c8f42017-10-19 08:25:53 +0300455enum mlx5_ib_cq_pr_flags {
456 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
457};
458
Eli Cohene126ba92013-07-07 17:25:49 +0300459struct mlx5_ib_cq {
460 struct ib_cq ibcq;
461 struct mlx5_core_cq mcq;
462 struct mlx5_ib_cq_buf buf;
463 struct mlx5_db db;
464
465 /* serialize access to the CQ
466 */
467 spinlock_t lock;
468
469 /* protect resize cq
470 */
471 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200472 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300473 struct ib_umem *resize_umem;
474 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300475 struct list_head list_send_qp;
476 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200477 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200478 struct list_head wc_list;
479 enum ib_cq_notify_flags notify_flags;
480 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300481 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200482};
483
484struct mlx5_ib_wc {
485 struct ib_wc wc;
486 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300487};
488
489struct mlx5_ib_srq {
490 struct ib_srq ibsrq;
491 struct mlx5_core_srq msrq;
492 struct mlx5_buf buf;
493 struct mlx5_db db;
494 u64 *wrid;
495 /* protect SRQ hanlding
496 */
497 spinlock_t lock;
498 int head;
499 int tail;
500 u16 wqe_ctr;
501 struct ib_umem *umem;
502 /* serialize arming a SRQ
503 */
504 struct mutex mutex;
505 int wq_sig;
506};
507
508struct mlx5_ib_xrcd {
509 struct ib_xrcd ibxrcd;
510 u32 xrcdn;
511};
512
Haggai Erancc149f752014-12-11 17:04:21 +0200513enum mlx5_ib_mtt_access_flags {
514 MLX5_IB_MTT_READ = (1 << 0),
515 MLX5_IB_MTT_WRITE = (1 << 1),
516};
517
518#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
519
Eli Cohene126ba92013-07-07 17:25:49 +0300520struct mlx5_ib_mr {
521 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300522 void *descs;
523 dma_addr_t desc_map;
524 int ndescs;
525 int max_descs;
526 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200527 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200528 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300529 struct ib_umem *umem;
530 struct mlx5_shared_mr_info *smr_info;
531 struct list_head list;
532 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300533 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300534 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300535 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300536 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200537 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200538 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300539 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200540 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200541
542 struct mlx5_ib_mr *parent;
543 atomic_t num_leaf_free;
544 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300545};
546
Matan Barakd2370e02016-02-29 18:05:30 +0200547struct mlx5_ib_mw {
548 struct ib_mw ibmw;
549 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300550 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300551};
552
Shachar Raindela74d2412014-05-22 14:50:12 +0300553struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100554 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300555 enum ib_wc_status status;
556 struct completion done;
557};
558
Eli Cohene126ba92013-07-07 17:25:49 +0300559struct umr_common {
560 struct ib_pd *pd;
561 struct ib_cq *cq;
562 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300563 /* control access to UMR QP
564 */
565 struct semaphore sem;
566};
567
568enum {
569 MLX5_FMR_INVALID,
570 MLX5_FMR_VALID,
571 MLX5_FMR_BUSY,
572};
573
Eli Cohene126ba92013-07-07 17:25:49 +0300574struct mlx5_cache_ent {
575 struct list_head head;
576 /* sync access to the cahce entry
577 */
578 spinlock_t lock;
579
580
581 struct dentry *dir;
582 char name[4];
583 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200584 u32 xlt;
585 u32 access_mode;
586 u32 page;
587
Eli Cohene126ba92013-07-07 17:25:49 +0300588 u32 size;
589 u32 cur;
590 u32 miss;
591 u32 limit;
592
593 struct dentry *fsize;
594 struct dentry *fcur;
595 struct dentry *fmiss;
596 struct dentry *flimit;
597
598 struct mlx5_ib_dev *dev;
599 struct work_struct work;
600 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300601 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200602 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300603};
604
605struct mlx5_mr_cache {
606 struct workqueue_struct *wq;
607 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
608 int stopped;
609 struct dentry *root;
610 unsigned long last_add;
611};
612
Haggai Erand16e91d2016-02-29 15:45:05 +0200613struct mlx5_ib_gsi_qp;
614
615struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200616 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200617 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200618 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200619};
620
Eli Cohene126ba92013-07-07 17:25:49 +0300621struct mlx5_ib_resources {
622 struct ib_cq *c0;
623 struct ib_xrcd *x0;
624 struct ib_xrcd *x1;
625 struct ib_pd *p0;
626 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300627 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200628 struct mlx5_ib_port_resources ports[2];
629 /* Protects changes to the port resources */
630 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300631};
632
Parav Pandite1f24a72017-04-16 07:29:29 +0300633struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200634 const char **names;
635 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300636 u32 num_q_counters;
637 u32 num_cong_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200638 u16 set_id;
639};
640
Mark Bloch0837e862016-06-17 15:10:55 +0300641struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300642 struct mlx5_ib_counters cnts;
Mark Bloch0837e862016-06-17 15:10:55 +0300643};
644
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200645struct mlx5_roce {
646 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
647 * netdev pointer
648 */
649 rwlock_t netdev_lock;
650 struct net_device *netdev;
651 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300652 atomic_t next_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300653 enum ib_port_state last_port_state;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200654};
655
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300656struct mlx5_ib_dbg_param {
657 int offset;
658 struct mlx5_ib_dev *dev;
659 struct dentry *dentry;
660};
661
662enum mlx5_ib_dbg_cc_types {
663 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
664 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
665 MLX5_IB_DBG_CC_RP_TIME_RESET,
666 MLX5_IB_DBG_CC_RP_BYTE_RESET,
667 MLX5_IB_DBG_CC_RP_THRESHOLD,
668 MLX5_IB_DBG_CC_RP_AI_RATE,
669 MLX5_IB_DBG_CC_RP_HAI_RATE,
670 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
671 MLX5_IB_DBG_CC_RP_MIN_RATE,
672 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
673 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
674 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
675 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
676 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
677 MLX5_IB_DBG_CC_RP_GD,
678 MLX5_IB_DBG_CC_NP_CNP_DSCP,
679 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
680 MLX5_IB_DBG_CC_NP_CNP_PRIO,
681 MLX5_IB_DBG_CC_MAX,
682};
683
684struct mlx5_ib_dbg_cc_params {
685 struct dentry *root;
686 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
687};
688
Maor Gottlieb03404e82017-05-30 10:29:13 +0300689enum {
690 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
691};
692
Maor Gottliebfe248c32017-05-30 10:29:14 +0300693struct mlx5_ib_dbg_delay_drop {
694 struct dentry *dir_debugfs;
695 struct dentry *rqs_cnt_debugfs;
696 struct dentry *events_cnt_debugfs;
697 struct dentry *timeout_debugfs;
698};
699
Maor Gottlieb03404e82017-05-30 10:29:13 +0300700struct mlx5_ib_delay_drop {
701 struct mlx5_ib_dev *dev;
702 struct work_struct delay_drop_work;
703 /* serialize setting of delay drop */
704 struct mutex lock;
705 u32 timeout;
706 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300707 atomic_t events_cnt;
708 atomic_t rqs_cnt;
709 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300710};
711
Eli Cohene126ba92013-07-07 17:25:49 +0300712struct mlx5_ib_dev {
713 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300714 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200715 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300716 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300717 /* serialize update of capability mask
718 */
719 struct mutex cap_mask_mutex;
720 bool ib_active;
721 struct umr_common umrc;
722 /* sync used page count stats
723 */
Eli Cohene126ba92013-07-07 17:25:49 +0300724 struct mlx5_ib_resources devr;
725 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300726 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300727 /* Prevents soft lock on massive reg MRs */
728 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300729 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200730#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
731 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200732 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200733 /*
734 * Sleepable RCU that prevents destruction of MRs while they are still
735 * being used by a page fault handler.
736 */
737 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200738 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200739#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200740 struct mlx5_ib_flow_db flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300741 /* protect resources needed as part of reset flow */
742 spinlock_t reset_flow_resource_lock;
743 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300744 /* Array with num_ports elements */
745 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300746 struct mlx5_sq_bfreg bfreg;
747 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300748 struct mlx5_ib_delay_drop delay_drop;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300749 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300750
751 /* protect the user_td */
752 struct mutex lb_mutex;
753 u32 user_td;
754 u8 umr_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300755};
756
757static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
758{
759 return container_of(mcq, struct mlx5_ib_cq, mcq);
760}
761
762static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
763{
764 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
765}
766
767static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
768{
769 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
770}
771
Eli Cohene126ba92013-07-07 17:25:49 +0300772static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
773{
774 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
775}
776
777static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
778{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200779 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300780}
781
Yishai Hadas350d0e42016-08-28 14:58:18 +0300782static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
783{
784 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
785}
786
Matan Baraka606b0f2016-02-29 18:05:28 +0200787static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200788{
Matan Baraka606b0f2016-02-29 18:05:28 +0200789 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200790}
791
Eli Cohene126ba92013-07-07 17:25:49 +0300792static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
793{
794 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
795}
796
797static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
798{
799 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
800}
801
802static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
803{
804 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
805}
806
Yishai Hadas79b20a62016-05-23 15:20:50 +0300807static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
808{
809 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
810}
811
Yishai Hadasc5f90922016-05-23 15:20:53 +0300812static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
813{
814 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
815}
816
Eli Cohene126ba92013-07-07 17:25:49 +0300817static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
818{
819 return container_of(msrq, struct mlx5_ib_srq, msrq);
820}
821
822static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
823{
824 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
825}
826
Matan Barakd2370e02016-02-29 18:05:30 +0200827static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
828{
829 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
830}
831
Eli Cohene126ba92013-07-07 17:25:49 +0300832int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
833 struct mlx5_db *db);
834void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
835void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
836void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
837void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
838int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400839 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
840 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400841struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +0200842 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400843int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300844int mlx5_ib_destroy_ah(struct ib_ah *ah);
845struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
846 struct ib_srq_init_attr *init_attr,
847 struct ib_udata *udata);
848int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
849 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
850int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
851int mlx5_ib_destroy_srq(struct ib_srq *srq);
852int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
853 struct ib_recv_wr **bad_wr);
854struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
855 struct ib_qp_init_attr *init_attr,
856 struct ib_udata *udata);
857int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
858 int attr_mask, struct ib_udata *udata);
859int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
860 struct ib_qp_init_attr *qp_init_attr);
861int mlx5_ib_destroy_qp(struct ib_qp *qp);
862int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
863 struct ib_send_wr **bad_wr);
864int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
865 struct ib_recv_wr **bad_wr);
866void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200867int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200868 void *buffer, u32 length,
869 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300870struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
871 const struct ib_cq_init_attr *attr,
872 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300873 struct ib_udata *udata);
874int mlx5_ib_destroy_cq(struct ib_cq *cq);
875int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
876int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
877int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
878int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
879struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
880struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
881 u64 virt_addr, int access_flags,
882 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200883struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
884 struct ib_udata *udata);
885int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200886int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
887 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200888struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
889 int access_flags);
890void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200891int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
892 u64 length, u64 virt_addr, int access_flags,
893 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300894int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300895struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
896 enum ib_mr_type mr_type,
897 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200898int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700899 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300900int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400901 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400902 const struct ib_mad_hdr *in, size_t in_mad_size,
903 struct ib_mad_hdr *out, size_t *out_mad_size,
904 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300905struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
906 struct ib_ucontext *context,
907 struct ib_udata *udata);
908int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300909int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
910int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300911int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
912 struct ib_smp *out_mad);
913int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
914 __be64 *sys_image_guid);
915int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
916 u16 *max_pkeys);
917int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
918 u32 *vendor_id);
919int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
920int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
921int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
922 u16 *pkey);
923int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
924 union ib_gid *gid);
925int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
926 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300927int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
928 struct ib_port_attr *props);
929int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
930void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +0300931void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
932 unsigned long max_page_shift,
933 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +0300934 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200935void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
936 int page_shift, size_t offset, size_t num_pages,
937 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300938void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200939 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300940void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
941int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
942int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
943int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200944
945struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
946void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200947int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
948 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +0300949struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
950 struct ib_wq_init_attr *init_attr,
951 struct ib_udata *udata);
952int mlx5_ib_destroy_wq(struct ib_wq *wq);
953int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
954 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +0300955struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
956 struct ib_rwq_ind_table_init_attr *init_attr,
957 struct ib_udata *udata);
958int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Eli Cohene126ba92013-07-07 17:25:49 +0300959
Haggai Eran8cdd3122014-12-11 17:04:20 +0200960#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300961void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200962void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
963 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200964int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
965void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
966int __init mlx5_ib_odp_init(void);
967void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200968void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
969 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200970void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
971void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
972 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200973#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300974static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200975{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300976 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200977}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200978
Haggai Eran6aec21f2014-12-11 17:04:23 +0200979static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200980static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200981static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200982static inline void mlx5_ib_odp_cleanup(void) {}
983static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
984static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
985 size_t nentries, struct mlx5_ib_mr *mr,
986 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200987
Haggai Eran8cdd3122014-12-11 17:04:20 +0200988#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
989
Arnd Bergmann9967c702016-03-23 11:37:45 +0100990int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
991 u8 port, struct ifla_vf_info *info);
992int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
993 u8 port, int state);
994int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
995 u8 port, struct ifla_vf_stats *stats);
996int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
997 u64 guid, int type);
998
Achiad Shochat2811ba52015-12-23 18:47:24 +0200999__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
1000 int index);
Majd Dibbinyed884512017-01-18 14:10:35 +02001001int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
1002 int index, enum ib_gid_type *gid_type);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001003
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001004void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev);
1005int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev);
1006
Haggai Erand16e91d2016-02-29 15:45:05 +02001007/* GSI QP helper functions */
1008struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1009 struct ib_qp_init_attr *init_attr);
1010int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1011int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1012 int attr_mask);
1013int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1014 int qp_attr_mask,
1015 struct ib_qp_init_attr *qp_init_attr);
1016int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1017 struct ib_send_wr **bad_wr);
1018int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1019 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001020void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001021
Haggai Eran25361e02016-02-29 15:45:08 +02001022int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1023
Eli Cohene126ba92013-07-07 17:25:49 +03001024static inline void init_query_mad(struct ib_smp *mad)
1025{
1026 mad->base_version = 1;
1027 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1028 mad->class_version = 1;
1029 mad->method = IB_MGMT_METHOD_GET;
1030}
1031
1032static inline u8 convert_access(int acc)
1033{
1034 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1035 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1036 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1037 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1038 MLX5_PERM_LOCAL_READ;
1039}
1040
Sagi Grimbergb6364012015-09-02 22:23:04 +03001041static inline int is_qp1(enum ib_qp_type qp_type)
1042{
Haggai Erand16e91d2016-02-29 15:45:05 +02001043 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001044}
1045
Haggai Erancc149f752014-12-11 17:04:21 +02001046#define MLX5_MAX_UMR_SHIFT 16
1047#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1048
Leon Romanovsky051f2632015-12-20 12:16:11 +02001049static inline u32 check_cq_create_flags(u32 flags)
1050{
1051 /*
1052 * It returns non-zero value for unsupported CQ
1053 * create flags, otherwise it returns zero.
1054 */
Leon Romanovsky34356f62015-12-29 17:01:30 +02001055 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
1056 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001057}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001058
1059static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1060 u32 *user_index)
1061{
1062 if (cqe_version) {
1063 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1064 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1065 return -EINVAL;
1066 *user_index = cmd_uidx;
1067 } else {
1068 *user_index = MLX5_IB_DEFAULT_UIDX;
1069 }
1070
1071 return 0;
1072}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001073
1074static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1075 struct mlx5_ib_create_qp *ucmd,
1076 int inlen,
1077 u32 *user_index)
1078{
1079 u8 cqe_version = ucontext->cqe_version;
1080
1081 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1082 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1083 return 0;
1084
1085 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1086 !!cqe_version))
1087 return -EINVAL;
1088
1089 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1090}
1091
1092static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1093 struct mlx5_ib_create_srq *ucmd,
1094 int inlen,
1095 u32 *user_index)
1096{
1097 u8 cqe_version = ucontext->cqe_version;
1098
1099 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1100 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1101 return 0;
1102
1103 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1104 !!cqe_version))
1105 return -EINVAL;
1106
1107 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1108}
Eli Cohenb037c292017-01-03 23:55:26 +02001109
1110static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1111{
1112 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1113 MLX5_UARS_IN_PAGE : 1;
1114}
1115
Yishai Hadas31a78a52017-12-24 16:31:34 +02001116static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1117 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001118{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001119 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001120}
1121
Eli Cohene126ba92013-07-07 17:25:49 +03001122#endif /* MLX5_IB_H */