blob: afd119097344b9526d6eef3a75cbc5f33bb70761 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanbac9a7e2017-02-12 19:18:10 -05004 * Copyright (c) 2016-2017 Broadcom Limited
Michael Chanc0c050c2015-10-22 16:01:17 -04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12
13#include <linux/stringify.h>
14#include <linux/kernel.h>
15#include <linux/timer.h>
16#include <linux/errno.h>
17#include <linux/ioport.h>
18#include <linux/slab.h>
19#include <linux/vmalloc.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/etherdevice.h>
24#include <linux/skbuff.h>
25#include <linux/dma-mapping.h>
26#include <linux/bitops.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <asm/byteorder.h>
31#include <asm/page.h>
32#include <linux/time.h>
33#include <linux/mii.h>
34#include <linux/if.h>
35#include <linux/if_vlan.h>
Rob Swindell5ac67d82016-09-19 03:58:03 -040036#include <linux/rtc.h>
Michael Chanc6d30e82017-02-06 16:55:42 -050037#include <linux/bpf.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040038#include <net/ip.h>
39#include <net/tcp.h>
40#include <net/udp.h>
41#include <net/checksum.h>
42#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070043#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040044#include <linux/workqueue.h>
45#include <linux/prefetch.h>
46#include <linux/cache.h>
47#include <linux/log2.h>
48#include <linux/aer.h>
49#include <linux/bitmap.h>
50#include <linux/cpu_rmap.h>
51
52#include "bnxt_hsi.h"
53#include "bnxt.h"
Michael Chana588e452016-12-07 00:26:21 -050054#include "bnxt_ulp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040055#include "bnxt_sriov.h"
56#include "bnxt_ethtool.h"
Michael Chan7df4ae92016-12-02 21:17:17 -050057#include "bnxt_dcb.h"
Michael Chanc6d30e82017-02-06 16:55:42 -050058#include "bnxt_xdp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040059
60#define BNXT_TX_TIMEOUT (5 * HZ)
61
62static const char version[] =
63 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
64
65MODULE_LICENSE("GPL");
66MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
67MODULE_VERSION(DRV_MODULE_VERSION);
68
69#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
70#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
71#define BNXT_RX_COPY_THRESH 256
72
Michael Chan4419dbe2016-02-10 17:33:49 -050073#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040074
75enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050076 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040077 BCM57302,
78 BCM57304,
Michael Chan1f681682016-07-25 12:33:37 -040079 BCM57417_NPAR,
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -040080 BCM58700,
Michael Chanb24eb6a2016-06-13 02:25:36 -040081 BCM57311,
82 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050083 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040084 BCM57404,
85 BCM57406,
Michael Chan1f681682016-07-25 12:33:37 -040086 BCM57402_NPAR,
87 BCM57407,
Michael Chanb24eb6a2016-06-13 02:25:36 -040088 BCM57412,
89 BCM57414,
90 BCM57416,
91 BCM57417,
Michael Chan1f681682016-07-25 12:33:37 -040092 BCM57412_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040093 BCM57314,
Michael Chan1f681682016-07-25 12:33:37 -040094 BCM57417_SFP,
95 BCM57416_SFP,
96 BCM57404_NPAR,
97 BCM57406_NPAR,
98 BCM57407_SFP,
Michael Chanadbc8302016-09-19 03:58:01 -040099 BCM57407_NPAR,
Michael Chan1f681682016-07-25 12:33:37 -0400100 BCM57414_NPAR,
101 BCM57416_NPAR,
Michael Chanadbc8302016-09-19 03:58:01 -0400102 NETXTREME_E_VF,
103 NETXTREME_C_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -0400104};
105
106/* indexed by enum above */
107static const struct {
108 char *name;
109} board_info[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400110 { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
111 { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
112 { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400113 { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400114 { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
115 { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
116 { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
117 { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
118 { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
119 { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400120 { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400121 { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
122 { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
123 { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
124 { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
125 { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400126 { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400127 { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
128 { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
129 { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400130 { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
131 { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400132 { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
133 { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
Michael Chan1f681682016-07-25 12:33:37 -0400134 { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
135 { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400136 { "Broadcom NetXtreme-E Ethernet Virtual Function" },
137 { "Broadcom NetXtreme-C Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400138};
139
140static const struct pci_device_id bnxt_pci_tbl[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400141 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
David Christensenfbc9a522015-12-27 18:19:29 -0500142 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400143 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
144 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chan1f681682016-07-25 12:33:37 -0400145 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -0400146 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400147 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
148 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500149 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400150 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
151 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan1f681682016-07-25 12:33:37 -0400152 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
153 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400154 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
155 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
156 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
157 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
Michael Chan1f681682016-07-25 12:33:37 -0400158 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400159 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chan1f681682016-07-25 12:33:37 -0400160 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
161 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
162 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
163 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
164 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
Michael Chanadbc8302016-09-19 03:58:01 -0400165 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
166 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400167 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400168 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400169 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400170 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
Michael Chanc0c050c2015-10-22 16:01:17 -0400171#ifdef CONFIG_BNXT_SRIOV
Michael Chanadbc8302016-09-19 03:58:01 -0400172 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
173 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
174 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
175 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
176 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
177 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400178#endif
179 { 0 }
180};
181
182MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
183
184static const u16 bnxt_vf_req_snif[] = {
185 HWRM_FUNC_CFG,
186 HWRM_PORT_PHY_QCFG,
187 HWRM_CFA_L2_FILTER_ALLOC,
188};
189
Michael Chan25be8622016-04-05 14:09:00 -0400190static const u16 bnxt_async_events_arr[] = {
Michael Chan87c374d2016-12-02 21:17:16 -0500191 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
192 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
193 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
194 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
195 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400196};
197
Michael Chanc0c050c2015-10-22 16:01:17 -0400198static bool bnxt_vf_pciid(enum board_idx idx)
199{
Michael Chanadbc8302016-09-19 03:58:01 -0400200 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400201}
202
203#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
204#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
205#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
206
207#define BNXT_CP_DB_REARM(db, raw_cons) \
208 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
209
210#define BNXT_CP_DB(db, raw_cons) \
211 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
212
213#define BNXT_CP_DB_IRQ_DIS(db) \
214 writel(DB_CP_IRQ_DIS_FLAGS, db)
215
Michael Chan38413402017-02-06 16:55:43 -0500216const u16 bnxt_lhint_arr[] = {
Michael Chanc0c050c2015-10-22 16:01:17 -0400217 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
218 TX_BD_FLAGS_LHINT_512_TO_1023,
219 TX_BD_FLAGS_LHINT_1024_TO_2047,
220 TX_BD_FLAGS_LHINT_1024_TO_2047,
221 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
222 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
223 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
224 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
225 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
226 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
227 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
228 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
229 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
230 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
231 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
232 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
233 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
234 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
235 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
236};
237
238static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
239{
240 struct bnxt *bp = netdev_priv(dev);
241 struct tx_bd *txbd;
242 struct tx_bd_ext *txbd1;
243 struct netdev_queue *txq;
244 int i;
245 dma_addr_t mapping;
246 unsigned int length, pad = 0;
247 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
248 u16 prod, last_frag;
249 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400250 struct bnxt_tx_ring_info *txr;
251 struct bnxt_sw_tx_bd *tx_buf;
252
253 i = skb_get_queue_mapping(skb);
254 if (unlikely(i >= bp->tx_nr_rings)) {
255 dev_kfree_skb_any(skb);
256 return NETDEV_TX_OK;
257 }
258
Michael Chanc0c050c2015-10-22 16:01:17 -0400259 txq = netdev_get_tx_queue(dev, i);
Michael Chana960dec2017-02-06 16:55:39 -0500260 txr = &bp->tx_ring[bp->tx_ring_map[i]];
Michael Chanc0c050c2015-10-22 16:01:17 -0400261 prod = txr->tx_prod;
262
263 free_size = bnxt_tx_avail(bp, txr);
264 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
265 netif_tx_stop_queue(txq);
266 return NETDEV_TX_BUSY;
267 }
268
269 length = skb->len;
270 len = skb_headlen(skb);
271 last_frag = skb_shinfo(skb)->nr_frags;
272
273 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
274
275 txbd->tx_bd_opaque = prod;
276
277 tx_buf = &txr->tx_buf_ring[prod];
278 tx_buf->skb = skb;
279 tx_buf->nr_frags = last_frag;
280
281 vlan_tag_flags = 0;
282 cfa_action = 0;
283 if (skb_vlan_tag_present(skb)) {
284 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
285 skb_vlan_tag_get(skb);
286 /* Currently supports 8021Q, 8021AD vlan offloads
287 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
288 */
289 if (skb->vlan_proto == htons(ETH_P_8021Q))
290 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
291 }
292
293 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500294 struct tx_push_buffer *tx_push_buf = txr->tx_push;
295 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
296 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
297 void *pdata = tx_push_buf->data;
298 u64 *end;
299 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400300
301 /* Set COAL_NOW to be ready quickly for the next push */
302 tx_push->tx_bd_len_flags_type =
303 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
304 TX_BD_TYPE_LONG_TX_BD |
305 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
306 TX_BD_FLAGS_COAL_NOW |
307 TX_BD_FLAGS_PACKET_END |
308 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
309
310 if (skb->ip_summed == CHECKSUM_PARTIAL)
311 tx_push1->tx_bd_hsize_lflags =
312 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
313 else
314 tx_push1->tx_bd_hsize_lflags = 0;
315
316 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
317 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
318
Michael Chanfbb0fa82016-02-22 02:10:26 -0500319 end = pdata + length;
320 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500321 *end = 0;
322
Michael Chanc0c050c2015-10-22 16:01:17 -0400323 skb_copy_from_linear_data(skb, pdata, len);
324 pdata += len;
325 for (j = 0; j < last_frag; j++) {
326 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
327 void *fptr;
328
329 fptr = skb_frag_address_safe(frag);
330 if (!fptr)
331 goto normal_tx;
332
333 memcpy(pdata, fptr, skb_frag_size(frag));
334 pdata += skb_frag_size(frag);
335 }
336
Michael Chan4419dbe2016-02-10 17:33:49 -0500337 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
338 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400339 prod = NEXT_TX(prod);
340 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
341 memcpy(txbd, tx_push1, sizeof(*txbd));
342 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500343 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400344 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
345 txr->tx_prod = prod;
346
Michael Chanb9a84602016-06-06 02:37:14 -0400347 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400348 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400349 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400350
Michael Chan4419dbe2016-02-10 17:33:49 -0500351 push_len = (length + sizeof(*tx_push) + 7) / 8;
352 if (push_len > 16) {
353 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
Michael Chan9d137442016-09-05 01:57:35 -0400354 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
355 (push_len - 16) << 1);
Michael Chan4419dbe2016-02-10 17:33:49 -0500356 } else {
357 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
358 push_len);
359 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400360
Michael Chanc0c050c2015-10-22 16:01:17 -0400361 goto tx_done;
362 }
363
364normal_tx:
365 if (length < BNXT_MIN_PKT_SIZE) {
366 pad = BNXT_MIN_PKT_SIZE - length;
367 if (skb_pad(skb, pad)) {
368 /* SKB already freed. */
369 tx_buf->skb = NULL;
370 return NETDEV_TX_OK;
371 }
372 length = BNXT_MIN_PKT_SIZE;
373 }
374
375 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
376
377 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
378 dev_kfree_skb_any(skb);
379 tx_buf->skb = NULL;
380 return NETDEV_TX_OK;
381 }
382
383 dma_unmap_addr_set(tx_buf, mapping, mapping);
384 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
385 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
386
387 txbd->tx_bd_haddr = cpu_to_le64(mapping);
388
389 prod = NEXT_TX(prod);
390 txbd1 = (struct tx_bd_ext *)
391 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
392
393 txbd1->tx_bd_hsize_lflags = 0;
394 if (skb_is_gso(skb)) {
395 u32 hdr_len;
396
397 if (skb->encapsulation)
398 hdr_len = skb_inner_network_offset(skb) +
399 skb_inner_network_header_len(skb) +
400 inner_tcp_hdrlen(skb);
401 else
402 hdr_len = skb_transport_offset(skb) +
403 tcp_hdrlen(skb);
404
405 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
406 TX_BD_FLAGS_T_IPID |
407 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
408 length = skb_shinfo(skb)->gso_size;
409 txbd1->tx_bd_mss = cpu_to_le32(length);
410 length += hdr_len;
411 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
412 txbd1->tx_bd_hsize_lflags =
413 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
414 txbd1->tx_bd_mss = 0;
415 }
416
417 length >>= 9;
418 flags |= bnxt_lhint_arr[length];
419 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
420
421 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
422 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
423 for (i = 0; i < last_frag; i++) {
424 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
425
426 prod = NEXT_TX(prod);
427 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
428
429 len = skb_frag_size(frag);
430 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
431 DMA_TO_DEVICE);
432
433 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
434 goto tx_dma_error;
435
436 tx_buf = &txr->tx_buf_ring[prod];
437 dma_unmap_addr_set(tx_buf, mapping, mapping);
438
439 txbd->tx_bd_haddr = cpu_to_le64(mapping);
440
441 flags = len << TX_BD_LEN_SHIFT;
442 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
443 }
444
445 flags &= ~TX_BD_LEN;
446 txbd->tx_bd_len_flags_type =
447 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
448 TX_BD_FLAGS_PACKET_END);
449
450 netdev_tx_sent_queue(txq, skb->len);
451
452 /* Sync BD data before updating doorbell */
453 wmb();
454
455 prod = NEXT_TX(prod);
456 txr->tx_prod = prod;
457
458 writel(DB_KEY_TX | prod, txr->tx_doorbell);
459 writel(DB_KEY_TX | prod, txr->tx_doorbell);
460
461tx_done:
462
463 mmiowb();
464
465 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
466 netif_tx_stop_queue(txq);
467
468 /* netif_tx_stop_queue() must be done before checking
469 * tx index in bnxt_tx_avail() below, because in
470 * bnxt_tx_int(), we update tx index before checking for
471 * netif_tx_queue_stopped().
472 */
473 smp_mb();
474 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
475 netif_tx_wake_queue(txq);
476 }
477 return NETDEV_TX_OK;
478
479tx_dma_error:
480 last_frag = i;
481
482 /* start back at beginning and unmap skb */
483 prod = txr->tx_prod;
484 tx_buf = &txr->tx_buf_ring[prod];
485 tx_buf->skb = NULL;
486 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
487 skb_headlen(skb), PCI_DMA_TODEVICE);
488 prod = NEXT_TX(prod);
489
490 /* unmap remaining mapped pages */
491 for (i = 0; i < last_frag; i++) {
492 prod = NEXT_TX(prod);
493 tx_buf = &txr->tx_buf_ring[prod];
494 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
495 skb_frag_size(&skb_shinfo(skb)->frags[i]),
496 PCI_DMA_TODEVICE);
497 }
498
499 dev_kfree_skb_any(skb);
500 return NETDEV_TX_OK;
501}
502
503static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
504{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500505 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -0500506 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
Michael Chanc0c050c2015-10-22 16:01:17 -0400507 u16 cons = txr->tx_cons;
508 struct pci_dev *pdev = bp->pdev;
509 int i;
510 unsigned int tx_bytes = 0;
511
512 for (i = 0; i < nr_pkts; i++) {
513 struct bnxt_sw_tx_bd *tx_buf;
514 struct sk_buff *skb;
515 int j, last;
516
517 tx_buf = &txr->tx_buf_ring[cons];
518 cons = NEXT_TX(cons);
519 skb = tx_buf->skb;
520 tx_buf->skb = NULL;
521
522 if (tx_buf->is_push) {
523 tx_buf->is_push = 0;
524 goto next_tx_int;
525 }
526
527 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
528 skb_headlen(skb), PCI_DMA_TODEVICE);
529 last = tx_buf->nr_frags;
530
531 for (j = 0; j < last; j++) {
532 cons = NEXT_TX(cons);
533 tx_buf = &txr->tx_buf_ring[cons];
534 dma_unmap_page(
535 &pdev->dev,
536 dma_unmap_addr(tx_buf, mapping),
537 skb_frag_size(&skb_shinfo(skb)->frags[j]),
538 PCI_DMA_TODEVICE);
539 }
540
541next_tx_int:
542 cons = NEXT_TX(cons);
543
544 tx_bytes += skb->len;
545 dev_kfree_skb_any(skb);
546 }
547
548 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
549 txr->tx_cons = cons;
550
551 /* Need to make the tx_cons update visible to bnxt_start_xmit()
552 * before checking for netif_tx_queue_stopped(). Without the
553 * memory barrier, there is a small possibility that bnxt_start_xmit()
554 * will miss it and cause the queue to be stopped forever.
555 */
556 smp_mb();
557
558 if (unlikely(netif_tx_queue_stopped(txq)) &&
559 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
560 __netif_tx_lock(txq, smp_processor_id());
561 if (netif_tx_queue_stopped(txq) &&
562 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
563 txr->dev_state != BNXT_DEV_STATE_CLOSING)
564 netif_tx_wake_queue(txq);
565 __netif_tx_unlock(txq);
566 }
567}
568
Michael Chanc61fb992017-02-06 16:55:36 -0500569static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
570 gfp_t gfp)
571{
572 struct device *dev = &bp->pdev->dev;
573 struct page *page;
574
575 page = alloc_page(gfp);
576 if (!page)
577 return NULL;
578
579 *mapping = dma_map_page(dev, page, 0, PAGE_SIZE, bp->rx_dir);
580 if (dma_mapping_error(dev, *mapping)) {
581 __free_page(page);
582 return NULL;
583 }
584 *mapping += bp->rx_dma_offset;
585 return page;
586}
587
Michael Chanc0c050c2015-10-22 16:01:17 -0400588static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
589 gfp_t gfp)
590{
591 u8 *data;
592 struct pci_dev *pdev = bp->pdev;
593
594 data = kmalloc(bp->rx_buf_size, gfp);
595 if (!data)
596 return NULL;
597
Michael Chanb3dba772017-02-06 16:55:35 -0500598 *mapping = dma_map_single(&pdev->dev, data + bp->rx_dma_offset,
Michael Chan745fc052017-02-06 16:55:34 -0500599 bp->rx_buf_use_size, bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400600
601 if (dma_mapping_error(&pdev->dev, *mapping)) {
602 kfree(data);
603 data = NULL;
604 }
605 return data;
606}
607
Michael Chan38413402017-02-06 16:55:43 -0500608int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
609 u16 prod, gfp_t gfp)
Michael Chanc0c050c2015-10-22 16:01:17 -0400610{
611 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
612 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanc0c050c2015-10-22 16:01:17 -0400613 dma_addr_t mapping;
614
Michael Chanc61fb992017-02-06 16:55:36 -0500615 if (BNXT_RX_PAGE_MODE(bp)) {
616 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
Michael Chanc0c050c2015-10-22 16:01:17 -0400617
Michael Chanc61fb992017-02-06 16:55:36 -0500618 if (!page)
619 return -ENOMEM;
620
621 rx_buf->data = page;
622 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
623 } else {
624 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
625
626 if (!data)
627 return -ENOMEM;
628
629 rx_buf->data = data;
630 rx_buf->data_ptr = data + bp->rx_offset;
631 }
Michael Chan11cd1192017-02-06 16:55:33 -0500632 rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400633
634 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -0400635 return 0;
636}
637
Michael Chanc6d30e82017-02-06 16:55:42 -0500638void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
Michael Chanc0c050c2015-10-22 16:01:17 -0400639{
640 u16 prod = rxr->rx_prod;
641 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
642 struct rx_bd *cons_bd, *prod_bd;
643
644 prod_rx_buf = &rxr->rx_buf_ring[prod];
645 cons_rx_buf = &rxr->rx_buf_ring[cons];
646
647 prod_rx_buf->data = data;
Michael Chan6bb19472017-02-06 16:55:32 -0500648 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400649
Michael Chan11cd1192017-02-06 16:55:33 -0500650 prod_rx_buf->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400651
652 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
653 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
654
655 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
656}
657
658static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
659{
660 u16 next, max = rxr->rx_agg_bmap_size;
661
662 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
663 if (next >= max)
664 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
665 return next;
666}
667
668static inline int bnxt_alloc_rx_page(struct bnxt *bp,
669 struct bnxt_rx_ring_info *rxr,
670 u16 prod, gfp_t gfp)
671{
672 struct rx_bd *rxbd =
673 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
674 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
675 struct pci_dev *pdev = bp->pdev;
676 struct page *page;
677 dma_addr_t mapping;
678 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400679 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400680
Michael Chan89d0a062016-04-25 02:30:51 -0400681 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
682 page = rxr->rx_page;
683 if (!page) {
684 page = alloc_page(gfp);
685 if (!page)
686 return -ENOMEM;
687 rxr->rx_page = page;
688 rxr->rx_page_offset = 0;
689 }
690 offset = rxr->rx_page_offset;
691 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
692 if (rxr->rx_page_offset == PAGE_SIZE)
693 rxr->rx_page = NULL;
694 else
695 get_page(page);
696 } else {
697 page = alloc_page(gfp);
698 if (!page)
699 return -ENOMEM;
700 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400701
Michael Chan89d0a062016-04-25 02:30:51 -0400702 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400703 PCI_DMA_FROMDEVICE);
704 if (dma_mapping_error(&pdev->dev, mapping)) {
705 __free_page(page);
706 return -EIO;
707 }
708
709 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
710 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
711
712 __set_bit(sw_prod, rxr->rx_agg_bmap);
713 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
714 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
715
716 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400717 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400718 rx_agg_buf->mapping = mapping;
719 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
720 rxbd->rx_bd_opaque = sw_prod;
721 return 0;
722}
723
724static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
725 u32 agg_bufs)
726{
727 struct bnxt *bp = bnapi->bp;
728 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500729 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400730 u16 prod = rxr->rx_agg_prod;
731 u16 sw_prod = rxr->rx_sw_agg_prod;
732 u32 i;
733
734 for (i = 0; i < agg_bufs; i++) {
735 u16 cons;
736 struct rx_agg_cmp *agg;
737 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
738 struct rx_bd *prod_bd;
739 struct page *page;
740
741 agg = (struct rx_agg_cmp *)
742 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
743 cons = agg->rx_agg_cmp_opaque;
744 __clear_bit(cons, rxr->rx_agg_bmap);
745
746 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
747 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
748
749 __set_bit(sw_prod, rxr->rx_agg_bmap);
750 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
751 cons_rx_buf = &rxr->rx_agg_ring[cons];
752
753 /* It is possible for sw_prod to be equal to cons, so
754 * set cons_rx_buf->page to NULL first.
755 */
756 page = cons_rx_buf->page;
757 cons_rx_buf->page = NULL;
758 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400759 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400760
761 prod_rx_buf->mapping = cons_rx_buf->mapping;
762
763 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
764
765 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
766 prod_bd->rx_bd_opaque = sw_prod;
767
768 prod = NEXT_RX_AGG(prod);
769 sw_prod = NEXT_RX_AGG(sw_prod);
770 cp_cons = NEXT_CMP(cp_cons);
771 }
772 rxr->rx_agg_prod = prod;
773 rxr->rx_sw_agg_prod = sw_prod;
774}
775
Michael Chanc61fb992017-02-06 16:55:36 -0500776static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
777 struct bnxt_rx_ring_info *rxr,
778 u16 cons, void *data, u8 *data_ptr,
779 dma_addr_t dma_addr,
780 unsigned int offset_and_len)
781{
782 unsigned int payload = offset_and_len >> 16;
783 unsigned int len = offset_and_len & 0xffff;
784 struct skb_frag_struct *frag;
785 struct page *page = data;
786 u16 prod = rxr->rx_prod;
787 struct sk_buff *skb;
788 int off, err;
789
790 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
791 if (unlikely(err)) {
792 bnxt_reuse_rx_data(rxr, cons, data);
793 return NULL;
794 }
795 dma_addr -= bp->rx_dma_offset;
796 dma_unmap_page(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir);
797
798 if (unlikely(!payload))
799 payload = eth_get_headlen(data_ptr, len);
800
801 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
802 if (!skb) {
803 __free_page(page);
804 return NULL;
805 }
806
807 off = (void *)data_ptr - page_address(page);
808 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
809 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
810 payload + NET_IP_ALIGN);
811
812 frag = &skb_shinfo(skb)->frags[0];
813 skb_frag_size_sub(frag, payload);
814 frag->page_offset += payload;
815 skb->data_len -= payload;
816 skb->tail += payload;
817
818 return skb;
819}
820
Michael Chanc0c050c2015-10-22 16:01:17 -0400821static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
822 struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500823 void *data, u8 *data_ptr,
824 dma_addr_t dma_addr,
825 unsigned int offset_and_len)
Michael Chanc0c050c2015-10-22 16:01:17 -0400826{
Michael Chan6bb19472017-02-06 16:55:32 -0500827 u16 prod = rxr->rx_prod;
Michael Chanc0c050c2015-10-22 16:01:17 -0400828 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -0500829 int err;
Michael Chanc0c050c2015-10-22 16:01:17 -0400830
831 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
832 if (unlikely(err)) {
833 bnxt_reuse_rx_data(rxr, cons, data);
834 return NULL;
835 }
836
837 skb = build_skb(data, 0);
838 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -0500839 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400840 if (!skb) {
841 kfree(data);
842 return NULL;
843 }
844
Michael Chanb3dba772017-02-06 16:55:35 -0500845 skb_reserve(skb, bp->rx_offset);
Michael Chan6bb19472017-02-06 16:55:32 -0500846 skb_put(skb, offset_and_len & 0xffff);
Michael Chanc0c050c2015-10-22 16:01:17 -0400847 return skb;
848}
849
850static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
851 struct sk_buff *skb, u16 cp_cons,
852 u32 agg_bufs)
853{
854 struct pci_dev *pdev = bp->pdev;
855 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500856 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400857 u16 prod = rxr->rx_agg_prod;
858 u32 i;
859
860 for (i = 0; i < agg_bufs; i++) {
861 u16 cons, frag_len;
862 struct rx_agg_cmp *agg;
863 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
864 struct page *page;
865 dma_addr_t mapping;
866
867 agg = (struct rx_agg_cmp *)
868 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
869 cons = agg->rx_agg_cmp_opaque;
870 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
871 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
872
873 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400874 skb_fill_page_desc(skb, i, cons_rx_buf->page,
875 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400876 __clear_bit(cons, rxr->rx_agg_bmap);
877
878 /* It is possible for bnxt_alloc_rx_page() to allocate
879 * a sw_prod index that equals the cons index, so we
880 * need to clear the cons entry now.
881 */
Michael Chan11cd1192017-02-06 16:55:33 -0500882 mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400883 page = cons_rx_buf->page;
884 cons_rx_buf->page = NULL;
885
886 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
887 struct skb_shared_info *shinfo;
888 unsigned int nr_frags;
889
890 shinfo = skb_shinfo(skb);
891 nr_frags = --shinfo->nr_frags;
892 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
893
894 dev_kfree_skb(skb);
895
896 cons_rx_buf->page = page;
897
898 /* Update prod since possibly some pages have been
899 * allocated already.
900 */
901 rxr->rx_agg_prod = prod;
902 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
903 return NULL;
904 }
905
Michael Chan2839f282016-04-25 02:30:50 -0400906 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400907 PCI_DMA_FROMDEVICE);
908
909 skb->data_len += frag_len;
910 skb->len += frag_len;
911 skb->truesize += PAGE_SIZE;
912
913 prod = NEXT_RX_AGG(prod);
914 cp_cons = NEXT_CMP(cp_cons);
915 }
916 rxr->rx_agg_prod = prod;
917 return skb;
918}
919
920static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
921 u8 agg_bufs, u32 *raw_cons)
922{
923 u16 last;
924 struct rx_agg_cmp *agg;
925
926 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
927 last = RING_CMP(*raw_cons);
928 agg = (struct rx_agg_cmp *)
929 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
930 return RX_AGG_CMP_VALID(agg, *raw_cons);
931}
932
933static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
934 unsigned int len,
935 dma_addr_t mapping)
936{
937 struct bnxt *bp = bnapi->bp;
938 struct pci_dev *pdev = bp->pdev;
939 struct sk_buff *skb;
940
941 skb = napi_alloc_skb(&bnapi->napi, len);
942 if (!skb)
943 return NULL;
944
Michael Chan745fc052017-02-06 16:55:34 -0500945 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
946 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400947
Michael Chan6bb19472017-02-06 16:55:32 -0500948 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
949 len + NET_IP_ALIGN);
Michael Chanc0c050c2015-10-22 16:01:17 -0400950
Michael Chan745fc052017-02-06 16:55:34 -0500951 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
952 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400953
954 skb_put(skb, len);
955 return skb;
956}
957
Michael Chanfa7e2812016-05-10 19:18:00 -0400958static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
959 u32 *raw_cons, void *cmp)
960{
961 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
962 struct rx_cmp *rxcmp = cmp;
963 u32 tmp_raw_cons = *raw_cons;
964 u8 cmp_type, agg_bufs = 0;
965
966 cmp_type = RX_CMP_TYPE(rxcmp);
967
968 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
969 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
970 RX_CMP_AGG_BUFS) >>
971 RX_CMP_AGG_BUFS_SHIFT;
972 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
973 struct rx_tpa_end_cmp *tpa_end = cmp;
974
975 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
976 RX_TPA_END_CMP_AGG_BUFS) >>
977 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
978 }
979
980 if (agg_bufs) {
981 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
982 return -EBUSY;
983 }
984 *raw_cons = tmp_raw_cons;
985 return 0;
986}
987
988static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
989{
990 if (!rxr->bnapi->in_reset) {
991 rxr->bnapi->in_reset = true;
992 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
993 schedule_work(&bp->sp_task);
994 }
995 rxr->rx_next_cons = 0xffff;
996}
997
Michael Chanc0c050c2015-10-22 16:01:17 -0400998static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
999 struct rx_tpa_start_cmp *tpa_start,
1000 struct rx_tpa_start_cmp_ext *tpa_start1)
1001{
1002 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1003 u16 cons, prod;
1004 struct bnxt_tpa_info *tpa_info;
1005 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1006 struct rx_bd *prod_bd;
1007 dma_addr_t mapping;
1008
1009 cons = tpa_start->rx_tpa_start_cmp_opaque;
1010 prod = rxr->rx_prod;
1011 cons_rx_buf = &rxr->rx_buf_ring[cons];
1012 prod_rx_buf = &rxr->rx_buf_ring[prod];
1013 tpa_info = &rxr->rx_tpa[agg_id];
1014
Michael Chanfa7e2812016-05-10 19:18:00 -04001015 if (unlikely(cons != rxr->rx_next_cons)) {
1016 bnxt_sched_reset(bp, rxr);
1017 return;
1018 }
1019
Michael Chanc0c050c2015-10-22 16:01:17 -04001020 prod_rx_buf->data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001021 prod_rx_buf->data_ptr = tpa_info->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001022
1023 mapping = tpa_info->mapping;
Michael Chan11cd1192017-02-06 16:55:33 -05001024 prod_rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001025
1026 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1027
1028 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1029
1030 tpa_info->data = cons_rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001031 tpa_info->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001032 cons_rx_buf->data = NULL;
Michael Chan11cd1192017-02-06 16:55:33 -05001033 tpa_info->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001034
1035 tpa_info->len =
1036 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1037 RX_TPA_START_CMP_LEN_SHIFT;
1038 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1039 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1040
1041 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1042 tpa_info->gso_type = SKB_GSO_TCPV4;
1043 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1044 if (hash_type == 3)
1045 tpa_info->gso_type = SKB_GSO_TCPV6;
1046 tpa_info->rss_hash =
1047 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1048 } else {
1049 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1050 tpa_info->gso_type = 0;
1051 if (netif_msg_rx_err(bp))
1052 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1053 }
1054 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1055 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -04001056 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -04001057
1058 rxr->rx_prod = NEXT_RX(prod);
1059 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -04001060 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001061 cons_rx_buf = &rxr->rx_buf_ring[cons];
1062
1063 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1064 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1065 cons_rx_buf->data = NULL;
1066}
1067
1068static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1069 u16 cp_cons, u32 agg_bufs)
1070{
1071 if (agg_bufs)
1072 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1073}
1074
Michael Chan94758f82016-06-13 02:25:35 -04001075static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1076 int payload_off, int tcp_ts,
1077 struct sk_buff *skb)
1078{
1079#ifdef CONFIG_INET
1080 struct tcphdr *th;
1081 int len, nw_off;
1082 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1083 u32 hdr_info = tpa_info->hdr_info;
1084 bool loopback = false;
1085
1086 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1087 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1088 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1089
1090 /* If the packet is an internal loopback packet, the offsets will
1091 * have an extra 4 bytes.
1092 */
1093 if (inner_mac_off == 4) {
1094 loopback = true;
1095 } else if (inner_mac_off > 4) {
1096 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1097 ETH_HLEN - 2));
1098
1099 /* We only support inner iPv4/ipv6. If we don't see the
1100 * correct protocol ID, it must be a loopback packet where
1101 * the offsets are off by 4.
1102 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001103 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001104 loopback = true;
1105 }
1106 if (loopback) {
1107 /* internal loopback packet, subtract all offsets by 4 */
1108 inner_ip_off -= 4;
1109 inner_mac_off -= 4;
1110 outer_ip_off -= 4;
1111 }
1112
1113 nw_off = inner_ip_off - ETH_HLEN;
1114 skb_set_network_header(skb, nw_off);
1115 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1116 struct ipv6hdr *iph = ipv6_hdr(skb);
1117
1118 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1119 len = skb->len - skb_transport_offset(skb);
1120 th = tcp_hdr(skb);
1121 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1122 } else {
1123 struct iphdr *iph = ip_hdr(skb);
1124
1125 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1126 len = skb->len - skb_transport_offset(skb);
1127 th = tcp_hdr(skb);
1128 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1129 }
1130
1131 if (inner_mac_off) { /* tunnel */
1132 struct udphdr *uh = NULL;
1133 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1134 ETH_HLEN - 2));
1135
1136 if (proto == htons(ETH_P_IP)) {
1137 struct iphdr *iph = (struct iphdr *)skb->data;
1138
1139 if (iph->protocol == IPPROTO_UDP)
1140 uh = (struct udphdr *)(iph + 1);
1141 } else {
1142 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1143
1144 if (iph->nexthdr == IPPROTO_UDP)
1145 uh = (struct udphdr *)(iph + 1);
1146 }
1147 if (uh) {
1148 if (uh->check)
1149 skb_shinfo(skb)->gso_type |=
1150 SKB_GSO_UDP_TUNNEL_CSUM;
1151 else
1152 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1153 }
1154 }
1155#endif
1156 return skb;
1157}
1158
Michael Chanc0c050c2015-10-22 16:01:17 -04001159#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1160#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1161
Michael Chan309369c2016-06-13 02:25:34 -04001162static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1163 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001164 struct sk_buff *skb)
1165{
Michael Chand1611c32015-10-25 22:27:57 -04001166#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001167 struct tcphdr *th;
Michael Chan719ca812017-01-17 22:07:19 -05001168 int len, nw_off, tcp_opt_len = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001169
Michael Chan309369c2016-06-13 02:25:34 -04001170 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001171 tcp_opt_len = 12;
1172
Michael Chanc0c050c2015-10-22 16:01:17 -04001173 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1174 struct iphdr *iph;
1175
1176 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1177 ETH_HLEN;
1178 skb_set_network_header(skb, nw_off);
1179 iph = ip_hdr(skb);
1180 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1181 len = skb->len - skb_transport_offset(skb);
1182 th = tcp_hdr(skb);
1183 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1184 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1185 struct ipv6hdr *iph;
1186
1187 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1188 ETH_HLEN;
1189 skb_set_network_header(skb, nw_off);
1190 iph = ipv6_hdr(skb);
1191 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1192 len = skb->len - skb_transport_offset(skb);
1193 th = tcp_hdr(skb);
1194 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1195 } else {
1196 dev_kfree_skb_any(skb);
1197 return NULL;
1198 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001199
1200 if (nw_off) { /* tunnel */
1201 struct udphdr *uh = NULL;
1202
1203 if (skb->protocol == htons(ETH_P_IP)) {
1204 struct iphdr *iph = (struct iphdr *)skb->data;
1205
1206 if (iph->protocol == IPPROTO_UDP)
1207 uh = (struct udphdr *)(iph + 1);
1208 } else {
1209 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1210
1211 if (iph->nexthdr == IPPROTO_UDP)
1212 uh = (struct udphdr *)(iph + 1);
1213 }
1214 if (uh) {
1215 if (uh->check)
1216 skb_shinfo(skb)->gso_type |=
1217 SKB_GSO_UDP_TUNNEL_CSUM;
1218 else
1219 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1220 }
1221 }
1222#endif
1223 return skb;
1224}
1225
Michael Chan309369c2016-06-13 02:25:34 -04001226static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1227 struct bnxt_tpa_info *tpa_info,
1228 struct rx_tpa_end_cmp *tpa_end,
1229 struct rx_tpa_end_cmp_ext *tpa_end1,
1230 struct sk_buff *skb)
1231{
1232#ifdef CONFIG_INET
1233 int payload_off;
1234 u16 segs;
1235
1236 segs = TPA_END_TPA_SEGS(tpa_end);
1237 if (segs == 1)
1238 return skb;
1239
1240 NAPI_GRO_CB(skb)->count = segs;
1241 skb_shinfo(skb)->gso_size =
1242 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1243 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1244 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1245 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1246 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1247 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
Michael Chan59109062016-12-29 12:13:35 -05001248 if (likely(skb))
1249 tcp_gro_complete(skb);
Michael Chan309369c2016-06-13 02:25:34 -04001250#endif
1251 return skb;
1252}
1253
Michael Chanc0c050c2015-10-22 16:01:17 -04001254static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1255 struct bnxt_napi *bnapi,
1256 u32 *raw_cons,
1257 struct rx_tpa_end_cmp *tpa_end,
1258 struct rx_tpa_end_cmp_ext *tpa_end1,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001259 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001260{
1261 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001262 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001263 u8 agg_id = TPA_END_AGG_ID(tpa_end);
Michael Chan6bb19472017-02-06 16:55:32 -05001264 u8 *data_ptr, agg_bufs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001265 u16 cp_cons = RING_CMP(*raw_cons);
1266 unsigned int len;
1267 struct bnxt_tpa_info *tpa_info;
1268 dma_addr_t mapping;
1269 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001270 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001271
Michael Chanfa7e2812016-05-10 19:18:00 -04001272 if (unlikely(bnapi->in_reset)) {
1273 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1274
1275 if (rc < 0)
1276 return ERR_PTR(-EBUSY);
1277 return NULL;
1278 }
1279
Michael Chanc0c050c2015-10-22 16:01:17 -04001280 tpa_info = &rxr->rx_tpa[agg_id];
1281 data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001282 data_ptr = tpa_info->data_ptr;
1283 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001284 len = tpa_info->len;
1285 mapping = tpa_info->mapping;
1286
1287 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1288 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1289
1290 if (agg_bufs) {
1291 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1292 return ERR_PTR(-EBUSY);
1293
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001294 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001295 cp_cons = NEXT_CMP(cp_cons);
1296 }
1297
1298 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1299 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1300 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1301 agg_bufs, (int)MAX_SKB_FRAGS);
1302 return NULL;
1303 }
1304
1305 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001306 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001307 if (!skb) {
1308 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1309 return NULL;
1310 }
1311 } else {
1312 u8 *new_data;
1313 dma_addr_t new_mapping;
1314
1315 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1316 if (!new_data) {
1317 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1318 return NULL;
1319 }
1320
1321 tpa_info->data = new_data;
Michael Chanb3dba772017-02-06 16:55:35 -05001322 tpa_info->data_ptr = new_data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04001323 tpa_info->mapping = new_mapping;
1324
1325 skb = build_skb(data, 0);
1326 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -05001327 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001328
1329 if (!skb) {
1330 kfree(data);
1331 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1332 return NULL;
1333 }
Michael Chanb3dba772017-02-06 16:55:35 -05001334 skb_reserve(skb, bp->rx_offset);
Michael Chanc0c050c2015-10-22 16:01:17 -04001335 skb_put(skb, len);
1336 }
1337
1338 if (agg_bufs) {
1339 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1340 if (!skb) {
1341 /* Page reuse already handled by bnxt_rx_pages(). */
1342 return NULL;
1343 }
1344 }
1345 skb->protocol = eth_type_trans(skb, bp->dev);
1346
1347 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1348 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1349
Michael Chan8852ddb2016-06-06 02:37:16 -04001350 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1351 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001352 u16 vlan_proto = tpa_info->metadata >>
1353 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001354 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001355
Michael Chan8852ddb2016-06-06 02:37:16 -04001356 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001357 }
1358
1359 skb_checksum_none_assert(skb);
1360 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1361 skb->ip_summed = CHECKSUM_UNNECESSARY;
1362 skb->csum_level =
1363 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1364 }
1365
1366 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001367 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001368
1369 return skb;
1370}
1371
1372/* returns the following:
1373 * 1 - 1 packet successfully received
1374 * 0 - successful TPA_START, packet not completed yet
1375 * -EBUSY - completion ring does not have all the agg buffers yet
1376 * -ENOMEM - packet aborted due to out of memory
1377 * -EIO - packet aborted due to hw error indicated in BD
1378 */
1379static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001380 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001381{
1382 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001383 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001384 struct net_device *dev = bp->dev;
1385 struct rx_cmp *rxcmp;
1386 struct rx_cmp_ext *rxcmp1;
1387 u32 tmp_raw_cons = *raw_cons;
1388 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1389 struct bnxt_sw_rx_bd *rx_buf;
1390 unsigned int len;
Michael Chan6bb19472017-02-06 16:55:32 -05001391 u8 *data_ptr, agg_bufs, cmp_type;
Michael Chanc0c050c2015-10-22 16:01:17 -04001392 dma_addr_t dma_addr;
1393 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001394 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001395 int rc = 0;
Michael Chanc61fb992017-02-06 16:55:36 -05001396 u32 misc;
Michael Chanc0c050c2015-10-22 16:01:17 -04001397
1398 rxcmp = (struct rx_cmp *)
1399 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1400
1401 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1402 cp_cons = RING_CMP(tmp_raw_cons);
1403 rxcmp1 = (struct rx_cmp_ext *)
1404 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1405
1406 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1407 return -EBUSY;
1408
1409 cmp_type = RX_CMP_TYPE(rxcmp);
1410
1411 prod = rxr->rx_prod;
1412
1413 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1414 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1415 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1416
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001417 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001418 goto next_rx_no_prod;
1419
1420 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1421 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1422 (struct rx_tpa_end_cmp *)rxcmp,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001423 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001424
1425 if (unlikely(IS_ERR(skb)))
1426 return -EBUSY;
1427
1428 rc = -ENOMEM;
1429 if (likely(skb)) {
1430 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001431 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001432 rc = 1;
1433 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001434 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001435 goto next_rx_no_prod;
1436 }
1437
1438 cons = rxcmp->rx_cmp_opaque;
1439 rx_buf = &rxr->rx_buf_ring[cons];
1440 data = rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001441 data_ptr = rx_buf->data_ptr;
Michael Chanfa7e2812016-05-10 19:18:00 -04001442 if (unlikely(cons != rxr->rx_next_cons)) {
1443 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1444
1445 bnxt_sched_reset(bp, rxr);
1446 return rc1;
1447 }
Michael Chan6bb19472017-02-06 16:55:32 -05001448 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001449
Michael Chanc61fb992017-02-06 16:55:36 -05001450 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1451 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001452
1453 if (agg_bufs) {
1454 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1455 return -EBUSY;
1456
1457 cp_cons = NEXT_CMP(cp_cons);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001458 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001459 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001460 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001461
1462 rx_buf->data = NULL;
1463 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1464 bnxt_reuse_rx_data(rxr, cons, data);
1465 if (agg_bufs)
1466 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1467
1468 rc = -EIO;
1469 goto next_rx;
1470 }
1471
1472 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
Michael Chan11cd1192017-02-06 16:55:33 -05001473 dma_addr = rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001474
Michael Chanc6d30e82017-02-06 16:55:42 -05001475 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1476 rc = 1;
1477 goto next_rx;
1478 }
1479
Michael Chanc0c050c2015-10-22 16:01:17 -04001480 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001481 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001482 bnxt_reuse_rx_data(rxr, cons, data);
1483 if (!skb) {
1484 rc = -ENOMEM;
1485 goto next_rx;
1486 }
1487 } else {
Michael Chanc61fb992017-02-06 16:55:36 -05001488 u32 payload;
1489
Michael Chanc6d30e82017-02-06 16:55:42 -05001490 if (rx_buf->data_ptr == data_ptr)
1491 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1492 else
1493 payload = 0;
Michael Chan6bb19472017-02-06 16:55:32 -05001494 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
Michael Chanc61fb992017-02-06 16:55:36 -05001495 payload | len);
Michael Chanc0c050c2015-10-22 16:01:17 -04001496 if (!skb) {
1497 rc = -ENOMEM;
1498 goto next_rx;
1499 }
1500 }
1501
1502 if (agg_bufs) {
1503 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1504 if (!skb) {
1505 rc = -ENOMEM;
1506 goto next_rx;
1507 }
1508 }
1509
1510 if (RX_CMP_HASH_VALID(rxcmp)) {
1511 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1512 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1513
1514 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1515 if (hash_type != 1 && hash_type != 3)
1516 type = PKT_HASH_TYPE_L3;
1517 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1518 }
1519
1520 skb->protocol = eth_type_trans(skb, dev);
1521
Michael Chan8852ddb2016-06-06 02:37:16 -04001522 if ((rxcmp1->rx_cmp_flags2 &
1523 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1524 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001525 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001526 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001527 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1528
Michael Chan8852ddb2016-06-06 02:37:16 -04001529 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001530 }
1531
1532 skb_checksum_none_assert(skb);
1533 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1534 if (dev->features & NETIF_F_RXCSUM) {
1535 skb->ip_summed = CHECKSUM_UNNECESSARY;
1536 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1537 }
1538 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001539 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1540 if (dev->features & NETIF_F_RXCSUM)
1541 cpr->rx_l4_csum_errors++;
1542 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001543 }
1544
1545 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001546 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001547 rc = 1;
1548
1549next_rx:
1550 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001551 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001552
1553next_rx_no_prod:
1554 *raw_cons = tmp_raw_cons;
1555
1556 return rc;
1557}
1558
Michael Chan4bb13ab2016-04-05 14:09:01 -04001559#define BNXT_GET_EVENT_PORT(data) \
Michael Chan87c374d2016-12-02 21:17:16 -05001560 ((data) & \
1561 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
Michael Chan4bb13ab2016-04-05 14:09:01 -04001562
Michael Chanc0c050c2015-10-22 16:01:17 -04001563static int bnxt_async_event_process(struct bnxt *bp,
1564 struct hwrm_async_event_cmpl *cmpl)
1565{
1566 u16 event_id = le16_to_cpu(cmpl->event_id);
1567
1568 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1569 switch (event_id) {
Michael Chan87c374d2016-12-02 21:17:16 -05001570 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
Michael Chan8cbde112016-04-11 04:11:14 -04001571 u32 data1 = le32_to_cpu(cmpl->event_data1);
1572 struct bnxt_link_info *link_info = &bp->link_info;
1573
1574 if (BNXT_VF(bp))
1575 goto async_event_process_exit;
1576 if (data1 & 0x20000) {
1577 u16 fw_speed = link_info->force_link_speed;
1578 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1579
1580 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1581 speed);
1582 }
Michael Chan286ef9d2016-11-16 21:13:08 -05001583 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
Michael Chan8cbde112016-04-11 04:11:14 -04001584 /* fall thru */
1585 }
Michael Chan87c374d2016-12-02 21:17:16 -05001586 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
Michael Chanc0c050c2015-10-22 16:01:17 -04001587 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001588 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001589 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
Jeffrey Huang19241362016-02-26 04:00:00 -05001590 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001591 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001592 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
Michael Chan4bb13ab2016-04-05 14:09:01 -04001593 u32 data1 = le32_to_cpu(cmpl->event_data1);
1594 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1595
1596 if (BNXT_VF(bp))
1597 break;
1598
1599 if (bp->pf.port_id != port_id)
1600 break;
1601
Michael Chan4bb13ab2016-04-05 14:09:01 -04001602 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1603 break;
1604 }
Michael Chan87c374d2016-12-02 21:17:16 -05001605 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
Michael Chanfc0f1922016-06-13 02:25:30 -04001606 if (BNXT_PF(bp))
1607 goto async_event_process_exit;
1608 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1609 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001610 default:
Jeffrey Huang19241362016-02-26 04:00:00 -05001611 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001612 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001613 schedule_work(&bp->sp_task);
1614async_event_process_exit:
Michael Chana588e452016-12-07 00:26:21 -05001615 bnxt_ulp_async_events(bp, cmpl);
Michael Chanc0c050c2015-10-22 16:01:17 -04001616 return 0;
1617}
1618
1619static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1620{
1621 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1622 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1623 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1624 (struct hwrm_fwd_req_cmpl *)txcmp;
1625
1626 switch (cmpl_type) {
1627 case CMPL_BASE_TYPE_HWRM_DONE:
1628 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1629 if (seq_id == bp->hwrm_intr_seq_id)
1630 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1631 else
1632 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1633 break;
1634
1635 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1636 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1637
1638 if ((vf_id < bp->pf.first_vf_id) ||
1639 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1640 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1641 vf_id);
1642 return -EINVAL;
1643 }
1644
1645 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1646 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1647 schedule_work(&bp->sp_task);
1648 break;
1649
1650 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1651 bnxt_async_event_process(bp,
1652 (struct hwrm_async_event_cmpl *)txcmp);
1653
1654 default:
1655 break;
1656 }
1657
1658 return 0;
1659}
1660
1661static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1662{
1663 struct bnxt_napi *bnapi = dev_instance;
1664 struct bnxt *bp = bnapi->bp;
1665 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1666 u32 cons = RING_CMP(cpr->cp_raw_cons);
1667
1668 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1669 napi_schedule(&bnapi->napi);
1670 return IRQ_HANDLED;
1671}
1672
1673static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1674{
1675 u32 raw_cons = cpr->cp_raw_cons;
1676 u16 cons = RING_CMP(raw_cons);
1677 struct tx_cmp *txcmp;
1678
1679 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1680
1681 return TX_CMP_VALID(txcmp, raw_cons);
1682}
1683
Michael Chanc0c050c2015-10-22 16:01:17 -04001684static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1685{
1686 struct bnxt_napi *bnapi = dev_instance;
1687 struct bnxt *bp = bnapi->bp;
1688 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1689 u32 cons = RING_CMP(cpr->cp_raw_cons);
1690 u32 int_status;
1691
1692 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1693
1694 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001695 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001696 /* return if erroneous interrupt */
1697 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1698 return IRQ_NONE;
1699 }
1700
1701 /* disable ring IRQ */
1702 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1703
1704 /* Return here if interrupt is shared and is disabled. */
1705 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1706 return IRQ_HANDLED;
1707
1708 napi_schedule(&bnapi->napi);
1709 return IRQ_HANDLED;
1710}
1711
1712static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1713{
1714 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1715 u32 raw_cons = cpr->cp_raw_cons;
1716 u32 cons;
1717 int tx_pkts = 0;
1718 int rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001719 u8 event = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001720 struct tx_cmp *txcmp;
1721
1722 while (1) {
1723 int rc;
1724
1725 cons = RING_CMP(raw_cons);
1726 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1727
1728 if (!TX_CMP_VALID(txcmp, raw_cons))
1729 break;
1730
Michael Chan67a95e22016-05-04 16:56:43 -04001731 /* The valid test of the entry must be done first before
1732 * reading any further.
1733 */
Michael Chanb67daab2016-05-15 03:04:51 -04001734 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001735 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1736 tx_pkts++;
1737 /* return full budget so NAPI will complete. */
1738 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1739 rx_pkts = budget;
1740 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001741 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001742 if (likely(rc >= 0))
1743 rx_pkts += rc;
1744 else if (rc == -EBUSY) /* partial completion */
1745 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001746 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1747 CMPL_BASE_TYPE_HWRM_DONE) ||
1748 (TX_CMP_TYPE(txcmp) ==
1749 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1750 (TX_CMP_TYPE(txcmp) ==
1751 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1752 bnxt_hwrm_handler(bp, txcmp);
1753 }
1754 raw_cons = NEXT_RAW_CMP(raw_cons);
1755
1756 if (rx_pkts == budget)
1757 break;
1758 }
1759
Michael Chan38413402017-02-06 16:55:43 -05001760 if (event & BNXT_TX_EVENT) {
1761 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
1762 void __iomem *db = txr->tx_doorbell;
1763 u16 prod = txr->tx_prod;
1764
1765 /* Sync BD data before updating doorbell */
1766 wmb();
1767
1768 writel(DB_KEY_TX | prod, db);
1769 writel(DB_KEY_TX | prod, db);
1770 }
1771
Michael Chanc0c050c2015-10-22 16:01:17 -04001772 cpr->cp_raw_cons = raw_cons;
1773 /* ACK completion ring before freeing tx ring and producing new
1774 * buffers in rx/agg rings to prevent overflowing the completion
1775 * ring.
1776 */
1777 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1778
1779 if (tx_pkts)
Michael Chanfa3e93e2017-02-06 16:55:41 -05001780 bnapi->tx_int(bp, bnapi, tx_pkts);
Michael Chanc0c050c2015-10-22 16:01:17 -04001781
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001782 if (event & BNXT_RX_EVENT) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001783 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001784
1785 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1786 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001787 if (event & BNXT_AGG_EVENT) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001788 writel(DB_KEY_RX | rxr->rx_agg_prod,
1789 rxr->rx_agg_doorbell);
1790 writel(DB_KEY_RX | rxr->rx_agg_prod,
1791 rxr->rx_agg_doorbell);
1792 }
1793 }
1794 return rx_pkts;
1795}
1796
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001797static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1798{
1799 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1800 struct bnxt *bp = bnapi->bp;
1801 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1802 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1803 struct tx_cmp *txcmp;
1804 struct rx_cmp_ext *rxcmp1;
1805 u32 cp_cons, tmp_raw_cons;
1806 u32 raw_cons = cpr->cp_raw_cons;
1807 u32 rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001808 u8 event = 0;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001809
1810 while (1) {
1811 int rc;
1812
1813 cp_cons = RING_CMP(raw_cons);
1814 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1815
1816 if (!TX_CMP_VALID(txcmp, raw_cons))
1817 break;
1818
1819 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1820 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1821 cp_cons = RING_CMP(tmp_raw_cons);
1822 rxcmp1 = (struct rx_cmp_ext *)
1823 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1824
1825 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1826 break;
1827
1828 /* force an error to recycle the buffer */
1829 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1830 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1831
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001832 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001833 if (likely(rc == -EIO))
1834 rx_pkts++;
1835 else if (rc == -EBUSY) /* partial completion */
1836 break;
1837 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1838 CMPL_BASE_TYPE_HWRM_DONE)) {
1839 bnxt_hwrm_handler(bp, txcmp);
1840 } else {
1841 netdev_err(bp->dev,
1842 "Invalid completion received on special ring\n");
1843 }
1844 raw_cons = NEXT_RAW_CMP(raw_cons);
1845
1846 if (rx_pkts == budget)
1847 break;
1848 }
1849
1850 cpr->cp_raw_cons = raw_cons;
1851 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1852 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1853 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1854
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001855 if (event & BNXT_AGG_EVENT) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001856 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1857 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1858 }
1859
1860 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001861 napi_complete_done(napi, rx_pkts);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001862 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1863 }
1864 return rx_pkts;
1865}
1866
Michael Chanc0c050c2015-10-22 16:01:17 -04001867static int bnxt_poll(struct napi_struct *napi, int budget)
1868{
1869 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1870 struct bnxt *bp = bnapi->bp;
1871 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1872 int work_done = 0;
1873
Michael Chanc0c050c2015-10-22 16:01:17 -04001874 while (1) {
1875 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1876
1877 if (work_done >= budget)
1878 break;
1879
1880 if (!bnxt_has_work(bp, cpr)) {
Michael Chane7b95692016-12-29 12:13:32 -05001881 if (napi_complete_done(napi, work_done))
1882 BNXT_CP_DB_REARM(cpr->cp_doorbell,
1883 cpr->cp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001884 break;
1885 }
1886 }
1887 mmiowb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001888 return work_done;
1889}
1890
Michael Chanc0c050c2015-10-22 16:01:17 -04001891static void bnxt_free_tx_skbs(struct bnxt *bp)
1892{
1893 int i, max_idx;
1894 struct pci_dev *pdev = bp->pdev;
1895
Michael Chanb6ab4b02016-01-02 23:44:59 -05001896 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001897 return;
1898
1899 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1900 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001901 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001902 int j;
1903
Michael Chanc0c050c2015-10-22 16:01:17 -04001904 for (j = 0; j < max_idx;) {
1905 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1906 struct sk_buff *skb = tx_buf->skb;
1907 int k, last;
1908
1909 if (!skb) {
1910 j++;
1911 continue;
1912 }
1913
1914 tx_buf->skb = NULL;
1915
1916 if (tx_buf->is_push) {
1917 dev_kfree_skb(skb);
1918 j += 2;
1919 continue;
1920 }
1921
1922 dma_unmap_single(&pdev->dev,
1923 dma_unmap_addr(tx_buf, mapping),
1924 skb_headlen(skb),
1925 PCI_DMA_TODEVICE);
1926
1927 last = tx_buf->nr_frags;
1928 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001929 for (k = 0; k < last; k++, j++) {
1930 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001931 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1932
Michael Chand612a572016-01-28 03:11:22 -05001933 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001934 dma_unmap_page(
1935 &pdev->dev,
1936 dma_unmap_addr(tx_buf, mapping),
1937 skb_frag_size(frag), PCI_DMA_TODEVICE);
1938 }
1939 dev_kfree_skb(skb);
1940 }
1941 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1942 }
1943}
1944
1945static void bnxt_free_rx_skbs(struct bnxt *bp)
1946{
1947 int i, max_idx, max_agg_idx;
1948 struct pci_dev *pdev = bp->pdev;
1949
Michael Chanb6ab4b02016-01-02 23:44:59 -05001950 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001951 return;
1952
1953 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1954 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1955 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001956 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001957 int j;
1958
Michael Chanc0c050c2015-10-22 16:01:17 -04001959 if (rxr->rx_tpa) {
1960 for (j = 0; j < MAX_TPA; j++) {
1961 struct bnxt_tpa_info *tpa_info =
1962 &rxr->rx_tpa[j];
1963 u8 *data = tpa_info->data;
1964
1965 if (!data)
1966 continue;
1967
Michael Chan745fc052017-02-06 16:55:34 -05001968 dma_unmap_single(&pdev->dev, tpa_info->mapping,
1969 bp->rx_buf_use_size,
1970 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001971
1972 tpa_info->data = NULL;
1973
1974 kfree(data);
1975 }
1976 }
1977
1978 for (j = 0; j < max_idx; j++) {
1979 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
Michael Chan6bb19472017-02-06 16:55:32 -05001980 void *data = rx_buf->data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001981
1982 if (!data)
1983 continue;
1984
Michael Chan11cd1192017-02-06 16:55:33 -05001985 dma_unmap_single(&pdev->dev, rx_buf->mapping,
Michael Chan745fc052017-02-06 16:55:34 -05001986 bp->rx_buf_use_size, bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001987
1988 rx_buf->data = NULL;
1989
Michael Chanc61fb992017-02-06 16:55:36 -05001990 if (BNXT_RX_PAGE_MODE(bp))
1991 __free_page(data);
1992 else
1993 kfree(data);
Michael Chanc0c050c2015-10-22 16:01:17 -04001994 }
1995
1996 for (j = 0; j < max_agg_idx; j++) {
1997 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1998 &rxr->rx_agg_ring[j];
1999 struct page *page = rx_agg_buf->page;
2000
2001 if (!page)
2002 continue;
2003
Michael Chan11cd1192017-02-06 16:55:33 -05002004 dma_unmap_page(&pdev->dev, rx_agg_buf->mapping,
Michael Chan2839f282016-04-25 02:30:50 -04002005 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002006
2007 rx_agg_buf->page = NULL;
2008 __clear_bit(j, rxr->rx_agg_bmap);
2009
2010 __free_page(page);
2011 }
Michael Chan89d0a062016-04-25 02:30:51 -04002012 if (rxr->rx_page) {
2013 __free_page(rxr->rx_page);
2014 rxr->rx_page = NULL;
2015 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002016 }
2017}
2018
2019static void bnxt_free_skbs(struct bnxt *bp)
2020{
2021 bnxt_free_tx_skbs(bp);
2022 bnxt_free_rx_skbs(bp);
2023}
2024
2025static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2026{
2027 struct pci_dev *pdev = bp->pdev;
2028 int i;
2029
2030 for (i = 0; i < ring->nr_pages; i++) {
2031 if (!ring->pg_arr[i])
2032 continue;
2033
2034 dma_free_coherent(&pdev->dev, ring->page_size,
2035 ring->pg_arr[i], ring->dma_arr[i]);
2036
2037 ring->pg_arr[i] = NULL;
2038 }
2039 if (ring->pg_tbl) {
2040 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2041 ring->pg_tbl, ring->pg_tbl_map);
2042 ring->pg_tbl = NULL;
2043 }
2044 if (ring->vmem_size && *ring->vmem) {
2045 vfree(*ring->vmem);
2046 *ring->vmem = NULL;
2047 }
2048}
2049
2050static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2051{
2052 int i;
2053 struct pci_dev *pdev = bp->pdev;
2054
2055 if (ring->nr_pages > 1) {
2056 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2057 ring->nr_pages * 8,
2058 &ring->pg_tbl_map,
2059 GFP_KERNEL);
2060 if (!ring->pg_tbl)
2061 return -ENOMEM;
2062 }
2063
2064 for (i = 0; i < ring->nr_pages; i++) {
2065 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2066 ring->page_size,
2067 &ring->dma_arr[i],
2068 GFP_KERNEL);
2069 if (!ring->pg_arr[i])
2070 return -ENOMEM;
2071
2072 if (ring->nr_pages > 1)
2073 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2074 }
2075
2076 if (ring->vmem_size) {
2077 *ring->vmem = vzalloc(ring->vmem_size);
2078 if (!(*ring->vmem))
2079 return -ENOMEM;
2080 }
2081 return 0;
2082}
2083
2084static void bnxt_free_rx_rings(struct bnxt *bp)
2085{
2086 int i;
2087
Michael Chanb6ab4b02016-01-02 23:44:59 -05002088 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002089 return;
2090
2091 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002092 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002093 struct bnxt_ring_struct *ring;
2094
Michael Chanc6d30e82017-02-06 16:55:42 -05002095 if (rxr->xdp_prog)
2096 bpf_prog_put(rxr->xdp_prog);
2097
Michael Chanc0c050c2015-10-22 16:01:17 -04002098 kfree(rxr->rx_tpa);
2099 rxr->rx_tpa = NULL;
2100
2101 kfree(rxr->rx_agg_bmap);
2102 rxr->rx_agg_bmap = NULL;
2103
2104 ring = &rxr->rx_ring_struct;
2105 bnxt_free_ring(bp, ring);
2106
2107 ring = &rxr->rx_agg_ring_struct;
2108 bnxt_free_ring(bp, ring);
2109 }
2110}
2111
2112static int bnxt_alloc_rx_rings(struct bnxt *bp)
2113{
2114 int i, rc, agg_rings = 0, tpa_rings = 0;
2115
Michael Chanb6ab4b02016-01-02 23:44:59 -05002116 if (!bp->rx_ring)
2117 return -ENOMEM;
2118
Michael Chanc0c050c2015-10-22 16:01:17 -04002119 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2120 agg_rings = 1;
2121
2122 if (bp->flags & BNXT_FLAG_TPA)
2123 tpa_rings = 1;
2124
2125 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002126 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002127 struct bnxt_ring_struct *ring;
2128
Michael Chanc0c050c2015-10-22 16:01:17 -04002129 ring = &rxr->rx_ring_struct;
2130
2131 rc = bnxt_alloc_ring(bp, ring);
2132 if (rc)
2133 return rc;
2134
2135 if (agg_rings) {
2136 u16 mem_size;
2137
2138 ring = &rxr->rx_agg_ring_struct;
2139 rc = bnxt_alloc_ring(bp, ring);
2140 if (rc)
2141 return rc;
2142
2143 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2144 mem_size = rxr->rx_agg_bmap_size / 8;
2145 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2146 if (!rxr->rx_agg_bmap)
2147 return -ENOMEM;
2148
2149 if (tpa_rings) {
2150 rxr->rx_tpa = kcalloc(MAX_TPA,
2151 sizeof(struct bnxt_tpa_info),
2152 GFP_KERNEL);
2153 if (!rxr->rx_tpa)
2154 return -ENOMEM;
2155 }
2156 }
2157 }
2158 return 0;
2159}
2160
2161static void bnxt_free_tx_rings(struct bnxt *bp)
2162{
2163 int i;
2164 struct pci_dev *pdev = bp->pdev;
2165
Michael Chanb6ab4b02016-01-02 23:44:59 -05002166 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002167 return;
2168
2169 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002170 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002171 struct bnxt_ring_struct *ring;
2172
Michael Chanc0c050c2015-10-22 16:01:17 -04002173 if (txr->tx_push) {
2174 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2175 txr->tx_push, txr->tx_push_mapping);
2176 txr->tx_push = NULL;
2177 }
2178
2179 ring = &txr->tx_ring_struct;
2180
2181 bnxt_free_ring(bp, ring);
2182 }
2183}
2184
2185static int bnxt_alloc_tx_rings(struct bnxt *bp)
2186{
2187 int i, j, rc;
2188 struct pci_dev *pdev = bp->pdev;
2189
2190 bp->tx_push_size = 0;
2191 if (bp->tx_push_thresh) {
2192 int push_size;
2193
2194 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2195 bp->tx_push_thresh);
2196
Michael Chan4419dbe2016-02-10 17:33:49 -05002197 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002198 push_size = 0;
2199 bp->tx_push_thresh = 0;
2200 }
2201
2202 bp->tx_push_size = push_size;
2203 }
2204
2205 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002206 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002207 struct bnxt_ring_struct *ring;
2208
Michael Chanc0c050c2015-10-22 16:01:17 -04002209 ring = &txr->tx_ring_struct;
2210
2211 rc = bnxt_alloc_ring(bp, ring);
2212 if (rc)
2213 return rc;
2214
2215 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002216 dma_addr_t mapping;
2217
2218 /* One pre-allocated DMA buffer to backup
2219 * TX push operation
2220 */
2221 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2222 bp->tx_push_size,
2223 &txr->tx_push_mapping,
2224 GFP_KERNEL);
2225
2226 if (!txr->tx_push)
2227 return -ENOMEM;
2228
Michael Chanc0c050c2015-10-22 16:01:17 -04002229 mapping = txr->tx_push_mapping +
2230 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002231 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002232
Michael Chan4419dbe2016-02-10 17:33:49 -05002233 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002234 }
2235 ring->queue_id = bp->q_info[j].queue_id;
Michael Chan5f449242017-02-06 16:55:40 -05002236 if (i < bp->tx_nr_rings_xdp)
2237 continue;
Michael Chanc0c050c2015-10-22 16:01:17 -04002238 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2239 j++;
2240 }
2241 return 0;
2242}
2243
2244static void bnxt_free_cp_rings(struct bnxt *bp)
2245{
2246 int i;
2247
2248 if (!bp->bnapi)
2249 return;
2250
2251 for (i = 0; i < bp->cp_nr_rings; i++) {
2252 struct bnxt_napi *bnapi = bp->bnapi[i];
2253 struct bnxt_cp_ring_info *cpr;
2254 struct bnxt_ring_struct *ring;
2255
2256 if (!bnapi)
2257 continue;
2258
2259 cpr = &bnapi->cp_ring;
2260 ring = &cpr->cp_ring_struct;
2261
2262 bnxt_free_ring(bp, ring);
2263 }
2264}
2265
2266static int bnxt_alloc_cp_rings(struct bnxt *bp)
2267{
2268 int i, rc;
2269
2270 for (i = 0; i < bp->cp_nr_rings; i++) {
2271 struct bnxt_napi *bnapi = bp->bnapi[i];
2272 struct bnxt_cp_ring_info *cpr;
2273 struct bnxt_ring_struct *ring;
2274
2275 if (!bnapi)
2276 continue;
2277
2278 cpr = &bnapi->cp_ring;
2279 ring = &cpr->cp_ring_struct;
2280
2281 rc = bnxt_alloc_ring(bp, ring);
2282 if (rc)
2283 return rc;
2284 }
2285 return 0;
2286}
2287
2288static void bnxt_init_ring_struct(struct bnxt *bp)
2289{
2290 int i;
2291
2292 for (i = 0; i < bp->cp_nr_rings; i++) {
2293 struct bnxt_napi *bnapi = bp->bnapi[i];
2294 struct bnxt_cp_ring_info *cpr;
2295 struct bnxt_rx_ring_info *rxr;
2296 struct bnxt_tx_ring_info *txr;
2297 struct bnxt_ring_struct *ring;
2298
2299 if (!bnapi)
2300 continue;
2301
2302 cpr = &bnapi->cp_ring;
2303 ring = &cpr->cp_ring_struct;
2304 ring->nr_pages = bp->cp_nr_pages;
2305 ring->page_size = HW_CMPD_RING_SIZE;
2306 ring->pg_arr = (void **)cpr->cp_desc_ring;
2307 ring->dma_arr = cpr->cp_desc_mapping;
2308 ring->vmem_size = 0;
2309
Michael Chanb6ab4b02016-01-02 23:44:59 -05002310 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002311 if (!rxr)
2312 goto skip_rx;
2313
Michael Chanc0c050c2015-10-22 16:01:17 -04002314 ring = &rxr->rx_ring_struct;
2315 ring->nr_pages = bp->rx_nr_pages;
2316 ring->page_size = HW_RXBD_RING_SIZE;
2317 ring->pg_arr = (void **)rxr->rx_desc_ring;
2318 ring->dma_arr = rxr->rx_desc_mapping;
2319 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2320 ring->vmem = (void **)&rxr->rx_buf_ring;
2321
2322 ring = &rxr->rx_agg_ring_struct;
2323 ring->nr_pages = bp->rx_agg_nr_pages;
2324 ring->page_size = HW_RXBD_RING_SIZE;
2325 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2326 ring->dma_arr = rxr->rx_agg_desc_mapping;
2327 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2328 ring->vmem = (void **)&rxr->rx_agg_ring;
2329
Michael Chan3b2b7d92016-01-02 23:45:00 -05002330skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002331 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002332 if (!txr)
2333 continue;
2334
Michael Chanc0c050c2015-10-22 16:01:17 -04002335 ring = &txr->tx_ring_struct;
2336 ring->nr_pages = bp->tx_nr_pages;
2337 ring->page_size = HW_RXBD_RING_SIZE;
2338 ring->pg_arr = (void **)txr->tx_desc_ring;
2339 ring->dma_arr = txr->tx_desc_mapping;
2340 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2341 ring->vmem = (void **)&txr->tx_buf_ring;
2342 }
2343}
2344
2345static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2346{
2347 int i;
2348 u32 prod;
2349 struct rx_bd **rx_buf_ring;
2350
2351 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2352 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2353 int j;
2354 struct rx_bd *rxbd;
2355
2356 rxbd = rx_buf_ring[i];
2357 if (!rxbd)
2358 continue;
2359
2360 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2361 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2362 rxbd->rx_bd_opaque = prod;
2363 }
2364 }
2365}
2366
2367static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2368{
2369 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002370 struct bnxt_rx_ring_info *rxr;
2371 struct bnxt_ring_struct *ring;
2372 u32 prod, type;
2373 int i;
2374
Michael Chanc0c050c2015-10-22 16:01:17 -04002375 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2376 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2377
2378 if (NET_IP_ALIGN == 2)
2379 type |= RX_BD_FLAGS_SOP;
2380
Michael Chanb6ab4b02016-01-02 23:44:59 -05002381 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002382 ring = &rxr->rx_ring_struct;
2383 bnxt_init_rxbd_pages(ring, type);
2384
Michael Chanc6d30e82017-02-06 16:55:42 -05002385 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
2386 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
2387 if (IS_ERR(rxr->xdp_prog)) {
2388 int rc = PTR_ERR(rxr->xdp_prog);
2389
2390 rxr->xdp_prog = NULL;
2391 return rc;
2392 }
2393 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002394 prod = rxr->rx_prod;
2395 for (i = 0; i < bp->rx_ring_size; i++) {
2396 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2397 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2398 ring_nr, i, bp->rx_ring_size);
2399 break;
2400 }
2401 prod = NEXT_RX(prod);
2402 }
2403 rxr->rx_prod = prod;
2404 ring->fw_ring_id = INVALID_HW_RING_ID;
2405
Michael Chanedd0c2c2015-12-27 18:19:19 -05002406 ring = &rxr->rx_agg_ring_struct;
2407 ring->fw_ring_id = INVALID_HW_RING_ID;
2408
Michael Chanc0c050c2015-10-22 16:01:17 -04002409 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2410 return 0;
2411
Michael Chan2839f282016-04-25 02:30:50 -04002412 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002413 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2414
2415 bnxt_init_rxbd_pages(ring, type);
2416
2417 prod = rxr->rx_agg_prod;
2418 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2419 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2420 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2421 ring_nr, i, bp->rx_ring_size);
2422 break;
2423 }
2424 prod = NEXT_RX_AGG(prod);
2425 }
2426 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002427
2428 if (bp->flags & BNXT_FLAG_TPA) {
2429 if (rxr->rx_tpa) {
2430 u8 *data;
2431 dma_addr_t mapping;
2432
2433 for (i = 0; i < MAX_TPA; i++) {
2434 data = __bnxt_alloc_rx_data(bp, &mapping,
2435 GFP_KERNEL);
2436 if (!data)
2437 return -ENOMEM;
2438
2439 rxr->rx_tpa[i].data = data;
Michael Chanb3dba772017-02-06 16:55:35 -05002440 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04002441 rxr->rx_tpa[i].mapping = mapping;
2442 }
2443 } else {
2444 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2445 return -ENOMEM;
2446 }
2447 }
2448
2449 return 0;
2450}
2451
2452static int bnxt_init_rx_rings(struct bnxt *bp)
2453{
2454 int i, rc = 0;
2455
Michael Chanc61fb992017-02-06 16:55:36 -05002456 if (BNXT_RX_PAGE_MODE(bp)) {
Michael Chanc6d30e82017-02-06 16:55:42 -05002457 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
2458 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
Michael Chanc61fb992017-02-06 16:55:36 -05002459 } else {
2460 bp->rx_offset = BNXT_RX_OFFSET;
2461 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2462 }
Michael Chanb3dba772017-02-06 16:55:35 -05002463
Michael Chanc0c050c2015-10-22 16:01:17 -04002464 for (i = 0; i < bp->rx_nr_rings; i++) {
2465 rc = bnxt_init_one_rx_ring(bp, i);
2466 if (rc)
2467 break;
2468 }
2469
2470 return rc;
2471}
2472
2473static int bnxt_init_tx_rings(struct bnxt *bp)
2474{
2475 u16 i;
2476
2477 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2478 MAX_SKB_FRAGS + 1);
2479
2480 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002481 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002482 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2483
2484 ring->fw_ring_id = INVALID_HW_RING_ID;
2485 }
2486
2487 return 0;
2488}
2489
2490static void bnxt_free_ring_grps(struct bnxt *bp)
2491{
2492 kfree(bp->grp_info);
2493 bp->grp_info = NULL;
2494}
2495
2496static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2497{
2498 int i;
2499
2500 if (irq_re_init) {
2501 bp->grp_info = kcalloc(bp->cp_nr_rings,
2502 sizeof(struct bnxt_ring_grp_info),
2503 GFP_KERNEL);
2504 if (!bp->grp_info)
2505 return -ENOMEM;
2506 }
2507 for (i = 0; i < bp->cp_nr_rings; i++) {
2508 if (irq_re_init)
2509 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2510 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2511 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2512 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2513 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2514 }
2515 return 0;
2516}
2517
2518static void bnxt_free_vnics(struct bnxt *bp)
2519{
2520 kfree(bp->vnic_info);
2521 bp->vnic_info = NULL;
2522 bp->nr_vnics = 0;
2523}
2524
2525static int bnxt_alloc_vnics(struct bnxt *bp)
2526{
2527 int num_vnics = 1;
2528
2529#ifdef CONFIG_RFS_ACCEL
2530 if (bp->flags & BNXT_FLAG_RFS)
2531 num_vnics += bp->rx_nr_rings;
2532#endif
2533
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04002534 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2535 num_vnics++;
2536
Michael Chanc0c050c2015-10-22 16:01:17 -04002537 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2538 GFP_KERNEL);
2539 if (!bp->vnic_info)
2540 return -ENOMEM;
2541
2542 bp->nr_vnics = num_vnics;
2543 return 0;
2544}
2545
2546static void bnxt_init_vnics(struct bnxt *bp)
2547{
2548 int i;
2549
2550 for (i = 0; i < bp->nr_vnics; i++) {
2551 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2552
2553 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002554 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2555 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002556 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2557
2558 if (bp->vnic_info[i].rss_hash_key) {
2559 if (i == 0)
2560 prandom_bytes(vnic->rss_hash_key,
2561 HW_HASH_KEY_SIZE);
2562 else
2563 memcpy(vnic->rss_hash_key,
2564 bp->vnic_info[0].rss_hash_key,
2565 HW_HASH_KEY_SIZE);
2566 }
2567 }
2568}
2569
2570static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2571{
2572 int pages;
2573
2574 pages = ring_size / desc_per_pg;
2575
2576 if (!pages)
2577 return 1;
2578
2579 pages++;
2580
2581 while (pages & (pages - 1))
2582 pages++;
2583
2584 return pages;
2585}
2586
Michael Chanc6d30e82017-02-06 16:55:42 -05002587void bnxt_set_tpa_flags(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04002588{
2589 bp->flags &= ~BNXT_FLAG_TPA;
Michael Chan341138c2017-01-13 01:32:01 -05002590 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2591 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04002592 if (bp->dev->features & NETIF_F_LRO)
2593 bp->flags |= BNXT_FLAG_LRO;
Michael Chan94758f82016-06-13 02:25:35 -04002594 if (bp->dev->features & NETIF_F_GRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04002595 bp->flags |= BNXT_FLAG_GRO;
2596}
2597
2598/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2599 * be set on entry.
2600 */
2601void bnxt_set_ring_params(struct bnxt *bp)
2602{
2603 u32 ring_size, rx_size, rx_space;
2604 u32 agg_factor = 0, agg_ring_size = 0;
2605
2606 /* 8 for CRC and VLAN */
2607 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2608
2609 rx_space = rx_size + NET_SKB_PAD +
2610 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2611
2612 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2613 ring_size = bp->rx_ring_size;
2614 bp->rx_agg_ring_size = 0;
2615 bp->rx_agg_nr_pages = 0;
2616
2617 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002618 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002619
2620 bp->flags &= ~BNXT_FLAG_JUMBO;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05002621 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002622 u32 jumbo_factor;
2623
2624 bp->flags |= BNXT_FLAG_JUMBO;
2625 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2626 if (jumbo_factor > agg_factor)
2627 agg_factor = jumbo_factor;
2628 }
2629 agg_ring_size = ring_size * agg_factor;
2630
2631 if (agg_ring_size) {
2632 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2633 RX_DESC_CNT);
2634 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2635 u32 tmp = agg_ring_size;
2636
2637 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2638 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2639 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2640 tmp, agg_ring_size);
2641 }
2642 bp->rx_agg_ring_size = agg_ring_size;
2643 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2644 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2645 rx_space = rx_size + NET_SKB_PAD +
2646 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2647 }
2648
2649 bp->rx_buf_use_size = rx_size;
2650 bp->rx_buf_size = rx_space;
2651
2652 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2653 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2654
2655 ring_size = bp->tx_ring_size;
2656 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2657 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2658
2659 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2660 bp->cp_ring_size = ring_size;
2661
2662 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2663 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2664 bp->cp_nr_pages = MAX_CP_PAGES;
2665 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2666 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2667 ring_size, bp->cp_ring_size);
2668 }
2669 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2670 bp->cp_ring_mask = bp->cp_bit - 1;
2671}
2672
Michael Chanc61fb992017-02-06 16:55:36 -05002673int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
Michael Chan6bb19472017-02-06 16:55:32 -05002674{
Michael Chanc61fb992017-02-06 16:55:36 -05002675 if (page_mode) {
2676 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2677 return -EOPNOTSUPP;
2678 bp->dev->max_mtu = BNXT_MAX_PAGE_MODE_MTU;
2679 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2680 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
2681 bp->dev->hw_features &= ~NETIF_F_LRO;
2682 bp->dev->features &= ~NETIF_F_LRO;
2683 bp->rx_dir = DMA_BIDIRECTIONAL;
2684 bp->rx_skb_func = bnxt_rx_page_skb;
2685 } else {
2686 bp->dev->max_mtu = BNXT_MAX_MTU;
2687 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2688 bp->rx_dir = DMA_FROM_DEVICE;
2689 bp->rx_skb_func = bnxt_rx_skb;
2690 }
Michael Chan6bb19472017-02-06 16:55:32 -05002691 return 0;
2692}
2693
Michael Chanc0c050c2015-10-22 16:01:17 -04002694static void bnxt_free_vnic_attributes(struct bnxt *bp)
2695{
2696 int i;
2697 struct bnxt_vnic_info *vnic;
2698 struct pci_dev *pdev = bp->pdev;
2699
2700 if (!bp->vnic_info)
2701 return;
2702
2703 for (i = 0; i < bp->nr_vnics; i++) {
2704 vnic = &bp->vnic_info[i];
2705
2706 kfree(vnic->fw_grp_ids);
2707 vnic->fw_grp_ids = NULL;
2708
2709 kfree(vnic->uc_list);
2710 vnic->uc_list = NULL;
2711
2712 if (vnic->mc_list) {
2713 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2714 vnic->mc_list, vnic->mc_list_mapping);
2715 vnic->mc_list = NULL;
2716 }
2717
2718 if (vnic->rss_table) {
2719 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2720 vnic->rss_table,
2721 vnic->rss_table_dma_addr);
2722 vnic->rss_table = NULL;
2723 }
2724
2725 vnic->rss_hash_key = NULL;
2726 vnic->flags = 0;
2727 }
2728}
2729
2730static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2731{
2732 int i, rc = 0, size;
2733 struct bnxt_vnic_info *vnic;
2734 struct pci_dev *pdev = bp->pdev;
2735 int max_rings;
2736
2737 for (i = 0; i < bp->nr_vnics; i++) {
2738 vnic = &bp->vnic_info[i];
2739
2740 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2741 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2742
2743 if (mem_size > 0) {
2744 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2745 if (!vnic->uc_list) {
2746 rc = -ENOMEM;
2747 goto out;
2748 }
2749 }
2750 }
2751
2752 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2753 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2754 vnic->mc_list =
2755 dma_alloc_coherent(&pdev->dev,
2756 vnic->mc_list_size,
2757 &vnic->mc_list_mapping,
2758 GFP_KERNEL);
2759 if (!vnic->mc_list) {
2760 rc = -ENOMEM;
2761 goto out;
2762 }
2763 }
2764
2765 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2766 max_rings = bp->rx_nr_rings;
2767 else
2768 max_rings = 1;
2769
2770 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2771 if (!vnic->fw_grp_ids) {
2772 rc = -ENOMEM;
2773 goto out;
2774 }
2775
Michael Chanae10ae72016-12-29 12:13:38 -05002776 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2777 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2778 continue;
2779
Michael Chanc0c050c2015-10-22 16:01:17 -04002780 /* Allocate rss table and hash key */
2781 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2782 &vnic->rss_table_dma_addr,
2783 GFP_KERNEL);
2784 if (!vnic->rss_table) {
2785 rc = -ENOMEM;
2786 goto out;
2787 }
2788
2789 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2790
2791 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2792 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2793 }
2794 return 0;
2795
2796out:
2797 return rc;
2798}
2799
2800static void bnxt_free_hwrm_resources(struct bnxt *bp)
2801{
2802 struct pci_dev *pdev = bp->pdev;
2803
2804 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2805 bp->hwrm_cmd_resp_dma_addr);
2806
2807 bp->hwrm_cmd_resp_addr = NULL;
2808 if (bp->hwrm_dbg_resp_addr) {
2809 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2810 bp->hwrm_dbg_resp_addr,
2811 bp->hwrm_dbg_resp_dma_addr);
2812
2813 bp->hwrm_dbg_resp_addr = NULL;
2814 }
2815}
2816
2817static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2818{
2819 struct pci_dev *pdev = bp->pdev;
2820
2821 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2822 &bp->hwrm_cmd_resp_dma_addr,
2823 GFP_KERNEL);
2824 if (!bp->hwrm_cmd_resp_addr)
2825 return -ENOMEM;
2826 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2827 HWRM_DBG_REG_BUF_SIZE,
2828 &bp->hwrm_dbg_resp_dma_addr,
2829 GFP_KERNEL);
2830 if (!bp->hwrm_dbg_resp_addr)
2831 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2832
2833 return 0;
2834}
2835
2836static void bnxt_free_stats(struct bnxt *bp)
2837{
2838 u32 size, i;
2839 struct pci_dev *pdev = bp->pdev;
2840
Michael Chan3bdf56c2016-03-07 15:38:45 -05002841 if (bp->hw_rx_port_stats) {
2842 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2843 bp->hw_rx_port_stats,
2844 bp->hw_rx_port_stats_map);
2845 bp->hw_rx_port_stats = NULL;
2846 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2847 }
2848
Michael Chanc0c050c2015-10-22 16:01:17 -04002849 if (!bp->bnapi)
2850 return;
2851
2852 size = sizeof(struct ctx_hw_stats);
2853
2854 for (i = 0; i < bp->cp_nr_rings; i++) {
2855 struct bnxt_napi *bnapi = bp->bnapi[i];
2856 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2857
2858 if (cpr->hw_stats) {
2859 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2860 cpr->hw_stats_map);
2861 cpr->hw_stats = NULL;
2862 }
2863 }
2864}
2865
2866static int bnxt_alloc_stats(struct bnxt *bp)
2867{
2868 u32 size, i;
2869 struct pci_dev *pdev = bp->pdev;
2870
2871 size = sizeof(struct ctx_hw_stats);
2872
2873 for (i = 0; i < bp->cp_nr_rings; i++) {
2874 struct bnxt_napi *bnapi = bp->bnapi[i];
2875 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2876
2877 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2878 &cpr->hw_stats_map,
2879 GFP_KERNEL);
2880 if (!cpr->hw_stats)
2881 return -ENOMEM;
2882
2883 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2884 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002885
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04002886 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05002887 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2888 sizeof(struct tx_port_stats) + 1024;
2889
2890 bp->hw_rx_port_stats =
2891 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2892 &bp->hw_rx_port_stats_map,
2893 GFP_KERNEL);
2894 if (!bp->hw_rx_port_stats)
2895 return -ENOMEM;
2896
2897 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2898 512;
2899 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2900 sizeof(struct rx_port_stats) + 512;
2901 bp->flags |= BNXT_FLAG_PORT_STATS;
2902 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002903 return 0;
2904}
2905
2906static void bnxt_clear_ring_indices(struct bnxt *bp)
2907{
2908 int i;
2909
2910 if (!bp->bnapi)
2911 return;
2912
2913 for (i = 0; i < bp->cp_nr_rings; i++) {
2914 struct bnxt_napi *bnapi = bp->bnapi[i];
2915 struct bnxt_cp_ring_info *cpr;
2916 struct bnxt_rx_ring_info *rxr;
2917 struct bnxt_tx_ring_info *txr;
2918
2919 if (!bnapi)
2920 continue;
2921
2922 cpr = &bnapi->cp_ring;
2923 cpr->cp_raw_cons = 0;
2924
Michael Chanb6ab4b02016-01-02 23:44:59 -05002925 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002926 if (txr) {
2927 txr->tx_prod = 0;
2928 txr->tx_cons = 0;
2929 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002930
Michael Chanb6ab4b02016-01-02 23:44:59 -05002931 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002932 if (rxr) {
2933 rxr->rx_prod = 0;
2934 rxr->rx_agg_prod = 0;
2935 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002936 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002937 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002938 }
2939}
2940
2941static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2942{
2943#ifdef CONFIG_RFS_ACCEL
2944 int i;
2945
2946 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2947 * safe to delete the hash table.
2948 */
2949 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2950 struct hlist_head *head;
2951 struct hlist_node *tmp;
2952 struct bnxt_ntuple_filter *fltr;
2953
2954 head = &bp->ntp_fltr_hash_tbl[i];
2955 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2956 hlist_del(&fltr->hash);
2957 kfree(fltr);
2958 }
2959 }
2960 if (irq_reinit) {
2961 kfree(bp->ntp_fltr_bmap);
2962 bp->ntp_fltr_bmap = NULL;
2963 }
2964 bp->ntp_fltr_count = 0;
2965#endif
2966}
2967
2968static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2969{
2970#ifdef CONFIG_RFS_ACCEL
2971 int i, rc = 0;
2972
2973 if (!(bp->flags & BNXT_FLAG_RFS))
2974 return 0;
2975
2976 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2977 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2978
2979 bp->ntp_fltr_count = 0;
2980 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2981 GFP_KERNEL);
2982
2983 if (!bp->ntp_fltr_bmap)
2984 rc = -ENOMEM;
2985
2986 return rc;
2987#else
2988 return 0;
2989#endif
2990}
2991
2992static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2993{
2994 bnxt_free_vnic_attributes(bp);
2995 bnxt_free_tx_rings(bp);
2996 bnxt_free_rx_rings(bp);
2997 bnxt_free_cp_rings(bp);
2998 bnxt_free_ntp_fltrs(bp, irq_re_init);
2999 if (irq_re_init) {
3000 bnxt_free_stats(bp);
3001 bnxt_free_ring_grps(bp);
3002 bnxt_free_vnics(bp);
Michael Chana960dec2017-02-06 16:55:39 -05003003 kfree(bp->tx_ring_map);
3004 bp->tx_ring_map = NULL;
Michael Chanb6ab4b02016-01-02 23:44:59 -05003005 kfree(bp->tx_ring);
3006 bp->tx_ring = NULL;
3007 kfree(bp->rx_ring);
3008 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04003009 kfree(bp->bnapi);
3010 bp->bnapi = NULL;
3011 } else {
3012 bnxt_clear_ring_indices(bp);
3013 }
3014}
3015
3016static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3017{
Michael Chan01657bc2016-01-02 23:45:03 -05003018 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04003019 void *bnapi;
3020
3021 if (irq_re_init) {
3022 /* Allocate bnapi mem pointer array and mem block for
3023 * all queues
3024 */
3025 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3026 bp->cp_nr_rings);
3027 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3028 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3029 if (!bnapi)
3030 return -ENOMEM;
3031
3032 bp->bnapi = bnapi;
3033 bnapi += arr_size;
3034 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3035 bp->bnapi[i] = bnapi;
3036 bp->bnapi[i]->index = i;
3037 bp->bnapi[i]->bp = bp;
3038 }
3039
Michael Chanb6ab4b02016-01-02 23:44:59 -05003040 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3041 sizeof(struct bnxt_rx_ring_info),
3042 GFP_KERNEL);
3043 if (!bp->rx_ring)
3044 return -ENOMEM;
3045
3046 for (i = 0; i < bp->rx_nr_rings; i++) {
3047 bp->rx_ring[i].bnapi = bp->bnapi[i];
3048 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3049 }
3050
3051 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3052 sizeof(struct bnxt_tx_ring_info),
3053 GFP_KERNEL);
3054 if (!bp->tx_ring)
3055 return -ENOMEM;
3056
Michael Chana960dec2017-02-06 16:55:39 -05003057 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3058 GFP_KERNEL);
3059
3060 if (!bp->tx_ring_map)
3061 return -ENOMEM;
3062
Michael Chan01657bc2016-01-02 23:45:03 -05003063 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3064 j = 0;
3065 else
3066 j = bp->rx_nr_rings;
3067
3068 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3069 bp->tx_ring[i].bnapi = bp->bnapi[j];
3070 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chan5f449242017-02-06 16:55:40 -05003071 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
Michael Chan38413402017-02-06 16:55:43 -05003072 if (i >= bp->tx_nr_rings_xdp) {
Michael Chan5f449242017-02-06 16:55:40 -05003073 bp->tx_ring[i].txq_index = i -
3074 bp->tx_nr_rings_xdp;
Michael Chan38413402017-02-06 16:55:43 -05003075 bp->bnapi[j]->tx_int = bnxt_tx_int;
3076 } else {
Michael Chanfa3e93e2017-02-06 16:55:41 -05003077 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
Michael Chan38413402017-02-06 16:55:43 -05003078 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
3079 }
Michael Chanb6ab4b02016-01-02 23:44:59 -05003080 }
3081
Michael Chanc0c050c2015-10-22 16:01:17 -04003082 rc = bnxt_alloc_stats(bp);
3083 if (rc)
3084 goto alloc_mem_err;
3085
3086 rc = bnxt_alloc_ntp_fltrs(bp);
3087 if (rc)
3088 goto alloc_mem_err;
3089
3090 rc = bnxt_alloc_vnics(bp);
3091 if (rc)
3092 goto alloc_mem_err;
3093 }
3094
3095 bnxt_init_ring_struct(bp);
3096
3097 rc = bnxt_alloc_rx_rings(bp);
3098 if (rc)
3099 goto alloc_mem_err;
3100
3101 rc = bnxt_alloc_tx_rings(bp);
3102 if (rc)
3103 goto alloc_mem_err;
3104
3105 rc = bnxt_alloc_cp_rings(bp);
3106 if (rc)
3107 goto alloc_mem_err;
3108
3109 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3110 BNXT_VNIC_UCAST_FLAG;
3111 rc = bnxt_alloc_vnic_attributes(bp);
3112 if (rc)
3113 goto alloc_mem_err;
3114 return 0;
3115
3116alloc_mem_err:
3117 bnxt_free_mem(bp, true);
3118 return rc;
3119}
3120
Michael Chan9d8bc092016-12-29 12:13:33 -05003121static void bnxt_disable_int(struct bnxt *bp)
3122{
3123 int i;
3124
3125 if (!bp->bnapi)
3126 return;
3127
3128 for (i = 0; i < bp->cp_nr_rings; i++) {
3129 struct bnxt_napi *bnapi = bp->bnapi[i];
3130 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3131
3132 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3133 }
3134}
3135
3136static void bnxt_disable_int_sync(struct bnxt *bp)
3137{
3138 int i;
3139
3140 atomic_inc(&bp->intr_sem);
3141
3142 bnxt_disable_int(bp);
3143 for (i = 0; i < bp->cp_nr_rings; i++)
3144 synchronize_irq(bp->irq_tbl[i].vector);
3145}
3146
3147static void bnxt_enable_int(struct bnxt *bp)
3148{
3149 int i;
3150
3151 atomic_set(&bp->intr_sem, 0);
3152 for (i = 0; i < bp->cp_nr_rings; i++) {
3153 struct bnxt_napi *bnapi = bp->bnapi[i];
3154 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3155
3156 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3157 }
3158}
3159
Michael Chanc0c050c2015-10-22 16:01:17 -04003160void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3161 u16 cmpl_ring, u16 target_id)
3162{
Michael Chana8643e12016-02-26 04:00:05 -05003163 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04003164
Michael Chana8643e12016-02-26 04:00:05 -05003165 req->req_type = cpu_to_le16(req_type);
3166 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3167 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003168 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3169}
3170
Michael Chanfbfbc482016-02-26 04:00:07 -05003171static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3172 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003173{
Michael Chana11fa2b2016-05-15 03:04:47 -04003174 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05003175 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04003176 u32 *data = msg;
3177 __le32 *resp_len, *valid;
3178 u16 cp_ring_id, len = 0;
3179 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
3180
Michael Chana8643e12016-02-26 04:00:05 -05003181 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04003182 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05003183 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04003184 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3185
3186 /* Write request msg to hwrm channel */
3187 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3188
Michael Chane6ef2692016-03-28 19:46:05 -04003189 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05003190 writel(0, bp->bar0 + i);
3191
Michael Chanc0c050c2015-10-22 16:01:17 -04003192 /* currently supports only one outstanding message */
3193 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05003194 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003195
3196 /* Ring channel doorbell */
3197 writel(1, bp->bar0 + 0x100);
3198
Michael Chanff4fe812016-02-26 04:00:04 -05003199 if (!timeout)
3200 timeout = DFLT_HWRM_CMD_TIMEOUT;
3201
Michael Chanc0c050c2015-10-22 16:01:17 -04003202 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04003203 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04003204 if (intr_process) {
3205 /* Wait until hwrm response cmpl interrupt is processed */
3206 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04003207 i++ < tmo_count) {
3208 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003209 }
3210
3211 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3212 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05003213 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04003214 return -1;
3215 }
3216 } else {
3217 /* Check if response len is updated */
3218 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04003219 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003220 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3221 HWRM_RESP_LEN_SFT;
3222 if (len)
3223 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003224 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003225 }
3226
Michael Chana11fa2b2016-05-15 03:04:47 -04003227 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003228 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003229 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04003230 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04003231 return -1;
3232 }
3233
3234 /* Last word of resp contains valid bit */
3235 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04003236 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003237 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
3238 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003239 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003240 }
3241
Michael Chana11fa2b2016-05-15 03:04:47 -04003242 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003243 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003244 timeout, le16_to_cpu(req->req_type),
3245 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04003246 return -1;
3247 }
3248 }
3249
3250 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05003251 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003252 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3253 le16_to_cpu(resp->req_type),
3254 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05003255 return rc;
3256}
3257
3258int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3259{
3260 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04003261}
3262
3263int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3264{
3265 int rc;
3266
3267 mutex_lock(&bp->hwrm_cmd_lock);
3268 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3269 mutex_unlock(&bp->hwrm_cmd_lock);
3270 return rc;
3271}
3272
Michael Chan90e209212016-02-26 04:00:08 -05003273int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3274 int timeout)
3275{
3276 int rc;
3277
3278 mutex_lock(&bp->hwrm_cmd_lock);
3279 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3280 mutex_unlock(&bp->hwrm_cmd_lock);
3281 return rc;
3282}
3283
Michael Chana1653b12016-12-07 00:26:20 -05003284int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3285 int bmap_size)
Michael Chanc0c050c2015-10-22 16:01:17 -04003286{
3287 struct hwrm_func_drv_rgtr_input req = {0};
Michael Chan25be8622016-04-05 14:09:00 -04003288 DECLARE_BITMAP(async_events_bmap, 256);
3289 u32 *events = (u32 *)async_events_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003290 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003291
3292 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3293
3294 req.enables =
Michael Chana1653b12016-12-07 00:26:20 -05003295 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003296
Michael Chan25be8622016-04-05 14:09:00 -04003297 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3298 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3299 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3300
Michael Chana1653b12016-12-07 00:26:20 -05003301 if (bmap && bmap_size) {
3302 for (i = 0; i < bmap_size; i++) {
3303 if (test_bit(i, bmap))
3304 __set_bit(i, async_events_bmap);
3305 }
3306 }
3307
Michael Chan25be8622016-04-05 14:09:00 -04003308 for (i = 0; i < 8; i++)
3309 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3310
Michael Chana1653b12016-12-07 00:26:20 -05003311 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3312}
3313
3314static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3315{
3316 struct hwrm_func_drv_rgtr_input req = {0};
3317
3318 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3319
3320 req.enables =
3321 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3322 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3323
Michael Chan11f15ed2016-04-05 14:08:55 -04003324 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04003325 req.ver_maj = DRV_VER_MAJ;
3326 req.ver_min = DRV_VER_MIN;
3327 req.ver_upd = DRV_VER_UPD;
3328
3329 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05003330 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04003331 u32 *data = (u32 *)vf_req_snif_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003332 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003333
Michael Chande68f5de2015-12-09 19:35:41 -05003334 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04003335 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
3336 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
3337
Michael Chande68f5de2015-12-09 19:35:41 -05003338 for (i = 0; i < 8; i++)
3339 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3340
Michael Chanc0c050c2015-10-22 16:01:17 -04003341 req.enables |=
3342 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3343 }
3344
3345 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3346}
3347
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003348static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3349{
3350 struct hwrm_func_drv_unrgtr_input req = {0};
3351
3352 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3353 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3354}
3355
Michael Chanc0c050c2015-10-22 16:01:17 -04003356static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3357{
3358 u32 rc = 0;
3359 struct hwrm_tunnel_dst_port_free_input req = {0};
3360
3361 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3362 req.tunnel_type = tunnel_type;
3363
3364 switch (tunnel_type) {
3365 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3366 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3367 break;
3368 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3369 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3370 break;
3371 default:
3372 break;
3373 }
3374
3375 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3376 if (rc)
3377 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3378 rc);
3379 return rc;
3380}
3381
3382static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3383 u8 tunnel_type)
3384{
3385 u32 rc = 0;
3386 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3387 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3388
3389 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3390
3391 req.tunnel_type = tunnel_type;
3392 req.tunnel_dst_port_val = port;
3393
3394 mutex_lock(&bp->hwrm_cmd_lock);
3395 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3396 if (rc) {
3397 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3398 rc);
3399 goto err_out;
3400 }
3401
Christophe Jaillet57aac712016-11-22 06:14:40 +01003402 switch (tunnel_type) {
3403 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
Michael Chanc0c050c2015-10-22 16:01:17 -04003404 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003405 break;
3406 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
Michael Chanc0c050c2015-10-22 16:01:17 -04003407 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003408 break;
3409 default:
3410 break;
3411 }
3412
Michael Chanc0c050c2015-10-22 16:01:17 -04003413err_out:
3414 mutex_unlock(&bp->hwrm_cmd_lock);
3415 return rc;
3416}
3417
3418static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3419{
3420 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3421 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3422
3423 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003424 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003425
3426 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3427 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3428 req.mask = cpu_to_le32(vnic->rx_mask);
3429 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3430}
3431
3432#ifdef CONFIG_RFS_ACCEL
3433static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3434 struct bnxt_ntuple_filter *fltr)
3435{
3436 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3437
3438 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3439 req.ntuple_filter_id = fltr->filter_id;
3440 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3441}
3442
3443#define BNXT_NTP_FLTR_FLAGS \
3444 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3445 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3446 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3447 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3448 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3449 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3450 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3451 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3452 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3453 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3454 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3455 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3456 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003457 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003458
Michael Chan61aad722017-02-12 19:18:14 -05003459#define BNXT_NTP_TUNNEL_FLTR_FLAG \
3460 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
3461
Michael Chanc0c050c2015-10-22 16:01:17 -04003462static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3463 struct bnxt_ntuple_filter *fltr)
3464{
3465 int rc = 0;
3466 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3467 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3468 bp->hwrm_cmd_resp_addr;
3469 struct flow_keys *keys = &fltr->fkeys;
3470 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3471
3472 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
Michael Chana54c4d72016-07-25 12:33:35 -04003473 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04003474
3475 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3476
3477 req.ethertype = htons(ETH_P_IP);
3478 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003479 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003480 req.ip_protocol = keys->basic.ip_proto;
3481
Michael Chandda0e742016-12-29 12:13:40 -05003482 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3483 int i;
3484
3485 req.ethertype = htons(ETH_P_IPV6);
3486 req.ip_addr_type =
3487 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3488 *(struct in6_addr *)&req.src_ipaddr[0] =
3489 keys->addrs.v6addrs.src;
3490 *(struct in6_addr *)&req.dst_ipaddr[0] =
3491 keys->addrs.v6addrs.dst;
3492 for (i = 0; i < 4; i++) {
3493 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3494 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3495 }
3496 } else {
3497 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3498 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3499 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3500 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3501 }
Michael Chan61aad722017-02-12 19:18:14 -05003502 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
3503 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
3504 req.tunnel_type =
3505 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
3506 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003507
3508 req.src_port = keys->ports.src;
3509 req.src_port_mask = cpu_to_be16(0xffff);
3510 req.dst_port = keys->ports.dst;
3511 req.dst_port_mask = cpu_to_be16(0xffff);
3512
Michael Chanc1935542015-12-27 18:19:28 -05003513 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003514 mutex_lock(&bp->hwrm_cmd_lock);
3515 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3516 if (!rc)
3517 fltr->filter_id = resp->ntuple_filter_id;
3518 mutex_unlock(&bp->hwrm_cmd_lock);
3519 return rc;
3520}
3521#endif
3522
3523static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3524 u8 *mac_addr)
3525{
3526 u32 rc = 0;
3527 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3528 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3529
3530 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003531 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3532 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3533 req.flags |=
3534 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003535 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003536 req.enables =
3537 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003538 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003539 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3540 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3541 req.l2_addr_mask[0] = 0xff;
3542 req.l2_addr_mask[1] = 0xff;
3543 req.l2_addr_mask[2] = 0xff;
3544 req.l2_addr_mask[3] = 0xff;
3545 req.l2_addr_mask[4] = 0xff;
3546 req.l2_addr_mask[5] = 0xff;
3547
3548 mutex_lock(&bp->hwrm_cmd_lock);
3549 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3550 if (!rc)
3551 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3552 resp->l2_filter_id;
3553 mutex_unlock(&bp->hwrm_cmd_lock);
3554 return rc;
3555}
3556
3557static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3558{
3559 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3560 int rc = 0;
3561
3562 /* Any associated ntuple filters will also be cleared by firmware. */
3563 mutex_lock(&bp->hwrm_cmd_lock);
3564 for (i = 0; i < num_of_vnics; i++) {
3565 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3566
3567 for (j = 0; j < vnic->uc_filter_count; j++) {
3568 struct hwrm_cfa_l2_filter_free_input req = {0};
3569
3570 bnxt_hwrm_cmd_hdr_init(bp, &req,
3571 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3572
3573 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3574
3575 rc = _hwrm_send_message(bp, &req, sizeof(req),
3576 HWRM_CMD_TIMEOUT);
3577 }
3578 vnic->uc_filter_count = 0;
3579 }
3580 mutex_unlock(&bp->hwrm_cmd_lock);
3581
3582 return rc;
3583}
3584
3585static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3586{
3587 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3588 struct hwrm_vnic_tpa_cfg_input req = {0};
3589
3590 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3591
3592 if (tpa_flags) {
3593 u16 mss = bp->dev->mtu - 40;
3594 u32 nsegs, n, segs = 0, flags;
3595
3596 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3597 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3598 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3599 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3600 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3601 if (tpa_flags & BNXT_FLAG_GRO)
3602 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3603
3604 req.flags = cpu_to_le32(flags);
3605
3606 req.enables =
3607 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003608 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3609 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003610
3611 /* Number of segs are log2 units, and first packet is not
3612 * included as part of this units.
3613 */
Michael Chan2839f282016-04-25 02:30:50 -04003614 if (mss <= BNXT_RX_PAGE_SIZE) {
3615 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003616 nsegs = (MAX_SKB_FRAGS - 1) * n;
3617 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003618 n = mss / BNXT_RX_PAGE_SIZE;
3619 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003620 n++;
3621 nsegs = (MAX_SKB_FRAGS - n) / n;
3622 }
3623
3624 segs = ilog2(nsegs);
3625 req.max_agg_segs = cpu_to_le16(segs);
3626 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003627
3628 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003629 }
3630 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3631
3632 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3633}
3634
3635static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3636{
3637 u32 i, j, max_rings;
3638 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3639 struct hwrm_vnic_rss_cfg_input req = {0};
3640
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003641 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003642 return 0;
3643
3644 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3645 if (set_rss) {
Michael Chan87da7f72016-11-16 21:13:09 -05003646 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003647 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
3648 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3649 max_rings = bp->rx_nr_rings - 1;
3650 else
3651 max_rings = bp->rx_nr_rings;
3652 } else {
Michael Chanc0c050c2015-10-22 16:01:17 -04003653 max_rings = 1;
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003654 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003655
3656 /* Fill the RSS indirection table with ring group ids */
3657 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3658 if (j == max_rings)
3659 j = 0;
3660 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3661 }
3662
3663 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3664 req.hash_key_tbl_addr =
3665 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3666 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003667 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003668 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3669}
3670
3671static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3672{
3673 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3674 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3675
3676 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3677 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3678 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3679 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3680 req.enables =
3681 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3682 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3683 /* thresholds not implemented in firmware yet */
3684 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3685 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3686 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3687 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3688}
3689
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003690static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3691 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003692{
3693 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3694
3695 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3696 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003697 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003698
3699 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003700 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003701}
3702
3703static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3704{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003705 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04003706
3707 for (i = 0; i < bp->nr_vnics; i++) {
3708 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3709
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003710 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
3711 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
3712 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
3713 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003714 }
3715 bp->rsscos_nr_ctxs = 0;
3716}
3717
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003718static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003719{
3720 int rc;
3721 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3722 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3723 bp->hwrm_cmd_resp_addr;
3724
3725 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3726 -1);
3727
3728 mutex_lock(&bp->hwrm_cmd_lock);
3729 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3730 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003731 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04003732 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3733 mutex_unlock(&bp->hwrm_cmd_lock);
3734
3735 return rc;
3736}
3737
Michael Chana588e452016-12-07 00:26:21 -05003738int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
Michael Chanc0c050c2015-10-22 16:01:17 -04003739{
Michael Chanb81a90d2016-01-02 23:45:01 -05003740 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003741 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3742 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003743 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003744
3745 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003746
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003747 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
3748 /* Only RSS support for now TBD: COS & LB */
3749 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
3750 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
3751 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3752 VNIC_CFG_REQ_ENABLES_MRU);
Michael Chanae10ae72016-12-29 12:13:38 -05003753 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
3754 req.rss_rule =
3755 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
3756 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3757 VNIC_CFG_REQ_ENABLES_MRU);
3758 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003759 } else {
3760 req.rss_rule = cpu_to_le16(0xffff);
3761 }
3762
3763 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
3764 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003765 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
3766 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
3767 } else {
3768 req.cos_rule = cpu_to_le16(0xffff);
3769 }
3770
Michael Chanc0c050c2015-10-22 16:01:17 -04003771 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003772 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003773 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003774 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04003775 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
3776 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003777
Michael Chanb81a90d2016-01-02 23:45:01 -05003778 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003779 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3780 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3781
3782 req.lb_rule = cpu_to_le16(0xffff);
3783 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3784 VLAN_HLEN);
3785
Michael Chancf6645f2016-06-13 02:25:28 -04003786#ifdef CONFIG_BNXT_SRIOV
3787 if (BNXT_VF(bp))
3788 def_vlan = bp->vf.vlan;
3789#endif
3790 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04003791 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
Michael Chana588e452016-12-07 00:26:21 -05003792 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
3793 req.flags |=
3794 cpu_to_le32(VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE);
Michael Chanc0c050c2015-10-22 16:01:17 -04003795
3796 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3797}
3798
3799static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3800{
3801 u32 rc = 0;
3802
3803 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3804 struct hwrm_vnic_free_input req = {0};
3805
3806 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3807 req.vnic_id =
3808 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3809
3810 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3811 if (rc)
3812 return rc;
3813 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3814 }
3815 return rc;
3816}
3817
3818static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3819{
3820 u16 i;
3821
3822 for (i = 0; i < bp->nr_vnics; i++)
3823 bnxt_hwrm_vnic_free_one(bp, i);
3824}
3825
Michael Chanb81a90d2016-01-02 23:45:01 -05003826static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3827 unsigned int start_rx_ring_idx,
3828 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003829{
Michael Chanb81a90d2016-01-02 23:45:01 -05003830 int rc = 0;
3831 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003832 struct hwrm_vnic_alloc_input req = {0};
3833 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3834
3835 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003836 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3837 grp_idx = bp->rx_ring[i].bnapi->index;
3838 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003839 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003840 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003841 break;
3842 }
3843 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003844 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003845 }
3846
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003847 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
3848 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003849 if (vnic_id == 0)
3850 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3851
3852 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3853
3854 mutex_lock(&bp->hwrm_cmd_lock);
3855 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3856 if (!rc)
3857 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3858 mutex_unlock(&bp->hwrm_cmd_lock);
3859 return rc;
3860}
3861
Michael Chan8fdefd62016-12-29 12:13:36 -05003862static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
3863{
3864 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3865 struct hwrm_vnic_qcaps_input req = {0};
3866 int rc;
3867
3868 if (bp->hwrm_spec_code < 0x10600)
3869 return 0;
3870
3871 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
3872 mutex_lock(&bp->hwrm_cmd_lock);
3873 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3874 if (!rc) {
3875 if (resp->flags &
3876 cpu_to_le32(VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
3877 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
3878 }
3879 mutex_unlock(&bp->hwrm_cmd_lock);
3880 return rc;
3881}
3882
Michael Chanc0c050c2015-10-22 16:01:17 -04003883static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3884{
3885 u16 i;
3886 u32 rc = 0;
3887
3888 mutex_lock(&bp->hwrm_cmd_lock);
3889 for (i = 0; i < bp->rx_nr_rings; i++) {
3890 struct hwrm_ring_grp_alloc_input req = {0};
3891 struct hwrm_ring_grp_alloc_output *resp =
3892 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003893 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003894
3895 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3896
Michael Chanb81a90d2016-01-02 23:45:01 -05003897 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3898 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3899 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3900 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003901
3902 rc = _hwrm_send_message(bp, &req, sizeof(req),
3903 HWRM_CMD_TIMEOUT);
3904 if (rc)
3905 break;
3906
Michael Chanb81a90d2016-01-02 23:45:01 -05003907 bp->grp_info[grp_idx].fw_grp_id =
3908 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003909 }
3910 mutex_unlock(&bp->hwrm_cmd_lock);
3911 return rc;
3912}
3913
3914static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3915{
3916 u16 i;
3917 u32 rc = 0;
3918 struct hwrm_ring_grp_free_input req = {0};
3919
3920 if (!bp->grp_info)
3921 return 0;
3922
3923 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3924
3925 mutex_lock(&bp->hwrm_cmd_lock);
3926 for (i = 0; i < bp->cp_nr_rings; i++) {
3927 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3928 continue;
3929 req.ring_group_id =
3930 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3931
3932 rc = _hwrm_send_message(bp, &req, sizeof(req),
3933 HWRM_CMD_TIMEOUT);
3934 if (rc)
3935 break;
3936 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3937 }
3938 mutex_unlock(&bp->hwrm_cmd_lock);
3939 return rc;
3940}
3941
3942static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3943 struct bnxt_ring_struct *ring,
3944 u32 ring_type, u32 map_index,
3945 u32 stats_ctx_id)
3946{
3947 int rc = 0, err = 0;
3948 struct hwrm_ring_alloc_input req = {0};
3949 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3950 u16 ring_id;
3951
3952 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3953
3954 req.enables = 0;
3955 if (ring->nr_pages > 1) {
3956 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3957 /* Page size is in log2 units */
3958 req.page_size = BNXT_PAGE_SHIFT;
3959 req.page_tbl_depth = 1;
3960 } else {
3961 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3962 }
3963 req.fbo = 0;
3964 /* Association of ring index with doorbell index and MSIX number */
3965 req.logical_id = cpu_to_le16(map_index);
3966
3967 switch (ring_type) {
3968 case HWRM_RING_ALLOC_TX:
3969 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3970 /* Association of transmit ring with completion ring */
3971 req.cmpl_ring_id =
3972 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3973 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3974 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3975 req.queue_id = cpu_to_le16(ring->queue_id);
3976 break;
3977 case HWRM_RING_ALLOC_RX:
3978 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3979 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3980 break;
3981 case HWRM_RING_ALLOC_AGG:
3982 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3983 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3984 break;
3985 case HWRM_RING_ALLOC_CMPL:
Michael Chanbac9a7e2017-02-12 19:18:10 -05003986 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
Michael Chanc0c050c2015-10-22 16:01:17 -04003987 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3988 if (bp->flags & BNXT_FLAG_USING_MSIX)
3989 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3990 break;
3991 default:
3992 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3993 ring_type);
3994 return -1;
3995 }
3996
3997 mutex_lock(&bp->hwrm_cmd_lock);
3998 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3999 err = le16_to_cpu(resp->error_code);
4000 ring_id = le16_to_cpu(resp->ring_id);
4001 mutex_unlock(&bp->hwrm_cmd_lock);
4002
4003 if (rc || err) {
4004 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004005 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004006 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
4007 rc, err);
4008 return -1;
4009
4010 case RING_FREE_REQ_RING_TYPE_RX:
4011 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
4012 rc, err);
4013 return -1;
4014
4015 case RING_FREE_REQ_RING_TYPE_TX:
4016 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
4017 rc, err);
4018 return -1;
4019
4020 default:
4021 netdev_err(bp->dev, "Invalid ring\n");
4022 return -1;
4023 }
4024 }
4025 ring->fw_ring_id = ring_id;
4026 return rc;
4027}
4028
Michael Chan486b5c22016-12-29 12:13:42 -05004029static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
4030{
4031 int rc;
4032
4033 if (BNXT_PF(bp)) {
4034 struct hwrm_func_cfg_input req = {0};
4035
4036 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4037 req.fid = cpu_to_le16(0xffff);
4038 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4039 req.async_event_cr = cpu_to_le16(idx);
4040 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4041 } else {
4042 struct hwrm_func_vf_cfg_input req = {0};
4043
4044 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4045 req.enables =
4046 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4047 req.async_event_cr = cpu_to_le16(idx);
4048 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4049 }
4050 return rc;
4051}
4052
Michael Chanc0c050c2015-10-22 16:01:17 -04004053static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4054{
4055 int i, rc = 0;
4056
Michael Chanedd0c2c2015-12-27 18:19:19 -05004057 for (i = 0; i < bp->cp_nr_rings; i++) {
4058 struct bnxt_napi *bnapi = bp->bnapi[i];
4059 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4060 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004061
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04004062 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004063 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
4064 INVALID_STATS_CTX_ID);
4065 if (rc)
4066 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004067 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4068 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chan486b5c22016-12-29 12:13:42 -05004069
4070 if (!i) {
4071 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4072 if (rc)
4073 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4074 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004075 }
4076
Michael Chanedd0c2c2015-12-27 18:19:19 -05004077 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004078 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004079 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004080 u32 map_idx = txr->bnapi->index;
4081 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004082
Michael Chanb81a90d2016-01-02 23:45:01 -05004083 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
4084 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004085 if (rc)
4086 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004087 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004088 }
4089
Michael Chanedd0c2c2015-12-27 18:19:19 -05004090 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004091 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004092 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004093 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004094
Michael Chanb81a90d2016-01-02 23:45:01 -05004095 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
4096 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004097 if (rc)
4098 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004099 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004100 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004101 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004102 }
4103
4104 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4105 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004106 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004107 struct bnxt_ring_struct *ring =
4108 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004109 u32 grp_idx = rxr->bnapi->index;
4110 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004111
4112 rc = hwrm_ring_alloc_send_msg(bp, ring,
4113 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05004114 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04004115 INVALID_STATS_CTX_ID);
4116 if (rc)
4117 goto err_out;
4118
Michael Chanb81a90d2016-01-02 23:45:01 -05004119 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004120 writel(DB_KEY_RX | rxr->rx_agg_prod,
4121 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004122 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004123 }
4124 }
4125err_out:
4126 return rc;
4127}
4128
4129static int hwrm_ring_free_send_msg(struct bnxt *bp,
4130 struct bnxt_ring_struct *ring,
4131 u32 ring_type, int cmpl_ring_id)
4132{
4133 int rc;
4134 struct hwrm_ring_free_input req = {0};
4135 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4136 u16 error_code;
4137
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05004138 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004139 req.ring_type = ring_type;
4140 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4141
4142 mutex_lock(&bp->hwrm_cmd_lock);
4143 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4144 error_code = le16_to_cpu(resp->error_code);
4145 mutex_unlock(&bp->hwrm_cmd_lock);
4146
4147 if (rc || error_code) {
4148 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004149 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004150 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
4151 rc);
4152 return rc;
4153 case RING_FREE_REQ_RING_TYPE_RX:
4154 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
4155 rc);
4156 return rc;
4157 case RING_FREE_REQ_RING_TYPE_TX:
4158 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
4159 rc);
4160 return rc;
4161 default:
4162 netdev_err(bp->dev, "Invalid ring\n");
4163 return -1;
4164 }
4165 }
4166 return 0;
4167}
4168
Michael Chanedd0c2c2015-12-27 18:19:19 -05004169static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04004170{
Michael Chanedd0c2c2015-12-27 18:19:19 -05004171 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004172
4173 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05004174 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04004175
Michael Chanedd0c2c2015-12-27 18:19:19 -05004176 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004177 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004178 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004179 u32 grp_idx = txr->bnapi->index;
4180 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004181
Michael Chanedd0c2c2015-12-27 18:19:19 -05004182 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4183 hwrm_ring_free_send_msg(bp, ring,
4184 RING_FREE_REQ_RING_TYPE_TX,
4185 close_path ? cmpl_ring_id :
4186 INVALID_HW_RING_ID);
4187 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004188 }
4189 }
4190
Michael Chanedd0c2c2015-12-27 18:19:19 -05004191 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004192 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004193 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004194 u32 grp_idx = rxr->bnapi->index;
4195 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004196
Michael Chanedd0c2c2015-12-27 18:19:19 -05004197 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4198 hwrm_ring_free_send_msg(bp, ring,
4199 RING_FREE_REQ_RING_TYPE_RX,
4200 close_path ? cmpl_ring_id :
4201 INVALID_HW_RING_ID);
4202 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004203 bp->grp_info[grp_idx].rx_fw_ring_id =
4204 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004205 }
4206 }
4207
Michael Chanedd0c2c2015-12-27 18:19:19 -05004208 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004209 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004210 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004211 u32 grp_idx = rxr->bnapi->index;
4212 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004213
Michael Chanedd0c2c2015-12-27 18:19:19 -05004214 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4215 hwrm_ring_free_send_msg(bp, ring,
4216 RING_FREE_REQ_RING_TYPE_RX,
4217 close_path ? cmpl_ring_id :
4218 INVALID_HW_RING_ID);
4219 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004220 bp->grp_info[grp_idx].agg_fw_ring_id =
4221 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004222 }
4223 }
4224
Michael Chan9d8bc092016-12-29 12:13:33 -05004225 /* The completion rings are about to be freed. After that the
4226 * IRQ doorbell will not work anymore. So we need to disable
4227 * IRQ here.
4228 */
4229 bnxt_disable_int_sync(bp);
4230
Michael Chanedd0c2c2015-12-27 18:19:19 -05004231 for (i = 0; i < bp->cp_nr_rings; i++) {
4232 struct bnxt_napi *bnapi = bp->bnapi[i];
4233 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4234 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004235
Michael Chanedd0c2c2015-12-27 18:19:19 -05004236 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4237 hwrm_ring_free_send_msg(bp, ring,
Michael Chanbac9a7e2017-02-12 19:18:10 -05004238 RING_FREE_REQ_RING_TYPE_L2_CMPL,
Michael Chanedd0c2c2015-12-27 18:19:19 -05004239 INVALID_HW_RING_ID);
4240 ring->fw_ring_id = INVALID_HW_RING_ID;
4241 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004242 }
4243 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004244}
4245
Michael Chan391be5c2016-12-29 12:13:41 -05004246/* Caller must hold bp->hwrm_cmd_lock */
4247int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4248{
4249 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4250 struct hwrm_func_qcfg_input req = {0};
4251 int rc;
4252
4253 if (bp->hwrm_spec_code < 0x10601)
4254 return 0;
4255
4256 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4257 req.fid = cpu_to_le16(fid);
4258 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4259 if (!rc)
4260 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4261
4262 return rc;
4263}
4264
Michael Chand1e79252017-02-06 16:55:38 -05004265static int bnxt_hwrm_reserve_tx_rings(struct bnxt *bp, int *tx_rings)
Michael Chan391be5c2016-12-29 12:13:41 -05004266{
4267 struct hwrm_func_cfg_input req = {0};
4268 int rc;
4269
4270 if (bp->hwrm_spec_code < 0x10601)
4271 return 0;
4272
4273 if (BNXT_VF(bp))
4274 return 0;
4275
4276 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4277 req.fid = cpu_to_le16(0xffff);
4278 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS);
4279 req.num_tx_rings = cpu_to_le16(*tx_rings);
4280 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4281 if (rc)
4282 return rc;
4283
4284 mutex_lock(&bp->hwrm_cmd_lock);
4285 rc = __bnxt_hwrm_get_tx_rings(bp, 0xffff, tx_rings);
4286 mutex_unlock(&bp->hwrm_cmd_lock);
4287 return rc;
4288}
4289
Michael Chanbb053f52016-02-26 04:00:02 -05004290static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
4291 u32 buf_tmrs, u16 flags,
4292 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4293{
4294 req->flags = cpu_to_le16(flags);
4295 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
4296 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
4297 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
4298 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
4299 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
4300 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
4301 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
4302 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
4303}
4304
Michael Chanc0c050c2015-10-22 16:01:17 -04004305int bnxt_hwrm_set_coal(struct bnxt *bp)
4306{
4307 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05004308 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4309 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04004310 u16 max_buf, max_buf_irq;
4311 u16 buf_tmr, buf_tmr_irq;
4312 u32 flags;
4313
Michael Chandfc9c942016-02-26 04:00:03 -05004314 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4315 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4316 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4317 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004318
Michael Chandfb5b892016-02-26 04:00:01 -05004319 /* Each rx completion (2 records) should be DMAed immediately.
4320 * DMA 1/4 of the completion buffers at a time.
4321 */
4322 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04004323 /* max_buf must not be zero */
4324 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05004325 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
4326 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
4327 /* buf timer set to 1/4 of interrupt timer */
4328 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4329 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
4330 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004331
4332 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4333
4334 /* RING_IDLE generates more IRQs for lower latency. Enable it only
4335 * if coal_ticks is less than 25 us.
4336 */
Michael Chandfb5b892016-02-26 04:00:01 -05004337 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04004338 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
4339
Michael Chanbb053f52016-02-26 04:00:02 -05004340 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05004341 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
4342
4343 /* max_buf must not be zero */
4344 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
4345 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
4346 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
4347 /* buf timer set to 1/4 of interrupt timer */
4348 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4349 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
4350 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
4351
4352 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4353 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
4354 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004355
4356 mutex_lock(&bp->hwrm_cmd_lock);
4357 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05004358 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004359
Michael Chandfc9c942016-02-26 04:00:03 -05004360 req = &req_rx;
4361 if (!bnapi->rx_ring)
4362 req = &req_tx;
4363 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
4364
4365 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04004366 HWRM_CMD_TIMEOUT);
4367 if (rc)
4368 break;
4369 }
4370 mutex_unlock(&bp->hwrm_cmd_lock);
4371 return rc;
4372}
4373
4374static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
4375{
4376 int rc = 0, i;
4377 struct hwrm_stat_ctx_free_input req = {0};
4378
4379 if (!bp->bnapi)
4380 return 0;
4381
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004382 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4383 return 0;
4384
Michael Chanc0c050c2015-10-22 16:01:17 -04004385 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
4386
4387 mutex_lock(&bp->hwrm_cmd_lock);
4388 for (i = 0; i < bp->cp_nr_rings; i++) {
4389 struct bnxt_napi *bnapi = bp->bnapi[i];
4390 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4391
4392 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
4393 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
4394
4395 rc = _hwrm_send_message(bp, &req, sizeof(req),
4396 HWRM_CMD_TIMEOUT);
4397 if (rc)
4398 break;
4399
4400 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
4401 }
4402 }
4403 mutex_unlock(&bp->hwrm_cmd_lock);
4404 return rc;
4405}
4406
4407static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
4408{
4409 int rc = 0, i;
4410 struct hwrm_stat_ctx_alloc_input req = {0};
4411 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4412
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004413 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4414 return 0;
4415
Michael Chanc0c050c2015-10-22 16:01:17 -04004416 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
4417
Michael Chan51f30782016-07-01 18:46:29 -04004418 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04004419
4420 mutex_lock(&bp->hwrm_cmd_lock);
4421 for (i = 0; i < bp->cp_nr_rings; i++) {
4422 struct bnxt_napi *bnapi = bp->bnapi[i];
4423 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4424
4425 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
4426
4427 rc = _hwrm_send_message(bp, &req, sizeof(req),
4428 HWRM_CMD_TIMEOUT);
4429 if (rc)
4430 break;
4431
4432 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
4433
4434 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
4435 }
4436 mutex_unlock(&bp->hwrm_cmd_lock);
Pan Bian89aa8442016-12-03 17:56:17 +08004437 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004438}
4439
Michael Chancf6645f2016-06-13 02:25:28 -04004440static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
4441{
4442 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004443 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chancf6645f2016-06-13 02:25:28 -04004444 int rc;
4445
4446 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4447 req.fid = cpu_to_le16(0xffff);
4448 mutex_lock(&bp->hwrm_cmd_lock);
4449 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4450 if (rc)
4451 goto func_qcfg_exit;
4452
4453#ifdef CONFIG_BNXT_SRIOV
4454 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04004455 struct bnxt_vf_info *vf = &bp->vf;
4456
4457 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
4458 }
4459#endif
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004460 switch (resp->port_partition_type) {
4461 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
4462 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
4463 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
4464 bp->port_partition_type = resp->port_partition_type;
4465 break;
4466 }
Michael Chancf6645f2016-06-13 02:25:28 -04004467
4468func_qcfg_exit:
4469 mutex_unlock(&bp->hwrm_cmd_lock);
4470 return rc;
4471}
4472
Michael Chan7b08f662016-12-07 00:26:18 -05004473static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004474{
4475 int rc = 0;
4476 struct hwrm_func_qcaps_input req = {0};
4477 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4478
4479 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
4480 req.fid = cpu_to_le16(0xffff);
4481
4482 mutex_lock(&bp->hwrm_cmd_lock);
4483 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4484 if (rc)
4485 goto hwrm_func_qcaps_exit;
4486
Michael Chane4060d32016-12-07 00:26:19 -05004487 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED))
4488 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
4489 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED))
4490 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
4491
Michael Chan7cc5a202016-09-19 03:58:05 -04004492 bp->tx_push_thresh = 0;
4493 if (resp->flags &
4494 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
4495 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
4496
Michael Chanc0c050c2015-10-22 16:01:17 -04004497 if (BNXT_PF(bp)) {
4498 struct bnxt_pf_info *pf = &bp->pf;
4499
4500 pf->fw_fid = le16_to_cpu(resp->fid);
4501 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04004502 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04004503 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05004504 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04004505 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4506 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4507 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004508 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004509 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4510 if (!pf->max_hw_ring_grps)
4511 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004512 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4513 pf->max_vnics = le16_to_cpu(resp->max_vnics);
4514 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
4515 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
4516 pf->max_vfs = le16_to_cpu(resp->max_vfs);
4517 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
4518 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
4519 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
4520 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
4521 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
4522 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
4523 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04004524#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04004525 struct bnxt_vf_info *vf = &bp->vf;
4526
4527 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chanc0c050c2015-10-22 16:01:17 -04004528
4529 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4530 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4531 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
4532 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004533 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4534 if (!vf->max_hw_ring_grps)
4535 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004536 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4537 vf->max_vnics = le16_to_cpu(resp->max_vnics);
4538 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan7cc5a202016-09-19 03:58:05 -04004539
4540 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004541 mutex_unlock(&bp->hwrm_cmd_lock);
4542
4543 if (is_valid_ether_addr(vf->mac_addr)) {
Michael Chan7cc5a202016-09-19 03:58:05 -04004544 /* overwrite netdev dev_adr with admin VF MAC */
4545 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004546 } else {
Michael Chan7cc5a202016-09-19 03:58:05 -04004547 random_ether_addr(bp->dev->dev_addr);
Michael Chan001154e2016-09-19 03:58:06 -04004548 rc = bnxt_approve_mac(bp, bp->dev->dev_addr);
4549 }
4550 return rc;
Michael Chan379a80a2015-10-23 15:06:19 -04004551#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04004552 }
4553
Michael Chanc0c050c2015-10-22 16:01:17 -04004554hwrm_func_qcaps_exit:
4555 mutex_unlock(&bp->hwrm_cmd_lock);
4556 return rc;
4557}
4558
4559static int bnxt_hwrm_func_reset(struct bnxt *bp)
4560{
4561 struct hwrm_func_reset_input req = {0};
4562
4563 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
4564 req.enables = 0;
4565
4566 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
4567}
4568
4569static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
4570{
4571 int rc = 0;
4572 struct hwrm_queue_qportcfg_input req = {0};
4573 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
4574 u8 i, *qptr;
4575
4576 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
4577
4578 mutex_lock(&bp->hwrm_cmd_lock);
4579 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4580 if (rc)
4581 goto qportcfg_exit;
4582
4583 if (!resp->max_configurable_queues) {
4584 rc = -EINVAL;
4585 goto qportcfg_exit;
4586 }
4587 bp->max_tc = resp->max_configurable_queues;
Michael Chan87c374d2016-12-02 21:17:16 -05004588 bp->max_lltc = resp->max_configurable_lossless_queues;
Michael Chanc0c050c2015-10-22 16:01:17 -04004589 if (bp->max_tc > BNXT_MAX_QUEUE)
4590 bp->max_tc = BNXT_MAX_QUEUE;
4591
Michael Chan441cabb2016-09-19 03:58:02 -04004592 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
4593 bp->max_tc = 1;
4594
Michael Chan87c374d2016-12-02 21:17:16 -05004595 if (bp->max_lltc > bp->max_tc)
4596 bp->max_lltc = bp->max_tc;
4597
Michael Chanc0c050c2015-10-22 16:01:17 -04004598 qptr = &resp->queue_id0;
4599 for (i = 0; i < bp->max_tc; i++) {
4600 bp->q_info[i].queue_id = *qptr++;
4601 bp->q_info[i].queue_profile = *qptr++;
4602 }
4603
4604qportcfg_exit:
4605 mutex_unlock(&bp->hwrm_cmd_lock);
4606 return rc;
4607}
4608
4609static int bnxt_hwrm_ver_get(struct bnxt *bp)
4610{
4611 int rc;
4612 struct hwrm_ver_get_input req = {0};
4613 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
4614
Michael Chane6ef2692016-03-28 19:46:05 -04004615 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04004616 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
4617 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
4618 req.hwrm_intf_min = HWRM_VERSION_MINOR;
4619 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
4620 mutex_lock(&bp->hwrm_cmd_lock);
4621 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4622 if (rc)
4623 goto hwrm_ver_get_exit;
4624
4625 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4626
Michael Chan11f15ed2016-04-05 14:08:55 -04004627 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4628 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004629 if (resp->hwrm_intf_maj < 1) {
4630 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004631 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004632 resp->hwrm_intf_upd);
4633 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004634 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004635 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004636 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4637 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4638
Michael Chanff4fe812016-02-26 04:00:04 -05004639 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4640 if (!bp->hwrm_cmd_timeout)
4641 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4642
Michael Chane6ef2692016-03-28 19:46:05 -04004643 if (resp->hwrm_intf_maj >= 1)
4644 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4645
Michael Chan659c8052016-06-13 02:25:33 -04004646 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004647 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
4648 !resp->chip_metal)
4649 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04004650
Michael Chanc0c050c2015-10-22 16:01:17 -04004651hwrm_ver_get_exit:
4652 mutex_unlock(&bp->hwrm_cmd_lock);
4653 return rc;
4654}
4655
Rob Swindell5ac67d82016-09-19 03:58:03 -04004656int bnxt_hwrm_fw_set_time(struct bnxt *bp)
4657{
Rob Swindell878786d2016-09-20 03:36:33 -04004658#if IS_ENABLED(CONFIG_RTC_LIB)
Rob Swindell5ac67d82016-09-19 03:58:03 -04004659 struct hwrm_fw_set_time_input req = {0};
4660 struct rtc_time tm;
4661 struct timeval tv;
4662
4663 if (bp->hwrm_spec_code < 0x10400)
4664 return -EOPNOTSUPP;
4665
4666 do_gettimeofday(&tv);
4667 rtc_time_to_tm(tv.tv_sec, &tm);
4668 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
4669 req.year = cpu_to_le16(1900 + tm.tm_year);
4670 req.month = 1 + tm.tm_mon;
4671 req.day = tm.tm_mday;
4672 req.hour = tm.tm_hour;
4673 req.minute = tm.tm_min;
4674 req.second = tm.tm_sec;
4675 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Rob Swindell878786d2016-09-20 03:36:33 -04004676#else
4677 return -EOPNOTSUPP;
4678#endif
Rob Swindell5ac67d82016-09-19 03:58:03 -04004679}
4680
Michael Chan3bdf56c2016-03-07 15:38:45 -05004681static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4682{
4683 int rc;
4684 struct bnxt_pf_info *pf = &bp->pf;
4685 struct hwrm_port_qstats_input req = {0};
4686
4687 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4688 return 0;
4689
4690 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4691 req.port_id = cpu_to_le16(pf->port_id);
4692 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4693 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4694 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4695 return rc;
4696}
4697
Michael Chanc0c050c2015-10-22 16:01:17 -04004698static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4699{
4700 if (bp->vxlan_port_cnt) {
4701 bnxt_hwrm_tunnel_dst_port_free(
4702 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4703 }
4704 bp->vxlan_port_cnt = 0;
4705 if (bp->nge_port_cnt) {
4706 bnxt_hwrm_tunnel_dst_port_free(
4707 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4708 }
4709 bp->nge_port_cnt = 0;
4710}
4711
4712static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4713{
4714 int rc, i;
4715 u32 tpa_flags = 0;
4716
4717 if (set_tpa)
4718 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4719 for (i = 0; i < bp->nr_vnics; i++) {
4720 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4721 if (rc) {
4722 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4723 rc, i);
4724 return rc;
4725 }
4726 }
4727 return 0;
4728}
4729
4730static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4731{
4732 int i;
4733
4734 for (i = 0; i < bp->nr_vnics; i++)
4735 bnxt_hwrm_vnic_set_rss(bp, i, false);
4736}
4737
4738static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4739 bool irq_re_init)
4740{
4741 if (bp->vnic_info) {
4742 bnxt_hwrm_clear_vnic_filter(bp);
4743 /* clear all RSS setting before free vnic ctx */
4744 bnxt_hwrm_clear_vnic_rss(bp);
4745 bnxt_hwrm_vnic_ctx_free(bp);
4746 /* before free the vnic, undo the vnic tpa settings */
4747 if (bp->flags & BNXT_FLAG_TPA)
4748 bnxt_set_tpa(bp, false);
4749 bnxt_hwrm_vnic_free(bp);
4750 }
4751 bnxt_hwrm_ring_free(bp, close_path);
4752 bnxt_hwrm_ring_grp_free(bp);
4753 if (irq_re_init) {
4754 bnxt_hwrm_stat_ctx_free(bp);
4755 bnxt_hwrm_free_tunnel_ports(bp);
4756 }
4757}
4758
4759static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4760{
Michael Chanae10ae72016-12-29 12:13:38 -05004761 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
Michael Chanc0c050c2015-10-22 16:01:17 -04004762 int rc;
4763
Michael Chanae10ae72016-12-29 12:13:38 -05004764 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
4765 goto skip_rss_ctx;
4766
Michael Chanc0c050c2015-10-22 16:01:17 -04004767 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004768 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04004769 if (rc) {
4770 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4771 vnic_id, rc);
4772 goto vnic_setup_err;
4773 }
4774 bp->rsscos_nr_ctxs++;
4775
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004776 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4777 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
4778 if (rc) {
4779 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
4780 vnic_id, rc);
4781 goto vnic_setup_err;
4782 }
4783 bp->rsscos_nr_ctxs++;
4784 }
4785
Michael Chanae10ae72016-12-29 12:13:38 -05004786skip_rss_ctx:
Michael Chanc0c050c2015-10-22 16:01:17 -04004787 /* configure default vnic, ring grp */
4788 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4789 if (rc) {
4790 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4791 vnic_id, rc);
4792 goto vnic_setup_err;
4793 }
4794
4795 /* Enable RSS hashing on vnic */
4796 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4797 if (rc) {
4798 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4799 vnic_id, rc);
4800 goto vnic_setup_err;
4801 }
4802
4803 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4804 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4805 if (rc) {
4806 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4807 vnic_id, rc);
4808 }
4809 }
4810
4811vnic_setup_err:
4812 return rc;
4813}
4814
4815static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4816{
4817#ifdef CONFIG_RFS_ACCEL
4818 int i, rc = 0;
4819
4820 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanae10ae72016-12-29 12:13:38 -05004821 struct bnxt_vnic_info *vnic;
Michael Chanc0c050c2015-10-22 16:01:17 -04004822 u16 vnic_id = i + 1;
4823 u16 ring_id = i;
4824
4825 if (vnic_id >= bp->nr_vnics)
4826 break;
4827
Michael Chanae10ae72016-12-29 12:13:38 -05004828 vnic = &bp->vnic_info[vnic_id];
4829 vnic->flags |= BNXT_VNIC_RFS_FLAG;
4830 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
4831 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004832 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004833 if (rc) {
4834 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4835 vnic_id, rc);
4836 break;
4837 }
4838 rc = bnxt_setup_vnic(bp, vnic_id);
4839 if (rc)
4840 break;
4841 }
4842 return rc;
4843#else
4844 return 0;
4845#endif
4846}
4847
Michael Chan17c71ac2016-07-01 18:46:27 -04004848/* Allow PF and VF with default VLAN to be in promiscuous mode */
4849static bool bnxt_promisc_ok(struct bnxt *bp)
4850{
4851#ifdef CONFIG_BNXT_SRIOV
4852 if (BNXT_VF(bp) && !bp->vf.vlan)
4853 return false;
4854#endif
4855 return true;
4856}
4857
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004858static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
4859{
4860 unsigned int rc = 0;
4861
4862 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
4863 if (rc) {
4864 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4865 rc);
4866 return rc;
4867 }
4868
4869 rc = bnxt_hwrm_vnic_cfg(bp, 1);
4870 if (rc) {
4871 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4872 rc);
4873 return rc;
4874 }
4875 return rc;
4876}
4877
Michael Chanb664f002015-12-02 01:54:08 -05004878static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004879static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004880
Michael Chanc0c050c2015-10-22 16:01:17 -04004881static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4882{
Michael Chan7d2837d2016-05-04 16:56:44 -04004883 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004884 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004885 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004886
4887 if (irq_re_init) {
4888 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4889 if (rc) {
4890 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4891 rc);
4892 goto err_out;
4893 }
4894 }
4895
4896 rc = bnxt_hwrm_ring_alloc(bp);
4897 if (rc) {
4898 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4899 goto err_out;
4900 }
4901
4902 rc = bnxt_hwrm_ring_grp_alloc(bp);
4903 if (rc) {
4904 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4905 goto err_out;
4906 }
4907
Prashant Sreedharan76595192016-07-18 07:15:22 -04004908 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4909 rx_nr_rings--;
4910
Michael Chanc0c050c2015-10-22 16:01:17 -04004911 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04004912 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004913 if (rc) {
4914 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4915 goto err_out;
4916 }
4917
4918 rc = bnxt_setup_vnic(bp, 0);
4919 if (rc)
4920 goto err_out;
4921
4922 if (bp->flags & BNXT_FLAG_RFS) {
4923 rc = bnxt_alloc_rfs_vnics(bp);
4924 if (rc)
4925 goto err_out;
4926 }
4927
4928 if (bp->flags & BNXT_FLAG_TPA) {
4929 rc = bnxt_set_tpa(bp, true);
4930 if (rc)
4931 goto err_out;
4932 }
4933
4934 if (BNXT_VF(bp))
4935 bnxt_update_vf_mac(bp);
4936
4937 /* Filter for default vnic 0 */
4938 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4939 if (rc) {
4940 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4941 goto err_out;
4942 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004943 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004944
Michael Chan7d2837d2016-05-04 16:56:44 -04004945 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004946
Michael Chan17c71ac2016-07-01 18:46:27 -04004947 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004948 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4949
4950 if (bp->dev->flags & IFF_ALLMULTI) {
4951 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4952 vnic->mc_list_count = 0;
4953 } else {
4954 u32 mask = 0;
4955
4956 bnxt_mc_list_updated(bp, &mask);
4957 vnic->rx_mask |= mask;
4958 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004959
Michael Chanb664f002015-12-02 01:54:08 -05004960 rc = bnxt_cfg_rx_mode(bp);
4961 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004962 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004963
4964 rc = bnxt_hwrm_set_coal(bp);
4965 if (rc)
4966 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004967 rc);
4968
4969 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4970 rc = bnxt_setup_nitroa0_vnic(bp);
4971 if (rc)
4972 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
4973 rc);
4974 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004975
Michael Chancf6645f2016-06-13 02:25:28 -04004976 if (BNXT_VF(bp)) {
4977 bnxt_hwrm_func_qcfg(bp);
4978 netdev_update_features(bp->dev);
4979 }
4980
Michael Chanc0c050c2015-10-22 16:01:17 -04004981 return 0;
4982
4983err_out:
4984 bnxt_hwrm_resource_free(bp, 0, true);
4985
4986 return rc;
4987}
4988
4989static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4990{
4991 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4992 return 0;
4993}
4994
4995static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4996{
4997 bnxt_init_rx_rings(bp);
4998 bnxt_init_tx_rings(bp);
4999 bnxt_init_ring_grps(bp, irq_re_init);
5000 bnxt_init_vnics(bp);
5001
5002 return bnxt_init_chip(bp, irq_re_init);
5003}
5004
Michael Chanc0c050c2015-10-22 16:01:17 -04005005static int bnxt_set_real_num_queues(struct bnxt *bp)
5006{
5007 int rc;
5008 struct net_device *dev = bp->dev;
5009
Michael Chan5f449242017-02-06 16:55:40 -05005010 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
5011 bp->tx_nr_rings_xdp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005012 if (rc)
5013 return rc;
5014
5015 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
5016 if (rc)
5017 return rc;
5018
5019#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05005020 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04005021 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005022#endif
5023
5024 return rc;
5025}
5026
Michael Chan6e6c5a52016-01-02 23:45:02 -05005027static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5028 bool shared)
5029{
5030 int _rx = *rx, _tx = *tx;
5031
5032 if (shared) {
5033 *rx = min_t(int, _rx, max);
5034 *tx = min_t(int, _tx, max);
5035 } else {
5036 if (max < 2)
5037 return -ENOMEM;
5038
5039 while (_rx + _tx > max) {
5040 if (_rx > _tx && _rx > 1)
5041 _rx--;
5042 else if (_tx > 1)
5043 _tx--;
5044 }
5045 *rx = _rx;
5046 *tx = _tx;
5047 }
5048 return 0;
5049}
5050
Michael Chan78095922016-12-07 00:26:16 -05005051static void bnxt_setup_msix(struct bnxt *bp)
5052{
5053 const int len = sizeof(bp->irq_tbl[0].name);
5054 struct net_device *dev = bp->dev;
5055 int tcs, i;
5056
5057 tcs = netdev_get_num_tc(dev);
5058 if (tcs > 1) {
Michael Chand1e79252017-02-06 16:55:38 -05005059 int i, off, count;
Michael Chan78095922016-12-07 00:26:16 -05005060
Michael Chand1e79252017-02-06 16:55:38 -05005061 for (i = 0; i < tcs; i++) {
5062 count = bp->tx_nr_rings_per_tc;
5063 off = i * count;
5064 netdev_set_tc_queue(dev, i, count, off);
Michael Chan78095922016-12-07 00:26:16 -05005065 }
5066 }
5067
5068 for (i = 0; i < bp->cp_nr_rings; i++) {
5069 char *attr;
5070
5071 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5072 attr = "TxRx";
5073 else if (i < bp->rx_nr_rings)
5074 attr = "rx";
5075 else
5076 attr = "tx";
5077
5078 snprintf(bp->irq_tbl[i].name, len, "%s-%s-%d", dev->name, attr,
5079 i);
5080 bp->irq_tbl[i].handler = bnxt_msix;
5081 }
5082}
5083
5084static void bnxt_setup_inta(struct bnxt *bp)
5085{
5086 const int len = sizeof(bp->irq_tbl[0].name);
5087
5088 if (netdev_get_num_tc(bp->dev))
5089 netdev_reset_tc(bp->dev);
5090
5091 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5092 0);
5093 bp->irq_tbl[0].handler = bnxt_inta;
5094}
5095
5096static int bnxt_setup_int_mode(struct bnxt *bp)
5097{
5098 int rc;
5099
5100 if (bp->flags & BNXT_FLAG_USING_MSIX)
5101 bnxt_setup_msix(bp);
5102 else
5103 bnxt_setup_inta(bp);
5104
5105 rc = bnxt_set_real_num_queues(bp);
5106 return rc;
5107}
5108
Michael Chanb7429952017-01-13 01:32:00 -05005109#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05005110static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5111{
5112#if defined(CONFIG_BNXT_SRIOV)
5113 if (BNXT_VF(bp))
5114 return bp->vf.max_rsscos_ctxs;
5115#endif
5116 return bp->pf.max_rsscos_ctxs;
5117}
5118
5119static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5120{
5121#if defined(CONFIG_BNXT_SRIOV)
5122 if (BNXT_VF(bp))
5123 return bp->vf.max_vnics;
5124#endif
5125 return bp->pf.max_vnics;
5126}
Michael Chanb7429952017-01-13 01:32:00 -05005127#endif
Michael Chan8079e8f2016-12-29 12:13:37 -05005128
Michael Chane4060d32016-12-07 00:26:19 -05005129unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5130{
5131#if defined(CONFIG_BNXT_SRIOV)
5132 if (BNXT_VF(bp))
5133 return bp->vf.max_stat_ctxs;
5134#endif
5135 return bp->pf.max_stat_ctxs;
5136}
5137
Michael Chana588e452016-12-07 00:26:21 -05005138void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5139{
5140#if defined(CONFIG_BNXT_SRIOV)
5141 if (BNXT_VF(bp))
5142 bp->vf.max_stat_ctxs = max;
5143 else
5144#endif
5145 bp->pf.max_stat_ctxs = max;
5146}
5147
Michael Chane4060d32016-12-07 00:26:19 -05005148unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5149{
5150#if defined(CONFIG_BNXT_SRIOV)
5151 if (BNXT_VF(bp))
5152 return bp->vf.max_cp_rings;
5153#endif
5154 return bp->pf.max_cp_rings;
5155}
5156
Michael Chana588e452016-12-07 00:26:21 -05005157void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max)
5158{
5159#if defined(CONFIG_BNXT_SRIOV)
5160 if (BNXT_VF(bp))
5161 bp->vf.max_cp_rings = max;
5162 else
5163#endif
5164 bp->pf.max_cp_rings = max;
5165}
5166
Michael Chan78095922016-12-07 00:26:16 -05005167static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5168{
5169#if defined(CONFIG_BNXT_SRIOV)
5170 if (BNXT_VF(bp))
5171 return bp->vf.max_irqs;
5172#endif
5173 return bp->pf.max_irqs;
5174}
5175
Michael Chan33c26572016-12-07 00:26:15 -05005176void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5177{
5178#if defined(CONFIG_BNXT_SRIOV)
5179 if (BNXT_VF(bp))
5180 bp->vf.max_irqs = max_irqs;
5181 else
5182#endif
5183 bp->pf.max_irqs = max_irqs;
5184}
5185
Michael Chan78095922016-12-07 00:26:16 -05005186static int bnxt_init_msix(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005187{
Michael Chan01657bc2016-01-02 23:45:03 -05005188 int i, total_vecs, rc = 0, min = 1;
Michael Chan78095922016-12-07 00:26:16 -05005189 struct msix_entry *msix_ent;
Michael Chanc0c050c2015-10-22 16:01:17 -04005190
Michael Chan78095922016-12-07 00:26:16 -05005191 total_vecs = bnxt_get_max_func_irqs(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005192 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5193 if (!msix_ent)
5194 return -ENOMEM;
5195
5196 for (i = 0; i < total_vecs; i++) {
5197 msix_ent[i].entry = i;
5198 msix_ent[i].vector = 0;
5199 }
5200
Michael Chan01657bc2016-01-02 23:45:03 -05005201 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5202 min = 2;
5203
5204 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04005205 if (total_vecs < 0) {
5206 rc = -ENODEV;
5207 goto msix_setup_exit;
5208 }
5209
5210 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
5211 if (bp->irq_tbl) {
Michael Chan78095922016-12-07 00:26:16 -05005212 for (i = 0; i < total_vecs; i++)
5213 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chanc0c050c2015-10-22 16:01:17 -04005214
Michael Chan78095922016-12-07 00:26:16 -05005215 bp->total_irqs = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04005216 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05005217 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05005218 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005219 if (rc)
5220 goto msix_setup_exit;
5221
Michael Chanc0c050c2015-10-22 16:01:17 -04005222 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan78095922016-12-07 00:26:16 -05005223 bp->cp_nr_rings = (min == 1) ?
5224 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
5225 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005226
Michael Chanc0c050c2015-10-22 16:01:17 -04005227 } else {
5228 rc = -ENOMEM;
5229 goto msix_setup_exit;
5230 }
5231 bp->flags |= BNXT_FLAG_USING_MSIX;
5232 kfree(msix_ent);
5233 return 0;
5234
5235msix_setup_exit:
Michael Chan78095922016-12-07 00:26:16 -05005236 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
5237 kfree(bp->irq_tbl);
5238 bp->irq_tbl = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04005239 pci_disable_msix(bp->pdev);
5240 kfree(msix_ent);
5241 return rc;
5242}
5243
Michael Chan78095922016-12-07 00:26:16 -05005244static int bnxt_init_inta(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005245{
Michael Chanc0c050c2015-10-22 16:01:17 -04005246 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
Michael Chan78095922016-12-07 00:26:16 -05005247 if (!bp->irq_tbl)
5248 return -ENOMEM;
5249
5250 bp->total_irqs = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005251 bp->rx_nr_rings = 1;
5252 bp->tx_nr_rings = 1;
5253 bp->cp_nr_rings = 1;
5254 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05005255 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04005256 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan78095922016-12-07 00:26:16 -05005257 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005258}
5259
Michael Chan78095922016-12-07 00:26:16 -05005260static int bnxt_init_int_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005261{
5262 int rc = 0;
5263
5264 if (bp->flags & BNXT_FLAG_MSIX_CAP)
Michael Chan78095922016-12-07 00:26:16 -05005265 rc = bnxt_init_msix(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005266
Michael Chan1fa72e22016-04-25 02:30:49 -04005267 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005268 /* fallback to INTA */
Michael Chan78095922016-12-07 00:26:16 -05005269 rc = bnxt_init_inta(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005270 }
5271 return rc;
5272}
5273
Michael Chan78095922016-12-07 00:26:16 -05005274static void bnxt_clear_int_mode(struct bnxt *bp)
5275{
5276 if (bp->flags & BNXT_FLAG_USING_MSIX)
5277 pci_disable_msix(bp->pdev);
5278
5279 kfree(bp->irq_tbl);
5280 bp->irq_tbl = NULL;
5281 bp->flags &= ~BNXT_FLAG_USING_MSIX;
5282}
5283
Michael Chanc0c050c2015-10-22 16:01:17 -04005284static void bnxt_free_irq(struct bnxt *bp)
5285{
5286 struct bnxt_irq *irq;
5287 int i;
5288
5289#ifdef CONFIG_RFS_ACCEL
5290 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
5291 bp->dev->rx_cpu_rmap = NULL;
5292#endif
5293 if (!bp->irq_tbl)
5294 return;
5295
5296 for (i = 0; i < bp->cp_nr_rings; i++) {
5297 irq = &bp->irq_tbl[i];
5298 if (irq->requested)
5299 free_irq(irq->vector, bp->bnapi[i]);
5300 irq->requested = 0;
5301 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005302}
5303
5304static int bnxt_request_irq(struct bnxt *bp)
5305{
Michael Chanb81a90d2016-01-02 23:45:01 -05005306 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005307 unsigned long flags = 0;
5308#ifdef CONFIG_RFS_ACCEL
5309 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
5310#endif
5311
5312 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
5313 flags = IRQF_SHARED;
5314
Michael Chanb81a90d2016-01-02 23:45:01 -05005315 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005316 struct bnxt_irq *irq = &bp->irq_tbl[i];
5317#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05005318 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005319 rc = irq_cpu_rmap_add(rmap, irq->vector);
5320 if (rc)
5321 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05005322 j);
5323 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04005324 }
5325#endif
5326 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
5327 bp->bnapi[i]);
5328 if (rc)
5329 break;
5330
5331 irq->requested = 1;
5332 }
5333 return rc;
5334}
5335
5336static void bnxt_del_napi(struct bnxt *bp)
5337{
5338 int i;
5339
5340 if (!bp->bnapi)
5341 return;
5342
5343 for (i = 0; i < bp->cp_nr_rings; i++) {
5344 struct bnxt_napi *bnapi = bp->bnapi[i];
5345
5346 napi_hash_del(&bnapi->napi);
5347 netif_napi_del(&bnapi->napi);
5348 }
Eric Dumazete5f6f562016-11-16 06:31:52 -08005349 /* We called napi_hash_del() before netif_napi_del(), we need
5350 * to respect an RCU grace period before freeing napi structures.
5351 */
5352 synchronize_net();
Michael Chanc0c050c2015-10-22 16:01:17 -04005353}
5354
5355static void bnxt_init_napi(struct bnxt *bp)
5356{
5357 int i;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005358 unsigned int cp_nr_rings = bp->cp_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005359 struct bnxt_napi *bnapi;
5360
5361 if (bp->flags & BNXT_FLAG_USING_MSIX) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005362 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5363 cp_nr_rings--;
5364 for (i = 0; i < cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005365 bnapi = bp->bnapi[i];
5366 netif_napi_add(bp->dev, &bnapi->napi,
5367 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005368 }
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005369 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5370 bnapi = bp->bnapi[cp_nr_rings];
5371 netif_napi_add(bp->dev, &bnapi->napi,
5372 bnxt_poll_nitroa0, 64);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005373 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005374 } else {
5375 bnapi = bp->bnapi[0];
5376 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005377 }
5378}
5379
5380static void bnxt_disable_napi(struct bnxt *bp)
5381{
5382 int i;
5383
5384 if (!bp->bnapi)
5385 return;
5386
Michael Chanb356a2e2016-12-29 12:13:31 -05005387 for (i = 0; i < bp->cp_nr_rings; i++)
Michael Chanc0c050c2015-10-22 16:01:17 -04005388 napi_disable(&bp->bnapi[i]->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005389}
5390
5391static void bnxt_enable_napi(struct bnxt *bp)
5392{
5393 int i;
5394
5395 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04005396 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005397 napi_enable(&bp->bnapi[i]->napi);
5398 }
5399}
5400
Michael Chan7df4ae92016-12-02 21:17:17 -05005401void bnxt_tx_disable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005402{
5403 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005404 struct bnxt_tx_ring_info *txr;
5405 struct netdev_queue *txq;
5406
Michael Chanb6ab4b02016-01-02 23:44:59 -05005407 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005408 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005409 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005410 txq = netdev_get_tx_queue(bp->dev, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04005411 txr->dev_state = BNXT_DEV_STATE_CLOSING;
Michael Chanc0c050c2015-10-22 16:01:17 -04005412 }
5413 }
5414 /* Stop all TX queues */
5415 netif_tx_disable(bp->dev);
5416 netif_carrier_off(bp->dev);
5417}
5418
Michael Chan7df4ae92016-12-02 21:17:17 -05005419void bnxt_tx_enable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005420{
5421 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005422 struct bnxt_tx_ring_info *txr;
5423 struct netdev_queue *txq;
5424
5425 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005426 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005427 txq = netdev_get_tx_queue(bp->dev, i);
5428 txr->dev_state = 0;
5429 }
5430 netif_tx_wake_all_queues(bp->dev);
5431 if (bp->link_info.link_up)
5432 netif_carrier_on(bp->dev);
5433}
5434
5435static void bnxt_report_link(struct bnxt *bp)
5436{
5437 if (bp->link_info.link_up) {
5438 const char *duplex;
5439 const char *flow_ctrl;
5440 u16 speed;
5441
5442 netif_carrier_on(bp->dev);
5443 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
5444 duplex = "full";
5445 else
5446 duplex = "half";
5447 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
5448 flow_ctrl = "ON - receive & transmit";
5449 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
5450 flow_ctrl = "ON - transmit";
5451 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
5452 flow_ctrl = "ON - receive";
5453 else
5454 flow_ctrl = "none";
5455 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
5456 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
5457 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04005458 if (bp->flags & BNXT_FLAG_EEE_CAP)
5459 netdev_info(bp->dev, "EEE is %s\n",
5460 bp->eee.eee_active ? "active" :
5461 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04005462 } else {
5463 netif_carrier_off(bp->dev);
5464 netdev_err(bp->dev, "NIC Link is Down\n");
5465 }
5466}
5467
Michael Chan170ce012016-04-05 14:08:57 -04005468static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
5469{
5470 int rc = 0;
5471 struct hwrm_port_phy_qcaps_input req = {0};
5472 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04005473 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04005474
5475 if (bp->hwrm_spec_code < 0x10201)
5476 return 0;
5477
5478 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
5479
5480 mutex_lock(&bp->hwrm_cmd_lock);
5481 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5482 if (rc)
5483 goto hwrm_phy_qcaps_exit;
5484
5485 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
5486 struct ethtool_eee *eee = &bp->eee;
5487 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
5488
5489 bp->flags |= BNXT_FLAG_EEE_CAP;
5490 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5491 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
5492 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
5493 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
5494 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
5495 }
Michael Chan93ed8112016-06-13 02:25:37 -04005496 link_info->support_auto_speeds =
5497 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04005498
5499hwrm_phy_qcaps_exit:
5500 mutex_unlock(&bp->hwrm_cmd_lock);
5501 return rc;
5502}
5503
Michael Chanc0c050c2015-10-22 16:01:17 -04005504static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
5505{
5506 int rc = 0;
5507 struct bnxt_link_info *link_info = &bp->link_info;
5508 struct hwrm_port_phy_qcfg_input req = {0};
5509 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5510 u8 link_up = link_info->link_up;
Michael Chan286ef9d2016-11-16 21:13:08 -05005511 u16 diff;
Michael Chanc0c050c2015-10-22 16:01:17 -04005512
5513 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
5514
5515 mutex_lock(&bp->hwrm_cmd_lock);
5516 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5517 if (rc) {
5518 mutex_unlock(&bp->hwrm_cmd_lock);
5519 return rc;
5520 }
5521
5522 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
5523 link_info->phy_link_status = resp->link;
5524 link_info->duplex = resp->duplex;
5525 link_info->pause = resp->pause;
5526 link_info->auto_mode = resp->auto_mode;
5527 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05005528 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04005529 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05005530 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04005531 if (link_info->phy_link_status == BNXT_LINK_LINK)
5532 link_info->link_speed = le16_to_cpu(resp->link_speed);
5533 else
5534 link_info->link_speed = 0;
5535 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04005536 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
5537 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05005538 link_info->lp_auto_link_speeds =
5539 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04005540 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
5541 link_info->phy_ver[0] = resp->phy_maj;
5542 link_info->phy_ver[1] = resp->phy_min;
5543 link_info->phy_ver[2] = resp->phy_bld;
5544 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04005545 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04005546 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04005547 link_info->phy_addr = resp->eee_config_phy_addr &
5548 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04005549 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04005550
Michael Chan170ce012016-04-05 14:08:57 -04005551 if (bp->flags & BNXT_FLAG_EEE_CAP) {
5552 struct ethtool_eee *eee = &bp->eee;
5553 u16 fw_speeds;
5554
5555 eee->eee_active = 0;
5556 if (resp->eee_config_phy_addr &
5557 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
5558 eee->eee_active = 1;
5559 fw_speeds = le16_to_cpu(
5560 resp->link_partner_adv_eee_link_speed_mask);
5561 eee->lp_advertised =
5562 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5563 }
5564
5565 /* Pull initial EEE config */
5566 if (!chng_link_state) {
5567 if (resp->eee_config_phy_addr &
5568 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
5569 eee->eee_enabled = 1;
5570
5571 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
5572 eee->advertised =
5573 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5574
5575 if (resp->eee_config_phy_addr &
5576 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
5577 __le32 tmr;
5578
5579 eee->tx_lpi_enabled = 1;
5580 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
5581 eee->tx_lpi_timer = le32_to_cpu(tmr) &
5582 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
5583 }
5584 }
5585 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005586 /* TODO: need to add more logic to report VF link */
5587 if (chng_link_state) {
5588 if (link_info->phy_link_status == BNXT_LINK_LINK)
5589 link_info->link_up = 1;
5590 else
5591 link_info->link_up = 0;
5592 if (link_up != link_info->link_up)
5593 bnxt_report_link(bp);
5594 } else {
5595 /* alwasy link down if not require to update link state */
5596 link_info->link_up = 0;
5597 }
5598 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan286ef9d2016-11-16 21:13:08 -05005599
5600 diff = link_info->support_auto_speeds ^ link_info->advertising;
5601 if ((link_info->support_auto_speeds | diff) !=
5602 link_info->support_auto_speeds) {
5603 /* An advertised speed is no longer supported, so we need to
Michael Chan0eaa24b2017-01-25 02:55:08 -05005604 * update the advertisement settings. Caller holds RTNL
5605 * so we can modify link settings.
Michael Chan286ef9d2016-11-16 21:13:08 -05005606 */
Michael Chan286ef9d2016-11-16 21:13:08 -05005607 link_info->advertising = link_info->support_auto_speeds;
Michael Chan0eaa24b2017-01-25 02:55:08 -05005608 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
Michael Chan286ef9d2016-11-16 21:13:08 -05005609 bnxt_hwrm_set_link_setting(bp, true, false);
Michael Chan286ef9d2016-11-16 21:13:08 -05005610 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005611 return 0;
5612}
5613
Michael Chan10289be2016-05-15 03:04:49 -04005614static void bnxt_get_port_module_status(struct bnxt *bp)
5615{
5616 struct bnxt_link_info *link_info = &bp->link_info;
5617 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
5618 u8 module_status;
5619
5620 if (bnxt_update_link(bp, true))
5621 return;
5622
5623 module_status = link_info->module_status;
5624 switch (module_status) {
5625 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
5626 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
5627 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
5628 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
5629 bp->pf.port_id);
5630 if (bp->hwrm_spec_code >= 0x10201) {
5631 netdev_warn(bp->dev, "Module part number %s\n",
5632 resp->phy_vendor_partnumber);
5633 }
5634 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
5635 netdev_warn(bp->dev, "TX is disabled\n");
5636 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
5637 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
5638 }
5639}
5640
Michael Chanc0c050c2015-10-22 16:01:17 -04005641static void
5642bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
5643{
5644 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04005645 if (bp->hwrm_spec_code >= 0x10201)
5646 req->auto_pause =
5647 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005648 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5649 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
5650 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04005651 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04005652 req->enables |=
5653 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5654 } else {
5655 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5656 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
5657 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
5658 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
5659 req->enables |=
5660 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04005661 if (bp->hwrm_spec_code >= 0x10201) {
5662 req->auto_pause = req->force_pause;
5663 req->enables |= cpu_to_le32(
5664 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5665 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005666 }
5667}
5668
5669static void bnxt_hwrm_set_link_common(struct bnxt *bp,
5670 struct hwrm_port_phy_cfg_input *req)
5671{
5672 u8 autoneg = bp->link_info.autoneg;
5673 u16 fw_link_speed = bp->link_info.req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -05005674 u16 advertising = bp->link_info.advertising;
Michael Chanc0c050c2015-10-22 16:01:17 -04005675
5676 if (autoneg & BNXT_AUTONEG_SPEED) {
5677 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04005678 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04005679
5680 req->enables |= cpu_to_le32(
5681 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
5682 req->auto_link_speed_mask = cpu_to_le16(advertising);
5683
5684 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
5685 req->flags |=
5686 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
5687 } else {
5688 req->force_link_speed = cpu_to_le16(fw_link_speed);
5689 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
5690 }
5691
Michael Chanc0c050c2015-10-22 16:01:17 -04005692 /* tell chimp that the setting takes effect immediately */
5693 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
5694}
5695
5696int bnxt_hwrm_set_pause(struct bnxt *bp)
5697{
5698 struct hwrm_port_phy_cfg_input req = {0};
5699 int rc;
5700
5701 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5702 bnxt_hwrm_set_pause_common(bp, &req);
5703
5704 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
5705 bp->link_info.force_link_chng)
5706 bnxt_hwrm_set_link_common(bp, &req);
5707
5708 mutex_lock(&bp->hwrm_cmd_lock);
5709 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5710 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
5711 /* since changing of pause setting doesn't trigger any link
5712 * change event, the driver needs to update the current pause
5713 * result upon successfully return of the phy_cfg command
5714 */
5715 bp->link_info.pause =
5716 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
5717 bp->link_info.auto_pause_setting = 0;
5718 if (!bp->link_info.force_link_chng)
5719 bnxt_report_link(bp);
5720 }
5721 bp->link_info.force_link_chng = false;
5722 mutex_unlock(&bp->hwrm_cmd_lock);
5723 return rc;
5724}
5725
Michael Chan939f7f02016-04-05 14:08:58 -04005726static void bnxt_hwrm_set_eee(struct bnxt *bp,
5727 struct hwrm_port_phy_cfg_input *req)
5728{
5729 struct ethtool_eee *eee = &bp->eee;
5730
5731 if (eee->eee_enabled) {
5732 u16 eee_speeds;
5733 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
5734
5735 if (eee->tx_lpi_enabled)
5736 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
5737 else
5738 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
5739
5740 req->flags |= cpu_to_le32(flags);
5741 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
5742 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
5743 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
5744 } else {
5745 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
5746 }
5747}
5748
5749int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04005750{
5751 struct hwrm_port_phy_cfg_input req = {0};
5752
5753 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5754 if (set_pause)
5755 bnxt_hwrm_set_pause_common(bp, &req);
5756
5757 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04005758
5759 if (set_eee)
5760 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04005761 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5762}
5763
Michael Chan33f7d552016-04-11 04:11:12 -04005764static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
5765{
5766 struct hwrm_port_phy_cfg_input req = {0};
5767
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005768 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04005769 return 0;
5770
5771 if (pci_num_vf(bp->pdev))
5772 return 0;
5773
5774 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
Michael Chan16d663a2016-11-16 21:13:07 -05005775 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
Michael Chan33f7d552016-04-11 04:11:12 -04005776 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5777}
5778
Michael Chan5ad2cbe2017-01-13 01:32:03 -05005779static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
5780{
5781 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5782 struct hwrm_port_led_qcaps_input req = {0};
5783 struct bnxt_pf_info *pf = &bp->pf;
5784 int rc;
5785
5786 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
5787 return 0;
5788
5789 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
5790 req.port_id = cpu_to_le16(pf->port_id);
5791 mutex_lock(&bp->hwrm_cmd_lock);
5792 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5793 if (rc) {
5794 mutex_unlock(&bp->hwrm_cmd_lock);
5795 return rc;
5796 }
5797 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
5798 int i;
5799
5800 bp->num_leds = resp->num_leds;
5801 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
5802 bp->num_leds);
5803 for (i = 0; i < bp->num_leds; i++) {
5804 struct bnxt_led_info *led = &bp->leds[i];
5805 __le16 caps = led->led_state_caps;
5806
5807 if (!led->led_group_id ||
5808 !BNXT_LED_ALT_BLINK_CAP(caps)) {
5809 bp->num_leds = 0;
5810 break;
5811 }
5812 }
5813 }
5814 mutex_unlock(&bp->hwrm_cmd_lock);
5815 return 0;
5816}
5817
Michael Chan939f7f02016-04-05 14:08:58 -04005818static bool bnxt_eee_config_ok(struct bnxt *bp)
5819{
5820 struct ethtool_eee *eee = &bp->eee;
5821 struct bnxt_link_info *link_info = &bp->link_info;
5822
5823 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
5824 return true;
5825
5826 if (eee->eee_enabled) {
5827 u32 advertising =
5828 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
5829
5830 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5831 eee->eee_enabled = 0;
5832 return false;
5833 }
5834 if (eee->advertised & ~advertising) {
5835 eee->advertised = advertising & eee->supported;
5836 return false;
5837 }
5838 }
5839 return true;
5840}
5841
Michael Chanc0c050c2015-10-22 16:01:17 -04005842static int bnxt_update_phy_setting(struct bnxt *bp)
5843{
5844 int rc;
5845 bool update_link = false;
5846 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04005847 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005848 struct bnxt_link_info *link_info = &bp->link_info;
5849
5850 rc = bnxt_update_link(bp, true);
5851 if (rc) {
5852 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
5853 rc);
5854 return rc;
5855 }
Michael Chan33dac242017-02-12 19:18:15 -05005856 if (!BNXT_SINGLE_PF(bp))
5857 return 0;
5858
Michael Chanc0c050c2015-10-22 16:01:17 -04005859 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04005860 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
5861 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04005862 update_pause = true;
5863 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
5864 link_info->force_pause_setting != link_info->req_flow_ctrl)
5865 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005866 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5867 if (BNXT_AUTO_MODE(link_info->auto_mode))
5868 update_link = true;
5869 if (link_info->req_link_speed != link_info->force_link_speed)
5870 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05005871 if (link_info->req_duplex != link_info->duplex_setting)
5872 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005873 } else {
5874 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5875 update_link = true;
5876 if (link_info->advertising != link_info->auto_link_speeds)
5877 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005878 }
5879
Michael Chan16d663a2016-11-16 21:13:07 -05005880 /* The last close may have shutdown the link, so need to call
5881 * PHY_CFG to bring it back up.
5882 */
5883 if (!netif_carrier_ok(bp->dev))
5884 update_link = true;
5885
Michael Chan939f7f02016-04-05 14:08:58 -04005886 if (!bnxt_eee_config_ok(bp))
5887 update_eee = true;
5888
Michael Chanc0c050c2015-10-22 16:01:17 -04005889 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005890 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005891 else if (update_pause)
5892 rc = bnxt_hwrm_set_pause(bp);
5893 if (rc) {
5894 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5895 rc);
5896 return rc;
5897 }
5898
5899 return rc;
5900}
5901
Jeffrey Huang11809492015-11-05 16:25:49 -05005902/* Common routine to pre-map certain register block to different GRC window.
5903 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5904 * in PF and 3 windows in VF that can be customized to map in different
5905 * register blocks.
5906 */
5907static void bnxt_preset_reg_win(struct bnxt *bp)
5908{
5909 if (BNXT_PF(bp)) {
5910 /* CAG registers map to GRC window #4 */
5911 writel(BNXT_CAG_REG_BASE,
5912 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5913 }
5914}
5915
Michael Chanc0c050c2015-10-22 16:01:17 -04005916static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5917{
5918 int rc = 0;
5919
Jeffrey Huang11809492015-11-05 16:25:49 -05005920 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005921 netif_carrier_off(bp->dev);
5922 if (irq_re_init) {
5923 rc = bnxt_setup_int_mode(bp);
5924 if (rc) {
5925 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5926 rc);
5927 return rc;
5928 }
5929 }
5930 if ((bp->flags & BNXT_FLAG_RFS) &&
5931 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5932 /* disable RFS if falling back to INTA */
5933 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5934 bp->flags &= ~BNXT_FLAG_RFS;
5935 }
5936
5937 rc = bnxt_alloc_mem(bp, irq_re_init);
5938 if (rc) {
5939 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5940 goto open_err_free_mem;
5941 }
5942
5943 if (irq_re_init) {
5944 bnxt_init_napi(bp);
5945 rc = bnxt_request_irq(bp);
5946 if (rc) {
5947 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5948 goto open_err;
5949 }
5950 }
5951
5952 bnxt_enable_napi(bp);
5953
5954 rc = bnxt_init_nic(bp, irq_re_init);
5955 if (rc) {
5956 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5957 goto open_err;
5958 }
5959
5960 if (link_re_init) {
5961 rc = bnxt_update_phy_setting(bp);
5962 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005963 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005964 }
5965
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07005966 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07005967 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04005968
Michael Chancaefe522015-12-09 19:35:42 -05005969 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005970 bnxt_enable_int(bp);
5971 /* Enable TX queues */
5972 bnxt_tx_enable(bp);
5973 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04005974 /* Poll link status and check for SFP+ module status */
5975 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005976
5977 return 0;
5978
5979open_err:
5980 bnxt_disable_napi(bp);
5981 bnxt_del_napi(bp);
5982
5983open_err_free_mem:
5984 bnxt_free_skbs(bp);
5985 bnxt_free_irq(bp);
5986 bnxt_free_mem(bp, true);
5987 return rc;
5988}
5989
5990/* rtnl_lock held */
5991int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5992{
5993 int rc = 0;
5994
5995 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5996 if (rc) {
5997 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5998 dev_close(bp->dev);
5999 }
6000 return rc;
6001}
6002
6003static int bnxt_open(struct net_device *dev)
6004{
6005 struct bnxt *bp = netdev_priv(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006006
Michael Chanc0c050c2015-10-22 16:01:17 -04006007 return __bnxt_open_nic(bp, true, true);
6008}
6009
Michael Chanc0c050c2015-10-22 16:01:17 -04006010int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6011{
6012 int rc = 0;
6013
6014#ifdef CONFIG_BNXT_SRIOV
6015 if (bp->sriov_cfg) {
6016 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
6017 !bp->sriov_cfg,
6018 BNXT_SRIOV_CFG_WAIT_TMO);
6019 if (rc)
6020 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
6021 }
6022#endif
6023 /* Change device state to avoid TX queue wake up's */
6024 bnxt_tx_disable(bp);
6025
Michael Chancaefe522015-12-09 19:35:42 -05006026 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05006027 smp_mb__after_atomic();
6028 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
6029 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04006030
Michael Chan9d8bc092016-12-29 12:13:33 -05006031 /* Flush rings and and disable interrupts */
Michael Chanc0c050c2015-10-22 16:01:17 -04006032 bnxt_shutdown_nic(bp, irq_re_init);
6033
6034 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
6035
6036 bnxt_disable_napi(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006037 del_timer_sync(&bp->timer);
6038 bnxt_free_skbs(bp);
6039
6040 if (irq_re_init) {
6041 bnxt_free_irq(bp);
6042 bnxt_del_napi(bp);
6043 }
6044 bnxt_free_mem(bp, irq_re_init);
6045 return rc;
6046}
6047
6048static int bnxt_close(struct net_device *dev)
6049{
6050 struct bnxt *bp = netdev_priv(dev);
6051
6052 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04006053 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006054 return 0;
6055}
6056
6057/* rtnl_lock held */
6058static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6059{
6060 switch (cmd) {
6061 case SIOCGMIIPHY:
6062 /* fallthru */
6063 case SIOCGMIIREG: {
6064 if (!netif_running(dev))
6065 return -EAGAIN;
6066
6067 return 0;
6068 }
6069
6070 case SIOCSMIIREG:
6071 if (!netif_running(dev))
6072 return -EAGAIN;
6073
6074 return 0;
6075
6076 default:
6077 /* do nothing */
6078 break;
6079 }
6080 return -EOPNOTSUPP;
6081}
6082
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006083static void
Michael Chanc0c050c2015-10-22 16:01:17 -04006084bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6085{
6086 u32 i;
6087 struct bnxt *bp = netdev_priv(dev);
6088
Michael Chanc0c050c2015-10-22 16:01:17 -04006089 if (!bp->bnapi)
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006090 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04006091
6092 /* TODO check if we need to synchronize with bnxt_close path */
6093 for (i = 0; i < bp->cp_nr_rings; i++) {
6094 struct bnxt_napi *bnapi = bp->bnapi[i];
6095 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6096 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
6097
6098 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
6099 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
6100 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
6101
6102 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
6103 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
6104 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
6105
6106 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
6107 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
6108 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
6109
6110 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
6111 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
6112 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
6113
6114 stats->rx_missed_errors +=
6115 le64_to_cpu(hw_stats->rx_discard_pkts);
6116
6117 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
6118
Michael Chanc0c050c2015-10-22 16:01:17 -04006119 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
6120 }
6121
Michael Chan9947f832016-03-07 15:38:46 -05006122 if (bp->flags & BNXT_FLAG_PORT_STATS) {
6123 struct rx_port_stats *rx = bp->hw_rx_port_stats;
6124 struct tx_port_stats *tx = bp->hw_tx_port_stats;
6125
6126 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
6127 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
6128 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
6129 le64_to_cpu(rx->rx_ovrsz_frames) +
6130 le64_to_cpu(rx->rx_runt_frames);
6131 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
6132 le64_to_cpu(rx->rx_jbr_frames);
6133 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
6134 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
6135 stats->tx_errors = le64_to_cpu(tx->tx_err);
6136 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006137}
6138
6139static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
6140{
6141 struct net_device *dev = bp->dev;
6142 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6143 struct netdev_hw_addr *ha;
6144 u8 *haddr;
6145 int mc_count = 0;
6146 bool update = false;
6147 int off = 0;
6148
6149 netdev_for_each_mc_addr(ha, dev) {
6150 if (mc_count >= BNXT_MAX_MC_ADDRS) {
6151 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6152 vnic->mc_list_count = 0;
6153 return false;
6154 }
6155 haddr = ha->addr;
6156 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
6157 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
6158 update = true;
6159 }
6160 off += ETH_ALEN;
6161 mc_count++;
6162 }
6163 if (mc_count)
6164 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
6165
6166 if (mc_count != vnic->mc_list_count) {
6167 vnic->mc_list_count = mc_count;
6168 update = true;
6169 }
6170 return update;
6171}
6172
6173static bool bnxt_uc_list_updated(struct bnxt *bp)
6174{
6175 struct net_device *dev = bp->dev;
6176 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6177 struct netdev_hw_addr *ha;
6178 int off = 0;
6179
6180 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
6181 return true;
6182
6183 netdev_for_each_uc_addr(ha, dev) {
6184 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
6185 return true;
6186
6187 off += ETH_ALEN;
6188 }
6189 return false;
6190}
6191
6192static void bnxt_set_rx_mode(struct net_device *dev)
6193{
6194 struct bnxt *bp = netdev_priv(dev);
6195 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6196 u32 mask = vnic->rx_mask;
6197 bool mc_update = false;
6198 bool uc_update;
6199
6200 if (!netif_running(dev))
6201 return;
6202
6203 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
6204 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
6205 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
6206
Michael Chan17c71ac2016-07-01 18:46:27 -04006207 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006208 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6209
6210 uc_update = bnxt_uc_list_updated(bp);
6211
6212 if (dev->flags & IFF_ALLMULTI) {
6213 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6214 vnic->mc_list_count = 0;
6215 } else {
6216 mc_update = bnxt_mc_list_updated(bp, &mask);
6217 }
6218
6219 if (mask != vnic->rx_mask || uc_update || mc_update) {
6220 vnic->rx_mask = mask;
6221
6222 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
6223 schedule_work(&bp->sp_task);
6224 }
6225}
6226
Michael Chanb664f002015-12-02 01:54:08 -05006227static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006228{
6229 struct net_device *dev = bp->dev;
6230 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6231 struct netdev_hw_addr *ha;
6232 int i, off = 0, rc;
6233 bool uc_update;
6234
6235 netif_addr_lock_bh(dev);
6236 uc_update = bnxt_uc_list_updated(bp);
6237 netif_addr_unlock_bh(dev);
6238
6239 if (!uc_update)
6240 goto skip_uc;
6241
6242 mutex_lock(&bp->hwrm_cmd_lock);
6243 for (i = 1; i < vnic->uc_filter_count; i++) {
6244 struct hwrm_cfa_l2_filter_free_input req = {0};
6245
6246 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
6247 -1);
6248
6249 req.l2_filter_id = vnic->fw_l2_filter_id[i];
6250
6251 rc = _hwrm_send_message(bp, &req, sizeof(req),
6252 HWRM_CMD_TIMEOUT);
6253 }
6254 mutex_unlock(&bp->hwrm_cmd_lock);
6255
6256 vnic->uc_filter_count = 1;
6257
6258 netif_addr_lock_bh(dev);
6259 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
6260 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6261 } else {
6262 netdev_for_each_uc_addr(ha, dev) {
6263 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
6264 off += ETH_ALEN;
6265 vnic->uc_filter_count++;
6266 }
6267 }
6268 netif_addr_unlock_bh(dev);
6269
6270 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
6271 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
6272 if (rc) {
6273 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
6274 rc);
6275 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05006276 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006277 }
6278 }
6279
6280skip_uc:
6281 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
6282 if (rc)
6283 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
6284 rc);
Michael Chanb664f002015-12-02 01:54:08 -05006285
6286 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006287}
6288
Michael Chan8079e8f2016-12-29 12:13:37 -05006289/* If the chip and firmware supports RFS */
6290static bool bnxt_rfs_supported(struct bnxt *bp)
6291{
6292 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
6293 return true;
Michael Chanae10ae72016-12-29 12:13:38 -05006294 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6295 return true;
Michael Chan8079e8f2016-12-29 12:13:37 -05006296 return false;
6297}
6298
6299/* If runtime conditions support RFS */
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006300static bool bnxt_rfs_capable(struct bnxt *bp)
6301{
6302#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05006303 int vnics, max_vnics, max_rss_ctxs;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006304
Michael Chan964fd482017-02-12 19:18:13 -05006305 if (!(bp->flags & BNXT_FLAG_MSIX_CAP))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006306 return false;
6307
6308 vnics = 1 + bp->rx_nr_rings;
Michael Chan8079e8f2016-12-29 12:13:37 -05006309 max_vnics = bnxt_get_max_func_vnics(bp);
6310 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
Michael Chanae10ae72016-12-29 12:13:38 -05006311
6312 /* RSS contexts not a limiting factor */
6313 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6314 max_rss_ctxs = max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05006315 if (vnics > max_vnics || vnics > max_rss_ctxs) {
Vasundhara Volama2304902016-07-25 12:33:36 -04006316 netdev_warn(bp->dev,
6317 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
Michael Chan8079e8f2016-12-29 12:13:37 -05006318 min(max_rss_ctxs - 1, max_vnics - 1));
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006319 return false;
Vasundhara Volama2304902016-07-25 12:33:36 -04006320 }
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006321
6322 return true;
6323#else
6324 return false;
6325#endif
6326}
6327
Michael Chanc0c050c2015-10-22 16:01:17 -04006328static netdev_features_t bnxt_fix_features(struct net_device *dev,
6329 netdev_features_t features)
6330{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006331 struct bnxt *bp = netdev_priv(dev);
6332
Vasundhara Volama2304902016-07-25 12:33:36 -04006333 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006334 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04006335
6336 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
6337 * turned on or off together.
6338 */
6339 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
6340 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
6341 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
6342 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6343 NETIF_F_HW_VLAN_STAG_RX);
6344 else
6345 features |= NETIF_F_HW_VLAN_CTAG_RX |
6346 NETIF_F_HW_VLAN_STAG_RX;
6347 }
Michael Chancf6645f2016-06-13 02:25:28 -04006348#ifdef CONFIG_BNXT_SRIOV
6349 if (BNXT_VF(bp)) {
6350 if (bp->vf.vlan) {
6351 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6352 NETIF_F_HW_VLAN_STAG_RX);
6353 }
6354 }
6355#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04006356 return features;
6357}
6358
6359static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
6360{
6361 struct bnxt *bp = netdev_priv(dev);
6362 u32 flags = bp->flags;
6363 u32 changes;
6364 int rc = 0;
6365 bool re_init = false;
6366 bool update_tpa = false;
6367
6368 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04006369 if ((features & NETIF_F_GRO) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006370 flags |= BNXT_FLAG_GRO;
6371 if (features & NETIF_F_LRO)
6372 flags |= BNXT_FLAG_LRO;
6373
Michael Chanbdbd1eb2016-12-29 12:13:43 -05006374 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
6375 flags &= ~BNXT_FLAG_TPA;
6376
Michael Chanc0c050c2015-10-22 16:01:17 -04006377 if (features & NETIF_F_HW_VLAN_CTAG_RX)
6378 flags |= BNXT_FLAG_STRIP_VLAN;
6379
6380 if (features & NETIF_F_NTUPLE)
6381 flags |= BNXT_FLAG_RFS;
6382
6383 changes = flags ^ bp->flags;
6384 if (changes & BNXT_FLAG_TPA) {
6385 update_tpa = true;
6386 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
6387 (flags & BNXT_FLAG_TPA) == 0)
6388 re_init = true;
6389 }
6390
6391 if (changes & ~BNXT_FLAG_TPA)
6392 re_init = true;
6393
6394 if (flags != bp->flags) {
6395 u32 old_flags = bp->flags;
6396
6397 bp->flags = flags;
6398
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006399 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006400 if (update_tpa)
6401 bnxt_set_ring_params(bp);
6402 return rc;
6403 }
6404
6405 if (re_init) {
6406 bnxt_close_nic(bp, false, false);
6407 if (update_tpa)
6408 bnxt_set_ring_params(bp);
6409
6410 return bnxt_open_nic(bp, false, false);
6411 }
6412 if (update_tpa) {
6413 rc = bnxt_set_tpa(bp,
6414 (flags & BNXT_FLAG_TPA) ?
6415 true : false);
6416 if (rc)
6417 bp->flags = old_flags;
6418 }
6419 }
6420 return rc;
6421}
6422
Michael Chan9f554592016-01-02 23:44:58 -05006423static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
6424{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006425 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006426 int i = bnapi->index;
6427
Michael Chan3b2b7d92016-01-02 23:45:00 -05006428 if (!txr)
6429 return;
6430
Michael Chan9f554592016-01-02 23:44:58 -05006431 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
6432 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
6433 txr->tx_cons);
6434}
6435
6436static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
6437{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006438 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006439 int i = bnapi->index;
6440
Michael Chan3b2b7d92016-01-02 23:45:00 -05006441 if (!rxr)
6442 return;
6443
Michael Chan9f554592016-01-02 23:44:58 -05006444 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
6445 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
6446 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
6447 rxr->rx_sw_agg_prod);
6448}
6449
6450static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
6451{
6452 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6453 int i = bnapi->index;
6454
6455 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
6456 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
6457}
6458
Michael Chanc0c050c2015-10-22 16:01:17 -04006459static void bnxt_dbg_dump_states(struct bnxt *bp)
6460{
6461 int i;
6462 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04006463
6464 for (i = 0; i < bp->cp_nr_rings; i++) {
6465 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006466 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05006467 bnxt_dump_tx_sw_state(bnapi);
6468 bnxt_dump_rx_sw_state(bnapi);
6469 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04006470 }
6471 }
6472}
6473
Michael Chan6988bd92016-06-13 02:25:29 -04006474static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04006475{
Michael Chan6988bd92016-06-13 02:25:29 -04006476 if (!silent)
6477 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05006478 if (netif_running(bp->dev)) {
6479 bnxt_close_nic(bp, false, false);
6480 bnxt_open_nic(bp, false, false);
6481 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006482}
6483
6484static void bnxt_tx_timeout(struct net_device *dev)
6485{
6486 struct bnxt *bp = netdev_priv(dev);
6487
6488 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
6489 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
6490 schedule_work(&bp->sp_task);
6491}
6492
6493#ifdef CONFIG_NET_POLL_CONTROLLER
6494static void bnxt_poll_controller(struct net_device *dev)
6495{
6496 struct bnxt *bp = netdev_priv(dev);
6497 int i;
6498
6499 for (i = 0; i < bp->cp_nr_rings; i++) {
6500 struct bnxt_irq *irq = &bp->irq_tbl[i];
6501
6502 disable_irq(irq->vector);
6503 irq->handler(irq->vector, bp->bnapi[i]);
6504 enable_irq(irq->vector);
6505 }
6506}
6507#endif
6508
6509static void bnxt_timer(unsigned long data)
6510{
6511 struct bnxt *bp = (struct bnxt *)data;
6512 struct net_device *dev = bp->dev;
6513
6514 if (!netif_running(dev))
6515 return;
6516
6517 if (atomic_read(&bp->intr_sem) != 0)
6518 goto bnxt_restart_timer;
6519
Michael Chan3bdf56c2016-03-07 15:38:45 -05006520 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
6521 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
6522 schedule_work(&bp->sp_task);
6523 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006524bnxt_restart_timer:
6525 mod_timer(&bp->timer, jiffies + bp->current_interval);
6526}
6527
Michael Chana551ee92017-01-25 02:55:07 -05006528static void bnxt_rtnl_lock_sp(struct bnxt *bp)
Michael Chan6988bd92016-06-13 02:25:29 -04006529{
Michael Chana551ee92017-01-25 02:55:07 -05006530 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
6531 * set. If the device is being closed, bnxt_close() may be holding
Michael Chan6988bd92016-06-13 02:25:29 -04006532 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
6533 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
6534 */
6535 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6536 rtnl_lock();
Michael Chana551ee92017-01-25 02:55:07 -05006537}
6538
6539static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
6540{
Michael Chan6988bd92016-06-13 02:25:29 -04006541 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6542 rtnl_unlock();
6543}
6544
Michael Chana551ee92017-01-25 02:55:07 -05006545/* Only called from bnxt_sp_task() */
6546static void bnxt_reset(struct bnxt *bp, bool silent)
6547{
6548 bnxt_rtnl_lock_sp(bp);
6549 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6550 bnxt_reset_task(bp, silent);
6551 bnxt_rtnl_unlock_sp(bp);
6552}
6553
Michael Chanc0c050c2015-10-22 16:01:17 -04006554static void bnxt_cfg_ntp_filters(struct bnxt *);
6555
6556static void bnxt_sp_task(struct work_struct *work)
6557{
6558 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04006559
Michael Chan4cebdce2015-12-09 19:35:43 -05006560 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6561 smp_mb__after_atomic();
6562 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
6563 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006564 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05006565 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006566
6567 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
6568 bnxt_cfg_rx_mode(bp);
6569
6570 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
6571 bnxt_cfg_ntp_filters(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006572 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
6573 bnxt_hwrm_exec_fwd_req(bp);
6574 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6575 bnxt_hwrm_tunnel_dst_port_alloc(
6576 bp, bp->vxlan_port,
6577 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6578 }
6579 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6580 bnxt_hwrm_tunnel_dst_port_free(
6581 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6582 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006583 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6584 bnxt_hwrm_tunnel_dst_port_alloc(
6585 bp, bp->nge_port,
6586 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6587 }
6588 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6589 bnxt_hwrm_tunnel_dst_port_free(
6590 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6591 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05006592 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
6593 bnxt_hwrm_port_qstats(bp);
6594
Michael Chana551ee92017-01-25 02:55:07 -05006595 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
6596 * must be the last functions to be called before exiting.
6597 */
Michael Chan0eaa24b2017-01-25 02:55:08 -05006598 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
6599 int rc = 0;
6600
6601 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
6602 &bp->sp_event))
6603 bnxt_hwrm_phy_qcaps(bp);
6604
6605 bnxt_rtnl_lock_sp(bp);
6606 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6607 rc = bnxt_update_link(bp, true);
6608 bnxt_rtnl_unlock_sp(bp);
6609 if (rc)
6610 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
6611 rc);
6612 }
Michael Chan90c694b2017-01-25 02:55:09 -05006613 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
6614 bnxt_rtnl_lock_sp(bp);
6615 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6616 bnxt_get_port_module_status(bp);
6617 bnxt_rtnl_unlock_sp(bp);
6618 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006619 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
6620 bnxt_reset(bp, false);
6621
6622 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
6623 bnxt_reset(bp, true);
6624
Michael Chanc0c050c2015-10-22 16:01:17 -04006625 smp_mb__before_atomic();
6626 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6627}
6628
Michael Chand1e79252017-02-06 16:55:38 -05006629/* Under rtnl_lock */
Michael Chan5f449242017-02-06 16:55:40 -05006630int bnxt_reserve_rings(struct bnxt *bp, int tx, int rx, int tcs, int tx_xdp)
Michael Chand1e79252017-02-06 16:55:38 -05006631{
6632 int max_rx, max_tx, tx_sets = 1;
6633 int tx_rings_needed;
6634 bool sh = true;
6635 int rc;
6636
6637 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
6638 sh = false;
6639
6640 if (tcs)
6641 tx_sets = tcs;
6642
6643 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
6644 if (rc)
6645 return rc;
6646
6647 if (max_rx < rx)
6648 return -ENOMEM;
6649
Michael Chan5f449242017-02-06 16:55:40 -05006650 tx_rings_needed = tx * tx_sets + tx_xdp;
Michael Chand1e79252017-02-06 16:55:38 -05006651 if (max_tx < tx_rings_needed)
6652 return -ENOMEM;
6653
6654 if (bnxt_hwrm_reserve_tx_rings(bp, &tx_rings_needed) ||
Michael Chan5f449242017-02-06 16:55:40 -05006655 tx_rings_needed < (tx * tx_sets + tx_xdp))
Michael Chand1e79252017-02-06 16:55:38 -05006656 return -ENOMEM;
6657 return 0;
6658}
6659
Michael Chanc0c050c2015-10-22 16:01:17 -04006660static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
6661{
6662 int rc;
6663 struct bnxt *bp = netdev_priv(dev);
6664
6665 SET_NETDEV_DEV(dev, &pdev->dev);
6666
6667 /* enable device (incl. PCI PM wakeup), and bus-mastering */
6668 rc = pci_enable_device(pdev);
6669 if (rc) {
6670 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
6671 goto init_err;
6672 }
6673
6674 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
6675 dev_err(&pdev->dev,
6676 "Cannot find PCI device base address, aborting\n");
6677 rc = -ENODEV;
6678 goto init_err_disable;
6679 }
6680
6681 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
6682 if (rc) {
6683 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
6684 goto init_err_disable;
6685 }
6686
6687 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
6688 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
6689 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
6690 goto init_err_disable;
6691 }
6692
6693 pci_set_master(pdev);
6694
6695 bp->dev = dev;
6696 bp->pdev = pdev;
6697
6698 bp->bar0 = pci_ioremap_bar(pdev, 0);
6699 if (!bp->bar0) {
6700 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
6701 rc = -ENOMEM;
6702 goto init_err_release;
6703 }
6704
6705 bp->bar1 = pci_ioremap_bar(pdev, 2);
6706 if (!bp->bar1) {
6707 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
6708 rc = -ENOMEM;
6709 goto init_err_release;
6710 }
6711
6712 bp->bar2 = pci_ioremap_bar(pdev, 4);
6713 if (!bp->bar2) {
6714 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
6715 rc = -ENOMEM;
6716 goto init_err_release;
6717 }
6718
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006719 pci_enable_pcie_error_reporting(pdev);
6720
Michael Chanc0c050c2015-10-22 16:01:17 -04006721 INIT_WORK(&bp->sp_task, bnxt_sp_task);
6722
6723 spin_lock_init(&bp->ntp_fltr_lock);
6724
6725 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
6726 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
6727
Michael Chandfb5b892016-02-26 04:00:01 -05006728 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05006729 bp->rx_coal_ticks = 12;
6730 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05006731 bp->rx_coal_ticks_irq = 1;
6732 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04006733
Michael Chandfc9c942016-02-26 04:00:03 -05006734 bp->tx_coal_ticks = 25;
6735 bp->tx_coal_bufs = 30;
6736 bp->tx_coal_ticks_irq = 2;
6737 bp->tx_coal_bufs_irq = 2;
6738
Michael Chan51f30782016-07-01 18:46:29 -04006739 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
6740
Michael Chanc0c050c2015-10-22 16:01:17 -04006741 init_timer(&bp->timer);
6742 bp->timer.data = (unsigned long)bp;
6743 bp->timer.function = bnxt_timer;
6744 bp->current_interval = BNXT_TIMER_INTERVAL;
6745
Michael Chancaefe522015-12-09 19:35:42 -05006746 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006747
6748 return 0;
6749
6750init_err_release:
6751 if (bp->bar2) {
6752 pci_iounmap(pdev, bp->bar2);
6753 bp->bar2 = NULL;
6754 }
6755
6756 if (bp->bar1) {
6757 pci_iounmap(pdev, bp->bar1);
6758 bp->bar1 = NULL;
6759 }
6760
6761 if (bp->bar0) {
6762 pci_iounmap(pdev, bp->bar0);
6763 bp->bar0 = NULL;
6764 }
6765
6766 pci_release_regions(pdev);
6767
6768init_err_disable:
6769 pci_disable_device(pdev);
6770
6771init_err:
6772 return rc;
6773}
6774
6775/* rtnl_lock held */
6776static int bnxt_change_mac_addr(struct net_device *dev, void *p)
6777{
6778 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006779 struct bnxt *bp = netdev_priv(dev);
6780 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006781
6782 if (!is_valid_ether_addr(addr->sa_data))
6783 return -EADDRNOTAVAIL;
6784
Michael Chan84c33dd2016-04-11 04:11:13 -04006785 rc = bnxt_approve_mac(bp, addr->sa_data);
6786 if (rc)
6787 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006788
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006789 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
6790 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006791
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006792 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6793 if (netif_running(dev)) {
6794 bnxt_close_nic(bp, false, false);
6795 rc = bnxt_open_nic(bp, false, false);
6796 }
6797
6798 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006799}
6800
6801/* rtnl_lock held */
6802static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
6803{
6804 struct bnxt *bp = netdev_priv(dev);
6805
Michael Chanc0c050c2015-10-22 16:01:17 -04006806 if (netif_running(dev))
6807 bnxt_close_nic(bp, false, false);
6808
6809 dev->mtu = new_mtu;
6810 bnxt_set_ring_params(bp);
6811
6812 if (netif_running(dev))
6813 return bnxt_open_nic(bp, false, false);
6814
6815 return 0;
6816}
6817
Michael Chanc5e3deb2016-12-02 21:17:15 -05006818int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
Michael Chanc0c050c2015-10-22 16:01:17 -04006819{
6820 struct bnxt *bp = netdev_priv(dev);
Michael Chan3ffb6a32016-11-11 00:11:42 -05006821 bool sh = false;
Michael Chand1e79252017-02-06 16:55:38 -05006822 int rc;
John Fastabend16e5cc62016-02-16 21:16:43 -08006823
Michael Chanc0c050c2015-10-22 16:01:17 -04006824 if (tc > bp->max_tc) {
6825 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
6826 tc, bp->max_tc);
6827 return -EINVAL;
6828 }
6829
6830 if (netdev_get_num_tc(dev) == tc)
6831 return 0;
6832
Michael Chan3ffb6a32016-11-11 00:11:42 -05006833 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
6834 sh = true;
6835
Michael Chan5f449242017-02-06 16:55:40 -05006836 rc = bnxt_reserve_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
6837 tc, bp->tx_nr_rings_xdp);
Michael Chand1e79252017-02-06 16:55:38 -05006838 if (rc)
6839 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006840
6841 /* Needs to close the device and do hw resource re-allocations */
6842 if (netif_running(bp->dev))
6843 bnxt_close_nic(bp, true, false);
6844
6845 if (tc) {
6846 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
6847 netdev_set_num_tc(dev, tc);
6848 } else {
6849 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6850 netdev_reset_tc(dev);
6851 }
Michael Chan3ffb6a32016-11-11 00:11:42 -05006852 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6853 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04006854 bp->num_stat_ctxs = bp->cp_nr_rings;
6855
6856 if (netif_running(bp->dev))
6857 return bnxt_open_nic(bp, true, false);
6858
6859 return 0;
6860}
6861
Michael Chanc5e3deb2016-12-02 21:17:15 -05006862static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
6863 struct tc_to_netdev *ntc)
6864{
6865 if (ntc->type != TC_SETUP_MQPRIO)
6866 return -EINVAL;
6867
6868 return bnxt_setup_mq_tc(dev, ntc->tc);
6869}
6870
Michael Chanc0c050c2015-10-22 16:01:17 -04006871#ifdef CONFIG_RFS_ACCEL
6872static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
6873 struct bnxt_ntuple_filter *f2)
6874{
6875 struct flow_keys *keys1 = &f1->fkeys;
6876 struct flow_keys *keys2 = &f2->fkeys;
6877
6878 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
6879 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
6880 keys1->ports.ports == keys2->ports.ports &&
6881 keys1->basic.ip_proto == keys2->basic.ip_proto &&
6882 keys1->basic.n_proto == keys2->basic.n_proto &&
Michael Chan61aad722017-02-12 19:18:14 -05006883 keys1->control.flags == keys2->control.flags &&
Michael Chana54c4d72016-07-25 12:33:35 -04006884 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
6885 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
Michael Chanc0c050c2015-10-22 16:01:17 -04006886 return true;
6887
6888 return false;
6889}
6890
6891static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
6892 u16 rxq_index, u32 flow_id)
6893{
6894 struct bnxt *bp = netdev_priv(dev);
6895 struct bnxt_ntuple_filter *fltr, *new_fltr;
6896 struct flow_keys *fkeys;
6897 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chana54c4d72016-07-25 12:33:35 -04006898 int rc = 0, idx, bit_id, l2_idx = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006899 struct hlist_head *head;
6900
Michael Chana54c4d72016-07-25 12:33:35 -04006901 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
6902 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6903 int off = 0, j;
6904
6905 netif_addr_lock_bh(dev);
6906 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
6907 if (ether_addr_equal(eth->h_dest,
6908 vnic->uc_list + off)) {
6909 l2_idx = j + 1;
6910 break;
6911 }
6912 }
6913 netif_addr_unlock_bh(dev);
6914 if (!l2_idx)
6915 return -EINVAL;
6916 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006917 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
6918 if (!new_fltr)
6919 return -ENOMEM;
6920
6921 fkeys = &new_fltr->fkeys;
6922 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
6923 rc = -EPROTONOSUPPORT;
6924 goto err_free;
6925 }
6926
Michael Chandda0e742016-12-29 12:13:40 -05006927 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
6928 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
Michael Chanc0c050c2015-10-22 16:01:17 -04006929 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
6930 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
6931 rc = -EPROTONOSUPPORT;
6932 goto err_free;
6933 }
Michael Chandda0e742016-12-29 12:13:40 -05006934 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
6935 bp->hwrm_spec_code < 0x10601) {
6936 rc = -EPROTONOSUPPORT;
6937 goto err_free;
6938 }
Michael Chan61aad722017-02-12 19:18:14 -05006939 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
6940 bp->hwrm_spec_code < 0x10601) {
6941 rc = -EPROTONOSUPPORT;
6942 goto err_free;
6943 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006944
Michael Chana54c4d72016-07-25 12:33:35 -04006945 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04006946 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
6947
6948 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
6949 head = &bp->ntp_fltr_hash_tbl[idx];
6950 rcu_read_lock();
6951 hlist_for_each_entry_rcu(fltr, head, hash) {
6952 if (bnxt_fltr_match(fltr, new_fltr)) {
6953 rcu_read_unlock();
6954 rc = 0;
6955 goto err_free;
6956 }
6957 }
6958 rcu_read_unlock();
6959
6960 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05006961 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
6962 BNXT_NTP_FLTR_MAX_FLTR, 0);
6963 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006964 spin_unlock_bh(&bp->ntp_fltr_lock);
6965 rc = -ENOMEM;
6966 goto err_free;
6967 }
6968
Michael Chan84e86b92015-11-05 16:25:50 -05006969 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04006970 new_fltr->flow_id = flow_id;
Michael Chana54c4d72016-07-25 12:33:35 -04006971 new_fltr->l2_fltr_idx = l2_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04006972 new_fltr->rxq = rxq_index;
6973 hlist_add_head_rcu(&new_fltr->hash, head);
6974 bp->ntp_fltr_count++;
6975 spin_unlock_bh(&bp->ntp_fltr_lock);
6976
6977 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
6978 schedule_work(&bp->sp_task);
6979
6980 return new_fltr->sw_id;
6981
6982err_free:
6983 kfree(new_fltr);
6984 return rc;
6985}
6986
6987static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6988{
6989 int i;
6990
6991 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
6992 struct hlist_head *head;
6993 struct hlist_node *tmp;
6994 struct bnxt_ntuple_filter *fltr;
6995 int rc;
6996
6997 head = &bp->ntp_fltr_hash_tbl[i];
6998 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6999 bool del = false;
7000
7001 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
7002 if (rps_may_expire_flow(bp->dev, fltr->rxq,
7003 fltr->flow_id,
7004 fltr->sw_id)) {
7005 bnxt_hwrm_cfa_ntuple_filter_free(bp,
7006 fltr);
7007 del = true;
7008 }
7009 } else {
7010 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
7011 fltr);
7012 if (rc)
7013 del = true;
7014 else
7015 set_bit(BNXT_FLTR_VALID, &fltr->state);
7016 }
7017
7018 if (del) {
7019 spin_lock_bh(&bp->ntp_fltr_lock);
7020 hlist_del_rcu(&fltr->hash);
7021 bp->ntp_fltr_count--;
7022 spin_unlock_bh(&bp->ntp_fltr_lock);
7023 synchronize_rcu();
7024 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
7025 kfree(fltr);
7026 }
7027 }
7028 }
Jeffrey Huang19241362016-02-26 04:00:00 -05007029 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
7030 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04007031}
7032
7033#else
7034
7035static void bnxt_cfg_ntp_filters(struct bnxt *bp)
7036{
7037}
7038
7039#endif /* CONFIG_RFS_ACCEL */
7040
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007041static void bnxt_udp_tunnel_add(struct net_device *dev,
7042 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04007043{
7044 struct bnxt *bp = netdev_priv(dev);
7045
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007046 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7047 return;
7048
Michael Chanc0c050c2015-10-22 16:01:17 -04007049 if (!netif_running(dev))
7050 return;
7051
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007052 switch (ti->type) {
7053 case UDP_TUNNEL_TYPE_VXLAN:
7054 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
7055 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007056
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007057 bp->vxlan_port_cnt++;
7058 if (bp->vxlan_port_cnt == 1) {
7059 bp->vxlan_port = ti->port;
7060 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04007061 schedule_work(&bp->sp_task);
7062 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007063 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007064 case UDP_TUNNEL_TYPE_GENEVE:
7065 if (bp->nge_port_cnt && bp->nge_port != ti->port)
7066 return;
7067
7068 bp->nge_port_cnt++;
7069 if (bp->nge_port_cnt == 1) {
7070 bp->nge_port = ti->port;
7071 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
7072 }
7073 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007074 default:
7075 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007076 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007077
7078 schedule_work(&bp->sp_task);
7079}
7080
7081static void bnxt_udp_tunnel_del(struct net_device *dev,
7082 struct udp_tunnel_info *ti)
7083{
7084 struct bnxt *bp = netdev_priv(dev);
7085
7086 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7087 return;
7088
7089 if (!netif_running(dev))
7090 return;
7091
7092 switch (ti->type) {
7093 case UDP_TUNNEL_TYPE_VXLAN:
7094 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
7095 return;
7096 bp->vxlan_port_cnt--;
7097
7098 if (bp->vxlan_port_cnt != 0)
7099 return;
7100
7101 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
7102 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007103 case UDP_TUNNEL_TYPE_GENEVE:
7104 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
7105 return;
7106 bp->nge_port_cnt--;
7107
7108 if (bp->nge_port_cnt != 0)
7109 return;
7110
7111 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
7112 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007113 default:
7114 return;
7115 }
7116
7117 schedule_work(&bp->sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04007118}
7119
7120static const struct net_device_ops bnxt_netdev_ops = {
7121 .ndo_open = bnxt_open,
7122 .ndo_start_xmit = bnxt_start_xmit,
7123 .ndo_stop = bnxt_close,
7124 .ndo_get_stats64 = bnxt_get_stats64,
7125 .ndo_set_rx_mode = bnxt_set_rx_mode,
7126 .ndo_do_ioctl = bnxt_ioctl,
7127 .ndo_validate_addr = eth_validate_addr,
7128 .ndo_set_mac_address = bnxt_change_mac_addr,
7129 .ndo_change_mtu = bnxt_change_mtu,
7130 .ndo_fix_features = bnxt_fix_features,
7131 .ndo_set_features = bnxt_set_features,
7132 .ndo_tx_timeout = bnxt_tx_timeout,
7133#ifdef CONFIG_BNXT_SRIOV
7134 .ndo_get_vf_config = bnxt_get_vf_config,
7135 .ndo_set_vf_mac = bnxt_set_vf_mac,
7136 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
7137 .ndo_set_vf_rate = bnxt_set_vf_bw,
7138 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
7139 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
7140#endif
7141#ifdef CONFIG_NET_POLL_CONTROLLER
7142 .ndo_poll_controller = bnxt_poll_controller,
7143#endif
7144 .ndo_setup_tc = bnxt_setup_tc,
7145#ifdef CONFIG_RFS_ACCEL
7146 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
7147#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007148 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
7149 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Michael Chanc6d30e82017-02-06 16:55:42 -05007150 .ndo_xdp = bnxt_xdp,
Michael Chanc0c050c2015-10-22 16:01:17 -04007151};
7152
7153static void bnxt_remove_one(struct pci_dev *pdev)
7154{
7155 struct net_device *dev = pci_get_drvdata(pdev);
7156 struct bnxt *bp = netdev_priv(dev);
7157
7158 if (BNXT_PF(bp))
7159 bnxt_sriov_disable(bp);
7160
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007161 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007162 unregister_netdev(dev);
7163 cancel_work_sync(&bp->sp_task);
7164 bp->sp_event = 0;
7165
Michael Chan78095922016-12-07 00:26:16 -05007166 bnxt_clear_int_mode(bp);
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05007167 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007168 bnxt_free_hwrm_resources(bp);
Michael Chan7df4ae92016-12-02 21:17:17 -05007169 bnxt_dcb_free(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007170 pci_iounmap(pdev, bp->bar2);
7171 pci_iounmap(pdev, bp->bar1);
7172 pci_iounmap(pdev, bp->bar0);
Michael Chana588e452016-12-07 00:26:21 -05007173 kfree(bp->edev);
7174 bp->edev = NULL;
Michael Chanc6d30e82017-02-06 16:55:42 -05007175 if (bp->xdp_prog)
7176 bpf_prog_put(bp->xdp_prog);
Michael Chanc0c050c2015-10-22 16:01:17 -04007177 free_netdev(dev);
7178
7179 pci_release_regions(pdev);
7180 pci_disable_device(pdev);
7181}
7182
7183static int bnxt_probe_phy(struct bnxt *bp)
7184{
7185 int rc = 0;
7186 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04007187
Michael Chan170ce012016-04-05 14:08:57 -04007188 rc = bnxt_hwrm_phy_qcaps(bp);
7189 if (rc) {
7190 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
7191 rc);
7192 return rc;
7193 }
7194
Michael Chanc0c050c2015-10-22 16:01:17 -04007195 rc = bnxt_update_link(bp, false);
7196 if (rc) {
7197 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
7198 rc);
7199 return rc;
7200 }
7201
Michael Chan93ed8112016-06-13 02:25:37 -04007202 /* Older firmware does not have supported_auto_speeds, so assume
7203 * that all supported speeds can be autonegotiated.
7204 */
7205 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
7206 link_info->support_auto_speeds = link_info->support_speeds;
7207
Michael Chanc0c050c2015-10-22 16:01:17 -04007208 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05007209 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04007210 link_info->autoneg = BNXT_AUTONEG_SPEED;
7211 if (bp->hwrm_spec_code >= 0x10201) {
7212 if (link_info->auto_pause_setting &
7213 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
7214 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7215 } else {
7216 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7217 }
Michael Chan0d8abf02016-02-10 17:33:47 -05007218 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05007219 } else {
7220 link_info->req_link_speed = link_info->force_link_speed;
7221 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007222 }
Michael Chanc9ee9512016-04-05 14:08:56 -04007223 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
7224 link_info->req_flow_ctrl =
7225 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
7226 else
7227 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007228 return rc;
7229}
7230
7231static int bnxt_get_max_irq(struct pci_dev *pdev)
7232{
7233 u16 ctrl;
7234
7235 if (!pdev->msix_cap)
7236 return 1;
7237
7238 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
7239 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
7240}
7241
Michael Chan6e6c5a52016-01-02 23:45:02 -05007242static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7243 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04007244{
Michael Chan6e6c5a52016-01-02 23:45:02 -05007245 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007246
Michael Chan379a80a2015-10-23 15:06:19 -04007247#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007248 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007249 *max_tx = bp->vf.max_tx_rings;
7250 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007251 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
7252 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05007253 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007254 } else
Michael Chan379a80a2015-10-23 15:06:19 -04007255#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007256 {
7257 *max_tx = bp->pf.max_tx_rings;
7258 *max_rx = bp->pf.max_rx_rings;
7259 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
7260 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
7261 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04007262 }
Prashant Sreedharan76595192016-07-18 07:15:22 -04007263 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
7264 *max_cp -= 1;
7265 *max_rx -= 2;
7266 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007267 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7268 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05007269 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007270}
7271
7272int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
7273{
7274 int rx, tx, cp;
7275
7276 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
7277 if (!rx || !tx || !cp)
7278 return -ENOMEM;
7279
7280 *max_rx = rx;
7281 *max_tx = tx;
7282 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
7283}
7284
Michael Chane4060d32016-12-07 00:26:19 -05007285static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7286 bool shared)
7287{
7288 int rc;
7289
7290 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007291 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
7292 /* Not enough rings, try disabling agg rings. */
7293 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
7294 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
7295 if (rc)
7296 return rc;
7297 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
7298 bp->dev->hw_features &= ~NETIF_F_LRO;
7299 bp->dev->features &= ~NETIF_F_LRO;
7300 bnxt_set_ring_params(bp);
7301 }
Michael Chane4060d32016-12-07 00:26:19 -05007302
7303 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
7304 int max_cp, max_stat, max_irq;
7305
7306 /* Reserve minimum resources for RoCE */
7307 max_cp = bnxt_get_max_func_cp_rings(bp);
7308 max_stat = bnxt_get_max_func_stat_ctxs(bp);
7309 max_irq = bnxt_get_max_func_irqs(bp);
7310 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
7311 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
7312 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
7313 return 0;
7314
7315 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
7316 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
7317 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
7318 max_cp = min_t(int, max_cp, max_irq);
7319 max_cp = min_t(int, max_cp, max_stat);
7320 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
7321 if (rc)
7322 rc = 0;
7323 }
7324 return rc;
7325}
7326
Michael Chan6e6c5a52016-01-02 23:45:02 -05007327static int bnxt_set_dflt_rings(struct bnxt *bp)
7328{
7329 int dflt_rings, max_rx_rings, max_tx_rings, rc;
7330 bool sh = true;
7331
7332 if (sh)
7333 bp->flags |= BNXT_FLAG_SHARED_RINGS;
7334 dflt_rings = netif_get_num_default_rss_queues();
Michael Chane4060d32016-12-07 00:26:19 -05007335 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007336 if (rc)
7337 return rc;
7338 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
7339 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
Michael Chan391be5c2016-12-29 12:13:41 -05007340
7341 rc = bnxt_hwrm_reserve_tx_rings(bp, &bp->tx_nr_rings_per_tc);
7342 if (rc)
7343 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
7344
Michael Chan6e6c5a52016-01-02 23:45:02 -05007345 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7346 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7347 bp->tx_nr_rings + bp->rx_nr_rings;
7348 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04007349 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
7350 bp->rx_nr_rings++;
7351 bp->cp_nr_rings++;
7352 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05007353 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007354}
7355
Michael Chan7b08f662016-12-07 00:26:18 -05007356void bnxt_restore_pf_fw_resources(struct bnxt *bp)
7357{
7358 ASSERT_RTNL();
7359 bnxt_hwrm_func_qcaps(bp);
Michael Chana588e452016-12-07 00:26:21 -05007360 bnxt_subtract_ulp_resources(bp, BNXT_ROCE_ULP);
Michael Chan7b08f662016-12-07 00:26:18 -05007361}
7362
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007363static void bnxt_parse_log_pcie_link(struct bnxt *bp)
7364{
7365 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
7366 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
7367
7368 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
7369 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
7370 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
7371 else
7372 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
7373 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
7374 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
7375 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
7376 "Unknown", width);
7377}
7378
Michael Chanc0c050c2015-10-22 16:01:17 -04007379static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7380{
7381 static int version_printed;
7382 struct net_device *dev;
7383 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007384 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04007385
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -04007386 if (pdev->device == 0x16cd && pci_is_bridge(pdev))
7387 return -ENODEV;
7388
Michael Chanc0c050c2015-10-22 16:01:17 -04007389 if (version_printed++ == 0)
7390 pr_info("%s", version);
7391
7392 max_irqs = bnxt_get_max_irq(pdev);
7393 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
7394 if (!dev)
7395 return -ENOMEM;
7396
7397 bp = netdev_priv(dev);
7398
7399 if (bnxt_vf_pciid(ent->driver_data))
7400 bp->flags |= BNXT_FLAG_VF;
7401
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007402 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04007403 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04007404
7405 rc = bnxt_init_board(pdev, dev);
7406 if (rc < 0)
7407 goto init_err_free;
7408
7409 dev->netdev_ops = &bnxt_netdev_ops;
7410 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
7411 dev->ethtool_ops = &bnxt_ethtool_ops;
7412
7413 pci_set_drvdata(pdev, dev);
7414
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007415 rc = bnxt_alloc_hwrm_resources(bp);
7416 if (rc)
7417 goto init_err;
7418
7419 mutex_init(&bp->hwrm_cmd_lock);
7420 rc = bnxt_hwrm_ver_get(bp);
7421 if (rc)
7422 goto init_err;
7423
Rob Swindell5ac67d82016-09-19 03:58:03 -04007424 bnxt_hwrm_fw_set_time(bp);
7425
Michael Chanc0c050c2015-10-22 16:01:17 -04007426 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7427 NETIF_F_TSO | NETIF_F_TSO6 |
7428 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07007429 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07007430 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
7431 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007432 NETIF_F_RXCSUM | NETIF_F_GRO;
7433
7434 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
7435 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04007436
Michael Chanc0c050c2015-10-22 16:01:17 -04007437 dev->hw_enc_features =
7438 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7439 NETIF_F_TSO | NETIF_F_TSO6 |
7440 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07007441 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07007442 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07007443 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
7444 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04007445 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
7446 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
7447 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
7448 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
7449 dev->priv_flags |= IFF_UNICAST_FLT;
7450
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007451 /* MTU range: 60 - 9500 */
7452 dev->min_mtu = ETH_ZLEN;
Michael Chanc61fb992017-02-06 16:55:36 -05007453 dev->max_mtu = BNXT_MAX_MTU;
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007454
Michael Chan7df4ae92016-12-02 21:17:17 -05007455 bnxt_dcb_init(bp);
7456
Michael Chanc0c050c2015-10-22 16:01:17 -04007457#ifdef CONFIG_BNXT_SRIOV
7458 init_waitqueue_head(&bp->sriov_cfg_wait);
7459#endif
Michael Chan309369c2016-06-13 02:25:34 -04007460 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan94758f82016-06-13 02:25:35 -04007461 if (BNXT_CHIP_NUM_57X1X(bp->chip_num))
7462 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan309369c2016-06-13 02:25:34 -04007463
Michael Chanc0c050c2015-10-22 16:01:17 -04007464 rc = bnxt_hwrm_func_drv_rgtr(bp);
7465 if (rc)
7466 goto init_err;
7467
Michael Chana1653b12016-12-07 00:26:20 -05007468 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
7469 if (rc)
7470 goto init_err;
7471
Michael Chana588e452016-12-07 00:26:21 -05007472 bp->ulp_probe = bnxt_ulp_probe;
7473
Michael Chanc0c050c2015-10-22 16:01:17 -04007474 /* Get the MAX capabilities for this function */
7475 rc = bnxt_hwrm_func_qcaps(bp);
7476 if (rc) {
7477 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
7478 rc);
7479 rc = -1;
7480 goto init_err;
7481 }
7482
7483 rc = bnxt_hwrm_queue_qportcfg(bp);
7484 if (rc) {
7485 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
7486 rc);
7487 rc = -1;
7488 goto init_err;
7489 }
7490
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007491 bnxt_hwrm_func_qcfg(bp);
Michael Chan5ad2cbe2017-01-13 01:32:03 -05007492 bnxt_hwrm_port_led_qcaps(bp);
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007493
Michael Chanc61fb992017-02-06 16:55:36 -05007494 bnxt_set_rx_skb_mode(bp, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04007495 bnxt_set_tpa_flags(bp);
7496 bnxt_set_ring_params(bp);
Michael Chan33c26572016-12-07 00:26:15 -05007497 bnxt_set_max_func_irqs(bp, max_irqs);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007498 rc = bnxt_set_dflt_rings(bp);
7499 if (rc) {
7500 netdev_err(bp->dev, "Not enough rings available.\n");
7501 rc = -ENOMEM;
7502 goto init_err;
7503 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007504
Michael Chan87da7f72016-11-16 21:13:09 -05007505 /* Default RSS hash cfg. */
7506 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
7507 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
7508 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
7509 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
7510 if (!BNXT_CHIP_NUM_57X0X(bp->chip_num) &&
7511 !BNXT_CHIP_TYPE_NITRO_A0(bp) &&
7512 bp->hwrm_spec_code >= 0x10501) {
7513 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
7514 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
7515 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
7516 }
7517
Michael Chan8fdefd62016-12-29 12:13:36 -05007518 bnxt_hwrm_vnic_qcaps(bp);
Michael Chan8079e8f2016-12-29 12:13:37 -05007519 if (bnxt_rfs_supported(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007520 dev->hw_features |= NETIF_F_NTUPLE;
7521 if (bnxt_rfs_capable(bp)) {
7522 bp->flags |= BNXT_FLAG_RFS;
7523 dev->features |= NETIF_F_NTUPLE;
7524 }
7525 }
7526
Michael Chanc0c050c2015-10-22 16:01:17 -04007527 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
7528 bp->flags |= BNXT_FLAG_STRIP_VLAN;
7529
7530 rc = bnxt_probe_phy(bp);
7531 if (rc)
7532 goto init_err;
7533
Michael Chanaa8ed022016-12-07 00:26:17 -05007534 rc = bnxt_hwrm_func_reset(bp);
7535 if (rc)
7536 goto init_err;
7537
Michael Chan78095922016-12-07 00:26:16 -05007538 rc = bnxt_init_int_mode(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007539 if (rc)
7540 goto init_err;
7541
Michael Chan78095922016-12-07 00:26:16 -05007542 rc = register_netdev(dev);
7543 if (rc)
7544 goto init_err_clr_int;
7545
Michael Chanc0c050c2015-10-22 16:01:17 -04007546 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
7547 board_info[ent->driver_data].name,
7548 (long)pci_resource_start(pdev, 0), dev->dev_addr);
7549
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007550 bnxt_parse_log_pcie_link(bp);
7551
Michael Chanc0c050c2015-10-22 16:01:17 -04007552 return 0;
7553
Michael Chan78095922016-12-07 00:26:16 -05007554init_err_clr_int:
7555 bnxt_clear_int_mode(bp);
7556
Michael Chanc0c050c2015-10-22 16:01:17 -04007557init_err:
7558 pci_iounmap(pdev, bp->bar0);
7559 pci_release_regions(pdev);
7560 pci_disable_device(pdev);
7561
7562init_err_free:
7563 free_netdev(dev);
7564 return rc;
7565}
7566
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007567/**
7568 * bnxt_io_error_detected - called when PCI error is detected
7569 * @pdev: Pointer to PCI device
7570 * @state: The current pci connection state
7571 *
7572 * This function is called after a PCI bus error affecting
7573 * this device has been detected.
7574 */
7575static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
7576 pci_channel_state_t state)
7577{
7578 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chana588e452016-12-07 00:26:21 -05007579 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007580
7581 netdev_info(netdev, "PCI I/O error detected\n");
7582
7583 rtnl_lock();
7584 netif_device_detach(netdev);
7585
Michael Chana588e452016-12-07 00:26:21 -05007586 bnxt_ulp_stop(bp);
7587
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007588 if (state == pci_channel_io_perm_failure) {
7589 rtnl_unlock();
7590 return PCI_ERS_RESULT_DISCONNECT;
7591 }
7592
7593 if (netif_running(netdev))
7594 bnxt_close(netdev);
7595
7596 pci_disable_device(pdev);
7597 rtnl_unlock();
7598
7599 /* Request a slot slot reset. */
7600 return PCI_ERS_RESULT_NEED_RESET;
7601}
7602
7603/**
7604 * bnxt_io_slot_reset - called after the pci bus has been reset.
7605 * @pdev: Pointer to PCI device
7606 *
7607 * Restart the card from scratch, as if from a cold-boot.
7608 * At this point, the card has exprienced a hard reset,
7609 * followed by fixups by BIOS, and has its config space
7610 * set up identically to what it was at cold boot.
7611 */
7612static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
7613{
7614 struct net_device *netdev = pci_get_drvdata(pdev);
7615 struct bnxt *bp = netdev_priv(netdev);
7616 int err = 0;
7617 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
7618
7619 netdev_info(bp->dev, "PCI Slot Reset\n");
7620
7621 rtnl_lock();
7622
7623 if (pci_enable_device(pdev)) {
7624 dev_err(&pdev->dev,
7625 "Cannot re-enable PCI device after reset.\n");
7626 } else {
7627 pci_set_master(pdev);
7628
Michael Chanaa8ed022016-12-07 00:26:17 -05007629 err = bnxt_hwrm_func_reset(bp);
7630 if (!err && netif_running(netdev))
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007631 err = bnxt_open(netdev);
7632
Michael Chana588e452016-12-07 00:26:21 -05007633 if (!err) {
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007634 result = PCI_ERS_RESULT_RECOVERED;
Michael Chana588e452016-12-07 00:26:21 -05007635 bnxt_ulp_start(bp);
7636 }
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007637 }
7638
7639 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
7640 dev_close(netdev);
7641
7642 rtnl_unlock();
7643
7644 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7645 if (err) {
7646 dev_err(&pdev->dev,
7647 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7648 err); /* non-fatal, continue */
7649 }
7650
7651 return PCI_ERS_RESULT_RECOVERED;
7652}
7653
7654/**
7655 * bnxt_io_resume - called when traffic can start flowing again.
7656 * @pdev: Pointer to PCI device
7657 *
7658 * This callback is called when the error recovery driver tells
7659 * us that its OK to resume normal operation.
7660 */
7661static void bnxt_io_resume(struct pci_dev *pdev)
7662{
7663 struct net_device *netdev = pci_get_drvdata(pdev);
7664
7665 rtnl_lock();
7666
7667 netif_device_attach(netdev);
7668
7669 rtnl_unlock();
7670}
7671
7672static const struct pci_error_handlers bnxt_err_handler = {
7673 .error_detected = bnxt_io_error_detected,
7674 .slot_reset = bnxt_io_slot_reset,
7675 .resume = bnxt_io_resume
7676};
7677
Michael Chanc0c050c2015-10-22 16:01:17 -04007678static struct pci_driver bnxt_pci_driver = {
7679 .name = DRV_MODULE_NAME,
7680 .id_table = bnxt_pci_tbl,
7681 .probe = bnxt_init_one,
7682 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007683 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04007684#if defined(CONFIG_BNXT_SRIOV)
7685 .sriov_configure = bnxt_sriov_configure,
7686#endif
7687};
7688
7689module_pci_driver(bnxt_pci_driver);