blob: 75a8b302c198f19a96c77eb963d335ce9e5ec0b2 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070040#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040041#ifdef CONFIG_NET_RX_BUSY_POLL
42#include <net/busy_poll.h>
43#endif
44#include <linux/workqueue.h>
45#include <linux/prefetch.h>
46#include <linux/cache.h>
47#include <linux/log2.h>
48#include <linux/aer.h>
49#include <linux/bitmap.h>
50#include <linux/cpu_rmap.h>
51
52#include "bnxt_hsi.h"
53#include "bnxt.h"
54#include "bnxt_sriov.h"
55#include "bnxt_ethtool.h"
56
57#define BNXT_TX_TIMEOUT (5 * HZ)
58
59static const char version[] =
60 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
61
62MODULE_LICENSE("GPL");
63MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
64MODULE_VERSION(DRV_MODULE_VERSION);
65
66#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
67#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
68#define BNXT_RX_COPY_THRESH 256
69
Michael Chan4419dbe2016-02-10 17:33:49 -050070#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040071
72enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050073 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040074 BCM57302,
75 BCM57304,
Michael Chanb24eb6a2016-06-13 02:25:36 -040076 BCM57311,
77 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
Michael Chanebcd4ee2016-06-13 02:25:32 -040081 BCM57404_NPAR,
Michael Chanb24eb6a2016-06-13 02:25:36 -040082 BCM57412,
83 BCM57414,
84 BCM57416,
85 BCM57417,
86 BCM57414_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040087 BCM57314,
Michael Chanc0c050c2015-10-22 16:01:17 -040088 BCM57304_VF,
89 BCM57404_VF,
Michael Chanb24eb6a2016-06-13 02:25:36 -040090 BCM57414_VF,
91 BCM57314_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -040092};
93
94/* indexed by enum above */
95static const struct {
96 char *name;
97} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050098 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
99 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400100 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400101 { "Broadcom BCM57311 NetXtreme-C Single-port 10Gb Ethernet" },
102 { "Broadcom BCM57312 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -0500103 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400104 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -0500105 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chanebcd4ee2016-06-13 02:25:32 -0400106 { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400107 { "Broadcom BCM57412 NetXtreme-E Dual-port 10Gb Ethernet" },
108 { "Broadcom BCM57414 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
109 { "Broadcom BCM57416 NetXtreme-E Dual-port 10GBase-T Ethernet" },
110 { "Broadcom BCM57417 NetXtreme-E Dual-port 10GBase-T Ethernet" },
111 { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
Michael Chan5049e332016-05-15 03:04:50 -0400112 { "Broadcom BCM57314 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400113 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
114 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400115 { "Broadcom BCM57414 NetXtreme-E Ethernet Virtual Function" },
116 { "Broadcom BCM57314 NetXtreme-E Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400117};
118
119static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500120 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400121 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
122 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400123 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
124 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500125 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400126 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
127 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chanebcd4ee2016-06-13 02:25:32 -0400128 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57404_NPAR },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400129 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
130 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
131 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
132 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
133 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57414_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400134 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400135#ifdef CONFIG_BNXT_SRIOV
136 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
137 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400138 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = BCM57414_VF },
139 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = BCM57314_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400140#endif
141 { 0 }
142};
143
144MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
145
146static const u16 bnxt_vf_req_snif[] = {
147 HWRM_FUNC_CFG,
148 HWRM_PORT_PHY_QCFG,
149 HWRM_CFA_L2_FILTER_ALLOC,
150};
151
Michael Chan25be8622016-04-05 14:09:00 -0400152static const u16 bnxt_async_events_arr[] = {
153 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
154 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
Michael Chan4bb13ab2016-04-05 14:09:01 -0400155 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
Michael Chanfc0f1922016-06-13 02:25:30 -0400156 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
Michael Chan8cbde112016-04-11 04:11:14 -0400157 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400158};
159
Michael Chanc0c050c2015-10-22 16:01:17 -0400160static bool bnxt_vf_pciid(enum board_idx idx)
161{
Michael Chanb24eb6a2016-06-13 02:25:36 -0400162 return (idx == BCM57304_VF || idx == BCM57404_VF ||
163 idx == BCM57314_VF || idx == BCM57414_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400164}
165
166#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
167#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
168#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
169
170#define BNXT_CP_DB_REARM(db, raw_cons) \
171 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
172
173#define BNXT_CP_DB(db, raw_cons) \
174 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
175
176#define BNXT_CP_DB_IRQ_DIS(db) \
177 writel(DB_CP_IRQ_DIS_FLAGS, db)
178
179static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
180{
181 /* Tell compiler to fetch tx indices from memory. */
182 barrier();
183
184 return bp->tx_ring_size -
185 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
186}
187
188static const u16 bnxt_lhint_arr[] = {
189 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
190 TX_BD_FLAGS_LHINT_512_TO_1023,
191 TX_BD_FLAGS_LHINT_1024_TO_2047,
192 TX_BD_FLAGS_LHINT_1024_TO_2047,
193 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
194 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
195 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
196 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
197 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
198 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
199 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
200 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
201 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
202 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
203 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
204 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
205 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
206 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
207 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
208};
209
210static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
211{
212 struct bnxt *bp = netdev_priv(dev);
213 struct tx_bd *txbd;
214 struct tx_bd_ext *txbd1;
215 struct netdev_queue *txq;
216 int i;
217 dma_addr_t mapping;
218 unsigned int length, pad = 0;
219 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
220 u16 prod, last_frag;
221 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400222 struct bnxt_tx_ring_info *txr;
223 struct bnxt_sw_tx_bd *tx_buf;
224
225 i = skb_get_queue_mapping(skb);
226 if (unlikely(i >= bp->tx_nr_rings)) {
227 dev_kfree_skb_any(skb);
228 return NETDEV_TX_OK;
229 }
230
Michael Chanb6ab4b02016-01-02 23:44:59 -0500231 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400232 txq = netdev_get_tx_queue(dev, i);
233 prod = txr->tx_prod;
234
235 free_size = bnxt_tx_avail(bp, txr);
236 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
237 netif_tx_stop_queue(txq);
238 return NETDEV_TX_BUSY;
239 }
240
241 length = skb->len;
242 len = skb_headlen(skb);
243 last_frag = skb_shinfo(skb)->nr_frags;
244
245 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
246
247 txbd->tx_bd_opaque = prod;
248
249 tx_buf = &txr->tx_buf_ring[prod];
250 tx_buf->skb = skb;
251 tx_buf->nr_frags = last_frag;
252
253 vlan_tag_flags = 0;
254 cfa_action = 0;
255 if (skb_vlan_tag_present(skb)) {
256 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
257 skb_vlan_tag_get(skb);
258 /* Currently supports 8021Q, 8021AD vlan offloads
259 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
260 */
261 if (skb->vlan_proto == htons(ETH_P_8021Q))
262 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
263 }
264
265 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500266 struct tx_push_buffer *tx_push_buf = txr->tx_push;
267 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
268 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
269 void *pdata = tx_push_buf->data;
270 u64 *end;
271 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400272
273 /* Set COAL_NOW to be ready quickly for the next push */
274 tx_push->tx_bd_len_flags_type =
275 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
276 TX_BD_TYPE_LONG_TX_BD |
277 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
278 TX_BD_FLAGS_COAL_NOW |
279 TX_BD_FLAGS_PACKET_END |
280 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
281
282 if (skb->ip_summed == CHECKSUM_PARTIAL)
283 tx_push1->tx_bd_hsize_lflags =
284 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
285 else
286 tx_push1->tx_bd_hsize_lflags = 0;
287
288 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
289 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
290
Michael Chanfbb0fa82016-02-22 02:10:26 -0500291 end = pdata + length;
292 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500293 *end = 0;
294
Michael Chanc0c050c2015-10-22 16:01:17 -0400295 skb_copy_from_linear_data(skb, pdata, len);
296 pdata += len;
297 for (j = 0; j < last_frag; j++) {
298 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
299 void *fptr;
300
301 fptr = skb_frag_address_safe(frag);
302 if (!fptr)
303 goto normal_tx;
304
305 memcpy(pdata, fptr, skb_frag_size(frag));
306 pdata += skb_frag_size(frag);
307 }
308
Michael Chan4419dbe2016-02-10 17:33:49 -0500309 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
310 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400311 prod = NEXT_TX(prod);
312 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
313 memcpy(txbd, tx_push1, sizeof(*txbd));
314 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500315 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400316 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
317 txr->tx_prod = prod;
318
Michael Chanb9a84602016-06-06 02:37:14 -0400319 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400320 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400321 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400322
Michael Chan4419dbe2016-02-10 17:33:49 -0500323 push_len = (length + sizeof(*tx_push) + 7) / 8;
324 if (push_len > 16) {
325 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
326 __iowrite64_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
327 push_len - 16);
328 } else {
329 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
330 push_len);
331 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400332
Michael Chanc0c050c2015-10-22 16:01:17 -0400333 goto tx_done;
334 }
335
336normal_tx:
337 if (length < BNXT_MIN_PKT_SIZE) {
338 pad = BNXT_MIN_PKT_SIZE - length;
339 if (skb_pad(skb, pad)) {
340 /* SKB already freed. */
341 tx_buf->skb = NULL;
342 return NETDEV_TX_OK;
343 }
344 length = BNXT_MIN_PKT_SIZE;
345 }
346
347 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
348
349 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
350 dev_kfree_skb_any(skb);
351 tx_buf->skb = NULL;
352 return NETDEV_TX_OK;
353 }
354
355 dma_unmap_addr_set(tx_buf, mapping, mapping);
356 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
357 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
358
359 txbd->tx_bd_haddr = cpu_to_le64(mapping);
360
361 prod = NEXT_TX(prod);
362 txbd1 = (struct tx_bd_ext *)
363 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
364
365 txbd1->tx_bd_hsize_lflags = 0;
366 if (skb_is_gso(skb)) {
367 u32 hdr_len;
368
369 if (skb->encapsulation)
370 hdr_len = skb_inner_network_offset(skb) +
371 skb_inner_network_header_len(skb) +
372 inner_tcp_hdrlen(skb);
373 else
374 hdr_len = skb_transport_offset(skb) +
375 tcp_hdrlen(skb);
376
377 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
378 TX_BD_FLAGS_T_IPID |
379 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
380 length = skb_shinfo(skb)->gso_size;
381 txbd1->tx_bd_mss = cpu_to_le32(length);
382 length += hdr_len;
383 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
384 txbd1->tx_bd_hsize_lflags =
385 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
386 txbd1->tx_bd_mss = 0;
387 }
388
389 length >>= 9;
390 flags |= bnxt_lhint_arr[length];
391 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
392
393 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
394 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
395 for (i = 0; i < last_frag; i++) {
396 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
397
398 prod = NEXT_TX(prod);
399 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
400
401 len = skb_frag_size(frag);
402 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
403 DMA_TO_DEVICE);
404
405 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
406 goto tx_dma_error;
407
408 tx_buf = &txr->tx_buf_ring[prod];
409 dma_unmap_addr_set(tx_buf, mapping, mapping);
410
411 txbd->tx_bd_haddr = cpu_to_le64(mapping);
412
413 flags = len << TX_BD_LEN_SHIFT;
414 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
415 }
416
417 flags &= ~TX_BD_LEN;
418 txbd->tx_bd_len_flags_type =
419 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
420 TX_BD_FLAGS_PACKET_END);
421
422 netdev_tx_sent_queue(txq, skb->len);
423
424 /* Sync BD data before updating doorbell */
425 wmb();
426
427 prod = NEXT_TX(prod);
428 txr->tx_prod = prod;
429
430 writel(DB_KEY_TX | prod, txr->tx_doorbell);
431 writel(DB_KEY_TX | prod, txr->tx_doorbell);
432
433tx_done:
434
435 mmiowb();
436
437 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
438 netif_tx_stop_queue(txq);
439
440 /* netif_tx_stop_queue() must be done before checking
441 * tx index in bnxt_tx_avail() below, because in
442 * bnxt_tx_int(), we update tx index before checking for
443 * netif_tx_queue_stopped().
444 */
445 smp_mb();
446 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
447 netif_tx_wake_queue(txq);
448 }
449 return NETDEV_TX_OK;
450
451tx_dma_error:
452 last_frag = i;
453
454 /* start back at beginning and unmap skb */
455 prod = txr->tx_prod;
456 tx_buf = &txr->tx_buf_ring[prod];
457 tx_buf->skb = NULL;
458 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
459 skb_headlen(skb), PCI_DMA_TODEVICE);
460 prod = NEXT_TX(prod);
461
462 /* unmap remaining mapped pages */
463 for (i = 0; i < last_frag; i++) {
464 prod = NEXT_TX(prod);
465 tx_buf = &txr->tx_buf_ring[prod];
466 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
467 skb_frag_size(&skb_shinfo(skb)->frags[i]),
468 PCI_DMA_TODEVICE);
469 }
470
471 dev_kfree_skb_any(skb);
472 return NETDEV_TX_OK;
473}
474
475static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
476{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500477 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanb81a90d2016-01-02 23:45:01 -0500478 int index = txr - &bp->tx_ring[0];
Michael Chanc0c050c2015-10-22 16:01:17 -0400479 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
480 u16 cons = txr->tx_cons;
481 struct pci_dev *pdev = bp->pdev;
482 int i;
483 unsigned int tx_bytes = 0;
484
485 for (i = 0; i < nr_pkts; i++) {
486 struct bnxt_sw_tx_bd *tx_buf;
487 struct sk_buff *skb;
488 int j, last;
489
490 tx_buf = &txr->tx_buf_ring[cons];
491 cons = NEXT_TX(cons);
492 skb = tx_buf->skb;
493 tx_buf->skb = NULL;
494
495 if (tx_buf->is_push) {
496 tx_buf->is_push = 0;
497 goto next_tx_int;
498 }
499
500 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
501 skb_headlen(skb), PCI_DMA_TODEVICE);
502 last = tx_buf->nr_frags;
503
504 for (j = 0; j < last; j++) {
505 cons = NEXT_TX(cons);
506 tx_buf = &txr->tx_buf_ring[cons];
507 dma_unmap_page(
508 &pdev->dev,
509 dma_unmap_addr(tx_buf, mapping),
510 skb_frag_size(&skb_shinfo(skb)->frags[j]),
511 PCI_DMA_TODEVICE);
512 }
513
514next_tx_int:
515 cons = NEXT_TX(cons);
516
517 tx_bytes += skb->len;
518 dev_kfree_skb_any(skb);
519 }
520
521 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
522 txr->tx_cons = cons;
523
524 /* Need to make the tx_cons update visible to bnxt_start_xmit()
525 * before checking for netif_tx_queue_stopped(). Without the
526 * memory barrier, there is a small possibility that bnxt_start_xmit()
527 * will miss it and cause the queue to be stopped forever.
528 */
529 smp_mb();
530
531 if (unlikely(netif_tx_queue_stopped(txq)) &&
532 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
533 __netif_tx_lock(txq, smp_processor_id());
534 if (netif_tx_queue_stopped(txq) &&
535 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
536 txr->dev_state != BNXT_DEV_STATE_CLOSING)
537 netif_tx_wake_queue(txq);
538 __netif_tx_unlock(txq);
539 }
540}
541
542static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
543 gfp_t gfp)
544{
545 u8 *data;
546 struct pci_dev *pdev = bp->pdev;
547
548 data = kmalloc(bp->rx_buf_size, gfp);
549 if (!data)
550 return NULL;
551
552 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
553 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
554
555 if (dma_mapping_error(&pdev->dev, *mapping)) {
556 kfree(data);
557 data = NULL;
558 }
559 return data;
560}
561
562static inline int bnxt_alloc_rx_data(struct bnxt *bp,
563 struct bnxt_rx_ring_info *rxr,
564 u16 prod, gfp_t gfp)
565{
566 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
567 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
568 u8 *data;
569 dma_addr_t mapping;
570
571 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
572 if (!data)
573 return -ENOMEM;
574
575 rx_buf->data = data;
576 dma_unmap_addr_set(rx_buf, mapping, mapping);
577
578 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
579
580 return 0;
581}
582
583static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
584 u8 *data)
585{
586 u16 prod = rxr->rx_prod;
587 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
588 struct rx_bd *cons_bd, *prod_bd;
589
590 prod_rx_buf = &rxr->rx_buf_ring[prod];
591 cons_rx_buf = &rxr->rx_buf_ring[cons];
592
593 prod_rx_buf->data = data;
594
595 dma_unmap_addr_set(prod_rx_buf, mapping,
596 dma_unmap_addr(cons_rx_buf, mapping));
597
598 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
599 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
600
601 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
602}
603
604static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
605{
606 u16 next, max = rxr->rx_agg_bmap_size;
607
608 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
609 if (next >= max)
610 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
611 return next;
612}
613
614static inline int bnxt_alloc_rx_page(struct bnxt *bp,
615 struct bnxt_rx_ring_info *rxr,
616 u16 prod, gfp_t gfp)
617{
618 struct rx_bd *rxbd =
619 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
620 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
621 struct pci_dev *pdev = bp->pdev;
622 struct page *page;
623 dma_addr_t mapping;
624 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400625 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400626
Michael Chan89d0a062016-04-25 02:30:51 -0400627 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
628 page = rxr->rx_page;
629 if (!page) {
630 page = alloc_page(gfp);
631 if (!page)
632 return -ENOMEM;
633 rxr->rx_page = page;
634 rxr->rx_page_offset = 0;
635 }
636 offset = rxr->rx_page_offset;
637 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
638 if (rxr->rx_page_offset == PAGE_SIZE)
639 rxr->rx_page = NULL;
640 else
641 get_page(page);
642 } else {
643 page = alloc_page(gfp);
644 if (!page)
645 return -ENOMEM;
646 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400647
Michael Chan89d0a062016-04-25 02:30:51 -0400648 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400649 PCI_DMA_FROMDEVICE);
650 if (dma_mapping_error(&pdev->dev, mapping)) {
651 __free_page(page);
652 return -EIO;
653 }
654
655 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
656 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
657
658 __set_bit(sw_prod, rxr->rx_agg_bmap);
659 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
660 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
661
662 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400663 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400664 rx_agg_buf->mapping = mapping;
665 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
666 rxbd->rx_bd_opaque = sw_prod;
667 return 0;
668}
669
670static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
671 u32 agg_bufs)
672{
673 struct bnxt *bp = bnapi->bp;
674 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500675 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400676 u16 prod = rxr->rx_agg_prod;
677 u16 sw_prod = rxr->rx_sw_agg_prod;
678 u32 i;
679
680 for (i = 0; i < agg_bufs; i++) {
681 u16 cons;
682 struct rx_agg_cmp *agg;
683 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
684 struct rx_bd *prod_bd;
685 struct page *page;
686
687 agg = (struct rx_agg_cmp *)
688 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
689 cons = agg->rx_agg_cmp_opaque;
690 __clear_bit(cons, rxr->rx_agg_bmap);
691
692 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
693 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
694
695 __set_bit(sw_prod, rxr->rx_agg_bmap);
696 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
697 cons_rx_buf = &rxr->rx_agg_ring[cons];
698
699 /* It is possible for sw_prod to be equal to cons, so
700 * set cons_rx_buf->page to NULL first.
701 */
702 page = cons_rx_buf->page;
703 cons_rx_buf->page = NULL;
704 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400705 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400706
707 prod_rx_buf->mapping = cons_rx_buf->mapping;
708
709 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
710
711 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
712 prod_bd->rx_bd_opaque = sw_prod;
713
714 prod = NEXT_RX_AGG(prod);
715 sw_prod = NEXT_RX_AGG(sw_prod);
716 cp_cons = NEXT_CMP(cp_cons);
717 }
718 rxr->rx_agg_prod = prod;
719 rxr->rx_sw_agg_prod = sw_prod;
720}
721
722static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
723 struct bnxt_rx_ring_info *rxr, u16 cons,
724 u16 prod, u8 *data, dma_addr_t dma_addr,
725 unsigned int len)
726{
727 int err;
728 struct sk_buff *skb;
729
730 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
731 if (unlikely(err)) {
732 bnxt_reuse_rx_data(rxr, cons, data);
733 return NULL;
734 }
735
736 skb = build_skb(data, 0);
737 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
738 PCI_DMA_FROMDEVICE);
739 if (!skb) {
740 kfree(data);
741 return NULL;
742 }
743
744 skb_reserve(skb, BNXT_RX_OFFSET);
745 skb_put(skb, len);
746 return skb;
747}
748
749static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
750 struct sk_buff *skb, u16 cp_cons,
751 u32 agg_bufs)
752{
753 struct pci_dev *pdev = bp->pdev;
754 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500755 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400756 u16 prod = rxr->rx_agg_prod;
757 u32 i;
758
759 for (i = 0; i < agg_bufs; i++) {
760 u16 cons, frag_len;
761 struct rx_agg_cmp *agg;
762 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
763 struct page *page;
764 dma_addr_t mapping;
765
766 agg = (struct rx_agg_cmp *)
767 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
768 cons = agg->rx_agg_cmp_opaque;
769 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
770 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
771
772 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400773 skb_fill_page_desc(skb, i, cons_rx_buf->page,
774 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400775 __clear_bit(cons, rxr->rx_agg_bmap);
776
777 /* It is possible for bnxt_alloc_rx_page() to allocate
778 * a sw_prod index that equals the cons index, so we
779 * need to clear the cons entry now.
780 */
781 mapping = dma_unmap_addr(cons_rx_buf, mapping);
782 page = cons_rx_buf->page;
783 cons_rx_buf->page = NULL;
784
785 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
786 struct skb_shared_info *shinfo;
787 unsigned int nr_frags;
788
789 shinfo = skb_shinfo(skb);
790 nr_frags = --shinfo->nr_frags;
791 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
792
793 dev_kfree_skb(skb);
794
795 cons_rx_buf->page = page;
796
797 /* Update prod since possibly some pages have been
798 * allocated already.
799 */
800 rxr->rx_agg_prod = prod;
801 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
802 return NULL;
803 }
804
Michael Chan2839f282016-04-25 02:30:50 -0400805 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400806 PCI_DMA_FROMDEVICE);
807
808 skb->data_len += frag_len;
809 skb->len += frag_len;
810 skb->truesize += PAGE_SIZE;
811
812 prod = NEXT_RX_AGG(prod);
813 cp_cons = NEXT_CMP(cp_cons);
814 }
815 rxr->rx_agg_prod = prod;
816 return skb;
817}
818
819static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
820 u8 agg_bufs, u32 *raw_cons)
821{
822 u16 last;
823 struct rx_agg_cmp *agg;
824
825 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
826 last = RING_CMP(*raw_cons);
827 agg = (struct rx_agg_cmp *)
828 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
829 return RX_AGG_CMP_VALID(agg, *raw_cons);
830}
831
832static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
833 unsigned int len,
834 dma_addr_t mapping)
835{
836 struct bnxt *bp = bnapi->bp;
837 struct pci_dev *pdev = bp->pdev;
838 struct sk_buff *skb;
839
840 skb = napi_alloc_skb(&bnapi->napi, len);
841 if (!skb)
842 return NULL;
843
844 dma_sync_single_for_cpu(&pdev->dev, mapping,
845 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
846
847 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
848
849 dma_sync_single_for_device(&pdev->dev, mapping,
850 bp->rx_copy_thresh,
851 PCI_DMA_FROMDEVICE);
852
853 skb_put(skb, len);
854 return skb;
855}
856
Michael Chanfa7e2812016-05-10 19:18:00 -0400857static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
858 u32 *raw_cons, void *cmp)
859{
860 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
861 struct rx_cmp *rxcmp = cmp;
862 u32 tmp_raw_cons = *raw_cons;
863 u8 cmp_type, agg_bufs = 0;
864
865 cmp_type = RX_CMP_TYPE(rxcmp);
866
867 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
868 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
869 RX_CMP_AGG_BUFS) >>
870 RX_CMP_AGG_BUFS_SHIFT;
871 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
872 struct rx_tpa_end_cmp *tpa_end = cmp;
873
874 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
875 RX_TPA_END_CMP_AGG_BUFS) >>
876 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
877 }
878
879 if (agg_bufs) {
880 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
881 return -EBUSY;
882 }
883 *raw_cons = tmp_raw_cons;
884 return 0;
885}
886
887static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
888{
889 if (!rxr->bnapi->in_reset) {
890 rxr->bnapi->in_reset = true;
891 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
892 schedule_work(&bp->sp_task);
893 }
894 rxr->rx_next_cons = 0xffff;
895}
896
Michael Chanc0c050c2015-10-22 16:01:17 -0400897static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
898 struct rx_tpa_start_cmp *tpa_start,
899 struct rx_tpa_start_cmp_ext *tpa_start1)
900{
901 u8 agg_id = TPA_START_AGG_ID(tpa_start);
902 u16 cons, prod;
903 struct bnxt_tpa_info *tpa_info;
904 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
905 struct rx_bd *prod_bd;
906 dma_addr_t mapping;
907
908 cons = tpa_start->rx_tpa_start_cmp_opaque;
909 prod = rxr->rx_prod;
910 cons_rx_buf = &rxr->rx_buf_ring[cons];
911 prod_rx_buf = &rxr->rx_buf_ring[prod];
912 tpa_info = &rxr->rx_tpa[agg_id];
913
Michael Chanfa7e2812016-05-10 19:18:00 -0400914 if (unlikely(cons != rxr->rx_next_cons)) {
915 bnxt_sched_reset(bp, rxr);
916 return;
917 }
918
Michael Chanc0c050c2015-10-22 16:01:17 -0400919 prod_rx_buf->data = tpa_info->data;
920
921 mapping = tpa_info->mapping;
922 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
923
924 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
925
926 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
927
928 tpa_info->data = cons_rx_buf->data;
929 cons_rx_buf->data = NULL;
930 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
931
932 tpa_info->len =
933 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
934 RX_TPA_START_CMP_LEN_SHIFT;
935 if (likely(TPA_START_HASH_VALID(tpa_start))) {
936 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
937
938 tpa_info->hash_type = PKT_HASH_TYPE_L4;
939 tpa_info->gso_type = SKB_GSO_TCPV4;
940 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
941 if (hash_type == 3)
942 tpa_info->gso_type = SKB_GSO_TCPV6;
943 tpa_info->rss_hash =
944 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
945 } else {
946 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
947 tpa_info->gso_type = 0;
948 if (netif_msg_rx_err(bp))
949 netdev_warn(bp->dev, "TPA packet without valid hash\n");
950 }
951 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
952 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -0400953 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -0400954
955 rxr->rx_prod = NEXT_RX(prod);
956 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -0400957 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -0400958 cons_rx_buf = &rxr->rx_buf_ring[cons];
959
960 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
961 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
962 cons_rx_buf->data = NULL;
963}
964
965static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
966 u16 cp_cons, u32 agg_bufs)
967{
968 if (agg_bufs)
969 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
970}
971
Michael Chan94758f82016-06-13 02:25:35 -0400972static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
973 int payload_off, int tcp_ts,
974 struct sk_buff *skb)
975{
976#ifdef CONFIG_INET
977 struct tcphdr *th;
978 int len, nw_off;
979 u16 outer_ip_off, inner_ip_off, inner_mac_off;
980 u32 hdr_info = tpa_info->hdr_info;
981 bool loopback = false;
982
983 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
984 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
985 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
986
987 /* If the packet is an internal loopback packet, the offsets will
988 * have an extra 4 bytes.
989 */
990 if (inner_mac_off == 4) {
991 loopback = true;
992 } else if (inner_mac_off > 4) {
993 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
994 ETH_HLEN - 2));
995
996 /* We only support inner iPv4/ipv6. If we don't see the
997 * correct protocol ID, it must be a loopback packet where
998 * the offsets are off by 4.
999 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001000 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001001 loopback = true;
1002 }
1003 if (loopback) {
1004 /* internal loopback packet, subtract all offsets by 4 */
1005 inner_ip_off -= 4;
1006 inner_mac_off -= 4;
1007 outer_ip_off -= 4;
1008 }
1009
1010 nw_off = inner_ip_off - ETH_HLEN;
1011 skb_set_network_header(skb, nw_off);
1012 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1013 struct ipv6hdr *iph = ipv6_hdr(skb);
1014
1015 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1016 len = skb->len - skb_transport_offset(skb);
1017 th = tcp_hdr(skb);
1018 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1019 } else {
1020 struct iphdr *iph = ip_hdr(skb);
1021
1022 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1023 len = skb->len - skb_transport_offset(skb);
1024 th = tcp_hdr(skb);
1025 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1026 }
1027
1028 if (inner_mac_off) { /* tunnel */
1029 struct udphdr *uh = NULL;
1030 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1031 ETH_HLEN - 2));
1032
1033 if (proto == htons(ETH_P_IP)) {
1034 struct iphdr *iph = (struct iphdr *)skb->data;
1035
1036 if (iph->protocol == IPPROTO_UDP)
1037 uh = (struct udphdr *)(iph + 1);
1038 } else {
1039 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1040
1041 if (iph->nexthdr == IPPROTO_UDP)
1042 uh = (struct udphdr *)(iph + 1);
1043 }
1044 if (uh) {
1045 if (uh->check)
1046 skb_shinfo(skb)->gso_type |=
1047 SKB_GSO_UDP_TUNNEL_CSUM;
1048 else
1049 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1050 }
1051 }
1052#endif
1053 return skb;
1054}
1055
Michael Chanc0c050c2015-10-22 16:01:17 -04001056#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1057#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1058
Michael Chan309369c2016-06-13 02:25:34 -04001059static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1060 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001061 struct sk_buff *skb)
1062{
Michael Chand1611c32015-10-25 22:27:57 -04001063#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001064 struct tcphdr *th;
Michael Chan309369c2016-06-13 02:25:34 -04001065 int len, nw_off, tcp_opt_len;
Michael Chanc0c050c2015-10-22 16:01:17 -04001066
Michael Chan309369c2016-06-13 02:25:34 -04001067 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001068 tcp_opt_len = 12;
1069
Michael Chanc0c050c2015-10-22 16:01:17 -04001070 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1071 struct iphdr *iph;
1072
1073 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1074 ETH_HLEN;
1075 skb_set_network_header(skb, nw_off);
1076 iph = ip_hdr(skb);
1077 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1078 len = skb->len - skb_transport_offset(skb);
1079 th = tcp_hdr(skb);
1080 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1081 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1082 struct ipv6hdr *iph;
1083
1084 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1085 ETH_HLEN;
1086 skb_set_network_header(skb, nw_off);
1087 iph = ipv6_hdr(skb);
1088 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1089 len = skb->len - skb_transport_offset(skb);
1090 th = tcp_hdr(skb);
1091 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1092 } else {
1093 dev_kfree_skb_any(skb);
1094 return NULL;
1095 }
1096 tcp_gro_complete(skb);
1097
1098 if (nw_off) { /* tunnel */
1099 struct udphdr *uh = NULL;
1100
1101 if (skb->protocol == htons(ETH_P_IP)) {
1102 struct iphdr *iph = (struct iphdr *)skb->data;
1103
1104 if (iph->protocol == IPPROTO_UDP)
1105 uh = (struct udphdr *)(iph + 1);
1106 } else {
1107 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1108
1109 if (iph->nexthdr == IPPROTO_UDP)
1110 uh = (struct udphdr *)(iph + 1);
1111 }
1112 if (uh) {
1113 if (uh->check)
1114 skb_shinfo(skb)->gso_type |=
1115 SKB_GSO_UDP_TUNNEL_CSUM;
1116 else
1117 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1118 }
1119 }
1120#endif
1121 return skb;
1122}
1123
Michael Chan309369c2016-06-13 02:25:34 -04001124static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1125 struct bnxt_tpa_info *tpa_info,
1126 struct rx_tpa_end_cmp *tpa_end,
1127 struct rx_tpa_end_cmp_ext *tpa_end1,
1128 struct sk_buff *skb)
1129{
1130#ifdef CONFIG_INET
1131 int payload_off;
1132 u16 segs;
1133
1134 segs = TPA_END_TPA_SEGS(tpa_end);
1135 if (segs == 1)
1136 return skb;
1137
1138 NAPI_GRO_CB(skb)->count = segs;
1139 skb_shinfo(skb)->gso_size =
1140 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1141 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1142 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1143 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1144 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1145 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
1146#endif
1147 return skb;
1148}
1149
Michael Chanc0c050c2015-10-22 16:01:17 -04001150static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1151 struct bnxt_napi *bnapi,
1152 u32 *raw_cons,
1153 struct rx_tpa_end_cmp *tpa_end,
1154 struct rx_tpa_end_cmp_ext *tpa_end1,
1155 bool *agg_event)
1156{
1157 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001158 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001159 u8 agg_id = TPA_END_AGG_ID(tpa_end);
1160 u8 *data, agg_bufs;
1161 u16 cp_cons = RING_CMP(*raw_cons);
1162 unsigned int len;
1163 struct bnxt_tpa_info *tpa_info;
1164 dma_addr_t mapping;
1165 struct sk_buff *skb;
1166
Michael Chanfa7e2812016-05-10 19:18:00 -04001167 if (unlikely(bnapi->in_reset)) {
1168 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1169
1170 if (rc < 0)
1171 return ERR_PTR(-EBUSY);
1172 return NULL;
1173 }
1174
Michael Chanc0c050c2015-10-22 16:01:17 -04001175 tpa_info = &rxr->rx_tpa[agg_id];
1176 data = tpa_info->data;
1177 prefetch(data);
1178 len = tpa_info->len;
1179 mapping = tpa_info->mapping;
1180
1181 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1182 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1183
1184 if (agg_bufs) {
1185 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1186 return ERR_PTR(-EBUSY);
1187
1188 *agg_event = true;
1189 cp_cons = NEXT_CMP(cp_cons);
1190 }
1191
1192 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1193 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1194 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1195 agg_bufs, (int)MAX_SKB_FRAGS);
1196 return NULL;
1197 }
1198
1199 if (len <= bp->rx_copy_thresh) {
1200 skb = bnxt_copy_skb(bnapi, data, len, mapping);
1201 if (!skb) {
1202 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1203 return NULL;
1204 }
1205 } else {
1206 u8 *new_data;
1207 dma_addr_t new_mapping;
1208
1209 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1210 if (!new_data) {
1211 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1212 return NULL;
1213 }
1214
1215 tpa_info->data = new_data;
1216 tpa_info->mapping = new_mapping;
1217
1218 skb = build_skb(data, 0);
1219 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
1220 PCI_DMA_FROMDEVICE);
1221
1222 if (!skb) {
1223 kfree(data);
1224 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1225 return NULL;
1226 }
1227 skb_reserve(skb, BNXT_RX_OFFSET);
1228 skb_put(skb, len);
1229 }
1230
1231 if (agg_bufs) {
1232 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1233 if (!skb) {
1234 /* Page reuse already handled by bnxt_rx_pages(). */
1235 return NULL;
1236 }
1237 }
1238 skb->protocol = eth_type_trans(skb, bp->dev);
1239
1240 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1241 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1242
Michael Chan8852ddb2016-06-06 02:37:16 -04001243 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1244 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001245 u16 vlan_proto = tpa_info->metadata >>
1246 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001247 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001248
Michael Chan8852ddb2016-06-06 02:37:16 -04001249 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001250 }
1251
1252 skb_checksum_none_assert(skb);
1253 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1254 skb->ip_summed = CHECKSUM_UNNECESSARY;
1255 skb->csum_level =
1256 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1257 }
1258
1259 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001260 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001261
1262 return skb;
1263}
1264
1265/* returns the following:
1266 * 1 - 1 packet successfully received
1267 * 0 - successful TPA_START, packet not completed yet
1268 * -EBUSY - completion ring does not have all the agg buffers yet
1269 * -ENOMEM - packet aborted due to out of memory
1270 * -EIO - packet aborted due to hw error indicated in BD
1271 */
1272static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1273 bool *agg_event)
1274{
1275 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001276 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001277 struct net_device *dev = bp->dev;
1278 struct rx_cmp *rxcmp;
1279 struct rx_cmp_ext *rxcmp1;
1280 u32 tmp_raw_cons = *raw_cons;
1281 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1282 struct bnxt_sw_rx_bd *rx_buf;
1283 unsigned int len;
1284 u8 *data, agg_bufs, cmp_type;
1285 dma_addr_t dma_addr;
1286 struct sk_buff *skb;
1287 int rc = 0;
1288
1289 rxcmp = (struct rx_cmp *)
1290 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1291
1292 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1293 cp_cons = RING_CMP(tmp_raw_cons);
1294 rxcmp1 = (struct rx_cmp_ext *)
1295 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1296
1297 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1298 return -EBUSY;
1299
1300 cmp_type = RX_CMP_TYPE(rxcmp);
1301
1302 prod = rxr->rx_prod;
1303
1304 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1305 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1306 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1307
1308 goto next_rx_no_prod;
1309
1310 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1311 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1312 (struct rx_tpa_end_cmp *)rxcmp,
1313 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1314 agg_event);
1315
1316 if (unlikely(IS_ERR(skb)))
1317 return -EBUSY;
1318
1319 rc = -ENOMEM;
1320 if (likely(skb)) {
1321 skb_record_rx_queue(skb, bnapi->index);
1322 skb_mark_napi_id(skb, &bnapi->napi);
1323 if (bnxt_busy_polling(bnapi))
1324 netif_receive_skb(skb);
1325 else
1326 napi_gro_receive(&bnapi->napi, skb);
1327 rc = 1;
1328 }
1329 goto next_rx_no_prod;
1330 }
1331
1332 cons = rxcmp->rx_cmp_opaque;
1333 rx_buf = &rxr->rx_buf_ring[cons];
1334 data = rx_buf->data;
Michael Chanfa7e2812016-05-10 19:18:00 -04001335 if (unlikely(cons != rxr->rx_next_cons)) {
1336 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1337
1338 bnxt_sched_reset(bp, rxr);
1339 return rc1;
1340 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001341 prefetch(data);
1342
1343 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1344 RX_CMP_AGG_BUFS_SHIFT;
1345
1346 if (agg_bufs) {
1347 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1348 return -EBUSY;
1349
1350 cp_cons = NEXT_CMP(cp_cons);
1351 *agg_event = true;
1352 }
1353
1354 rx_buf->data = NULL;
1355 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1356 bnxt_reuse_rx_data(rxr, cons, data);
1357 if (agg_bufs)
1358 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1359
1360 rc = -EIO;
1361 goto next_rx;
1362 }
1363
1364 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1365 dma_addr = dma_unmap_addr(rx_buf, mapping);
1366
1367 if (len <= bp->rx_copy_thresh) {
1368 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1369 bnxt_reuse_rx_data(rxr, cons, data);
1370 if (!skb) {
1371 rc = -ENOMEM;
1372 goto next_rx;
1373 }
1374 } else {
1375 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1376 if (!skb) {
1377 rc = -ENOMEM;
1378 goto next_rx;
1379 }
1380 }
1381
1382 if (agg_bufs) {
1383 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1384 if (!skb) {
1385 rc = -ENOMEM;
1386 goto next_rx;
1387 }
1388 }
1389
1390 if (RX_CMP_HASH_VALID(rxcmp)) {
1391 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1392 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1393
1394 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1395 if (hash_type != 1 && hash_type != 3)
1396 type = PKT_HASH_TYPE_L3;
1397 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1398 }
1399
1400 skb->protocol = eth_type_trans(skb, dev);
1401
Michael Chan8852ddb2016-06-06 02:37:16 -04001402 if ((rxcmp1->rx_cmp_flags2 &
1403 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1404 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001405 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001406 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001407 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1408
Michael Chan8852ddb2016-06-06 02:37:16 -04001409 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001410 }
1411
1412 skb_checksum_none_assert(skb);
1413 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1414 if (dev->features & NETIF_F_RXCSUM) {
1415 skb->ip_summed = CHECKSUM_UNNECESSARY;
1416 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1417 }
1418 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001419 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1420 if (dev->features & NETIF_F_RXCSUM)
1421 cpr->rx_l4_csum_errors++;
1422 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001423 }
1424
1425 skb_record_rx_queue(skb, bnapi->index);
1426 skb_mark_napi_id(skb, &bnapi->napi);
1427 if (bnxt_busy_polling(bnapi))
1428 netif_receive_skb(skb);
1429 else
1430 napi_gro_receive(&bnapi->napi, skb);
1431 rc = 1;
1432
1433next_rx:
1434 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001435 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001436
1437next_rx_no_prod:
1438 *raw_cons = tmp_raw_cons;
1439
1440 return rc;
1441}
1442
Michael Chan4bb13ab2016-04-05 14:09:01 -04001443#define BNXT_GET_EVENT_PORT(data) \
1444 ((data) & \
1445 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1446
Michael Chanc0c050c2015-10-22 16:01:17 -04001447static int bnxt_async_event_process(struct bnxt *bp,
1448 struct hwrm_async_event_cmpl *cmpl)
1449{
1450 u16 event_id = le16_to_cpu(cmpl->event_id);
1451
1452 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1453 switch (event_id) {
Michael Chan8cbde112016-04-11 04:11:14 -04001454 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1455 u32 data1 = le32_to_cpu(cmpl->event_data1);
1456 struct bnxt_link_info *link_info = &bp->link_info;
1457
1458 if (BNXT_VF(bp))
1459 goto async_event_process_exit;
1460 if (data1 & 0x20000) {
1461 u16 fw_speed = link_info->force_link_speed;
1462 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1463
1464 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1465 speed);
1466 }
1467 /* fall thru */
1468 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001469 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1470 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001471 break;
1472 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1473 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001474 break;
Michael Chan4bb13ab2016-04-05 14:09:01 -04001475 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1476 u32 data1 = le32_to_cpu(cmpl->event_data1);
1477 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1478
1479 if (BNXT_VF(bp))
1480 break;
1481
1482 if (bp->pf.port_id != port_id)
1483 break;
1484
Michael Chan4bb13ab2016-04-05 14:09:01 -04001485 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1486 break;
1487 }
Michael Chanfc0f1922016-06-13 02:25:30 -04001488 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
1489 if (BNXT_PF(bp))
1490 goto async_event_process_exit;
1491 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1492 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001493 default:
1494 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1495 event_id);
Jeffrey Huang19241362016-02-26 04:00:00 -05001496 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001497 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001498 schedule_work(&bp->sp_task);
1499async_event_process_exit:
Michael Chanc0c050c2015-10-22 16:01:17 -04001500 return 0;
1501}
1502
1503static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1504{
1505 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1506 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1507 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1508 (struct hwrm_fwd_req_cmpl *)txcmp;
1509
1510 switch (cmpl_type) {
1511 case CMPL_BASE_TYPE_HWRM_DONE:
1512 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1513 if (seq_id == bp->hwrm_intr_seq_id)
1514 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1515 else
1516 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1517 break;
1518
1519 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1520 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1521
1522 if ((vf_id < bp->pf.first_vf_id) ||
1523 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1524 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1525 vf_id);
1526 return -EINVAL;
1527 }
1528
1529 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1530 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1531 schedule_work(&bp->sp_task);
1532 break;
1533
1534 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1535 bnxt_async_event_process(bp,
1536 (struct hwrm_async_event_cmpl *)txcmp);
1537
1538 default:
1539 break;
1540 }
1541
1542 return 0;
1543}
1544
1545static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1546{
1547 struct bnxt_napi *bnapi = dev_instance;
1548 struct bnxt *bp = bnapi->bp;
1549 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1550 u32 cons = RING_CMP(cpr->cp_raw_cons);
1551
1552 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1553 napi_schedule(&bnapi->napi);
1554 return IRQ_HANDLED;
1555}
1556
1557static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1558{
1559 u32 raw_cons = cpr->cp_raw_cons;
1560 u16 cons = RING_CMP(raw_cons);
1561 struct tx_cmp *txcmp;
1562
1563 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1564
1565 return TX_CMP_VALID(txcmp, raw_cons);
1566}
1567
Michael Chanc0c050c2015-10-22 16:01:17 -04001568static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1569{
1570 struct bnxt_napi *bnapi = dev_instance;
1571 struct bnxt *bp = bnapi->bp;
1572 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1573 u32 cons = RING_CMP(cpr->cp_raw_cons);
1574 u32 int_status;
1575
1576 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1577
1578 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001579 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001580 /* return if erroneous interrupt */
1581 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1582 return IRQ_NONE;
1583 }
1584
1585 /* disable ring IRQ */
1586 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1587
1588 /* Return here if interrupt is shared and is disabled. */
1589 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1590 return IRQ_HANDLED;
1591
1592 napi_schedule(&bnapi->napi);
1593 return IRQ_HANDLED;
1594}
1595
1596static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1597{
1598 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1599 u32 raw_cons = cpr->cp_raw_cons;
1600 u32 cons;
1601 int tx_pkts = 0;
1602 int rx_pkts = 0;
1603 bool rx_event = false;
1604 bool agg_event = false;
1605 struct tx_cmp *txcmp;
1606
1607 while (1) {
1608 int rc;
1609
1610 cons = RING_CMP(raw_cons);
1611 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1612
1613 if (!TX_CMP_VALID(txcmp, raw_cons))
1614 break;
1615
Michael Chan67a95e22016-05-04 16:56:43 -04001616 /* The valid test of the entry must be done first before
1617 * reading any further.
1618 */
Michael Chanb67daab2016-05-15 03:04:51 -04001619 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001620 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1621 tx_pkts++;
1622 /* return full budget so NAPI will complete. */
1623 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1624 rx_pkts = budget;
1625 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1626 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1627 if (likely(rc >= 0))
1628 rx_pkts += rc;
1629 else if (rc == -EBUSY) /* partial completion */
1630 break;
1631 rx_event = true;
1632 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1633 CMPL_BASE_TYPE_HWRM_DONE) ||
1634 (TX_CMP_TYPE(txcmp) ==
1635 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1636 (TX_CMP_TYPE(txcmp) ==
1637 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1638 bnxt_hwrm_handler(bp, txcmp);
1639 }
1640 raw_cons = NEXT_RAW_CMP(raw_cons);
1641
1642 if (rx_pkts == budget)
1643 break;
1644 }
1645
1646 cpr->cp_raw_cons = raw_cons;
1647 /* ACK completion ring before freeing tx ring and producing new
1648 * buffers in rx/agg rings to prevent overflowing the completion
1649 * ring.
1650 */
1651 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1652
1653 if (tx_pkts)
1654 bnxt_tx_int(bp, bnapi, tx_pkts);
1655
1656 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001657 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001658
1659 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1660 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1661 if (agg_event) {
1662 writel(DB_KEY_RX | rxr->rx_agg_prod,
1663 rxr->rx_agg_doorbell);
1664 writel(DB_KEY_RX | rxr->rx_agg_prod,
1665 rxr->rx_agg_doorbell);
1666 }
1667 }
1668 return rx_pkts;
1669}
1670
1671static int bnxt_poll(struct napi_struct *napi, int budget)
1672{
1673 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1674 struct bnxt *bp = bnapi->bp;
1675 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1676 int work_done = 0;
1677
1678 if (!bnxt_lock_napi(bnapi))
1679 return budget;
1680
1681 while (1) {
1682 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1683
1684 if (work_done >= budget)
1685 break;
1686
1687 if (!bnxt_has_work(bp, cpr)) {
1688 napi_complete(napi);
1689 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1690 break;
1691 }
1692 }
1693 mmiowb();
1694 bnxt_unlock_napi(bnapi);
1695 return work_done;
1696}
1697
1698#ifdef CONFIG_NET_RX_BUSY_POLL
1699static int bnxt_busy_poll(struct napi_struct *napi)
1700{
1701 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1702 struct bnxt *bp = bnapi->bp;
1703 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1704 int rx_work, budget = 4;
1705
1706 if (atomic_read(&bp->intr_sem) != 0)
1707 return LL_FLUSH_FAILED;
1708
1709 if (!bnxt_lock_poll(bnapi))
1710 return LL_FLUSH_BUSY;
1711
1712 rx_work = bnxt_poll_work(bp, bnapi, budget);
1713
1714 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1715
1716 bnxt_unlock_poll(bnapi);
1717 return rx_work;
1718}
1719#endif
1720
1721static void bnxt_free_tx_skbs(struct bnxt *bp)
1722{
1723 int i, max_idx;
1724 struct pci_dev *pdev = bp->pdev;
1725
Michael Chanb6ab4b02016-01-02 23:44:59 -05001726 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001727 return;
1728
1729 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1730 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001731 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001732 int j;
1733
Michael Chanc0c050c2015-10-22 16:01:17 -04001734 for (j = 0; j < max_idx;) {
1735 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1736 struct sk_buff *skb = tx_buf->skb;
1737 int k, last;
1738
1739 if (!skb) {
1740 j++;
1741 continue;
1742 }
1743
1744 tx_buf->skb = NULL;
1745
1746 if (tx_buf->is_push) {
1747 dev_kfree_skb(skb);
1748 j += 2;
1749 continue;
1750 }
1751
1752 dma_unmap_single(&pdev->dev,
1753 dma_unmap_addr(tx_buf, mapping),
1754 skb_headlen(skb),
1755 PCI_DMA_TODEVICE);
1756
1757 last = tx_buf->nr_frags;
1758 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001759 for (k = 0; k < last; k++, j++) {
1760 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001761 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1762
Michael Chand612a572016-01-28 03:11:22 -05001763 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001764 dma_unmap_page(
1765 &pdev->dev,
1766 dma_unmap_addr(tx_buf, mapping),
1767 skb_frag_size(frag), PCI_DMA_TODEVICE);
1768 }
1769 dev_kfree_skb(skb);
1770 }
1771 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1772 }
1773}
1774
1775static void bnxt_free_rx_skbs(struct bnxt *bp)
1776{
1777 int i, max_idx, max_agg_idx;
1778 struct pci_dev *pdev = bp->pdev;
1779
Michael Chanb6ab4b02016-01-02 23:44:59 -05001780 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001781 return;
1782
1783 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1784 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1785 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001786 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001787 int j;
1788
Michael Chanc0c050c2015-10-22 16:01:17 -04001789 if (rxr->rx_tpa) {
1790 for (j = 0; j < MAX_TPA; j++) {
1791 struct bnxt_tpa_info *tpa_info =
1792 &rxr->rx_tpa[j];
1793 u8 *data = tpa_info->data;
1794
1795 if (!data)
1796 continue;
1797
1798 dma_unmap_single(
1799 &pdev->dev,
1800 dma_unmap_addr(tpa_info, mapping),
1801 bp->rx_buf_use_size,
1802 PCI_DMA_FROMDEVICE);
1803
1804 tpa_info->data = NULL;
1805
1806 kfree(data);
1807 }
1808 }
1809
1810 for (j = 0; j < max_idx; j++) {
1811 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1812 u8 *data = rx_buf->data;
1813
1814 if (!data)
1815 continue;
1816
1817 dma_unmap_single(&pdev->dev,
1818 dma_unmap_addr(rx_buf, mapping),
1819 bp->rx_buf_use_size,
1820 PCI_DMA_FROMDEVICE);
1821
1822 rx_buf->data = NULL;
1823
1824 kfree(data);
1825 }
1826
1827 for (j = 0; j < max_agg_idx; j++) {
1828 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1829 &rxr->rx_agg_ring[j];
1830 struct page *page = rx_agg_buf->page;
1831
1832 if (!page)
1833 continue;
1834
1835 dma_unmap_page(&pdev->dev,
1836 dma_unmap_addr(rx_agg_buf, mapping),
Michael Chan2839f282016-04-25 02:30:50 -04001837 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001838
1839 rx_agg_buf->page = NULL;
1840 __clear_bit(j, rxr->rx_agg_bmap);
1841
1842 __free_page(page);
1843 }
Michael Chan89d0a062016-04-25 02:30:51 -04001844 if (rxr->rx_page) {
1845 __free_page(rxr->rx_page);
1846 rxr->rx_page = NULL;
1847 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001848 }
1849}
1850
1851static void bnxt_free_skbs(struct bnxt *bp)
1852{
1853 bnxt_free_tx_skbs(bp);
1854 bnxt_free_rx_skbs(bp);
1855}
1856
1857static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1858{
1859 struct pci_dev *pdev = bp->pdev;
1860 int i;
1861
1862 for (i = 0; i < ring->nr_pages; i++) {
1863 if (!ring->pg_arr[i])
1864 continue;
1865
1866 dma_free_coherent(&pdev->dev, ring->page_size,
1867 ring->pg_arr[i], ring->dma_arr[i]);
1868
1869 ring->pg_arr[i] = NULL;
1870 }
1871 if (ring->pg_tbl) {
1872 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1873 ring->pg_tbl, ring->pg_tbl_map);
1874 ring->pg_tbl = NULL;
1875 }
1876 if (ring->vmem_size && *ring->vmem) {
1877 vfree(*ring->vmem);
1878 *ring->vmem = NULL;
1879 }
1880}
1881
1882static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1883{
1884 int i;
1885 struct pci_dev *pdev = bp->pdev;
1886
1887 if (ring->nr_pages > 1) {
1888 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1889 ring->nr_pages * 8,
1890 &ring->pg_tbl_map,
1891 GFP_KERNEL);
1892 if (!ring->pg_tbl)
1893 return -ENOMEM;
1894 }
1895
1896 for (i = 0; i < ring->nr_pages; i++) {
1897 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1898 ring->page_size,
1899 &ring->dma_arr[i],
1900 GFP_KERNEL);
1901 if (!ring->pg_arr[i])
1902 return -ENOMEM;
1903
1904 if (ring->nr_pages > 1)
1905 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1906 }
1907
1908 if (ring->vmem_size) {
1909 *ring->vmem = vzalloc(ring->vmem_size);
1910 if (!(*ring->vmem))
1911 return -ENOMEM;
1912 }
1913 return 0;
1914}
1915
1916static void bnxt_free_rx_rings(struct bnxt *bp)
1917{
1918 int i;
1919
Michael Chanb6ab4b02016-01-02 23:44:59 -05001920 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001921 return;
1922
1923 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001924 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001925 struct bnxt_ring_struct *ring;
1926
Michael Chanc0c050c2015-10-22 16:01:17 -04001927 kfree(rxr->rx_tpa);
1928 rxr->rx_tpa = NULL;
1929
1930 kfree(rxr->rx_agg_bmap);
1931 rxr->rx_agg_bmap = NULL;
1932
1933 ring = &rxr->rx_ring_struct;
1934 bnxt_free_ring(bp, ring);
1935
1936 ring = &rxr->rx_agg_ring_struct;
1937 bnxt_free_ring(bp, ring);
1938 }
1939}
1940
1941static int bnxt_alloc_rx_rings(struct bnxt *bp)
1942{
1943 int i, rc, agg_rings = 0, tpa_rings = 0;
1944
Michael Chanb6ab4b02016-01-02 23:44:59 -05001945 if (!bp->rx_ring)
1946 return -ENOMEM;
1947
Michael Chanc0c050c2015-10-22 16:01:17 -04001948 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1949 agg_rings = 1;
1950
1951 if (bp->flags & BNXT_FLAG_TPA)
1952 tpa_rings = 1;
1953
1954 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001955 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001956 struct bnxt_ring_struct *ring;
1957
Michael Chanc0c050c2015-10-22 16:01:17 -04001958 ring = &rxr->rx_ring_struct;
1959
1960 rc = bnxt_alloc_ring(bp, ring);
1961 if (rc)
1962 return rc;
1963
1964 if (agg_rings) {
1965 u16 mem_size;
1966
1967 ring = &rxr->rx_agg_ring_struct;
1968 rc = bnxt_alloc_ring(bp, ring);
1969 if (rc)
1970 return rc;
1971
1972 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1973 mem_size = rxr->rx_agg_bmap_size / 8;
1974 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1975 if (!rxr->rx_agg_bmap)
1976 return -ENOMEM;
1977
1978 if (tpa_rings) {
1979 rxr->rx_tpa = kcalloc(MAX_TPA,
1980 sizeof(struct bnxt_tpa_info),
1981 GFP_KERNEL);
1982 if (!rxr->rx_tpa)
1983 return -ENOMEM;
1984 }
1985 }
1986 }
1987 return 0;
1988}
1989
1990static void bnxt_free_tx_rings(struct bnxt *bp)
1991{
1992 int i;
1993 struct pci_dev *pdev = bp->pdev;
1994
Michael Chanb6ab4b02016-01-02 23:44:59 -05001995 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001996 return;
1997
1998 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001999 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002000 struct bnxt_ring_struct *ring;
2001
Michael Chanc0c050c2015-10-22 16:01:17 -04002002 if (txr->tx_push) {
2003 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2004 txr->tx_push, txr->tx_push_mapping);
2005 txr->tx_push = NULL;
2006 }
2007
2008 ring = &txr->tx_ring_struct;
2009
2010 bnxt_free_ring(bp, ring);
2011 }
2012}
2013
2014static int bnxt_alloc_tx_rings(struct bnxt *bp)
2015{
2016 int i, j, rc;
2017 struct pci_dev *pdev = bp->pdev;
2018
2019 bp->tx_push_size = 0;
2020 if (bp->tx_push_thresh) {
2021 int push_size;
2022
2023 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2024 bp->tx_push_thresh);
2025
Michael Chan4419dbe2016-02-10 17:33:49 -05002026 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002027 push_size = 0;
2028 bp->tx_push_thresh = 0;
2029 }
2030
2031 bp->tx_push_size = push_size;
2032 }
2033
2034 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002035 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002036 struct bnxt_ring_struct *ring;
2037
Michael Chanc0c050c2015-10-22 16:01:17 -04002038 ring = &txr->tx_ring_struct;
2039
2040 rc = bnxt_alloc_ring(bp, ring);
2041 if (rc)
2042 return rc;
2043
2044 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002045 dma_addr_t mapping;
2046
2047 /* One pre-allocated DMA buffer to backup
2048 * TX push operation
2049 */
2050 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2051 bp->tx_push_size,
2052 &txr->tx_push_mapping,
2053 GFP_KERNEL);
2054
2055 if (!txr->tx_push)
2056 return -ENOMEM;
2057
Michael Chanc0c050c2015-10-22 16:01:17 -04002058 mapping = txr->tx_push_mapping +
2059 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002060 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002061
Michael Chan4419dbe2016-02-10 17:33:49 -05002062 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002063 }
2064 ring->queue_id = bp->q_info[j].queue_id;
2065 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2066 j++;
2067 }
2068 return 0;
2069}
2070
2071static void bnxt_free_cp_rings(struct bnxt *bp)
2072{
2073 int i;
2074
2075 if (!bp->bnapi)
2076 return;
2077
2078 for (i = 0; i < bp->cp_nr_rings; i++) {
2079 struct bnxt_napi *bnapi = bp->bnapi[i];
2080 struct bnxt_cp_ring_info *cpr;
2081 struct bnxt_ring_struct *ring;
2082
2083 if (!bnapi)
2084 continue;
2085
2086 cpr = &bnapi->cp_ring;
2087 ring = &cpr->cp_ring_struct;
2088
2089 bnxt_free_ring(bp, ring);
2090 }
2091}
2092
2093static int bnxt_alloc_cp_rings(struct bnxt *bp)
2094{
2095 int i, rc;
2096
2097 for (i = 0; i < bp->cp_nr_rings; i++) {
2098 struct bnxt_napi *bnapi = bp->bnapi[i];
2099 struct bnxt_cp_ring_info *cpr;
2100 struct bnxt_ring_struct *ring;
2101
2102 if (!bnapi)
2103 continue;
2104
2105 cpr = &bnapi->cp_ring;
2106 ring = &cpr->cp_ring_struct;
2107
2108 rc = bnxt_alloc_ring(bp, ring);
2109 if (rc)
2110 return rc;
2111 }
2112 return 0;
2113}
2114
2115static void bnxt_init_ring_struct(struct bnxt *bp)
2116{
2117 int i;
2118
2119 for (i = 0; i < bp->cp_nr_rings; i++) {
2120 struct bnxt_napi *bnapi = bp->bnapi[i];
2121 struct bnxt_cp_ring_info *cpr;
2122 struct bnxt_rx_ring_info *rxr;
2123 struct bnxt_tx_ring_info *txr;
2124 struct bnxt_ring_struct *ring;
2125
2126 if (!bnapi)
2127 continue;
2128
2129 cpr = &bnapi->cp_ring;
2130 ring = &cpr->cp_ring_struct;
2131 ring->nr_pages = bp->cp_nr_pages;
2132 ring->page_size = HW_CMPD_RING_SIZE;
2133 ring->pg_arr = (void **)cpr->cp_desc_ring;
2134 ring->dma_arr = cpr->cp_desc_mapping;
2135 ring->vmem_size = 0;
2136
Michael Chanb6ab4b02016-01-02 23:44:59 -05002137 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002138 if (!rxr)
2139 goto skip_rx;
2140
Michael Chanc0c050c2015-10-22 16:01:17 -04002141 ring = &rxr->rx_ring_struct;
2142 ring->nr_pages = bp->rx_nr_pages;
2143 ring->page_size = HW_RXBD_RING_SIZE;
2144 ring->pg_arr = (void **)rxr->rx_desc_ring;
2145 ring->dma_arr = rxr->rx_desc_mapping;
2146 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2147 ring->vmem = (void **)&rxr->rx_buf_ring;
2148
2149 ring = &rxr->rx_agg_ring_struct;
2150 ring->nr_pages = bp->rx_agg_nr_pages;
2151 ring->page_size = HW_RXBD_RING_SIZE;
2152 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2153 ring->dma_arr = rxr->rx_agg_desc_mapping;
2154 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2155 ring->vmem = (void **)&rxr->rx_agg_ring;
2156
Michael Chan3b2b7d92016-01-02 23:45:00 -05002157skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002158 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002159 if (!txr)
2160 continue;
2161
Michael Chanc0c050c2015-10-22 16:01:17 -04002162 ring = &txr->tx_ring_struct;
2163 ring->nr_pages = bp->tx_nr_pages;
2164 ring->page_size = HW_RXBD_RING_SIZE;
2165 ring->pg_arr = (void **)txr->tx_desc_ring;
2166 ring->dma_arr = txr->tx_desc_mapping;
2167 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2168 ring->vmem = (void **)&txr->tx_buf_ring;
2169 }
2170}
2171
2172static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2173{
2174 int i;
2175 u32 prod;
2176 struct rx_bd **rx_buf_ring;
2177
2178 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2179 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2180 int j;
2181 struct rx_bd *rxbd;
2182
2183 rxbd = rx_buf_ring[i];
2184 if (!rxbd)
2185 continue;
2186
2187 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2188 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2189 rxbd->rx_bd_opaque = prod;
2190 }
2191 }
2192}
2193
2194static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2195{
2196 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002197 struct bnxt_rx_ring_info *rxr;
2198 struct bnxt_ring_struct *ring;
2199 u32 prod, type;
2200 int i;
2201
Michael Chanc0c050c2015-10-22 16:01:17 -04002202 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2203 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2204
2205 if (NET_IP_ALIGN == 2)
2206 type |= RX_BD_FLAGS_SOP;
2207
Michael Chanb6ab4b02016-01-02 23:44:59 -05002208 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002209 ring = &rxr->rx_ring_struct;
2210 bnxt_init_rxbd_pages(ring, type);
2211
2212 prod = rxr->rx_prod;
2213 for (i = 0; i < bp->rx_ring_size; i++) {
2214 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2215 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2216 ring_nr, i, bp->rx_ring_size);
2217 break;
2218 }
2219 prod = NEXT_RX(prod);
2220 }
2221 rxr->rx_prod = prod;
2222 ring->fw_ring_id = INVALID_HW_RING_ID;
2223
Michael Chanedd0c2c2015-12-27 18:19:19 -05002224 ring = &rxr->rx_agg_ring_struct;
2225 ring->fw_ring_id = INVALID_HW_RING_ID;
2226
Michael Chanc0c050c2015-10-22 16:01:17 -04002227 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2228 return 0;
2229
Michael Chan2839f282016-04-25 02:30:50 -04002230 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002231 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2232
2233 bnxt_init_rxbd_pages(ring, type);
2234
2235 prod = rxr->rx_agg_prod;
2236 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2237 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2238 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2239 ring_nr, i, bp->rx_ring_size);
2240 break;
2241 }
2242 prod = NEXT_RX_AGG(prod);
2243 }
2244 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002245
2246 if (bp->flags & BNXT_FLAG_TPA) {
2247 if (rxr->rx_tpa) {
2248 u8 *data;
2249 dma_addr_t mapping;
2250
2251 for (i = 0; i < MAX_TPA; i++) {
2252 data = __bnxt_alloc_rx_data(bp, &mapping,
2253 GFP_KERNEL);
2254 if (!data)
2255 return -ENOMEM;
2256
2257 rxr->rx_tpa[i].data = data;
2258 rxr->rx_tpa[i].mapping = mapping;
2259 }
2260 } else {
2261 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2262 return -ENOMEM;
2263 }
2264 }
2265
2266 return 0;
2267}
2268
2269static int bnxt_init_rx_rings(struct bnxt *bp)
2270{
2271 int i, rc = 0;
2272
2273 for (i = 0; i < bp->rx_nr_rings; i++) {
2274 rc = bnxt_init_one_rx_ring(bp, i);
2275 if (rc)
2276 break;
2277 }
2278
2279 return rc;
2280}
2281
2282static int bnxt_init_tx_rings(struct bnxt *bp)
2283{
2284 u16 i;
2285
2286 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2287 MAX_SKB_FRAGS + 1);
2288
2289 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002290 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002291 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2292
2293 ring->fw_ring_id = INVALID_HW_RING_ID;
2294 }
2295
2296 return 0;
2297}
2298
2299static void bnxt_free_ring_grps(struct bnxt *bp)
2300{
2301 kfree(bp->grp_info);
2302 bp->grp_info = NULL;
2303}
2304
2305static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2306{
2307 int i;
2308
2309 if (irq_re_init) {
2310 bp->grp_info = kcalloc(bp->cp_nr_rings,
2311 sizeof(struct bnxt_ring_grp_info),
2312 GFP_KERNEL);
2313 if (!bp->grp_info)
2314 return -ENOMEM;
2315 }
2316 for (i = 0; i < bp->cp_nr_rings; i++) {
2317 if (irq_re_init)
2318 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2319 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2320 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2321 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2322 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2323 }
2324 return 0;
2325}
2326
2327static void bnxt_free_vnics(struct bnxt *bp)
2328{
2329 kfree(bp->vnic_info);
2330 bp->vnic_info = NULL;
2331 bp->nr_vnics = 0;
2332}
2333
2334static int bnxt_alloc_vnics(struct bnxt *bp)
2335{
2336 int num_vnics = 1;
2337
2338#ifdef CONFIG_RFS_ACCEL
2339 if (bp->flags & BNXT_FLAG_RFS)
2340 num_vnics += bp->rx_nr_rings;
2341#endif
2342
2343 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2344 GFP_KERNEL);
2345 if (!bp->vnic_info)
2346 return -ENOMEM;
2347
2348 bp->nr_vnics = num_vnics;
2349 return 0;
2350}
2351
2352static void bnxt_init_vnics(struct bnxt *bp)
2353{
2354 int i;
2355
2356 for (i = 0; i < bp->nr_vnics; i++) {
2357 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2358
2359 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002360 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2361 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002362 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2363
2364 if (bp->vnic_info[i].rss_hash_key) {
2365 if (i == 0)
2366 prandom_bytes(vnic->rss_hash_key,
2367 HW_HASH_KEY_SIZE);
2368 else
2369 memcpy(vnic->rss_hash_key,
2370 bp->vnic_info[0].rss_hash_key,
2371 HW_HASH_KEY_SIZE);
2372 }
2373 }
2374}
2375
2376static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2377{
2378 int pages;
2379
2380 pages = ring_size / desc_per_pg;
2381
2382 if (!pages)
2383 return 1;
2384
2385 pages++;
2386
2387 while (pages & (pages - 1))
2388 pages++;
2389
2390 return pages;
2391}
2392
2393static void bnxt_set_tpa_flags(struct bnxt *bp)
2394{
2395 bp->flags &= ~BNXT_FLAG_TPA;
2396 if (bp->dev->features & NETIF_F_LRO)
2397 bp->flags |= BNXT_FLAG_LRO;
Michael Chan94758f82016-06-13 02:25:35 -04002398 if (bp->dev->features & NETIF_F_GRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04002399 bp->flags |= BNXT_FLAG_GRO;
2400}
2401
2402/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2403 * be set on entry.
2404 */
2405void bnxt_set_ring_params(struct bnxt *bp)
2406{
2407 u32 ring_size, rx_size, rx_space;
2408 u32 agg_factor = 0, agg_ring_size = 0;
2409
2410 /* 8 for CRC and VLAN */
2411 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2412
2413 rx_space = rx_size + NET_SKB_PAD +
2414 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2415
2416 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2417 ring_size = bp->rx_ring_size;
2418 bp->rx_agg_ring_size = 0;
2419 bp->rx_agg_nr_pages = 0;
2420
2421 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002422 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002423
2424 bp->flags &= ~BNXT_FLAG_JUMBO;
2425 if (rx_space > PAGE_SIZE) {
2426 u32 jumbo_factor;
2427
2428 bp->flags |= BNXT_FLAG_JUMBO;
2429 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2430 if (jumbo_factor > agg_factor)
2431 agg_factor = jumbo_factor;
2432 }
2433 agg_ring_size = ring_size * agg_factor;
2434
2435 if (agg_ring_size) {
2436 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2437 RX_DESC_CNT);
2438 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2439 u32 tmp = agg_ring_size;
2440
2441 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2442 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2443 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2444 tmp, agg_ring_size);
2445 }
2446 bp->rx_agg_ring_size = agg_ring_size;
2447 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2448 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2449 rx_space = rx_size + NET_SKB_PAD +
2450 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2451 }
2452
2453 bp->rx_buf_use_size = rx_size;
2454 bp->rx_buf_size = rx_space;
2455
2456 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2457 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2458
2459 ring_size = bp->tx_ring_size;
2460 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2461 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2462
2463 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2464 bp->cp_ring_size = ring_size;
2465
2466 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2467 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2468 bp->cp_nr_pages = MAX_CP_PAGES;
2469 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2470 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2471 ring_size, bp->cp_ring_size);
2472 }
2473 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2474 bp->cp_ring_mask = bp->cp_bit - 1;
2475}
2476
2477static void bnxt_free_vnic_attributes(struct bnxt *bp)
2478{
2479 int i;
2480 struct bnxt_vnic_info *vnic;
2481 struct pci_dev *pdev = bp->pdev;
2482
2483 if (!bp->vnic_info)
2484 return;
2485
2486 for (i = 0; i < bp->nr_vnics; i++) {
2487 vnic = &bp->vnic_info[i];
2488
2489 kfree(vnic->fw_grp_ids);
2490 vnic->fw_grp_ids = NULL;
2491
2492 kfree(vnic->uc_list);
2493 vnic->uc_list = NULL;
2494
2495 if (vnic->mc_list) {
2496 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2497 vnic->mc_list, vnic->mc_list_mapping);
2498 vnic->mc_list = NULL;
2499 }
2500
2501 if (vnic->rss_table) {
2502 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2503 vnic->rss_table,
2504 vnic->rss_table_dma_addr);
2505 vnic->rss_table = NULL;
2506 }
2507
2508 vnic->rss_hash_key = NULL;
2509 vnic->flags = 0;
2510 }
2511}
2512
2513static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2514{
2515 int i, rc = 0, size;
2516 struct bnxt_vnic_info *vnic;
2517 struct pci_dev *pdev = bp->pdev;
2518 int max_rings;
2519
2520 for (i = 0; i < bp->nr_vnics; i++) {
2521 vnic = &bp->vnic_info[i];
2522
2523 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2524 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2525
2526 if (mem_size > 0) {
2527 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2528 if (!vnic->uc_list) {
2529 rc = -ENOMEM;
2530 goto out;
2531 }
2532 }
2533 }
2534
2535 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2536 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2537 vnic->mc_list =
2538 dma_alloc_coherent(&pdev->dev,
2539 vnic->mc_list_size,
2540 &vnic->mc_list_mapping,
2541 GFP_KERNEL);
2542 if (!vnic->mc_list) {
2543 rc = -ENOMEM;
2544 goto out;
2545 }
2546 }
2547
2548 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2549 max_rings = bp->rx_nr_rings;
2550 else
2551 max_rings = 1;
2552
2553 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2554 if (!vnic->fw_grp_ids) {
2555 rc = -ENOMEM;
2556 goto out;
2557 }
2558
2559 /* Allocate rss table and hash key */
2560 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2561 &vnic->rss_table_dma_addr,
2562 GFP_KERNEL);
2563 if (!vnic->rss_table) {
2564 rc = -ENOMEM;
2565 goto out;
2566 }
2567
2568 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2569
2570 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2571 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2572 }
2573 return 0;
2574
2575out:
2576 return rc;
2577}
2578
2579static void bnxt_free_hwrm_resources(struct bnxt *bp)
2580{
2581 struct pci_dev *pdev = bp->pdev;
2582
2583 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2584 bp->hwrm_cmd_resp_dma_addr);
2585
2586 bp->hwrm_cmd_resp_addr = NULL;
2587 if (bp->hwrm_dbg_resp_addr) {
2588 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2589 bp->hwrm_dbg_resp_addr,
2590 bp->hwrm_dbg_resp_dma_addr);
2591
2592 bp->hwrm_dbg_resp_addr = NULL;
2593 }
2594}
2595
2596static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2597{
2598 struct pci_dev *pdev = bp->pdev;
2599
2600 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2601 &bp->hwrm_cmd_resp_dma_addr,
2602 GFP_KERNEL);
2603 if (!bp->hwrm_cmd_resp_addr)
2604 return -ENOMEM;
2605 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2606 HWRM_DBG_REG_BUF_SIZE,
2607 &bp->hwrm_dbg_resp_dma_addr,
2608 GFP_KERNEL);
2609 if (!bp->hwrm_dbg_resp_addr)
2610 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2611
2612 return 0;
2613}
2614
2615static void bnxt_free_stats(struct bnxt *bp)
2616{
2617 u32 size, i;
2618 struct pci_dev *pdev = bp->pdev;
2619
Michael Chan3bdf56c2016-03-07 15:38:45 -05002620 if (bp->hw_rx_port_stats) {
2621 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2622 bp->hw_rx_port_stats,
2623 bp->hw_rx_port_stats_map);
2624 bp->hw_rx_port_stats = NULL;
2625 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2626 }
2627
Michael Chanc0c050c2015-10-22 16:01:17 -04002628 if (!bp->bnapi)
2629 return;
2630
2631 size = sizeof(struct ctx_hw_stats);
2632
2633 for (i = 0; i < bp->cp_nr_rings; i++) {
2634 struct bnxt_napi *bnapi = bp->bnapi[i];
2635 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2636
2637 if (cpr->hw_stats) {
2638 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2639 cpr->hw_stats_map);
2640 cpr->hw_stats = NULL;
2641 }
2642 }
2643}
2644
2645static int bnxt_alloc_stats(struct bnxt *bp)
2646{
2647 u32 size, i;
2648 struct pci_dev *pdev = bp->pdev;
2649
2650 size = sizeof(struct ctx_hw_stats);
2651
2652 for (i = 0; i < bp->cp_nr_rings; i++) {
2653 struct bnxt_napi *bnapi = bp->bnapi[i];
2654 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2655
2656 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2657 &cpr->hw_stats_map,
2658 GFP_KERNEL);
2659 if (!cpr->hw_stats)
2660 return -ENOMEM;
2661
2662 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2663 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002664
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04002665 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05002666 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2667 sizeof(struct tx_port_stats) + 1024;
2668
2669 bp->hw_rx_port_stats =
2670 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2671 &bp->hw_rx_port_stats_map,
2672 GFP_KERNEL);
2673 if (!bp->hw_rx_port_stats)
2674 return -ENOMEM;
2675
2676 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2677 512;
2678 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2679 sizeof(struct rx_port_stats) + 512;
2680 bp->flags |= BNXT_FLAG_PORT_STATS;
2681 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002682 return 0;
2683}
2684
2685static void bnxt_clear_ring_indices(struct bnxt *bp)
2686{
2687 int i;
2688
2689 if (!bp->bnapi)
2690 return;
2691
2692 for (i = 0; i < bp->cp_nr_rings; i++) {
2693 struct bnxt_napi *bnapi = bp->bnapi[i];
2694 struct bnxt_cp_ring_info *cpr;
2695 struct bnxt_rx_ring_info *rxr;
2696 struct bnxt_tx_ring_info *txr;
2697
2698 if (!bnapi)
2699 continue;
2700
2701 cpr = &bnapi->cp_ring;
2702 cpr->cp_raw_cons = 0;
2703
Michael Chanb6ab4b02016-01-02 23:44:59 -05002704 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002705 if (txr) {
2706 txr->tx_prod = 0;
2707 txr->tx_cons = 0;
2708 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002709
Michael Chanb6ab4b02016-01-02 23:44:59 -05002710 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002711 if (rxr) {
2712 rxr->rx_prod = 0;
2713 rxr->rx_agg_prod = 0;
2714 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002715 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002716 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002717 }
2718}
2719
2720static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2721{
2722#ifdef CONFIG_RFS_ACCEL
2723 int i;
2724
2725 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2726 * safe to delete the hash table.
2727 */
2728 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2729 struct hlist_head *head;
2730 struct hlist_node *tmp;
2731 struct bnxt_ntuple_filter *fltr;
2732
2733 head = &bp->ntp_fltr_hash_tbl[i];
2734 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2735 hlist_del(&fltr->hash);
2736 kfree(fltr);
2737 }
2738 }
2739 if (irq_reinit) {
2740 kfree(bp->ntp_fltr_bmap);
2741 bp->ntp_fltr_bmap = NULL;
2742 }
2743 bp->ntp_fltr_count = 0;
2744#endif
2745}
2746
2747static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2748{
2749#ifdef CONFIG_RFS_ACCEL
2750 int i, rc = 0;
2751
2752 if (!(bp->flags & BNXT_FLAG_RFS))
2753 return 0;
2754
2755 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2756 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2757
2758 bp->ntp_fltr_count = 0;
2759 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2760 GFP_KERNEL);
2761
2762 if (!bp->ntp_fltr_bmap)
2763 rc = -ENOMEM;
2764
2765 return rc;
2766#else
2767 return 0;
2768#endif
2769}
2770
2771static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2772{
2773 bnxt_free_vnic_attributes(bp);
2774 bnxt_free_tx_rings(bp);
2775 bnxt_free_rx_rings(bp);
2776 bnxt_free_cp_rings(bp);
2777 bnxt_free_ntp_fltrs(bp, irq_re_init);
2778 if (irq_re_init) {
2779 bnxt_free_stats(bp);
2780 bnxt_free_ring_grps(bp);
2781 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002782 kfree(bp->tx_ring);
2783 bp->tx_ring = NULL;
2784 kfree(bp->rx_ring);
2785 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002786 kfree(bp->bnapi);
2787 bp->bnapi = NULL;
2788 } else {
2789 bnxt_clear_ring_indices(bp);
2790 }
2791}
2792
2793static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2794{
Michael Chan01657bc2016-01-02 23:45:03 -05002795 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002796 void *bnapi;
2797
2798 if (irq_re_init) {
2799 /* Allocate bnapi mem pointer array and mem block for
2800 * all queues
2801 */
2802 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2803 bp->cp_nr_rings);
2804 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2805 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2806 if (!bnapi)
2807 return -ENOMEM;
2808
2809 bp->bnapi = bnapi;
2810 bnapi += arr_size;
2811 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2812 bp->bnapi[i] = bnapi;
2813 bp->bnapi[i]->index = i;
2814 bp->bnapi[i]->bp = bp;
2815 }
2816
Michael Chanb6ab4b02016-01-02 23:44:59 -05002817 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2818 sizeof(struct bnxt_rx_ring_info),
2819 GFP_KERNEL);
2820 if (!bp->rx_ring)
2821 return -ENOMEM;
2822
2823 for (i = 0; i < bp->rx_nr_rings; i++) {
2824 bp->rx_ring[i].bnapi = bp->bnapi[i];
2825 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2826 }
2827
2828 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2829 sizeof(struct bnxt_tx_ring_info),
2830 GFP_KERNEL);
2831 if (!bp->tx_ring)
2832 return -ENOMEM;
2833
Michael Chan01657bc2016-01-02 23:45:03 -05002834 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
2835 j = 0;
2836 else
2837 j = bp->rx_nr_rings;
2838
2839 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
2840 bp->tx_ring[i].bnapi = bp->bnapi[j];
2841 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chanb6ab4b02016-01-02 23:44:59 -05002842 }
2843
Michael Chanc0c050c2015-10-22 16:01:17 -04002844 rc = bnxt_alloc_stats(bp);
2845 if (rc)
2846 goto alloc_mem_err;
2847
2848 rc = bnxt_alloc_ntp_fltrs(bp);
2849 if (rc)
2850 goto alloc_mem_err;
2851
2852 rc = bnxt_alloc_vnics(bp);
2853 if (rc)
2854 goto alloc_mem_err;
2855 }
2856
2857 bnxt_init_ring_struct(bp);
2858
2859 rc = bnxt_alloc_rx_rings(bp);
2860 if (rc)
2861 goto alloc_mem_err;
2862
2863 rc = bnxt_alloc_tx_rings(bp);
2864 if (rc)
2865 goto alloc_mem_err;
2866
2867 rc = bnxt_alloc_cp_rings(bp);
2868 if (rc)
2869 goto alloc_mem_err;
2870
2871 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2872 BNXT_VNIC_UCAST_FLAG;
2873 rc = bnxt_alloc_vnic_attributes(bp);
2874 if (rc)
2875 goto alloc_mem_err;
2876 return 0;
2877
2878alloc_mem_err:
2879 bnxt_free_mem(bp, true);
2880 return rc;
2881}
2882
2883void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2884 u16 cmpl_ring, u16 target_id)
2885{
Michael Chana8643e12016-02-26 04:00:05 -05002886 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04002887
Michael Chana8643e12016-02-26 04:00:05 -05002888 req->req_type = cpu_to_le16(req_type);
2889 req->cmpl_ring = cpu_to_le16(cmpl_ring);
2890 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002891 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2892}
2893
Michael Chanfbfbc482016-02-26 04:00:07 -05002894static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
2895 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002896{
Michael Chana11fa2b2016-05-15 03:04:47 -04002897 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05002898 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04002899 u32 *data = msg;
2900 __le32 *resp_len, *valid;
2901 u16 cp_ring_id, len = 0;
2902 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2903
Michael Chana8643e12016-02-26 04:00:05 -05002904 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04002905 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05002906 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04002907 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2908
2909 /* Write request msg to hwrm channel */
2910 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2911
Michael Chane6ef2692016-03-28 19:46:05 -04002912 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05002913 writel(0, bp->bar0 + i);
2914
Michael Chanc0c050c2015-10-22 16:01:17 -04002915 /* currently supports only one outstanding message */
2916 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05002917 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002918
2919 /* Ring channel doorbell */
2920 writel(1, bp->bar0 + 0x100);
2921
Michael Chanff4fe812016-02-26 04:00:04 -05002922 if (!timeout)
2923 timeout = DFLT_HWRM_CMD_TIMEOUT;
2924
Michael Chanc0c050c2015-10-22 16:01:17 -04002925 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04002926 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04002927 if (intr_process) {
2928 /* Wait until hwrm response cmpl interrupt is processed */
2929 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04002930 i++ < tmo_count) {
2931 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002932 }
2933
2934 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2935 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05002936 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04002937 return -1;
2938 }
2939 } else {
2940 /* Check if response len is updated */
2941 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04002942 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002943 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2944 HWRM_RESP_LEN_SFT;
2945 if (len)
2946 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002947 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002948 }
2949
Michael Chana11fa2b2016-05-15 03:04:47 -04002950 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002951 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002952 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04002953 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04002954 return -1;
2955 }
2956
2957 /* Last word of resp contains valid bit */
2958 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04002959 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002960 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2961 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002962 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04002963 }
2964
Michael Chana11fa2b2016-05-15 03:04:47 -04002965 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002966 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002967 timeout, le16_to_cpu(req->req_type),
2968 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04002969 return -1;
2970 }
2971 }
2972
2973 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05002974 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002975 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2976 le16_to_cpu(resp->req_type),
2977 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05002978 return rc;
2979}
2980
2981int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2982{
2983 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04002984}
2985
2986int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2987{
2988 int rc;
2989
2990 mutex_lock(&bp->hwrm_cmd_lock);
2991 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2992 mutex_unlock(&bp->hwrm_cmd_lock);
2993 return rc;
2994}
2995
Michael Chan90e209212016-02-26 04:00:08 -05002996int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
2997 int timeout)
2998{
2999 int rc;
3000
3001 mutex_lock(&bp->hwrm_cmd_lock);
3002 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3003 mutex_unlock(&bp->hwrm_cmd_lock);
3004 return rc;
3005}
3006
Michael Chanc0c050c2015-10-22 16:01:17 -04003007static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3008{
3009 struct hwrm_func_drv_rgtr_input req = {0};
3010 int i;
Michael Chan25be8622016-04-05 14:09:00 -04003011 DECLARE_BITMAP(async_events_bmap, 256);
3012 u32 *events = (u32 *)async_events_bmap;
Michael Chanc0c050c2015-10-22 16:01:17 -04003013
3014 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3015
3016 req.enables =
3017 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3018 FUNC_DRV_RGTR_REQ_ENABLES_VER |
3019 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
3020
Michael Chan25be8622016-04-05 14:09:00 -04003021 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3022 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3023 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3024
3025 for (i = 0; i < 8; i++)
3026 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3027
Michael Chan11f15ed2016-04-05 14:08:55 -04003028 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04003029 req.ver_maj = DRV_VER_MAJ;
3030 req.ver_min = DRV_VER_MIN;
3031 req.ver_upd = DRV_VER_UPD;
3032
3033 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05003034 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04003035 u32 *data = (u32 *)vf_req_snif_bmap;
3036
Michael Chande68f5de2015-12-09 19:35:41 -05003037 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04003038 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
3039 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
3040
Michael Chande68f5de2015-12-09 19:35:41 -05003041 for (i = 0; i < 8; i++)
3042 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3043
Michael Chanc0c050c2015-10-22 16:01:17 -04003044 req.enables |=
3045 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3046 }
3047
3048 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3049}
3050
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003051static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3052{
3053 struct hwrm_func_drv_unrgtr_input req = {0};
3054
3055 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3056 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3057}
3058
Michael Chanc0c050c2015-10-22 16:01:17 -04003059static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3060{
3061 u32 rc = 0;
3062 struct hwrm_tunnel_dst_port_free_input req = {0};
3063
3064 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3065 req.tunnel_type = tunnel_type;
3066
3067 switch (tunnel_type) {
3068 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3069 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3070 break;
3071 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3072 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3073 break;
3074 default:
3075 break;
3076 }
3077
3078 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3079 if (rc)
3080 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3081 rc);
3082 return rc;
3083}
3084
3085static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3086 u8 tunnel_type)
3087{
3088 u32 rc = 0;
3089 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3090 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3091
3092 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3093
3094 req.tunnel_type = tunnel_type;
3095 req.tunnel_dst_port_val = port;
3096
3097 mutex_lock(&bp->hwrm_cmd_lock);
3098 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3099 if (rc) {
3100 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3101 rc);
3102 goto err_out;
3103 }
3104
3105 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
3106 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
3107
3108 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
3109 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
3110err_out:
3111 mutex_unlock(&bp->hwrm_cmd_lock);
3112 return rc;
3113}
3114
3115static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3116{
3117 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3118 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3119
3120 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003121 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003122
3123 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3124 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3125 req.mask = cpu_to_le32(vnic->rx_mask);
3126 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3127}
3128
3129#ifdef CONFIG_RFS_ACCEL
3130static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3131 struct bnxt_ntuple_filter *fltr)
3132{
3133 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3134
3135 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3136 req.ntuple_filter_id = fltr->filter_id;
3137 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3138}
3139
3140#define BNXT_NTP_FLTR_FLAGS \
3141 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3142 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3143 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3144 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3145 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3146 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3147 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3148 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3149 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3150 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3151 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3152 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3153 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003154 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003155
3156static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3157 struct bnxt_ntuple_filter *fltr)
3158{
3159 int rc = 0;
3160 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3161 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3162 bp->hwrm_cmd_resp_addr;
3163 struct flow_keys *keys = &fltr->fkeys;
3164 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3165
3166 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
3167 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
3168
3169 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3170
3171 req.ethertype = htons(ETH_P_IP);
3172 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003173 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003174 req.ip_protocol = keys->basic.ip_proto;
3175
3176 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3177 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3178 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3179 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3180
3181 req.src_port = keys->ports.src;
3182 req.src_port_mask = cpu_to_be16(0xffff);
3183 req.dst_port = keys->ports.dst;
3184 req.dst_port_mask = cpu_to_be16(0xffff);
3185
Michael Chanc1935542015-12-27 18:19:28 -05003186 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003187 mutex_lock(&bp->hwrm_cmd_lock);
3188 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3189 if (!rc)
3190 fltr->filter_id = resp->ntuple_filter_id;
3191 mutex_unlock(&bp->hwrm_cmd_lock);
3192 return rc;
3193}
3194#endif
3195
3196static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3197 u8 *mac_addr)
3198{
3199 u32 rc = 0;
3200 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3201 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3202
3203 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3204 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
3205 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003206 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003207 req.enables =
3208 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003209 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003210 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3211 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3212 req.l2_addr_mask[0] = 0xff;
3213 req.l2_addr_mask[1] = 0xff;
3214 req.l2_addr_mask[2] = 0xff;
3215 req.l2_addr_mask[3] = 0xff;
3216 req.l2_addr_mask[4] = 0xff;
3217 req.l2_addr_mask[5] = 0xff;
3218
3219 mutex_lock(&bp->hwrm_cmd_lock);
3220 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3221 if (!rc)
3222 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3223 resp->l2_filter_id;
3224 mutex_unlock(&bp->hwrm_cmd_lock);
3225 return rc;
3226}
3227
3228static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3229{
3230 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3231 int rc = 0;
3232
3233 /* Any associated ntuple filters will also be cleared by firmware. */
3234 mutex_lock(&bp->hwrm_cmd_lock);
3235 for (i = 0; i < num_of_vnics; i++) {
3236 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3237
3238 for (j = 0; j < vnic->uc_filter_count; j++) {
3239 struct hwrm_cfa_l2_filter_free_input req = {0};
3240
3241 bnxt_hwrm_cmd_hdr_init(bp, &req,
3242 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3243
3244 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3245
3246 rc = _hwrm_send_message(bp, &req, sizeof(req),
3247 HWRM_CMD_TIMEOUT);
3248 }
3249 vnic->uc_filter_count = 0;
3250 }
3251 mutex_unlock(&bp->hwrm_cmd_lock);
3252
3253 return rc;
3254}
3255
3256static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3257{
3258 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3259 struct hwrm_vnic_tpa_cfg_input req = {0};
3260
3261 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3262
3263 if (tpa_flags) {
3264 u16 mss = bp->dev->mtu - 40;
3265 u32 nsegs, n, segs = 0, flags;
3266
3267 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3268 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3269 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3270 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3271 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3272 if (tpa_flags & BNXT_FLAG_GRO)
3273 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3274
3275 req.flags = cpu_to_le32(flags);
3276
3277 req.enables =
3278 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003279 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3280 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003281
3282 /* Number of segs are log2 units, and first packet is not
3283 * included as part of this units.
3284 */
Michael Chan2839f282016-04-25 02:30:50 -04003285 if (mss <= BNXT_RX_PAGE_SIZE) {
3286 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003287 nsegs = (MAX_SKB_FRAGS - 1) * n;
3288 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003289 n = mss / BNXT_RX_PAGE_SIZE;
3290 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003291 n++;
3292 nsegs = (MAX_SKB_FRAGS - n) / n;
3293 }
3294
3295 segs = ilog2(nsegs);
3296 req.max_agg_segs = cpu_to_le16(segs);
3297 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003298
3299 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003300 }
3301 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3302
3303 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3304}
3305
3306static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3307{
3308 u32 i, j, max_rings;
3309 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3310 struct hwrm_vnic_rss_cfg_input req = {0};
3311
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003312 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003313 return 0;
3314
3315 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3316 if (set_rss) {
3317 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
3318 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
3319 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
3320 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
3321
3322 req.hash_type = cpu_to_le32(vnic->hash_type);
3323
3324 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3325 max_rings = bp->rx_nr_rings;
3326 else
3327 max_rings = 1;
3328
3329 /* Fill the RSS indirection table with ring group ids */
3330 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3331 if (j == max_rings)
3332 j = 0;
3333 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3334 }
3335
3336 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3337 req.hash_key_tbl_addr =
3338 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3339 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003340 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003341 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3342}
3343
3344static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3345{
3346 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3347 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3348
3349 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3350 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3351 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3352 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3353 req.enables =
3354 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3355 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3356 /* thresholds not implemented in firmware yet */
3357 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3358 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3359 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3360 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3361}
3362
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003363static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3364 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003365{
3366 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3367
3368 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3369 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003370 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003371
3372 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003373 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003374}
3375
3376static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3377{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003378 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04003379
3380 for (i = 0; i < bp->nr_vnics; i++) {
3381 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3382
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003383 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
3384 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
3385 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
3386 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003387 }
3388 bp->rsscos_nr_ctxs = 0;
3389}
3390
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003391static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003392{
3393 int rc;
3394 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3395 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3396 bp->hwrm_cmd_resp_addr;
3397
3398 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3399 -1);
3400
3401 mutex_lock(&bp->hwrm_cmd_lock);
3402 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3403 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003404 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04003405 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3406 mutex_unlock(&bp->hwrm_cmd_lock);
3407
3408 return rc;
3409}
3410
3411static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3412{
Michael Chanb81a90d2016-01-02 23:45:01 -05003413 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003414 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3415 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003416 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003417
3418 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3419 /* Only RSS support for now TBD: COS & LB */
3420 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
Michael Chan550feeb2016-07-01 18:46:25 -04003421 VNIC_CFG_REQ_ENABLES_RSS_RULE |
3422 VNIC_CFG_REQ_ENABLES_MRU);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003423 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
3424
3425 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
3426 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
3427 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
3428 } else {
3429 req.cos_rule = cpu_to_le16(0xffff);
3430 }
3431
Michael Chanc0c050c2015-10-22 16:01:17 -04003432 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003433 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003434 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003435 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04003436 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
3437 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003438
Michael Chanb81a90d2016-01-02 23:45:01 -05003439 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003440 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3441 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3442
3443 req.lb_rule = cpu_to_le16(0xffff);
3444 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3445 VLAN_HLEN);
3446
Michael Chancf6645f2016-06-13 02:25:28 -04003447#ifdef CONFIG_BNXT_SRIOV
3448 if (BNXT_VF(bp))
3449 def_vlan = bp->vf.vlan;
3450#endif
3451 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04003452 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3453
3454 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3455}
3456
3457static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3458{
3459 u32 rc = 0;
3460
3461 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3462 struct hwrm_vnic_free_input req = {0};
3463
3464 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3465 req.vnic_id =
3466 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3467
3468 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3469 if (rc)
3470 return rc;
3471 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3472 }
3473 return rc;
3474}
3475
3476static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3477{
3478 u16 i;
3479
3480 for (i = 0; i < bp->nr_vnics; i++)
3481 bnxt_hwrm_vnic_free_one(bp, i);
3482}
3483
Michael Chanb81a90d2016-01-02 23:45:01 -05003484static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3485 unsigned int start_rx_ring_idx,
3486 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003487{
Michael Chanb81a90d2016-01-02 23:45:01 -05003488 int rc = 0;
3489 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003490 struct hwrm_vnic_alloc_input req = {0};
3491 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3492
3493 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003494 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3495 grp_idx = bp->rx_ring[i].bnapi->index;
3496 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003497 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003498 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003499 break;
3500 }
3501 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003502 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003503 }
3504
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003505 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
3506 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003507 if (vnic_id == 0)
3508 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3509
3510 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3511
3512 mutex_lock(&bp->hwrm_cmd_lock);
3513 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3514 if (!rc)
3515 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3516 mutex_unlock(&bp->hwrm_cmd_lock);
3517 return rc;
3518}
3519
3520static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3521{
3522 u16 i;
3523 u32 rc = 0;
3524
3525 mutex_lock(&bp->hwrm_cmd_lock);
3526 for (i = 0; i < bp->rx_nr_rings; i++) {
3527 struct hwrm_ring_grp_alloc_input req = {0};
3528 struct hwrm_ring_grp_alloc_output *resp =
3529 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003530 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003531
3532 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3533
Michael Chanb81a90d2016-01-02 23:45:01 -05003534 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3535 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3536 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3537 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003538
3539 rc = _hwrm_send_message(bp, &req, sizeof(req),
3540 HWRM_CMD_TIMEOUT);
3541 if (rc)
3542 break;
3543
Michael Chanb81a90d2016-01-02 23:45:01 -05003544 bp->grp_info[grp_idx].fw_grp_id =
3545 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003546 }
3547 mutex_unlock(&bp->hwrm_cmd_lock);
3548 return rc;
3549}
3550
3551static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3552{
3553 u16 i;
3554 u32 rc = 0;
3555 struct hwrm_ring_grp_free_input req = {0};
3556
3557 if (!bp->grp_info)
3558 return 0;
3559
3560 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3561
3562 mutex_lock(&bp->hwrm_cmd_lock);
3563 for (i = 0; i < bp->cp_nr_rings; i++) {
3564 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3565 continue;
3566 req.ring_group_id =
3567 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3568
3569 rc = _hwrm_send_message(bp, &req, sizeof(req),
3570 HWRM_CMD_TIMEOUT);
3571 if (rc)
3572 break;
3573 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3574 }
3575 mutex_unlock(&bp->hwrm_cmd_lock);
3576 return rc;
3577}
3578
3579static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3580 struct bnxt_ring_struct *ring,
3581 u32 ring_type, u32 map_index,
3582 u32 stats_ctx_id)
3583{
3584 int rc = 0, err = 0;
3585 struct hwrm_ring_alloc_input req = {0};
3586 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3587 u16 ring_id;
3588
3589 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3590
3591 req.enables = 0;
3592 if (ring->nr_pages > 1) {
3593 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3594 /* Page size is in log2 units */
3595 req.page_size = BNXT_PAGE_SHIFT;
3596 req.page_tbl_depth = 1;
3597 } else {
3598 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3599 }
3600 req.fbo = 0;
3601 /* Association of ring index with doorbell index and MSIX number */
3602 req.logical_id = cpu_to_le16(map_index);
3603
3604 switch (ring_type) {
3605 case HWRM_RING_ALLOC_TX:
3606 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3607 /* Association of transmit ring with completion ring */
3608 req.cmpl_ring_id =
3609 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3610 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3611 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3612 req.queue_id = cpu_to_le16(ring->queue_id);
3613 break;
3614 case HWRM_RING_ALLOC_RX:
3615 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3616 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3617 break;
3618 case HWRM_RING_ALLOC_AGG:
3619 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3620 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3621 break;
3622 case HWRM_RING_ALLOC_CMPL:
3623 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3624 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3625 if (bp->flags & BNXT_FLAG_USING_MSIX)
3626 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3627 break;
3628 default:
3629 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3630 ring_type);
3631 return -1;
3632 }
3633
3634 mutex_lock(&bp->hwrm_cmd_lock);
3635 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3636 err = le16_to_cpu(resp->error_code);
3637 ring_id = le16_to_cpu(resp->ring_id);
3638 mutex_unlock(&bp->hwrm_cmd_lock);
3639
3640 if (rc || err) {
3641 switch (ring_type) {
3642 case RING_FREE_REQ_RING_TYPE_CMPL:
3643 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3644 rc, err);
3645 return -1;
3646
3647 case RING_FREE_REQ_RING_TYPE_RX:
3648 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3649 rc, err);
3650 return -1;
3651
3652 case RING_FREE_REQ_RING_TYPE_TX:
3653 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3654 rc, err);
3655 return -1;
3656
3657 default:
3658 netdev_err(bp->dev, "Invalid ring\n");
3659 return -1;
3660 }
3661 }
3662 ring->fw_ring_id = ring_id;
3663 return rc;
3664}
3665
3666static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3667{
3668 int i, rc = 0;
3669
Michael Chanedd0c2c2015-12-27 18:19:19 -05003670 for (i = 0; i < bp->cp_nr_rings; i++) {
3671 struct bnxt_napi *bnapi = bp->bnapi[i];
3672 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3673 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003674
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04003675 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003676 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3677 INVALID_STATS_CTX_ID);
3678 if (rc)
3679 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003680 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3681 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003682 }
3683
Michael Chanedd0c2c2015-12-27 18:19:19 -05003684 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003685 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003686 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003687 u32 map_idx = txr->bnapi->index;
3688 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003689
Michael Chanb81a90d2016-01-02 23:45:01 -05003690 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
3691 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003692 if (rc)
3693 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003694 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003695 }
3696
Michael Chanedd0c2c2015-12-27 18:19:19 -05003697 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003698 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003699 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003700 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003701
Michael Chanb81a90d2016-01-02 23:45:01 -05003702 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
3703 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003704 if (rc)
3705 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003706 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003707 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003708 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003709 }
3710
3711 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3712 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003713 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003714 struct bnxt_ring_struct *ring =
3715 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003716 u32 grp_idx = rxr->bnapi->index;
3717 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003718
3719 rc = hwrm_ring_alloc_send_msg(bp, ring,
3720 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05003721 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04003722 INVALID_STATS_CTX_ID);
3723 if (rc)
3724 goto err_out;
3725
Michael Chanb81a90d2016-01-02 23:45:01 -05003726 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003727 writel(DB_KEY_RX | rxr->rx_agg_prod,
3728 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003729 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003730 }
3731 }
3732err_out:
3733 return rc;
3734}
3735
3736static int hwrm_ring_free_send_msg(struct bnxt *bp,
3737 struct bnxt_ring_struct *ring,
3738 u32 ring_type, int cmpl_ring_id)
3739{
3740 int rc;
3741 struct hwrm_ring_free_input req = {0};
3742 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3743 u16 error_code;
3744
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05003745 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003746 req.ring_type = ring_type;
3747 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3748
3749 mutex_lock(&bp->hwrm_cmd_lock);
3750 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3751 error_code = le16_to_cpu(resp->error_code);
3752 mutex_unlock(&bp->hwrm_cmd_lock);
3753
3754 if (rc || error_code) {
3755 switch (ring_type) {
3756 case RING_FREE_REQ_RING_TYPE_CMPL:
3757 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3758 rc);
3759 return rc;
3760 case RING_FREE_REQ_RING_TYPE_RX:
3761 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3762 rc);
3763 return rc;
3764 case RING_FREE_REQ_RING_TYPE_TX:
3765 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3766 rc);
3767 return rc;
3768 default:
3769 netdev_err(bp->dev, "Invalid ring\n");
3770 return -1;
3771 }
3772 }
3773 return 0;
3774}
3775
Michael Chanedd0c2c2015-12-27 18:19:19 -05003776static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003777{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003778 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003779
3780 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003781 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003782
Michael Chanedd0c2c2015-12-27 18:19:19 -05003783 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003784 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003785 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003786 u32 grp_idx = txr->bnapi->index;
3787 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003788
Michael Chanedd0c2c2015-12-27 18:19:19 -05003789 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3790 hwrm_ring_free_send_msg(bp, ring,
3791 RING_FREE_REQ_RING_TYPE_TX,
3792 close_path ? cmpl_ring_id :
3793 INVALID_HW_RING_ID);
3794 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003795 }
3796 }
3797
Michael Chanedd0c2c2015-12-27 18:19:19 -05003798 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003799 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003800 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003801 u32 grp_idx = rxr->bnapi->index;
3802 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003803
Michael Chanedd0c2c2015-12-27 18:19:19 -05003804 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3805 hwrm_ring_free_send_msg(bp, ring,
3806 RING_FREE_REQ_RING_TYPE_RX,
3807 close_path ? cmpl_ring_id :
3808 INVALID_HW_RING_ID);
3809 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003810 bp->grp_info[grp_idx].rx_fw_ring_id =
3811 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003812 }
3813 }
3814
Michael Chanedd0c2c2015-12-27 18:19:19 -05003815 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003816 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003817 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003818 u32 grp_idx = rxr->bnapi->index;
3819 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003820
Michael Chanedd0c2c2015-12-27 18:19:19 -05003821 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3822 hwrm_ring_free_send_msg(bp, ring,
3823 RING_FREE_REQ_RING_TYPE_RX,
3824 close_path ? cmpl_ring_id :
3825 INVALID_HW_RING_ID);
3826 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003827 bp->grp_info[grp_idx].agg_fw_ring_id =
3828 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003829 }
3830 }
3831
Michael Chanedd0c2c2015-12-27 18:19:19 -05003832 for (i = 0; i < bp->cp_nr_rings; i++) {
3833 struct bnxt_napi *bnapi = bp->bnapi[i];
3834 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3835 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003836
Michael Chanedd0c2c2015-12-27 18:19:19 -05003837 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3838 hwrm_ring_free_send_msg(bp, ring,
3839 RING_FREE_REQ_RING_TYPE_CMPL,
3840 INVALID_HW_RING_ID);
3841 ring->fw_ring_id = INVALID_HW_RING_ID;
3842 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003843 }
3844 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003845}
3846
Michael Chanbb053f52016-02-26 04:00:02 -05003847static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
3848 u32 buf_tmrs, u16 flags,
3849 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
3850{
3851 req->flags = cpu_to_le16(flags);
3852 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
3853 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
3854 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
3855 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
3856 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
3857 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
3858 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
3859 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
3860}
3861
Michael Chanc0c050c2015-10-22 16:01:17 -04003862int bnxt_hwrm_set_coal(struct bnxt *bp)
3863{
3864 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05003865 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
3866 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04003867 u16 max_buf, max_buf_irq;
3868 u16 buf_tmr, buf_tmr_irq;
3869 u32 flags;
3870
Michael Chandfc9c942016-02-26 04:00:03 -05003871 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
3872 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
3873 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
3874 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003875
Michael Chandfb5b892016-02-26 04:00:01 -05003876 /* Each rx completion (2 records) should be DMAed immediately.
3877 * DMA 1/4 of the completion buffers at a time.
3878 */
3879 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04003880 /* max_buf must not be zero */
3881 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05003882 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
3883 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
3884 /* buf timer set to 1/4 of interrupt timer */
3885 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3886 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
3887 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003888
3889 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3890
3891 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3892 * if coal_ticks is less than 25 us.
3893 */
Michael Chandfb5b892016-02-26 04:00:01 -05003894 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04003895 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3896
Michael Chanbb053f52016-02-26 04:00:02 -05003897 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05003898 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
3899
3900 /* max_buf must not be zero */
3901 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
3902 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
3903 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
3904 /* buf timer set to 1/4 of interrupt timer */
3905 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3906 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
3907 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
3908
3909 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3910 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
3911 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003912
3913 mutex_lock(&bp->hwrm_cmd_lock);
3914 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05003915 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003916
Michael Chandfc9c942016-02-26 04:00:03 -05003917 req = &req_rx;
3918 if (!bnapi->rx_ring)
3919 req = &req_tx;
3920 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3921
3922 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04003923 HWRM_CMD_TIMEOUT);
3924 if (rc)
3925 break;
3926 }
3927 mutex_unlock(&bp->hwrm_cmd_lock);
3928 return rc;
3929}
3930
3931static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3932{
3933 int rc = 0, i;
3934 struct hwrm_stat_ctx_free_input req = {0};
3935
3936 if (!bp->bnapi)
3937 return 0;
3938
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04003939 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3940 return 0;
3941
Michael Chanc0c050c2015-10-22 16:01:17 -04003942 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3943
3944 mutex_lock(&bp->hwrm_cmd_lock);
3945 for (i = 0; i < bp->cp_nr_rings; i++) {
3946 struct bnxt_napi *bnapi = bp->bnapi[i];
3947 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3948
3949 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3950 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3951
3952 rc = _hwrm_send_message(bp, &req, sizeof(req),
3953 HWRM_CMD_TIMEOUT);
3954 if (rc)
3955 break;
3956
3957 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3958 }
3959 }
3960 mutex_unlock(&bp->hwrm_cmd_lock);
3961 return rc;
3962}
3963
3964static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3965{
3966 int rc = 0, i;
3967 struct hwrm_stat_ctx_alloc_input req = {0};
3968 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3969
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04003970 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3971 return 0;
3972
Michael Chanc0c050c2015-10-22 16:01:17 -04003973 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3974
Michael Chan51f30782016-07-01 18:46:29 -04003975 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04003976
3977 mutex_lock(&bp->hwrm_cmd_lock);
3978 for (i = 0; i < bp->cp_nr_rings; i++) {
3979 struct bnxt_napi *bnapi = bp->bnapi[i];
3980 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3981
3982 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3983
3984 rc = _hwrm_send_message(bp, &req, sizeof(req),
3985 HWRM_CMD_TIMEOUT);
3986 if (rc)
3987 break;
3988
3989 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3990
3991 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3992 }
3993 mutex_unlock(&bp->hwrm_cmd_lock);
3994 return 0;
3995}
3996
Michael Chancf6645f2016-06-13 02:25:28 -04003997static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
3998{
3999 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004000 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chancf6645f2016-06-13 02:25:28 -04004001 int rc;
4002
4003 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4004 req.fid = cpu_to_le16(0xffff);
4005 mutex_lock(&bp->hwrm_cmd_lock);
4006 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4007 if (rc)
4008 goto func_qcfg_exit;
4009
4010#ifdef CONFIG_BNXT_SRIOV
4011 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04004012 struct bnxt_vf_info *vf = &bp->vf;
4013
4014 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
4015 }
4016#endif
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004017 switch (resp->port_partition_type) {
4018 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
4019 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
4020 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
4021 bp->port_partition_type = resp->port_partition_type;
4022 break;
4023 }
Michael Chancf6645f2016-06-13 02:25:28 -04004024
4025func_qcfg_exit:
4026 mutex_unlock(&bp->hwrm_cmd_lock);
4027 return rc;
4028}
4029
Michael Chan4a21b492015-12-27 18:19:26 -05004030int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004031{
4032 int rc = 0;
4033 struct hwrm_func_qcaps_input req = {0};
4034 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4035
4036 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
4037 req.fid = cpu_to_le16(0xffff);
4038
4039 mutex_lock(&bp->hwrm_cmd_lock);
4040 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4041 if (rc)
4042 goto hwrm_func_qcaps_exit;
4043
4044 if (BNXT_PF(bp)) {
4045 struct bnxt_pf_info *pf = &bp->pf;
4046
4047 pf->fw_fid = le16_to_cpu(resp->fid);
4048 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04004049 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04004050 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05004051 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04004052 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4053 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4054 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004055 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004056 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4057 if (!pf->max_hw_ring_grps)
4058 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004059 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4060 pf->max_vnics = le16_to_cpu(resp->max_vnics);
4061 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
4062 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
4063 pf->max_vfs = le16_to_cpu(resp->max_vfs);
4064 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
4065 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
4066 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
4067 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
4068 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
4069 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
4070 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04004071#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04004072 struct bnxt_vf_info *vf = &bp->vf;
4073
4074 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan11f15ed2016-04-05 14:08:55 -04004075 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05004076 if (is_valid_ether_addr(vf->mac_addr))
4077 /* overwrite netdev dev_adr with admin VF MAC */
4078 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
4079 else
4080 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04004081
4082 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4083 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4084 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
4085 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004086 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4087 if (!vf->max_hw_ring_grps)
4088 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004089 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4090 vf->max_vnics = le16_to_cpu(resp->max_vnics);
4091 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04004092#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04004093 }
4094
4095 bp->tx_push_thresh = 0;
4096 if (resp->flags &
4097 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
4098 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
4099
4100hwrm_func_qcaps_exit:
4101 mutex_unlock(&bp->hwrm_cmd_lock);
4102 return rc;
4103}
4104
4105static int bnxt_hwrm_func_reset(struct bnxt *bp)
4106{
4107 struct hwrm_func_reset_input req = {0};
4108
4109 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
4110 req.enables = 0;
4111
4112 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
4113}
4114
4115static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
4116{
4117 int rc = 0;
4118 struct hwrm_queue_qportcfg_input req = {0};
4119 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
4120 u8 i, *qptr;
4121
4122 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
4123
4124 mutex_lock(&bp->hwrm_cmd_lock);
4125 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4126 if (rc)
4127 goto qportcfg_exit;
4128
4129 if (!resp->max_configurable_queues) {
4130 rc = -EINVAL;
4131 goto qportcfg_exit;
4132 }
4133 bp->max_tc = resp->max_configurable_queues;
4134 if (bp->max_tc > BNXT_MAX_QUEUE)
4135 bp->max_tc = BNXT_MAX_QUEUE;
4136
4137 qptr = &resp->queue_id0;
4138 for (i = 0; i < bp->max_tc; i++) {
4139 bp->q_info[i].queue_id = *qptr++;
4140 bp->q_info[i].queue_profile = *qptr++;
4141 }
4142
4143qportcfg_exit:
4144 mutex_unlock(&bp->hwrm_cmd_lock);
4145 return rc;
4146}
4147
4148static int bnxt_hwrm_ver_get(struct bnxt *bp)
4149{
4150 int rc;
4151 struct hwrm_ver_get_input req = {0};
4152 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
4153
Michael Chane6ef2692016-03-28 19:46:05 -04004154 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04004155 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
4156 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
4157 req.hwrm_intf_min = HWRM_VERSION_MINOR;
4158 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
4159 mutex_lock(&bp->hwrm_cmd_lock);
4160 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4161 if (rc)
4162 goto hwrm_ver_get_exit;
4163
4164 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4165
Michael Chan11f15ed2016-04-05 14:08:55 -04004166 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4167 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004168 if (resp->hwrm_intf_maj < 1) {
4169 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004170 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004171 resp->hwrm_intf_upd);
4172 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004173 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004174 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004175 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4176 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4177
Michael Chanff4fe812016-02-26 04:00:04 -05004178 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4179 if (!bp->hwrm_cmd_timeout)
4180 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4181
Michael Chane6ef2692016-03-28 19:46:05 -04004182 if (resp->hwrm_intf_maj >= 1)
4183 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4184
Michael Chan659c8052016-06-13 02:25:33 -04004185 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004186 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
4187 !resp->chip_metal)
4188 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04004189
Michael Chanc0c050c2015-10-22 16:01:17 -04004190hwrm_ver_get_exit:
4191 mutex_unlock(&bp->hwrm_cmd_lock);
4192 return rc;
4193}
4194
Michael Chan3bdf56c2016-03-07 15:38:45 -05004195static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4196{
4197 int rc;
4198 struct bnxt_pf_info *pf = &bp->pf;
4199 struct hwrm_port_qstats_input req = {0};
4200
4201 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4202 return 0;
4203
4204 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4205 req.port_id = cpu_to_le16(pf->port_id);
4206 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4207 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4208 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4209 return rc;
4210}
4211
Michael Chanc0c050c2015-10-22 16:01:17 -04004212static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4213{
4214 if (bp->vxlan_port_cnt) {
4215 bnxt_hwrm_tunnel_dst_port_free(
4216 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4217 }
4218 bp->vxlan_port_cnt = 0;
4219 if (bp->nge_port_cnt) {
4220 bnxt_hwrm_tunnel_dst_port_free(
4221 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4222 }
4223 bp->nge_port_cnt = 0;
4224}
4225
4226static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4227{
4228 int rc, i;
4229 u32 tpa_flags = 0;
4230
4231 if (set_tpa)
4232 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4233 for (i = 0; i < bp->nr_vnics; i++) {
4234 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4235 if (rc) {
4236 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4237 rc, i);
4238 return rc;
4239 }
4240 }
4241 return 0;
4242}
4243
4244static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4245{
4246 int i;
4247
4248 for (i = 0; i < bp->nr_vnics; i++)
4249 bnxt_hwrm_vnic_set_rss(bp, i, false);
4250}
4251
4252static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4253 bool irq_re_init)
4254{
4255 if (bp->vnic_info) {
4256 bnxt_hwrm_clear_vnic_filter(bp);
4257 /* clear all RSS setting before free vnic ctx */
4258 bnxt_hwrm_clear_vnic_rss(bp);
4259 bnxt_hwrm_vnic_ctx_free(bp);
4260 /* before free the vnic, undo the vnic tpa settings */
4261 if (bp->flags & BNXT_FLAG_TPA)
4262 bnxt_set_tpa(bp, false);
4263 bnxt_hwrm_vnic_free(bp);
4264 }
4265 bnxt_hwrm_ring_free(bp, close_path);
4266 bnxt_hwrm_ring_grp_free(bp);
4267 if (irq_re_init) {
4268 bnxt_hwrm_stat_ctx_free(bp);
4269 bnxt_hwrm_free_tunnel_ports(bp);
4270 }
4271}
4272
4273static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4274{
4275 int rc;
4276
4277 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004278 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04004279 if (rc) {
4280 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4281 vnic_id, rc);
4282 goto vnic_setup_err;
4283 }
4284 bp->rsscos_nr_ctxs++;
4285
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004286 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4287 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
4288 if (rc) {
4289 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
4290 vnic_id, rc);
4291 goto vnic_setup_err;
4292 }
4293 bp->rsscos_nr_ctxs++;
4294 }
4295
Michael Chanc0c050c2015-10-22 16:01:17 -04004296 /* configure default vnic, ring grp */
4297 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4298 if (rc) {
4299 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4300 vnic_id, rc);
4301 goto vnic_setup_err;
4302 }
4303
4304 /* Enable RSS hashing on vnic */
4305 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4306 if (rc) {
4307 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4308 vnic_id, rc);
4309 goto vnic_setup_err;
4310 }
4311
4312 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4313 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4314 if (rc) {
4315 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4316 vnic_id, rc);
4317 }
4318 }
4319
4320vnic_setup_err:
4321 return rc;
4322}
4323
4324static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4325{
4326#ifdef CONFIG_RFS_ACCEL
4327 int i, rc = 0;
4328
4329 for (i = 0; i < bp->rx_nr_rings; i++) {
4330 u16 vnic_id = i + 1;
4331 u16 ring_id = i;
4332
4333 if (vnic_id >= bp->nr_vnics)
4334 break;
4335
4336 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004337 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004338 if (rc) {
4339 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4340 vnic_id, rc);
4341 break;
4342 }
4343 rc = bnxt_setup_vnic(bp, vnic_id);
4344 if (rc)
4345 break;
4346 }
4347 return rc;
4348#else
4349 return 0;
4350#endif
4351}
4352
Michael Chan17c71ac2016-07-01 18:46:27 -04004353/* Allow PF and VF with default VLAN to be in promiscuous mode */
4354static bool bnxt_promisc_ok(struct bnxt *bp)
4355{
4356#ifdef CONFIG_BNXT_SRIOV
4357 if (BNXT_VF(bp) && !bp->vf.vlan)
4358 return false;
4359#endif
4360 return true;
4361}
4362
Michael Chanb664f002015-12-02 01:54:08 -05004363static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004364static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004365
Michael Chanc0c050c2015-10-22 16:01:17 -04004366static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4367{
Michael Chan7d2837d2016-05-04 16:56:44 -04004368 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004369 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004370 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004371
4372 if (irq_re_init) {
4373 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4374 if (rc) {
4375 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4376 rc);
4377 goto err_out;
4378 }
4379 }
4380
4381 rc = bnxt_hwrm_ring_alloc(bp);
4382 if (rc) {
4383 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4384 goto err_out;
4385 }
4386
4387 rc = bnxt_hwrm_ring_grp_alloc(bp);
4388 if (rc) {
4389 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4390 goto err_out;
4391 }
4392
Prashant Sreedharan76595192016-07-18 07:15:22 -04004393 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4394 rx_nr_rings--;
4395
Michael Chanc0c050c2015-10-22 16:01:17 -04004396 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04004397 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004398 if (rc) {
4399 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4400 goto err_out;
4401 }
4402
4403 rc = bnxt_setup_vnic(bp, 0);
4404 if (rc)
4405 goto err_out;
4406
4407 if (bp->flags & BNXT_FLAG_RFS) {
4408 rc = bnxt_alloc_rfs_vnics(bp);
4409 if (rc)
4410 goto err_out;
4411 }
4412
4413 if (bp->flags & BNXT_FLAG_TPA) {
4414 rc = bnxt_set_tpa(bp, true);
4415 if (rc)
4416 goto err_out;
4417 }
4418
4419 if (BNXT_VF(bp))
4420 bnxt_update_vf_mac(bp);
4421
4422 /* Filter for default vnic 0 */
4423 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4424 if (rc) {
4425 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4426 goto err_out;
4427 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004428 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004429
Michael Chan7d2837d2016-05-04 16:56:44 -04004430 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004431
Michael Chan17c71ac2016-07-01 18:46:27 -04004432 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004433 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4434
4435 if (bp->dev->flags & IFF_ALLMULTI) {
4436 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4437 vnic->mc_list_count = 0;
4438 } else {
4439 u32 mask = 0;
4440
4441 bnxt_mc_list_updated(bp, &mask);
4442 vnic->rx_mask |= mask;
4443 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004444
Michael Chanb664f002015-12-02 01:54:08 -05004445 rc = bnxt_cfg_rx_mode(bp);
4446 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004447 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004448
4449 rc = bnxt_hwrm_set_coal(bp);
4450 if (rc)
4451 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
4452 rc);
4453
Michael Chancf6645f2016-06-13 02:25:28 -04004454 if (BNXT_VF(bp)) {
4455 bnxt_hwrm_func_qcfg(bp);
4456 netdev_update_features(bp->dev);
4457 }
4458
Michael Chanc0c050c2015-10-22 16:01:17 -04004459 return 0;
4460
4461err_out:
4462 bnxt_hwrm_resource_free(bp, 0, true);
4463
4464 return rc;
4465}
4466
4467static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4468{
4469 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4470 return 0;
4471}
4472
4473static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4474{
4475 bnxt_init_rx_rings(bp);
4476 bnxt_init_tx_rings(bp);
4477 bnxt_init_ring_grps(bp, irq_re_init);
4478 bnxt_init_vnics(bp);
4479
4480 return bnxt_init_chip(bp, irq_re_init);
4481}
4482
4483static void bnxt_disable_int(struct bnxt *bp)
4484{
4485 int i;
4486
4487 if (!bp->bnapi)
4488 return;
4489
4490 for (i = 0; i < bp->cp_nr_rings; i++) {
4491 struct bnxt_napi *bnapi = bp->bnapi[i];
4492 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4493
4494 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4495 }
4496}
4497
4498static void bnxt_enable_int(struct bnxt *bp)
4499{
4500 int i;
4501
4502 atomic_set(&bp->intr_sem, 0);
4503 for (i = 0; i < bp->cp_nr_rings; i++) {
4504 struct bnxt_napi *bnapi = bp->bnapi[i];
4505 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4506
4507 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4508 }
4509}
4510
4511static int bnxt_set_real_num_queues(struct bnxt *bp)
4512{
4513 int rc;
4514 struct net_device *dev = bp->dev;
4515
4516 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4517 if (rc)
4518 return rc;
4519
4520 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4521 if (rc)
4522 return rc;
4523
4524#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004525 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004526 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004527#endif
4528
4529 return rc;
4530}
4531
Michael Chan6e6c5a52016-01-02 23:45:02 -05004532static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4533 bool shared)
4534{
4535 int _rx = *rx, _tx = *tx;
4536
4537 if (shared) {
4538 *rx = min_t(int, _rx, max);
4539 *tx = min_t(int, _tx, max);
4540 } else {
4541 if (max < 2)
4542 return -ENOMEM;
4543
4544 while (_rx + _tx > max) {
4545 if (_rx > _tx && _rx > 1)
4546 _rx--;
4547 else if (_tx > 1)
4548 _tx--;
4549 }
4550 *rx = _rx;
4551 *tx = _tx;
4552 }
4553 return 0;
4554}
4555
Michael Chanc0c050c2015-10-22 16:01:17 -04004556static int bnxt_setup_msix(struct bnxt *bp)
4557{
4558 struct msix_entry *msix_ent;
4559 struct net_device *dev = bp->dev;
Michael Chan01657bc2016-01-02 23:45:03 -05004560 int i, total_vecs, rc = 0, min = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004561 const int len = sizeof(bp->irq_tbl[0].name);
4562
4563 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4564 total_vecs = bp->cp_nr_rings;
4565
4566 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4567 if (!msix_ent)
4568 return -ENOMEM;
4569
4570 for (i = 0; i < total_vecs; i++) {
4571 msix_ent[i].entry = i;
4572 msix_ent[i].vector = 0;
4573 }
4574
Michael Chan01657bc2016-01-02 23:45:03 -05004575 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
4576 min = 2;
4577
4578 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04004579 if (total_vecs < 0) {
4580 rc = -ENODEV;
4581 goto msix_setup_exit;
4582 }
4583
4584 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4585 if (bp->irq_tbl) {
4586 int tcs;
4587
4588 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05004589 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05004590 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05004591 if (rc)
4592 goto msix_setup_exit;
4593
Michael Chanc0c050c2015-10-22 16:01:17 -04004594 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4595 tcs = netdev_get_num_tc(dev);
4596 if (tcs > 1) {
4597 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4598 if (bp->tx_nr_rings_per_tc == 0) {
4599 netdev_reset_tc(dev);
4600 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4601 } else {
4602 int i, off, count;
4603
4604 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4605 for (i = 0; i < tcs; i++) {
4606 count = bp->tx_nr_rings_per_tc;
4607 off = i * count;
4608 netdev_set_tc_queue(dev, i, count, off);
4609 }
4610 }
4611 }
Michael Chan01657bc2016-01-02 23:45:03 -05004612 bp->cp_nr_rings = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04004613
4614 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chan01657bc2016-01-02 23:45:03 -05004615 char *attr;
4616
Michael Chanc0c050c2015-10-22 16:01:17 -04004617 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan01657bc2016-01-02 23:45:03 -05004618 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4619 attr = "TxRx";
4620 else if (i < bp->rx_nr_rings)
4621 attr = "rx";
4622 else
4623 attr = "tx";
4624
Michael Chanc0c050c2015-10-22 16:01:17 -04004625 snprintf(bp->irq_tbl[i].name, len,
Michael Chan01657bc2016-01-02 23:45:03 -05004626 "%s-%s-%d", dev->name, attr, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04004627 bp->irq_tbl[i].handler = bnxt_msix;
4628 }
4629 rc = bnxt_set_real_num_queues(bp);
4630 if (rc)
4631 goto msix_setup_exit;
4632 } else {
4633 rc = -ENOMEM;
4634 goto msix_setup_exit;
4635 }
4636 bp->flags |= BNXT_FLAG_USING_MSIX;
4637 kfree(msix_ent);
4638 return 0;
4639
4640msix_setup_exit:
4641 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4642 pci_disable_msix(bp->pdev);
4643 kfree(msix_ent);
4644 return rc;
4645}
4646
4647static int bnxt_setup_inta(struct bnxt *bp)
4648{
4649 int rc;
4650 const int len = sizeof(bp->irq_tbl[0].name);
4651
4652 if (netdev_get_num_tc(bp->dev))
4653 netdev_reset_tc(bp->dev);
4654
4655 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4656 if (!bp->irq_tbl) {
4657 rc = -ENOMEM;
4658 return rc;
4659 }
4660 bp->rx_nr_rings = 1;
4661 bp->tx_nr_rings = 1;
4662 bp->cp_nr_rings = 1;
4663 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05004664 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04004665 bp->irq_tbl[0].vector = bp->pdev->irq;
4666 snprintf(bp->irq_tbl[0].name, len,
4667 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4668 bp->irq_tbl[0].handler = bnxt_inta;
4669 rc = bnxt_set_real_num_queues(bp);
4670 return rc;
4671}
4672
4673static int bnxt_setup_int_mode(struct bnxt *bp)
4674{
4675 int rc = 0;
4676
4677 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4678 rc = bnxt_setup_msix(bp);
4679
Michael Chan1fa72e22016-04-25 02:30:49 -04004680 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004681 /* fallback to INTA */
4682 rc = bnxt_setup_inta(bp);
4683 }
4684 return rc;
4685}
4686
4687static void bnxt_free_irq(struct bnxt *bp)
4688{
4689 struct bnxt_irq *irq;
4690 int i;
4691
4692#ifdef CONFIG_RFS_ACCEL
4693 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4694 bp->dev->rx_cpu_rmap = NULL;
4695#endif
4696 if (!bp->irq_tbl)
4697 return;
4698
4699 for (i = 0; i < bp->cp_nr_rings; i++) {
4700 irq = &bp->irq_tbl[i];
4701 if (irq->requested)
4702 free_irq(irq->vector, bp->bnapi[i]);
4703 irq->requested = 0;
4704 }
4705 if (bp->flags & BNXT_FLAG_USING_MSIX)
4706 pci_disable_msix(bp->pdev);
4707 kfree(bp->irq_tbl);
4708 bp->irq_tbl = NULL;
4709}
4710
4711static int bnxt_request_irq(struct bnxt *bp)
4712{
Michael Chanb81a90d2016-01-02 23:45:01 -05004713 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004714 unsigned long flags = 0;
4715#ifdef CONFIG_RFS_ACCEL
4716 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4717#endif
4718
4719 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4720 flags = IRQF_SHARED;
4721
Michael Chanb81a90d2016-01-02 23:45:01 -05004722 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004723 struct bnxt_irq *irq = &bp->irq_tbl[i];
4724#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05004725 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004726 rc = irq_cpu_rmap_add(rmap, irq->vector);
4727 if (rc)
4728 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004729 j);
4730 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04004731 }
4732#endif
4733 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4734 bp->bnapi[i]);
4735 if (rc)
4736 break;
4737
4738 irq->requested = 1;
4739 }
4740 return rc;
4741}
4742
4743static void bnxt_del_napi(struct bnxt *bp)
4744{
4745 int i;
4746
4747 if (!bp->bnapi)
4748 return;
4749
4750 for (i = 0; i < bp->cp_nr_rings; i++) {
4751 struct bnxt_napi *bnapi = bp->bnapi[i];
4752
4753 napi_hash_del(&bnapi->napi);
4754 netif_napi_del(&bnapi->napi);
4755 }
4756}
4757
4758static void bnxt_init_napi(struct bnxt *bp)
4759{
4760 int i;
4761 struct bnxt_napi *bnapi;
4762
4763 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4764 for (i = 0; i < bp->cp_nr_rings; i++) {
4765 bnapi = bp->bnapi[i];
4766 netif_napi_add(bp->dev, &bnapi->napi,
4767 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004768 }
4769 } else {
4770 bnapi = bp->bnapi[0];
4771 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004772 }
4773}
4774
4775static void bnxt_disable_napi(struct bnxt *bp)
4776{
4777 int i;
4778
4779 if (!bp->bnapi)
4780 return;
4781
4782 for (i = 0; i < bp->cp_nr_rings; i++) {
4783 napi_disable(&bp->bnapi[i]->napi);
4784 bnxt_disable_poll(bp->bnapi[i]);
4785 }
4786}
4787
4788static void bnxt_enable_napi(struct bnxt *bp)
4789{
4790 int i;
4791
4792 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04004793 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004794 bnxt_enable_poll(bp->bnapi[i]);
4795 napi_enable(&bp->bnapi[i]->napi);
4796 }
4797}
4798
4799static void bnxt_tx_disable(struct bnxt *bp)
4800{
4801 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004802 struct bnxt_tx_ring_info *txr;
4803 struct netdev_queue *txq;
4804
Michael Chanb6ab4b02016-01-02 23:44:59 -05004805 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004806 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004807 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004808 txq = netdev_get_tx_queue(bp->dev, i);
4809 __netif_tx_lock(txq, smp_processor_id());
4810 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4811 __netif_tx_unlock(txq);
4812 }
4813 }
4814 /* Stop all TX queues */
4815 netif_tx_disable(bp->dev);
4816 netif_carrier_off(bp->dev);
4817}
4818
4819static void bnxt_tx_enable(struct bnxt *bp)
4820{
4821 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004822 struct bnxt_tx_ring_info *txr;
4823 struct netdev_queue *txq;
4824
4825 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004826 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004827 txq = netdev_get_tx_queue(bp->dev, i);
4828 txr->dev_state = 0;
4829 }
4830 netif_tx_wake_all_queues(bp->dev);
4831 if (bp->link_info.link_up)
4832 netif_carrier_on(bp->dev);
4833}
4834
4835static void bnxt_report_link(struct bnxt *bp)
4836{
4837 if (bp->link_info.link_up) {
4838 const char *duplex;
4839 const char *flow_ctrl;
4840 u16 speed;
4841
4842 netif_carrier_on(bp->dev);
4843 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4844 duplex = "full";
4845 else
4846 duplex = "half";
4847 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4848 flow_ctrl = "ON - receive & transmit";
4849 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4850 flow_ctrl = "ON - transmit";
4851 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4852 flow_ctrl = "ON - receive";
4853 else
4854 flow_ctrl = "none";
4855 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4856 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4857 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04004858 if (bp->flags & BNXT_FLAG_EEE_CAP)
4859 netdev_info(bp->dev, "EEE is %s\n",
4860 bp->eee.eee_active ? "active" :
4861 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04004862 } else {
4863 netif_carrier_off(bp->dev);
4864 netdev_err(bp->dev, "NIC Link is Down\n");
4865 }
4866}
4867
Michael Chan170ce012016-04-05 14:08:57 -04004868static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
4869{
4870 int rc = 0;
4871 struct hwrm_port_phy_qcaps_input req = {0};
4872 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04004873 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04004874
4875 if (bp->hwrm_spec_code < 0x10201)
4876 return 0;
4877
4878 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
4879
4880 mutex_lock(&bp->hwrm_cmd_lock);
4881 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4882 if (rc)
4883 goto hwrm_phy_qcaps_exit;
4884
4885 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
4886 struct ethtool_eee *eee = &bp->eee;
4887 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
4888
4889 bp->flags |= BNXT_FLAG_EEE_CAP;
4890 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4891 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
4892 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
4893 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
4894 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
4895 }
Michael Chan93ed8112016-06-13 02:25:37 -04004896 link_info->support_auto_speeds =
4897 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04004898
4899hwrm_phy_qcaps_exit:
4900 mutex_unlock(&bp->hwrm_cmd_lock);
4901 return rc;
4902}
4903
Michael Chanc0c050c2015-10-22 16:01:17 -04004904static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4905{
4906 int rc = 0;
4907 struct bnxt_link_info *link_info = &bp->link_info;
4908 struct hwrm_port_phy_qcfg_input req = {0};
4909 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4910 u8 link_up = link_info->link_up;
4911
4912 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4913
4914 mutex_lock(&bp->hwrm_cmd_lock);
4915 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4916 if (rc) {
4917 mutex_unlock(&bp->hwrm_cmd_lock);
4918 return rc;
4919 }
4920
4921 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4922 link_info->phy_link_status = resp->link;
4923 link_info->duplex = resp->duplex;
4924 link_info->pause = resp->pause;
4925 link_info->auto_mode = resp->auto_mode;
4926 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05004927 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04004928 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004929 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004930 if (link_info->phy_link_status == BNXT_LINK_LINK)
4931 link_info->link_speed = le16_to_cpu(resp->link_speed);
4932 else
4933 link_info->link_speed = 0;
4934 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04004935 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4936 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05004937 link_info->lp_auto_link_speeds =
4938 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04004939 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4940 link_info->phy_ver[0] = resp->phy_maj;
4941 link_info->phy_ver[1] = resp->phy_min;
4942 link_info->phy_ver[2] = resp->phy_bld;
4943 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04004944 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04004945 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04004946 link_info->phy_addr = resp->eee_config_phy_addr &
4947 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04004948 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04004949
Michael Chan170ce012016-04-05 14:08:57 -04004950 if (bp->flags & BNXT_FLAG_EEE_CAP) {
4951 struct ethtool_eee *eee = &bp->eee;
4952 u16 fw_speeds;
4953
4954 eee->eee_active = 0;
4955 if (resp->eee_config_phy_addr &
4956 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
4957 eee->eee_active = 1;
4958 fw_speeds = le16_to_cpu(
4959 resp->link_partner_adv_eee_link_speed_mask);
4960 eee->lp_advertised =
4961 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4962 }
4963
4964 /* Pull initial EEE config */
4965 if (!chng_link_state) {
4966 if (resp->eee_config_phy_addr &
4967 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
4968 eee->eee_enabled = 1;
4969
4970 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
4971 eee->advertised =
4972 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4973
4974 if (resp->eee_config_phy_addr &
4975 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
4976 __le32 tmr;
4977
4978 eee->tx_lpi_enabled = 1;
4979 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
4980 eee->tx_lpi_timer = le32_to_cpu(tmr) &
4981 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
4982 }
4983 }
4984 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004985 /* TODO: need to add more logic to report VF link */
4986 if (chng_link_state) {
4987 if (link_info->phy_link_status == BNXT_LINK_LINK)
4988 link_info->link_up = 1;
4989 else
4990 link_info->link_up = 0;
4991 if (link_up != link_info->link_up)
4992 bnxt_report_link(bp);
4993 } else {
4994 /* alwasy link down if not require to update link state */
4995 link_info->link_up = 0;
4996 }
4997 mutex_unlock(&bp->hwrm_cmd_lock);
4998 return 0;
4999}
5000
Michael Chan10289be2016-05-15 03:04:49 -04005001static void bnxt_get_port_module_status(struct bnxt *bp)
5002{
5003 struct bnxt_link_info *link_info = &bp->link_info;
5004 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
5005 u8 module_status;
5006
5007 if (bnxt_update_link(bp, true))
5008 return;
5009
5010 module_status = link_info->module_status;
5011 switch (module_status) {
5012 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
5013 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
5014 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
5015 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
5016 bp->pf.port_id);
5017 if (bp->hwrm_spec_code >= 0x10201) {
5018 netdev_warn(bp->dev, "Module part number %s\n",
5019 resp->phy_vendor_partnumber);
5020 }
5021 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
5022 netdev_warn(bp->dev, "TX is disabled\n");
5023 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
5024 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
5025 }
5026}
5027
Michael Chanc0c050c2015-10-22 16:01:17 -04005028static void
5029bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
5030{
5031 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04005032 if (bp->hwrm_spec_code >= 0x10201)
5033 req->auto_pause =
5034 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005035 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5036 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
5037 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04005038 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04005039 req->enables |=
5040 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5041 } else {
5042 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5043 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
5044 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
5045 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
5046 req->enables |=
5047 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04005048 if (bp->hwrm_spec_code >= 0x10201) {
5049 req->auto_pause = req->force_pause;
5050 req->enables |= cpu_to_le32(
5051 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5052 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005053 }
5054}
5055
5056static void bnxt_hwrm_set_link_common(struct bnxt *bp,
5057 struct hwrm_port_phy_cfg_input *req)
5058{
5059 u8 autoneg = bp->link_info.autoneg;
5060 u16 fw_link_speed = bp->link_info.req_link_speed;
5061 u32 advertising = bp->link_info.advertising;
5062
5063 if (autoneg & BNXT_AUTONEG_SPEED) {
5064 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04005065 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04005066
5067 req->enables |= cpu_to_le32(
5068 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
5069 req->auto_link_speed_mask = cpu_to_le16(advertising);
5070
5071 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
5072 req->flags |=
5073 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
5074 } else {
5075 req->force_link_speed = cpu_to_le16(fw_link_speed);
5076 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
5077 }
5078
Michael Chanc0c050c2015-10-22 16:01:17 -04005079 /* tell chimp that the setting takes effect immediately */
5080 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
5081}
5082
5083int bnxt_hwrm_set_pause(struct bnxt *bp)
5084{
5085 struct hwrm_port_phy_cfg_input req = {0};
5086 int rc;
5087
5088 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5089 bnxt_hwrm_set_pause_common(bp, &req);
5090
5091 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
5092 bp->link_info.force_link_chng)
5093 bnxt_hwrm_set_link_common(bp, &req);
5094
5095 mutex_lock(&bp->hwrm_cmd_lock);
5096 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5097 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
5098 /* since changing of pause setting doesn't trigger any link
5099 * change event, the driver needs to update the current pause
5100 * result upon successfully return of the phy_cfg command
5101 */
5102 bp->link_info.pause =
5103 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
5104 bp->link_info.auto_pause_setting = 0;
5105 if (!bp->link_info.force_link_chng)
5106 bnxt_report_link(bp);
5107 }
5108 bp->link_info.force_link_chng = false;
5109 mutex_unlock(&bp->hwrm_cmd_lock);
5110 return rc;
5111}
5112
Michael Chan939f7f02016-04-05 14:08:58 -04005113static void bnxt_hwrm_set_eee(struct bnxt *bp,
5114 struct hwrm_port_phy_cfg_input *req)
5115{
5116 struct ethtool_eee *eee = &bp->eee;
5117
5118 if (eee->eee_enabled) {
5119 u16 eee_speeds;
5120 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
5121
5122 if (eee->tx_lpi_enabled)
5123 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
5124 else
5125 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
5126
5127 req->flags |= cpu_to_le32(flags);
5128 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
5129 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
5130 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
5131 } else {
5132 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
5133 }
5134}
5135
5136int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04005137{
5138 struct hwrm_port_phy_cfg_input req = {0};
5139
5140 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5141 if (set_pause)
5142 bnxt_hwrm_set_pause_common(bp, &req);
5143
5144 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04005145
5146 if (set_eee)
5147 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04005148 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5149}
5150
Michael Chan33f7d552016-04-11 04:11:12 -04005151static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
5152{
5153 struct hwrm_port_phy_cfg_input req = {0};
5154
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005155 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04005156 return 0;
5157
5158 if (pci_num_vf(bp->pdev))
5159 return 0;
5160
5161 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5162 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DOWN);
5163 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5164}
5165
Michael Chan939f7f02016-04-05 14:08:58 -04005166static bool bnxt_eee_config_ok(struct bnxt *bp)
5167{
5168 struct ethtool_eee *eee = &bp->eee;
5169 struct bnxt_link_info *link_info = &bp->link_info;
5170
5171 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
5172 return true;
5173
5174 if (eee->eee_enabled) {
5175 u32 advertising =
5176 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
5177
5178 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5179 eee->eee_enabled = 0;
5180 return false;
5181 }
5182 if (eee->advertised & ~advertising) {
5183 eee->advertised = advertising & eee->supported;
5184 return false;
5185 }
5186 }
5187 return true;
5188}
5189
Michael Chanc0c050c2015-10-22 16:01:17 -04005190static int bnxt_update_phy_setting(struct bnxt *bp)
5191{
5192 int rc;
5193 bool update_link = false;
5194 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04005195 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005196 struct bnxt_link_info *link_info = &bp->link_info;
5197
5198 rc = bnxt_update_link(bp, true);
5199 if (rc) {
5200 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
5201 rc);
5202 return rc;
5203 }
5204 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04005205 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
5206 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04005207 update_pause = true;
5208 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
5209 link_info->force_pause_setting != link_info->req_flow_ctrl)
5210 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005211 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5212 if (BNXT_AUTO_MODE(link_info->auto_mode))
5213 update_link = true;
5214 if (link_info->req_link_speed != link_info->force_link_speed)
5215 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05005216 if (link_info->req_duplex != link_info->duplex_setting)
5217 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005218 } else {
5219 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5220 update_link = true;
5221 if (link_info->advertising != link_info->auto_link_speeds)
5222 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005223 }
5224
Michael Chan939f7f02016-04-05 14:08:58 -04005225 if (!bnxt_eee_config_ok(bp))
5226 update_eee = true;
5227
Michael Chanc0c050c2015-10-22 16:01:17 -04005228 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005229 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005230 else if (update_pause)
5231 rc = bnxt_hwrm_set_pause(bp);
5232 if (rc) {
5233 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5234 rc);
5235 return rc;
5236 }
5237
5238 return rc;
5239}
5240
Jeffrey Huang11809492015-11-05 16:25:49 -05005241/* Common routine to pre-map certain register block to different GRC window.
5242 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5243 * in PF and 3 windows in VF that can be customized to map in different
5244 * register blocks.
5245 */
5246static void bnxt_preset_reg_win(struct bnxt *bp)
5247{
5248 if (BNXT_PF(bp)) {
5249 /* CAG registers map to GRC window #4 */
5250 writel(BNXT_CAG_REG_BASE,
5251 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5252 }
5253}
5254
Michael Chanc0c050c2015-10-22 16:01:17 -04005255static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5256{
5257 int rc = 0;
5258
Jeffrey Huang11809492015-11-05 16:25:49 -05005259 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005260 netif_carrier_off(bp->dev);
5261 if (irq_re_init) {
5262 rc = bnxt_setup_int_mode(bp);
5263 if (rc) {
5264 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5265 rc);
5266 return rc;
5267 }
5268 }
5269 if ((bp->flags & BNXT_FLAG_RFS) &&
5270 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5271 /* disable RFS if falling back to INTA */
5272 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5273 bp->flags &= ~BNXT_FLAG_RFS;
5274 }
5275
5276 rc = bnxt_alloc_mem(bp, irq_re_init);
5277 if (rc) {
5278 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5279 goto open_err_free_mem;
5280 }
5281
5282 if (irq_re_init) {
5283 bnxt_init_napi(bp);
5284 rc = bnxt_request_irq(bp);
5285 if (rc) {
5286 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5287 goto open_err;
5288 }
5289 }
5290
5291 bnxt_enable_napi(bp);
5292
5293 rc = bnxt_init_nic(bp, irq_re_init);
5294 if (rc) {
5295 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5296 goto open_err;
5297 }
5298
5299 if (link_re_init) {
5300 rc = bnxt_update_phy_setting(bp);
5301 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005302 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005303 }
5304
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07005305 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07005306 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04005307
Michael Chancaefe522015-12-09 19:35:42 -05005308 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005309 bnxt_enable_int(bp);
5310 /* Enable TX queues */
5311 bnxt_tx_enable(bp);
5312 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04005313 /* Poll link status and check for SFP+ module status */
5314 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005315
5316 return 0;
5317
5318open_err:
5319 bnxt_disable_napi(bp);
5320 bnxt_del_napi(bp);
5321
5322open_err_free_mem:
5323 bnxt_free_skbs(bp);
5324 bnxt_free_irq(bp);
5325 bnxt_free_mem(bp, true);
5326 return rc;
5327}
5328
5329/* rtnl_lock held */
5330int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5331{
5332 int rc = 0;
5333
5334 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5335 if (rc) {
5336 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5337 dev_close(bp->dev);
5338 }
5339 return rc;
5340}
5341
5342static int bnxt_open(struct net_device *dev)
5343{
5344 struct bnxt *bp = netdev_priv(dev);
5345 int rc = 0;
5346
Michael Chan2a5bedf2016-07-01 18:46:21 -04005347 if (!test_bit(BNXT_STATE_FN_RST_DONE, &bp->state)) {
5348 rc = bnxt_hwrm_func_reset(bp);
5349 if (rc) {
5350 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
5351 rc);
5352 rc = -EBUSY;
5353 return rc;
5354 }
5355 /* Do func_reset during the 1st PF open only to prevent killing
5356 * the VFs when the PF is brought down and up.
5357 */
5358 if (BNXT_PF(bp))
5359 set_bit(BNXT_STATE_FN_RST_DONE, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005360 }
5361 return __bnxt_open_nic(bp, true, true);
5362}
5363
5364static void bnxt_disable_int_sync(struct bnxt *bp)
5365{
5366 int i;
5367
5368 atomic_inc(&bp->intr_sem);
5369 if (!netif_running(bp->dev))
5370 return;
5371
5372 bnxt_disable_int(bp);
5373 for (i = 0; i < bp->cp_nr_rings; i++)
5374 synchronize_irq(bp->irq_tbl[i].vector);
5375}
5376
5377int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5378{
5379 int rc = 0;
5380
5381#ifdef CONFIG_BNXT_SRIOV
5382 if (bp->sriov_cfg) {
5383 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5384 !bp->sriov_cfg,
5385 BNXT_SRIOV_CFG_WAIT_TMO);
5386 if (rc)
5387 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5388 }
5389#endif
5390 /* Change device state to avoid TX queue wake up's */
5391 bnxt_tx_disable(bp);
5392
Michael Chancaefe522015-12-09 19:35:42 -05005393 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005394 smp_mb__after_atomic();
5395 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5396 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005397
5398 /* Flush rings before disabling interrupts */
5399 bnxt_shutdown_nic(bp, irq_re_init);
5400
5401 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5402
5403 bnxt_disable_napi(bp);
5404 bnxt_disable_int_sync(bp);
5405 del_timer_sync(&bp->timer);
5406 bnxt_free_skbs(bp);
5407
5408 if (irq_re_init) {
5409 bnxt_free_irq(bp);
5410 bnxt_del_napi(bp);
5411 }
5412 bnxt_free_mem(bp, irq_re_init);
5413 return rc;
5414}
5415
5416static int bnxt_close(struct net_device *dev)
5417{
5418 struct bnxt *bp = netdev_priv(dev);
5419
5420 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04005421 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005422 return 0;
5423}
5424
5425/* rtnl_lock held */
5426static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
5427{
5428 switch (cmd) {
5429 case SIOCGMIIPHY:
5430 /* fallthru */
5431 case SIOCGMIIREG: {
5432 if (!netif_running(dev))
5433 return -EAGAIN;
5434
5435 return 0;
5436 }
5437
5438 case SIOCSMIIREG:
5439 if (!netif_running(dev))
5440 return -EAGAIN;
5441
5442 return 0;
5443
5444 default:
5445 /* do nothing */
5446 break;
5447 }
5448 return -EOPNOTSUPP;
5449}
5450
5451static struct rtnl_link_stats64 *
5452bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
5453{
5454 u32 i;
5455 struct bnxt *bp = netdev_priv(dev);
5456
5457 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5458
5459 if (!bp->bnapi)
5460 return stats;
5461
5462 /* TODO check if we need to synchronize with bnxt_close path */
5463 for (i = 0; i < bp->cp_nr_rings; i++) {
5464 struct bnxt_napi *bnapi = bp->bnapi[i];
5465 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5466 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
5467
5468 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
5469 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
5470 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
5471
5472 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
5473 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
5474 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
5475
5476 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
5477 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
5478 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
5479
5480 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
5481 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
5482 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
5483
5484 stats->rx_missed_errors +=
5485 le64_to_cpu(hw_stats->rx_discard_pkts);
5486
5487 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
5488
Michael Chanc0c050c2015-10-22 16:01:17 -04005489 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
5490 }
5491
Michael Chan9947f832016-03-07 15:38:46 -05005492 if (bp->flags & BNXT_FLAG_PORT_STATS) {
5493 struct rx_port_stats *rx = bp->hw_rx_port_stats;
5494 struct tx_port_stats *tx = bp->hw_tx_port_stats;
5495
5496 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
5497 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
5498 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
5499 le64_to_cpu(rx->rx_ovrsz_frames) +
5500 le64_to_cpu(rx->rx_runt_frames);
5501 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
5502 le64_to_cpu(rx->rx_jbr_frames);
5503 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
5504 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
5505 stats->tx_errors = le64_to_cpu(tx->tx_err);
5506 }
5507
Michael Chanc0c050c2015-10-22 16:01:17 -04005508 return stats;
5509}
5510
5511static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
5512{
5513 struct net_device *dev = bp->dev;
5514 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5515 struct netdev_hw_addr *ha;
5516 u8 *haddr;
5517 int mc_count = 0;
5518 bool update = false;
5519 int off = 0;
5520
5521 netdev_for_each_mc_addr(ha, dev) {
5522 if (mc_count >= BNXT_MAX_MC_ADDRS) {
5523 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5524 vnic->mc_list_count = 0;
5525 return false;
5526 }
5527 haddr = ha->addr;
5528 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
5529 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
5530 update = true;
5531 }
5532 off += ETH_ALEN;
5533 mc_count++;
5534 }
5535 if (mc_count)
5536 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
5537
5538 if (mc_count != vnic->mc_list_count) {
5539 vnic->mc_list_count = mc_count;
5540 update = true;
5541 }
5542 return update;
5543}
5544
5545static bool bnxt_uc_list_updated(struct bnxt *bp)
5546{
5547 struct net_device *dev = bp->dev;
5548 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5549 struct netdev_hw_addr *ha;
5550 int off = 0;
5551
5552 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
5553 return true;
5554
5555 netdev_for_each_uc_addr(ha, dev) {
5556 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
5557 return true;
5558
5559 off += ETH_ALEN;
5560 }
5561 return false;
5562}
5563
5564static void bnxt_set_rx_mode(struct net_device *dev)
5565{
5566 struct bnxt *bp = netdev_priv(dev);
5567 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5568 u32 mask = vnic->rx_mask;
5569 bool mc_update = false;
5570 bool uc_update;
5571
5572 if (!netif_running(dev))
5573 return;
5574
5575 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
5576 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
5577 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
5578
Michael Chan17c71ac2016-07-01 18:46:27 -04005579 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04005580 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5581
5582 uc_update = bnxt_uc_list_updated(bp);
5583
5584 if (dev->flags & IFF_ALLMULTI) {
5585 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5586 vnic->mc_list_count = 0;
5587 } else {
5588 mc_update = bnxt_mc_list_updated(bp, &mask);
5589 }
5590
5591 if (mask != vnic->rx_mask || uc_update || mc_update) {
5592 vnic->rx_mask = mask;
5593
5594 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
5595 schedule_work(&bp->sp_task);
5596 }
5597}
5598
Michael Chanb664f002015-12-02 01:54:08 -05005599static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005600{
5601 struct net_device *dev = bp->dev;
5602 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5603 struct netdev_hw_addr *ha;
5604 int i, off = 0, rc;
5605 bool uc_update;
5606
5607 netif_addr_lock_bh(dev);
5608 uc_update = bnxt_uc_list_updated(bp);
5609 netif_addr_unlock_bh(dev);
5610
5611 if (!uc_update)
5612 goto skip_uc;
5613
5614 mutex_lock(&bp->hwrm_cmd_lock);
5615 for (i = 1; i < vnic->uc_filter_count; i++) {
5616 struct hwrm_cfa_l2_filter_free_input req = {0};
5617
5618 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
5619 -1);
5620
5621 req.l2_filter_id = vnic->fw_l2_filter_id[i];
5622
5623 rc = _hwrm_send_message(bp, &req, sizeof(req),
5624 HWRM_CMD_TIMEOUT);
5625 }
5626 mutex_unlock(&bp->hwrm_cmd_lock);
5627
5628 vnic->uc_filter_count = 1;
5629
5630 netif_addr_lock_bh(dev);
5631 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
5632 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5633 } else {
5634 netdev_for_each_uc_addr(ha, dev) {
5635 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
5636 off += ETH_ALEN;
5637 vnic->uc_filter_count++;
5638 }
5639 }
5640 netif_addr_unlock_bh(dev);
5641
5642 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
5643 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
5644 if (rc) {
5645 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
5646 rc);
5647 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05005648 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005649 }
5650 }
5651
5652skip_uc:
5653 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
5654 if (rc)
5655 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
5656 rc);
Michael Chanb664f002015-12-02 01:54:08 -05005657
5658 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005659}
5660
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005661static bool bnxt_rfs_capable(struct bnxt *bp)
5662{
5663#ifdef CONFIG_RFS_ACCEL
5664 struct bnxt_pf_info *pf = &bp->pf;
5665 int vnics;
5666
5667 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
5668 return false;
5669
5670 vnics = 1 + bp->rx_nr_rings;
5671 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
5672 return false;
5673
5674 return true;
5675#else
5676 return false;
5677#endif
5678}
5679
Michael Chanc0c050c2015-10-22 16:01:17 -04005680static netdev_features_t bnxt_fix_features(struct net_device *dev,
5681 netdev_features_t features)
5682{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005683 struct bnxt *bp = netdev_priv(dev);
5684
5685 if (!bnxt_rfs_capable(bp))
5686 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04005687
5688 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
5689 * turned on or off together.
5690 */
5691 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
5692 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
5693 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
5694 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
5695 NETIF_F_HW_VLAN_STAG_RX);
5696 else
5697 features |= NETIF_F_HW_VLAN_CTAG_RX |
5698 NETIF_F_HW_VLAN_STAG_RX;
5699 }
Michael Chancf6645f2016-06-13 02:25:28 -04005700#ifdef CONFIG_BNXT_SRIOV
5701 if (BNXT_VF(bp)) {
5702 if (bp->vf.vlan) {
5703 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
5704 NETIF_F_HW_VLAN_STAG_RX);
5705 }
5706 }
5707#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005708 return features;
5709}
5710
5711static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
5712{
5713 struct bnxt *bp = netdev_priv(dev);
5714 u32 flags = bp->flags;
5715 u32 changes;
5716 int rc = 0;
5717 bool re_init = false;
5718 bool update_tpa = false;
5719
5720 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04005721 if ((features & NETIF_F_GRO) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04005722 flags |= BNXT_FLAG_GRO;
5723 if (features & NETIF_F_LRO)
5724 flags |= BNXT_FLAG_LRO;
5725
5726 if (features & NETIF_F_HW_VLAN_CTAG_RX)
5727 flags |= BNXT_FLAG_STRIP_VLAN;
5728
5729 if (features & NETIF_F_NTUPLE)
5730 flags |= BNXT_FLAG_RFS;
5731
5732 changes = flags ^ bp->flags;
5733 if (changes & BNXT_FLAG_TPA) {
5734 update_tpa = true;
5735 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
5736 (flags & BNXT_FLAG_TPA) == 0)
5737 re_init = true;
5738 }
5739
5740 if (changes & ~BNXT_FLAG_TPA)
5741 re_init = true;
5742
5743 if (flags != bp->flags) {
5744 u32 old_flags = bp->flags;
5745
5746 bp->flags = flags;
5747
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005748 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005749 if (update_tpa)
5750 bnxt_set_ring_params(bp);
5751 return rc;
5752 }
5753
5754 if (re_init) {
5755 bnxt_close_nic(bp, false, false);
5756 if (update_tpa)
5757 bnxt_set_ring_params(bp);
5758
5759 return bnxt_open_nic(bp, false, false);
5760 }
5761 if (update_tpa) {
5762 rc = bnxt_set_tpa(bp,
5763 (flags & BNXT_FLAG_TPA) ?
5764 true : false);
5765 if (rc)
5766 bp->flags = old_flags;
5767 }
5768 }
5769 return rc;
5770}
5771
Michael Chan9f554592016-01-02 23:44:58 -05005772static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
5773{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005774 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005775 int i = bnapi->index;
5776
Michael Chan3b2b7d92016-01-02 23:45:00 -05005777 if (!txr)
5778 return;
5779
Michael Chan9f554592016-01-02 23:44:58 -05005780 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5781 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5782 txr->tx_cons);
5783}
5784
5785static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5786{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005787 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005788 int i = bnapi->index;
5789
Michael Chan3b2b7d92016-01-02 23:45:00 -05005790 if (!rxr)
5791 return;
5792
Michael Chan9f554592016-01-02 23:44:58 -05005793 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5794 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5795 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5796 rxr->rx_sw_agg_prod);
5797}
5798
5799static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5800{
5801 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5802 int i = bnapi->index;
5803
5804 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5805 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5806}
5807
Michael Chanc0c050c2015-10-22 16:01:17 -04005808static void bnxt_dbg_dump_states(struct bnxt *bp)
5809{
5810 int i;
5811 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005812
5813 for (i = 0; i < bp->cp_nr_rings; i++) {
5814 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005815 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005816 bnxt_dump_tx_sw_state(bnapi);
5817 bnxt_dump_rx_sw_state(bnapi);
5818 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005819 }
5820 }
5821}
5822
Michael Chan6988bd92016-06-13 02:25:29 -04005823static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04005824{
Michael Chan6988bd92016-06-13 02:25:29 -04005825 if (!silent)
5826 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005827 if (netif_running(bp->dev)) {
5828 bnxt_close_nic(bp, false, false);
5829 bnxt_open_nic(bp, false, false);
5830 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005831}
5832
5833static void bnxt_tx_timeout(struct net_device *dev)
5834{
5835 struct bnxt *bp = netdev_priv(dev);
5836
5837 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5838 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5839 schedule_work(&bp->sp_task);
5840}
5841
5842#ifdef CONFIG_NET_POLL_CONTROLLER
5843static void bnxt_poll_controller(struct net_device *dev)
5844{
5845 struct bnxt *bp = netdev_priv(dev);
5846 int i;
5847
5848 for (i = 0; i < bp->cp_nr_rings; i++) {
5849 struct bnxt_irq *irq = &bp->irq_tbl[i];
5850
5851 disable_irq(irq->vector);
5852 irq->handler(irq->vector, bp->bnapi[i]);
5853 enable_irq(irq->vector);
5854 }
5855}
5856#endif
5857
5858static void bnxt_timer(unsigned long data)
5859{
5860 struct bnxt *bp = (struct bnxt *)data;
5861 struct net_device *dev = bp->dev;
5862
5863 if (!netif_running(dev))
5864 return;
5865
5866 if (atomic_read(&bp->intr_sem) != 0)
5867 goto bnxt_restart_timer;
5868
Michael Chan3bdf56c2016-03-07 15:38:45 -05005869 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
5870 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
5871 schedule_work(&bp->sp_task);
5872 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005873bnxt_restart_timer:
5874 mod_timer(&bp->timer, jiffies + bp->current_interval);
5875}
5876
Michael Chan6988bd92016-06-13 02:25:29 -04005877/* Only called from bnxt_sp_task() */
5878static void bnxt_reset(struct bnxt *bp, bool silent)
5879{
5880 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5881 * for BNXT_STATE_IN_SP_TASK to clear.
5882 * If there is a parallel dev_close(), bnxt_close() may be holding
5883 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
5884 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
5885 */
5886 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5887 rtnl_lock();
5888 if (test_bit(BNXT_STATE_OPEN, &bp->state))
5889 bnxt_reset_task(bp, silent);
5890 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5891 rtnl_unlock();
5892}
5893
Michael Chanc0c050c2015-10-22 16:01:17 -04005894static void bnxt_cfg_ntp_filters(struct bnxt *);
5895
5896static void bnxt_sp_task(struct work_struct *work)
5897{
5898 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5899 int rc;
5900
Michael Chan4cebdce2015-12-09 19:35:43 -05005901 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5902 smp_mb__after_atomic();
5903 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5904 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005905 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005906 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005907
5908 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5909 bnxt_cfg_rx_mode(bp);
5910
5911 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5912 bnxt_cfg_ntp_filters(bp);
5913 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5914 rc = bnxt_update_link(bp, true);
5915 if (rc)
5916 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5917 rc);
5918 }
5919 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5920 bnxt_hwrm_exec_fwd_req(bp);
5921 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5922 bnxt_hwrm_tunnel_dst_port_alloc(
5923 bp, bp->vxlan_port,
5924 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5925 }
5926 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5927 bnxt_hwrm_tunnel_dst_port_free(
5928 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5929 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07005930 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5931 bnxt_hwrm_tunnel_dst_port_alloc(
5932 bp, bp->nge_port,
5933 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
5934 }
5935 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5936 bnxt_hwrm_tunnel_dst_port_free(
5937 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
5938 }
Michael Chan6988bd92016-06-13 02:25:29 -04005939 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
5940 bnxt_reset(bp, false);
Michael Chan4cebdce2015-12-09 19:35:43 -05005941
Michael Chanfc0f1922016-06-13 02:25:30 -04005942 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
5943 bnxt_reset(bp, true);
5944
Michael Chan4bb13ab2016-04-05 14:09:01 -04005945 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event))
Michael Chan10289be2016-05-15 03:04:49 -04005946 bnxt_get_port_module_status(bp);
Michael Chan4bb13ab2016-04-05 14:09:01 -04005947
Michael Chan3bdf56c2016-03-07 15:38:45 -05005948 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
5949 bnxt_hwrm_port_qstats(bp);
5950
Michael Chan4cebdce2015-12-09 19:35:43 -05005951 smp_mb__before_atomic();
5952 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005953}
5954
5955static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5956{
5957 int rc;
5958 struct bnxt *bp = netdev_priv(dev);
5959
5960 SET_NETDEV_DEV(dev, &pdev->dev);
5961
5962 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5963 rc = pci_enable_device(pdev);
5964 if (rc) {
5965 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5966 goto init_err;
5967 }
5968
5969 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5970 dev_err(&pdev->dev,
5971 "Cannot find PCI device base address, aborting\n");
5972 rc = -ENODEV;
5973 goto init_err_disable;
5974 }
5975
5976 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5977 if (rc) {
5978 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5979 goto init_err_disable;
5980 }
5981
5982 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5983 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5984 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5985 goto init_err_disable;
5986 }
5987
5988 pci_set_master(pdev);
5989
5990 bp->dev = dev;
5991 bp->pdev = pdev;
5992
5993 bp->bar0 = pci_ioremap_bar(pdev, 0);
5994 if (!bp->bar0) {
5995 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5996 rc = -ENOMEM;
5997 goto init_err_release;
5998 }
5999
6000 bp->bar1 = pci_ioremap_bar(pdev, 2);
6001 if (!bp->bar1) {
6002 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
6003 rc = -ENOMEM;
6004 goto init_err_release;
6005 }
6006
6007 bp->bar2 = pci_ioremap_bar(pdev, 4);
6008 if (!bp->bar2) {
6009 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
6010 rc = -ENOMEM;
6011 goto init_err_release;
6012 }
6013
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006014 pci_enable_pcie_error_reporting(pdev);
6015
Michael Chanc0c050c2015-10-22 16:01:17 -04006016 INIT_WORK(&bp->sp_task, bnxt_sp_task);
6017
6018 spin_lock_init(&bp->ntp_fltr_lock);
6019
6020 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
6021 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
6022
Michael Chandfb5b892016-02-26 04:00:01 -05006023 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05006024 bp->rx_coal_ticks = 12;
6025 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05006026 bp->rx_coal_ticks_irq = 1;
6027 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04006028
Michael Chandfc9c942016-02-26 04:00:03 -05006029 bp->tx_coal_ticks = 25;
6030 bp->tx_coal_bufs = 30;
6031 bp->tx_coal_ticks_irq = 2;
6032 bp->tx_coal_bufs_irq = 2;
6033
Michael Chan51f30782016-07-01 18:46:29 -04006034 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
6035
Michael Chanc0c050c2015-10-22 16:01:17 -04006036 init_timer(&bp->timer);
6037 bp->timer.data = (unsigned long)bp;
6038 bp->timer.function = bnxt_timer;
6039 bp->current_interval = BNXT_TIMER_INTERVAL;
6040
Michael Chancaefe522015-12-09 19:35:42 -05006041 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006042
6043 return 0;
6044
6045init_err_release:
6046 if (bp->bar2) {
6047 pci_iounmap(pdev, bp->bar2);
6048 bp->bar2 = NULL;
6049 }
6050
6051 if (bp->bar1) {
6052 pci_iounmap(pdev, bp->bar1);
6053 bp->bar1 = NULL;
6054 }
6055
6056 if (bp->bar0) {
6057 pci_iounmap(pdev, bp->bar0);
6058 bp->bar0 = NULL;
6059 }
6060
6061 pci_release_regions(pdev);
6062
6063init_err_disable:
6064 pci_disable_device(pdev);
6065
6066init_err:
6067 return rc;
6068}
6069
6070/* rtnl_lock held */
6071static int bnxt_change_mac_addr(struct net_device *dev, void *p)
6072{
6073 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006074 struct bnxt *bp = netdev_priv(dev);
6075 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006076
6077 if (!is_valid_ether_addr(addr->sa_data))
6078 return -EADDRNOTAVAIL;
6079
Michael Chan84c33dd2016-04-11 04:11:13 -04006080 rc = bnxt_approve_mac(bp, addr->sa_data);
6081 if (rc)
6082 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006083
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006084 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
6085 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006086
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006087 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6088 if (netif_running(dev)) {
6089 bnxt_close_nic(bp, false, false);
6090 rc = bnxt_open_nic(bp, false, false);
6091 }
6092
6093 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006094}
6095
6096/* rtnl_lock held */
6097static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
6098{
6099 struct bnxt *bp = netdev_priv(dev);
6100
Vasundhara Volamdc7aadb2016-07-01 18:46:26 -04006101 if (new_mtu < 60 || new_mtu > 9500)
Michael Chanc0c050c2015-10-22 16:01:17 -04006102 return -EINVAL;
6103
6104 if (netif_running(dev))
6105 bnxt_close_nic(bp, false, false);
6106
6107 dev->mtu = new_mtu;
6108 bnxt_set_ring_params(bp);
6109
6110 if (netif_running(dev))
6111 return bnxt_open_nic(bp, false, false);
6112
6113 return 0;
6114}
6115
John Fastabend16e5cc62016-02-16 21:16:43 -08006116static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
6117 struct tc_to_netdev *ntc)
Michael Chanc0c050c2015-10-22 16:01:17 -04006118{
6119 struct bnxt *bp = netdev_priv(dev);
John Fastabend16e5cc62016-02-16 21:16:43 -08006120 u8 tc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006121
John Fastabend5eb4dce2016-02-29 11:26:13 -08006122 if (ntc->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08006123 return -EINVAL;
6124
John Fastabend16e5cc62016-02-16 21:16:43 -08006125 tc = ntc->tc;
6126
Michael Chanc0c050c2015-10-22 16:01:17 -04006127 if (tc > bp->max_tc) {
6128 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
6129 tc, bp->max_tc);
6130 return -EINVAL;
6131 }
6132
6133 if (netdev_get_num_tc(dev) == tc)
6134 return 0;
6135
6136 if (tc) {
Michael Chan6e6c5a52016-01-02 23:45:02 -05006137 int max_rx_rings, max_tx_rings, rc;
Michael Chan01657bc2016-01-02 23:45:03 -05006138 bool sh = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04006139
Michael Chan01657bc2016-01-02 23:45:03 -05006140 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
6141 sh = true;
6142
6143 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006144 if (rc || bp->tx_nr_rings_per_tc * tc > max_tx_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04006145 return -ENOMEM;
6146 }
6147
6148 /* Needs to close the device and do hw resource re-allocations */
6149 if (netif_running(bp->dev))
6150 bnxt_close_nic(bp, true, false);
6151
6152 if (tc) {
6153 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
6154 netdev_set_num_tc(dev, tc);
6155 } else {
6156 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6157 netdev_reset_tc(dev);
6158 }
6159 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
6160 bp->num_stat_ctxs = bp->cp_nr_rings;
6161
6162 if (netif_running(bp->dev))
6163 return bnxt_open_nic(bp, true, false);
6164
6165 return 0;
6166}
6167
6168#ifdef CONFIG_RFS_ACCEL
6169static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
6170 struct bnxt_ntuple_filter *f2)
6171{
6172 struct flow_keys *keys1 = &f1->fkeys;
6173 struct flow_keys *keys2 = &f2->fkeys;
6174
6175 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
6176 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
6177 keys1->ports.ports == keys2->ports.ports &&
6178 keys1->basic.ip_proto == keys2->basic.ip_proto &&
6179 keys1->basic.n_proto == keys2->basic.n_proto &&
6180 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
6181 return true;
6182
6183 return false;
6184}
6185
6186static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
6187 u16 rxq_index, u32 flow_id)
6188{
6189 struct bnxt *bp = netdev_priv(dev);
6190 struct bnxt_ntuple_filter *fltr, *new_fltr;
6191 struct flow_keys *fkeys;
6192 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05006193 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04006194 struct hlist_head *head;
6195
6196 if (skb->encapsulation)
6197 return -EPROTONOSUPPORT;
6198
6199 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
6200 if (!new_fltr)
6201 return -ENOMEM;
6202
6203 fkeys = &new_fltr->fkeys;
6204 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
6205 rc = -EPROTONOSUPPORT;
6206 goto err_free;
6207 }
6208
6209 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
6210 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
6211 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
6212 rc = -EPROTONOSUPPORT;
6213 goto err_free;
6214 }
6215
6216 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
6217
6218 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
6219 head = &bp->ntp_fltr_hash_tbl[idx];
6220 rcu_read_lock();
6221 hlist_for_each_entry_rcu(fltr, head, hash) {
6222 if (bnxt_fltr_match(fltr, new_fltr)) {
6223 rcu_read_unlock();
6224 rc = 0;
6225 goto err_free;
6226 }
6227 }
6228 rcu_read_unlock();
6229
6230 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05006231 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
6232 BNXT_NTP_FLTR_MAX_FLTR, 0);
6233 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006234 spin_unlock_bh(&bp->ntp_fltr_lock);
6235 rc = -ENOMEM;
6236 goto err_free;
6237 }
6238
Michael Chan84e86b92015-11-05 16:25:50 -05006239 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04006240 new_fltr->flow_id = flow_id;
6241 new_fltr->rxq = rxq_index;
6242 hlist_add_head_rcu(&new_fltr->hash, head);
6243 bp->ntp_fltr_count++;
6244 spin_unlock_bh(&bp->ntp_fltr_lock);
6245
6246 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
6247 schedule_work(&bp->sp_task);
6248
6249 return new_fltr->sw_id;
6250
6251err_free:
6252 kfree(new_fltr);
6253 return rc;
6254}
6255
6256static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6257{
6258 int i;
6259
6260 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
6261 struct hlist_head *head;
6262 struct hlist_node *tmp;
6263 struct bnxt_ntuple_filter *fltr;
6264 int rc;
6265
6266 head = &bp->ntp_fltr_hash_tbl[i];
6267 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6268 bool del = false;
6269
6270 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
6271 if (rps_may_expire_flow(bp->dev, fltr->rxq,
6272 fltr->flow_id,
6273 fltr->sw_id)) {
6274 bnxt_hwrm_cfa_ntuple_filter_free(bp,
6275 fltr);
6276 del = true;
6277 }
6278 } else {
6279 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
6280 fltr);
6281 if (rc)
6282 del = true;
6283 else
6284 set_bit(BNXT_FLTR_VALID, &fltr->state);
6285 }
6286
6287 if (del) {
6288 spin_lock_bh(&bp->ntp_fltr_lock);
6289 hlist_del_rcu(&fltr->hash);
6290 bp->ntp_fltr_count--;
6291 spin_unlock_bh(&bp->ntp_fltr_lock);
6292 synchronize_rcu();
6293 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
6294 kfree(fltr);
6295 }
6296 }
6297 }
Jeffrey Huang19241362016-02-26 04:00:00 -05006298 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
6299 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04006300}
6301
6302#else
6303
6304static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6305{
6306}
6307
6308#endif /* CONFIG_RFS_ACCEL */
6309
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006310static void bnxt_udp_tunnel_add(struct net_device *dev,
6311 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04006312{
6313 struct bnxt *bp = netdev_priv(dev);
6314
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006315 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
6316 return;
6317
Michael Chanc0c050c2015-10-22 16:01:17 -04006318 if (!netif_running(dev))
6319 return;
6320
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006321 switch (ti->type) {
6322 case UDP_TUNNEL_TYPE_VXLAN:
6323 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
6324 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04006325
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006326 bp->vxlan_port_cnt++;
6327 if (bp->vxlan_port_cnt == 1) {
6328 bp->vxlan_port = ti->port;
6329 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04006330 schedule_work(&bp->sp_task);
6331 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006332 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006333 case UDP_TUNNEL_TYPE_GENEVE:
6334 if (bp->nge_port_cnt && bp->nge_port != ti->port)
6335 return;
6336
6337 bp->nge_port_cnt++;
6338 if (bp->nge_port_cnt == 1) {
6339 bp->nge_port = ti->port;
6340 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
6341 }
6342 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006343 default:
6344 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04006345 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006346
6347 schedule_work(&bp->sp_task);
6348}
6349
6350static void bnxt_udp_tunnel_del(struct net_device *dev,
6351 struct udp_tunnel_info *ti)
6352{
6353 struct bnxt *bp = netdev_priv(dev);
6354
6355 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
6356 return;
6357
6358 if (!netif_running(dev))
6359 return;
6360
6361 switch (ti->type) {
6362 case UDP_TUNNEL_TYPE_VXLAN:
6363 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
6364 return;
6365 bp->vxlan_port_cnt--;
6366
6367 if (bp->vxlan_port_cnt != 0)
6368 return;
6369
6370 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
6371 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006372 case UDP_TUNNEL_TYPE_GENEVE:
6373 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
6374 return;
6375 bp->nge_port_cnt--;
6376
6377 if (bp->nge_port_cnt != 0)
6378 return;
6379
6380 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
6381 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006382 default:
6383 return;
6384 }
6385
6386 schedule_work(&bp->sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04006387}
6388
6389static const struct net_device_ops bnxt_netdev_ops = {
6390 .ndo_open = bnxt_open,
6391 .ndo_start_xmit = bnxt_start_xmit,
6392 .ndo_stop = bnxt_close,
6393 .ndo_get_stats64 = bnxt_get_stats64,
6394 .ndo_set_rx_mode = bnxt_set_rx_mode,
6395 .ndo_do_ioctl = bnxt_ioctl,
6396 .ndo_validate_addr = eth_validate_addr,
6397 .ndo_set_mac_address = bnxt_change_mac_addr,
6398 .ndo_change_mtu = bnxt_change_mtu,
6399 .ndo_fix_features = bnxt_fix_features,
6400 .ndo_set_features = bnxt_set_features,
6401 .ndo_tx_timeout = bnxt_tx_timeout,
6402#ifdef CONFIG_BNXT_SRIOV
6403 .ndo_get_vf_config = bnxt_get_vf_config,
6404 .ndo_set_vf_mac = bnxt_set_vf_mac,
6405 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
6406 .ndo_set_vf_rate = bnxt_set_vf_bw,
6407 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
6408 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
6409#endif
6410#ifdef CONFIG_NET_POLL_CONTROLLER
6411 .ndo_poll_controller = bnxt_poll_controller,
6412#endif
6413 .ndo_setup_tc = bnxt_setup_tc,
6414#ifdef CONFIG_RFS_ACCEL
6415 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
6416#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006417 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
6418 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Michael Chanc0c050c2015-10-22 16:01:17 -04006419#ifdef CONFIG_NET_RX_BUSY_POLL
6420 .ndo_busy_poll = bnxt_busy_poll,
6421#endif
6422};
6423
6424static void bnxt_remove_one(struct pci_dev *pdev)
6425{
6426 struct net_device *dev = pci_get_drvdata(pdev);
6427 struct bnxt *bp = netdev_priv(dev);
6428
6429 if (BNXT_PF(bp))
6430 bnxt_sriov_disable(bp);
6431
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006432 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006433 unregister_netdev(dev);
6434 cancel_work_sync(&bp->sp_task);
6435 bp->sp_event = 0;
6436
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05006437 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006438 bnxt_free_hwrm_resources(bp);
6439 pci_iounmap(pdev, bp->bar2);
6440 pci_iounmap(pdev, bp->bar1);
6441 pci_iounmap(pdev, bp->bar0);
6442 free_netdev(dev);
6443
6444 pci_release_regions(pdev);
6445 pci_disable_device(pdev);
6446}
6447
6448static int bnxt_probe_phy(struct bnxt *bp)
6449{
6450 int rc = 0;
6451 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04006452
Michael Chan170ce012016-04-05 14:08:57 -04006453 rc = bnxt_hwrm_phy_qcaps(bp);
6454 if (rc) {
6455 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
6456 rc);
6457 return rc;
6458 }
6459
Michael Chanc0c050c2015-10-22 16:01:17 -04006460 rc = bnxt_update_link(bp, false);
6461 if (rc) {
6462 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
6463 rc);
6464 return rc;
6465 }
6466
Michael Chan93ed8112016-06-13 02:25:37 -04006467 /* Older firmware does not have supported_auto_speeds, so assume
6468 * that all supported speeds can be autonegotiated.
6469 */
6470 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
6471 link_info->support_auto_speeds = link_info->support_speeds;
6472
Michael Chanc0c050c2015-10-22 16:01:17 -04006473 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05006474 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006475 link_info->autoneg = BNXT_AUTONEG_SPEED;
6476 if (bp->hwrm_spec_code >= 0x10201) {
6477 if (link_info->auto_pause_setting &
6478 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
6479 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6480 } else {
6481 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6482 }
Michael Chan0d8abf02016-02-10 17:33:47 -05006483 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05006484 } else {
6485 link_info->req_link_speed = link_info->force_link_speed;
6486 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006487 }
Michael Chanc9ee9512016-04-05 14:08:56 -04006488 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
6489 link_info->req_flow_ctrl =
6490 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
6491 else
6492 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006493 return rc;
6494}
6495
6496static int bnxt_get_max_irq(struct pci_dev *pdev)
6497{
6498 u16 ctrl;
6499
6500 if (!pdev->msix_cap)
6501 return 1;
6502
6503 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
6504 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
6505}
6506
Michael Chan6e6c5a52016-01-02 23:45:02 -05006507static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
6508 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006509{
Michael Chan6e6c5a52016-01-02 23:45:02 -05006510 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006511
Michael Chan379a80a2015-10-23 15:06:19 -04006512#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006513 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006514 *max_tx = bp->vf.max_tx_rings;
6515 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006516 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
6517 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05006518 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006519 } else
Michael Chan379a80a2015-10-23 15:06:19 -04006520#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006521 {
6522 *max_tx = bp->pf.max_tx_rings;
6523 *max_rx = bp->pf.max_rx_rings;
6524 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
6525 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
6526 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04006527 }
Prashant Sreedharan76595192016-07-18 07:15:22 -04006528 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
6529 *max_cp -= 1;
6530 *max_rx -= 2;
6531 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006532 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6533 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05006534 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006535}
6536
6537int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
6538{
6539 int rx, tx, cp;
6540
6541 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
6542 if (!rx || !tx || !cp)
6543 return -ENOMEM;
6544
6545 *max_rx = rx;
6546 *max_tx = tx;
6547 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
6548}
6549
6550static int bnxt_set_dflt_rings(struct bnxt *bp)
6551{
6552 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6553 bool sh = true;
6554
6555 if (sh)
6556 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6557 dflt_rings = netif_get_num_default_rss_queues();
6558 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6559 if (rc)
6560 return rc;
6561 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
6562 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
6563 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6564 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6565 bp->tx_nr_rings + bp->rx_nr_rings;
6566 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04006567 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
6568 bp->rx_nr_rings++;
6569 bp->cp_nr_rings++;
6570 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05006571 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006572}
6573
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006574static void bnxt_parse_log_pcie_link(struct bnxt *bp)
6575{
6576 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
6577 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
6578
6579 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
6580 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
6581 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
6582 else
6583 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
6584 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
6585 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
6586 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
6587 "Unknown", width);
6588}
6589
Michael Chanc0c050c2015-10-22 16:01:17 -04006590static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6591{
6592 static int version_printed;
6593 struct net_device *dev;
6594 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006595 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04006596
6597 if (version_printed++ == 0)
6598 pr_info("%s", version);
6599
6600 max_irqs = bnxt_get_max_irq(pdev);
6601 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
6602 if (!dev)
6603 return -ENOMEM;
6604
6605 bp = netdev_priv(dev);
6606
6607 if (bnxt_vf_pciid(ent->driver_data))
6608 bp->flags |= BNXT_FLAG_VF;
6609
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006610 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04006611 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04006612
6613 rc = bnxt_init_board(pdev, dev);
6614 if (rc < 0)
6615 goto init_err_free;
6616
6617 dev->netdev_ops = &bnxt_netdev_ops;
6618 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
6619 dev->ethtool_ops = &bnxt_ethtool_ops;
6620
6621 pci_set_drvdata(pdev, dev);
6622
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04006623 rc = bnxt_alloc_hwrm_resources(bp);
6624 if (rc)
6625 goto init_err;
6626
6627 mutex_init(&bp->hwrm_cmd_lock);
6628 rc = bnxt_hwrm_ver_get(bp);
6629 if (rc)
6630 goto init_err;
6631
Michael Chanc0c050c2015-10-22 16:01:17 -04006632 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6633 NETIF_F_TSO | NETIF_F_TSO6 |
6634 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07006635 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07006636 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6637 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04006638 NETIF_F_RXCSUM | NETIF_F_GRO;
6639
6640 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
6641 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04006642
Michael Chanc0c050c2015-10-22 16:01:17 -04006643 dev->hw_enc_features =
6644 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6645 NETIF_F_TSO | NETIF_F_TSO6 |
6646 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07006647 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07006648 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07006649 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
6650 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04006651 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
6652 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
6653 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
6654 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
6655 dev->priv_flags |= IFF_UNICAST_FLT;
6656
6657#ifdef CONFIG_BNXT_SRIOV
6658 init_waitqueue_head(&bp->sriov_cfg_wait);
6659#endif
Michael Chan309369c2016-06-13 02:25:34 -04006660 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan94758f82016-06-13 02:25:35 -04006661 if (BNXT_CHIP_NUM_57X1X(bp->chip_num))
6662 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan309369c2016-06-13 02:25:34 -04006663
Michael Chanc0c050c2015-10-22 16:01:17 -04006664 rc = bnxt_hwrm_func_drv_rgtr(bp);
6665 if (rc)
6666 goto init_err;
6667
6668 /* Get the MAX capabilities for this function */
6669 rc = bnxt_hwrm_func_qcaps(bp);
6670 if (rc) {
6671 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
6672 rc);
6673 rc = -1;
6674 goto init_err;
6675 }
6676
6677 rc = bnxt_hwrm_queue_qportcfg(bp);
6678 if (rc) {
6679 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
6680 rc);
6681 rc = -1;
6682 goto init_err;
6683 }
6684
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04006685 bnxt_hwrm_func_qcfg(bp);
6686
Michael Chanc0c050c2015-10-22 16:01:17 -04006687 bnxt_set_tpa_flags(bp);
6688 bnxt_set_ring_params(bp);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006689 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006690 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006691#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006692 else
Michael Chanc0c050c2015-10-22 16:01:17 -04006693 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006694#endif
Michael Chan6e6c5a52016-01-02 23:45:02 -05006695 bnxt_set_dflt_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006696
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04006697 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006698 dev->hw_features |= NETIF_F_NTUPLE;
6699 if (bnxt_rfs_capable(bp)) {
6700 bp->flags |= BNXT_FLAG_RFS;
6701 dev->features |= NETIF_F_NTUPLE;
6702 }
6703 }
6704
Michael Chanc0c050c2015-10-22 16:01:17 -04006705 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
6706 bp->flags |= BNXT_FLAG_STRIP_VLAN;
6707
6708 rc = bnxt_probe_phy(bp);
6709 if (rc)
6710 goto init_err;
6711
6712 rc = register_netdev(dev);
6713 if (rc)
6714 goto init_err;
6715
6716 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
6717 board_info[ent->driver_data].name,
6718 (long)pci_resource_start(pdev, 0), dev->dev_addr);
6719
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006720 bnxt_parse_log_pcie_link(bp);
6721
Michael Chanc0c050c2015-10-22 16:01:17 -04006722 return 0;
6723
6724init_err:
6725 pci_iounmap(pdev, bp->bar0);
6726 pci_release_regions(pdev);
6727 pci_disable_device(pdev);
6728
6729init_err_free:
6730 free_netdev(dev);
6731 return rc;
6732}
6733
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006734/**
6735 * bnxt_io_error_detected - called when PCI error is detected
6736 * @pdev: Pointer to PCI device
6737 * @state: The current pci connection state
6738 *
6739 * This function is called after a PCI bus error affecting
6740 * this device has been detected.
6741 */
6742static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
6743 pci_channel_state_t state)
6744{
6745 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chan2a5bedf2016-07-01 18:46:21 -04006746 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006747
6748 netdev_info(netdev, "PCI I/O error detected\n");
6749
6750 rtnl_lock();
6751 netif_device_detach(netdev);
6752
6753 if (state == pci_channel_io_perm_failure) {
6754 rtnl_unlock();
6755 return PCI_ERS_RESULT_DISCONNECT;
6756 }
6757
6758 if (netif_running(netdev))
6759 bnxt_close(netdev);
6760
Michael Chan2a5bedf2016-07-01 18:46:21 -04006761 /* So that func_reset will be done during slot_reset */
6762 clear_bit(BNXT_STATE_FN_RST_DONE, &bp->state);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006763 pci_disable_device(pdev);
6764 rtnl_unlock();
6765
6766 /* Request a slot slot reset. */
6767 return PCI_ERS_RESULT_NEED_RESET;
6768}
6769
6770/**
6771 * bnxt_io_slot_reset - called after the pci bus has been reset.
6772 * @pdev: Pointer to PCI device
6773 *
6774 * Restart the card from scratch, as if from a cold-boot.
6775 * At this point, the card has exprienced a hard reset,
6776 * followed by fixups by BIOS, and has its config space
6777 * set up identically to what it was at cold boot.
6778 */
6779static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
6780{
6781 struct net_device *netdev = pci_get_drvdata(pdev);
6782 struct bnxt *bp = netdev_priv(netdev);
6783 int err = 0;
6784 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
6785
6786 netdev_info(bp->dev, "PCI Slot Reset\n");
6787
6788 rtnl_lock();
6789
6790 if (pci_enable_device(pdev)) {
6791 dev_err(&pdev->dev,
6792 "Cannot re-enable PCI device after reset.\n");
6793 } else {
6794 pci_set_master(pdev);
6795
6796 if (netif_running(netdev))
6797 err = bnxt_open(netdev);
6798
6799 if (!err)
6800 result = PCI_ERS_RESULT_RECOVERED;
6801 }
6802
6803 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
6804 dev_close(netdev);
6805
6806 rtnl_unlock();
6807
6808 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6809 if (err) {
6810 dev_err(&pdev->dev,
6811 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
6812 err); /* non-fatal, continue */
6813 }
6814
6815 return PCI_ERS_RESULT_RECOVERED;
6816}
6817
6818/**
6819 * bnxt_io_resume - called when traffic can start flowing again.
6820 * @pdev: Pointer to PCI device
6821 *
6822 * This callback is called when the error recovery driver tells
6823 * us that its OK to resume normal operation.
6824 */
6825static void bnxt_io_resume(struct pci_dev *pdev)
6826{
6827 struct net_device *netdev = pci_get_drvdata(pdev);
6828
6829 rtnl_lock();
6830
6831 netif_device_attach(netdev);
6832
6833 rtnl_unlock();
6834}
6835
6836static const struct pci_error_handlers bnxt_err_handler = {
6837 .error_detected = bnxt_io_error_detected,
6838 .slot_reset = bnxt_io_slot_reset,
6839 .resume = bnxt_io_resume
6840};
6841
Michael Chanc0c050c2015-10-22 16:01:17 -04006842static struct pci_driver bnxt_pci_driver = {
6843 .name = DRV_MODULE_NAME,
6844 .id_table = bnxt_pci_tbl,
6845 .probe = bnxt_init_one,
6846 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006847 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04006848#if defined(CONFIG_BNXT_SRIOV)
6849 .sriov_configure = bnxt_sriov_configure,
6850#endif
6851};
6852
6853module_pci_driver(bnxt_pci_driver);