blob: a4b356a9780d305f37673743f40eb5cbe61942a9 [file] [log] [blame]
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001/*
2 * Copyright (C) 2011 Texas Instruments
3 * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#define DSS_SUBSYS_NAME "APPLY"
19
20#include <linux/kernel.h>
Tomi Valkeinen8dd24912012-10-10 10:26:45 +030021#include <linux/module.h>
Tomi Valkeinen58f255482011-11-04 09:48:54 +020022#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/jiffies.h>
25
26#include <video/omapdss.h>
27
28#include "dss.h"
29#include "dss_features.h"
Tomi Valkeinenbb3981342012-10-24 12:39:53 +030030#include "dispc-compat.h"
Tomi Valkeinen58f255482011-11-04 09:48:54 +020031
32/*
33 * We have 4 levels of cache for the dispc settings. First two are in SW and
34 * the latter two in HW.
35 *
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020036 * set_info()
37 * v
Tomi Valkeinen58f255482011-11-04 09:48:54 +020038 * +--------------------+
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020039 * | user_info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020040 * +--------------------+
41 * v
42 * apply()
43 * v
44 * +--------------------+
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +020045 * | info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020046 * +--------------------+
47 * v
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +020048 * write_regs()
Tomi Valkeinen58f255482011-11-04 09:48:54 +020049 * v
50 * +--------------------+
51 * | shadow registers |
52 * +--------------------+
53 * v
54 * VFP or lcd/digit_enable
55 * v
56 * +--------------------+
57 * | registers |
58 * +--------------------+
59 */
60
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +020061struct ovl_priv_data {
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +020062
63 bool user_info_dirty;
64 struct omap_overlay_info user_info;
65
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020066 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020067 struct omap_overlay_info info;
68
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020069 bool shadow_info_dirty;
70
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +020071 bool extra_info_dirty;
72 bool shadow_extra_info_dirty;
73
74 bool enabled;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +020075 u32 fifo_low, fifo_high;
Tomi Valkeinen82153ed2011-11-26 14:26:46 +020076
77 /*
78 * True if overlay is to be enabled. Used to check and calculate configs
79 * for the overlay before it is enabled in the HW.
80 */
81 bool enabling;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020082};
83
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +020084struct mgr_priv_data {
Tomi Valkeinen388c4c62011-11-16 13:58:07 +020085
86 bool user_info_dirty;
87 struct omap_overlay_manager_info user_info;
88
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020089 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020090 struct omap_overlay_manager_info info;
91
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020092 bool shadow_info_dirty;
93
Tomi Valkeinen43a972d2011-11-15 15:04:25 +020094 /* If true, GO bit is up and shadow registers cannot be written.
95 * Never true for manual update displays */
96 bool busy;
97
Tomi Valkeinen34861372011-11-18 15:43:29 +020098 /* If true, dispc output is enabled */
99 bool updating;
100
Tomi Valkeinenbf213522011-11-15 14:43:53 +0200101 /* If true, a display is enabled using this manager */
102 bool enabled;
Archit Taneja45324a22012-04-26 19:31:22 +0530103
104 bool extra_info_dirty;
105 bool shadow_extra_info_dirty;
106
107 struct omap_video_timings timings;
Archit Tanejaf476ae92012-06-29 14:37:03 +0530108 struct dss_lcd_mgr_config lcd_config;
Tomi Valkeinen15502022012-10-10 13:59:07 +0300109
110 void (*framedone_handler)(void *);
111 void *framedone_handler_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200112};
113
114static struct {
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200115 struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200116 struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200117
118 bool irq_enabled;
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200119} dss_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200120
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200121/* protects dss_data */
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200122static spinlock_t data_lock;
Tomi Valkeinen5558db32011-11-15 14:28:48 +0200123/* lock for blocking functions */
124static DEFINE_MUTEX(apply_lock);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200125static DECLARE_COMPLETION(extra_updated_completion);
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200126
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200127static void dss_register_vsync_isr(void);
128
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200129static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
130{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200131 return &dss_data.ovl_priv_data_array[ovl->id];
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200132}
133
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200134static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
135{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200136 return &dss_data.mgr_priv_data_array[mgr->id];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200137}
138
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300139static void apply_init_priv(void)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200140{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200141 const int num_ovls = dss_feat_get_num_ovls();
Archit Tanejaf476ae92012-06-29 14:37:03 +0530142 struct mgr_priv_data *mp;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200143 int i;
144
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200145 spin_lock_init(&data_lock);
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200146
147 for (i = 0; i < num_ovls; ++i) {
148 struct ovl_priv_data *op;
149
150 op = &dss_data.ovl_priv_data_array[i];
151
152 op->info.global_alpha = 255;
153
154 switch (i) {
155 case 0:
156 op->info.zorder = 0;
157 break;
158 case 1:
159 op->info.zorder =
160 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
161 break;
162 case 2:
163 op->info.zorder =
164 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
165 break;
166 case 3:
167 op->info.zorder =
168 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
169 break;
170 }
171
172 op->user_info = op->info;
173 }
Archit Tanejaf476ae92012-06-29 14:37:03 +0530174
175 /*
176 * Initialize some of the lcd_config fields for TV manager, this lets
177 * us prevent checking if the manager is LCD or TV at some places
178 */
179 mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
180
181 mp->lcd_config.video_port_width = 24;
182 mp->lcd_config.clock_info.lck_div = 1;
183 mp->lcd_config.clock_info.pck_div = 1;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200184}
185
Archit Taneja75bac5d2012-05-24 15:08:54 +0530186/*
187 * A LCD manager's stallmode decides whether it is in manual or auto update. TV
188 * manager is always auto update, stallmode field for TV manager is false by
189 * default
190 */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200191static bool ovl_manual_update(struct omap_overlay *ovl)
192{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530193 struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
194
195 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200196}
197
198static bool mgr_manual_update(struct omap_overlay_manager *mgr)
199{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530200 struct mgr_priv_data *mp = get_mgr_priv(mgr);
201
202 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200203}
204
Tomi Valkeinen39518352011-11-17 17:35:28 +0200205static int dss_check_settings_low(struct omap_overlay_manager *mgr,
Archit Taneja228b2132012-04-27 01:22:28 +0530206 bool applying)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200207{
208 struct omap_overlay_info *oi;
209 struct omap_overlay_manager_info *mi;
210 struct omap_overlay *ovl;
211 struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
212 struct ovl_priv_data *op;
213 struct mgr_priv_data *mp;
214
215 mp = get_mgr_priv(mgr);
216
Archit Taneja5dd747e2012-05-08 18:19:15 +0530217 if (!mp->enabled)
218 return 0;
219
Tomi Valkeinen39518352011-11-17 17:35:28 +0200220 if (applying && mp->user_info_dirty)
221 mi = &mp->user_info;
222 else
223 mi = &mp->info;
224
225 /* collect the infos to be tested into the array */
226 list_for_each_entry(ovl, &mgr->overlays, list) {
227 op = get_ovl_priv(ovl);
228
Tomi Valkeinen82153ed2011-11-26 14:26:46 +0200229 if (!op->enabled && !op->enabling)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200230 oi = NULL;
231 else if (applying && op->user_info_dirty)
232 oi = &op->user_info;
233 else
234 oi = &op->info;
235
236 ois[ovl->id] = oi;
237 }
238
Archit Taneja6e543592012-05-23 17:01:35 +0530239 return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200240}
241
242/*
243 * check manager and overlay settings using overlay_info from data->info
244 */
Archit Taneja228b2132012-04-27 01:22:28 +0530245static int dss_check_settings(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200246{
Archit Taneja228b2132012-04-27 01:22:28 +0530247 return dss_check_settings_low(mgr, false);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200248}
249
250/*
251 * check manager and overlay settings using overlay_info from ovl->info if
252 * dirty and from data->info otherwise
253 */
Archit Taneja228b2132012-04-27 01:22:28 +0530254static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200255{
Archit Taneja228b2132012-04-27 01:22:28 +0530256 return dss_check_settings_low(mgr, true);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200257}
258
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200259static bool need_isr(void)
260{
261 const int num_mgrs = dss_feat_get_num_mgrs();
262 int i;
263
264 for (i = 0; i < num_mgrs; ++i) {
265 struct omap_overlay_manager *mgr;
266 struct mgr_priv_data *mp;
267 struct omap_overlay *ovl;
268
269 mgr = omap_dss_get_overlay_manager(i);
270 mp = get_mgr_priv(mgr);
271
272 if (!mp->enabled)
273 continue;
274
Tomi Valkeinen34861372011-11-18 15:43:29 +0200275 if (mgr_manual_update(mgr)) {
276 /* to catch FRAMEDONE */
277 if (mp->updating)
278 return true;
279 } else {
280 /* to catch GO bit going down */
281 if (mp->busy)
282 return true;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200283
284 /* to write new values to registers */
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200285 if (mp->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200286 return true;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200287
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200288 /* to set GO bit */
289 if (mp->shadow_info_dirty)
290 return true;
291
Archit Taneja45324a22012-04-26 19:31:22 +0530292 /*
293 * NOTE: we don't check extra_info flags for disabled
294 * managers, once the manager is enabled, the extra_info
295 * related manager changes will be taken in by HW.
296 */
297
298 /* to write new values to registers */
299 if (mp->extra_info_dirty)
300 return true;
301
302 /* to set GO bit */
303 if (mp->shadow_extra_info_dirty)
304 return true;
305
Tomi Valkeinen34861372011-11-18 15:43:29 +0200306 list_for_each_entry(ovl, &mgr->overlays, list) {
307 struct ovl_priv_data *op;
308
309 op = get_ovl_priv(ovl);
310
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200311 /*
312 * NOTE: we check extra_info flags even for
313 * disabled overlays, as extra_infos need to be
314 * always written.
315 */
316
317 /* to write new values to registers */
318 if (op->extra_info_dirty)
319 return true;
320
321 /* to set GO bit */
322 if (op->shadow_extra_info_dirty)
323 return true;
324
Tomi Valkeinen34861372011-11-18 15:43:29 +0200325 if (!op->enabled)
326 continue;
327
328 /* to write new values to registers */
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200329 if (op->info_dirty)
330 return true;
331
332 /* to set GO bit */
333 if (op->shadow_info_dirty)
Tomi Valkeinen34861372011-11-18 15:43:29 +0200334 return true;
335 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200336 }
337 }
338
339 return false;
340}
341
342static bool need_go(struct omap_overlay_manager *mgr)
343{
344 struct omap_overlay *ovl;
345 struct mgr_priv_data *mp;
346 struct ovl_priv_data *op;
347
348 mp = get_mgr_priv(mgr);
349
Archit Taneja45324a22012-04-26 19:31:22 +0530350 if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200351 return true;
352
353 list_for_each_entry(ovl, &mgr->overlays, list) {
354 op = get_ovl_priv(ovl);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200355 if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200356 return true;
357 }
358
359 return false;
360}
361
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200362/* returns true if an extra_info field is currently being updated */
363static bool extra_info_update_ongoing(void)
364{
Archit Taneja45324a22012-04-26 19:31:22 +0530365 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200366 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200367
Archit Taneja45324a22012-04-26 19:31:22 +0530368 for (i = 0; i < num_mgrs; ++i) {
369 struct omap_overlay_manager *mgr;
370 struct omap_overlay *ovl;
371 struct mgr_priv_data *mp;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200372
Archit Taneja45324a22012-04-26 19:31:22 +0530373 mgr = omap_dss_get_overlay_manager(i);
374 mp = get_mgr_priv(mgr);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200375
376 if (!mp->enabled)
377 continue;
378
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200379 if (!mp->updating)
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200380 continue;
381
Archit Taneja45324a22012-04-26 19:31:22 +0530382 if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200383 return true;
Archit Taneja45324a22012-04-26 19:31:22 +0530384
385 list_for_each_entry(ovl, &mgr->overlays, list) {
386 struct ovl_priv_data *op = get_ovl_priv(ovl);
387
388 if (op->extra_info_dirty || op->shadow_extra_info_dirty)
389 return true;
390 }
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200391 }
392
393 return false;
394}
395
396/* wait until no extra_info updates are pending */
397static void wait_pending_extra_info_updates(void)
398{
399 bool updating;
400 unsigned long flags;
401 unsigned long t;
Tomi Valkeinen46146792012-02-23 12:21:09 +0200402 int r;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200403
404 spin_lock_irqsave(&data_lock, flags);
405
406 updating = extra_info_update_ongoing();
407
408 if (!updating) {
409 spin_unlock_irqrestore(&data_lock, flags);
410 return;
411 }
412
413 init_completion(&extra_updated_completion);
414
415 spin_unlock_irqrestore(&data_lock, flags);
416
417 t = msecs_to_jiffies(500);
Tomi Valkeinen46146792012-02-23 12:21:09 +0200418 r = wait_for_completion_timeout(&extra_updated_completion, t);
419 if (r == 0)
420 DSSWARN("timeout in wait_pending_extra_info_updates\n");
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200421}
422
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300423static inline struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
424{
425 return ovl->manager ?
426 (ovl->manager->output ? ovl->manager->output->device : NULL) :
427 NULL;
428}
429
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300430static inline struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
431{
432 return mgr->output ? mgr->output->device : NULL;
433}
434
435static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
436{
437 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300438 u32 irq;
439 int r;
440
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200441 if (mgr->output == NULL)
442 return -ENODEV;
443
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300444 r = dispc_runtime_get();
445 if (r)
446 return r;
447
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200448 switch (mgr->output->id) {
449 case OMAP_DSS_OUTPUT_VENC:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300450 irq = DISPC_IRQ_EVSYNC_ODD;
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200451 break;
452 case OMAP_DSS_OUTPUT_HDMI:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300453 irq = DISPC_IRQ_EVSYNC_EVEN;
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200454 break;
455 default:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300456 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200457 break;
458 }
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300459
460 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
461
462 dispc_runtime_put();
463
464 return r;
465}
466
467static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200468{
469 unsigned long timeout = msecs_to_jiffies(500);
Archit Tanejafc22a842012-06-26 15:36:55 +0530470 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200471 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530472 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200473 int r;
474 int i;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200475
Archit Tanejafc22a842012-06-26 15:36:55 +0530476 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200477
Archit Tanejafc22a842012-06-26 15:36:55 +0530478 if (mgr_manual_update(mgr)) {
479 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200480 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530481 }
482
483 if (!mp->enabled) {
484 spin_unlock_irqrestore(&data_lock, flags);
485 return 0;
486 }
487
488 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200489
Lajos Molnar21e56f72012-02-22 12:23:16 +0530490 r = dispc_runtime_get();
491 if (r)
492 return r;
493
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200494 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200495
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200496 i = 0;
497 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200498 bool shadow_dirty, dirty;
499
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200500 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200501 dirty = mp->info_dirty;
502 shadow_dirty = mp->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200503 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200504
505 if (!dirty && !shadow_dirty) {
506 r = 0;
507 break;
508 }
509
510 /* 4 iterations is the worst case:
511 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
512 * 2 - first VSYNC, dirty = true
513 * 3 - dirty = false, shadow_dirty = true
514 * 4 - shadow_dirty = false */
515 if (i++ == 3) {
516 DSSERR("mgr(%d)->wait_for_go() not finishing\n",
517 mgr->id);
518 r = 0;
519 break;
520 }
521
522 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
523 if (r == -ERESTARTSYS)
524 break;
525
526 if (r) {
527 DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
528 break;
529 }
530 }
531
Lajos Molnar21e56f72012-02-22 12:23:16 +0530532 dispc_runtime_put();
533
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200534 return r;
535}
536
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300537static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200538{
539 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200540 struct ovl_priv_data *op;
Archit Tanejafc22a842012-06-26 15:36:55 +0530541 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200542 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530543 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200544 int r;
545 int i;
546
547 if (!ovl->manager)
548 return 0;
549
Archit Tanejafc22a842012-06-26 15:36:55 +0530550 mp = get_mgr_priv(ovl->manager);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200551
Archit Tanejafc22a842012-06-26 15:36:55 +0530552 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200553
Archit Tanejafc22a842012-06-26 15:36:55 +0530554 if (ovl_manual_update(ovl)) {
555 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200556 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530557 }
558
559 if (!mp->enabled) {
560 spin_unlock_irqrestore(&data_lock, flags);
561 return 0;
562 }
563
564 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200565
Lajos Molnar21e56f72012-02-22 12:23:16 +0530566 r = dispc_runtime_get();
567 if (r)
568 return r;
569
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200570 irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200571
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200572 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200573 i = 0;
574 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200575 bool shadow_dirty, dirty;
576
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200577 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200578 dirty = op->info_dirty;
579 shadow_dirty = op->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200580 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200581
582 if (!dirty && !shadow_dirty) {
583 r = 0;
584 break;
585 }
586
587 /* 4 iterations is the worst case:
588 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
589 * 2 - first VSYNC, dirty = true
590 * 3 - dirty = false, shadow_dirty = true
591 * 4 - shadow_dirty = false */
592 if (i++ == 3) {
593 DSSERR("ovl(%d)->wait_for_go() not finishing\n",
594 ovl->id);
595 r = 0;
596 break;
597 }
598
599 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
600 if (r == -ERESTARTSYS)
601 break;
602
603 if (r) {
604 DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
605 break;
606 }
607 }
608
Lajos Molnar21e56f72012-02-22 12:23:16 +0530609 dispc_runtime_put();
610
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200611 return r;
612}
613
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200614static void dss_ovl_write_regs(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200615{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200616 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200617 struct omap_overlay_info *oi;
Archit Taneja8050cbe2012-06-06 16:25:52 +0530618 bool replication;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200619 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200620 int r;
621
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530622 DSSDBG("writing ovl %d regs", ovl->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200623
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200624 if (!op->enabled || !op->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200625 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200626
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200627 oi = &op->info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200628
Archit Taneja81ab95b2012-05-08 15:53:20 +0530629 mp = get_mgr_priv(ovl->manager);
630
Archit Taneja6c6f5102012-06-25 14:58:48 +0530631 replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200632
Archit Taneja8ba85302012-09-26 17:00:37 +0530633 r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200634 if (r) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200635 /*
636 * We can't do much here, as this function can be called from
637 * vsync interrupt.
638 */
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200639 DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200640
641 /* This will leave fifo configurations in a nonoptimal state */
642 op->enabled = false;
643 dispc_ovl_enable(ovl->id, false);
644 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200645 }
646
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200647 op->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200648 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200649 op->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200650}
651
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200652static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
653{
654 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen34861372011-11-18 15:43:29 +0200655 struct mgr_priv_data *mp;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200656
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530657 DSSDBG("writing ovl %d regs extra", ovl->id);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200658
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200659 if (!op->extra_info_dirty)
660 return;
661
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200662 /* note: write also when op->enabled == false, so that the ovl gets
663 * disabled */
664
665 dispc_ovl_enable(ovl->id, op->enabled);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200666 dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200667
Tomi Valkeinen34861372011-11-18 15:43:29 +0200668 mp = get_mgr_priv(ovl->manager);
669
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200670 op->extra_info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200671 if (mp->updating)
672 op->shadow_extra_info_dirty = true;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200673}
674
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200675static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200676{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200677 struct mgr_priv_data *mp = get_mgr_priv(mgr);
678 struct omap_overlay *ovl;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200679
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530680 DSSDBG("writing mgr %d regs", mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200681
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200682 if (!mp->enabled)
683 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200684
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200685 WARN_ON(mp->busy);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200686
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200687 /* Commit overlay settings */
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200688 list_for_each_entry(ovl, &mgr->overlays, list) {
689 dss_ovl_write_regs(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200690 dss_ovl_write_regs_extra(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200691 }
692
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200693 if (mp->info_dirty) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200694 dispc_mgr_setup(mgr->id, &mp->info);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200695
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200696 mp->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200697 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200698 mp->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200699 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200700}
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200701
Archit Taneja45324a22012-04-26 19:31:22 +0530702static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
703{
704 struct mgr_priv_data *mp = get_mgr_priv(mgr);
705
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530706 DSSDBG("writing mgr %d regs extra", mgr->id);
Archit Taneja45324a22012-04-26 19:31:22 +0530707
708 if (!mp->extra_info_dirty)
709 return;
710
711 dispc_mgr_set_timings(mgr->id, &mp->timings);
712
Archit Tanejaf476ae92012-06-29 14:37:03 +0530713 /* lcd_config parameters */
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300714 if (dss_mgr_is_lcd(mgr->id))
715 dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530716
Archit Taneja45324a22012-04-26 19:31:22 +0530717 mp->extra_info_dirty = false;
718 if (mp->updating)
719 mp->shadow_extra_info_dirty = true;
720}
721
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200722static void dss_write_regs(void)
723{
724 const int num_mgrs = omap_dss_get_num_overlay_managers();
725 int i;
726
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200727 for (i = 0; i < num_mgrs; ++i) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200728 struct omap_overlay_manager *mgr;
729 struct mgr_priv_data *mp;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200730 int r;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200731
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200732 mgr = omap_dss_get_overlay_manager(i);
733 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200734
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200735 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200736 continue;
737
Archit Taneja228b2132012-04-27 01:22:28 +0530738 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200739 if (r) {
740 DSSERR("cannot write registers for manager %s: "
741 "illegal configuration\n", mgr->name);
742 continue;
743 }
744
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200745 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530746 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200747 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200748}
749
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200750static void dss_set_go_bits(void)
751{
752 const int num_mgrs = omap_dss_get_num_overlay_managers();
753 int i;
754
755 for (i = 0; i < num_mgrs; ++i) {
756 struct omap_overlay_manager *mgr;
757 struct mgr_priv_data *mp;
758
759 mgr = omap_dss_get_overlay_manager(i);
760 mp = get_mgr_priv(mgr);
761
762 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
763 continue;
764
765 if (!need_go(mgr))
766 continue;
767
768 mp->busy = true;
769
770 if (!dss_data.irq_enabled && need_isr())
771 dss_register_vsync_isr();
772
773 dispc_mgr_go(mgr->id);
774 }
775
776}
777
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200778static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
779{
780 struct omap_overlay *ovl;
781 struct mgr_priv_data *mp;
782 struct ovl_priv_data *op;
783
784 mp = get_mgr_priv(mgr);
785 mp->shadow_info_dirty = false;
Archit Taneja45324a22012-04-26 19:31:22 +0530786 mp->shadow_extra_info_dirty = false;
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200787
788 list_for_each_entry(ovl, &mgr->overlays, list) {
789 op = get_ovl_priv(ovl);
790 op->shadow_info_dirty = false;
791 op->shadow_extra_info_dirty = false;
792 }
793}
794
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +0300795static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200796{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200797 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200798 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200799 int r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200800
801 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200802
Tomi Valkeinen34861372011-11-18 15:43:29 +0200803 WARN_ON(mp->updating);
804
Archit Taneja228b2132012-04-27 01:22:28 +0530805 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200806 if (r) {
807 DSSERR("cannot start manual update: illegal configuration\n");
808 spin_unlock_irqrestore(&data_lock, flags);
809 return;
810 }
811
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200812 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530813 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200814
Tomi Valkeinen34861372011-11-18 15:43:29 +0200815 mp->updating = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200816
Tomi Valkeinen34861372011-11-18 15:43:29 +0200817 if (!dss_data.irq_enabled && need_isr())
818 dss_register_vsync_isr();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200819
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +0300820 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200821
822 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200823}
824
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200825static void dss_apply_irq_handler(void *data, u32 mask);
826
827static void dss_register_vsync_isr(void)
828{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200829 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200830 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200831 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200832
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200833 mask = 0;
834 for (i = 0; i < num_mgrs; ++i)
835 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200836
Tomi Valkeinen34861372011-11-18 15:43:29 +0200837 for (i = 0; i < num_mgrs; ++i)
838 mask |= dispc_mgr_get_framedone_irq(i);
839
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200840 r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
841 WARN_ON(r);
842
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200843 dss_data.irq_enabled = true;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200844}
845
846static void dss_unregister_vsync_isr(void)
847{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200848 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200849 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200850 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200851
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200852 mask = 0;
853 for (i = 0; i < num_mgrs; ++i)
854 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200855
Tomi Valkeinen34861372011-11-18 15:43:29 +0200856 for (i = 0; i < num_mgrs; ++i)
857 mask |= dispc_mgr_get_framedone_irq(i);
858
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200859 r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
860 WARN_ON(r);
861
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200862 dss_data.irq_enabled = false;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200863}
864
Tomi Valkeinen76098932011-11-16 12:03:22 +0200865static void dss_apply_irq_handler(void *data, u32 mask)
866{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200867 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200868 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200869 bool extra_updating;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200870
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200871 spin_lock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200872
Tomi Valkeinen76098932011-11-16 12:03:22 +0200873 /* clear busy, updating flags, shadow_dirty flags */
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200874 for (i = 0; i < num_mgrs; i++) {
Tomi Valkeinen76098932011-11-16 12:03:22 +0200875 struct omap_overlay_manager *mgr;
876 struct mgr_priv_data *mp;
877
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200878 mgr = omap_dss_get_overlay_manager(i);
879 mp = get_mgr_priv(mgr);
880
Tomi Valkeinen76098932011-11-16 12:03:22 +0200881 if (!mp->enabled)
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200882 continue;
883
Tomi Valkeinen76098932011-11-16 12:03:22 +0200884 mp->updating = dispc_mgr_is_enabled(i);
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200885
Tomi Valkeinen76098932011-11-16 12:03:22 +0200886 if (!mgr_manual_update(mgr)) {
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200887 bool was_busy = mp->busy;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200888 mp->busy = dispc_mgr_go_busy(i);
889
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200890 if (was_busy && !mp->busy)
Tomi Valkeinen76098932011-11-16 12:03:22 +0200891 mgr_clear_shadow_dirty(mgr);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200892 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200893 }
894
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200895 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200896 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200897
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200898 extra_updating = extra_info_update_ongoing();
899 if (!extra_updating)
900 complete_all(&extra_updated_completion);
901
Tomi Valkeinen15502022012-10-10 13:59:07 +0300902 /* call framedone handlers for manual update displays */
903 for (i = 0; i < num_mgrs; i++) {
904 struct omap_overlay_manager *mgr;
905 struct mgr_priv_data *mp;
906
907 mgr = omap_dss_get_overlay_manager(i);
908 mp = get_mgr_priv(mgr);
909
910 if (!mgr_manual_update(mgr) || !mp->framedone_handler)
911 continue;
912
913 if (mask & dispc_mgr_get_framedone_irq(i))
914 mp->framedone_handler(mp->framedone_handler_data);
915 }
916
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200917 if (!need_isr())
918 dss_unregister_vsync_isr();
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200919
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200920 spin_unlock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200921}
922
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200923static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200924{
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200925 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200926
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200927 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200928
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200929 if (!op->user_info_dirty)
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200930 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200931
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200932 op->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200933 op->info_dirty = true;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200934 op->info = op->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200935}
936
937static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
938{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200939 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200940
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200941 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200942
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200943 if (!mp->user_info_dirty)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200944 return;
945
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200946 mp->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200947 mp->info_dirty = true;
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200948 mp->info = mp->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200949}
950
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300951static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200952{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200953 unsigned long flags;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200954 struct omap_overlay *ovl;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200955 int r;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200956
957 DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
958
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200959 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200960
Archit Taneja228b2132012-04-27 01:22:28 +0530961 r = dss_check_settings_apply(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200962 if (r) {
963 spin_unlock_irqrestore(&data_lock, flags);
964 DSSERR("failed to apply settings: illegal configuration.\n");
965 return r;
966 }
967
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200968 /* Configure overlays */
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200969 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200970 omap_dss_mgr_apply_ovl(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200971
972 /* Configure manager */
973 omap_dss_mgr_apply_mgr(mgr);
974
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200975 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200976 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200977
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200978 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200979
Tomi Valkeinene70f98a2011-11-16 16:53:44 +0200980 return 0;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200981}
982
Tomi Valkeinen841c09c2011-11-16 15:25:53 +0200983static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
984{
985 struct ovl_priv_data *op;
986
987 op = get_ovl_priv(ovl);
988
989 if (op->enabled == enable)
990 return;
991
992 op->enabled = enable;
993 op->extra_info_dirty = true;
994}
995
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200996static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
997 u32 fifo_low, u32 fifo_high)
998{
999 struct ovl_priv_data *op = get_ovl_priv(ovl);
1000
1001 if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
1002 return;
1003
1004 op->fifo_low = fifo_low;
1005 op->fifo_high = fifo_high;
1006 op->extra_info_dirty = true;
1007}
1008
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001009static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001010{
1011 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001012 u32 fifo_low, fifo_high;
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001013 bool use_fifo_merge = false;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001014
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001015 if (!op->enabled && !op->enabling)
1016 return;
1017
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001018 dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001019 use_fifo_merge, ovl_manual_update(ovl));
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001020
Tomi Valkeinen04576d42011-11-26 14:39:16 +02001021 dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001022}
1023
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001024static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001025{
1026 struct omap_overlay *ovl;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001027 struct mgr_priv_data *mp;
1028
1029 mp = get_mgr_priv(mgr);
1030
1031 if (!mp->enabled)
1032 return;
1033
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001034 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001035 dss_ovl_setup_fifo(ovl);
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001036}
1037
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001038static void dss_setup_fifos(void)
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001039{
1040 const int num_mgrs = omap_dss_get_num_overlay_managers();
1041 struct omap_overlay_manager *mgr;
1042 int i;
1043
1044 for (i = 0; i < num_mgrs; ++i) {
1045 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001046 dss_mgr_setup_fifos(mgr);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001047 }
1048}
1049
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001050static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001051{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001052 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1053 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001054 int r;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001055
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001056 mutex_lock(&apply_lock);
1057
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001058 if (mp->enabled)
1059 goto out;
1060
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001061 spin_lock_irqsave(&data_lock, flags);
1062
1063 mp->enabled = true;
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001064
Archit Taneja228b2132012-04-27 01:22:28 +05301065 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001066 if (r) {
1067 DSSERR("failed to enable manager %d: check_settings failed\n",
1068 mgr->id);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001069 goto err;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001070 }
1071
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001072 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001073
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001074 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001075 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001076
Tomi Valkeinen34861372011-11-18 15:43:29 +02001077 if (!mgr_manual_update(mgr))
1078 mp->updating = true;
1079
Tomi Valkeinend7b6b6b2012-08-10 14:17:47 +03001080 if (!dss_data.irq_enabled && need_isr())
1081 dss_register_vsync_isr();
1082
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001083 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001084
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001085 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001086 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001087
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001088out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001089 mutex_unlock(&apply_lock);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001090
1091 return 0;
1092
1093err:
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001094 mp->enabled = false;
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001095 spin_unlock_irqrestore(&data_lock, flags);
1096 mutex_unlock(&apply_lock);
1097 return r;
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001098}
1099
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001100static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001101{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001102 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1103 unsigned long flags;
1104
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001105 mutex_lock(&apply_lock);
1106
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001107 if (!mp->enabled)
1108 goto out;
1109
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02001110 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001111 dispc_mgr_disable_sync(mgr->id);
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001112
1113 spin_lock_irqsave(&data_lock, flags);
1114
Tomi Valkeinen34861372011-11-18 15:43:29 +02001115 mp->updating = false;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001116 mp->enabled = false;
1117
1118 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001119
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001120out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001121 mutex_unlock(&apply_lock);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001122}
1123
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001124static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001125 struct omap_overlay_manager_info *info)
1126{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001127 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001128 unsigned long flags;
Tomi Valkeinenf17d04f2011-11-17 14:31:09 +02001129 int r;
1130
1131 r = dss_mgr_simple_check(mgr, info);
1132 if (r)
1133 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001134
1135 spin_lock_irqsave(&data_lock, flags);
1136
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001137 mp->user_info = *info;
1138 mp->user_info_dirty = true;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001139
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001140 spin_unlock_irqrestore(&data_lock, flags);
1141
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001142 return 0;
1143}
1144
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001145static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001146 struct omap_overlay_manager_info *info)
1147{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001148 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001149 unsigned long flags;
1150
1151 spin_lock_irqsave(&data_lock, flags);
1152
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001153 *info = mp->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001154
1155 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001156}
1157
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001158static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
Archit Taneja97f01b32012-09-26 16:42:39 +05301159 struct omap_dss_output *output)
1160{
1161 int r;
1162
1163 mutex_lock(&apply_lock);
1164
1165 if (mgr->output) {
1166 DSSERR("manager %s is already connected to an output\n",
1167 mgr->name);
1168 r = -EINVAL;
1169 goto err;
1170 }
1171
1172 if ((mgr->supported_outputs & output->id) == 0) {
1173 DSSERR("output does not support manager %s\n",
1174 mgr->name);
1175 r = -EINVAL;
1176 goto err;
1177 }
1178
1179 output->manager = mgr;
1180 mgr->output = output;
1181
1182 mutex_unlock(&apply_lock);
1183
1184 return 0;
1185err:
1186 mutex_unlock(&apply_lock);
1187 return r;
1188}
1189
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001190static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
Archit Taneja97f01b32012-09-26 16:42:39 +05301191{
1192 int r;
1193 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1194 unsigned long flags;
1195
1196 mutex_lock(&apply_lock);
1197
1198 if (!mgr->output) {
1199 DSSERR("failed to unset output, output not set\n");
1200 r = -EINVAL;
1201 goto err;
1202 }
1203
1204 spin_lock_irqsave(&data_lock, flags);
1205
1206 if (mp->enabled) {
1207 DSSERR("output can't be unset when manager is enabled\n");
1208 r = -EINVAL;
1209 goto err1;
1210 }
1211
1212 spin_unlock_irqrestore(&data_lock, flags);
1213
1214 mgr->output->manager = NULL;
1215 mgr->output = NULL;
1216
1217 mutex_unlock(&apply_lock);
1218
1219 return 0;
1220err1:
1221 spin_unlock_irqrestore(&data_lock, flags);
1222err:
1223 mutex_unlock(&apply_lock);
1224
1225 return r;
1226}
1227
Archit Taneja45324a22012-04-26 19:31:22 +05301228static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301229 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301230{
1231 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1232
1233 mp->timings = *timings;
1234 mp->extra_info_dirty = true;
1235}
1236
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001237static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301238 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301239{
1240 unsigned long flags;
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001241 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +05301242
1243 spin_lock_irqsave(&data_lock, flags);
1244
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001245 if (mp->updating) {
1246 DSSERR("cannot set timings for %s: manager needs to be disabled\n",
1247 mgr->name);
1248 goto out;
1249 }
1250
Archit Taneja45324a22012-04-26 19:31:22 +05301251 dss_apply_mgr_timings(mgr, timings);
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001252out:
Archit Taneja45324a22012-04-26 19:31:22 +05301253 spin_unlock_irqrestore(&data_lock, flags);
Archit Taneja45324a22012-04-26 19:31:22 +05301254}
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001255
Archit Tanejaf476ae92012-06-29 14:37:03 +05301256static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1257 const struct dss_lcd_mgr_config *config)
1258{
1259 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1260
1261 mp->lcd_config = *config;
1262 mp->extra_info_dirty = true;
1263}
1264
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001265static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
Archit Tanejaf476ae92012-06-29 14:37:03 +05301266 const struct dss_lcd_mgr_config *config)
1267{
1268 unsigned long flags;
1269 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1270
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001271 spin_lock_irqsave(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301272
1273 if (mp->enabled) {
1274 DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1275 mgr->name);
1276 goto out;
1277 }
1278
Archit Tanejaf476ae92012-06-29 14:37:03 +05301279 dss_apply_mgr_lcd_config(mgr, config);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301280out:
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001281 spin_unlock_irqrestore(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301282}
1283
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001284static int dss_ovl_set_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001285 struct omap_overlay_info *info)
1286{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001287 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001288 unsigned long flags;
Tomi Valkeinenfcc764d2011-11-17 14:26:48 +02001289 int r;
1290
1291 r = dss_ovl_simple_check(ovl, info);
1292 if (r)
1293 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001294
1295 spin_lock_irqsave(&data_lock, flags);
1296
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001297 op->user_info = *info;
1298 op->user_info_dirty = true;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001299
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001300 spin_unlock_irqrestore(&data_lock, flags);
1301
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001302 return 0;
1303}
1304
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001305static void dss_ovl_get_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001306 struct omap_overlay_info *info)
1307{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001308 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001309 unsigned long flags;
1310
1311 spin_lock_irqsave(&data_lock, flags);
1312
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001313 *info = op->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001314
1315 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001316}
1317
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001318static int dss_ovl_set_manager(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001319 struct omap_overlay_manager *mgr)
1320{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001321 struct ovl_priv_data *op = get_ovl_priv(ovl);
1322 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001323 int r;
1324
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001325 if (!mgr)
1326 return -EINVAL;
1327
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001328 mutex_lock(&apply_lock);
1329
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001330 if (ovl->manager) {
1331 DSSERR("overlay '%s' already has a manager '%s'\n",
1332 ovl->name, ovl->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001333 r = -EINVAL;
1334 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001335 }
1336
Archit Taneja02b5ff12012-11-07 14:47:22 +05301337 r = dispc_runtime_get();
1338 if (r)
1339 goto err;
1340
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001341 spin_lock_irqsave(&data_lock, flags);
1342
1343 if (op->enabled) {
1344 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001345 DSSERR("overlay has to be disabled to change the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001346 r = -EINVAL;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301347 goto err1;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001348 }
1349
Archit Taneja02b5ff12012-11-07 14:47:22 +05301350 dispc_ovl_set_channel_out(ovl->id, mgr->id);
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001351
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001352 ovl->manager = mgr;
1353 list_add_tail(&ovl->list, &mgr->overlays);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001354
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001355 spin_unlock_irqrestore(&data_lock, flags);
1356
Archit Taneja02b5ff12012-11-07 14:47:22 +05301357 dispc_runtime_put();
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001358
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001359 mutex_unlock(&apply_lock);
1360
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001361 return 0;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301362
1363err1:
1364 dispc_runtime_put();
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001365err:
1366 mutex_unlock(&apply_lock);
1367 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001368}
1369
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001370static int dss_ovl_unset_manager(struct omap_overlay *ovl)
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001371{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001372 struct ovl_priv_data *op = get_ovl_priv(ovl);
1373 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001374 int r;
1375
1376 mutex_lock(&apply_lock);
1377
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001378 if (!ovl->manager) {
1379 DSSERR("failed to detach overlay: manager not set\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001380 r = -EINVAL;
1381 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001382 }
1383
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001384 spin_lock_irqsave(&data_lock, flags);
1385
1386 if (op->enabled) {
1387 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001388 DSSERR("overlay has to be disabled to unset the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001389 r = -EINVAL;
1390 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001391 }
1392
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001393 spin_unlock_irqrestore(&data_lock, flags);
1394
1395 /* wait for pending extra_info updates to ensure the ovl is disabled */
1396 wait_pending_extra_info_updates();
1397
Archit Taneja02b5ff12012-11-07 14:47:22 +05301398 /*
1399 * For a manual update display, there is no guarantee that the overlay
1400 * is really disabled in HW, we may need an extra update from this
1401 * manager before the configurations can go in. Return an error if the
1402 * overlay needed an update from the manager.
1403 *
1404 * TODO: Instead of returning an error, try to do a dummy manager update
1405 * here to disable the overlay in hardware. Use the *GATED fields in
1406 * the DISPC_CONFIG registers to do a dummy update.
1407 */
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001408 spin_lock_irqsave(&data_lock, flags);
1409
Archit Taneja02b5ff12012-11-07 14:47:22 +05301410 if (ovl_manual_update(ovl) && op->extra_info_dirty) {
1411 spin_unlock_irqrestore(&data_lock, flags);
1412 DSSERR("need an update to change the manager\n");
1413 r = -EINVAL;
1414 goto err;
1415 }
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001416
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001417 ovl->manager = NULL;
1418 list_del(&ovl->list);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001419
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001420 spin_unlock_irqrestore(&data_lock, flags);
1421
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001422 mutex_unlock(&apply_lock);
1423
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001424 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001425err:
1426 mutex_unlock(&apply_lock);
1427 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001428}
1429
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001430static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001431{
1432 struct ovl_priv_data *op = get_ovl_priv(ovl);
1433 unsigned long flags;
1434 bool e;
1435
1436 spin_lock_irqsave(&data_lock, flags);
1437
1438 e = op->enabled;
1439
1440 spin_unlock_irqrestore(&data_lock, flags);
1441
1442 return e;
1443}
1444
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001445static int dss_ovl_enable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001446{
1447 struct ovl_priv_data *op = get_ovl_priv(ovl);
1448 unsigned long flags;
1449 int r;
1450
1451 mutex_lock(&apply_lock);
1452
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001453 if (op->enabled) {
1454 r = 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001455 goto err1;
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001456 }
1457
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301458 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001459 r = -EINVAL;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001460 goto err1;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001461 }
1462
1463 spin_lock_irqsave(&data_lock, flags);
1464
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001465 op->enabling = true;
1466
Archit Taneja228b2132012-04-27 01:22:28 +05301467 r = dss_check_settings(ovl->manager);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001468 if (r) {
1469 DSSERR("failed to enable overlay %d: check_settings failed\n",
1470 ovl->id);
1471 goto err2;
1472 }
1473
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001474 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001475
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001476 op->enabling = false;
1477 dss_apply_ovl_enable(ovl, true);
1478
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001479 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001480 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001481
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001482 spin_unlock_irqrestore(&data_lock, flags);
1483
1484 mutex_unlock(&apply_lock);
1485
1486 return 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001487err2:
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001488 op->enabling = false;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001489 spin_unlock_irqrestore(&data_lock, flags);
1490err1:
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001491 mutex_unlock(&apply_lock);
1492 return r;
1493}
1494
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001495static int dss_ovl_disable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001496{
1497 struct ovl_priv_data *op = get_ovl_priv(ovl);
1498 unsigned long flags;
1499 int r;
1500
1501 mutex_lock(&apply_lock);
1502
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001503 if (!op->enabled) {
1504 r = 0;
1505 goto err;
1506 }
1507
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301508 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001509 r = -EINVAL;
1510 goto err;
1511 }
1512
1513 spin_lock_irqsave(&data_lock, flags);
1514
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001515 dss_apply_ovl_enable(ovl, false);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001516 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001517 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001518
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001519 spin_unlock_irqrestore(&data_lock, flags);
1520
1521 mutex_unlock(&apply_lock);
1522
1523 return 0;
1524
1525err:
1526 mutex_unlock(&apply_lock);
1527 return r;
1528}
1529
Tomi Valkeinen15502022012-10-10 13:59:07 +03001530static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
1531 void (*handler)(void *), void *data)
1532{
1533 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1534
1535 if (mp->framedone_handler)
1536 return -EBUSY;
1537
1538 mp->framedone_handler = handler;
1539 mp->framedone_handler_data = data;
1540
1541 return 0;
1542}
1543
1544static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
1545 void (*handler)(void *), void *data)
1546{
1547 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1548
1549 WARN_ON(mp->framedone_handler != handler ||
1550 mp->framedone_handler_data != data);
1551
1552 mp->framedone_handler = NULL;
1553 mp->framedone_handler_data = NULL;
1554}
1555
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001556static const struct dss_mgr_ops apply_mgr_ops = {
1557 .start_update = dss_mgr_start_update_compat,
1558 .enable = dss_mgr_enable_compat,
1559 .disable = dss_mgr_disable_compat,
1560 .set_timings = dss_mgr_set_timings_compat,
1561 .set_lcd_config = dss_mgr_set_lcd_config_compat,
Tomi Valkeinen15502022012-10-10 13:59:07 +03001562 .register_framedone_handler = dss_mgr_register_framedone_handler_compat,
1563 .unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001564};
1565
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001566static int compat_refcnt;
1567static DEFINE_MUTEX(compat_init_lock);
1568
1569int omapdss_compat_init(void)
1570{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001571 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001572 struct omap_dss_device *dssdev = NULL;
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001573 int i, r;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001574
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001575 mutex_lock(&compat_init_lock);
1576
1577 if (compat_refcnt++ > 0)
1578 goto out;
1579
1580 apply_init_priv();
1581
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001582 dss_init_overlay_managers(pdev);
1583 dss_init_overlays(pdev);
1584
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001585 for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
1586 struct omap_overlay_manager *mgr;
1587
1588 mgr = omap_dss_get_overlay_manager(i);
1589
1590 mgr->set_output = &dss_mgr_set_output;
1591 mgr->unset_output = &dss_mgr_unset_output;
1592 mgr->apply = &omap_dss_mgr_apply;
1593 mgr->set_manager_info = &dss_mgr_set_info;
1594 mgr->get_manager_info = &dss_mgr_get_info;
1595 mgr->wait_for_go = &dss_mgr_wait_for_go;
1596 mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
1597 mgr->get_device = &dss_mgr_get_device;
1598 }
1599
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001600 for (i = 0; i < omap_dss_get_num_overlays(); i++) {
1601 struct omap_overlay *ovl = omap_dss_get_overlay(i);
1602
1603 ovl->is_enabled = &dss_ovl_is_enabled;
1604 ovl->enable = &dss_ovl_enable;
1605 ovl->disable = &dss_ovl_disable;
1606 ovl->set_manager = &dss_ovl_set_manager;
1607 ovl->unset_manager = &dss_ovl_unset_manager;
1608 ovl->set_overlay_info = &dss_ovl_set_info;
1609 ovl->get_overlay_info = &dss_ovl_get_info;
1610 ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
1611 ovl->get_device = &dss_ovl_get_device;
1612 }
1613
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001614 r = dss_install_mgr_ops(&apply_mgr_ops);
1615 if (r)
1616 goto err_mgr_ops;
1617
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001618 for_each_dss_dev(dssdev) {
1619 r = display_init_sysfs(pdev, dssdev);
1620 /* XXX uninit sysfs files on error */
1621 if (r)
1622 goto err_disp_sysfs;
1623 }
1624
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001625 dispc_runtime_get();
1626
1627 r = dss_dispc_initialize_irq();
1628 if (r)
1629 goto err_init_irq;
1630
1631 dispc_runtime_put();
1632
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001633out:
1634 mutex_unlock(&compat_init_lock);
1635
1636 return 0;
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001637
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001638err_init_irq:
1639 dispc_runtime_put();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001640
1641err_disp_sysfs:
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001642 dss_uninstall_mgr_ops();
1643
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001644err_mgr_ops:
1645 dss_uninit_overlay_managers(pdev);
1646 dss_uninit_overlays(pdev);
1647
1648 compat_refcnt--;
1649
1650 mutex_unlock(&compat_init_lock);
1651
1652 return r;
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001653}
1654EXPORT_SYMBOL(omapdss_compat_init);
1655
1656void omapdss_compat_uninit(void)
1657{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001658 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001659 struct omap_dss_device *dssdev = NULL;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001660
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001661 mutex_lock(&compat_init_lock);
1662
1663 if (--compat_refcnt > 0)
1664 goto out;
1665
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001666 dss_dispc_uninitialize_irq();
1667
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001668 for_each_dss_dev(dssdev)
1669 display_uninit_sysfs(pdev, dssdev);
1670
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001671 dss_uninstall_mgr_ops();
1672
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001673 dss_uninit_overlay_managers(pdev);
1674 dss_uninit_overlays(pdev);
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001675out:
1676 mutex_unlock(&compat_init_lock);
1677}
1678EXPORT_SYMBOL(omapdss_compat_uninit);