blob: 04f8a245ffefaaf2b2a6cf6e4dc8a04b90a4ce4b [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Kevin Cernekeeaa084652011-05-08 10:48:00 -070030#include <linux/mtd/cfi.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080031#include <linux/mtd/mtd.h>
32#include <linux/mtd/partitions.h>
Shaohui Xie5f949132011-10-14 15:49:00 +080033#include <linux/of_platform.h>
David Brownell7d5230e2007-06-24 15:09:13 -070034
Mike Lavender2f9f7622006-01-08 13:34:27 -080035#include <linux/spi/spi.h>
36#include <linux/spi/flash.h>
37
Mike Lavender2f9f7622006-01-08 13:34:27 -080038/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070039#define OPCODE_WREN 0x06 /* Write enable */
40#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070041#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080042#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070043#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
44#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000045#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
Michel Stempin6c3b8892013-07-15 12:13:56 +020046#define OPCODE_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
David Woodhouse02d087d2007-06-28 22:38:38 +010047#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000048#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010049#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080050#define OPCODE_RDID 0x9f /* Read JEDEC ID */
51
Brian Norris87c95112013-04-11 01:34:57 -070052/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
53#define OPCODE_NORM_READ_4B 0x13 /* Read data bytes (low frequency) */
54#define OPCODE_FAST_READ_4B 0x0c /* Read data bytes (high frequency) */
55#define OPCODE_PP_4B 0x12 /* Page program (up to 256 bytes) */
56#define OPCODE_SE_4B 0xdc /* Sector erase (usually 64KiB) */
57
Graf Yang49aac4a2009-06-15 08:23:41 +000058/* Used for SST flashes only. */
59#define OPCODE_BP 0x02 /* Byte program */
60#define OPCODE_WRDI 0x04 /* Write disable */
61#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
62
Brian Norriscaddab02013-04-11 01:34:58 -070063/* Used for Macronix and Winbond flashes. */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070064#define OPCODE_EN4B 0xb7 /* Enter 4-byte mode */
65#define OPCODE_EX4B 0xe9 /* Exit 4-byte mode */
66
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -070067/* Used for Spansion flashes only. */
68#define OPCODE_BRWR 0x17 /* Bank register write */
69
Mike Lavender2f9f7622006-01-08 13:34:27 -080070/* Status Register bits. */
71#define SR_WIP 1 /* Write in progress */
72#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070073/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080074#define SR_BP0 4 /* Block protect 0 */
75#define SR_BP1 8 /* Block protect 1 */
76#define SR_BP2 0x10 /* Block protect 2 */
77#define SR_SRWD 0x80 /* SR write protect */
78
79/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040080#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Brian Norris778d2262013-07-24 18:32:07 -070081#define MAX_CMD_SIZE 6
Mike Lavender2f9f7622006-01-08 13:34:27 -080082
Kevin Cernekeeaa084652011-05-08 10:48:00 -070083#define JEDEC_MFR(_jedec_id) ((_jedec_id) >> 16)
84
Mike Lavender2f9f7622006-01-08 13:34:27 -080085/****************************************************************************/
86
Sourav Poddar8552b432013-11-06 20:05:34 +053087enum read_type {
88 M25P80_NORMAL = 0,
89 M25P80_FAST,
90};
91
Mike Lavender2f9f7622006-01-08 13:34:27 -080092struct m25p {
93 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070094 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080095 struct mtd_info mtd;
Anton Vorontsov837479d2009-10-12 20:24:40 +040096 u16 page_size;
97 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070098 u8 erase_opcode;
Brian Norris87c95112013-04-11 01:34:57 -070099 u8 read_opcode;
100 u8 program_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100101 u8 *command;
Sourav Poddar8552b432013-11-06 20:05:34 +0530102 enum read_type flash_read;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800103};
104
105static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
106{
107 return container_of(mtd, struct m25p, mtd);
108}
109
110/****************************************************************************/
111
112/*
113 * Internal helper functions
114 */
115
116/*
117 * Read the status register, returning its value in the location
118 * Return the status register value.
119 * Returns negative if error occurred.
120 */
121static int read_sr(struct m25p *flash)
122{
123 ssize_t retval;
124 u8 code = OPCODE_RDSR;
125 u8 val;
126
127 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
128
129 if (retval < 0) {
130 dev_err(&flash->spi->dev, "error %d reading SR\n",
131 (int) retval);
132 return retval;
133 }
134
135 return val;
136}
137
Michael Hennerich72289822008-07-03 23:54:42 -0700138/*
139 * Write status register 1 byte
140 * Returns negative if error occurred.
141 */
142static int write_sr(struct m25p *flash, u8 val)
143{
144 flash->command[0] = OPCODE_WRSR;
145 flash->command[1] = val;
146
147 return spi_write(flash->spi, flash->command, 2);
148}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800149
150/*
151 * Set write enable latch with Write Enable command.
152 * Returns negative if error occurred.
153 */
154static inline int write_enable(struct m25p *flash)
155{
156 u8 code = OPCODE_WREN;
157
David Woodhouse8a1a6272008-10-20 09:26:16 +0100158 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800159}
160
Graf Yang49aac4a2009-06-15 08:23:41 +0000161/*
162 * Send write disble instruction to the chip.
163 */
164static inline int write_disable(struct m25p *flash)
165{
166 u8 code = OPCODE_WRDI;
167
168 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
169}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800170
171/*
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700172 * Enable/disable 4-byte addressing mode.
173 */
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700174static inline int set_4byte(struct m25p *flash, u32 jedec_id, int enable)
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700175{
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200176 int status;
177 bool need_wren = false;
178
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700179 switch (JEDEC_MFR(jedec_id)) {
Brian Norriseedeac32013-08-17 12:16:29 -0700180 case CFI_MFR_ST: /* Micron, actually */
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200181 /* Some Micron need WREN command; all will accept it */
182 need_wren = true;
183 case CFI_MFR_MACRONIX:
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200184 case 0xEF /* winbond */:
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200185 if (need_wren)
186 write_enable(flash);
187
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700188 flash->command[0] = enable ? OPCODE_EN4B : OPCODE_EX4B;
Elie De Brauwer2b468ef2013-09-17 19:48:22 +0200189 status = spi_write(flash->spi, flash->command, 1);
190
191 if (need_wren)
192 write_disable(flash);
193
194 return status;
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700195 default:
196 /* Spansion style */
197 flash->command[0] = OPCODE_BRWR;
198 flash->command[1] = enable << 7;
199 return spi_write(flash->spi, flash->command, 2);
200 }
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700201}
202
203/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800204 * Service routine to read status register until ready, or timeout occurs.
205 * Returns non-zero if error.
206 */
207static int wait_till_ready(struct m25p *flash)
208{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100209 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800210 int sr;
211
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100212 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
213
214 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800215 if ((sr = read_sr(flash)) < 0)
216 break;
217 else if (!(sr & SR_WIP))
218 return 0;
219
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100220 cond_resched();
221
222 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800223
224 return 1;
225}
226
Chen Gongfaff3752008-08-11 16:59:13 +0800227/*
228 * Erase the whole flash memory
229 *
230 * Returns 0 if successful, non-zero otherwise.
231 */
Chen Gong78546432008-11-26 10:23:57 +0000232static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800233{
Brian Norris0a32a102011-07-19 10:06:10 -0700234 pr_debug("%s: %s %lldKiB\n", dev_name(&flash->spi->dev), __func__,
235 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800236
237 /* Wait until finished previous write command. */
238 if (wait_till_ready(flash))
239 return 1;
240
241 /* Send write enable, then erase commands. */
242 write_enable(flash);
243
244 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000245 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800246
247 spi_write(flash->spi, flash->command, 1);
248
249 return 0;
250}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800251
Anton Vorontsov837479d2009-10-12 20:24:40 +0400252static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
253{
254 /* opcode is in cmd[0] */
255 cmd[1] = addr >> (flash->addr_width * 8 - 8);
256 cmd[2] = addr >> (flash->addr_width * 8 - 16);
257 cmd[3] = addr >> (flash->addr_width * 8 - 24);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700258 cmd[4] = addr >> (flash->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +0400259}
260
261static int m25p_cmdsz(struct m25p *flash)
262{
263 return 1 + flash->addr_width;
264}
265
Mike Lavender2f9f7622006-01-08 13:34:27 -0800266/*
267 * Erase one sector of flash memory at offset ``offset'' which is any
268 * address within the sector which should be erased.
269 *
270 * Returns 0 if successful, non-zero otherwise.
271 */
272static int erase_sector(struct m25p *flash, u32 offset)
273{
Brian Norris0a32a102011-07-19 10:06:10 -0700274 pr_debug("%s: %s %dKiB at 0x%08x\n", dev_name(&flash->spi->dev),
275 __func__, flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800276
277 /* Wait until finished previous write command. */
278 if (wait_till_ready(flash))
279 return 1;
280
281 /* Send write enable, then erase commands. */
282 write_enable(flash);
283
284 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700285 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400286 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800287
Anton Vorontsov837479d2009-10-12 20:24:40 +0400288 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800289
290 return 0;
291}
292
293/****************************************************************************/
294
295/*
296 * MTD implementation
297 */
298
299/*
300 * Erase an address range on the flash chip. The address range may extend
301 * one or more erase sectors. Return an error is there is a problem erasing.
302 */
303static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
304{
305 struct m25p *flash = mtd_to_m25p(mtd);
306 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200307 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800308
Brian Norris0a32a102011-07-19 10:06:10 -0700309 pr_debug("%s: %s at 0x%llx, len %lld\n", dev_name(&flash->spi->dev),
310 __func__, (long long)instr->addr,
311 (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800312
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200313 div_u64_rem(instr->len, mtd->erasesize, &rem);
314 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800315 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800316
317 addr = instr->addr;
318 len = instr->len;
319
David Brownell7d5230e2007-06-24 15:09:13 -0700320 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800321
Chen Gong78546432008-11-26 10:23:57 +0000322 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400323 if (len == flash->mtd.size) {
324 if (erase_chip(flash)) {
325 instr->state = MTD_ERASE_FAILED;
326 mutex_unlock(&flash->lock);
327 return -EIO;
328 }
Chen Gong78546432008-11-26 10:23:57 +0000329
330 /* REVISIT in some cases we could speed up erasing large regions
331 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
332 * to use "small sector erase", but that's not always optimal.
333 */
334
335 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800336 } else {
337 while (len) {
338 if (erase_sector(flash, addr)) {
339 instr->state = MTD_ERASE_FAILED;
340 mutex_unlock(&flash->lock);
341 return -EIO;
342 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800343
Chen Gongfaff3752008-08-11 16:59:13 +0800344 addr += mtd->erasesize;
345 len -= mtd->erasesize;
346 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800347 }
348
David Brownell7d5230e2007-06-24 15:09:13 -0700349 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800350
351 instr->state = MTD_ERASE_DONE;
352 mtd_erase_callback(instr);
353
354 return 0;
355}
356
357/*
Sourav Poddar8552b432013-11-06 20:05:34 +0530358 * Dummy Cycle calculation for different type of read.
359 * It can be used to support more commands with
360 * different dummy cycle requirements.
361 */
362static inline int m25p80_dummy_cycles_read(struct m25p *flash)
363{
364 switch (flash->flash_read) {
365 case M25P80_FAST:
366 return 1;
367 case M25P80_NORMAL:
368 return 0;
369 default:
370 dev_err(&flash->spi->dev, "No valid read type supported\n");
371 return -1;
372 }
373}
374
375/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800376 * Read an address range from the flash chip. The address range
377 * may be any size provided it is within the physical boundaries.
378 */
379static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
380 size_t *retlen, u_char *buf)
381{
382 struct m25p *flash = mtd_to_m25p(mtd);
383 struct spi_transfer t[2];
384 struct spi_message m;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200385 uint8_t opcode;
Sourav Poddar8552b432013-11-06 20:05:34 +0530386 int dummy;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800387
Brian Norris0a32a102011-07-19 10:06:10 -0700388 pr_debug("%s: %s from 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
389 __func__, (u32)from, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800390
Vitaly Wool8275c642006-01-08 13:34:28 -0800391 spi_message_init(&m);
392 memset(t, 0, (sizeof t));
393
Sourav Poddar8552b432013-11-06 20:05:34 +0530394 dummy = m25p80_dummy_cycles_read(flash);
395 if (dummy < 0) {
396 dev_err(&flash->spi->dev, "No valid read command supported\n");
397 return -EINVAL;
398 }
399
Vitaly Wool8275c642006-01-08 13:34:28 -0800400 t[0].tx_buf = flash->command;
Sourav Poddar8552b432013-11-06 20:05:34 +0530401 t[0].len = m25p_cmdsz(flash) + dummy;
Vitaly Wool8275c642006-01-08 13:34:28 -0800402 spi_message_add_tail(&t[0], &m);
403
404 t[1].rx_buf = buf;
405 t[1].len = len;
406 spi_message_add_tail(&t[1], &m);
407
David Brownell7d5230e2007-06-24 15:09:13 -0700408 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800409
410 /* Wait till previous write/erase is done. */
411 if (wait_till_ready(flash)) {
412 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700413 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800414 return 1;
415 }
416
Mike Lavender2f9f7622006-01-08 13:34:27 -0800417 /* Set up the write data buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700418 opcode = flash->read_opcode;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200419 flash->command[0] = opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400420 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800421
Mike Lavender2f9f7622006-01-08 13:34:27 -0800422 spi_sync(flash->spi, &m);
423
Sourav Poddar8552b432013-11-06 20:05:34 +0530424 *retlen = m.actual_length - m25p_cmdsz(flash) - dummy;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800425
David Brownell7d5230e2007-06-24 15:09:13 -0700426 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800427
428 return 0;
429}
430
431/*
432 * Write an address range to the flash chip. Data must be written in
433 * FLASH_PAGESIZE chunks. The address range may be any size provided
434 * it is within the physical boundaries.
435 */
436static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
437 size_t *retlen, const u_char *buf)
438{
439 struct m25p *flash = mtd_to_m25p(mtd);
440 u32 page_offset, page_size;
441 struct spi_transfer t[2];
442 struct spi_message m;
443
Brian Norris0a32a102011-07-19 10:06:10 -0700444 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
445 __func__, (u32)to, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800446
Vitaly Wool8275c642006-01-08 13:34:28 -0800447 spi_message_init(&m);
448 memset(t, 0, (sizeof t));
449
450 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400451 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800452 spi_message_add_tail(&t[0], &m);
453
454 t[1].tx_buf = buf;
455 spi_message_add_tail(&t[1], &m);
456
David Brownell7d5230e2007-06-24 15:09:13 -0700457 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800458
459 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800460 if (wait_till_ready(flash)) {
461 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800462 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800463 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800464
465 write_enable(flash);
466
Mike Lavender2f9f7622006-01-08 13:34:27 -0800467 /* Set up the opcode in the write buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700468 flash->command[0] = flash->program_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400469 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800470
Anton Vorontsov837479d2009-10-12 20:24:40 +0400471 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800472
473 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400474 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800475 t[1].len = len;
476
477 spi_sync(flash->spi, &m);
478
Anton Vorontsov837479d2009-10-12 20:24:40 +0400479 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800480 } else {
481 u32 i;
482
483 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400484 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800485
Mike Lavender2f9f7622006-01-08 13:34:27 -0800486 t[1].len = page_size;
487 spi_sync(flash->spi, &m);
488
Anton Vorontsov837479d2009-10-12 20:24:40 +0400489 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800490
Anton Vorontsov837479d2009-10-12 20:24:40 +0400491 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800492 for (i = page_size; i < len; i += page_size) {
493 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400494 if (page_size > flash->page_size)
495 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800496
497 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400498 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800499
500 t[1].tx_buf = buf + i;
501 t[1].len = page_size;
502
503 wait_till_ready(flash);
504
505 write_enable(flash);
506
507 spi_sync(flash->spi, &m);
508
Dan Carpenterb06cd212010-08-12 09:53:52 +0200509 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700510 }
511 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800512
David Brownell7d5230e2007-06-24 15:09:13 -0700513 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800514
515 return 0;
516}
517
Graf Yang49aac4a2009-06-15 08:23:41 +0000518static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
519 size_t *retlen, const u_char *buf)
520{
521 struct m25p *flash = mtd_to_m25p(mtd);
522 struct spi_transfer t[2];
523 struct spi_message m;
524 size_t actual;
525 int cmd_sz, ret;
526
Brian Norris0a32a102011-07-19 10:06:10 -0700527 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
528 __func__, (u32)to, len);
Nicolas Ferredcf12462010-12-15 12:59:32 +0100529
Graf Yang49aac4a2009-06-15 08:23:41 +0000530 spi_message_init(&m);
531 memset(t, 0, (sizeof t));
532
533 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400534 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000535 spi_message_add_tail(&t[0], &m);
536
537 t[1].tx_buf = buf;
538 spi_message_add_tail(&t[1], &m);
539
540 mutex_lock(&flash->lock);
541
542 /* Wait until finished previous write command. */
543 ret = wait_till_ready(flash);
544 if (ret)
545 goto time_out;
546
547 write_enable(flash);
548
549 actual = to % 2;
550 /* Start write from odd address. */
551 if (actual) {
552 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400553 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000554
555 /* write one byte. */
556 t[1].len = 1;
557 spi_sync(flash->spi, &m);
558 ret = wait_till_ready(flash);
559 if (ret)
560 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400561 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000562 }
563 to += actual;
564
565 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400566 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000567
568 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400569 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000570 for (; actual < len - 1; actual += 2) {
571 t[0].len = cmd_sz;
572 /* write two bytes. */
573 t[1].len = 2;
574 t[1].tx_buf = buf + actual;
575
576 spi_sync(flash->spi, &m);
577 ret = wait_till_ready(flash);
578 if (ret)
579 goto time_out;
580 *retlen += m.actual_length - cmd_sz;
581 cmd_sz = 1;
582 to += 2;
583 }
584 write_disable(flash);
585 ret = wait_till_ready(flash);
586 if (ret)
587 goto time_out;
588
589 /* Write out trailing byte if it exists. */
590 if (actual != len) {
591 write_enable(flash);
592 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400593 m25p_addr2cmd(flash, to, flash->command);
594 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000595 t[1].len = 1;
596 t[1].tx_buf = buf + actual;
597
598 spi_sync(flash->spi, &m);
599 ret = wait_till_ready(flash);
600 if (ret)
601 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400602 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000603 write_disable(flash);
604 }
605
606time_out:
607 mutex_unlock(&flash->lock);
608 return ret;
609}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800610
Austin Boyle972e1b72013-01-04 13:02:28 +1300611static int m25p80_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
612{
613 struct m25p *flash = mtd_to_m25p(mtd);
614 uint32_t offset = ofs;
615 uint8_t status_old, status_new;
616 int res = 0;
617
618 mutex_lock(&flash->lock);
619 /* Wait until finished previous command */
620 if (wait_till_ready(flash)) {
621 res = 1;
622 goto err;
623 }
624
625 status_old = read_sr(flash);
626
627 if (offset < flash->mtd.size-(flash->mtd.size/2))
628 status_new = status_old | SR_BP2 | SR_BP1 | SR_BP0;
629 else if (offset < flash->mtd.size-(flash->mtd.size/4))
630 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
631 else if (offset < flash->mtd.size-(flash->mtd.size/8))
632 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
633 else if (offset < flash->mtd.size-(flash->mtd.size/16))
634 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
635 else if (offset < flash->mtd.size-(flash->mtd.size/32))
636 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
637 else if (offset < flash->mtd.size-(flash->mtd.size/64))
638 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
639 else
640 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
641
642 /* Only modify protection if it will not unlock other areas */
643 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) >
644 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
645 write_enable(flash);
646 if (write_sr(flash, status_new) < 0) {
647 res = 1;
648 goto err;
649 }
650 }
651
652err: mutex_unlock(&flash->lock);
653 return res;
654}
655
656static int m25p80_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
657{
658 struct m25p *flash = mtd_to_m25p(mtd);
659 uint32_t offset = ofs;
660 uint8_t status_old, status_new;
661 int res = 0;
662
663 mutex_lock(&flash->lock);
664 /* Wait until finished previous command */
665 if (wait_till_ready(flash)) {
666 res = 1;
667 goto err;
668 }
669
670 status_old = read_sr(flash);
671
672 if (offset+len > flash->mtd.size-(flash->mtd.size/64))
673 status_new = status_old & ~(SR_BP2|SR_BP1|SR_BP0);
674 else if (offset+len > flash->mtd.size-(flash->mtd.size/32))
675 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
676 else if (offset+len > flash->mtd.size-(flash->mtd.size/16))
677 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
678 else if (offset+len > flash->mtd.size-(flash->mtd.size/8))
679 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
680 else if (offset+len > flash->mtd.size-(flash->mtd.size/4))
681 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
682 else if (offset+len > flash->mtd.size-(flash->mtd.size/2))
683 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
684 else
685 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
686
687 /* Only modify protection if it will not lock other areas */
688 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) <
689 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
690 write_enable(flash);
691 if (write_sr(flash, status_new) < 0) {
692 res = 1;
693 goto err;
694 }
695 }
696
697err: mutex_unlock(&flash->lock);
698 return res;
699}
700
Mike Lavender2f9f7622006-01-08 13:34:27 -0800701/****************************************************************************/
702
703/*
704 * SPI device driver setup and teardown
705 */
706
707struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700708 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
709 * a high byte of zero plus three data bytes: the manufacturer id,
710 * then a two byte device id.
711 */
712 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800713 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700714
715 /* The size listed here is what works with OPCODE_SE, which isn't
716 * necessarily called a "sector" by the vendor.
717 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800718 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700719 u16 n_sectors;
720
Anton Vorontsov837479d2009-10-12 20:24:40 +0400721 u16 page_size;
722 u16 addr_width;
723
David Brownellfa0a8c72007-06-24 15:12:35 -0700724 u16 flags;
725#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400726#define M25P_NO_ERASE 0x02 /* No erase command needed */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100727#define SST_WRITE 0x04 /* use SST byte programming */
Sascha Hauer58146992013-08-20 09:54:40 +0200728#define M25P_NO_FR 0x08 /* Can't do fastread */
Michel Stempin6c3b8892013-07-15 12:13:56 +0200729#define SECT_4K_PMC 0x10 /* OPCODE_BE_4K_PMC works uniformly */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800730};
731
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400732#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
733 ((kernel_ulong_t)&(struct flash_info) { \
734 .jedec_id = (_jedec_id), \
735 .ext_id = (_ext_id), \
736 .sector_size = (_sector_size), \
737 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400738 .page_size = 256, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400739 .flags = (_flags), \
740 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700741
Sascha Hauer7e7d83b2013-08-20 09:54:39 +0200742#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width, _flags) \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400743 ((kernel_ulong_t)&(struct flash_info) { \
744 .sector_size = (_sector_size), \
745 .n_sectors = (_n_sectors), \
746 .page_size = (_page_size), \
747 .addr_width = (_addr_width), \
Sascha Hauer7e7d83b2013-08-20 09:54:39 +0200748 .flags = (_flags), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400749 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700750
751/* NOTE: double check command sets and memory organization when you add
752 * more flash chips. This current list focusses on newer chips, which
753 * have been converging on command sets which including JEDEC ID.
754 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400755static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700756 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400757 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
758 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700759
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400760 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
Mikhail Kshevetskiyada766e2011-09-23 19:36:18 +0400761 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400762 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700763
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400764 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
765 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
766 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
Aleksandr Koltsoff8fffed82011-01-04 10:42:35 +0200767 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700768
Chunhe Lana5b2d762012-06-19 10:55:08 +0800769 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
770
Gabor Juhos37a23c202011-01-25 11:20:26 +0100771 /* EON -- en25xxx */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700772 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
773 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
774 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
775 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
776 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
777 { "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512, 0) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200778
Flavio Silveirae6db7c82013-09-03 20:25:54 -0300779 /* ESMT */
780 { "f25l32pa", INFO(0x8c2016, 0, 64 * 1024, 64, SECT_4K) },
781
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200782 /* Everspin */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700783 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2, M25P_NO_ERASE | M25P_NO_FR) },
784 { "mr25h10", CAT25_INFO(128 * 1024, 1, 256, 3, M25P_NO_ERASE | M25P_NO_FR) },
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200785
Michel Stempin55bf75b2013-01-06 00:39:36 +0100786 /* GigaDevice */
787 { "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64, SECT_4K) },
788 { "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128, SECT_4K) },
789
Gabor Juhosf80e5212010-08-05 16:58:36 +0200790 /* Intel/Numonyx -- xxxs33b */
791 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
792 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
793 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
794
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200795 /* Macronix */
John Crispinbb08bc12012-04-30 19:30:45 +0200796 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
Simon Guinotdf0094d2009-12-05 15:28:00 +0100797 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100798 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Gabor Juhos9c76b4e2011-03-25 08:48:52 +0100799 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400800 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
Brian Norris5ff14822013-10-23 13:38:09 -0700801 { "mx25l3255e", INFO(0xc29e16, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400802 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
803 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
804 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700805 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
Kevin Cernekeeac622f52010-10-30 21:11:04 -0700806 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
Daniel Schwierzeckf99527542013-02-10 19:53:44 +0100807 { "mx66l51235l", INFO(0xc2201a, 0, 64 * 1024, 1024, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200808
Vivien Didelot8da28682012-08-14 15:24:07 -0400809 /* Micron */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700810 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, 0) },
811 { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, 0) },
812 { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, 0) },
813 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K) },
814 { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024, SECT_4K) },
Vivien Didelot8da28682012-08-14 15:24:07 -0400815
Michel Stempin6c3b8892013-07-15 12:13:56 +0200816 /* PMC */
Brian Norris6e5d9bda2013-08-09 19:41:13 -0700817 { "pm25lv512", INFO(0, 0, 32 * 1024, 2, SECT_4K_PMC) },
818 { "pm25lv010", INFO(0, 0, 32 * 1024, 4, SECT_4K_PMC) },
819 { "pm25lq032", INFO(0x7f9d46, 0, 64 * 1024, 64, SECT_4K) },
Michel Stempin6c3b8892013-07-15 12:13:56 +0200820
David Brownellfa0a8c72007-06-24 15:12:35 -0700821 /* Spansion -- single (large) sector size only, at least
822 * for the chips listed here (without boot sectors).
823 */
Marek Vasutb277f772012-09-04 05:31:36 +0200824 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, 0) },
825 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, 0) },
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700826 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
827 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, 0) },
Kevin Cernekee3d2d2b62011-05-08 10:48:02 -0700828 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, 0) },
829 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400830 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
831 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
832 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
833 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
Marek Vasut8bb8b852012-07-06 08:10:26 +0200834 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
835 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
836 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
837 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
838 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
Gernot Hoylerf2df1ae2010-09-02 17:27:20 +0200839 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
840 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700841
842 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100843 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
844 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
845 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
846 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
Krzysztof Mazur89134052013-02-22 15:51:06 +0100847 { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100848 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
849 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
850 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
851 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700852
853 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400854 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
855 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
856 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
857 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
858 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
859 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
860 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
861 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
862 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
Knut Wohlrab48003992012-07-17 15:45:53 +0200863 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700864
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400865 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
866 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
867 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
868 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
869 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
870 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
871 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
872 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
873 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
874
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400875 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
876 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
877 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700878
Alexandre Pereira da Silva943b35a2012-06-12 16:42:40 -0300879 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400880 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
881 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700882
Kevin Cernekee16004f32011-05-08 10:47:59 -0700883 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
884 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
885 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
886 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Yoshihiro Shimodad8f90b22011-02-09 17:00:33 +0900887
David Woodhouse02d087d2007-06-28 22:38:38 +0100888 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400889 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
890 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
891 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
892 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
893 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
894 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +0200895 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
ing. Federico Fuga9d6367f2012-06-05 17:37:01 +0200896 { "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400897 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Thierry Redingd2ac4672010-08-30 13:00:48 +0200898 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Girish K S4b6ff7a2013-04-16 14:01:14 +0530899 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
Thomas Abraham4fba37a2012-05-09 04:04:54 +0530900 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
Stephen Warren9b7ef602012-11-12 12:58:28 -0700901 { "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
Rafał Miłecki001c33a2013-02-24 13:57:26 +0100902 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200903 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800904
Anton Vorontsov837479d2009-10-12 20:24:40 +0400905 /* Catalyst / On Semiconductor -- non-JEDEC */
Sascha Hauer58146992013-08-20 09:54:40 +0200906 { "cat25c11", CAT25_INFO( 16, 8, 16, 1, M25P_NO_ERASE | M25P_NO_FR) },
907 { "cat25c03", CAT25_INFO( 32, 8, 16, 2, M25P_NO_ERASE | M25P_NO_FR) },
908 { "cat25c09", CAT25_INFO( 128, 8, 32, 2, M25P_NO_ERASE | M25P_NO_FR) },
909 { "cat25c17", CAT25_INFO( 256, 8, 32, 2, M25P_NO_ERASE | M25P_NO_FR) },
910 { "cat25128", CAT25_INFO(2048, 8, 64, 2, M25P_NO_ERASE | M25P_NO_FR) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400911 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800912};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400913MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800914
Bill Pemberton06f25512012-11-19 13:23:07 -0500915static const struct spi_device_id *jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700916{
917 int tmp;
918 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800919 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700920 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800921 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700922 struct flash_info *info;
923
924 /* JEDEC also defines an optional "extended device information"
925 * string for after vendor-specific data, after the three bytes
926 * we use here. Supporting some chips might require using it.
927 */
Chen Gongdaa84732008-09-16 14:14:12 +0800928 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700929 if (tmp < 0) {
Brian Norris289c0522011-07-19 10:06:09 -0700930 pr_debug("%s: error %d reading JEDEC ID\n",
Brian Norris0a32a102011-07-19 10:06:10 -0700931 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400932 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700933 }
934 jedec = id[0];
935 jedec = jedec << 8;
936 jedec |= id[1];
937 jedec = jedec << 8;
938 jedec |= id[2];
939
Chen Gongd0e8c472008-08-11 16:59:15 +0800940 ext_jedec = id[3] << 8 | id[4];
941
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400942 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
943 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000944 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000945 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800946 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400947 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000948 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700949 }
Kevin Cernekeef0dff9b2010-10-30 21:11:02 -0700950 dev_err(&spi->dev, "unrecognized JEDEC id %06x\n", jedec);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400951 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -0700952}
953
954
Mike Lavender2f9f7622006-01-08 13:34:27 -0800955/*
956 * board specific setup should have ensured the SPI clock used here
957 * matches what the READ command supports, at least until this driver
958 * understands FAST_READ (for clocks over 25 MHz).
959 */
Bill Pemberton06f25512012-11-19 13:23:07 -0500960static int m25p_probe(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800961{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400962 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800963 struct flash_platform_data *data;
964 struct m25p *flash;
965 struct flash_info *info;
966 unsigned i;
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +0400967 struct mtd_part_parser_data ppdata;
Brian Norrisdc525ff2013-10-23 19:34:46 -0700968 struct device_node *np = spi->dev.of_node;
Shaohui Xie5f949132011-10-14 15:49:00 +0800969
Mike Lavender2f9f7622006-01-08 13:34:27 -0800970 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700971 * well as how this board partitions it. If we don't have
972 * a chip ID, try the JEDEC id commands; they'll work for most
973 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800974 */
Jingoo Han0278fd32013-07-30 17:17:44 +0900975 data = dev_get_platdata(&spi->dev);
David Brownellfa0a8c72007-06-24 15:12:35 -0700976 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400977 const struct spi_device_id *plat_id;
978
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400979 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400980 plat_id = &m25p_ids[i];
981 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400982 continue;
983 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700984 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800985
Dan Carpenterf78ec6b2010-08-12 09:58:27 +0200986 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +0400987 id = plat_id;
988 else
989 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400990 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700991
Anton Vorontsov18c61822009-10-12 20:24:38 +0400992 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700993
Anton Vorontsov18c61822009-10-12 20:24:38 +0400994 if (info->jedec_id) {
995 const struct spi_device_id *jid;
996
997 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400998 if (IS_ERR(jid)) {
999 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +04001000 } else if (jid != id) {
1001 /*
1002 * JEDEC knows better, so overwrite platform ID. We
1003 * can't trust partitions any longer, but we'll let
1004 * mtd apply them anyway, since some partitions may be
1005 * marked read-only, and we don't want to lose that
1006 * information, even if it's not 100% accurate.
1007 */
1008 dev_warn(&spi->dev, "found %s, expected %s\n",
1009 jid->name, id->name);
1010 id = jid;
1011 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -07001012 }
Anton Vorontsov18c61822009-10-12 20:24:38 +04001013 }
Mike Lavender2f9f7622006-01-08 13:34:27 -08001014
Brian Norris778d2262013-07-24 18:32:07 -07001015 flash = devm_kzalloc(&spi->dev, sizeof(*flash), GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001016 if (!flash)
1017 return -ENOMEM;
Brian Norris778d2262013-07-24 18:32:07 -07001018
1019 flash->command = devm_kzalloc(&spi->dev, MAX_CMD_SIZE, GFP_KERNEL);
1020 if (!flash->command)
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001021 return -ENOMEM;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001022
1023 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -07001024 mutex_init(&flash->lock);
Jingoo Han975aefc2013-04-06 15:41:32 +09001025 spi_set_drvdata(spi, flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001026
Michael Hennerich72289822008-07-03 23:54:42 -07001027 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +02001028 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -04001029 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -07001030 */
1031
Kevin Cernekeeaa084652011-05-08 10:48:00 -07001032 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ATMEL ||
1033 JEDEC_MFR(info->jedec_id) == CFI_MFR_INTEL ||
1034 JEDEC_MFR(info->jedec_id) == CFI_MFR_SST) {
Michael Hennerich72289822008-07-03 23:54:42 -07001035 write_enable(flash);
1036 write_sr(flash, 0);
1037 }
1038
David Brownellfa0a8c72007-06-24 15:12:35 -07001039 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001040 flash->mtd.name = data->name;
1041 else
Kay Sievers160bbab2008-12-23 10:00:14 +00001042 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001043
1044 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +04001045 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001046 flash->mtd.flags = MTD_CAP_NORFLASH;
1047 flash->mtd.size = info->sector_size * info->n_sectors;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001048 flash->mtd._erase = m25p80_erase;
1049 flash->mtd._read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +00001050
Austin Boyle972e1b72013-01-04 13:02:28 +13001051 /* flash protection support for STmicro chips */
1052 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ST) {
1053 flash->mtd._lock = m25p80_lock;
1054 flash->mtd._unlock = m25p80_unlock;
1055 }
1056
Graf Yang49aac4a2009-06-15 08:23:41 +00001057 /* sst flash chips use AAI word program */
Krzysztof Mazure534ee42013-02-22 15:51:05 +01001058 if (info->flags & SST_WRITE)
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001059 flash->mtd._write = sst_write;
Graf Yang49aac4a2009-06-15 08:23:41 +00001060 else
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001061 flash->mtd._write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001062
David Brownellfa0a8c72007-06-24 15:12:35 -07001063 /* prefer "small sector" erase if possible */
1064 if (info->flags & SECT_4K) {
1065 flash->erase_opcode = OPCODE_BE_4K;
1066 flash->mtd.erasesize = 4096;
Michel Stempin6c3b8892013-07-15 12:13:56 +02001067 } else if (info->flags & SECT_4K_PMC) {
1068 flash->erase_opcode = OPCODE_BE_4K_PMC;
1069 flash->mtd.erasesize = 4096;
David Brownellfa0a8c72007-06-24 15:12:35 -07001070 } else {
1071 flash->erase_opcode = OPCODE_SE;
1072 flash->mtd.erasesize = info->sector_size;
1073 }
1074
Anton Vorontsov837479d2009-10-12 20:24:40 +04001075 if (info->flags & M25P_NO_ERASE)
1076 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -07001077
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +04001078 ppdata.of_node = spi->dev.of_node;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001079 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +04001080 flash->page_size = info->page_size;
Brian Norrisb54f47c2012-01-31 00:06:03 -08001081 flash->mtd.writebufsize = flash->page_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001082
Sourav Poddar8552b432013-11-06 20:05:34 +05301083 if (np) {
Brian Norrisddba7c52013-08-19 21:30:22 -07001084 /* If we were instantiated by DT, use it */
Sourav Poddar8552b432013-11-06 20:05:34 +05301085 if (of_property_read_bool(np, "m25p,fast-read"))
1086 flash->flash_read = M25P80_FAST;
1087 } else {
Brian Norrisddba7c52013-08-19 21:30:22 -07001088 /* If we weren't instantiated by DT, default to fast-read */
Sourav Poddar8552b432013-11-06 20:05:34 +05301089 flash->flash_read = M25P80_FAST;
1090 }
Marek Vasut12ad2be2012-09-24 03:39:39 +02001091
Brian Norrisddba7c52013-08-19 21:30:22 -07001092 /* Some devices cannot do fast-read, no matter what DT tells us */
Sascha Hauer58146992013-08-20 09:54:40 +02001093 if (info->flags & M25P_NO_FR)
Sourav Poddar8552b432013-11-06 20:05:34 +05301094 flash->flash_read = M25P80_NORMAL;
Marek Vasut12ad2be2012-09-24 03:39:39 +02001095
Brian Norris87c95112013-04-11 01:34:57 -07001096 /* Default commands */
Sourav Poddar8552b432013-11-06 20:05:34 +05301097 switch (flash->flash_read) {
1098 case M25P80_FAST:
Brian Norris87c95112013-04-11 01:34:57 -07001099 flash->read_opcode = OPCODE_FAST_READ;
Sourav Poddar8552b432013-11-06 20:05:34 +05301100 break;
1101 case M25P80_NORMAL:
Brian Norris87c95112013-04-11 01:34:57 -07001102 flash->read_opcode = OPCODE_NORM_READ;
Sourav Poddar8552b432013-11-06 20:05:34 +05301103 break;
1104 default:
1105 dev_err(&flash->spi->dev, "No Read opcode defined\n");
1106 return -EINVAL;
1107 }
Brian Norris87c95112013-04-11 01:34:57 -07001108
1109 flash->program_opcode = OPCODE_PP;
1110
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001111 if (info->addr_width)
1112 flash->addr_width = info->addr_width;
Brian Norris87c95112013-04-11 01:34:57 -07001113 else if (flash->mtd.size > 0x1000000) {
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001114 /* enable 4-byte addressing if the device exceeds 16MiB */
Brian Norris87c95112013-04-11 01:34:57 -07001115 flash->addr_width = 4;
1116 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_AMD) {
1117 /* Dedicated 4-byte command set */
Sourav Poddar8552b432013-11-06 20:05:34 +05301118 switch (flash->flash_read) {
1119 case M25P80_FAST:
1120 flash->read_opcode = OPCODE_FAST_READ_4B;
1121 break;
1122 case M25P80_NORMAL:
1123 flash->read_opcode = OPCODE_NORM_READ_4B;
1124 break;
1125 }
Brian Norris87c95112013-04-11 01:34:57 -07001126 flash->program_opcode = OPCODE_PP_4B;
1127 /* No small sector erase for 4-byte command set */
1128 flash->erase_opcode = OPCODE_SE_4B;
1129 flash->mtd.erasesize = info->sector_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001130 } else
Brian Norris87c95112013-04-11 01:34:57 -07001131 set_4byte(flash, info->jedec_id, 1);
1132 } else {
1133 flash->addr_width = 3;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001134 }
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001135
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001136 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001137 (long long)flash->mtd.size >> 10);
1138
Brian Norris289c0522011-07-19 10:06:09 -07001139 pr_debug("mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +01001140 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001141 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001142 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -08001143 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
1144 flash->mtd.numeraseregions);
1145
1146 if (flash->mtd.numeraseregions)
1147 for (i = 0; i < flash->mtd.numeraseregions; i++)
Brian Norris289c0522011-07-19 10:06:09 -07001148 pr_debug("mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +01001149 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -08001150 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001151 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001152 flash->mtd.eraseregions[i].erasesize,
1153 flash->mtd.eraseregions[i].erasesize / 1024,
1154 flash->mtd.eraseregions[i].numblocks);
1155
1156
1157 /* partitions should match sector boundaries; and it may be good to
1158 * use readonly partitions for writeprotected sectors (BP2..BP0).
1159 */
Dmitry Eremin-Solenikov871770b2011-06-02 17:59:16 +04001160 return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
1161 data ? data->parts : NULL,
1162 data ? data->nr_parts : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001163}
1164
1165
Bill Pemberton810b7e02012-11-19 13:26:04 -05001166static int m25p_remove(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001167{
Jingoo Han975aefc2013-04-06 15:41:32 +09001168 struct m25p *flash = spi_get_drvdata(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001169
1170 /* Clean up MTD stuff. */
Brian Norris9650b9b2013-10-27 15:42:12 -07001171 return mtd_device_unregister(&flash->mtd);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001172}
1173
1174
1175static struct spi_driver m25p80_driver = {
1176 .driver = {
1177 .name = "m25p80",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001178 .owner = THIS_MODULE,
1179 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001180 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001181 .probe = m25p_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -05001182 .remove = m25p_remove,
David Brownellfa0a8c72007-06-24 15:12:35 -07001183
1184 /* REVISIT: many of these chips have deep power-down modes, which
1185 * should clearly be entered on suspend() to minimize power use.
1186 * And also when they're otherwise idle...
1187 */
Mike Lavender2f9f7622006-01-08 13:34:27 -08001188};
1189
Axel Linc9d1b752012-01-27 15:45:20 +08001190module_spi_driver(m25p80_driver);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001191
1192MODULE_LICENSE("GPL");
1193MODULE_AUTHOR("Mike Lavender");
1194MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");