blob: 26b14f9fcac6d129c3a2bc5c7a9fa7baea234691 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Kevin Cernekeeaa084652011-05-08 10:48:00 -070030#include <linux/mtd/cfi.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080031#include <linux/mtd/mtd.h>
32#include <linux/mtd/partitions.h>
Shaohui Xie5f949132011-10-14 15:49:00 +080033#include <linux/of_platform.h>
David Brownell7d5230e2007-06-24 15:09:13 -070034
Mike Lavender2f9f7622006-01-08 13:34:27 -080035#include <linux/spi/spi.h>
36#include <linux/spi/flash.h>
37
Mike Lavender2f9f7622006-01-08 13:34:27 -080038/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070039#define OPCODE_WREN 0x06 /* Write enable */
40#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070041#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080042#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070043#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
44#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000045#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
Michel Stempin6c3b8892013-07-15 12:13:56 +020046#define OPCODE_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
David Woodhouse02d087d2007-06-28 22:38:38 +010047#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000048#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010049#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080050#define OPCODE_RDID 0x9f /* Read JEDEC ID */
51
Brian Norris87c95112013-04-11 01:34:57 -070052/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
53#define OPCODE_NORM_READ_4B 0x13 /* Read data bytes (low frequency) */
54#define OPCODE_FAST_READ_4B 0x0c /* Read data bytes (high frequency) */
55#define OPCODE_PP_4B 0x12 /* Page program (up to 256 bytes) */
56#define OPCODE_SE_4B 0xdc /* Sector erase (usually 64KiB) */
57
Graf Yang49aac4a2009-06-15 08:23:41 +000058/* Used for SST flashes only. */
59#define OPCODE_BP 0x02 /* Byte program */
60#define OPCODE_WRDI 0x04 /* Write disable */
61#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
62
Brian Norriscaddab02013-04-11 01:34:58 -070063/* Used for Macronix and Winbond flashes. */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070064#define OPCODE_EN4B 0xb7 /* Enter 4-byte mode */
65#define OPCODE_EX4B 0xe9 /* Exit 4-byte mode */
66
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -070067/* Used for Spansion flashes only. */
68#define OPCODE_BRWR 0x17 /* Bank register write */
69
Mike Lavender2f9f7622006-01-08 13:34:27 -080070/* Status Register bits. */
71#define SR_WIP 1 /* Write in progress */
72#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070073/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080074#define SR_BP0 4 /* Block protect 0 */
75#define SR_BP1 8 /* Block protect 1 */
76#define SR_BP2 0x10 /* Block protect 2 */
77#define SR_SRWD 0x80 /* SR write protect */
78
79/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040080#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070081#define MAX_CMD_SIZE 5
Mike Lavender2f9f7622006-01-08 13:34:27 -080082
Kevin Cernekeeaa084652011-05-08 10:48:00 -070083#define JEDEC_MFR(_jedec_id) ((_jedec_id) >> 16)
84
Mike Lavender2f9f7622006-01-08 13:34:27 -080085/****************************************************************************/
86
87struct m25p {
88 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070089 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080090 struct mtd_info mtd;
Anton Vorontsov837479d2009-10-12 20:24:40 +040091 u16 page_size;
92 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070093 u8 erase_opcode;
Brian Norris87c95112013-04-11 01:34:57 -070094 u8 read_opcode;
95 u8 program_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +010096 u8 *command;
Marek Vasut12ad2be2012-09-24 03:39:39 +020097 bool fast_read;
Mike Lavender2f9f7622006-01-08 13:34:27 -080098};
99
100static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
101{
102 return container_of(mtd, struct m25p, mtd);
103}
104
105/****************************************************************************/
106
107/*
108 * Internal helper functions
109 */
110
111/*
112 * Read the status register, returning its value in the location
113 * Return the status register value.
114 * Returns negative if error occurred.
115 */
116static int read_sr(struct m25p *flash)
117{
118 ssize_t retval;
119 u8 code = OPCODE_RDSR;
120 u8 val;
121
122 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
123
124 if (retval < 0) {
125 dev_err(&flash->spi->dev, "error %d reading SR\n",
126 (int) retval);
127 return retval;
128 }
129
130 return val;
131}
132
Michael Hennerich72289822008-07-03 23:54:42 -0700133/*
134 * Write status register 1 byte
135 * Returns negative if error occurred.
136 */
137static int write_sr(struct m25p *flash, u8 val)
138{
139 flash->command[0] = OPCODE_WRSR;
140 flash->command[1] = val;
141
142 return spi_write(flash->spi, flash->command, 2);
143}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800144
145/*
146 * Set write enable latch with Write Enable command.
147 * Returns negative if error occurred.
148 */
149static inline int write_enable(struct m25p *flash)
150{
151 u8 code = OPCODE_WREN;
152
David Woodhouse8a1a6272008-10-20 09:26:16 +0100153 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800154}
155
Graf Yang49aac4a2009-06-15 08:23:41 +0000156/*
157 * Send write disble instruction to the chip.
158 */
159static inline int write_disable(struct m25p *flash)
160{
161 u8 code = OPCODE_WRDI;
162
163 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
164}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800165
166/*
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700167 * Enable/disable 4-byte addressing mode.
168 */
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700169static inline int set_4byte(struct m25p *flash, u32 jedec_id, int enable)
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700170{
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700171 switch (JEDEC_MFR(jedec_id)) {
172 case CFI_MFR_MACRONIX:
Brian Norriseedeac32013-08-17 12:16:29 -0700173 case CFI_MFR_ST: /* Micron, actually */
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200174 case 0xEF /* winbond */:
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700175 flash->command[0] = enable ? OPCODE_EN4B : OPCODE_EX4B;
176 return spi_write(flash->spi, flash->command, 1);
177 default:
178 /* Spansion style */
179 flash->command[0] = OPCODE_BRWR;
180 flash->command[1] = enable << 7;
181 return spi_write(flash->spi, flash->command, 2);
182 }
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700183}
184
185/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800186 * Service routine to read status register until ready, or timeout occurs.
187 * Returns non-zero if error.
188 */
189static int wait_till_ready(struct m25p *flash)
190{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100191 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800192 int sr;
193
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100194 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
195
196 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800197 if ((sr = read_sr(flash)) < 0)
198 break;
199 else if (!(sr & SR_WIP))
200 return 0;
201
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100202 cond_resched();
203
204 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800205
206 return 1;
207}
208
Chen Gongfaff3752008-08-11 16:59:13 +0800209/*
210 * Erase the whole flash memory
211 *
212 * Returns 0 if successful, non-zero otherwise.
213 */
Chen Gong78546432008-11-26 10:23:57 +0000214static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800215{
Brian Norris0a32a102011-07-19 10:06:10 -0700216 pr_debug("%s: %s %lldKiB\n", dev_name(&flash->spi->dev), __func__,
217 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800218
219 /* Wait until finished previous write command. */
220 if (wait_till_ready(flash))
221 return 1;
222
223 /* Send write enable, then erase commands. */
224 write_enable(flash);
225
226 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000227 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800228
229 spi_write(flash->spi, flash->command, 1);
230
231 return 0;
232}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800233
Anton Vorontsov837479d2009-10-12 20:24:40 +0400234static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
235{
236 /* opcode is in cmd[0] */
237 cmd[1] = addr >> (flash->addr_width * 8 - 8);
238 cmd[2] = addr >> (flash->addr_width * 8 - 16);
239 cmd[3] = addr >> (flash->addr_width * 8 - 24);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700240 cmd[4] = addr >> (flash->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +0400241}
242
243static int m25p_cmdsz(struct m25p *flash)
244{
245 return 1 + flash->addr_width;
246}
247
Mike Lavender2f9f7622006-01-08 13:34:27 -0800248/*
249 * Erase one sector of flash memory at offset ``offset'' which is any
250 * address within the sector which should be erased.
251 *
252 * Returns 0 if successful, non-zero otherwise.
253 */
254static int erase_sector(struct m25p *flash, u32 offset)
255{
Brian Norris0a32a102011-07-19 10:06:10 -0700256 pr_debug("%s: %s %dKiB at 0x%08x\n", dev_name(&flash->spi->dev),
257 __func__, flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800258
259 /* Wait until finished previous write command. */
260 if (wait_till_ready(flash))
261 return 1;
262
263 /* Send write enable, then erase commands. */
264 write_enable(flash);
265
266 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700267 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400268 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800269
Anton Vorontsov837479d2009-10-12 20:24:40 +0400270 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800271
272 return 0;
273}
274
275/****************************************************************************/
276
277/*
278 * MTD implementation
279 */
280
281/*
282 * Erase an address range on the flash chip. The address range may extend
283 * one or more erase sectors. Return an error is there is a problem erasing.
284 */
285static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
286{
287 struct m25p *flash = mtd_to_m25p(mtd);
288 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200289 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800290
Brian Norris0a32a102011-07-19 10:06:10 -0700291 pr_debug("%s: %s at 0x%llx, len %lld\n", dev_name(&flash->spi->dev),
292 __func__, (long long)instr->addr,
293 (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800294
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200295 div_u64_rem(instr->len, mtd->erasesize, &rem);
296 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800297 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800298
299 addr = instr->addr;
300 len = instr->len;
301
David Brownell7d5230e2007-06-24 15:09:13 -0700302 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800303
Chen Gong78546432008-11-26 10:23:57 +0000304 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400305 if (len == flash->mtd.size) {
306 if (erase_chip(flash)) {
307 instr->state = MTD_ERASE_FAILED;
308 mutex_unlock(&flash->lock);
309 return -EIO;
310 }
Chen Gong78546432008-11-26 10:23:57 +0000311
312 /* REVISIT in some cases we could speed up erasing large regions
313 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
314 * to use "small sector erase", but that's not always optimal.
315 */
316
317 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800318 } else {
319 while (len) {
320 if (erase_sector(flash, addr)) {
321 instr->state = MTD_ERASE_FAILED;
322 mutex_unlock(&flash->lock);
323 return -EIO;
324 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800325
Chen Gongfaff3752008-08-11 16:59:13 +0800326 addr += mtd->erasesize;
327 len -= mtd->erasesize;
328 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800329 }
330
David Brownell7d5230e2007-06-24 15:09:13 -0700331 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800332
333 instr->state = MTD_ERASE_DONE;
334 mtd_erase_callback(instr);
335
336 return 0;
337}
338
339/*
340 * Read an address range from the flash chip. The address range
341 * may be any size provided it is within the physical boundaries.
342 */
343static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
344 size_t *retlen, u_char *buf)
345{
346 struct m25p *flash = mtd_to_m25p(mtd);
347 struct spi_transfer t[2];
348 struct spi_message m;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200349 uint8_t opcode;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800350
Brian Norris0a32a102011-07-19 10:06:10 -0700351 pr_debug("%s: %s from 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
352 __func__, (u32)from, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800353
Vitaly Wool8275c642006-01-08 13:34:28 -0800354 spi_message_init(&m);
355 memset(t, 0, (sizeof t));
356
Bryan Wu2230b762008-04-25 12:07:32 +0800357 /* NOTE:
358 * OPCODE_FAST_READ (if available) is faster.
359 * Should add 1 byte DUMMY_BYTE.
360 */
Vitaly Wool8275c642006-01-08 13:34:28 -0800361 t[0].tx_buf = flash->command;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200362 t[0].len = m25p_cmdsz(flash) + (flash->fast_read ? 1 : 0);
Vitaly Wool8275c642006-01-08 13:34:28 -0800363 spi_message_add_tail(&t[0], &m);
364
365 t[1].rx_buf = buf;
366 t[1].len = len;
367 spi_message_add_tail(&t[1], &m);
368
David Brownell7d5230e2007-06-24 15:09:13 -0700369 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800370
371 /* Wait till previous write/erase is done. */
372 if (wait_till_ready(flash)) {
373 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700374 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800375 return 1;
376 }
377
David Brownellfa0a8c72007-06-24 15:12:35 -0700378 /* FIXME switch to OPCODE_FAST_READ. It's required for higher
379 * clocks; and at this writing, every chip this driver handles
380 * supports that opcode.
381 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800382
383 /* Set up the write data buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700384 opcode = flash->read_opcode;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200385 flash->command[0] = opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400386 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800387
Mike Lavender2f9f7622006-01-08 13:34:27 -0800388 spi_sync(flash->spi, &m);
389
Marek Vasut12ad2be2012-09-24 03:39:39 +0200390 *retlen = m.actual_length - m25p_cmdsz(flash) -
391 (flash->fast_read ? 1 : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800392
David Brownell7d5230e2007-06-24 15:09:13 -0700393 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800394
395 return 0;
396}
397
398/*
399 * Write an address range to the flash chip. Data must be written in
400 * FLASH_PAGESIZE chunks. The address range may be any size provided
401 * it is within the physical boundaries.
402 */
403static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
404 size_t *retlen, const u_char *buf)
405{
406 struct m25p *flash = mtd_to_m25p(mtd);
407 u32 page_offset, page_size;
408 struct spi_transfer t[2];
409 struct spi_message m;
410
Brian Norris0a32a102011-07-19 10:06:10 -0700411 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
412 __func__, (u32)to, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800413
Vitaly Wool8275c642006-01-08 13:34:28 -0800414 spi_message_init(&m);
415 memset(t, 0, (sizeof t));
416
417 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400418 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800419 spi_message_add_tail(&t[0], &m);
420
421 t[1].tx_buf = buf;
422 spi_message_add_tail(&t[1], &m);
423
David Brownell7d5230e2007-06-24 15:09:13 -0700424 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800425
426 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800427 if (wait_till_ready(flash)) {
428 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800429 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800430 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800431
432 write_enable(flash);
433
Mike Lavender2f9f7622006-01-08 13:34:27 -0800434 /* Set up the opcode in the write buffer. */
Brian Norris87c95112013-04-11 01:34:57 -0700435 flash->command[0] = flash->program_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400436 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800437
Anton Vorontsov837479d2009-10-12 20:24:40 +0400438 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800439
440 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400441 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800442 t[1].len = len;
443
444 spi_sync(flash->spi, &m);
445
Anton Vorontsov837479d2009-10-12 20:24:40 +0400446 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800447 } else {
448 u32 i;
449
450 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400451 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800452
Mike Lavender2f9f7622006-01-08 13:34:27 -0800453 t[1].len = page_size;
454 spi_sync(flash->spi, &m);
455
Anton Vorontsov837479d2009-10-12 20:24:40 +0400456 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800457
Anton Vorontsov837479d2009-10-12 20:24:40 +0400458 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800459 for (i = page_size; i < len; i += page_size) {
460 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400461 if (page_size > flash->page_size)
462 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800463
464 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400465 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800466
467 t[1].tx_buf = buf + i;
468 t[1].len = page_size;
469
470 wait_till_ready(flash);
471
472 write_enable(flash);
473
474 spi_sync(flash->spi, &m);
475
Dan Carpenterb06cd212010-08-12 09:53:52 +0200476 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700477 }
478 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800479
David Brownell7d5230e2007-06-24 15:09:13 -0700480 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800481
482 return 0;
483}
484
Graf Yang49aac4a2009-06-15 08:23:41 +0000485static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
486 size_t *retlen, const u_char *buf)
487{
488 struct m25p *flash = mtd_to_m25p(mtd);
489 struct spi_transfer t[2];
490 struct spi_message m;
491 size_t actual;
492 int cmd_sz, ret;
493
Brian Norris0a32a102011-07-19 10:06:10 -0700494 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
495 __func__, (u32)to, len);
Nicolas Ferredcf12462010-12-15 12:59:32 +0100496
Graf Yang49aac4a2009-06-15 08:23:41 +0000497 spi_message_init(&m);
498 memset(t, 0, (sizeof t));
499
500 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400501 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000502 spi_message_add_tail(&t[0], &m);
503
504 t[1].tx_buf = buf;
505 spi_message_add_tail(&t[1], &m);
506
507 mutex_lock(&flash->lock);
508
509 /* Wait until finished previous write command. */
510 ret = wait_till_ready(flash);
511 if (ret)
512 goto time_out;
513
514 write_enable(flash);
515
516 actual = to % 2;
517 /* Start write from odd address. */
518 if (actual) {
519 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400520 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000521
522 /* write one byte. */
523 t[1].len = 1;
524 spi_sync(flash->spi, &m);
525 ret = wait_till_ready(flash);
526 if (ret)
527 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400528 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000529 }
530 to += actual;
531
532 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400533 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000534
535 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400536 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000537 for (; actual < len - 1; actual += 2) {
538 t[0].len = cmd_sz;
539 /* write two bytes. */
540 t[1].len = 2;
541 t[1].tx_buf = buf + actual;
542
543 spi_sync(flash->spi, &m);
544 ret = wait_till_ready(flash);
545 if (ret)
546 goto time_out;
547 *retlen += m.actual_length - cmd_sz;
548 cmd_sz = 1;
549 to += 2;
550 }
551 write_disable(flash);
552 ret = wait_till_ready(flash);
553 if (ret)
554 goto time_out;
555
556 /* Write out trailing byte if it exists. */
557 if (actual != len) {
558 write_enable(flash);
559 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400560 m25p_addr2cmd(flash, to, flash->command);
561 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000562 t[1].len = 1;
563 t[1].tx_buf = buf + actual;
564
565 spi_sync(flash->spi, &m);
566 ret = wait_till_ready(flash);
567 if (ret)
568 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400569 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000570 write_disable(flash);
571 }
572
573time_out:
574 mutex_unlock(&flash->lock);
575 return ret;
576}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800577
Austin Boyle972e1b72013-01-04 13:02:28 +1300578static int m25p80_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
579{
580 struct m25p *flash = mtd_to_m25p(mtd);
581 uint32_t offset = ofs;
582 uint8_t status_old, status_new;
583 int res = 0;
584
585 mutex_lock(&flash->lock);
586 /* Wait until finished previous command */
587 if (wait_till_ready(flash)) {
588 res = 1;
589 goto err;
590 }
591
592 status_old = read_sr(flash);
593
594 if (offset < flash->mtd.size-(flash->mtd.size/2))
595 status_new = status_old | SR_BP2 | SR_BP1 | SR_BP0;
596 else if (offset < flash->mtd.size-(flash->mtd.size/4))
597 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
598 else if (offset < flash->mtd.size-(flash->mtd.size/8))
599 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
600 else if (offset < flash->mtd.size-(flash->mtd.size/16))
601 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
602 else if (offset < flash->mtd.size-(flash->mtd.size/32))
603 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
604 else if (offset < flash->mtd.size-(flash->mtd.size/64))
605 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
606 else
607 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
608
609 /* Only modify protection if it will not unlock other areas */
610 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) >
611 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
612 write_enable(flash);
613 if (write_sr(flash, status_new) < 0) {
614 res = 1;
615 goto err;
616 }
617 }
618
619err: mutex_unlock(&flash->lock);
620 return res;
621}
622
623static int m25p80_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
624{
625 struct m25p *flash = mtd_to_m25p(mtd);
626 uint32_t offset = ofs;
627 uint8_t status_old, status_new;
628 int res = 0;
629
630 mutex_lock(&flash->lock);
631 /* Wait until finished previous command */
632 if (wait_till_ready(flash)) {
633 res = 1;
634 goto err;
635 }
636
637 status_old = read_sr(flash);
638
639 if (offset+len > flash->mtd.size-(flash->mtd.size/64))
640 status_new = status_old & ~(SR_BP2|SR_BP1|SR_BP0);
641 else if (offset+len > flash->mtd.size-(flash->mtd.size/32))
642 status_new = (status_old & ~(SR_BP2|SR_BP1)) | SR_BP0;
643 else if (offset+len > flash->mtd.size-(flash->mtd.size/16))
644 status_new = (status_old & ~(SR_BP2|SR_BP0)) | SR_BP1;
645 else if (offset+len > flash->mtd.size-(flash->mtd.size/8))
646 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
647 else if (offset+len > flash->mtd.size-(flash->mtd.size/4))
648 status_new = (status_old & ~(SR_BP0|SR_BP1)) | SR_BP2;
649 else if (offset+len > flash->mtd.size-(flash->mtd.size/2))
650 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
651 else
652 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
653
654 /* Only modify protection if it will not lock other areas */
655 if ((status_new&(SR_BP2|SR_BP1|SR_BP0)) <
656 (status_old&(SR_BP2|SR_BP1|SR_BP0))) {
657 write_enable(flash);
658 if (write_sr(flash, status_new) < 0) {
659 res = 1;
660 goto err;
661 }
662 }
663
664err: mutex_unlock(&flash->lock);
665 return res;
666}
667
Mike Lavender2f9f7622006-01-08 13:34:27 -0800668/****************************************************************************/
669
670/*
671 * SPI device driver setup and teardown
672 */
673
674struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700675 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
676 * a high byte of zero plus three data bytes: the manufacturer id,
677 * then a two byte device id.
678 */
679 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800680 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700681
682 /* The size listed here is what works with OPCODE_SE, which isn't
683 * necessarily called a "sector" by the vendor.
684 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800685 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700686 u16 n_sectors;
687
Anton Vorontsov837479d2009-10-12 20:24:40 +0400688 u16 page_size;
689 u16 addr_width;
690
David Brownellfa0a8c72007-06-24 15:12:35 -0700691 u16 flags;
692#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400693#define M25P_NO_ERASE 0x02 /* No erase command needed */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100694#define SST_WRITE 0x04 /* use SST byte programming */
Sascha Hauer58146992013-08-20 09:54:40 +0200695#define M25P_NO_FR 0x08 /* Can't do fastread */
Michel Stempin6c3b8892013-07-15 12:13:56 +0200696#define SECT_4K_PMC 0x10 /* OPCODE_BE_4K_PMC works uniformly */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800697};
698
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400699#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
700 ((kernel_ulong_t)&(struct flash_info) { \
701 .jedec_id = (_jedec_id), \
702 .ext_id = (_ext_id), \
703 .sector_size = (_sector_size), \
704 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400705 .page_size = 256, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400706 .flags = (_flags), \
707 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700708
Sascha Hauer7e7d83b2013-08-20 09:54:39 +0200709#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width, _flags) \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400710 ((kernel_ulong_t)&(struct flash_info) { \
711 .sector_size = (_sector_size), \
712 .n_sectors = (_n_sectors), \
713 .page_size = (_page_size), \
714 .addr_width = (_addr_width), \
Sascha Hauer7e7d83b2013-08-20 09:54:39 +0200715 .flags = (_flags), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400716 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700717
718/* NOTE: double check command sets and memory organization when you add
719 * more flash chips. This current list focusses on newer chips, which
720 * have been converging on command sets which including JEDEC ID.
721 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400722static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700723 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400724 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
725 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700726
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400727 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
Mikhail Kshevetskiyada766e2011-09-23 19:36:18 +0400728 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400729 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700730
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400731 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
732 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
733 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
Aleksandr Koltsoff8fffed82011-01-04 10:42:35 +0200734 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700735
Chunhe Lana5b2d762012-06-19 10:55:08 +0800736 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
737
Gabor Juhos37a23c202011-01-25 11:20:26 +0100738 /* EON -- en25xxx */
739 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200740 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
Shaohui Xie86a98932011-09-30 15:08:38 +0800741 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200742 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
Gabor Juhos58d864e2012-08-26 10:37:31 +0200743 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
Daniel Schwierzeck6b751522013-02-10 19:54:07 +0100744 { "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512, 0) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200745
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200746 /* Everspin */
Sascha Hauer58146992013-08-20 09:54:40 +0200747 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2, M25P_NO_ERASE | M25P_NO_FR) },
Markus Niebela3d7ee92013-08-20 09:54:41 +0200748 { "mr25h10", CAT25_INFO(128 * 1024, 1, 256, 3, M25P_NO_ERASE | M25P_NO_FR) },
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200749
Michel Stempin55bf75b2013-01-06 00:39:36 +0100750 /* GigaDevice */
751 { "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64, SECT_4K) },
752 { "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128, SECT_4K) },
753
Gabor Juhosf80e5212010-08-05 16:58:36 +0200754 /* Intel/Numonyx -- xxxs33b */
755 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
756 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
757 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
758
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200759 /* Macronix */
John Crispinbb08bc12012-04-30 19:30:45 +0200760 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
Simon Guinotdf0094d2009-12-05 15:28:00 +0100761 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100762 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Gabor Juhos9c76b4e2011-03-25 08:48:52 +0100763 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400764 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
765 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
766 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
767 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700768 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
Kevin Cernekeeac622f52010-10-30 21:11:04 -0700769 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
Daniel Schwierzeckf99527542013-02-10 19:53:44 +0100770 { "mx66l51235l", INFO(0xc2201a, 0, 64 * 1024, 1024, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200771
Vivien Didelot8da28682012-08-14 15:24:07 -0400772 /* Micron */
Brian Norrise66e2802013-02-22 14:07:22 -0800773 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, 0) },
Liming Wang98a9e242012-11-22 14:58:09 +0800774 { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, 0) },
775 { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, 0) },
Vivien Didelot8da28682012-08-14 15:24:07 -0400776 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K) },
777
Michel Stempin6c3b8892013-07-15 12:13:56 +0200778 /* PMC */
779 { "pm25lv512", INFO(0, 0, 32 * 1024, 2, SECT_4K_PMC) },
780 { "pm25lv010", INFO(0, 0, 32 * 1024, 4, SECT_4K_PMC) },
781 { "pm25lq032", INFO(0x7f9d46, 0, 64 * 1024, 64, SECT_4K) },
782
David Brownellfa0a8c72007-06-24 15:12:35 -0700783 /* Spansion -- single (large) sector size only, at least
784 * for the chips listed here (without boot sectors).
785 */
Marek Vasutb277f772012-09-04 05:31:36 +0200786 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, 0) },
787 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, 0) },
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700788 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
789 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, 0) },
Kevin Cernekee3d2d2b62011-05-08 10:48:02 -0700790 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, 0) },
791 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400792 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
793 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
794 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
795 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
Marek Vasut8bb8b852012-07-06 08:10:26 +0200796 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
797 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
798 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
799 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
800 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
Gernot Hoylerf2df1ae2010-09-02 17:27:20 +0200801 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
802 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700803
804 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100805 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
806 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
807 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
808 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
Krzysztof Mazur89134052013-02-22 15:51:06 +0100809 { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
Krzysztof Mazure534ee42013-02-22 15:51:05 +0100810 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
811 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
812 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
813 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700814
815 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400816 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
817 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
818 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
819 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
820 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
821 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
822 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
823 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
824 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
Knut Wohlrab48003992012-07-17 15:45:53 +0200825 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700826
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400827 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
828 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
829 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
830 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
831 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
832 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
833 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
834 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
835 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
836
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400837 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
838 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
839 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700840
Alexandre Pereira da Silva943b35a2012-06-12 16:42:40 -0300841 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400842 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
843 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700844
Kevin Cernekee16004f32011-05-08 10:47:59 -0700845 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
846 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
847 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
848 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Yoshihiro Shimodad8f90b22011-02-09 17:00:33 +0900849
David Woodhouse02d087d2007-06-28 22:38:38 +0100850 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400851 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
852 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
853 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
854 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
855 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
856 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +0200857 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
ing. Federico Fuga9d6367f2012-06-05 17:37:01 +0200858 { "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400859 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Thierry Redingd2ac4672010-08-30 13:00:48 +0200860 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Girish K S4b6ff7a2013-04-16 14:01:14 +0530861 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
Thomas Abraham4fba37a2012-05-09 04:04:54 +0530862 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
Stephen Warren9b7ef602012-11-12 12:58:28 -0700863 { "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
Rafał Miłecki001c33a2013-02-24 13:57:26 +0100864 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200865 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800866
Anton Vorontsov837479d2009-10-12 20:24:40 +0400867 /* Catalyst / On Semiconductor -- non-JEDEC */
Sascha Hauer58146992013-08-20 09:54:40 +0200868 { "cat25c11", CAT25_INFO( 16, 8, 16, 1, M25P_NO_ERASE | M25P_NO_FR) },
869 { "cat25c03", CAT25_INFO( 32, 8, 16, 2, M25P_NO_ERASE | M25P_NO_FR) },
870 { "cat25c09", CAT25_INFO( 128, 8, 32, 2, M25P_NO_ERASE | M25P_NO_FR) },
871 { "cat25c17", CAT25_INFO( 256, 8, 32, 2, M25P_NO_ERASE | M25P_NO_FR) },
872 { "cat25128", CAT25_INFO(2048, 8, 64, 2, M25P_NO_ERASE | M25P_NO_FR) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400873 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800874};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400875MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800876
Bill Pemberton06f25512012-11-19 13:23:07 -0500877static const struct spi_device_id *jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700878{
879 int tmp;
880 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800881 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700882 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800883 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700884 struct flash_info *info;
885
886 /* JEDEC also defines an optional "extended device information"
887 * string for after vendor-specific data, after the three bytes
888 * we use here. Supporting some chips might require using it.
889 */
Chen Gongdaa84732008-09-16 14:14:12 +0800890 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700891 if (tmp < 0) {
Brian Norris289c0522011-07-19 10:06:09 -0700892 pr_debug("%s: error %d reading JEDEC ID\n",
Brian Norris0a32a102011-07-19 10:06:10 -0700893 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400894 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700895 }
896 jedec = id[0];
897 jedec = jedec << 8;
898 jedec |= id[1];
899 jedec = jedec << 8;
900 jedec |= id[2];
901
Chen Gongd0e8c472008-08-11 16:59:15 +0800902 ext_jedec = id[3] << 8 | id[4];
903
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400904 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
905 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000906 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000907 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800908 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400909 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000910 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700911 }
Kevin Cernekeef0dff9b2010-10-30 21:11:02 -0700912 dev_err(&spi->dev, "unrecognized JEDEC id %06x\n", jedec);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400913 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -0700914}
915
916
Mike Lavender2f9f7622006-01-08 13:34:27 -0800917/*
918 * board specific setup should have ensured the SPI clock used here
919 * matches what the READ command supports, at least until this driver
920 * understands FAST_READ (for clocks over 25 MHz).
921 */
Bill Pemberton06f25512012-11-19 13:23:07 -0500922static int m25p_probe(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800923{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400924 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800925 struct flash_platform_data *data;
926 struct m25p *flash;
927 struct flash_info *info;
928 unsigned i;
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +0400929 struct mtd_part_parser_data ppdata;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200930 struct device_node __maybe_unused *np = spi->dev.of_node;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800931
Shaohui Xie5f949132011-10-14 15:49:00 +0800932#ifdef CONFIG_MTD_OF_PARTS
Marek Vasut12ad2be2012-09-24 03:39:39 +0200933 if (!of_device_is_available(np))
Shaohui Xie5f949132011-10-14 15:49:00 +0800934 return -ENODEV;
935#endif
936
Mike Lavender2f9f7622006-01-08 13:34:27 -0800937 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700938 * well as how this board partitions it. If we don't have
939 * a chip ID, try the JEDEC id commands; they'll work for most
940 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800941 */
Jingoo Han0278fd32013-07-30 17:17:44 +0900942 data = dev_get_platdata(&spi->dev);
David Brownellfa0a8c72007-06-24 15:12:35 -0700943 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400944 const struct spi_device_id *plat_id;
945
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400946 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400947 plat_id = &m25p_ids[i];
948 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400949 continue;
950 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700951 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800952
Dan Carpenterf78ec6b2010-08-12 09:58:27 +0200953 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +0400954 id = plat_id;
955 else
956 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400957 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700958
Anton Vorontsov18c61822009-10-12 20:24:38 +0400959 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700960
Anton Vorontsov18c61822009-10-12 20:24:38 +0400961 if (info->jedec_id) {
962 const struct spi_device_id *jid;
963
964 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400965 if (IS_ERR(jid)) {
966 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +0400967 } else if (jid != id) {
968 /*
969 * JEDEC knows better, so overwrite platform ID. We
970 * can't trust partitions any longer, but we'll let
971 * mtd apply them anyway, since some partitions may be
972 * marked read-only, and we don't want to lose that
973 * information, even if it's not 100% accurate.
974 */
975 dev_warn(&spi->dev, "found %s, expected %s\n",
976 jid->name, id->name);
977 id = jid;
978 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700979 }
Anton Vorontsov18c61822009-10-12 20:24:38 +0400980 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800981
Christoph Lametere94b1762006-12-06 20:33:17 -0800982 flash = kzalloc(sizeof *flash, GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800983 if (!flash)
984 return -ENOMEM;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200985 flash->command = kmalloc(MAX_CMD_SIZE + (flash->fast_read ? 1 : 0),
986 GFP_KERNEL);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100987 if (!flash->command) {
988 kfree(flash);
989 return -ENOMEM;
990 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800991
992 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700993 mutex_init(&flash->lock);
Jingoo Han975aefc2013-04-06 15:41:32 +0900994 spi_set_drvdata(spi, flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800995
Michael Hennerich72289822008-07-03 23:54:42 -0700996 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +0200997 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -0400998 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -0700999 */
1000
Kevin Cernekeeaa084652011-05-08 10:48:00 -07001001 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ATMEL ||
1002 JEDEC_MFR(info->jedec_id) == CFI_MFR_INTEL ||
1003 JEDEC_MFR(info->jedec_id) == CFI_MFR_SST) {
Michael Hennerich72289822008-07-03 23:54:42 -07001004 write_enable(flash);
1005 write_sr(flash, 0);
1006 }
1007
David Brownellfa0a8c72007-06-24 15:12:35 -07001008 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001009 flash->mtd.name = data->name;
1010 else
Kay Sievers160bbab2008-12-23 10:00:14 +00001011 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001012
1013 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +04001014 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001015 flash->mtd.flags = MTD_CAP_NORFLASH;
1016 flash->mtd.size = info->sector_size * info->n_sectors;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001017 flash->mtd._erase = m25p80_erase;
1018 flash->mtd._read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +00001019
Austin Boyle972e1b72013-01-04 13:02:28 +13001020 /* flash protection support for STmicro chips */
1021 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ST) {
1022 flash->mtd._lock = m25p80_lock;
1023 flash->mtd._unlock = m25p80_unlock;
1024 }
1025
Graf Yang49aac4a2009-06-15 08:23:41 +00001026 /* sst flash chips use AAI word program */
Krzysztof Mazure534ee42013-02-22 15:51:05 +01001027 if (info->flags & SST_WRITE)
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001028 flash->mtd._write = sst_write;
Graf Yang49aac4a2009-06-15 08:23:41 +00001029 else
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02001030 flash->mtd._write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -08001031
David Brownellfa0a8c72007-06-24 15:12:35 -07001032 /* prefer "small sector" erase if possible */
1033 if (info->flags & SECT_4K) {
1034 flash->erase_opcode = OPCODE_BE_4K;
1035 flash->mtd.erasesize = 4096;
Michel Stempin6c3b8892013-07-15 12:13:56 +02001036 } else if (info->flags & SECT_4K_PMC) {
1037 flash->erase_opcode = OPCODE_BE_4K_PMC;
1038 flash->mtd.erasesize = 4096;
David Brownellfa0a8c72007-06-24 15:12:35 -07001039 } else {
1040 flash->erase_opcode = OPCODE_SE;
1041 flash->mtd.erasesize = info->sector_size;
1042 }
1043
Anton Vorontsov837479d2009-10-12 20:24:40 +04001044 if (info->flags & M25P_NO_ERASE)
1045 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -07001046
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +04001047 ppdata.of_node = spi->dev.of_node;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001048 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +04001049 flash->page_size = info->page_size;
Brian Norrisb54f47c2012-01-31 00:06:03 -08001050 flash->mtd.writebufsize = flash->page_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001051
Marek Vasut12ad2be2012-09-24 03:39:39 +02001052 flash->fast_read = false;
Marek Vasut12ad2be2012-09-24 03:39:39 +02001053 if (np && of_property_read_bool(np, "m25p,fast-read"))
1054 flash->fast_read = true;
Marek Vasut12ad2be2012-09-24 03:39:39 +02001055
1056#ifdef CONFIG_M25PXX_USE_FAST_READ
1057 flash->fast_read = true;
1058#endif
Sascha Hauer58146992013-08-20 09:54:40 +02001059 if (info->flags & M25P_NO_FR)
1060 flash->fast_read = false;
Marek Vasut12ad2be2012-09-24 03:39:39 +02001061
Brian Norris87c95112013-04-11 01:34:57 -07001062 /* Default commands */
1063 if (flash->fast_read)
1064 flash->read_opcode = OPCODE_FAST_READ;
1065 else
1066 flash->read_opcode = OPCODE_NORM_READ;
1067
1068 flash->program_opcode = OPCODE_PP;
1069
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001070 if (info->addr_width)
1071 flash->addr_width = info->addr_width;
Brian Norris87c95112013-04-11 01:34:57 -07001072 else if (flash->mtd.size > 0x1000000) {
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001073 /* enable 4-byte addressing if the device exceeds 16MiB */
Brian Norris87c95112013-04-11 01:34:57 -07001074 flash->addr_width = 4;
1075 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_AMD) {
1076 /* Dedicated 4-byte command set */
1077 flash->read_opcode = flash->fast_read ?
1078 OPCODE_FAST_READ_4B :
1079 OPCODE_NORM_READ_4B;
1080 flash->program_opcode = OPCODE_PP_4B;
1081 /* No small sector erase for 4-byte command set */
1082 flash->erase_opcode = OPCODE_SE_4B;
1083 flash->mtd.erasesize = info->sector_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001084 } else
Brian Norris87c95112013-04-11 01:34:57 -07001085 set_4byte(flash, info->jedec_id, 1);
1086 } else {
1087 flash->addr_width = 3;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -07001088 }
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001089
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001090 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001091 (long long)flash->mtd.size >> 10);
1092
Brian Norris289c0522011-07-19 10:06:09 -07001093 pr_debug("mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +01001094 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001095 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001096 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -08001097 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
1098 flash->mtd.numeraseregions);
1099
1100 if (flash->mtd.numeraseregions)
1101 for (i = 0; i < flash->mtd.numeraseregions; i++)
Brian Norris289c0522011-07-19 10:06:09 -07001102 pr_debug("mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +01001103 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -08001104 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +02001105 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001106 flash->mtd.eraseregions[i].erasesize,
1107 flash->mtd.eraseregions[i].erasesize / 1024,
1108 flash->mtd.eraseregions[i].numblocks);
1109
1110
1111 /* partitions should match sector boundaries; and it may be good to
1112 * use readonly partitions for writeprotected sectors (BP2..BP0).
1113 */
Dmitry Eremin-Solenikov871770b2011-06-02 17:59:16 +04001114 return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
1115 data ? data->parts : NULL,
1116 data ? data->nr_parts : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001117}
1118
1119
Bill Pemberton810b7e02012-11-19 13:26:04 -05001120static int m25p_remove(struct spi_device *spi)
Mike Lavender2f9f7622006-01-08 13:34:27 -08001121{
Jingoo Han975aefc2013-04-06 15:41:32 +09001122 struct m25p *flash = spi_get_drvdata(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001123 int status;
1124
1125 /* Clean up MTD stuff. */
Jamie Ilesba52f3a2011-05-23 10:22:57 +01001126 status = mtd_device_unregister(&flash->mtd);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001127 if (status == 0) {
1128 kfree(flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001129 kfree(flash);
Johannes Stezenbach61c35062009-10-28 14:21:37 +01001130 }
Mike Lavender2f9f7622006-01-08 13:34:27 -08001131 return 0;
1132}
1133
1134
1135static struct spi_driver m25p80_driver = {
1136 .driver = {
1137 .name = "m25p80",
Mike Lavender2f9f7622006-01-08 13:34:27 -08001138 .owner = THIS_MODULE,
1139 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +04001140 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -08001141 .probe = m25p_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -05001142 .remove = m25p_remove,
David Brownellfa0a8c72007-06-24 15:12:35 -07001143
1144 /* REVISIT: many of these chips have deep power-down modes, which
1145 * should clearly be entered on suspend() to minimize power use.
1146 * And also when they're otherwise idle...
1147 */
Mike Lavender2f9f7622006-01-08 13:34:27 -08001148};
1149
Axel Linc9d1b752012-01-27 15:45:20 +08001150module_spi_driver(m25p80_driver);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001151
1152MODULE_LICENSE("GPL");
1153MODULE_AUTHOR("Mike Lavender");
1154MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");