Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel 10 Gigabit PCI Express Linux driver |
Mark Rustad | efff2e0 | 2015-10-27 13:23:14 -0700 | [diff] [blame] | 4 | Copyright(c) 1999 - 2015 Intel Corporation. |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
Jacob Keller | b89aae7 | 2014-02-22 01:23:50 +0000 | [diff] [blame] | 23 | Linux NICS <linux.nics@intel.com> |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 24 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 26 | |
| 27 | *******************************************************************************/ |
| 28 | |
| 29 | #include <linux/pci.h> |
| 30 | #include <linux/delay.h> |
| 31 | #include <linux/sched.h> |
| 32 | |
Stephen Hemminger | 9c8eb72 | 2007-10-29 10:46:24 -0700 | [diff] [blame] | 33 | #include "ixgbe.h" |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 34 | #include "ixgbe_phy.h" |
| 35 | |
| 36 | #define IXGBE_82598_MAX_TX_QUEUES 32 |
| 37 | #define IXGBE_82598_MAX_RX_QUEUES 64 |
| 38 | #define IXGBE_82598_RAR_ENTRIES 16 |
Christopher Leech | 2c5645c | 2008-08-26 04:27:02 -0700 | [diff] [blame] | 39 | #define IXGBE_82598_MC_TBL_SIZE 128 |
| 40 | #define IXGBE_82598_VFT_TBL_SIZE 128 |
John Fastabend | e09ad23 | 2011-04-04 04:29:41 +0000 | [diff] [blame] | 41 | #define IXGBE_82598_RX_PB_SIZE 512 |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 42 | |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 43 | static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 44 | ixgbe_link_speed speed, |
| 45 | bool autoneg_wait_to_complete); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 46 | static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 47 | u8 *eeprom_data); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 48 | |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 49 | /** |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 50 | * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout |
| 51 | * @hw: pointer to the HW structure |
| 52 | * |
| 53 | * The defaults for 82598 should be in the range of 50us to 50ms, |
| 54 | * however the hardware default for these parts is 500us to 1ms which is less |
| 55 | * than the 10ms recommended by the pci-e spec. To address this we need to |
| 56 | * increase the value to either 10ms to 250ms for capability version 1 config, |
| 57 | * or 16ms to 55ms for version 2. |
| 58 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 59 | static void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw) |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 60 | { |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 61 | u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR); |
| 62 | u16 pcie_devctl2; |
| 63 | |
Mark Rustad | 1443846 | 2014-02-28 15:48:57 -0800 | [diff] [blame] | 64 | if (ixgbe_removed(hw->hw_addr)) |
| 65 | return; |
| 66 | |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 67 | /* only take action if timeout value is defaulted to 0 */ |
| 68 | if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK) |
| 69 | goto out; |
| 70 | |
| 71 | /* |
| 72 | * if capababilities version is type 1 we can write the |
| 73 | * timeout of 10ms to 250ms through the GCR register |
| 74 | */ |
| 75 | if (!(gcr & IXGBE_GCR_CAP_VER2)) { |
| 76 | gcr |= IXGBE_GCR_CMPL_TMOUT_10ms; |
| 77 | goto out; |
| 78 | } |
| 79 | |
| 80 | /* |
| 81 | * for version 2 capabilities we need to write the config space |
| 82 | * directly in order to set the completion timeout value for |
| 83 | * 16ms to 55ms |
| 84 | */ |
Mark Rustad | 1443846 | 2014-02-28 15:48:57 -0800 | [diff] [blame] | 85 | pcie_devctl2 = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2); |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 86 | pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms; |
Jacob Keller | ed19231 | 2014-02-22 01:23:53 +0000 | [diff] [blame] | 87 | ixgbe_write_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2); |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 88 | out: |
| 89 | /* disable completion timeout resend */ |
| 90 | gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND; |
| 91 | IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr); |
| 92 | } |
| 93 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 94 | static s32 ixgbe_get_invariants_82598(struct ixgbe_hw *hw) |
| 95 | { |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 96 | struct ixgbe_mac_info *mac = &hw->mac; |
PJ Waskiewicz | 03cfa20 | 2009-03-19 01:23:29 +0000 | [diff] [blame] | 97 | |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 98 | /* Call PHY identify routine to get the phy type */ |
| 99 | ixgbe_identify_phy_generic(hw); |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 100 | |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 101 | mac->mcft_size = IXGBE_82598_MC_TBL_SIZE; |
| 102 | mac->vft_size = IXGBE_82598_VFT_TBL_SIZE; |
| 103 | mac->num_rar_entries = IXGBE_82598_RAR_ENTRIES; |
Jacob Keller | 6997d4d | 2014-02-22 01:23:49 +0000 | [diff] [blame] | 104 | mac->rx_pb_size = IXGBE_82598_RX_PB_SIZE; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 105 | mac->max_rx_queues = IXGBE_82598_MAX_RX_QUEUES; |
| 106 | mac->max_tx_queues = IXGBE_82598_MAX_TX_QUEUES; |
Emil Tantilov | 7116130 | 2012-03-22 03:00:29 +0000 | [diff] [blame] | 107 | mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw); |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 108 | |
| 109 | return 0; |
| 110 | } |
| 111 | |
| 112 | /** |
| 113 | * ixgbe_init_phy_ops_82598 - PHY/SFP specific init |
| 114 | * @hw: pointer to hardware structure |
| 115 | * |
| 116 | * Initialize any function pointers that were not able to be |
| 117 | * set during get_invariants because the PHY/SFP type was |
| 118 | * not known. Perform the SFP init if necessary. |
| 119 | * |
| 120 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 121 | static s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw) |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 122 | { |
| 123 | struct ixgbe_mac_info *mac = &hw->mac; |
| 124 | struct ixgbe_phy_info *phy = &hw->phy; |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 125 | s32 ret_val; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 126 | u16 list_offset, data_offset; |
| 127 | |
| 128 | /* Identify the PHY */ |
| 129 | phy->ops.identify(hw); |
| 130 | |
| 131 | /* Overwrite the link function pointers if copper PHY */ |
| 132 | if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) { |
| 133 | mac->ops.setup_link = &ixgbe_setup_copper_link_82598; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 134 | mac->ops.get_link_capabilities = |
Don Skidmore | a391f1d | 2010-11-16 19:27:15 -0800 | [diff] [blame] | 135 | &ixgbe_get_copper_link_capabilities_generic; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | switch (hw->phy.type) { |
Jesse Brandeburg | 0befdb3 | 2008-10-31 00:46:40 -0700 | [diff] [blame] | 139 | case ixgbe_phy_tn: |
Emil Tantilov | 9dda173 | 2011-03-05 01:28:07 +0000 | [diff] [blame] | 140 | phy->ops.setup_link = &ixgbe_setup_phy_link_tnx; |
Jesse Brandeburg | 0befdb3 | 2008-10-31 00:46:40 -0700 | [diff] [blame] | 141 | phy->ops.check_link = &ixgbe_check_phy_link_tnx; |
| 142 | phy->ops.get_firmware_version = |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 143 | &ixgbe_get_phy_firmware_version_tnx; |
Jesse Brandeburg | 0befdb3 | 2008-10-31 00:46:40 -0700 | [diff] [blame] | 144 | break; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 145 | case ixgbe_phy_nl: |
| 146 | phy->ops.reset = &ixgbe_reset_phy_nl; |
| 147 | |
| 148 | /* Call SFP+ identify routine to get the SFP+ module type */ |
| 149 | ret_val = phy->ops.identify_sfp(hw); |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 150 | if (ret_val) |
| 151 | return ret_val; |
| 152 | if (hw->phy.sfp_type == ixgbe_sfp_type_unknown) |
| 153 | return IXGBE_ERR_SFP_NOT_SUPPORTED; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 154 | |
| 155 | /* Check to see if SFP+ module is supported */ |
| 156 | ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 157 | &list_offset, |
| 158 | &data_offset); |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 159 | if (ret_val) |
| 160 | return IXGBE_ERR_SFP_NOT_SUPPORTED; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 161 | break; |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 162 | default: |
| 163 | break; |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 164 | } |
| 165 | |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 166 | return 0; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | /** |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 170 | * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx |
| 171 | * @hw: pointer to hardware structure |
| 172 | * |
| 173 | * Starts the hardware using the generic start_hw function. |
Jeff Kirsher | 887012e | 2015-03-13 14:04:35 -0700 | [diff] [blame] | 174 | * Disables relaxed ordering for archs other than SPARC |
| 175 | * Then set pcie completion timeout |
Emil Tantilov | 3d5c520 | 2011-03-19 01:32:46 +0000 | [diff] [blame] | 176 | * |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 177 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 178 | static s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw) |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 179 | { |
Jeff Kirsher | 887012e | 2015-03-13 14:04:35 -0700 | [diff] [blame] | 180 | #ifndef CONFIG_SPARC |
Emil Tantilov | 3d5c520 | 2011-03-19 01:32:46 +0000 | [diff] [blame] | 181 | u32 regval; |
| 182 | u32 i; |
Jeff Kirsher | 887012e | 2015-03-13 14:04:35 -0700 | [diff] [blame] | 183 | #endif |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 184 | s32 ret_val; |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 185 | |
| 186 | ret_val = ixgbe_start_hw_generic(hw); |
| 187 | |
Jeff Kirsher | 887012e | 2015-03-13 14:04:35 -0700 | [diff] [blame] | 188 | #ifndef CONFIG_SPARC |
Emil Tantilov | 3d5c520 | 2011-03-19 01:32:46 +0000 | [diff] [blame] | 189 | /* Disable relaxed ordering */ |
| 190 | for (i = 0; ((i < hw->mac.max_tx_queues) && |
| 191 | (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) { |
| 192 | regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i)); |
Alexander Duyck | bdda1a6 | 2012-02-08 07:50:14 +0000 | [diff] [blame] | 193 | regval &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN; |
Emil Tantilov | 3d5c520 | 2011-03-19 01:32:46 +0000 | [diff] [blame] | 194 | IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval); |
| 195 | } |
| 196 | |
| 197 | for (i = 0; ((i < hw->mac.max_rx_queues) && |
| 198 | (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) { |
| 199 | regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i)); |
Alexander Duyck | bdda1a6 | 2012-02-08 07:50:14 +0000 | [diff] [blame] | 200 | regval &= ~(IXGBE_DCA_RXCTRL_DATA_WRO_EN | |
| 201 | IXGBE_DCA_RXCTRL_HEAD_WRO_EN); |
Emil Tantilov | 3d5c520 | 2011-03-19 01:32:46 +0000 | [diff] [blame] | 202 | IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval); |
| 203 | } |
Jeff Kirsher | 887012e | 2015-03-13 14:04:35 -0700 | [diff] [blame] | 204 | #endif |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 205 | if (ret_val) |
| 206 | return ret_val; |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 207 | |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 208 | /* set the completion timeout for interface */ |
| 209 | ixgbe_set_pcie_completion_timeout(hw); |
| 210 | |
| 211 | return 0; |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 212 | } |
| 213 | |
| 214 | /** |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 215 | * ixgbe_get_link_capabilities_82598 - Determines link capabilities |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 216 | * @hw: pointer to hardware structure |
| 217 | * @speed: pointer to link speed |
| 218 | * @autoneg: boolean auto-negotiation value |
| 219 | * |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 220 | * Determines the link capabilities by reading the AUTOC register. |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 221 | **/ |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 222 | static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 223 | ixgbe_link_speed *speed, |
| 224 | bool *autoneg) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 225 | { |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 226 | u32 autoc = 0; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 227 | |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 228 | /* |
| 229 | * Determine link capabilities based on the stored value of AUTOC, |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 230 | * which represents EEPROM defaults. If AUTOC value has not been |
| 231 | * stored, use the current register value. |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 232 | */ |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 233 | if (hw->mac.orig_link_settings_stored) |
| 234 | autoc = hw->mac.orig_autoc; |
| 235 | else |
| 236 | autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
| 237 | |
| 238 | switch (autoc & IXGBE_AUTOC_LMS_MASK) { |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 239 | case IXGBE_AUTOC_LMS_1G_LINK_NO_AN: |
| 240 | *speed = IXGBE_LINK_SPEED_1GB_FULL; |
| 241 | *autoneg = false; |
| 242 | break; |
| 243 | |
| 244 | case IXGBE_AUTOC_LMS_10G_LINK_NO_AN: |
| 245 | *speed = IXGBE_LINK_SPEED_10GB_FULL; |
| 246 | *autoneg = false; |
| 247 | break; |
| 248 | |
| 249 | case IXGBE_AUTOC_LMS_1G_AN: |
| 250 | *speed = IXGBE_LINK_SPEED_1GB_FULL; |
| 251 | *autoneg = true; |
| 252 | break; |
| 253 | |
| 254 | case IXGBE_AUTOC_LMS_KX4_AN: |
| 255 | case IXGBE_AUTOC_LMS_KX4_AN_1G_AN: |
| 256 | *speed = IXGBE_LINK_SPEED_UNKNOWN; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 257 | if (autoc & IXGBE_AUTOC_KX4_SUPP) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 258 | *speed |= IXGBE_LINK_SPEED_10GB_FULL; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 259 | if (autoc & IXGBE_AUTOC_KX_SUPP) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 260 | *speed |= IXGBE_LINK_SPEED_1GB_FULL; |
| 261 | *autoneg = true; |
| 262 | break; |
| 263 | |
| 264 | default: |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 265 | return IXGBE_ERR_LINK_SETUP; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 266 | } |
| 267 | |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 268 | return 0; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 269 | } |
| 270 | |
| 271 | /** |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 272 | * ixgbe_get_media_type_82598 - Determines media type |
| 273 | * @hw: pointer to hardware structure |
| 274 | * |
| 275 | * Returns the media type (fiber, copper, backplane) |
| 276 | **/ |
| 277 | static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw) |
| 278 | { |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 279 | /* Detect if there is a copper PHY attached. */ |
| 280 | switch (hw->phy.type) { |
| 281 | case ixgbe_phy_cu_unknown: |
| 282 | case ixgbe_phy_tn: |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 283 | return ixgbe_media_type_copper; |
| 284 | |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 285 | default: |
| 286 | break; |
| 287 | } |
| 288 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 289 | /* Media type for I82598 is based on device ID */ |
| 290 | switch (hw->device_id) { |
Don Skidmore | 1e336d0 | 2009-01-26 20:57:51 -0800 | [diff] [blame] | 291 | case IXGBE_DEV_ID_82598: |
Don Skidmore | 2f21bdd | 2009-02-01 01:18:23 -0800 | [diff] [blame] | 292 | case IXGBE_DEV_ID_82598_BX: |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 293 | /* Default device ID is mezzanine card KX/KX4 */ |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 294 | return ixgbe_media_type_backplane; |
| 295 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 296 | case IXGBE_DEV_ID_82598AF_DUAL_PORT: |
| 297 | case IXGBE_DEV_ID_82598AF_SINGLE_PORT: |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 298 | case IXGBE_DEV_ID_82598_DA_DUAL_PORT: |
| 299 | case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM: |
Jesse Brandeburg | b95f5fc | 2008-09-11 19:58:59 -0700 | [diff] [blame] | 300 | case IXGBE_DEV_ID_82598EB_XF_LR: |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 301 | case IXGBE_DEV_ID_82598EB_SFP_LOM: |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 302 | return ixgbe_media_type_fiber; |
| 303 | |
Peter P Waskiewicz Jr | 6b1be19 | 2009-09-14 07:48:10 +0000 | [diff] [blame] | 304 | case IXGBE_DEV_ID_82598EB_CX4: |
| 305 | case IXGBE_DEV_ID_82598_CX4_DUAL_PORT: |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 306 | return ixgbe_media_type_cx4; |
| 307 | |
Jesse Brandeburg | 0befdb3 | 2008-10-31 00:46:40 -0700 | [diff] [blame] | 308 | case IXGBE_DEV_ID_82598AT: |
Peter P Waskiewicz Jr | 3845bec | 2009-07-16 15:50:52 +0000 | [diff] [blame] | 309 | case IXGBE_DEV_ID_82598AT2: |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 310 | return ixgbe_media_type_copper; |
| 311 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 312 | default: |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 313 | return ixgbe_media_type_unknown; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 314 | } |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 315 | } |
| 316 | |
| 317 | /** |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 318 | * ixgbe_fc_enable_82598 - Enable flow control |
| 319 | * @hw: pointer to hardware structure |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 320 | * |
| 321 | * Enable flow control according to the current settings. |
| 322 | **/ |
Alexander Duyck | 041441d | 2012-04-19 17:48:48 +0000 | [diff] [blame] | 323 | static s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw) |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 324 | { |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 325 | u32 fctrl_reg; |
| 326 | u32 rmcs_reg; |
| 327 | u32 reg; |
Alexander Duyck | 041441d | 2012-04-19 17:48:48 +0000 | [diff] [blame] | 328 | u32 fcrtl, fcrth; |
Don Skidmore | a626e84 | 2010-02-11 04:13:49 +0000 | [diff] [blame] | 329 | u32 link_speed = 0; |
Alexander Duyck | 041441d | 2012-04-19 17:48:48 +0000 | [diff] [blame] | 330 | int i; |
Don Skidmore | a626e84 | 2010-02-11 04:13:49 +0000 | [diff] [blame] | 331 | bool link_up; |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 332 | |
Jacob Keller | e577662 | 2014-04-05 02:35:52 +0000 | [diff] [blame] | 333 | /* Validate the water mark configuration */ |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 334 | if (!hw->fc.pause_time) |
| 335 | return IXGBE_ERR_INVALID_LINK_SETTINGS; |
Mallikarjuna R Chilakala | 620fa03 | 2009-06-04 11:11:13 +0000 | [diff] [blame] | 336 | |
Jacob Keller | e577662 | 2014-04-05 02:35:52 +0000 | [diff] [blame] | 337 | /* Low water mark of zero causes XOFF floods */ |
| 338 | for (i = 0; i < MAX_TRAFFIC_CLASS; i++) { |
| 339 | if ((hw->fc.current_mode & ixgbe_fc_tx_pause) && |
| 340 | hw->fc.high_water[i]) { |
| 341 | if (!hw->fc.low_water[i] || |
| 342 | hw->fc.low_water[i] >= hw->fc.high_water[i]) { |
| 343 | hw_dbg(hw, "Invalid water mark configuration\n"); |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 344 | return IXGBE_ERR_INVALID_LINK_SETTINGS; |
Jacob Keller | e577662 | 2014-04-05 02:35:52 +0000 | [diff] [blame] | 345 | } |
| 346 | } |
| 347 | } |
| 348 | |
Don Skidmore | a626e84 | 2010-02-11 04:13:49 +0000 | [diff] [blame] | 349 | /* |
| 350 | * On 82598 having Rx FC on causes resets while doing 1G |
| 351 | * so if it's on turn it off once we know link_speed. For |
| 352 | * more details see 82598 Specification update. |
| 353 | */ |
| 354 | hw->mac.ops.check_link(hw, &link_speed, &link_up, false); |
| 355 | if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) { |
| 356 | switch (hw->fc.requested_mode) { |
| 357 | case ixgbe_fc_full: |
| 358 | hw->fc.requested_mode = ixgbe_fc_tx_pause; |
| 359 | break; |
| 360 | case ixgbe_fc_rx_pause: |
| 361 | hw->fc.requested_mode = ixgbe_fc_none; |
| 362 | break; |
| 363 | default: |
| 364 | /* no change */ |
| 365 | break; |
| 366 | } |
| 367 | } |
| 368 | |
Mallikarjuna R Chilakala | 620fa03 | 2009-06-04 11:11:13 +0000 | [diff] [blame] | 369 | /* Negotiate the fc mode to use */ |
Alexander Duyck | 786e9a5 | 2012-03-28 08:03:48 +0000 | [diff] [blame] | 370 | ixgbe_fc_autoneg(hw); |
Mallikarjuna R Chilakala | 620fa03 | 2009-06-04 11:11:13 +0000 | [diff] [blame] | 371 | |
| 372 | /* Disable any previous flow control settings */ |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 373 | fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL); |
| 374 | fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE); |
| 375 | |
| 376 | rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS); |
| 377 | rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X); |
| 378 | |
| 379 | /* |
| 380 | * The possible values of fc.current_mode are: |
| 381 | * 0: Flow control is completely disabled |
| 382 | * 1: Rx flow control is enabled (we can receive pause frames, |
| 383 | * but not send pause frames). |
Mallikarjuna R Chilakala | 620fa03 | 2009-06-04 11:11:13 +0000 | [diff] [blame] | 384 | * 2: Tx flow control is enabled (we can send pause frames but |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 385 | * we do not support receiving pause frames). |
| 386 | * 3: Both Rx and Tx flow control (symmetric) are enabled. |
Emil Tantilov | 0b0c2b3 | 2011-02-26 06:40:16 +0000 | [diff] [blame] | 387 | * other: Invalid. |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 388 | */ |
| 389 | switch (hw->fc.current_mode) { |
| 390 | case ixgbe_fc_none: |
Mallikarjuna R Chilakala | 620fa03 | 2009-06-04 11:11:13 +0000 | [diff] [blame] | 391 | /* |
| 392 | * Flow control is disabled by software override or autoneg. |
| 393 | * The code below will actually disable it in the HW. |
| 394 | */ |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 395 | break; |
| 396 | case ixgbe_fc_rx_pause: |
| 397 | /* |
| 398 | * Rx Flow control is enabled and Tx Flow control is |
| 399 | * disabled by software override. Since there really |
| 400 | * isn't a way to advertise that we are capable of RX |
| 401 | * Pause ONLY, we will advertise that we support both |
| 402 | * symmetric and asymmetric Rx PAUSE. Later, we will |
| 403 | * disable the adapter's ability to send PAUSE frames. |
| 404 | */ |
| 405 | fctrl_reg |= IXGBE_FCTRL_RFCE; |
| 406 | break; |
| 407 | case ixgbe_fc_tx_pause: |
| 408 | /* |
| 409 | * Tx Flow control is enabled, and Rx Flow control is |
| 410 | * disabled by software override. |
| 411 | */ |
| 412 | rmcs_reg |= IXGBE_RMCS_TFCE_802_3X; |
| 413 | break; |
| 414 | case ixgbe_fc_full: |
| 415 | /* Flow control (both Rx and Tx) is enabled by SW override. */ |
| 416 | fctrl_reg |= IXGBE_FCTRL_RFCE; |
| 417 | rmcs_reg |= IXGBE_RMCS_TFCE_802_3X; |
| 418 | break; |
| 419 | default: |
| 420 | hw_dbg(hw, "Flow control param set incorrectly\n"); |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 421 | return IXGBE_ERR_CONFIG; |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 422 | } |
| 423 | |
Mallikarjuna R Chilakala | 620fa03 | 2009-06-04 11:11:13 +0000 | [diff] [blame] | 424 | /* Set 802.3x based flow control settings. */ |
PJ Waskiewicz | 2132d38 | 2009-04-09 22:26:21 +0000 | [diff] [blame] | 425 | fctrl_reg |= IXGBE_FCTRL_DPF; |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 426 | IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg); |
| 427 | IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg); |
| 428 | |
| 429 | /* Set up and enable Rx high/low water mark thresholds, enable XON. */ |
Alexander Duyck | 041441d | 2012-04-19 17:48:48 +0000 | [diff] [blame] | 430 | for (i = 0; i < MAX_TRAFFIC_CLASS; i++) { |
| 431 | if ((hw->fc.current_mode & ixgbe_fc_tx_pause) && |
| 432 | hw->fc.high_water[i]) { |
Jacob Keller | e577662 | 2014-04-05 02:35:52 +0000 | [diff] [blame] | 433 | fcrtl = (hw->fc.low_water[i] << 10) | IXGBE_FCRTL_XONE; |
Alexander Duyck | 041441d | 2012-04-19 17:48:48 +0000 | [diff] [blame] | 434 | fcrth = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN; |
| 435 | IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), fcrtl); |
| 436 | IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), fcrth); |
| 437 | } else { |
| 438 | IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), 0); |
| 439 | IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), 0); |
| 440 | } |
Emil Tantilov | 0b0c2b3 | 2011-02-26 06:40:16 +0000 | [diff] [blame] | 441 | |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 442 | } |
| 443 | |
| 444 | /* Configure pause time (2 TCs per register) */ |
Alexander Duyck | 041441d | 2012-04-19 17:48:48 +0000 | [diff] [blame] | 445 | reg = hw->fc.pause_time * 0x00010001; |
| 446 | for (i = 0; i < (MAX_TRAFFIC_CLASS / 2); i++) |
| 447 | IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg); |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 448 | |
Alexander Duyck | 041441d | 2012-04-19 17:48:48 +0000 | [diff] [blame] | 449 | /* Configure flow control refresh threshold value */ |
| 450 | IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2); |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 451 | |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 452 | return 0; |
Peter P Waskiewicz Jr | 0ecc061 | 2009-02-06 21:46:54 -0800 | [diff] [blame] | 453 | } |
| 454 | |
| 455 | /** |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 456 | * ixgbe_start_mac_link_82598 - Configures MAC link settings |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 457 | * @hw: pointer to hardware structure |
| 458 | * |
| 459 | * Configures link settings based on values in the ixgbe_hw struct. |
| 460 | * Restarts the link. Performs autonegotiation if needed. |
| 461 | **/ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 462 | static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 463 | bool autoneg_wait_to_complete) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 464 | { |
| 465 | u32 autoc_reg; |
| 466 | u32 links_reg; |
| 467 | u32 i; |
| 468 | s32 status = 0; |
| 469 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 470 | /* Restart link */ |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 471 | autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 472 | autoc_reg |= IXGBE_AUTOC_AN_RESTART; |
| 473 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg); |
| 474 | |
| 475 | /* Only poll for autoneg to complete if specified to do so */ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 476 | if (autoneg_wait_to_complete) { |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 477 | if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) == |
| 478 | IXGBE_AUTOC_LMS_KX4_AN || |
| 479 | (autoc_reg & IXGBE_AUTOC_LMS_MASK) == |
| 480 | IXGBE_AUTOC_LMS_KX4_AN_1G_AN) { |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 481 | links_reg = 0; /* Just in case Autoneg time = 0 */ |
| 482 | for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) { |
| 483 | links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS); |
| 484 | if (links_reg & IXGBE_LINKS_KX_AN_COMP) |
| 485 | break; |
| 486 | msleep(100); |
| 487 | } |
| 488 | if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) { |
| 489 | status = IXGBE_ERR_AUTONEG_NOT_COMPLETE; |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 490 | hw_dbg(hw, "Autonegotiation did not complete.\n"); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 491 | } |
| 492 | } |
| 493 | } |
| 494 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 495 | /* Add delay to filter out noises during initial link setup */ |
| 496 | msleep(50); |
| 497 | |
| 498 | return status; |
| 499 | } |
| 500 | |
| 501 | /** |
Mallikarjuna R Chilakala | 734e979 | 2009-12-15 11:57:20 +0000 | [diff] [blame] | 502 | * ixgbe_validate_link_ready - Function looks for phy link |
| 503 | * @hw: pointer to hardware structure |
| 504 | * |
| 505 | * Function indicates success when phy link is available. If phy is not ready |
| 506 | * within 5 seconds of MAC indicating link, the function returns error. |
| 507 | **/ |
| 508 | static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw) |
| 509 | { |
| 510 | u32 timeout; |
| 511 | u16 an_reg; |
| 512 | |
| 513 | if (hw->device_id != IXGBE_DEV_ID_82598AT2) |
| 514 | return 0; |
| 515 | |
| 516 | for (timeout = 0; |
| 517 | timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) { |
| 518 | hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN, &an_reg); |
| 519 | |
| 520 | if ((an_reg & MDIO_AN_STAT1_COMPLETE) && |
| 521 | (an_reg & MDIO_STAT1_LSTATUS)) |
| 522 | break; |
| 523 | |
| 524 | msleep(100); |
| 525 | } |
| 526 | |
| 527 | if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) { |
| 528 | hw_dbg(hw, "Link was indicated but link is down\n"); |
| 529 | return IXGBE_ERR_LINK_SETUP; |
| 530 | } |
| 531 | |
| 532 | return 0; |
| 533 | } |
| 534 | |
| 535 | /** |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 536 | * ixgbe_check_mac_link_82598 - Get link/speed status |
| 537 | * @hw: pointer to hardware structure |
| 538 | * @speed: pointer to link speed |
| 539 | * @link_up: true is link is up, false otherwise |
Jesse Brandeburg | cf8280e | 2008-09-11 19:55:32 -0700 | [diff] [blame] | 540 | * @link_up_wait_to_complete: bool used to wait for link up or not |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 541 | * |
| 542 | * Reads the links register to determine if link is up and the current speed |
| 543 | **/ |
Peter P Waskiewicz | b461724 | 2008-09-11 20:04:46 -0700 | [diff] [blame] | 544 | static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 545 | ixgbe_link_speed *speed, bool *link_up, |
| 546 | bool link_up_wait_to_complete) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 547 | { |
| 548 | u32 links_reg; |
Jesse Brandeburg | cf8280e | 2008-09-11 19:55:32 -0700 | [diff] [blame] | 549 | u32 i; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 550 | u16 link_reg, adapt_comp_reg; |
| 551 | |
| 552 | /* |
| 553 | * SERDES PHY requires us to read link status from register 0xC79F. |
| 554 | * Bit 0 set indicates link is up/ready; clear indicates link down. |
| 555 | * 0xC00C is read to check that the XAUI lanes are active. Bit 0 |
| 556 | * clear indicates active; set indicates inactive. |
| 557 | */ |
| 558 | if (hw->phy.type == ixgbe_phy_nl) { |
Ben Hutchings | 6b73e10 | 2009-04-29 08:08:58 +0000 | [diff] [blame] | 559 | hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg); |
| 560 | hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg); |
| 561 | hw->phy.ops.read_reg(hw, 0xC00C, MDIO_MMD_PMAPMD, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 562 | &adapt_comp_reg); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 563 | if (link_up_wait_to_complete) { |
| 564 | for (i = 0; i < IXGBE_LINK_UP_TIME; i++) { |
| 565 | if ((link_reg & 1) && |
| 566 | ((adapt_comp_reg & 1) == 0)) { |
| 567 | *link_up = true; |
| 568 | break; |
| 569 | } else { |
| 570 | *link_up = false; |
| 571 | } |
| 572 | msleep(100); |
| 573 | hw->phy.ops.read_reg(hw, 0xC79F, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 574 | MDIO_MMD_PMAPMD, |
| 575 | &link_reg); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 576 | hw->phy.ops.read_reg(hw, 0xC00C, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 577 | MDIO_MMD_PMAPMD, |
| 578 | &adapt_comp_reg); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 579 | } |
| 580 | } else { |
| 581 | if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0)) |
| 582 | *link_up = true; |
| 583 | else |
| 584 | *link_up = false; |
| 585 | } |
| 586 | |
Joe Perches | 23677ce | 2012-02-09 11:17:23 +0000 | [diff] [blame] | 587 | if (!*link_up) |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 588 | return 0; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 589 | } |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 590 | |
| 591 | links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS); |
Jesse Brandeburg | cf8280e | 2008-09-11 19:55:32 -0700 | [diff] [blame] | 592 | if (link_up_wait_to_complete) { |
| 593 | for (i = 0; i < IXGBE_LINK_UP_TIME; i++) { |
| 594 | if (links_reg & IXGBE_LINKS_UP) { |
| 595 | *link_up = true; |
| 596 | break; |
| 597 | } else { |
| 598 | *link_up = false; |
| 599 | } |
| 600 | msleep(100); |
| 601 | links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS); |
| 602 | } |
| 603 | } else { |
| 604 | if (links_reg & IXGBE_LINKS_UP) |
| 605 | *link_up = true; |
| 606 | else |
| 607 | *link_up = false; |
| 608 | } |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 609 | |
| 610 | if (links_reg & IXGBE_LINKS_SPEED) |
| 611 | *speed = IXGBE_LINK_SPEED_10GB_FULL; |
| 612 | else |
| 613 | *speed = IXGBE_LINK_SPEED_1GB_FULL; |
| 614 | |
Joe Perches | 23677ce | 2012-02-09 11:17:23 +0000 | [diff] [blame] | 615 | if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && *link_up && |
Mallikarjuna R Chilakala | 734e979 | 2009-12-15 11:57:20 +0000 | [diff] [blame] | 616 | (ixgbe_validate_link_ready(hw) != 0)) |
| 617 | *link_up = false; |
| 618 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 619 | return 0; |
| 620 | } |
| 621 | |
| 622 | /** |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 623 | * ixgbe_setup_mac_link_82598 - Set MAC link speed |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 624 | * @hw: pointer to hardware structure |
| 625 | * @speed: new link speed |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 626 | * @autoneg_wait_to_complete: true when waiting for completion is needed |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 627 | * |
| 628 | * Set the link speed in the AUTOC register and restarts link. |
| 629 | **/ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 630 | static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw, |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 631 | ixgbe_link_speed speed, |
| 632 | bool autoneg_wait_to_complete) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 633 | { |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 634 | bool autoneg = false; |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 635 | ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN; |
| 636 | u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
| 637 | u32 autoc = curr_autoc; |
| 638 | u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 639 | |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 640 | /* Check to see if speed passed in is supported. */ |
| 641 | ixgbe_get_link_capabilities_82598(hw, &link_capabilities, &autoneg); |
| 642 | speed &= link_capabilities; |
| 643 | |
| 644 | if (speed == IXGBE_LINK_SPEED_UNKNOWN) |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 645 | return IXGBE_ERR_LINK_SETUP; |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 646 | |
| 647 | /* Set KX4/KX support according to speed requested */ |
| 648 | else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN || |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 649 | link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) { |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 650 | autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK; |
| 651 | if (speed & IXGBE_LINK_SPEED_10GB_FULL) |
| 652 | autoc |= IXGBE_AUTOC_KX4_SUPP; |
| 653 | if (speed & IXGBE_LINK_SPEED_1GB_FULL) |
| 654 | autoc |= IXGBE_AUTOC_KX_SUPP; |
| 655 | if (autoc != curr_autoc) |
| 656 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 657 | } |
| 658 | |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 659 | /* Setup and restart the link based on the new values in |
| 660 | * ixgbe_hw This will write the AUTOC register based on the new |
| 661 | * stored values |
| 662 | */ |
| 663 | return ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 664 | } |
| 665 | |
| 666 | |
| 667 | /** |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 668 | * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 669 | * @hw: pointer to hardware structure |
| 670 | * @speed: new link speed |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 671 | * @autoneg_wait_to_complete: true if waiting is needed to complete |
| 672 | * |
| 673 | * Sets the link speed in the AUTOC register in the MAC and restarts link. |
| 674 | **/ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 675 | static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 676 | ixgbe_link_speed speed, |
| 677 | bool autoneg_wait_to_complete) |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 678 | { |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 679 | s32 status; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 680 | |
| 681 | /* Setup the PHY according to input speed */ |
Josh Hay | 99b7664 | 2012-12-15 03:28:24 +0000 | [diff] [blame] | 682 | status = hw->phy.ops.setup_link_speed(hw, speed, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 683 | autoneg_wait_to_complete); |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 684 | /* Set up MAC */ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 685 | ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 686 | |
| 687 | return status; |
| 688 | } |
| 689 | |
| 690 | /** |
| 691 | * ixgbe_reset_hw_82598 - Performs hardware reset |
| 692 | * @hw: pointer to hardware structure |
| 693 | * |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 694 | * Resets the hardware by resetting the transmit and receive units, masks and |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 695 | * clears all interrupts, performing a PHY reset, and performing a link (MAC) |
| 696 | * reset. |
| 697 | **/ |
| 698 | static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw) |
| 699 | { |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 700 | s32 status; |
Don Skidmore | 8ca783a | 2009-05-26 20:40:47 -0700 | [diff] [blame] | 701 | s32 phy_status = 0; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 702 | u32 ctrl; |
| 703 | u32 gheccr; |
| 704 | u32 i; |
| 705 | u32 autoc; |
| 706 | u8 analog_val; |
| 707 | |
| 708 | /* Call adapter stop to disable tx/rx and clear interrupts */ |
Emil Tantilov | ff9d1a5 | 2011-08-16 04:35:11 +0000 | [diff] [blame] | 709 | status = hw->mac.ops.stop_adapter(hw); |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 710 | if (status) |
| 711 | return status; |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 712 | |
| 713 | /* |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 714 | * Power up the Atlas Tx lanes if they are currently powered down. |
| 715 | * Atlas Tx lanes are powered down for MAC loopback tests, but |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 716 | * they are not automatically restored on reset. |
| 717 | */ |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 718 | hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 719 | if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) { |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 720 | /* Enable Tx Atlas so packets can be transmitted again */ |
| 721 | hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 722 | &analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 723 | analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN; |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 724 | hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 725 | analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 726 | |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 727 | hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 728 | &analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 729 | analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL; |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 730 | hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 731 | analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 732 | |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 733 | hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 734 | &analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 735 | analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL; |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 736 | hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 737 | analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 738 | |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 739 | hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 740 | &analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 741 | analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL; |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 742 | hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 743 | analog_val); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 744 | } |
| 745 | |
| 746 | /* Reset PHY */ |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 747 | if (hw->phy.reset_disable == false) { |
| 748 | /* PHY ops must be identified and initialized prior to reset */ |
| 749 | |
| 750 | /* Init PHY and function pointers, perform SFP setup */ |
Don Skidmore | 8ca783a | 2009-05-26 20:40:47 -0700 | [diff] [blame] | 751 | phy_status = hw->phy.ops.init(hw); |
| 752 | if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED) |
Mark Rustad | e90dd26 | 2014-07-22 06:51:08 +0000 | [diff] [blame] | 753 | return phy_status; |
Emil Tantilov | ff9d1a5 | 2011-08-16 04:35:11 +0000 | [diff] [blame] | 754 | if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT) |
| 755 | goto mac_reset_top; |
Don Skidmore | 8ca783a | 2009-05-26 20:40:47 -0700 | [diff] [blame] | 756 | |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 757 | hw->phy.ops.reset(hw); |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 758 | } |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 759 | |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 760 | mac_reset_top: |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 761 | /* |
| 762 | * Issue global reset to the MAC. This needs to be a SW reset. |
| 763 | * If link reset is used, it might reset the MAC when mng is using it |
| 764 | */ |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 765 | ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL) | IXGBE_CTRL_RST; |
| 766 | IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 767 | IXGBE_WRITE_FLUSH(hw); |
Mark Rustad | efff2e0 | 2015-10-27 13:23:14 -0700 | [diff] [blame] | 768 | usleep_range(1000, 1200); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 769 | |
| 770 | /* Poll for reset bit to self-clear indicating reset is complete */ |
| 771 | for (i = 0; i < 10; i++) { |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 772 | ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL); |
| 773 | if (!(ctrl & IXGBE_CTRL_RST)) |
| 774 | break; |
Mark Rustad | efff2e0 | 2015-10-27 13:23:14 -0700 | [diff] [blame] | 775 | udelay(1); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 776 | } |
| 777 | if (ctrl & IXGBE_CTRL_RST) { |
| 778 | status = IXGBE_ERR_RESET_FAILED; |
| 779 | hw_dbg(hw, "Reset polling failed to complete.\n"); |
| 780 | } |
| 781 | |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 782 | msleep(50); |
| 783 | |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 784 | /* |
| 785 | * Double resets are required for recovery from certain error |
| 786 | * conditions. Between resets, it is necessary to stall to allow time |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 787 | * for any pending HW events to complete. |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 788 | */ |
| 789 | if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) { |
| 790 | hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED; |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 791 | goto mac_reset_top; |
| 792 | } |
| 793 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 794 | gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR); |
| 795 | gheccr &= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6)); |
| 796 | IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr); |
| 797 | |
| 798 | /* |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 799 | * Store the original AUTOC value if it has not been |
| 800 | * stored off yet. Otherwise restore the stored original |
| 801 | * AUTOC value since the reset operation sets back to deaults. |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 802 | */ |
| 803 | autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
Peter P Waskiewicz Jr | 3201d31 | 2009-02-05 23:54:21 -0800 | [diff] [blame] | 804 | if (hw->mac.orig_link_settings_stored == false) { |
| 805 | hw->mac.orig_autoc = autoc; |
| 806 | hw->mac.orig_link_settings_stored = true; |
| 807 | } else if (autoc != hw->mac.orig_autoc) { |
| 808 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc); |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 809 | } |
| 810 | |
Emil Tantilov | 278675d | 2011-02-19 08:43:49 +0000 | [diff] [blame] | 811 | /* Store the permanent mac address */ |
| 812 | hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr); |
| 813 | |
Waskiewicz Jr, Peter P | aca6bee | 2009-05-17 12:32:48 +0000 | [diff] [blame] | 814 | /* |
| 815 | * Store MAC address from RAR0, clear receive address registers, and |
| 816 | * clear the multicast table |
| 817 | */ |
| 818 | hw->mac.ops.init_rx_addrs(hw); |
| 819 | |
Don Skidmore | 8ca783a | 2009-05-26 20:40:47 -0700 | [diff] [blame] | 820 | if (phy_status) |
| 821 | status = phy_status; |
| 822 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 823 | return status; |
| 824 | } |
| 825 | |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 826 | /** |
| 827 | * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address |
| 828 | * @hw: pointer to hardware struct |
| 829 | * @rar: receive address register index to associate with a VMDq index |
| 830 | * @vmdq: VMDq set index |
| 831 | **/ |
Hannes Eder | e855aac | 2008-12-26 00:03:59 -0800 | [diff] [blame] | 832 | static s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq) |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 833 | { |
| 834 | u32 rar_high; |
Emil Tantilov | c700f4e | 2011-02-17 11:34:58 +0000 | [diff] [blame] | 835 | u32 rar_entries = hw->mac.num_rar_entries; |
| 836 | |
| 837 | /* Make sure we are using a valid rar index range */ |
| 838 | if (rar >= rar_entries) { |
| 839 | hw_dbg(hw, "RAR index %d is out of range.\n", rar); |
| 840 | return IXGBE_ERR_INVALID_ARGUMENT; |
| 841 | } |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 842 | |
| 843 | rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar)); |
| 844 | rar_high &= ~IXGBE_RAH_VIND_MASK; |
| 845 | rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK); |
| 846 | IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high); |
| 847 | return 0; |
| 848 | } |
| 849 | |
| 850 | /** |
| 851 | * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address |
| 852 | * @hw: pointer to hardware struct |
| 853 | * @rar: receive address register index to associate with a VMDq index |
| 854 | * @vmdq: VMDq clear index (not used in 82598, but elsewhere) |
| 855 | **/ |
| 856 | static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq) |
| 857 | { |
| 858 | u32 rar_high; |
| 859 | u32 rar_entries = hw->mac.num_rar_entries; |
| 860 | |
Emil Tantilov | c700f4e | 2011-02-17 11:34:58 +0000 | [diff] [blame] | 861 | |
| 862 | /* Make sure we are using a valid rar index range */ |
| 863 | if (rar >= rar_entries) { |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 864 | hw_dbg(hw, "RAR index %d is out of range.\n", rar); |
Emil Tantilov | c700f4e | 2011-02-17 11:34:58 +0000 | [diff] [blame] | 865 | return IXGBE_ERR_INVALID_ARGUMENT; |
| 866 | } |
| 867 | |
| 868 | rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar)); |
| 869 | if (rar_high & IXGBE_RAH_VIND_MASK) { |
| 870 | rar_high &= ~IXGBE_RAH_VIND_MASK; |
| 871 | IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high); |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 872 | } |
| 873 | |
| 874 | return 0; |
| 875 | } |
| 876 | |
| 877 | /** |
| 878 | * ixgbe_set_vfta_82598 - Set VLAN filter table |
| 879 | * @hw: pointer to hardware structure |
| 880 | * @vlan: VLAN id to write to VLAN filter |
| 881 | * @vind: VMDq output index that maps queue to VLAN id in VFTA |
| 882 | * @vlan_on: boolean flag to turn on/off VLAN in VFTA |
Alexander Duyck | b6488b6 | 2015-11-02 17:10:01 -0800 | [diff] [blame] | 883 | * @vlvf_bypass: boolean flag - unused |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 884 | * |
| 885 | * Turn on/off specified VLAN in the VLAN filter table. |
| 886 | **/ |
Hannes Eder | e855aac | 2008-12-26 00:03:59 -0800 | [diff] [blame] | 887 | static s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind, |
Alexander Duyck | b6488b6 | 2015-11-02 17:10:01 -0800 | [diff] [blame] | 888 | bool vlan_on, bool vlvf_bypass) |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 889 | { |
| 890 | u32 regindex; |
| 891 | u32 bitindex; |
| 892 | u32 bits; |
| 893 | u32 vftabyte; |
| 894 | |
| 895 | if (vlan > 4095) |
| 896 | return IXGBE_ERR_PARAM; |
| 897 | |
| 898 | /* Determine 32-bit word position in array */ |
| 899 | regindex = (vlan >> 5) & 0x7F; /* upper seven bits */ |
| 900 | |
| 901 | /* Determine the location of the (VMD) queue index */ |
| 902 | vftabyte = ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */ |
| 903 | bitindex = (vlan & 0x7) << 2; /* lower 3 bits indicate nibble */ |
| 904 | |
| 905 | /* Set the nibble for VMD queue index */ |
| 906 | bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex)); |
| 907 | bits &= (~(0x0F << bitindex)); |
| 908 | bits |= (vind << bitindex); |
| 909 | IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits); |
| 910 | |
| 911 | /* Determine the location of the bit for this VLAN id */ |
| 912 | bitindex = vlan & 0x1F; /* lower five bits */ |
| 913 | |
| 914 | bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex)); |
| 915 | if (vlan_on) |
| 916 | /* Turn on this VLAN id */ |
| 917 | bits |= (1 << bitindex); |
| 918 | else |
| 919 | /* Turn off this VLAN id */ |
| 920 | bits &= ~(1 << bitindex); |
| 921 | IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits); |
| 922 | |
| 923 | return 0; |
| 924 | } |
| 925 | |
| 926 | /** |
| 927 | * ixgbe_clear_vfta_82598 - Clear VLAN filter table |
| 928 | * @hw: pointer to hardware structure |
| 929 | * |
| 930 | * Clears the VLAN filer table, and the VMDq index associated with the filter |
| 931 | **/ |
| 932 | static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw) |
| 933 | { |
| 934 | u32 offset; |
| 935 | u32 vlanbyte; |
| 936 | |
| 937 | for (offset = 0; offset < hw->mac.vft_size; offset++) |
| 938 | IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0); |
| 939 | |
| 940 | for (vlanbyte = 0; vlanbyte < 4; vlanbyte++) |
| 941 | for (offset = 0; offset < hw->mac.vft_size; offset++) |
| 942 | IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset), |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 943 | 0); |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 944 | |
| 945 | return 0; |
| 946 | } |
| 947 | |
| 948 | /** |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 949 | * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register |
| 950 | * @hw: pointer to hardware structure |
| 951 | * @reg: analog register to read |
| 952 | * @val: read value |
| 953 | * |
| 954 | * Performs read operation to Atlas analog register specified. |
| 955 | **/ |
Hannes Eder | e855aac | 2008-12-26 00:03:59 -0800 | [diff] [blame] | 956 | static s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val) |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 957 | { |
| 958 | u32 atlas_ctl; |
| 959 | |
| 960 | IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, |
Jacob Keller | e7cf745 | 2014-04-09 06:03:10 +0000 | [diff] [blame] | 961 | IXGBE_ATLASCTL_WRITE_CMD | (reg << 8)); |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 962 | IXGBE_WRITE_FLUSH(hw); |
| 963 | udelay(10); |
| 964 | atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL); |
| 965 | *val = (u8)atlas_ctl; |
| 966 | |
| 967 | return 0; |
| 968 | } |
| 969 | |
| 970 | /** |
| 971 | * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register |
| 972 | * @hw: pointer to hardware structure |
| 973 | * @reg: atlas register to write |
| 974 | * @val: value to write |
| 975 | * |
| 976 | * Performs write operation to Atlas analog register specified. |
| 977 | **/ |
Hannes Eder | e855aac | 2008-12-26 00:03:59 -0800 | [diff] [blame] | 978 | static s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val) |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 979 | { |
| 980 | u32 atlas_ctl; |
| 981 | |
| 982 | atlas_ctl = (reg << 8) | val; |
| 983 | IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl); |
| 984 | IXGBE_WRITE_FLUSH(hw); |
| 985 | udelay(10); |
| 986 | |
| 987 | return 0; |
| 988 | } |
| 989 | |
| 990 | /** |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 991 | * ixgbe_read_i2c_phy_82598 - Reads 8 bit word over I2C interface. |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 992 | * @hw: pointer to hardware structure |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 993 | * @dev_addr: address to read from |
| 994 | * @byte_offset: byte offset to read from dev_addr |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 995 | * @eeprom_data: value read |
| 996 | * |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 997 | * Performs 8 byte read operation to SFP module's data over I2C interface. |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 998 | **/ |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 999 | static s32 ixgbe_read_i2c_phy_82598(struct ixgbe_hw *hw, u8 dev_addr, |
| 1000 | u8 byte_offset, u8 *eeprom_data) |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1001 | { |
| 1002 | s32 status = 0; |
| 1003 | u16 sfp_addr = 0; |
| 1004 | u16 sfp_data = 0; |
| 1005 | u16 sfp_stat = 0; |
Emil Tantilov | 3dcc2f41 | 2013-05-29 06:23:05 +0000 | [diff] [blame] | 1006 | u16 gssr; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1007 | u32 i; |
| 1008 | |
Emil Tantilov | 3dcc2f41 | 2013-05-29 06:23:05 +0000 | [diff] [blame] | 1009 | if (IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1) |
| 1010 | gssr = IXGBE_GSSR_PHY1_SM; |
| 1011 | else |
| 1012 | gssr = IXGBE_GSSR_PHY0_SM; |
| 1013 | |
| 1014 | if (hw->mac.ops.acquire_swfw_sync(hw, gssr) != 0) |
| 1015 | return IXGBE_ERR_SWFW_SYNC; |
| 1016 | |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1017 | if (hw->phy.type == ixgbe_phy_nl) { |
| 1018 | /* |
| 1019 | * phy SDA/SCL registers are at addresses 0xC30A to |
| 1020 | * 0xC30D. These registers are used to talk to the SFP+ |
| 1021 | * module's EEPROM through the SDA/SCL (I2C) interface. |
| 1022 | */ |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 1023 | sfp_addr = (dev_addr << 8) + byte_offset; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1024 | sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK); |
Emil Tantilov | 3dcc2f41 | 2013-05-29 06:23:05 +0000 | [diff] [blame] | 1025 | hw->phy.ops.write_reg_mdi(hw, |
| 1026 | IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR, |
| 1027 | MDIO_MMD_PMAPMD, |
| 1028 | sfp_addr); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1029 | |
| 1030 | /* Poll status */ |
| 1031 | for (i = 0; i < 100; i++) { |
Emil Tantilov | 3dcc2f41 | 2013-05-29 06:23:05 +0000 | [diff] [blame] | 1032 | hw->phy.ops.read_reg_mdi(hw, |
| 1033 | IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT, |
| 1034 | MDIO_MMD_PMAPMD, |
| 1035 | &sfp_stat); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1036 | sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK; |
| 1037 | if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS) |
| 1038 | break; |
Don Skidmore | 032b432 | 2011-03-18 09:32:53 +0000 | [diff] [blame] | 1039 | usleep_range(10000, 20000); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1040 | } |
| 1041 | |
| 1042 | if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) { |
| 1043 | hw_dbg(hw, "EEPROM read did not pass.\n"); |
| 1044 | status = IXGBE_ERR_SFP_NOT_PRESENT; |
| 1045 | goto out; |
| 1046 | } |
| 1047 | |
| 1048 | /* Read data */ |
Emil Tantilov | 3dcc2f41 | 2013-05-29 06:23:05 +0000 | [diff] [blame] | 1049 | hw->phy.ops.read_reg_mdi(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA, |
| 1050 | MDIO_MMD_PMAPMD, &sfp_data); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1051 | |
| 1052 | *eeprom_data = (u8)(sfp_data >> 8); |
| 1053 | } else { |
| 1054 | status = IXGBE_ERR_PHY; |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1055 | } |
| 1056 | |
| 1057 | out: |
Emil Tantilov | 3dcc2f41 | 2013-05-29 06:23:05 +0000 | [diff] [blame] | 1058 | hw->mac.ops.release_swfw_sync(hw, gssr); |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1059 | return status; |
| 1060 | } |
| 1061 | |
| 1062 | /** |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 1063 | * ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface. |
| 1064 | * @hw: pointer to hardware structure |
| 1065 | * @byte_offset: EEPROM byte offset to read |
| 1066 | * @eeprom_data: value read |
| 1067 | * |
| 1068 | * Performs 8 byte read operation to SFP module's EEPROM over I2C interface. |
| 1069 | **/ |
| 1070 | static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset, |
| 1071 | u8 *eeprom_data) |
| 1072 | { |
| 1073 | return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR, |
| 1074 | byte_offset, eeprom_data); |
| 1075 | } |
| 1076 | |
| 1077 | /** |
| 1078 | * ixgbe_read_i2c_sff8472_82598 - Reads 8 bit word over I2C interface. |
| 1079 | * @hw: pointer to hardware structure |
| 1080 | * @byte_offset: byte offset at address 0xA2 |
| 1081 | * @eeprom_data: value read |
| 1082 | * |
| 1083 | * Performs 8 byte read operation to SFP module's SFF-8472 data over I2C |
| 1084 | **/ |
| 1085 | static s32 ixgbe_read_i2c_sff8472_82598(struct ixgbe_hw *hw, u8 byte_offset, |
| 1086 | u8 *sff8472_data) |
| 1087 | { |
| 1088 | return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR2, |
| 1089 | byte_offset, sff8472_data); |
| 1090 | } |
| 1091 | |
| 1092 | /** |
Emil Tantilov | c913018 | 2011-03-16 01:55:55 +0000 | [diff] [blame] | 1093 | * ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple |
| 1094 | * port devices. |
| 1095 | * @hw: pointer to the HW structure |
| 1096 | * |
| 1097 | * Calls common function and corrects issue with some single port devices |
| 1098 | * that enable LAN1 but not LAN0. |
| 1099 | **/ |
| 1100 | static void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw) |
| 1101 | { |
| 1102 | struct ixgbe_bus_info *bus = &hw->bus; |
| 1103 | u16 pci_gen = 0; |
| 1104 | u16 pci_ctrl2 = 0; |
| 1105 | |
| 1106 | ixgbe_set_lan_id_multi_port_pcie(hw); |
| 1107 | |
| 1108 | /* check if LAN0 is disabled */ |
| 1109 | hw->eeprom.ops.read(hw, IXGBE_PCIE_GENERAL_PTR, &pci_gen); |
| 1110 | if ((pci_gen != 0) && (pci_gen != 0xFFFF)) { |
| 1111 | |
| 1112 | hw->eeprom.ops.read(hw, pci_gen + IXGBE_PCIE_CTRL2, &pci_ctrl2); |
| 1113 | |
| 1114 | /* if LAN0 is completely disabled force function to 0 */ |
| 1115 | if ((pci_ctrl2 & IXGBE_PCIE_CTRL2_LAN_DISABLE) && |
| 1116 | !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DISABLE_SELECT) && |
| 1117 | !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DUMMY_ENABLE)) { |
| 1118 | |
| 1119 | bus->func = 0; |
| 1120 | } |
| 1121 | } |
| 1122 | } |
| 1123 | |
John Fastabend | 80605c65 | 2011-05-02 12:34:10 +0000 | [diff] [blame] | 1124 | /** |
Jacob Keller | 4483470 | 2014-02-22 01:23:51 +0000 | [diff] [blame] | 1125 | * ixgbe_set_rxpba_82598 - Initialize RX packet buffer |
John Fastabend | 80605c65 | 2011-05-02 12:34:10 +0000 | [diff] [blame] | 1126 | * @hw: pointer to hardware structure |
Jacob Keller | 4483470 | 2014-02-22 01:23:51 +0000 | [diff] [blame] | 1127 | * @num_pb: number of packet buffers to allocate |
| 1128 | * @headroom: reserve n KB of headroom |
| 1129 | * @strategy: packet buffer allocation strategy |
| 1130 | **/ |
| 1131 | static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb, |
| 1132 | u32 headroom, int strategy) |
John Fastabend | 80605c65 | 2011-05-02 12:34:10 +0000 | [diff] [blame] | 1133 | { |
| 1134 | u32 rxpktsize = IXGBE_RXPBSIZE_64KB; |
| 1135 | u8 i = 0; |
| 1136 | |
| 1137 | if (!num_pb) |
| 1138 | return; |
| 1139 | |
| 1140 | /* Setup Rx packet buffer sizes */ |
| 1141 | switch (strategy) { |
| 1142 | case PBA_STRATEGY_WEIGHTED: |
| 1143 | /* Setup the first four at 80KB */ |
| 1144 | rxpktsize = IXGBE_RXPBSIZE_80KB; |
| 1145 | for (; i < 4; i++) |
| 1146 | IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize); |
| 1147 | /* Setup the last four at 48KB...don't re-init i */ |
| 1148 | rxpktsize = IXGBE_RXPBSIZE_48KB; |
| 1149 | /* Fall Through */ |
| 1150 | case PBA_STRATEGY_EQUAL: |
| 1151 | default: |
| 1152 | /* Divide the remaining Rx packet buffer evenly among the TCs */ |
| 1153 | for (; i < IXGBE_MAX_PACKET_BUFFERS; i++) |
| 1154 | IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize); |
| 1155 | break; |
| 1156 | } |
| 1157 | |
| 1158 | /* Setup Tx packet buffer sizes */ |
| 1159 | for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) |
| 1160 | IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), IXGBE_TXPBSIZE_40KB); |
John Fastabend | 80605c65 | 2011-05-02 12:34:10 +0000 | [diff] [blame] | 1161 | } |
| 1162 | |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1163 | static struct ixgbe_mac_operations mac_ops_82598 = { |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1164 | .init_hw = &ixgbe_init_hw_generic, |
| 1165 | .reset_hw = &ixgbe_reset_hw_82598, |
Mallikarjuna R Chilakala | 202ff1e | 2009-08-03 07:20:38 +0000 | [diff] [blame] | 1166 | .start_hw = &ixgbe_start_hw_82598, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1167 | .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1168 | .get_media_type = &ixgbe_get_media_type_82598, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1169 | .enable_rx_dma = &ixgbe_enable_rx_dma_generic, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1170 | .get_mac_addr = &ixgbe_get_mac_addr_generic, |
| 1171 | .stop_adapter = &ixgbe_stop_adapter_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1172 | .get_bus_info = &ixgbe_get_bus_info_generic, |
Emil Tantilov | c913018 | 2011-03-16 01:55:55 +0000 | [diff] [blame] | 1173 | .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie_82598, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1174 | .read_analog_reg8 = &ixgbe_read_analog_reg8_82598, |
| 1175 | .write_analog_reg8 = &ixgbe_write_analog_reg8_82598, |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 1176 | .setup_link = &ixgbe_setup_mac_link_82598, |
John Fastabend | 80605c65 | 2011-05-02 12:34:10 +0000 | [diff] [blame] | 1177 | .set_rxpba = &ixgbe_set_rxpba_82598, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1178 | .check_link = &ixgbe_check_mac_link_82598, |
| 1179 | .get_link_capabilities = &ixgbe_get_link_capabilities_82598, |
| 1180 | .led_on = &ixgbe_led_on_generic, |
| 1181 | .led_off = &ixgbe_led_off_generic, |
PJ Waskiewicz | 87c1201 | 2009-04-08 13:20:31 +0000 | [diff] [blame] | 1182 | .blink_led_start = &ixgbe_blink_led_start_generic, |
| 1183 | .blink_led_stop = &ixgbe_blink_led_stop_generic, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1184 | .set_rar = &ixgbe_set_rar_generic, |
| 1185 | .clear_rar = &ixgbe_clear_rar_generic, |
| 1186 | .set_vmdq = &ixgbe_set_vmdq_82598, |
| 1187 | .clear_vmdq = &ixgbe_clear_vmdq_82598, |
| 1188 | .init_rx_addrs = &ixgbe_init_rx_addrs_generic, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1189 | .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic, |
| 1190 | .enable_mc = &ixgbe_enable_mc_generic, |
| 1191 | .disable_mc = &ixgbe_disable_mc_generic, |
| 1192 | .clear_vfta = &ixgbe_clear_vfta_82598, |
| 1193 | .set_vfta = &ixgbe_set_vfta_82598, |
Mallikarjuna R Chilakala | 620fa03 | 2009-06-04 11:11:13 +0000 | [diff] [blame] | 1194 | .fc_enable = &ixgbe_fc_enable_82598, |
Emil Tantilov | 9612de9 | 2011-05-07 07:40:20 +0000 | [diff] [blame] | 1195 | .set_fw_drv_ver = NULL, |
Don Skidmore | 5e65510 | 2011-02-25 01:58:04 +0000 | [diff] [blame] | 1196 | .acquire_swfw_sync = &ixgbe_acquire_swfw_sync, |
| 1197 | .release_swfw_sync = &ixgbe_release_swfw_sync, |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 1198 | .get_thermal_sensor_data = NULL, |
| 1199 | .init_thermal_sensor_thresh = NULL, |
Don Skidmore | 429d6a3 | 2014-02-27 20:32:41 -0800 | [diff] [blame] | 1200 | .prot_autoc_read = &prot_autoc_read_generic, |
| 1201 | .prot_autoc_write = &prot_autoc_write_generic, |
Don Skidmore | 1f9ac57 | 2015-03-13 13:54:30 -0700 | [diff] [blame] | 1202 | .enable_rx = &ixgbe_enable_rx_generic, |
| 1203 | .disable_rx = &ixgbe_disable_rx_generic, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1204 | }; |
| 1205 | |
| 1206 | static struct ixgbe_eeprom_operations eeprom_ops_82598 = { |
| 1207 | .init_params = &ixgbe_init_eeprom_params_generic, |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 1208 | .read = &ixgbe_read_eerd_generic, |
Emil Tantilov | 2fa5eef | 2011-10-06 08:57:04 +0000 | [diff] [blame] | 1209 | .write = &ixgbe_write_eeprom_generic, |
| 1210 | .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic, |
Emil Tantilov | 68c7005 | 2011-04-20 08:49:06 +0000 | [diff] [blame] | 1211 | .read_buffer = &ixgbe_read_eerd_buffer_generic, |
Don Skidmore | a391f1d | 2010-11-16 19:27:15 -0800 | [diff] [blame] | 1212 | .calc_checksum = &ixgbe_calc_eeprom_checksum_generic, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1213 | .validate_checksum = &ixgbe_validate_eeprom_checksum_generic, |
| 1214 | .update_checksum = &ixgbe_update_eeprom_checksum_generic, |
| 1215 | }; |
| 1216 | |
| 1217 | static struct ixgbe_phy_operations phy_ops_82598 = { |
| 1218 | .identify = &ixgbe_identify_phy_generic, |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 1219 | .identify_sfp = &ixgbe_identify_module_generic, |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 1220 | .init = &ixgbe_init_phy_ops_82598, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1221 | .reset = &ixgbe_reset_phy_generic, |
| 1222 | .read_reg = &ixgbe_read_phy_reg_generic, |
| 1223 | .write_reg = &ixgbe_write_phy_reg_generic, |
Emil Tantilov | 3dcc2f41 | 2013-05-29 06:23:05 +0000 | [diff] [blame] | 1224 | .read_reg_mdi = &ixgbe_read_phy_reg_mdi, |
| 1225 | .write_reg_mdi = &ixgbe_write_phy_reg_mdi, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1226 | .setup_link = &ixgbe_setup_phy_link_generic, |
| 1227 | .setup_link_speed = &ixgbe_setup_phy_link_speed_generic, |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 1228 | .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_82598, |
Donald Skidmore | c4900be | 2008-11-20 21:11:42 -0800 | [diff] [blame] | 1229 | .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_82598, |
Don Skidmore | 961fac8 | 2015-06-09 16:09:47 -0700 | [diff] [blame] | 1230 | .check_overtemp = &ixgbe_tn_check_overtemp, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1231 | }; |
| 1232 | |
Auke Kok | 3957d63 | 2007-10-31 15:22:10 -0700 | [diff] [blame] | 1233 | struct ixgbe_info ixgbe_82598_info = { |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1234 | .mac = ixgbe_mac_82598EB, |
| 1235 | .get_invariants = &ixgbe_get_invariants_82598, |
| 1236 | .mac_ops = &mac_ops_82598, |
Jesse Brandeburg | c44ade9 | 2008-09-11 19:59:59 -0700 | [diff] [blame] | 1237 | .eeprom_ops = &eeprom_ops_82598, |
| 1238 | .phy_ops = &phy_ops_82598, |
Don Skidmore | 9a900ec | 2015-06-09 17:15:01 -0700 | [diff] [blame] | 1239 | .mvals = ixgbe_mvals_8259X, |
Auke Kok | 9a799d7 | 2007-09-15 14:07:45 -0700 | [diff] [blame] | 1240 | }; |