blob: ab1b70ce19c1a62b0d84ac1cfd76eebe09b2c076 [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
Paul Gortmakere0cd3602011-08-30 11:04:30 -040027#include <linux/module.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000028
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000030#include "vmwgfx_drv.h"
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/ttm/ttm_placement.h>
32#include <drm/ttm/ttm_bo_driver.h>
33#include <drm/ttm/ttm_object.h>
34#include <drm/ttm/ttm_module.h>
Thomas Hellstromd92d9852013-10-24 01:49:26 -070035#include <linux/dma_remapping.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000036
37#define VMWGFX_DRIVER_NAME "vmwgfx"
38#define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
39#define VMWGFX_CHIP_SVGAII 0
40#define VMW_FB_RESERVATION 0
41
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +010042#define VMW_MIN_INITIAL_WIDTH 800
43#define VMW_MIN_INITIAL_HEIGHT 600
44
45
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000046/**
47 * Fully encoded drm commands. Might move to vmw_drm.h
48 */
49
50#define DRM_IOCTL_VMW_GET_PARAM \
51 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
52 struct drm_vmw_getparam_arg)
53#define DRM_IOCTL_VMW_ALLOC_DMABUF \
54 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
55 union drm_vmw_alloc_dmabuf_arg)
56#define DRM_IOCTL_VMW_UNREF_DMABUF \
57 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
58 struct drm_vmw_unref_dmabuf_arg)
59#define DRM_IOCTL_VMW_CURSOR_BYPASS \
60 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
61 struct drm_vmw_cursor_bypass_arg)
62
63#define DRM_IOCTL_VMW_CONTROL_STREAM \
64 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
65 struct drm_vmw_control_stream_arg)
66#define DRM_IOCTL_VMW_CLAIM_STREAM \
67 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
68 struct drm_vmw_stream_arg)
69#define DRM_IOCTL_VMW_UNREF_STREAM \
70 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
71 struct drm_vmw_stream_arg)
72
73#define DRM_IOCTL_VMW_CREATE_CONTEXT \
74 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
75 struct drm_vmw_context_arg)
76#define DRM_IOCTL_VMW_UNREF_CONTEXT \
77 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
78 struct drm_vmw_context_arg)
79#define DRM_IOCTL_VMW_CREATE_SURFACE \
80 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
81 union drm_vmw_surface_create_arg)
82#define DRM_IOCTL_VMW_UNREF_SURFACE \
83 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
84 struct drm_vmw_surface_arg)
85#define DRM_IOCTL_VMW_REF_SURFACE \
86 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
87 union drm_vmw_surface_reference_arg)
88#define DRM_IOCTL_VMW_EXECBUF \
89 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
90 struct drm_vmw_execbuf_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000091#define DRM_IOCTL_VMW_GET_3D_CAP \
92 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
93 struct drm_vmw_get_3d_cap_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000094#define DRM_IOCTL_VMW_FENCE_WAIT \
95 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
96 struct drm_vmw_fence_wait_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000097#define DRM_IOCTL_VMW_FENCE_SIGNALED \
98 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
99 struct drm_vmw_fence_signaled_arg)
100#define DRM_IOCTL_VMW_FENCE_UNREF \
101 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
102 struct drm_vmw_fence_arg)
Thomas Hellstrom57c5ee72011-10-10 12:23:26 +0200103#define DRM_IOCTL_VMW_FENCE_EVENT \
104 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
105 struct drm_vmw_fence_event_arg)
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200106#define DRM_IOCTL_VMW_PRESENT \
107 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
108 struct drm_vmw_present_arg)
109#define DRM_IOCTL_VMW_PRESENT_READBACK \
110 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
111 struct drm_vmw_present_readback_arg)
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200112#define DRM_IOCTL_VMW_UPDATE_LAYOUT \
113 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
114 struct drm_vmw_update_layout_arg)
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100115#define DRM_IOCTL_VMW_CREATE_SHADER \
116 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
117 struct drm_vmw_shader_create_arg)
118#define DRM_IOCTL_VMW_UNREF_SHADER \
119 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
120 struct drm_vmw_shader_arg)
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100121#define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
122 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
123 union drm_vmw_gb_surface_create_arg)
124#define DRM_IOCTL_VMW_GB_SURFACE_REF \
125 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
126 union drm_vmw_gb_surface_reference_arg)
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100127#define DRM_IOCTL_VMW_SYNCCPU \
128 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
129 struct drm_vmw_synccpu_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000130
131/**
132 * The core DRM version of this macro doesn't account for
133 * DRM_COMMAND_BASE.
134 */
135
136#define VMW_IOCTL_DEF(ioctl, func, flags) \
Ville Syrjälä7e7392a2015-03-27 15:51:56 +0200137 [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000138
139/**
140 * Ioctl definitions.
141 */
142
Rob Clarkbaa70942013-08-02 13:27:49 -0400143static const struct drm_ioctl_desc vmw_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +1000144 VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100145 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000146 VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100147 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000148 VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100149 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000150 VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100151 vmw_kms_cursor_bypass_ioctl,
152 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000153
Dave Airlie1b2f1482010-08-14 20:20:34 +1000154 VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100155 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000156 VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100157 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000158 VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100159 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000160
Dave Airlie1b2f1482010-08-14 20:20:34 +1000161 VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100162 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000163 VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100164 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000165 VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100166 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000167 VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100168 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000169 VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100170 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000171 VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100172 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000173 VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200174 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000175 VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
176 vmw_fence_obj_signaled_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200177 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000178 VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100179 DRM_UNLOCKED | DRM_RENDER_ALLOW),
180 VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
181 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromf63f6a52011-09-01 20:18:41 +0000182 VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100183 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200184
185 /* these allow direct access to the framebuffers mark as master only */
186 VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
187 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
188 VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
189 vmw_present_readback_ioctl,
190 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200191 VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
192 vmw_kms_update_layout_ioctl,
193 DRM_MASTER | DRM_UNLOCKED),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100194 VMW_IOCTL_DEF(VMW_CREATE_SHADER,
195 vmw_shader_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100196 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100197 VMW_IOCTL_DEF(VMW_UNREF_SHADER,
198 vmw_shader_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100199 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100200 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
201 vmw_gb_surface_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100202 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100203 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
204 vmw_gb_surface_reference_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100205 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100206 VMW_IOCTL_DEF(VMW_SYNCCPU,
207 vmw_user_dmabuf_synccpu_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200208 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000209};
210
211static struct pci_device_id vmw_pci_id_list[] = {
212 {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
213 {0, 0, 0}
214};
Dave Airliec4903422012-08-28 21:40:51 -0400215MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000216
Dave Airlie5d2afab2012-08-28 21:38:49 -0400217static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700218static int vmw_force_iommu;
219static int vmw_restrict_iommu;
220static int vmw_force_coherent;
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100221static int vmw_restrict_dma_mask;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000222
223static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
224static void vmw_master_init(struct vmw_master *);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100225static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
226 void *ptr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000227
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200228MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
229module_param_named(enable_fbdev, enable_fbdev, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700230MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
231module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
232MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
233module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
234MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
235module_param_named(force_coherent, vmw_force_coherent, int, 0600);
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100236MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
237module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700238
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200239
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000240static void vmw_print_capabilities(uint32_t capabilities)
241{
242 DRM_INFO("Capabilities:\n");
243 if (capabilities & SVGA_CAP_RECT_COPY)
244 DRM_INFO(" Rect copy.\n");
245 if (capabilities & SVGA_CAP_CURSOR)
246 DRM_INFO(" Cursor.\n");
247 if (capabilities & SVGA_CAP_CURSOR_BYPASS)
248 DRM_INFO(" Cursor bypass.\n");
249 if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
250 DRM_INFO(" Cursor bypass 2.\n");
251 if (capabilities & SVGA_CAP_8BIT_EMULATION)
252 DRM_INFO(" 8bit emulation.\n");
253 if (capabilities & SVGA_CAP_ALPHA_CURSOR)
254 DRM_INFO(" Alpha cursor.\n");
255 if (capabilities & SVGA_CAP_3D)
256 DRM_INFO(" 3D.\n");
257 if (capabilities & SVGA_CAP_EXTENDED_FIFO)
258 DRM_INFO(" Extended Fifo.\n");
259 if (capabilities & SVGA_CAP_MULTIMON)
260 DRM_INFO(" Multimon.\n");
261 if (capabilities & SVGA_CAP_PITCHLOCK)
262 DRM_INFO(" Pitchlock.\n");
263 if (capabilities & SVGA_CAP_IRQMASK)
264 DRM_INFO(" Irq mask.\n");
265 if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
266 DRM_INFO(" Display Topology.\n");
267 if (capabilities & SVGA_CAP_GMR)
268 DRM_INFO(" GMR.\n");
269 if (capabilities & SVGA_CAP_TRACES)
270 DRM_INFO(" Traces.\n");
Thomas Hellstromdcca2862011-08-31 07:42:51 +0000271 if (capabilities & SVGA_CAP_GMR2)
272 DRM_INFO(" GMR2.\n");
273 if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
274 DRM_INFO(" Screen Object 2.\n");
Thomas Hellstromc1234db2012-11-21 10:35:08 +0100275 if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
276 DRM_INFO(" Command Buffers.\n");
277 if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
278 DRM_INFO(" Command Buffers 2.\n");
279 if (capabilities & SVGA_CAP_GBOBJECTS)
280 DRM_INFO(" Guest Backed Resources.\n");
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700281 if (capabilities & SVGA_CAP_CMD_BUFFERS_3)
282 DRM_INFO(" Command Buffers 3.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000283}
284
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200285/**
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700286 * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200287 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700288 * @dev_priv: A device private structure.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200289 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700290 * This function creates a small buffer object that holds the query
291 * result for dummy queries emitted as query barriers.
292 * The function will then map the first page and initialize a pending
293 * occlusion query result structure, Finally it will unmap the buffer.
294 * No interruptible waits are done within this function.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200295 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700296 * Returns an error if bo creation or initialization fails.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200297 */
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700298static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200299{
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700300 int ret;
301 struct ttm_buffer_object *bo;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200302 struct ttm_bo_kmap_obj map;
303 volatile SVGA3dQueryResult *result;
304 bool dummy;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200305
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700306 /*
307 * Create the bo as pinned, so that a tryreserve will
308 * immediately succeed. This is because we're the only
309 * user of the bo currently.
310 */
311 ret = ttm_bo_create(&dev_priv->bdev,
312 PAGE_SIZE,
313 ttm_bo_type_device,
314 &vmw_sys_ne_placement,
315 0, false, NULL,
316 &bo);
317
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200318 if (unlikely(ret != 0))
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700319 return ret;
320
Thierry Redingee3939e2014-07-21 13:15:51 +0200321 ret = ttm_bo_reserve(bo, false, true, false, NULL);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700322 BUG_ON(ret != 0);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200323
324 ret = ttm_bo_kmap(bo, 0, 1, &map);
325 if (likely(ret == 0)) {
326 result = ttm_kmap_obj_virtual(&map, &dummy);
327 result->totalSize = sizeof(*result);
328 result->state = SVGA3D_QUERYSTATE_PENDING;
329 result->result32 = 0xff;
330 ttm_bo_kunmap(&map);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700331 }
332 vmw_bo_pin(bo, false);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200333 ttm_bo_unreserve(bo);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700334
335 if (unlikely(ret != 0)) {
336 DRM_ERROR("Dummy query buffer map failed.\n");
337 ttm_bo_unref(&bo);
338 } else
339 dev_priv->dummy_query_bo = bo;
340
341 return ret;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200342}
343
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700344/**
345 * vmw_request_device_late - Perform late device setup
346 *
347 * @dev_priv: Pointer to device private.
348 *
349 * This function performs setup of otables and enables large command
350 * buffer submission. These tasks are split out to a separate function
351 * because it reverts vmw_release_device_early and is intended to be used
352 * by an error path in the hibernation code.
353 */
354static int vmw_request_device_late(struct vmw_private *dev_priv)
355{
356 int ret;
357
358 if (dev_priv->has_mob) {
359 ret = vmw_otables_setup(dev_priv);
360 if (unlikely(ret != 0)) {
361 DRM_ERROR("Unable to initialize "
362 "guest Memory OBjects.\n");
363 return ret;
364 }
365 }
366
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700367 if (dev_priv->cman) {
368 ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
369 256*4096, 2*4096);
370 if (ret) {
371 struct vmw_cmdbuf_man *man = dev_priv->cman;
372
373 dev_priv->cman = NULL;
374 vmw_cmdbuf_man_destroy(man);
375 }
376 }
377
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700378 return 0;
379}
380
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000381static int vmw_request_device(struct vmw_private *dev_priv)
382{
383 int ret;
384
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000385 ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
386 if (unlikely(ret != 0)) {
387 DRM_ERROR("Unable to initialize FIFO.\n");
388 return ret;
389 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000390 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700391 dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
392 if (IS_ERR(dev_priv->cman))
393 dev_priv->cman = NULL;
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700394
395 ret = vmw_request_device_late(dev_priv);
396 if (ret)
397 goto out_no_mob;
398
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200399 ret = vmw_dummy_query_bo_create(dev_priv);
400 if (unlikely(ret != 0))
401 goto out_no_query_bo;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000402
403 return 0;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200404
405out_no_query_bo:
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700406 if (dev_priv->cman)
407 vmw_cmdbuf_remove_pool(dev_priv->cman);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700408 if (dev_priv->has_mob) {
409 (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100410 vmw_otables_takedown(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700411 }
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700412 if (dev_priv->cman)
413 vmw_cmdbuf_man_destroy(dev_priv->cman);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100414out_no_mob:
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200415 vmw_fence_fifo_down(dev_priv->fman);
416 vmw_fifo_release(dev_priv, &dev_priv->fifo);
417 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000418}
419
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700420/**
421 * vmw_release_device_early - Early part of fifo takedown.
422 *
423 * @dev_priv: Pointer to device private struct.
424 *
425 * This is the first part of command submission takedown, to be called before
426 * buffer management is taken down.
427 */
428static void vmw_release_device_early(struct vmw_private *dev_priv)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000429{
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200430 /*
431 * Previous destructions should've released
432 * the pinned bo.
433 */
434
435 BUG_ON(dev_priv->pinned_bo != NULL);
436
437 ttm_bo_unref(&dev_priv->dummy_query_bo);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700438 if (dev_priv->cman)
439 vmw_cmdbuf_remove_pool(dev_priv->cman);
440
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700441 if (dev_priv->has_mob) {
442 ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100443 vmw_otables_takedown(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700444 }
445}
446
447/**
448 * vmw_release_device_late - Late part of fifo takedown.
449 *
450 * @dev_priv: Pointer to device private struct.
451 *
452 * This is the last part of the command submission takedown, to be called when
453 * command submission is no longer needed. It may wait on pending fences.
454 */
455static void vmw_release_device_late(struct vmw_private *dev_priv)
456{
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000457 vmw_fence_fifo_down(dev_priv->fman);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700458 if (dev_priv->cman)
459 vmw_cmdbuf_man_destroy(dev_priv->cman);
460
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000461 vmw_fifo_release(dev_priv, &dev_priv->fifo);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000462}
463
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100464/**
465 * Sets the initial_[width|height] fields on the given vmw_private.
466 *
467 * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100468 * clamping the value to fb_max_[width|height] fields and the
469 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
470 * If the values appear to be invalid, set them to
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100471 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
472 */
473static void vmw_get_initial_size(struct vmw_private *dev_priv)
474{
475 uint32_t width;
476 uint32_t height;
477
478 width = vmw_read(dev_priv, SVGA_REG_WIDTH);
479 height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
480
481 width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100482 height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100483
484 if (width > dev_priv->fb_max_width ||
485 height > dev_priv->fb_max_height) {
486
487 /*
488 * This is a host error and shouldn't occur.
489 */
490
491 width = VMW_MIN_INITIAL_WIDTH;
492 height = VMW_MIN_INITIAL_HEIGHT;
493 }
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100494
495 dev_priv->initial_width = width;
496 dev_priv->initial_height = height;
497}
498
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700499/**
500 * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
501 * system.
502 *
503 * @dev_priv: Pointer to a struct vmw_private
504 *
505 * This functions tries to determine the IOMMU setup and what actions
506 * need to be taken by the driver to make system pages visible to the
507 * device.
508 * If this function decides that DMA is not possible, it returns -EINVAL.
509 * The driver may then try to disable features of the device that require
510 * DMA.
511 */
512static int vmw_dma_select_mode(struct vmw_private *dev_priv)
513{
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700514 static const char *names[vmw_dma_map_max] = {
515 [vmw_dma_phys] = "Using physical TTM page addresses.",
516 [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
517 [vmw_dma_map_populate] = "Keeping DMA mappings.",
518 [vmw_dma_map_bind] = "Giving up DMA mappings early."};
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800519#ifdef CONFIG_X86
520 const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700521
522#ifdef CONFIG_INTEL_IOMMU
523 if (intel_iommu_enabled) {
524 dev_priv->map_mode = vmw_dma_map_populate;
525 goto out_fixup;
526 }
527#endif
528
529 if (!(vmw_force_iommu || vmw_force_coherent)) {
530 dev_priv->map_mode = vmw_dma_phys;
531 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
532 return 0;
533 }
534
535 dev_priv->map_mode = vmw_dma_map_populate;
536
537 if (dma_ops->sync_single_for_cpu)
538 dev_priv->map_mode = vmw_dma_alloc_coherent;
539#ifdef CONFIG_SWIOTLB
540 if (swiotlb_nr_tbl() == 0)
541 dev_priv->map_mode = vmw_dma_map_populate;
542#endif
543
Dave Airlie21136942013-11-08 16:12:42 +1000544#ifdef CONFIG_INTEL_IOMMU
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700545out_fixup:
Dave Airlie21136942013-11-08 16:12:42 +1000546#endif
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700547 if (dev_priv->map_mode == vmw_dma_map_populate &&
548 vmw_restrict_iommu)
549 dev_priv->map_mode = vmw_dma_map_bind;
550
551 if (vmw_force_coherent)
552 dev_priv->map_mode = vmw_dma_alloc_coherent;
553
554#if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
555 /*
556 * No coherent page pool
557 */
558 if (dev_priv->map_mode == vmw_dma_alloc_coherent)
559 return -EINVAL;
560#endif
561
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800562#else /* CONFIG_X86 */
563 dev_priv->map_mode = vmw_dma_map_populate;
564#endif /* CONFIG_X86 */
565
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700566 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
567
568 return 0;
569}
570
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100571/**
572 * vmw_dma_masks - set required page- and dma masks
573 *
574 * @dev: Pointer to struct drm-device
575 *
576 * With 32-bit we can only handle 32 bit PFNs. Optionally set that
577 * restriction also for 64-bit systems.
578 */
579#ifdef CONFIG_INTEL_IOMMU
580static int vmw_dma_masks(struct vmw_private *dev_priv)
581{
582 struct drm_device *dev = dev_priv->dev;
583
584 if (intel_iommu_enabled &&
585 (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
586 DRM_INFO("Restricting DMA addresses to 44 bits.\n");
587 return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
588 }
589 return 0;
590}
591#else
592static int vmw_dma_masks(struct vmw_private *dev_priv)
593{
594 return 0;
595}
596#endif
597
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000598static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
599{
600 struct vmw_private *dev_priv;
601 int ret;
Peter Hanzelc1886602010-01-30 03:38:07 +0000602 uint32_t svga_id;
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000603 enum vmw_res_type i;
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700604 bool refuse_dma = false;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000605
606 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
607 if (unlikely(dev_priv == NULL)) {
608 DRM_ERROR("Failed allocating a device private struct.\n");
609 return -ENOMEM;
610 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000611
Dave Airlie466e69b2011-12-19 11:15:29 +0000612 pci_set_master(dev->pdev);
613
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000614 dev_priv->dev = dev;
615 dev_priv->vmw_chipset = chipset;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000616 dev_priv->last_read_seqno = (uint32_t) -100;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000617 mutex_init(&dev_priv->cmdbuf_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200618 mutex_init(&dev_priv->release_mutex);
Thomas Hellstrom173fb7d2013-10-08 02:32:36 -0700619 mutex_init(&dev_priv->binding_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000620 rwlock_init(&dev_priv->resource_lock);
Thomas Hellstrom294adf72014-02-27 12:34:51 +0100621 ttm_lock_init(&dev_priv->reservation_sem);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800622 spin_lock_init(&dev_priv->hw_lock);
623 spin_lock_init(&dev_priv->waiter_lock);
624 spin_lock_init(&dev_priv->cap_lock);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700625 spin_lock_init(&dev_priv->svga_lock);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000626
627 for (i = vmw_res_context; i < vmw_res_max; ++i) {
628 idr_init(&dev_priv->res_idr[i]);
629 INIT_LIST_HEAD(&dev_priv->res_lru[i]);
630 }
631
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000632 mutex_init(&dev_priv->init_mutex);
633 init_waitqueue_head(&dev_priv->fence_queue);
634 init_waitqueue_head(&dev_priv->fifo_queue);
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000635 dev_priv->fence_queue_waiters = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000636 atomic_set(&dev_priv->fifo_queue_waiters, 0);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000637
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200638 dev_priv->used_memory_size = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000639
640 dev_priv->io_start = pci_resource_start(dev->pdev, 0);
641 dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
642 dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
643
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200644 dev_priv->enable_fb = enable_fbdev;
645
Peter Hanzelc1886602010-01-30 03:38:07 +0000646 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
647 svga_id = vmw_read(dev_priv, SVGA_REG_ID);
648 if (svga_id != SVGA_ID_2) {
649 ret = -ENOSYS;
Masanari Iida49625902012-02-05 22:50:36 +0900650 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
Peter Hanzelc1886602010-01-30 03:38:07 +0000651 goto out_err0;
652 }
653
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000654 dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700655 ret = vmw_dma_select_mode(dev_priv);
656 if (unlikely(ret != 0)) {
657 DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
658 refuse_dma = true;
659 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000660
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200661 dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
662 dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
663 dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
664 dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100665
666 vmw_get_initial_size(dev_priv);
667
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100668 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000669 dev_priv->max_gmr_ids =
670 vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000671 dev_priv->max_gmr_pages =
672 vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
673 dev_priv->memory_size =
674 vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200675 dev_priv->memory_size -= dev_priv->vram_size;
676 } else {
677 /*
678 * An arbitrary limit of 512MiB on surface
679 * memory. But all HWV8 hardware supports GMR2.
680 */
681 dev_priv->memory_size = 512*1024*1024;
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000682 }
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100683 dev_priv->max_mob_pages = 0;
Charmaine Lee857aea12014-02-12 12:07:38 +0100684 dev_priv->max_mob_size = 0;
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100685 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
686 uint64_t mem_size =
687 vmw_read(dev_priv,
688 SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
689
690 dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100691 dev_priv->prim_bb_mem =
692 vmw_read(dev_priv,
693 SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
Charmaine Lee857aea12014-02-12 12:07:38 +0100694 dev_priv->max_mob_size =
695 vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
Sinclair Yeh35c05122015-06-26 01:42:06 -0700696 dev_priv->stdu_max_width =
697 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
698 dev_priv->stdu_max_height =
699 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
700
701 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
702 SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
703 dev_priv->texture_max_width = vmw_read(dev_priv,
704 SVGA_REG_DEV_CAP);
705 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
706 SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
707 dev_priv->texture_max_height = vmw_read(dev_priv,
708 SVGA_REG_DEV_CAP);
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100709 } else
710 dev_priv->prim_bb_mem = dev_priv->vram_size;
Sinclair Yeh35c05122015-06-26 01:42:06 -0700711
712 vmw_print_capabilities(dev_priv->capabilities);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000713
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100714 ret = vmw_dma_masks(dev_priv);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800715 if (unlikely(ret != 0))
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100716 goto out_err0;
717
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100718 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000719 DRM_INFO("Max GMR ids is %u\n",
720 (unsigned)dev_priv->max_gmr_ids);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000721 DRM_INFO("Max number of GMR pages is %u\n",
722 (unsigned)dev_priv->max_gmr_pages);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200723 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
724 (unsigned)dev_priv->memory_size / 1024);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000725 }
Thomas Hellstrombc2d6502012-11-21 10:32:36 +0100726 DRM_INFO("Maximum display memory size is %u kiB\n",
727 dev_priv->prim_bb_mem / 1024);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000728 DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
729 dev_priv->vram_start, dev_priv->vram_size / 1024);
730 DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
731 dev_priv->mmio_start, dev_priv->mmio_size / 1024);
732
733 ret = vmw_ttm_global_init(dev_priv);
734 if (unlikely(ret != 0))
735 goto out_err0;
736
737
738 vmw_master_init(&dev_priv->fbdev_master);
739 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
740 dev_priv->active_master = &dev_priv->fbdev_master;
741
Dave Airliea2c06ee2011-02-23 14:24:01 +1000742
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000743 dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
744 dev_priv->mmio_size);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000745
746 dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
747 dev_priv->mmio_size);
748
749 if (unlikely(dev_priv->mmio_virt == NULL)) {
750 ret = -ENOMEM;
751 DRM_ERROR("Failed mapping MMIO.\n");
752 goto out_err3;
753 }
754
Jakob Bornecrantzd7e19582010-05-28 11:21:59 +0200755 /* Need mmio memory to check for fifo pitchlock cap. */
756 if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
757 !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
758 !vmw_fifo_have_pitchlock(dev_priv)) {
759 ret = -ENOSYS;
760 DRM_ERROR("Hardware has no pitchlock\n");
761 goto out_err4;
762 }
763
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000764 dev_priv->tdev = ttm_object_device_init
Thomas Hellstrom69977ff2013-11-13 01:50:46 -0800765 (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000766
767 if (unlikely(dev_priv->tdev == NULL)) {
768 DRM_ERROR("Unable to initialize TTM object management.\n");
769 ret = -ENOMEM;
770 goto out_err4;
771 }
772
773 dev->dev_private = dev_priv;
774
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000775 ret = pci_request_regions(dev->pdev, "vmwgfx probe");
776 dev_priv->stealth = (ret != 0);
777 if (dev_priv->stealth) {
778 /**
779 * Request at least the mmio PCI resource.
780 */
781
782 DRM_INFO("It appears like vesafb is loaded. "
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000783 "Ignore above error if any.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000784 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
785 if (unlikely(ret != 0)) {
786 DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
787 goto out_no_device;
788 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000789 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000790
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000791 if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100792 ret = drm_irq_install(dev, dev->pdev->irq);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000793 if (ret != 0) {
794 DRM_ERROR("Failed installing irq: %d\n", ret);
795 goto out_no_irq;
796 }
797 }
798
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000799 dev_priv->fman = vmw_fence_manager_init(dev_priv);
Wei Yongjun14bbf202013-08-26 15:15:37 +0800800 if (unlikely(dev_priv->fman == NULL)) {
801 ret = -ENOMEM;
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000802 goto out_no_fman;
Wei Yongjun14bbf202013-08-26 15:15:37 +0800803 }
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200804
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700805 ret = ttm_bo_device_init(&dev_priv->bdev,
806 dev_priv->bo_global_ref.ref.object,
807 &vmw_bo_driver,
808 dev->anon_inode->i_mapping,
809 VMWGFX_FILE_PAGE_OFFSET,
810 false);
811 if (unlikely(ret != 0)) {
812 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
813 goto out_no_bdev;
814 }
Thomas Hellstrom34583902015-03-05 02:33:24 -0800815
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700816 /*
817 * Enable VRAM, but initially don't use it until SVGA is enabled and
818 * unhidden.
819 */
Thomas Hellstrom34583902015-03-05 02:33:24 -0800820 ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
821 (dev_priv->vram_size >> PAGE_SHIFT));
822 if (unlikely(ret != 0)) {
823 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
824 goto out_no_vram;
825 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700826 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
Thomas Hellstrom34583902015-03-05 02:33:24 -0800827
828 dev_priv->has_gmr = true;
829 if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
830 refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
831 VMW_PL_GMR) != 0) {
832 DRM_INFO("No GMR memory available. "
833 "Graphics memory resources are very limited.\n");
834 dev_priv->has_gmr = false;
835 }
836
837 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
838 dev_priv->has_mob = true;
839 if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
840 VMW_PL_MOB) != 0) {
841 DRM_INFO("No MOB memory available. "
842 "3D will be disabled.\n");
843 dev_priv->has_mob = false;
844 }
845 }
846
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200847 ret = vmw_kms_init(dev_priv);
848 if (unlikely(ret != 0))
849 goto out_no_kms;
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000850 vmw_overlay_init(dev_priv);
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200851
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700852 ret = vmw_request_device(dev_priv);
853 if (ret)
854 goto out_no_fifo;
855
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200856 if (dev_priv->enable_fb) {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700857 vmw_fifo_resource_inc(dev_priv);
858 vmw_svga_enable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200859 vmw_fb_init(dev_priv);
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200860 }
861
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100862 dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
863 register_pm_notifier(&dev_priv->pm_nb);
864
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000865 return 0;
866
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000867out_no_fifo:
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200868 vmw_overlay_close(dev_priv);
869 vmw_kms_close(dev_priv);
870out_no_kms:
Thomas Hellstrom34583902015-03-05 02:33:24 -0800871 if (dev_priv->has_mob)
872 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
873 if (dev_priv->has_gmr)
874 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
875 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
876out_no_vram:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700877 (void)ttm_bo_device_release(&dev_priv->bdev);
878out_no_bdev:
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000879 vmw_fence_manager_takedown(dev_priv->fman);
880out_no_fman:
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000881 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
882 drm_irq_uninstall(dev_priv->dev);
883out_no_irq:
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200884 if (dev_priv->stealth)
885 pci_release_region(dev->pdev, 2);
886 else
887 pci_release_regions(dev->pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000888out_no_device:
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000889 ttm_object_device_release(&dev_priv->tdev);
890out_err4:
891 iounmap(dev_priv->mmio_virt);
892out_err3:
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000893 arch_phys_wc_del(dev_priv->mmio_mtrr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000894 vmw_ttm_global_release(dev_priv);
895out_err0:
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000896 for (i = vmw_res_context; i < vmw_res_max; ++i)
897 idr_destroy(&dev_priv->res_idr[i]);
898
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000899 kfree(dev_priv);
900 return ret;
901}
902
903static int vmw_driver_unload(struct drm_device *dev)
904{
905 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000906 enum vmw_res_type i;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000907
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100908 unregister_pm_notifier(&dev_priv->pm_nb);
909
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000910 if (dev_priv->ctx.res_ht_initialized)
911 drm_ht_remove(&dev_priv->ctx.res_ht);
Markus Elfringa3a1a662014-11-19 17:50:19 +0100912 vfree(dev_priv->ctx.cmd_bounce);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200913 if (dev_priv->enable_fb) {
914 vmw_fb_close(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700915 vmw_fifo_resource_dec(dev_priv);
916 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200917 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700918
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000919 vmw_kms_close(dev_priv);
920 vmw_overlay_close(dev_priv);
Thomas Hellstrom34583902015-03-05 02:33:24 -0800921
Thomas Hellstrom34583902015-03-05 02:33:24 -0800922 if (dev_priv->has_gmr)
923 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
924 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
925
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700926 vmw_release_device_early(dev_priv);
927 if (dev_priv->has_mob)
928 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
929 (void) ttm_bo_device_release(&dev_priv->bdev);
930 vmw_release_device_late(dev_priv);
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000931 vmw_fence_manager_takedown(dev_priv->fman);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000932 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
933 drm_irq_uninstall(dev_priv->dev);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000934 if (dev_priv->stealth)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000935 pci_release_region(dev->pdev, 2);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000936 else
937 pci_release_regions(dev->pdev);
938
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000939 ttm_object_device_release(&dev_priv->tdev);
940 iounmap(dev_priv->mmio_virt);
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000941 arch_phys_wc_del(dev_priv->mmio_mtrr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000942 (void)ttm_bo_device_release(&dev_priv->bdev);
943 vmw_ttm_global_release(dev_priv);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000944
945 for (i = vmw_res_context; i < vmw_res_max; ++i)
946 idr_destroy(&dev_priv->res_idr[i]);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000947
948 kfree(dev_priv);
949
950 return 0;
951}
952
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +0100953static void vmw_preclose(struct drm_device *dev,
954 struct drm_file *file_priv)
955{
956 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
957 struct vmw_private *dev_priv = vmw_priv(dev);
958
959 vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
960}
961
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000962static void vmw_postclose(struct drm_device *dev,
963 struct drm_file *file_priv)
964{
965 struct vmw_fpriv *vmw_fp;
966
967 vmw_fp = vmw_fpriv(file_priv);
Thomas Hellstromc4249852013-10-09 01:42:51 -0700968
969 if (vmw_fp->locked_master) {
970 struct vmw_master *vmaster =
971 vmw_master(vmw_fp->locked_master);
972
973 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
974 ttm_vt_unlock(&vmaster->lock);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000975 drm_master_put(&vmw_fp->locked_master);
Thomas Hellstromc4249852013-10-09 01:42:51 -0700976 }
977
978 ttm_object_file_release(&vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000979 kfree(vmw_fp);
980}
981
982static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
983{
984 struct vmw_private *dev_priv = vmw_priv(dev);
985 struct vmw_fpriv *vmw_fp;
986 int ret = -ENOMEM;
987
988 vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
989 if (unlikely(vmw_fp == NULL))
990 return ret;
991
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +0100992 INIT_LIST_HEAD(&vmw_fp->fence_events);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000993 vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
994 if (unlikely(vmw_fp->tfile == NULL))
995 goto out_no_tfile;
996
997 file_priv->driver_priv = vmw_fp;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000998
999 return 0;
1000
1001out_no_tfile:
1002 kfree(vmw_fp);
1003 return ret;
1004}
1005
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001006static struct vmw_master *vmw_master_check(struct drm_device *dev,
1007 struct drm_file *file_priv,
1008 unsigned int flags)
1009{
1010 int ret;
1011 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1012 struct vmw_master *vmaster;
1013
1014 if (file_priv->minor->type != DRM_MINOR_LEGACY ||
1015 !(flags & DRM_AUTH))
1016 return NULL;
1017
1018 ret = mutex_lock_interruptible(&dev->master_mutex);
1019 if (unlikely(ret != 0))
1020 return ERR_PTR(-ERESTARTSYS);
1021
Dave Airlie7963e9d2014-08-08 07:30:53 +10001022 if (file_priv->is_master) {
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001023 mutex_unlock(&dev->master_mutex);
1024 return NULL;
1025 }
1026
1027 /*
1028 * Check if we were previously master, but now dropped.
1029 */
1030 if (vmw_fp->locked_master) {
1031 mutex_unlock(&dev->master_mutex);
1032 DRM_ERROR("Dropped master trying to access ioctl that "
1033 "requires authentication.\n");
1034 return ERR_PTR(-EACCES);
1035 }
1036 mutex_unlock(&dev->master_mutex);
1037
1038 /*
1039 * Taking the drm_global_mutex after the TTM lock might deadlock
1040 */
1041 if (!(flags & DRM_UNLOCKED)) {
1042 DRM_ERROR("Refusing locked ioctl access.\n");
1043 return ERR_PTR(-EDEADLK);
1044 }
1045
1046 /*
1047 * Take the TTM lock. Possibly sleep waiting for the authenticating
1048 * master to become master again, or for a SIGTERM if the
1049 * authenticating master exits.
1050 */
1051 vmaster = vmw_master(file_priv->master);
1052 ret = ttm_read_lock(&vmaster->lock, true);
1053 if (unlikely(ret != 0))
1054 vmaster = ERR_PTR(ret);
1055
1056 return vmaster;
1057}
1058
1059static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
1060 unsigned long arg,
1061 long (*ioctl_func)(struct file *, unsigned int,
1062 unsigned long))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001063{
1064 struct drm_file *file_priv = filp->private_data;
1065 struct drm_device *dev = file_priv->minor->dev;
1066 unsigned int nr = DRM_IOCTL_NR(cmd);
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001067 struct vmw_master *vmaster;
1068 unsigned int flags;
1069 long ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001070
1071 /*
Thomas Hellstrome1f78002009-12-08 12:57:51 +01001072 * Do extra checking on driver private ioctls.
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001073 */
1074
1075 if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
1076 && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
Rob Clarkbaa70942013-08-02 13:27:49 -04001077 const struct drm_ioctl_desc *ioctl =
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001078 &vmw_ioctls[nr - DRM_COMMAND_BASE];
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001079
Ville Syrjälä7e7392a2015-03-27 15:51:56 +02001080 if (unlikely(ioctl->cmd != cmd)) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001081 DRM_ERROR("Invalid command format, ioctl %d\n",
1082 nr - DRM_COMMAND_BASE);
1083 return -EINVAL;
1084 }
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001085 flags = ioctl->flags;
1086 } else if (!drm_ioctl_flags(nr, &flags))
1087 return -EINVAL;
1088
1089 vmaster = vmw_master_check(dev, file_priv, flags);
1090 if (unlikely(IS_ERR(vmaster))) {
Thomas Hellstrome338c4c2014-11-25 08:20:05 +01001091 ret = PTR_ERR(vmaster);
1092
1093 if (ret != -ERESTARTSYS)
1094 DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
1095 nr, ret);
1096 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001097 }
1098
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001099 ret = ioctl_func(filp, cmd, arg);
1100 if (vmaster)
1101 ttm_read_unlock(&vmaster->lock);
1102
1103 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001104}
1105
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001106static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
1107 unsigned long arg)
1108{
1109 return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
1110}
1111
1112#ifdef CONFIG_COMPAT
1113static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
1114 unsigned long arg)
1115{
1116 return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
1117}
1118#endif
1119
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001120static void vmw_lastclose(struct drm_device *dev)
1121{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001122 struct drm_crtc *crtc;
1123 struct drm_mode_set set;
1124 int ret;
1125
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001126 set.x = 0;
1127 set.y = 0;
1128 set.fb = NULL;
1129 set.mode = NULL;
1130 set.connectors = NULL;
1131 set.num_connectors = 0;
1132
1133 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1134 set.crtc = crtc;
Daniel Vetter2d13b672012-12-11 13:47:23 +01001135 ret = drm_mode_set_config_internal(&set);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001136 WARN_ON(ret != 0);
1137 }
1138
1139}
1140
1141static void vmw_master_init(struct vmw_master *vmaster)
1142{
1143 ttm_lock_init(&vmaster->lock);
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001144 INIT_LIST_HEAD(&vmaster->fb_surf);
1145 mutex_init(&vmaster->fb_surf_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001146}
1147
1148static int vmw_master_create(struct drm_device *dev,
1149 struct drm_master *master)
1150{
1151 struct vmw_master *vmaster;
1152
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001153 vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
1154 if (unlikely(vmaster == NULL))
1155 return -ENOMEM;
1156
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001157 vmw_master_init(vmaster);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001158 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1159 master->driver_priv = vmaster;
1160
1161 return 0;
1162}
1163
1164static void vmw_master_destroy(struct drm_device *dev,
1165 struct drm_master *master)
1166{
1167 struct vmw_master *vmaster = vmw_master(master);
1168
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001169 master->driver_priv = NULL;
1170 kfree(vmaster);
1171}
1172
1173
1174static int vmw_master_set(struct drm_device *dev,
1175 struct drm_file *file_priv,
1176 bool from_open)
1177{
1178 struct vmw_private *dev_priv = vmw_priv(dev);
1179 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1180 struct vmw_master *active = dev_priv->active_master;
1181 struct vmw_master *vmaster = vmw_master(file_priv->master);
1182 int ret = 0;
1183
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001184 if (active) {
1185 BUG_ON(active != &dev_priv->fbdev_master);
1186 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
1187 if (unlikely(ret != 0))
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001188 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001189
1190 ttm_lock_set_kill(&active->lock, true, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001191 dev_priv->active_master = NULL;
1192 }
1193
1194 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1195 if (!from_open) {
1196 ttm_vt_unlock(&vmaster->lock);
1197 BUG_ON(vmw_fp->locked_master != file_priv->master);
1198 drm_master_put(&vmw_fp->locked_master);
1199 }
1200
1201 dev_priv->active_master = vmaster;
1202
1203 return 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001204}
1205
1206static void vmw_master_drop(struct drm_device *dev,
1207 struct drm_file *file_priv,
1208 bool from_release)
1209{
1210 struct vmw_private *dev_priv = vmw_priv(dev);
1211 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1212 struct vmw_master *vmaster = vmw_master(file_priv->master);
1213 int ret;
1214
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001215 /**
1216 * Make sure the master doesn't disappear while we have
1217 * it locked.
1218 */
1219
1220 vmw_fp->locked_master = drm_master_get(file_priv->master);
1221 ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001222 if (unlikely((ret != 0))) {
1223 DRM_ERROR("Unable to lock TTM at VT switch.\n");
1224 drm_master_put(&vmw_fp->locked_master);
1225 }
1226
Thomas Hellstromc4249852013-10-09 01:42:51 -07001227 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001228
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001229 if (!dev_priv->enable_fb)
1230 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001231
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001232 dev_priv->active_master = &dev_priv->fbdev_master;
1233 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
1234 ttm_vt_unlock(&dev_priv->fbdev_master.lock);
1235
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001236 if (dev_priv->enable_fb)
1237 vmw_fb_on(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001238}
1239
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001240/**
1241 * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1242 *
1243 * @dev_priv: Pointer to device private struct.
1244 * Needs the reservation sem to be held in non-exclusive mode.
1245 */
1246void __vmw_svga_enable(struct vmw_private *dev_priv)
1247{
1248 spin_lock(&dev_priv->svga_lock);
1249 if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1250 vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
1251 dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
1252 }
1253 spin_unlock(&dev_priv->svga_lock);
1254}
1255
1256/**
1257 * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1258 *
1259 * @dev_priv: Pointer to device private struct.
1260 */
1261void vmw_svga_enable(struct vmw_private *dev_priv)
1262{
1263 ttm_read_lock(&dev_priv->reservation_sem, false);
1264 __vmw_svga_enable(dev_priv);
1265 ttm_read_unlock(&dev_priv->reservation_sem);
1266}
1267
1268/**
1269 * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
1270 *
1271 * @dev_priv: Pointer to device private struct.
1272 * Needs the reservation sem to be held in exclusive mode.
1273 * Will not empty VRAM. VRAM must be emptied by caller.
1274 */
1275void __vmw_svga_disable(struct vmw_private *dev_priv)
1276{
1277 spin_lock(&dev_priv->svga_lock);
1278 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1279 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
1280 vmw_write(dev_priv, SVGA_REG_ENABLE,
1281 SVGA_REG_ENABLE_ENABLE_HIDE);
1282 }
1283 spin_unlock(&dev_priv->svga_lock);
1284}
1285
1286/**
1287 * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
1288 * running.
1289 *
1290 * @dev_priv: Pointer to device private struct.
1291 * Will empty VRAM.
1292 */
1293void vmw_svga_disable(struct vmw_private *dev_priv)
1294{
1295 ttm_write_lock(&dev_priv->reservation_sem, false);
1296 spin_lock(&dev_priv->svga_lock);
1297 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1298 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
1299 vmw_write(dev_priv, SVGA_REG_ENABLE,
1300 SVGA_REG_ENABLE_ENABLE_HIDE);
1301 spin_unlock(&dev_priv->svga_lock);
1302 if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
1303 DRM_ERROR("Failed evicting VRAM buffers.\n");
1304 } else
1305 spin_unlock(&dev_priv->svga_lock);
1306 ttm_write_unlock(&dev_priv->reservation_sem);
1307}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001308
1309static void vmw_remove(struct pci_dev *pdev)
1310{
1311 struct drm_device *dev = pci_get_drvdata(pdev);
1312
Thomas Hellstromfd3e4d62015-03-10 11:07:40 -07001313 pci_disable_device(pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001314 drm_put_dev(dev);
1315}
1316
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001317static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1318 void *ptr)
1319{
1320 struct vmw_private *dev_priv =
1321 container_of(nb, struct vmw_private, pm_nb);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001322
1323 switch (val) {
1324 case PM_HIBERNATION_PREPARE:
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001325 ttm_suspend_lock(&dev_priv->reservation_sem);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001326
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001327 /*
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001328 * This empties VRAM and unbinds all GMR bindings.
1329 * Buffer contents is moved to swappable memory.
1330 */
Thomas Hellstromc0951b72012-11-20 12:19:35 +00001331 vmw_execbuf_release_pinned_bo(dev_priv);
1332 vmw_resource_evict_all(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001333 vmw_release_device_early(dev_priv);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001334 ttm_bo_swapout_all(&dev_priv->bdev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001335 vmw_fence_fifo_down(dev_priv->fman);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001336 break;
1337 case PM_POST_HIBERNATION:
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001338 case PM_POST_RESTORE:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001339 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001340 ttm_suspend_unlock(&dev_priv->reservation_sem);
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001341
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001342 break;
1343 case PM_RESTORE_PREPARE:
1344 break;
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001345 default:
1346 break;
1347 }
1348 return 0;
1349}
1350
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001351static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001352{
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001353 struct drm_device *dev = pci_get_drvdata(pdev);
1354 struct vmw_private *dev_priv = vmw_priv(dev);
1355
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001356 if (dev_priv->refuse_hibernation)
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001357 return -EBUSY;
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001358
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001359 pci_save_state(pdev);
1360 pci_disable_device(pdev);
1361 pci_set_power_state(pdev, PCI_D3hot);
1362 return 0;
1363}
1364
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001365static int vmw_pci_resume(struct pci_dev *pdev)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001366{
1367 pci_set_power_state(pdev, PCI_D0);
1368 pci_restore_state(pdev);
1369 return pci_enable_device(pdev);
1370}
1371
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001372static int vmw_pm_suspend(struct device *kdev)
1373{
1374 struct pci_dev *pdev = to_pci_dev(kdev);
1375 struct pm_message dummy;
1376
1377 dummy.event = 0;
1378
1379 return vmw_pci_suspend(pdev, dummy);
1380}
1381
1382static int vmw_pm_resume(struct device *kdev)
1383{
1384 struct pci_dev *pdev = to_pci_dev(kdev);
1385
1386 return vmw_pci_resume(pdev);
1387}
1388
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001389static int vmw_pm_freeze(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001390{
1391 struct pci_dev *pdev = to_pci_dev(kdev);
1392 struct drm_device *dev = pci_get_drvdata(pdev);
1393 struct vmw_private *dev_priv = vmw_priv(dev);
1394
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001395 dev_priv->suspended = true;
1396 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001397 vmw_fifo_resource_dec(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001398
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001399 if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
1400 DRM_ERROR("Can't hibernate while 3D resources are active.\n");
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001401 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001402 vmw_fifo_resource_inc(dev_priv);
1403 WARN_ON(vmw_request_device_late(dev_priv));
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001404 dev_priv->suspended = false;
1405 return -EBUSY;
1406 }
1407
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001408 if (dev_priv->enable_fb)
1409 __vmw_svga_disable(dev_priv);
1410
1411 vmw_release_device_late(dev_priv);
1412
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001413 return 0;
1414}
1415
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001416static int vmw_pm_restore(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001417{
1418 struct pci_dev *pdev = to_pci_dev(kdev);
1419 struct drm_device *dev = pci_get_drvdata(pdev);
1420 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001421 int ret;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001422
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001423 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1424 (void) vmw_read(dev_priv, SVGA_REG_ID);
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001425
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001426 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001427 vmw_fifo_resource_inc(dev_priv);
1428
1429 ret = vmw_request_device(dev_priv);
1430 if (ret)
1431 return ret;
1432
1433 if (dev_priv->enable_fb)
1434 __vmw_svga_enable(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001435
1436 dev_priv->suspended = false;
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001437
1438 return 0;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001439}
1440
1441static const struct dev_pm_ops vmw_pm_ops = {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001442 .freeze = vmw_pm_freeze,
1443 .thaw = vmw_pm_restore,
1444 .restore = vmw_pm_restore,
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001445 .suspend = vmw_pm_suspend,
1446 .resume = vmw_pm_resume,
1447};
1448
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001449static const struct file_operations vmwgfx_driver_fops = {
1450 .owner = THIS_MODULE,
1451 .open = drm_open,
1452 .release = drm_release,
1453 .unlocked_ioctl = vmw_unlocked_ioctl,
1454 .mmap = vmw_mmap,
1455 .poll = vmw_fops_poll,
1456 .read = vmw_fops_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001457#if defined(CONFIG_COMPAT)
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001458 .compat_ioctl = vmw_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001459#endif
1460 .llseek = noop_llseek,
1461};
1462
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001463static struct drm_driver driver = {
1464 .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
Thomas Hellstrom03f80262014-03-20 13:06:34 +01001465 DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001466 .load = vmw_driver_load,
1467 .unload = vmw_driver_unload,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001468 .lastclose = vmw_lastclose,
1469 .irq_preinstall = vmw_irq_preinstall,
1470 .irq_postinstall = vmw_irq_postinstall,
1471 .irq_uninstall = vmw_irq_uninstall,
1472 .irq_handler = vmw_irq_handler,
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +02001473 .get_vblank_counter = vmw_get_vblank_counter,
Jakob Bornecrantz1c482ab2011-10-17 11:59:45 +02001474 .enable_vblank = vmw_enable_vblank,
1475 .disable_vblank = vmw_disable_vblank,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001476 .ioctls = vmw_ioctls,
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001477 .num_ioctls = ARRAY_SIZE(vmw_ioctls),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001478 .master_create = vmw_master_create,
1479 .master_destroy = vmw_master_destroy,
1480 .master_set = vmw_master_set,
1481 .master_drop = vmw_master_drop,
1482 .open = vmw_driver_open,
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +01001483 .preclose = vmw_preclose,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001484 .postclose = vmw_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001485 .set_busid = drm_pci_set_busid,
Dave Airlie5e1782d2012-08-28 01:53:54 +00001486
1487 .dumb_create = vmw_dumb_create,
1488 .dumb_map_offset = vmw_dumb_map_offset,
1489 .dumb_destroy = vmw_dumb_destroy,
1490
Thomas Hellstrom69977ff2013-11-13 01:50:46 -08001491 .prime_fd_to_handle = vmw_prime_fd_to_handle,
1492 .prime_handle_to_fd = vmw_prime_handle_to_fd,
1493
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001494 .fops = &vmwgfx_driver_fops,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001495 .name = VMWGFX_DRIVER_NAME,
1496 .desc = VMWGFX_DRIVER_DESC,
1497 .date = VMWGFX_DRIVER_DATE,
1498 .major = VMWGFX_DRIVER_MAJOR,
1499 .minor = VMWGFX_DRIVER_MINOR,
1500 .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1501};
1502
Dave Airlie8410ea32010-12-15 03:16:38 +10001503static struct pci_driver vmw_pci_driver = {
1504 .name = VMWGFX_DRIVER_NAME,
1505 .id_table = vmw_pci_id_list,
1506 .probe = vmw_probe,
1507 .remove = vmw_remove,
1508 .driver = {
1509 .pm = &vmw_pm_ops
1510 }
1511};
1512
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001513static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1514{
Jordan Crousedcdb1672010-05-27 13:40:25 -06001515 return drm_get_pci_dev(pdev, ent, &driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001516}
1517
1518static int __init vmwgfx_init(void)
1519{
1520 int ret;
Dave Airlie8410ea32010-12-15 03:16:38 +10001521 ret = drm_pci_init(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001522 if (ret)
1523 DRM_ERROR("Failed initializing DRM.\n");
1524 return ret;
1525}
1526
1527static void __exit vmwgfx_exit(void)
1528{
Dave Airlie8410ea32010-12-15 03:16:38 +10001529 drm_pci_exit(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001530}
1531
1532module_init(vmwgfx_init);
1533module_exit(vmwgfx_exit);
1534
1535MODULE_AUTHOR("VMware Inc. and others");
1536MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1537MODULE_LICENSE("GPL and additional rights");
Thomas Hellstrom73558ea2010-10-05 12:43:07 +02001538MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1539 __stringify(VMWGFX_DRIVER_MINOR) "."
1540 __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1541 "0");