blob: 7dcae9df509b9e67e94b3ed8881c4b2f38173b18 [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
2 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
Andy Yanb21f4b62014-12-05 14:26:31 +08009 * Designware High-Definition Multimedia Interface (HDMI) driver
Fabio Estevam9aaf8802013-11-29 08:46:32 -020010 *
11 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
12 */
Andy Yanb21f4b62014-12-05 14:26:31 +080013#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020014#include <linux/irq.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053018#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000019#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020020#include <linux/of_device.h>
Russell Kingb90120a2015-03-27 12:59:58 +000021#include <linux/spinlock.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020022
Andy Yan3d1b35a2014-12-05 14:25:05 +080023#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020024#include <drm/drmP.h>
25#include <drm/drm_crtc_helper.h>
26#include <drm/drm_edid.h>
27#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080028#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020029
Andy Yanb21f4b62014-12-05 14:26:31 +080030#include "dw_hdmi.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020031
32#define HDMI_EDID_LEN 512
33
34#define RGB 0
35#define YCBCR444 1
36#define YCBCR422_16BITS 2
37#define YCBCR422_8BITS 3
38#define XVYCC444 4
39
40enum hdmi_datamap {
41 RGB444_8B = 0x01,
42 RGB444_10B = 0x03,
43 RGB444_12B = 0x05,
44 RGB444_16B = 0x07,
45 YCbCr444_8B = 0x09,
46 YCbCr444_10B = 0x0B,
47 YCbCr444_12B = 0x0D,
48 YCbCr444_16B = 0x0F,
49 YCbCr422_8B = 0x16,
50 YCbCr422_10B = 0x14,
51 YCbCr422_12B = 0x12,
52};
53
Fabio Estevam9aaf8802013-11-29 08:46:32 -020054static const u16 csc_coeff_default[3][4] = {
55 { 0x2000, 0x0000, 0x0000, 0x0000 },
56 { 0x0000, 0x2000, 0x0000, 0x0000 },
57 { 0x0000, 0x0000, 0x2000, 0x0000 }
58};
59
60static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
61 { 0x2000, 0x6926, 0x74fd, 0x010e },
62 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
63 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
64};
65
66static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
67 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
68 { 0x2000, 0x3264, 0x0000, 0x7e6d },
69 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
70};
71
72static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
73 { 0x2591, 0x1322, 0x074b, 0x0000 },
74 { 0x6535, 0x2000, 0x7acc, 0x0200 },
75 { 0x6acd, 0x7534, 0x2000, 0x0200 }
76};
77
78static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
79 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
80 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
81 { 0x6756, 0x78ab, 0x2000, 0x0200 }
82};
83
84struct hdmi_vmode {
Fabio Estevam9aaf8802013-11-29 08:46:32 -020085 bool mdataenablepolarity;
86
87 unsigned int mpixelclock;
88 unsigned int mpixelrepetitioninput;
89 unsigned int mpixelrepetitionoutput;
90};
91
92struct hdmi_data_info {
93 unsigned int enc_in_format;
94 unsigned int enc_out_format;
95 unsigned int enc_color_depth;
96 unsigned int colorimetry;
97 unsigned int pix_repet_factor;
98 unsigned int hdcp_enable;
99 struct hdmi_vmode video_mode;
100};
101
Andy Yanb21f4b62014-12-05 14:26:31 +0800102struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200103 struct drm_connector connector;
Andy Yan3d1b35a2014-12-05 14:25:05 +0800104 struct drm_encoder *encoder;
105 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200106
Andy Yanb21f4b62014-12-05 14:26:31 +0800107 enum dw_hdmi_devtype dev_type;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200108 struct device *dev;
109 struct clk *isfr_clk;
110 struct clk *iahb_clk;
111
112 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800113 const struct dw_hdmi_plat_data *plat_data;
114
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200115 int vic;
116
117 u8 edid[HDMI_EDID_LEN];
118 bool cable_plugin;
119
120 bool phy_enabled;
121 struct drm_display_mode previous_mode;
122
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200123 struct i2c_adapter *ddc;
124 void __iomem *regs;
Russell King05b13422015-07-21 15:35:52 +0100125 bool sink_is_hdmi;
Russell Kingf709ec02015-07-21 16:09:39 +0100126 bool sink_has_audio;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200127
Russell Kingb872a8e2015-06-05 12:22:46 +0100128 struct mutex mutex; /* for state below and previous_mode */
Russell King381f05a2015-06-05 15:25:08 +0100129 enum drm_connector_force force; /* mutex-protected force state */
Russell Kingb872a8e2015-06-05 12:22:46 +0100130 bool disabled; /* DRM has disabled our bridge */
Russell King381f05a2015-06-05 15:25:08 +0100131 bool bridge_is_on; /* indicates the bridge is on */
Russell Kingb872a8e2015-06-05 12:22:46 +0100132
Russell Kingb90120a2015-03-27 12:59:58 +0000133 spinlock_t audio_lock;
Russell King6bcf4952015-02-02 11:01:08 +0000134 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200135 unsigned int sample_rate;
Russell Kingb90120a2015-03-27 12:59:58 +0000136 unsigned int audio_cts;
137 unsigned int audio_n;
138 bool audio_enable;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200139 int ratio;
Andy Yan0cd9d142014-12-05 14:28:24 +0800140
141 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
142 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200143};
144
Andy Yan0cd9d142014-12-05 14:28:24 +0800145static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
146{
147 writel(val, hdmi->regs + (offset << 2));
148}
149
150static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
151{
152 return readl(hdmi->regs + (offset << 2));
153}
154
155static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200156{
157 writeb(val, hdmi->regs + offset);
158}
159
Andy Yan0cd9d142014-12-05 14:28:24 +0800160static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200161{
162 return readb(hdmi->regs + offset);
163}
164
Andy Yan0cd9d142014-12-05 14:28:24 +0800165static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
166{
167 hdmi->write(hdmi, val, offset);
168}
169
170static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
171{
172 return hdmi->read(hdmi, offset);
173}
174
Andy Yanb21f4b62014-12-05 14:26:31 +0800175static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000176{
177 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300178
Russell King812bc612013-11-04 12:42:02 +0000179 val |= data & mask;
180 hdmi_writeb(hdmi, val, reg);
181}
182
Andy Yanb21f4b62014-12-05 14:26:31 +0800183static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800184 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200185{
Russell King812bc612013-11-04 12:42:02 +0000186 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200187}
188
Russell King351e1352015-01-31 14:50:23 +0000189static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
190 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200191{
Russell King622494a2015-02-02 10:55:38 +0000192 /* Must be set/cleared first */
193 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200194
195 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000196 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200197
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200198 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
199 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000200 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
201 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
202
203 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
204 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
205 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200206}
207
208static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk,
209 unsigned int ratio)
210{
211 unsigned int n = (128 * freq) / 1000;
212
213 switch (freq) {
214 case 32000:
215 if (pixel_clk == 25170000)
216 n = (ratio == 150) ? 9152 : 4576;
217 else if (pixel_clk == 27020000)
218 n = (ratio == 150) ? 8192 : 4096;
219 else if (pixel_clk == 74170000 || pixel_clk == 148350000)
220 n = 11648;
221 else
222 n = 4096;
223 break;
224
225 case 44100:
226 if (pixel_clk == 25170000)
227 n = 7007;
228 else if (pixel_clk == 74170000)
229 n = 17836;
230 else if (pixel_clk == 148350000)
231 n = (ratio == 150) ? 17836 : 8918;
232 else
233 n = 6272;
234 break;
235
236 case 48000:
237 if (pixel_clk == 25170000)
238 n = (ratio == 150) ? 9152 : 6864;
239 else if (pixel_clk == 27020000)
240 n = (ratio == 150) ? 8192 : 6144;
241 else if (pixel_clk == 74170000)
242 n = 11648;
243 else if (pixel_clk == 148350000)
244 n = (ratio == 150) ? 11648 : 5824;
245 else
246 n = 6144;
247 break;
248
249 case 88200:
250 n = hdmi_compute_n(44100, pixel_clk, ratio) * 2;
251 break;
252
253 case 96000:
254 n = hdmi_compute_n(48000, pixel_clk, ratio) * 2;
255 break;
256
257 case 176400:
258 n = hdmi_compute_n(44100, pixel_clk, ratio) * 4;
259 break;
260
261 case 192000:
262 n = hdmi_compute_n(48000, pixel_clk, ratio) * 4;
263 break;
264
265 default:
266 break;
267 }
268
269 return n;
270}
271
272static unsigned int hdmi_compute_cts(unsigned int freq, unsigned long pixel_clk,
273 unsigned int ratio)
274{
275 unsigned int cts = 0;
276
277 pr_debug("%s: freq: %d pixel_clk: %ld ratio: %d\n", __func__, freq,
278 pixel_clk, ratio);
279
280 switch (freq) {
281 case 32000:
282 if (pixel_clk == 297000000) {
283 cts = 222750;
284 break;
285 }
286 case 48000:
287 case 96000:
288 case 192000:
289 switch (pixel_clk) {
290 case 25200000:
291 case 27000000:
292 case 54000000:
293 case 74250000:
294 case 148500000:
295 cts = pixel_clk / 1000;
296 break;
297 case 297000000:
298 cts = 247500;
299 break;
300 /*
301 * All other TMDS clocks are not supported by
302 * DWC_hdmi_tx. The TMDS clocks divided or
303 * multiplied by 1,001 coefficients are not
304 * supported.
305 */
306 default:
307 break;
308 }
309 break;
310 case 44100:
311 case 88200:
312 case 176400:
313 switch (pixel_clk) {
314 case 25200000:
315 cts = 28000;
316 break;
317 case 27000000:
318 cts = 30000;
319 break;
320 case 54000000:
321 cts = 60000;
322 break;
323 case 74250000:
324 cts = 82500;
325 break;
326 case 148500000:
327 cts = 165000;
328 break;
329 case 297000000:
330 cts = 247500;
331 break;
332 default:
333 break;
334 }
335 break;
336 default:
337 break;
338 }
339 if (ratio == 100)
340 return cts;
Catalina Mocanu7557b6e2014-09-24 14:27:36 -0700341 return (cts * ratio) / 100;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200342}
343
Andy Yanb21f4b62014-12-05 14:26:31 +0800344static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Russell Kingf879b382015-03-27 12:53:29 +0000345 unsigned long pixel_clk, unsigned int sample_rate, unsigned int ratio)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200346{
Russell Kingf879b382015-03-27 12:53:29 +0000347 unsigned int n, cts;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200348
Russell Kingf879b382015-03-27 12:53:29 +0000349 n = hdmi_compute_n(sample_rate, pixel_clk, ratio);
350 cts = hdmi_compute_cts(sample_rate, pixel_clk, ratio);
351 if (!cts) {
352 dev_err(hdmi->dev,
353 "%s: pixel clock/sample rate not supported: %luMHz / %ukHz\n",
354 __func__, pixel_clk, sample_rate);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200355 }
356
Russell Kingf879b382015-03-27 12:53:29 +0000357 dev_dbg(hdmi->dev, "%s: samplerate=%ukHz ratio=%d pixelclk=%luMHz N=%d cts=%d\n",
358 __func__, sample_rate, ratio, pixel_clk, n, cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200359
Russell Kingb90120a2015-03-27 12:59:58 +0000360 spin_lock_irq(&hdmi->audio_lock);
361 hdmi->audio_n = n;
362 hdmi->audio_cts = cts;
363 hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
364 spin_unlock_irq(&hdmi->audio_lock);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200365}
366
Andy Yanb21f4b62014-12-05 14:26:31 +0800367static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200368{
Russell King6bcf4952015-02-02 11:01:08 +0000369 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000370 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate,
371 hdmi->ratio);
Russell King6bcf4952015-02-02 11:01:08 +0000372 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200373}
374
Andy Yanb21f4b62014-12-05 14:26:31 +0800375static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200376{
Russell King6bcf4952015-02-02 11:01:08 +0000377 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000378 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
379 hdmi->sample_rate, hdmi->ratio);
Russell King6bcf4952015-02-02 11:01:08 +0000380 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200381}
382
Russell Kingb5814ff2015-03-27 12:50:58 +0000383void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
384{
385 mutex_lock(&hdmi->audio_mutex);
386 hdmi->sample_rate = rate;
387 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
388 hdmi->sample_rate, hdmi->ratio);
389 mutex_unlock(&hdmi->audio_mutex);
390}
391EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
392
Russell Kingb90120a2015-03-27 12:59:58 +0000393void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
394{
395 unsigned long flags;
396
397 spin_lock_irqsave(&hdmi->audio_lock, flags);
398 hdmi->audio_enable = true;
399 hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
400 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
401}
402EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
403
404void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
405{
406 unsigned long flags;
407
408 spin_lock_irqsave(&hdmi->audio_lock, flags);
409 hdmi->audio_enable = false;
410 hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
411 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
412}
413EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
414
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200415/*
416 * this submodule is responsible for the video data synchronization.
417 * for example, for RGB 4:4:4 input, the data map is defined as
418 * pin{47~40} <==> R[7:0]
419 * pin{31~24} <==> G[7:0]
420 * pin{15~8} <==> B[7:0]
421 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800422static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200423{
424 int color_format = 0;
425 u8 val;
426
427 if (hdmi->hdmi_data.enc_in_format == RGB) {
428 if (hdmi->hdmi_data.enc_color_depth == 8)
429 color_format = 0x01;
430 else if (hdmi->hdmi_data.enc_color_depth == 10)
431 color_format = 0x03;
432 else if (hdmi->hdmi_data.enc_color_depth == 12)
433 color_format = 0x05;
434 else if (hdmi->hdmi_data.enc_color_depth == 16)
435 color_format = 0x07;
436 else
437 return;
438 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
439 if (hdmi->hdmi_data.enc_color_depth == 8)
440 color_format = 0x09;
441 else if (hdmi->hdmi_data.enc_color_depth == 10)
442 color_format = 0x0B;
443 else if (hdmi->hdmi_data.enc_color_depth == 12)
444 color_format = 0x0D;
445 else if (hdmi->hdmi_data.enc_color_depth == 16)
446 color_format = 0x0F;
447 else
448 return;
449 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
450 if (hdmi->hdmi_data.enc_color_depth == 8)
451 color_format = 0x16;
452 else if (hdmi->hdmi_data.enc_color_depth == 10)
453 color_format = 0x14;
454 else if (hdmi->hdmi_data.enc_color_depth == 12)
455 color_format = 0x12;
456 else
457 return;
458 }
459
460 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
461 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
462 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
463 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
464
465 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
466 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
467 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
468 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
469 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
470 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
471 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
472 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
473 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
474 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
475 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
476}
477
Andy Yanb21f4b62014-12-05 14:26:31 +0800478static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200479{
Fabio Estevamba92b222014-02-06 10:12:03 -0200480 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200481}
482
Andy Yanb21f4b62014-12-05 14:26:31 +0800483static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200484{
Fabio Estevamba92b222014-02-06 10:12:03 -0200485 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
486 return 0;
487 if (hdmi->hdmi_data.enc_in_format == RGB ||
488 hdmi->hdmi_data.enc_in_format == YCBCR444)
489 return 1;
490 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200491}
492
Andy Yanb21f4b62014-12-05 14:26:31 +0800493static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200494{
Fabio Estevamba92b222014-02-06 10:12:03 -0200495 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
496 return 0;
497 if (hdmi->hdmi_data.enc_out_format == RGB ||
498 hdmi->hdmi_data.enc_out_format == YCBCR444)
499 return 1;
500 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200501}
502
Andy Yanb21f4b62014-12-05 14:26:31 +0800503static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200504{
505 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000506 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200507 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200508
509 if (is_color_space_conversion(hdmi)) {
510 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200511 if (hdmi->hdmi_data.colorimetry ==
512 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200513 csc_coeff = &csc_coeff_rgb_out_eitu601;
514 else
515 csc_coeff = &csc_coeff_rgb_out_eitu709;
516 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200517 if (hdmi->hdmi_data.colorimetry ==
518 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200519 csc_coeff = &csc_coeff_rgb_in_eitu601;
520 else
521 csc_coeff = &csc_coeff_rgb_in_eitu709;
522 csc_scale = 0;
523 }
524 }
525
Russell Kingc082f9d2013-11-04 12:10:40 +0000526 /* The CSC registers are sequential, alternating MSB then LSB */
527 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
528 u16 coeff_a = (*csc_coeff)[0][i];
529 u16 coeff_b = (*csc_coeff)[1][i];
530 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200531
Andy Yanb5878332014-12-05 14:23:52 +0800532 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000533 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
534 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
535 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800536 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000537 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
538 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200539
Russell King812bc612013-11-04 12:42:02 +0000540 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
541 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200542}
543
Andy Yanb21f4b62014-12-05 14:26:31 +0800544static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200545{
546 int color_depth = 0;
547 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
548 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200549
550 /* YCC422 interpolation to 444 mode */
551 if (is_color_space_interpolation(hdmi))
552 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
553 else if (is_color_space_decimation(hdmi))
554 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
555
556 if (hdmi->hdmi_data.enc_color_depth == 8)
557 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
558 else if (hdmi->hdmi_data.enc_color_depth == 10)
559 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
560 else if (hdmi->hdmi_data.enc_color_depth == 12)
561 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
562 else if (hdmi->hdmi_data.enc_color_depth == 16)
563 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
564 else
565 return;
566
567 /* Configure the CSC registers */
568 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000569 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
570 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200571
Andy Yanb21f4b62014-12-05 14:26:31 +0800572 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200573}
574
575/*
576 * HDMI video packetizer is used to packetize the data.
577 * for example, if input is YCC422 mode or repeater is used,
578 * data should be repacked this module can be bypassed.
579 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800580static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200581{
582 unsigned int color_depth = 0;
583 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
584 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
585 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000586 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200587
Andy Yanb5878332014-12-05 14:23:52 +0800588 if (hdmi_data->enc_out_format == RGB ||
589 hdmi_data->enc_out_format == YCBCR444) {
590 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200591 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800592 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200593 color_depth = 4;
594 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800595 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200596 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800597 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200598 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800599 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200600 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800601 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200602 return;
Andy Yanb5878332014-12-05 14:23:52 +0800603 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200604 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
605 if (!hdmi_data->enc_color_depth ||
606 hdmi_data->enc_color_depth == 8)
607 remap_size = HDMI_VP_REMAP_YCC422_16bit;
608 else if (hdmi_data->enc_color_depth == 10)
609 remap_size = HDMI_VP_REMAP_YCC422_20bit;
610 else if (hdmi_data->enc_color_depth == 12)
611 remap_size = HDMI_VP_REMAP_YCC422_24bit;
612 else
613 return;
614 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800615 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200616 return;
Andy Yanb5878332014-12-05 14:23:52 +0800617 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200618
619 /* set the packetizer registers */
620 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
621 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
622 ((hdmi_data->pix_repet_factor <<
623 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
624 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
625 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
626
Russell King812bc612013-11-04 12:42:02 +0000627 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
628 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200629
630 /* Data from pixel repeater block */
631 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000632 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
633 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200634 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000635 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
636 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200637 }
638
Russell Kingbebdf662013-11-04 12:55:30 +0000639 hdmi_modb(hdmi, vp_conf,
640 HDMI_VP_CONF_PR_EN_MASK |
641 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
642
Russell King812bc612013-11-04 12:42:02 +0000643 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
644 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200645
646 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
647
648 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000649 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
650 HDMI_VP_CONF_PP_EN_ENABLE |
651 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200652 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000653 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
654 HDMI_VP_CONF_PP_EN_DISABLE |
655 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200656 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000657 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
658 HDMI_VP_CONF_PP_EN_DISABLE |
659 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200660 } else {
661 return;
662 }
663
Russell Kingbebdf662013-11-04 12:55:30 +0000664 hdmi_modb(hdmi, vp_conf,
665 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
666 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200667
Russell King812bc612013-11-04 12:42:02 +0000668 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
669 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
670 HDMI_VP_STUFF_PP_STUFFING_MASK |
671 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200672
Russell King812bc612013-11-04 12:42:02 +0000673 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
674 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200675}
676
Andy Yanb21f4b62014-12-05 14:26:31 +0800677static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800678 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200679{
Russell King812bc612013-11-04 12:42:02 +0000680 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
681 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200682}
683
Andy Yanb21f4b62014-12-05 14:26:31 +0800684static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800685 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200686{
Russell King812bc612013-11-04 12:42:02 +0000687 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
688 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200689}
690
Andy Yanb21f4b62014-12-05 14:26:31 +0800691static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800692 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200693{
Russell King812bc612013-11-04 12:42:02 +0000694 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
695 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200696}
697
Andy Yanb21f4b62014-12-05 14:26:31 +0800698static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800699 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200700{
701 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
702}
703
Andy Yanb21f4b62014-12-05 14:26:31 +0800704static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800705 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200706{
707 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
708}
709
Andy Yanb21f4b62014-12-05 14:26:31 +0800710static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200711{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800712 u32 val;
713
714 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200715 if (msec-- == 0)
716 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100717 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200718 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800719 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
720
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200721 return true;
722}
723
Andy Yanb21f4b62014-12-05 14:26:31 +0800724static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800725 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200726{
727 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
728 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
729 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800730 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200731 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800732 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200733 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800734 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200735 hdmi_phy_wait_i2c_done(hdmi, 1000);
736}
737
Andy Yanb21f4b62014-12-05 14:26:31 +0800738static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800739 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200740{
741 __hdmi_phy_i2c_write(hdmi, data, addr);
742 return 0;
743}
744
Russell King2fada102015-07-28 12:21:34 +0100745static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200746{
Russell King2fada102015-07-28 12:21:34 +0100747 hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200748 HDMI_PHY_CONF0_PDZ_OFFSET,
749 HDMI_PHY_CONF0_PDZ_MASK);
750}
751
Andy Yanb21f4b62014-12-05 14:26:31 +0800752static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200753{
754 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
755 HDMI_PHY_CONF0_ENTMDS_OFFSET,
756 HDMI_PHY_CONF0_ENTMDS_MASK);
757}
758
Andy Yand346c142014-12-05 14:31:53 +0800759static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
760{
761 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
762 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
763 HDMI_PHY_CONF0_SPARECTRL_MASK);
764}
765
Andy Yanb21f4b62014-12-05 14:26:31 +0800766static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200767{
768 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
769 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
770 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
771}
772
Andy Yanb21f4b62014-12-05 14:26:31 +0800773static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200774{
775 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
776 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
777 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
778}
779
Andy Yanb21f4b62014-12-05 14:26:31 +0800780static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200781{
782 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
783 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
784 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
785}
786
Andy Yanb21f4b62014-12-05 14:26:31 +0800787static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200788{
789 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
790 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
791 HDMI_PHY_CONF0_SELDIPIF_MASK);
792}
793
Andy Yanb21f4b62014-12-05 14:26:31 +0800794static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200795 unsigned char res, int cscon)
796{
Russell King39cc1532015-03-31 18:34:11 +0100797 unsigned res_idx;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200798 u8 val, msec;
Russell King39cc1532015-03-31 18:34:11 +0100799 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
800 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
801 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
802 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200803
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200804 if (prep)
805 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000806
807 switch (res) {
808 case 0: /* color resolution 0 is 8 bit colour depth */
809 case 8:
Andy Yanb21f4b62014-12-05 14:26:31 +0800810 res_idx = DW_HDMI_RES_8;
Russell King3e46f152013-11-04 11:24:00 +0000811 break;
812 case 10:
Andy Yanb21f4b62014-12-05 14:26:31 +0800813 res_idx = DW_HDMI_RES_10;
Russell King3e46f152013-11-04 11:24:00 +0000814 break;
815 case 12:
Andy Yanb21f4b62014-12-05 14:26:31 +0800816 res_idx = DW_HDMI_RES_12;
Russell King3e46f152013-11-04 11:24:00 +0000817 break;
818 default:
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200819 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000820 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200821
Russell King39cc1532015-03-31 18:34:11 +0100822 /* PLL/MPLL Cfg - always match on final entry */
823 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
824 if (hdmi->hdmi_data.video_mode.mpixelclock <=
825 mpll_config->mpixelclock)
826 break;
827
828 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
829 if (hdmi->hdmi_data.video_mode.mpixelclock <=
830 curr_ctrl->mpixelclock)
831 break;
832
833 for (; phy_config->mpixelclock != ~0UL; phy_config++)
834 if (hdmi->hdmi_data.video_mode.mpixelclock <=
835 phy_config->mpixelclock)
836 break;
837
838 if (mpll_config->mpixelclock == ~0UL ||
839 curr_ctrl->mpixelclock == ~0UL ||
840 phy_config->mpixelclock == ~0UL) {
841 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
842 hdmi->hdmi_data.video_mode.mpixelclock);
843 return -EINVAL;
844 }
845
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200846 /* Enable csc path */
847 if (cscon)
848 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
849 else
850 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
851
852 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
853
854 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800855 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200856
857 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800858 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200859
860 /* PHY reset */
861 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
862 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
863
864 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
865
866 hdmi_phy_test_clear(hdmi, 1);
867 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +0800868 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200869 hdmi_phy_test_clear(hdmi, 0);
870
Russell King39cc1532015-03-31 18:34:11 +0100871 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
872 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200873
Russell King3e46f152013-11-04 11:24:00 +0000874 /* CURRCTRL */
Russell King39cc1532015-03-31 18:34:11 +0100875 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
Russell King3e46f152013-11-04 11:24:00 +0000876
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200877 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
878 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +0800879
Russell King39cc1532015-03-31 18:34:11 +0100880 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
881 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
882 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
Yakir Yang034705a2015-03-31 23:56:10 -0400883
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200884 /* REMOVE CLK TERM */
885 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
886
Russell King2fada102015-07-28 12:21:34 +0100887 dw_hdmi_phy_enable_powerdown(hdmi, false);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200888
889 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +0800890 dw_hdmi_phy_enable_tmds(hdmi, 0);
891 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200892
893 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +0800894 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
895 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200896
Andy Yan12b9f202015-01-07 15:48:27 +0800897 if (hdmi->dev_type == RK3288_HDMI)
898 dw_hdmi_phy_enable_spare(hdmi, 1);
899
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200900 /*Wait for PHY PLL lock */
901 msec = 5;
902 do {
903 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
904 if (!val)
905 break;
906
907 if (msec == 0) {
908 dev_err(hdmi->dev, "PHY PLL not locked\n");
909 return -ETIMEDOUT;
910 }
911
912 udelay(1000);
913 msec--;
914 } while (1);
915
916 return 0;
917}
918
Andy Yanb21f4b62014-12-05 14:26:31 +0800919static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200920{
921 int i, ret;
Russell King05b13422015-07-21 15:35:52 +0100922 bool cscon;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200923
924 /*check csc whether needed activated in HDMI mode */
Russell King05b13422015-07-21 15:35:52 +0100925 cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200926
927 /* HDMI Phy spec says to do the phy initialization sequence twice */
928 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +0800929 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
930 dw_hdmi_phy_sel_interface_control(hdmi, 0);
931 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +0100932 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200933
934 /* Enable CSC */
935 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
936 if (ret)
937 return ret;
938 }
939
940 hdmi->phy_enabled = true;
941 return 0;
942}
943
Andy Yanb21f4b62014-12-05 14:26:31 +0800944static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200945{
Russell King812bc612013-11-04 12:42:02 +0000946 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200947
948 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
949 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
950 else
951 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
952
953 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +0000954 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
955 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200956
Russell King812bc612013-11-04 12:42:02 +0000957 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200958
Russell King812bc612013-11-04 12:42:02 +0000959 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
960 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200961}
962
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000963static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200964{
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000965 struct hdmi_avi_infoframe frame;
966 u8 val;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200967
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000968 /* Initialise info frame from DRM mode */
969 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200970
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200971 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000972 frame.colorspace = HDMI_COLORSPACE_YUV444;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200973 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000974 frame.colorspace = HDMI_COLORSPACE_YUV422;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200975 else
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000976 frame.colorspace = HDMI_COLORSPACE_RGB;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200977
978 /* Set up colorimetry */
979 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000980 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530981 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000982 frame.extended_colorimetry =
983 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530984 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000985 frame.extended_colorimetry =
986 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200987 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Russell Kingd083c312015-03-27 23:14:16 +0000988 frame.colorimetry = hdmi->hdmi_data.colorimetry;
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000989 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200990 } else { /* Carries no data */
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000991 frame.colorimetry = HDMI_COLORIMETRY_NONE;
992 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200993 }
994
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000995 frame.scan_mode = HDMI_SCAN_MODE_NONE;
996
997 /*
998 * The Designware IP uses a different byte format from standard
999 * AVI info frames, though generally the bits are in the correct
1000 * bytes.
1001 */
1002
1003 /*
1004 * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
1005 * active aspect present in bit 6 rather than 4.
1006 */
1007 val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
1008 if (frame.active_aspect & 15)
1009 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
1010 if (frame.top_bar || frame.bottom_bar)
1011 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
1012 if (frame.left_bar || frame.right_bar)
1013 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
1014 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
1015
1016 /* AVI data byte 2 differences: none */
1017 val = ((frame.colorimetry & 0x3) << 6) |
1018 ((frame.picture_aspect & 0x3) << 4) |
1019 (frame.active_aspect & 0xf);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001020 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
1021
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001022 /* AVI data byte 3 differences: none */
1023 val = ((frame.extended_colorimetry & 0x7) << 4) |
1024 ((frame.quantization_range & 0x3) << 2) |
1025 (frame.nups & 0x3);
1026 if (frame.itc)
1027 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001028 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
1029
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001030 /* AVI data byte 4 differences: none */
1031 val = frame.video_code & 0x7f;
1032 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001033
1034 /* AVI Data Byte 5- set up input and output pixel repetition */
1035 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
1036 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
1037 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
1038 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
1039 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
1040 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
1041 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
1042
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001043 /*
1044 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
1045 * ycc range in bits 2,3 rather than 6,7
1046 */
1047 val = ((frame.ycc_quantization_range & 0x3) << 2) |
1048 (frame.content_type & 0x3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001049 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
1050
1051 /* AVI Data Bytes 6-13 */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001052 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
1053 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
1054 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
1055 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
1056 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
1057 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
1058 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
1059 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001060}
1061
Andy Yanb21f4b62014-12-05 14:26:31 +08001062static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001063 const struct drm_display_mode *mode)
1064{
1065 u8 inv_val;
1066 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1067 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
Russell Kinge80b9f42015-07-21 11:08:25 +01001068 unsigned int vdisplay;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001069
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001070 vmode->mpixelclock = mode->clock * 1000;
1071
1072 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1073
1074 /* Set up HDMI_FC_INVIDCONF */
1075 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1076 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1077 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1078
Russell Kingb91eee82015-03-27 23:27:17 +00001079 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001080 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001081 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001082
Russell Kingb91eee82015-03-27 23:27:17 +00001083 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001084 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001085 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001086
1087 inv_val |= (vmode->mdataenablepolarity ?
1088 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1089 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1090
1091 if (hdmi->vic == 39)
1092 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1093 else
Russell Kingb91eee82015-03-27 23:27:17 +00001094 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001095 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001096 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001097
Russell Kingb91eee82015-03-27 23:27:17 +00001098 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001099 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
Russell Kingb91eee82015-03-27 23:27:17 +00001100 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001101
Russell King05b13422015-07-21 15:35:52 +01001102 inv_val |= hdmi->sink_is_hdmi ?
1103 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
1104 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001105
1106 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1107
Russell Kinge80b9f42015-07-21 11:08:25 +01001108 vdisplay = mode->vdisplay;
1109 vblank = mode->vtotal - mode->vdisplay;
1110 v_de_vs = mode->vsync_start - mode->vdisplay;
1111 vsync_len = mode->vsync_end - mode->vsync_start;
1112
1113 /*
1114 * When we're setting an interlaced mode, we need
1115 * to adjust the vertical timing to suit.
1116 */
1117 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1118 vdisplay /= 2;
1119 vblank /= 2;
1120 v_de_vs /= 2;
1121 vsync_len /= 2;
1122 }
1123
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001124 /* Set up horizontal active pixel width */
1125 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1126 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1127
1128 /* Set up vertical active lines */
Russell Kinge80b9f42015-07-21 11:08:25 +01001129 hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
1130 hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001131
1132 /* Set up horizontal blanking pixel region width */
1133 hblank = mode->htotal - mode->hdisplay;
1134 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1135 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1136
1137 /* Set up vertical blanking pixel region width */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001138 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1139
1140 /* Set up HSYNC active edge delay width (in pixel clks) */
1141 h_de_hs = mode->hsync_start - mode->hdisplay;
1142 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1143 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1144
1145 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001146 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1147
1148 /* Set up HSYNC active pulse width (in pixel clks) */
1149 hsync_len = mode->hsync_end - mode->hsync_start;
1150 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1151 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1152
1153 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001154 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1155}
1156
Andy Yanb21f4b62014-12-05 14:26:31 +08001157static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001158{
1159 if (!hdmi->phy_enabled)
1160 return;
1161
Andy Yanb21f4b62014-12-05 14:26:31 +08001162 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001163 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001164
1165 hdmi->phy_enabled = false;
1166}
1167
1168/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001169static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001170{
1171 u8 clkdis;
1172
1173 /* control period minimum duration */
1174 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1175 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1176 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1177
1178 /* Set to fill TMDS data channels */
1179 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1180 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1181 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1182
1183 /* Enable pixel clock and tmds data path */
1184 clkdis = 0x7F;
1185 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1186 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1187
1188 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1189 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1190
1191 /* Enable csc path */
1192 if (is_color_space_conversion(hdmi)) {
1193 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1194 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1195 }
1196}
1197
Andy Yanb21f4b62014-12-05 14:26:31 +08001198static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001199{
Russell King812bc612013-11-04 12:42:02 +00001200 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001201}
1202
1203/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001204static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001205{
1206 int count;
1207 u8 val;
1208
1209 /* TMDS software reset */
1210 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1211
1212 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1213 if (hdmi->dev_type == IMX6DL_HDMI) {
1214 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1215 return;
1216 }
1217
1218 for (count = 0; count < 4; count++)
1219 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1220}
1221
Andy Yanb21f4b62014-12-05 14:26:31 +08001222static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001223{
1224 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1225 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1226}
1227
Andy Yanb21f4b62014-12-05 14:26:31 +08001228static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001229{
1230 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1231 HDMI_IH_MUTE_FC_STAT2);
1232}
1233
Andy Yanb21f4b62014-12-05 14:26:31 +08001234static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001235{
1236 int ret;
1237
1238 hdmi_disable_overflow_interrupts(hdmi);
1239
1240 hdmi->vic = drm_match_cea_mode(mode);
1241
1242 if (!hdmi->vic) {
1243 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001244 } else {
1245 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001246 }
1247
1248 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001249 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1250 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1251 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301252 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001253 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301254 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001255
Russell Kingd10ca822015-07-21 11:25:00 +01001256 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001257 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1258
1259 /* TODO: Get input format from IPU (via FB driver interface) */
1260 hdmi->hdmi_data.enc_in_format = RGB;
1261
1262 hdmi->hdmi_data.enc_out_format = RGB;
1263
1264 hdmi->hdmi_data.enc_color_depth = 8;
1265 hdmi->hdmi_data.pix_repet_factor = 0;
1266 hdmi->hdmi_data.hdcp_enable = 0;
1267 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1268
1269 /* HDMI Initialization Step B.1 */
1270 hdmi_av_composer(hdmi, mode);
1271
1272 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001273 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001274 if (ret)
1275 return ret;
1276
1277 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001278 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001279
Russell Kingf709ec02015-07-21 16:09:39 +01001280 if (hdmi->sink_has_audio) {
1281 dev_dbg(hdmi->dev, "sink has audio support\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001282
1283 /* HDMI Initialization Step E - Configure audio */
1284 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1285 hdmi_enable_audio_clk(hdmi);
Russell Kingf709ec02015-07-21 16:09:39 +01001286 }
1287
1288 /* not for DVI mode */
1289 if (hdmi->sink_is_hdmi) {
1290 dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001291
1292 /* HDMI Initialization Step F - Configure AVI InfoFrame */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001293 hdmi_config_AVI(hdmi, mode);
Russell King05b13422015-07-21 15:35:52 +01001294 } else {
1295 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001296 }
1297
1298 hdmi_video_packetize(hdmi);
1299 hdmi_video_csc(hdmi);
1300 hdmi_video_sample(hdmi);
1301 hdmi_tx_hdcp_config(hdmi);
1302
Andy Yanb21f4b62014-12-05 14:26:31 +08001303 dw_hdmi_clear_overflow(hdmi);
Russell King05b13422015-07-21 15:35:52 +01001304 if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001305 hdmi_enable_overflow_interrupts(hdmi);
1306
1307 return 0;
1308}
1309
1310/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001311static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001312{
1313 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1314 HDMI_PHY_I2CM_INT_ADDR);
1315
1316 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1317 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1318 HDMI_PHY_I2CM_CTLINT_ADDR);
1319
1320 /* enable cable hot plug irq */
1321 hdmi_writeb(hdmi, (u8)~HDMI_PHY_HPD, HDMI_PHY_MASK0);
1322
1323 /* Clear Hotplug interrupts */
1324 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1325
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001326 return 0;
1327}
1328
Andy Yanb21f4b62014-12-05 14:26:31 +08001329static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001330{
1331 u8 ih_mute;
1332
1333 /*
1334 * Boot up defaults are:
1335 * HDMI_IH_MUTE = 0x03 (disabled)
1336 * HDMI_IH_MUTE_* = 0x00 (enabled)
1337 *
1338 * Disable top level interrupt bits in HDMI block
1339 */
1340 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1341 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1342 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1343
1344 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1345
1346 /* by default mask all interrupts */
1347 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1348 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1349 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1350 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1351 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1352 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1353 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1354 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1355 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1356 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1357 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1358 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1359 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1360 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1361 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1362
1363 /* Disable interrupts in the IH_MUTE_* registers */
1364 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1365 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1366 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1367 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1368 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1369 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1370 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1371 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1372 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1373 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1374
1375 /* Enable top level interrupt bits in HDMI block */
1376 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1377 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1378 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1379}
1380
Andy Yanb21f4b62014-12-05 14:26:31 +08001381static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001382{
Russell King381f05a2015-06-05 15:25:08 +01001383 hdmi->bridge_is_on = true;
Andy Yanb21f4b62014-12-05 14:26:31 +08001384 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001385}
1386
Andy Yanb21f4b62014-12-05 14:26:31 +08001387static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001388{
Andy Yanb21f4b62014-12-05 14:26:31 +08001389 dw_hdmi_phy_disable(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001390 hdmi->bridge_is_on = false;
1391}
1392
1393static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
1394{
1395 int force = hdmi->force;
1396
1397 if (hdmi->disabled) {
1398 force = DRM_FORCE_OFF;
1399 } else if (force == DRM_FORCE_UNSPECIFIED) {
1400 if (hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD)
1401 force = DRM_FORCE_ON;
1402 else
1403 force = DRM_FORCE_OFF;
1404 }
1405
1406 if (force == DRM_FORCE_OFF) {
1407 if (hdmi->bridge_is_on)
1408 dw_hdmi_poweroff(hdmi);
1409 } else {
1410 if (!hdmi->bridge_is_on)
1411 dw_hdmi_poweron(hdmi);
1412 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001413}
1414
Andy Yanb21f4b62014-12-05 14:26:31 +08001415static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
Steve Longerbeameb10d632014-12-18 18:00:24 -08001416 struct drm_display_mode *orig_mode,
1417 struct drm_display_mode *mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001418{
Andy Yanb21f4b62014-12-05 14:26:31 +08001419 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001420
Russell Kingb872a8e2015-06-05 12:22:46 +01001421 mutex_lock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001422
1423 /* Store the display mode for plugin/DKMS poweron events */
1424 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
Russell Kingb872a8e2015-06-05 12:22:46 +01001425
1426 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001427}
1428
Andy Yanb21f4b62014-12-05 14:26:31 +08001429static bool dw_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1430 const struct drm_display_mode *mode,
1431 struct drm_display_mode *adjusted_mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001432{
1433 return true;
1434}
1435
Andy Yanb21f4b62014-12-05 14:26:31 +08001436static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001437{
Andy Yanb21f4b62014-12-05 14:26:31 +08001438 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001439
Russell Kingb872a8e2015-06-05 12:22:46 +01001440 mutex_lock(&hdmi->mutex);
1441 hdmi->disabled = true;
Russell King381f05a2015-06-05 15:25:08 +01001442 dw_hdmi_update_power(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001443 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001444}
1445
Andy Yanb21f4b62014-12-05 14:26:31 +08001446static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001447{
Andy Yanb21f4b62014-12-05 14:26:31 +08001448 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001449
Russell Kingb872a8e2015-06-05 12:22:46 +01001450 mutex_lock(&hdmi->mutex);
Russell Kingb872a8e2015-06-05 12:22:46 +01001451 hdmi->disabled = false;
Russell King381f05a2015-06-05 15:25:08 +01001452 dw_hdmi_update_power(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001453 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001454}
1455
Andy Yanb21f4b62014-12-05 14:26:31 +08001456static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001457{
1458 /* do nothing */
1459}
1460
Andy Yanb21f4b62014-12-05 14:26:31 +08001461static enum drm_connector_status
1462dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001463{
Andy Yanb21f4b62014-12-05 14:26:31 +08001464 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001465 connector);
Russell King98dbead2014-04-18 10:46:45 +01001466
Russell King381f05a2015-06-05 15:25:08 +01001467 mutex_lock(&hdmi->mutex);
1468 hdmi->force = DRM_FORCE_UNSPECIFIED;
1469 dw_hdmi_update_power(hdmi);
1470 mutex_unlock(&hdmi->mutex);
1471
Russell King98dbead2014-04-18 10:46:45 +01001472 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1473 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001474}
1475
Andy Yanb21f4b62014-12-05 14:26:31 +08001476static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001477{
Andy Yanb21f4b62014-12-05 14:26:31 +08001478 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001479 connector);
1480 struct edid *edid;
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001481 int ret = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001482
1483 if (!hdmi->ddc)
1484 return 0;
1485
1486 edid = drm_get_edid(connector, hdmi->ddc);
1487 if (edid) {
1488 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1489 edid->width_cm, edid->height_cm);
1490
Russell King05b13422015-07-21 15:35:52 +01001491 hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
Russell Kingf709ec02015-07-21 16:09:39 +01001492 hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001493 drm_mode_connector_update_edid_property(connector, edid);
1494 ret = drm_add_edid_modes(connector, edid);
1495 kfree(edid);
1496 } else {
1497 dev_dbg(hdmi->dev, "failed to get edid\n");
1498 }
1499
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001500 return ret;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001501}
1502
Andy Yan632d0352014-12-05 14:30:21 +08001503static enum drm_mode_status
1504dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1505 struct drm_display_mode *mode)
1506{
1507 struct dw_hdmi *hdmi = container_of(connector,
1508 struct dw_hdmi, connector);
1509 enum drm_mode_status mode_status = MODE_OK;
1510
Russell King8add4192015-07-22 11:14:00 +01001511 /* We don't support double-clocked modes */
1512 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1513 return MODE_BAD;
1514
Andy Yan632d0352014-12-05 14:30:21 +08001515 if (hdmi->plat_data->mode_valid)
1516 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1517
1518 return mode_status;
1519}
1520
Andy Yanb21f4b62014-12-05 14:26:31 +08001521static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001522 *connector)
1523{
Andy Yanb21f4b62014-12-05 14:26:31 +08001524 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001525 connector);
1526
Andy Yan3d1b35a2014-12-05 14:25:05 +08001527 return hdmi->encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001528}
1529
Andy Yanb21f4b62014-12-05 14:26:31 +08001530static void dw_hdmi_connector_destroy(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001531{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001532 drm_connector_unregister(connector);
1533 drm_connector_cleanup(connector);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001534}
1535
Russell King381f05a2015-06-05 15:25:08 +01001536static void dw_hdmi_connector_force(struct drm_connector *connector)
1537{
1538 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
1539 connector);
1540
1541 mutex_lock(&hdmi->mutex);
1542 hdmi->force = connector->force;
1543 dw_hdmi_update_power(hdmi);
1544 mutex_unlock(&hdmi->mutex);
1545}
1546
Andy Yanb21f4b62014-12-05 14:26:31 +08001547static struct drm_connector_funcs dw_hdmi_connector_funcs = {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001548 .dpms = drm_helper_connector_dpms,
1549 .fill_modes = drm_helper_probe_single_connector_modes,
Andy Yanb21f4b62014-12-05 14:26:31 +08001550 .detect = dw_hdmi_connector_detect,
1551 .destroy = dw_hdmi_connector_destroy,
Russell King381f05a2015-06-05 15:25:08 +01001552 .force = dw_hdmi_connector_force,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001553};
1554
Andy Yanb21f4b62014-12-05 14:26:31 +08001555static struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
1556 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001557 .mode_valid = dw_hdmi_connector_mode_valid,
Andy Yanb21f4b62014-12-05 14:26:31 +08001558 .best_encoder = dw_hdmi_connector_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001559};
1560
Fabio Estevamcf88fca2015-04-02 19:11:04 -03001561static struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001562 .enable = dw_hdmi_bridge_enable,
1563 .disable = dw_hdmi_bridge_disable,
1564 .pre_enable = dw_hdmi_bridge_nop,
1565 .post_disable = dw_hdmi_bridge_nop,
1566 .mode_set = dw_hdmi_bridge_mode_set,
1567 .mode_fixup = dw_hdmi_bridge_mode_fixup,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001568};
1569
Andy Yanb21f4b62014-12-05 14:26:31 +08001570static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001571{
Andy Yanb21f4b62014-12-05 14:26:31 +08001572 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001573 u8 intr_stat;
1574
1575 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1576 if (intr_stat)
1577 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1578
1579 return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
1580}
1581
Andy Yanb21f4b62014-12-05 14:26:31 +08001582static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001583{
Andy Yanb21f4b62014-12-05 14:26:31 +08001584 struct dw_hdmi *hdmi = dev_id;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001585 u8 intr_stat;
1586 u8 phy_int_pol;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001587
1588 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1589
1590 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
1591
1592 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
Russell Kingb872a8e2015-06-05 12:22:46 +01001593 hdmi_modb(hdmi, ~phy_int_pol, HDMI_PHY_HPD, HDMI_PHY_POL0);
1594 mutex_lock(&hdmi->mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001595 if (phy_int_pol & HDMI_PHY_HPD) {
1596 dev_dbg(hdmi->dev, "EVENT=plugin\n");
1597
Russell King381f05a2015-06-05 15:25:08 +01001598 if (!hdmi->disabled && !hdmi->force)
Russell Kingb872a8e2015-06-05 12:22:46 +01001599 dw_hdmi_poweron(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001600 } else {
1601 dev_dbg(hdmi->dev, "EVENT=plugout\n");
1602
Russell King381f05a2015-06-05 15:25:08 +01001603 if (!hdmi->disabled && !hdmi->force)
Russell Kingb872a8e2015-06-05 12:22:46 +01001604 dw_hdmi_poweroff(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001605 }
Russell Kingb872a8e2015-06-05 12:22:46 +01001606 mutex_unlock(&hdmi->mutex);
Russell King4b9bcaa2015-06-06 00:12:41 +01001607 drm_helper_hpd_irq_event(hdmi->bridge->dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001608 }
1609
1610 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingd94905e2013-11-03 22:23:24 +00001611 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001612
1613 return IRQ_HANDLED;
1614}
1615
Andy Yanb21f4b62014-12-05 14:26:31 +08001616static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001617{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001618 struct drm_encoder *encoder = hdmi->encoder;
1619 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001620 int ret;
1621
Andy Yan3d1b35a2014-12-05 14:25:05 +08001622 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1623 if (!bridge) {
1624 DRM_ERROR("Failed to allocate drm bridge\n");
1625 return -ENOMEM;
1626 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001627
Andy Yan3d1b35a2014-12-05 14:25:05 +08001628 hdmi->bridge = bridge;
1629 bridge->driver_private = hdmi;
Fabio Estevamb5217bf2015-01-27 10:21:49 -02001630 bridge->funcs = &dw_hdmi_bridge_funcs;
1631 ret = drm_bridge_attach(drm, bridge);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001632 if (ret) {
1633 DRM_ERROR("Failed to initialize bridge with drm\n");
1634 return -EINVAL;
1635 }
1636
1637 encoder->bridge = bridge;
Russell Kingd94905e2013-11-03 22:23:24 +00001638 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001639
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001640 drm_connector_helper_add(&hdmi->connector,
Andy Yanb21f4b62014-12-05 14:26:31 +08001641 &dw_hdmi_connector_helper_funcs);
1642 drm_connector_init(drm, &hdmi->connector, &dw_hdmi_connector_funcs,
Russell King1b3f7672013-11-03 13:30:48 +00001643 DRM_MODE_CONNECTOR_HDMIA);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001644
Andy Yan3d1b35a2014-12-05 14:25:05 +08001645 hdmi->connector.encoder = encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001646
Andy Yan3d1b35a2014-12-05 14:25:05 +08001647 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001648
1649 return 0;
1650}
1651
Andy Yanb21f4b62014-12-05 14:26:31 +08001652int dw_hdmi_bind(struct device *dev, struct device *master,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001653 void *data, struct drm_encoder *encoder,
1654 struct resource *iores, int irq,
1655 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001656{
Russell King1b3f7672013-11-03 13:30:48 +00001657 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +00001658 struct device_node *np = dev->of_node;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001659 struct device_node *ddc_node;
Andy Yanb21f4b62014-12-05 14:26:31 +08001660 struct dw_hdmi *hdmi;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001661 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001662 u32 val = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001663
Russell King17b50012013-11-03 11:23:34 +00001664 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001665 if (!hdmi)
1666 return -ENOMEM;
1667
Russell Kinge80b9f42015-07-21 11:08:25 +01001668 hdmi->connector.interlace_allowed = 1;
1669
Andy Yan3d1b35a2014-12-05 14:25:05 +08001670 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001671 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001672 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001673 hdmi->sample_rate = 48000;
1674 hdmi->ratio = 100;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001675 hdmi->encoder = encoder;
Russell Kingb872a8e2015-06-05 12:22:46 +01001676 hdmi->disabled = true;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001677
Russell Kingb872a8e2015-06-05 12:22:46 +01001678 mutex_init(&hdmi->mutex);
Russell King6bcf4952015-02-02 11:01:08 +00001679 mutex_init(&hdmi->audio_mutex);
Russell Kingb90120a2015-03-27 12:59:58 +00001680 spin_lock_init(&hdmi->audio_lock);
Russell King6bcf4952015-02-02 11:01:08 +00001681
Andy Yan0cd9d142014-12-05 14:28:24 +08001682 of_property_read_u32(np, "reg-io-width", &val);
1683
1684 switch (val) {
1685 case 4:
1686 hdmi->write = dw_hdmi_writel;
1687 hdmi->read = dw_hdmi_readl;
1688 break;
1689 case 1:
1690 hdmi->write = dw_hdmi_writeb;
1691 hdmi->read = dw_hdmi_readb;
1692 break;
1693 default:
1694 dev_err(dev, "reg-io-width must be 1 or 4\n");
1695 return -EINVAL;
1696 }
1697
Philipp Zabelb5d45902014-03-05 10:20:56 +01001698 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001699 if (ddc_node) {
1700 hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001701 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001702 if (!hdmi->ddc) {
1703 dev_dbg(hdmi->dev, "failed to read ddc node\n");
1704 return -EPROBE_DEFER;
1705 }
1706
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001707 } else {
1708 dev_dbg(hdmi->dev, "no ddc property found\n");
1709 }
1710
Russell King17b50012013-11-03 11:23:34 +00001711 hdmi->regs = devm_ioremap_resource(dev, iores);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001712 if (IS_ERR(hdmi->regs))
1713 return PTR_ERR(hdmi->regs);
1714
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001715 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1716 if (IS_ERR(hdmi->isfr_clk)) {
1717 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001718 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001719 return ret;
1720 }
1721
1722 ret = clk_prepare_enable(hdmi->isfr_clk);
1723 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001724 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001725 return ret;
1726 }
1727
1728 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1729 if (IS_ERR(hdmi->iahb_clk)) {
1730 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001731 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001732 goto err_isfr;
1733 }
1734
1735 ret = clk_prepare_enable(hdmi->iahb_clk);
1736 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001737 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001738 goto err_isfr;
1739 }
1740
1741 /* Product and revision IDs */
Russell King17b50012013-11-03 11:23:34 +00001742 dev_info(dev,
Andy Yanb5878332014-12-05 14:23:52 +08001743 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1744 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1745 hdmi_readb(hdmi, HDMI_REVISION_ID),
1746 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1747 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001748
1749 initialize_hdmi_ih_mutes(hdmi);
1750
Philipp Zabel639a2022015-01-07 13:43:50 +01001751 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1752 dw_hdmi_irq, IRQF_SHARED,
1753 dev_name(dev), hdmi);
1754 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02001755 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01001756
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001757 /*
1758 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1759 * N and cts values before enabling phy
1760 */
1761 hdmi_init_clk_regenerator(hdmi);
1762
1763 /*
1764 * Configure registers related to HDMI interrupt
1765 * generation before registering IRQ.
1766 */
1767 hdmi_writeb(hdmi, HDMI_PHY_HPD, HDMI_PHY_POL0);
1768
1769 /* Clear Hotplug interrupts */
1770 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1771
Andy Yanb21f4b62014-12-05 14:26:31 +08001772 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001773 if (ret)
1774 goto err_iahb;
1775
Andy Yanb21f4b62014-12-05 14:26:31 +08001776 ret = dw_hdmi_register(drm, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001777 if (ret)
1778 goto err_iahb;
1779
Russell Kingd94905e2013-11-03 22:23:24 +00001780 /* Unmute interrupts */
1781 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001782
Russell King17b50012013-11-03 11:23:34 +00001783 dev_set_drvdata(dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001784
1785 return 0;
1786
1787err_iahb:
1788 clk_disable_unprepare(hdmi->iahb_clk);
1789err_isfr:
1790 clk_disable_unprepare(hdmi->isfr_clk);
1791
1792 return ret;
1793}
Andy Yanb21f4b62014-12-05 14:26:31 +08001794EXPORT_SYMBOL_GPL(dw_hdmi_bind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001795
Andy Yanb21f4b62014-12-05 14:26:31 +08001796void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001797{
Andy Yanb21f4b62014-12-05 14:26:31 +08001798 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001799
Russell Kingd94905e2013-11-03 22:23:24 +00001800 /* Disable all interrupts */
1801 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1802
Russell King1b3f7672013-11-03 13:30:48 +00001803 hdmi->connector.funcs->destroy(&hdmi->connector);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001804 hdmi->encoder->funcs->destroy(hdmi->encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001805
1806 clk_disable_unprepare(hdmi->iahb_clk);
1807 clk_disable_unprepare(hdmi->isfr_clk);
1808 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00001809}
Andy Yanb21f4b62014-12-05 14:26:31 +08001810EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001811
1812MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08001813MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
1814MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08001815MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001816MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08001817MODULE_ALIAS("platform:dw-hdmi");